blob: 067f5aacfaab58ad96406a825254085521689d2a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkel46479192013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkel8049ab12013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendlingc69107c2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnera17b1552006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner90564f22006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000040]>;
41
Dan Gohmanc76909a2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkelefdd4672013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000044]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkelefdd4672013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000047]>;
48
Evan Cheng53301922008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000051]>;
Evan Cheng53301922008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000060
Chris Lattner51269842006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel46479192013-04-01 17:52:07 +000065def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
66def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
67def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
68def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnere6115b32005-10-25 20:41:46 +000069def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
70def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkel46479192013-04-01 17:52:07 +000071def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
72def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000073def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
74 [SDNPHasChain, SDNPMayStore]>;
Hal Finkel46479192013-04-01 17:52:07 +000075def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
76 [SDNPHasChain, SDNPMayLoad]>;
77def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkel8049ab12013-03-31 10:12:51 +000078 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000079
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000080// Extract FPSCR (not modeled at the DAG level).
81def PPCmffs : SDNode<"PPCISD::MFFS",
82 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
83
84// Perform FADD in round-to-zero mode.
85def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
86
Dale Johannesen6eaeff22007-10-10 01:01:31 +000087
Chris Lattner9c73f092005-10-25 20:55:47 +000088def PPCfsel : SDNode<"PPCISD::FSEL",
89 // Type constraint for fsel.
90 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
91 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000092
Nate Begeman993aeb22005-12-13 22:55:22 +000093def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
94def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000095def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000096def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
97def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000098
Bill Schmidtb453e162012-12-14 17:02:38 +000099def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
100def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
101 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000102def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000103def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
104def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
105def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000106def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
107def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
108def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
109def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
110 [SDNPHasChain]>;
111def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000112
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000113def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000114
Chris Lattner4172b102005-12-06 02:10:38 +0000115// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
116// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000117def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
118def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
119def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000120
Chris Lattner937a79d2005-12-04 19:01:59 +0000121// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000122def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000123 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000124def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000126
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000127def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000128def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
129 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
130 SDNPVariadic]>;
131def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000134def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000136def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000137 [SDNPHasChain, SDNPSideEffect,
138 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000139def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000142def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000144def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
145 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
146 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000147
Chris Lattner48be23c2008-01-15 22:02:54 +0000148def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000149 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000150
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000151def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000153
Hal Finkel7ee74a62013-03-21 21:37:52 +0000154def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
155 SDTypeProfile<1, 1, [SDTCisInt<0>,
156 SDTCisPtrTy<1>]>,
157 [SDNPHasChain, SDNPSideEffect]>;
158def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
159 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
160 [SDNPHasChain, SDNPSideEffect]>;
161
Chris Lattnera17b1552006-03-31 05:13:27 +0000162def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000163def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000164
Chris Lattner90564f22006-04-18 17:59:36 +0000165def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000166 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000167
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000168def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
169 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000170def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
171 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000172
Hal Finkel82b38212012-08-28 02:10:27 +0000173// Instructions to set/unset CR bit 6 for SVR4 vararg calls
174def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
175 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
176def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
178
Evan Cheng53301922008-07-12 02:23:19 +0000179// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000180def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
181 [SDNPHasChain, SDNPMayLoad]>;
182def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
183 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000184
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000185// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000186def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
187def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
188def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
189
190
Jim Laskey2f616bf2006-11-16 22:43:37 +0000191// Instructions to support dynamic alloca.
192def SDTDynOp : SDTypeProfile<1, 2, []>;
193def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
194
Chris Lattner47f01f12005-09-08 19:50:41 +0000195//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000196// PowerPC specific transformation functions and pattern fragments.
197//
Nate Begeman8d948322005-10-19 01:12:32 +0000198
Nate Begeman2d5aff72005-10-19 18:42:01 +0000199def SHL32 : SDNodeXForm<imm, [{
200 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000202}]>;
203
Nate Begeman2d5aff72005-10-19 18:42:01 +0000204def SRL32 : SDNodeXForm<imm, [{
205 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000207}]>;
208
Chris Lattner2eb25172005-09-09 00:39:56 +0000209def LO16 : SDNodeXForm<imm, [{
210 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000212}]>;
213
214def HI16 : SDNodeXForm<imm, [{
215 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000217}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000218
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000219def HA16 : SDNodeXForm<imm, [{
220 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000222 return getI32Imm((Val - (signed short)Val) >> 16);
223}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000224def MB : SDNodeXForm<imm, [{
225 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000226 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000227 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000228 return getI32Imm(mb);
229}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000230
Nate Begemanf42f1332006-09-22 05:01:56 +0000231def ME : SDNodeXForm<imm, [{
232 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000233 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000235 return getI32Imm(me);
236}]>;
237def maskimm32 : PatLeaf<(imm), [{
238 // maskImm predicate - True if immediate is a run of ones.
239 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000242 else
243 return false;
244}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000245
Chris Lattner3e63ead2005-09-08 17:33:10 +0000246def immSExt16 : PatLeaf<(imm), [{
247 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
248 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000251 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000252 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000253}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000254def immZExt16 : PatLeaf<(imm), [{
255 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
256 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000258}], LO16>;
259
Chris Lattner0ea70b22006-06-20 22:34:10 +0000260// imm16Shifted* - These match immediates where the low 16-bits are zero. There
261// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
262// identical in 32-bit mode, but in 64-bit mode, they return true if the
263// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
264// clear).
265def imm16ShiftedZExt : PatLeaf<(imm), [{
266 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
267 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000268 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000269}], HI16>;
270
271def imm16ShiftedSExt : PatLeaf<(imm), [{
272 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
273 // immediate are set. Used by instructions like 'addis'. Identical to
274 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000275 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000277 return true;
278 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000279 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000280}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000281
Hal Finkel08a215c2013-03-18 23:00:58 +0000282// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
283// restricted memrix (offset/4) constants are alignment sensitive. If these
284// offsets are hidden behind TOC entries than the values of the lower-order
285// bits cannot be checked directly. As a result, we need to also incorporate
286// an alignment check into the relevant patterns.
287
288def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
289 return cast<LoadSDNode>(N)->getAlignment() >= 4;
290}]>;
291def aligned4store : PatFrag<(ops node:$val, node:$ptr),
292 (store node:$val, node:$ptr), [{
293 return cast<StoreSDNode>(N)->getAlignment() >= 4;
294}]>;
295def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
296 return cast<LoadSDNode>(N)->getAlignment() >= 4;
297}]>;
298def aligned4pre_store : PatFrag<
299 (ops node:$val, node:$base, node:$offset),
300 (pre_store node:$val, node:$base, node:$offset), [{
301 return cast<StoreSDNode>(N)->getAlignment() >= 4;
302}]>;
303
304def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
305 return cast<LoadSDNode>(N)->getAlignment() < 4;
306}]>;
307def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
308 (store node:$val, node:$ptr), [{
309 return cast<StoreSDNode>(N)->getAlignment() < 4;
310}]>;
311def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
312 return cast<LoadSDNode>(N)->getAlignment() < 4;
313}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000314
Chris Lattner47f01f12005-09-08 19:50:41 +0000315//===----------------------------------------------------------------------===//
316// PowerPC Flag Definitions.
317
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000318class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000319class isDOT {
320 list<Register> Defs = [CR0];
321 bit RC = 1;
322}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000323
Chris Lattner302bf9c2006-11-08 02:13:12 +0000324class RegConstraint<string C> {
325 string Constraints = C;
326}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000327class NoEncode<string E> {
328 string DisableEncoding = E;
329}
Chris Lattner47f01f12005-09-08 19:50:41 +0000330
331
332//===----------------------------------------------------------------------===//
333// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000334
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000335def s5imm : Operand<i32> {
336 let PrintMethod = "printS5ImmOperand";
337}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000338def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000339 let PrintMethod = "printU5ImmOperand";
340}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000341def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000342 let PrintMethod = "printU6ImmOperand";
343}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000344def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000345 let PrintMethod = "printS16ImmOperand";
346}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000347def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000348 let PrintMethod = "printU16ImmOperand";
349}
Chris Lattner8d704112010-11-15 06:09:35 +0000350def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000351 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000352 let EncoderMethod = "getDirectBrEncoding";
353}
354def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000355 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000356 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000357}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000358def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000359 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000360}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000361def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000362 let PrintMethod = "printAbsAddrOperand";
363}
Nate Begemaned428532004-09-04 05:00:00 +0000364def symbolHi: Operand<i32> {
365 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000366 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000367}
368def symbolLo: Operand<i32> {
369 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000370 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000371}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000372def crbitm: Operand<i8> {
373 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000374 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000375}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000376// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000377// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
378def ptr_rc_nor0 : PointerLikeRegClass<1>;
379
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000380def dispRI : Operand<iPTR>;
381def dispRIX : Operand<iPTR>;
382
Chris Lattner059ca0f2006-06-16 21:01:35 +0000383def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000385 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000386 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000387}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000388def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000389 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000390 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000391}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000392def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000393 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000394 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000395 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000396}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000397
Hal Finkel7ee74a62013-03-21 21:37:52 +0000398// A single-register address. This is used with the SjLj
399// pseudo-instructions.
400def memr : Operand<iPTR> {
401 let MIOperandInfo = (ops ptr_rc:$ptrreg);
402}
403
Ulrich Weigand3b255292013-03-26 10:53:27 +0000404// PowerPC Predicate operand.
405def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000406 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000407 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000408}
Chris Lattner0638b262006-11-03 23:53:25 +0000409
Chris Lattnera613d262006-01-12 02:05:36 +0000410// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000411def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
412def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
413def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
414def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000415
Hal Finkel7ee74a62013-03-21 21:37:52 +0000416// The address in a single register. This is used with the SjLj
417// pseudo-instructions.
418def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
419
Chris Lattner74531e42006-11-16 00:41:37 +0000420/// This is just the offset part of iaddr, used for preinc.
421def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000422
Evan Cheng8c75ef92005-12-14 22:07:12 +0000423//===----------------------------------------------------------------------===//
424// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000425def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
426def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000427def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000428
Chris Lattner47f01f12005-09-08 19:50:41 +0000429//===----------------------------------------------------------------------===//
430// PowerPC Instruction Definitions.
431
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000432// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000433
Chris Lattner88d211f2006-03-12 09:13:49 +0000434let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000435let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000436def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000437 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000438def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000439 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000440}
Chris Lattner1877ec92006-03-13 21:52:10 +0000441
Evan Cheng64d80e32007-07-19 01:14:50 +0000442def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000443 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000444}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000445
Evan Cheng071a2792007-09-11 19:55:27 +0000446let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000447def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000448 [(set i32:$result,
449 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000450
Dan Gohman533297b2009-10-29 18:10:34 +0000451// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
452// instruction selection into a branch sequence.
453let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000454 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000455 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
456 // because either operand might become the first operand in an isel, and
457 // that operand cannot be r0.
458 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
459 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000460 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000461 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000462 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
463 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000464 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000465 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000466 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000467 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000468 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000470 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000471 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000472 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000473 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000474 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000475}
476
Bill Wendling7194aaf2008-03-03 22:19:16 +0000477// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
478// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000479let mayStore = 1 in
480def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000481 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000482
Hal Finkeld21e9302011-12-06 20:55:36 +0000483// RESTORE_CR - Indicate that we're restoring the CR register (previously
484// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000485let mayLoad = 1 in
486def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000487 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000488
Evan Chengffbacca2007-07-21 00:34:19 +0000489let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000490 let isReturn = 1, Uses = [LR, RM] in
491 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
492 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000493 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000494 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000495}
496
Chris Lattner7a823bd2005-02-15 20:26:49 +0000497let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000498 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000499 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000500
Evan Chengffbacca2007-07-21 00:34:19 +0000501let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000502 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000503 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000504 "b $dst", BrB,
505 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000506 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000507
Chris Lattner18258c62006-11-17 22:37:34 +0000508 // BCC represents an arbitrary conditional branch on a predicate.
509 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000510 // a two-value operand where a dag node expects two operands. :(
511 let isCodeGenOnly = 1 in
512 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
513 "b${cond:cc} ${cond:reg}, $dst"
514 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000515
516 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000517 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
518 "bdz $dst">;
519 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
520 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000521 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000522}
523
Hal Finkel7ee74a62013-03-21 21:37:52 +0000524// The direct BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000525let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000526 let Defs = [LR], Uses = [RM] in {
527 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
528 "bcl 20, 31, $dst">;
529 }
530}
531
Roman Divackye46137f2012-03-06 16:41:49 +0000532let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000533 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000534 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000535 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
536 "bl $func", BrB, []>; // See Pat patterns below.
537 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
538 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000539 }
540 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000541 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
542 "bctrl", BrB, [(PPCbctrl)]>,
543 Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000544 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000545}
546
Dale Johannesenb384ab92008-10-29 18:26:45 +0000547let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000548def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000549 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000550 "#TC_RETURNd $dst $offset",
551 []>;
552
553
Dale Johannesenb384ab92008-10-29 18:26:45 +0000554let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000555def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000556 "#TC_RETURNa $func $offset",
557 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
558
Dale Johannesenb384ab92008-10-29 18:26:45 +0000559let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000560def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000561 "#TC_RETURNr $dst $offset",
562 []>;
563
564
Ulrich Weigand3d386422013-03-26 10:57:16 +0000565let isCodeGenOnly = 1 in {
566
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000567let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000568 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000569def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
570 Requires<[In32BitMode]>;
571
572
573
574let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000575 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000576def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
577 "b $dst", BrB,
578 []>;
579
Ulrich Weigand3d386422013-03-26 10:57:16 +0000580}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000581
582let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000583 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000584def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
585 "ba $dst", BrB,
586 []>;
587
Ulrich Weigand3d386422013-03-26 10:57:16 +0000588let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000589 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
590 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000591 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000592 Requires<[In32BitMode]>;
593 let isTerminator = 1 in
594 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
595 "#EH_SJLJ_LONGJMP32",
596 [(PPCeh_sjlj_longjmp addr:$buf)]>,
597 Requires<[In32BitMode]>;
598}
599
Ulrich Weigand3d386422013-03-26 10:57:16 +0000600let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000601 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
602 "#EH_SjLj_Setup\t$dst", []>;
603}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000604
Chris Lattner001db452006-06-06 21:29:23 +0000605// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000606def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000607 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
608 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000609def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000610 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
611 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000612def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000613 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
614 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000615def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000616 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
617 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000618def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000619 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
620 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000621def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000622 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
623 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000624def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000625 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
626 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000627def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000628 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
629 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000630
Hal Finkel19aa2b52012-04-01 20:08:17 +0000631def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
632 (DCBT xoaddr:$dst)>;
633
Evan Cheng53301922008-07-12 02:23:19 +0000634// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000635let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000636 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000637 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000639 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000640 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000641 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000642 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000643 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000644 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000645 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000646 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000647 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000648 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000649 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000650 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000651 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000652 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000653 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000654 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000655 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000656 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000657 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000658 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000659 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000660 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000661 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000662 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000663 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000664 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000665 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000666 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000667 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000668 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000669 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000670 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000671 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000672 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000673 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000674 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000675 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000676 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000677 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000678 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000679 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000680 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000681 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000682 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000683 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000684 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000685 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000686 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000687 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000688 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000689 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000690 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000691
Dale Johannesen97efa362008-08-28 17:53:09 +0000692 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000693 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000694 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000695 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000696 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000697 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000698 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000699 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000700 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000701
Dale Johannesen97efa362008-08-28 17:53:09 +0000702 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000703 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000704 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000705 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000706 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000707 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000708 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000709 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000710 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000711 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000712}
713
Evan Cheng53301922008-07-12 02:23:19 +0000714// Instructions to support atomic operations
715def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
716 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000717 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000718
719let Defs = [CR0] in
720def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
721 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000722 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000723 isDOT;
724
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000725let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000726def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000727
Chris Lattner26e552b2006-11-14 19:19:53 +0000728//===----------------------------------------------------------------------===//
729// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000730//
Chris Lattner26e552b2006-11-14 19:19:53 +0000731
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000732// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000733let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000735 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000736 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000738 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000739 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000740 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000741def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000742 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000743 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000745 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000746 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000747
Evan Cheng64d80e32007-07-19 01:14:50 +0000748def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000749 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000750 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000751def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000752 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000753 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000754
Chris Lattner4eab7142006-11-10 02:08:47 +0000755
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000756// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000757let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000758def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000759 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000760 []>, RegConstraint<"$addr.reg = $ea_result">,
761 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000762
Hal Finkela548afc2013-03-19 18:51:05 +0000763def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000764 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000765 []>, RegConstraint<"$addr.reg = $ea_result">,
766 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000767
Hal Finkela548afc2013-03-19 18:51:05 +0000768def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000769 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000770 []>, RegConstraint<"$addr.reg = $ea_result">,
771 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000772
Hal Finkela548afc2013-03-19 18:51:05 +0000773def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000774 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000775 []>, RegConstraint<"$addr.reg = $ea_result">,
776 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000777
Hal Finkela548afc2013-03-19 18:51:05 +0000778def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000779 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000780 []>, RegConstraint<"$addr.reg = $ea_result">,
781 NoEncode<"$ea_result">;
782
Hal Finkela548afc2013-03-19 18:51:05 +0000783def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000784 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000785 []>, RegConstraint<"$addr.reg = $ea_result">,
786 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000787
788
789// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000790def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000791 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000792 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000793 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000794 NoEncode<"$ea_result">;
795
Hal Finkela548afc2013-03-19 18:51:05 +0000796def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000797 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000798 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000799 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000800 NoEncode<"$ea_result">;
801
Hal Finkela548afc2013-03-19 18:51:05 +0000802def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000803 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000804 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000805 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000806 NoEncode<"$ea_result">;
807
Hal Finkela548afc2013-03-19 18:51:05 +0000808def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000809 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000810 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000811 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000812 NoEncode<"$ea_result">;
813
Hal Finkela548afc2013-03-19 18:51:05 +0000814def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000815 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000816 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000817 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000818 NoEncode<"$ea_result">;
819
Hal Finkela548afc2013-03-19 18:51:05 +0000820def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000821 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000822 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000823 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000824 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000825}
Dan Gohman41474ba2008-12-03 02:30:17 +0000826}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000827
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000828// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000829//
Dan Gohman15511cf2008-12-03 18:15:48 +0000830let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000832 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000833 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000835 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000836 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000837 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000839 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000840 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000842 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000843 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000844
845
Evan Cheng64d80e32007-07-19 01:14:50 +0000846def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000847 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000848 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000850 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000851 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000852
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000854 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000855 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000856def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000857 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000858 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkel8049ab12013-03-31 10:12:51 +0000859
860def LFIWAX : XForm_25<31, 855, (outs F8RC:$frD), (ins memrr:$src),
861 "lfiwax $frD, $src", LdStLFD,
862 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Hal Finkel46479192013-04-01 17:52:07 +0000863def LFIWZX : XForm_25<31, 887, (outs F8RC:$frD), (ins memrr:$src),
864 "lfiwzx $frD, $src", LdStLFD,
865 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000866}
867
868//===----------------------------------------------------------------------===//
869// PPC32 Store Instructions.
870//
871
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000872// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000873let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000874def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000875 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000876 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000878 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000879 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000880def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000881 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000882 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000883def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000884 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000885 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000886def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000887 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000888 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000889}
890
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000891// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000892let PPC970_Unit = 2, mayStore = 1 in {
893def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
894 "stbu $rS, $dst", LdStStoreUpd, []>,
895 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
896def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
897 "sthu $rS, $dst", LdStStoreUpd, []>,
898 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
899def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
900 "stwu $rS, $dst", LdStStoreUpd, []>,
901 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
902def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
903 "stfsu $rS, $dst", LdStSTFDU, []>,
904 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
905def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
906 "stfdu $rS, $dst", LdStSTFDU, []>,
907 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000908}
909
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000910// Patterns to match the pre-inc stores. We can't put the patterns on
911// the instruction definitions directly as ISel wants the address base
912// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000913def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
914 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
915def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
916 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
917def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
918 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
919def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
920 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
921def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
922 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000923
Chris Lattner26e552b2006-11-14 19:19:53 +0000924// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000925let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000926def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000927 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000928 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000929 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000930def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000931 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000932 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000933 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000934def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000935 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000936 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000937 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000938
Evan Cheng64d80e32007-07-19 01:14:50 +0000939def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000940 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000941 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000942 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000943def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000944 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000945 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000946 PPC970_DGroup_Cracked;
947
Evan Cheng64d80e32007-07-19 01:14:50 +0000948def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000949 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000950 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000951
Evan Cheng64d80e32007-07-19 01:14:50 +0000952def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000953 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000954 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000956 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000957 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000958}
959
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000960// Indexed (r+r) Stores with Update (preinc).
961let PPC970_Unit = 2, mayStore = 1 in {
962def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
963 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000964 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000965 PPC970_DGroup_Cracked;
966def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
967 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000968 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000969 PPC970_DGroup_Cracked;
970def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
971 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000972 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000973 PPC970_DGroup_Cracked;
974def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
975 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000976 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000977 PPC970_DGroup_Cracked;
978def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
979 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000980 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000981 PPC970_DGroup_Cracked;
982}
983
984// Patterns to match the pre-inc stores. We can't put the patterns on
985// the instruction definitions directly as ISel wants the address base
986// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000987def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
988 (STBUX $rS, $ptrreg, $ptroff)>;
989def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
990 (STHUX $rS, $ptrreg, $ptroff)>;
991def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
992 (STWUX $rS, $ptrreg, $ptroff)>;
993def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
994 (STFSUX $rS, $ptrreg, $ptroff)>;
995def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
996 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000997
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000998def SYNC : XForm_24_sync<31, 598, (outs), (ins),
999 "sync", LdStSync,
1000 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001001
1002//===----------------------------------------------------------------------===//
1003// PPC32 Arithmetic Instructions.
1004//
Chris Lattner302bf9c2006-11-08 02:13:12 +00001005
Chris Lattner88d211f2006-03-12 09:13:49 +00001006let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001007def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001008 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001009 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001010let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001013 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001014 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001015def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001016 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001017 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001018}
Hal Finkela548afc2013-03-19 18:51:05 +00001019def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001020 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001021 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001022let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001023def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001024 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001025 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001026 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001027def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001028 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001029 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001030let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001033 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001034}
Bill Wendling0f940c92007-12-07 21:42:31 +00001035
Hal Finkelf3c38282012-08-28 02:10:33 +00001036let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001037 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001038 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001039 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001040 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001041 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001042 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001043}
Chris Lattner88d211f2006-03-12 09:13:49 +00001044}
Chris Lattner26e552b2006-11-14 19:19:53 +00001045
Chris Lattner88d211f2006-03-12 09:13:49 +00001046let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001047def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001048 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001049 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001050 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001053 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001054 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001055def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001056 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001057 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001058def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001059 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001060 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001061def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001062 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001063 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001064def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001065 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001066 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001067def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001068 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001069def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001070 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001071def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001072 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001073}
Nate Begemaned428532004-09-04 05:00:00 +00001074
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001075
Chris Lattner88d211f2006-03-12 09:13:49 +00001076let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001077def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001078 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001079 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001080def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001081 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001082 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001083def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001084 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001085 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001086def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001087 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001088 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001089def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001090 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001091 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001092def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001093 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001094 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001095def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001096 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001097 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001098def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001099 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001100 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001101def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001102 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001103 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001105 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001106 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001107let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001108def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001109 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001110 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001111}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001112}
Chris Lattner26e552b2006-11-14 19:19:53 +00001113
Chris Lattner88d211f2006-03-12 09:13:49 +00001114let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001115let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001117 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001118 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001119}
Evan Cheng64d80e32007-07-19 01:14:50 +00001120def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001121 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001122 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001123def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001124 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001125 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001126def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001127 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001128 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001129
Evan Cheng64d80e32007-07-19 01:14:50 +00001130def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001131 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001132def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001133 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001134}
1135let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001136//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001137// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001138def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001139 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001140def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001141 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001142
Dale Johannesenb384ab92008-10-29 18:26:45 +00001143let Uses = [RM] in {
1144 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1145 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001146 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001147
Dale Johannesenb384ab92008-10-29 18:26:45 +00001148 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1149 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001150 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001151
1152 // The frin -> nearbyint mapping is valid only in fast-math mode.
1153 def FRIND : XForm_26<63, 392, (outs F8RC:$frD), (ins F8RC:$frB),
1154 "frin $frD, $frB", FPGeneral,
1155 [(set f64:$frD, (fnearbyint f64:$frB))]>;
1156 def FRINS : XForm_26<63, 392, (outs F4RC:$frD), (ins F4RC:$frB),
1157 "frin $frD, $frB", FPGeneral,
1158 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1159
Hal Finkel0882fd62013-03-29 19:41:55 +00001160 // These pseudos expand to rint but also set FE_INEXACT when the result does
1161 // not equal the argument.
1162 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
1163 def FRINDrint : Pseudo<(outs F8RC:$frD), (ins F8RC:$frB),
1164 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
1165 def FRINSrint : Pseudo<(outs F4RC:$frD), (ins F4RC:$frB),
1166 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1167 }
1168
Hal Finkelf5d5c432013-03-29 08:57:48 +00001169 def FRIPD : XForm_26<63, 456, (outs F8RC:$frD), (ins F8RC:$frB),
1170 "frip $frD, $frB", FPGeneral,
1171 [(set f64:$frD, (fceil f64:$frB))]>;
1172 def FRIPS : XForm_26<63, 456, (outs F4RC:$frD), (ins F4RC:$frB),
1173 "frip $frD, $frB", FPGeneral,
1174 [(set f32:$frD, (fceil f32:$frB))]>;
1175 def FRIZD : XForm_26<63, 424, (outs F8RC:$frD), (ins F8RC:$frB),
1176 "friz $frD, $frB", FPGeneral,
1177 [(set f64:$frD, (ftrunc f64:$frB))]>;
1178 def FRIZS : XForm_26<63, 424, (outs F4RC:$frD), (ins F4RC:$frB),
1179 "friz $frD, $frB", FPGeneral,
1180 [(set f32:$frD, (ftrunc f32:$frB))]>;
1181 def FRIMD : XForm_26<63, 488, (outs F8RC:$frD), (ins F8RC:$frB),
1182 "frim $frD, $frB", FPGeneral,
1183 [(set f64:$frD, (ffloor f64:$frB))]>;
1184 def FRIMS : XForm_26<63, 488, (outs F4RC:$frD), (ins F4RC:$frB),
1185 "frim $frD, $frB", FPGeneral,
1186 [(set f32:$frD, (ffloor f32:$frB))]>;
1187
Dale Johannesenb384ab92008-10-29 18:26:45 +00001188 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1189 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001190 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001191 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1192 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001193 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001194 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001195}
Chris Lattner919c0322005-10-01 01:35:02 +00001196
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001197/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001198/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001199/// that they will fill slots (which could cause the load of a LSU reject to
1200/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001201def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1202 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001203 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001204 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001205
Chris Lattner88d211f2006-03-12 09:13:49 +00001206let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001207// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001208def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001209 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001210 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001211def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001212 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001213 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001214def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001215 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001216 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001217def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001218 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001219 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001220def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001221 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001222 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001223def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001224 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001225 [(set f64:$frD, (fneg f64:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001226}
Chris Lattner919c0322005-10-01 01:35:02 +00001227
Nate Begeman6b3dc552004-08-29 22:45:13 +00001228
Nate Begeman07aada82004-08-30 02:28:06 +00001229// XL-Form instructions. condition register logical ops.
1230//
Evan Cheng64d80e32007-07-19 01:14:50 +00001231def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001232 "mcrf $BF, $BFA", BrMCR>,
1233 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001234
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001235def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1236 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001237 "creqv $CRD, $CRA, $CRB", BrCR,
1238 []>;
1239
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001240def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1241 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1242 "cror $CRD, $CRA, $CRB", BrCR,
1243 []>;
1244
Ulrich Weigand3d386422013-03-26 10:57:16 +00001245let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001246def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001247 "creqv $dst, $dst, $dst", BrCR,
1248 []>;
1249
Roman Divacky0aaa9192011-08-30 17:04:16 +00001250def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1251 "crxor $dst, $dst, $dst", BrCR,
1252 []>;
1253
Hal Finkel82b38212012-08-28 02:10:27 +00001254let Defs = [CR1EQ], CRD = 6 in {
1255def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1256 "creqv 6, 6, 6", BrCR,
1257 [(PPCcr6set)]>;
1258
1259def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1260 "crxor 6, 6, 6", BrCR,
1261 [(PPCcr6unset)]>;
1262}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001263}
Hal Finkel82b38212012-08-28 02:10:27 +00001264
Chris Lattner88d211f2006-03-12 09:13:49 +00001265// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001266//
Dale Johannesen639076f2008-10-23 20:41:28 +00001267let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001268def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1269 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001270 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001271}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001272let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001273def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1274 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001275 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001276}
Chris Lattner1877ec92006-03-13 21:52:10 +00001277
Dale Johannesen639076f2008-10-23 20:41:28 +00001278let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001279def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1280 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001281 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001282}
1283let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001284def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1285 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001286 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001287}
Chris Lattner1877ec92006-03-13 21:52:10 +00001288
1289// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1290// a GPR on the PPC970. As such, copies in and out have the same performance
1291// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001292def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001293 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001294 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001295def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001296 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001297 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001298
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001299let isCodeGenOnly = 1 in {
1300 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1301 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1302 "mtspr 256, $rS", IntGeneral>,
1303 PPC970_DGroup_Single, PPC970_Unit_FXU;
1304 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1305 (ins VRSAVERC:$reg),
1306 "mfspr $rT, 256", IntGeneral>,
1307 PPC970_DGroup_First, PPC970_Unit_FXU;
1308}
1309
1310// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1311// so we'll need to scavenge a register for it.
1312let mayStore = 1 in
1313def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1314 "#SPILL_VRSAVE", []>;
1315
1316// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1317// spilled), so we'll need to scavenge a register for it.
1318let mayLoad = 1 in
1319def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1320 "#RESTORE_VRSAVE", []>;
1321
Hal Finkel234bb382011-12-07 06:34:06 +00001322def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001323 "mtcrf $FXM, $rS", BrMCRX>,
1324 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001325
1326// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1327// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001328// vreg = MCRF CR0
1329// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001330// while not declaring it breaks DeadMachineInstructionElimination.
1331// As it turns out, in all cases where we currently use this,
1332// we're only interested in one subregister of it. Represent this in the
1333// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001334//
1335// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001336let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001337def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001338 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001339 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001340
1341def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1342 "mfcr $rT", SprMFCR>,
1343 PPC970_MicroCode, PPC970_Unit_CRU;
1344
Evan Cheng64d80e32007-07-19 01:14:50 +00001345def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001346 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001347 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001348
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001349// Pseudo instruction to perform FADD in round-to-zero mode.
1350let usesCustomInserter = 1, Uses = [RM] in {
1351 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1352 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1353}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001354
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001355// The above pseudo gets expanded to make use of the following instructions
1356// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001357let Uses = [RM], Defs = [RM] in {
1358 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001359 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001360 PPC970_DGroup_Single, PPC970_Unit_FPU;
1361 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001362 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001363 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001364 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1365 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001366 PPC970_DGroup_Single, PPC970_Unit_FPU;
1367}
1368let Uses = [RM] in {
1369 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1370 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001371 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001372 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001373}
1374
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001375
Chris Lattner88d211f2006-03-12 09:13:49 +00001376let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001377
1378// XO-Form instructions. Arithmetic instructions that can set overflow bit
1379//
Evan Cheng64d80e32007-07-19 01:14:50 +00001380def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001381 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001382 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001383let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001384def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001385 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001386 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001387 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001388}
Evan Cheng64d80e32007-07-19 01:14:50 +00001389def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001390 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001391 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001392 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001393def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001394 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001395 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001396 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001397def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001398 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001399 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001400def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001401 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001402 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001403def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001404 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001405 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001406def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001407 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001408 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001409let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001410def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001411 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001412 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001413 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001414}
1415def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001416 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001417 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001418let Uses = [CARRY], Defs = [CARRY] in {
1419def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1420 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001421 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001422def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001423 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001424 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001425def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001426 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001427 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001428def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1429 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001430 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001431def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001432 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001433 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001434def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001435 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001436 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001437}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001438}
Nate Begeman07aada82004-08-30 02:28:06 +00001439
1440// A-Form instructions. Most of the instructions executed in the FPU are of
1441// this type.
1442//
Chris Lattner88d211f2006-03-12 09:13:49 +00001443let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001444let Uses = [RM] in {
1445 def FMADD : AForm_1<63, 29,
1446 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1447 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001448 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001449 def FMADDS : AForm_1<59, 29,
1450 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1451 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001452 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001453 def FMSUB : AForm_1<63, 28,
1454 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1455 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001456 [(set f64:$FRT,
1457 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001458 def FMSUBS : AForm_1<59, 28,
1459 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1460 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001461 [(set f32:$FRT,
1462 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001463 def FNMADD : AForm_1<63, 31,
1464 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1465 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001466 [(set f64:$FRT,
1467 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001468 def FNMADDS : AForm_1<59, 31,
1469 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1470 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001471 [(set f32:$FRT,
1472 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001473 def FNMSUB : AForm_1<63, 30,
1474 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1475 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001476 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1477 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001478 def FNMSUBS : AForm_1<59, 30,
1479 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1480 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001481 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1482 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001483}
Chris Lattner43f07a42005-10-02 07:07:49 +00001484// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1485// having 4 of these, force the comparison to always be an 8-byte double (code
1486// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001487// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001488def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001489 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001490 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001491 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001492def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001493 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001494 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001495 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001496let Uses = [RM] in {
1497 def FADD : AForm_2<63, 21,
1498 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001499 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001500 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001501 def FADDS : AForm_2<59, 21,
1502 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1503 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001504 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001505 def FDIV : AForm_2<63, 18,
1506 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1507 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001508 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001509 def FDIVS : AForm_2<59, 18,
1510 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1511 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001512 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001513 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001514 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1515 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001516 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001517 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001518 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1519 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001520 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001521 def FSUB : AForm_2<63, 20,
1522 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001523 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001524 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001525 def FSUBS : AForm_2<59, 20,
1526 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1527 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001528 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001529 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001530}
Nate Begeman07aada82004-08-30 02:28:06 +00001531
Chris Lattner88d211f2006-03-12 09:13:49 +00001532let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001533 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001534 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001535 "isel $rT, $rA, $rB, $cond", IntGeneral,
1536 []>;
1537}
1538
1539let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001540// M-Form instructions. rotate and mask instructions.
1541//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001542let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001543// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001544def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001545 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001546 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001547 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1548 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001549}
Chris Lattner14522e32005-04-19 05:21:30 +00001550def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001551 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001552 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001553 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001554def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001555 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001556 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001557 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001558def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001559 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001560 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001561 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001562}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001563
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001564
Chris Lattner2eb25172005-09-09 00:39:56 +00001565//===----------------------------------------------------------------------===//
1566// PowerPC Instruction Patterns
1567//
1568
Chris Lattner30e21a42005-09-26 22:20:16 +00001569// Arbitrary immediate support. Implement in terms of LIS/ORI.
1570def : Pat<(i32 imm:$imm),
1571 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001572
1573// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001574def NOT : Pat<(not i32:$in),
1575 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001576
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001577// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001578def : Pat<(add i32:$in, imm:$imm),
1579 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001580// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001581def : Pat<(or i32:$in, imm:$imm),
1582 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001583// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001584def : Pat<(xor i32:$in, imm:$imm),
1585 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001586// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001587def : Pat<(sub immSExt16:$imm, i32:$in),
1588 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001589
Chris Lattner956f43c2006-06-16 20:22:01 +00001590// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001591def : Pat<(shl i32:$in, (i32 imm:$imm)),
1592 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1593def : Pat<(srl i32:$in, (i32 imm:$imm)),
1594 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001595
Nate Begeman35ef9132006-01-11 21:21:00 +00001596// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001597def : Pat<(rotl i32:$in, i32:$sh),
1598 (RLWNM $in, $sh, 0, 31)>;
1599def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1600 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001601
Nate Begemanf42f1332006-09-22 05:01:56 +00001602// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001603def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1604 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001605
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001606// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001607def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1608 (BL tglobaladdr:$dst)>;
1609def : Pat<(PPCcall (i32 texternalsym:$dst)),
1610 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001611
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001612
1613def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1614 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1615
1616def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1617 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1618
1619def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1620 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1621
1622
1623
Chris Lattner860e8862005-11-17 07:30:41 +00001624// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001625def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1626def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1627def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1628def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001629def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1630def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001631def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1632def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001633def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1634 (ADDIS $in, tglobaltlsaddr:$g)>;
1635def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001636 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001637def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1638 (ADDIS $in, tglobaladdr:$g)>;
1639def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1640 (ADDIS $in, tconstpool:$g)>;
1641def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1642 (ADDIS $in, tjumptable:$g)>;
1643def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1644 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001645
Chris Lattner4172b102005-12-06 02:10:38 +00001646// Standard shifts. These are represented separately from the real shifts above
1647// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1648// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001649def : Pat<(sra i32:$rS, i32:$rB),
1650 (SRAW $rS, $rB)>;
1651def : Pat<(srl i32:$rS, i32:$rB),
1652 (SRW $rS, $rB)>;
1653def : Pat<(shl i32:$rS, i32:$rB),
1654 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001655
Evan Cheng466685d2006-10-09 20:57:25 +00001656def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001657 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001658def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001659 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001660def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001661 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001662def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001663 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001664def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001665 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001666def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001667 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001668def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001669 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001670def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001671 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001672def : Pat<(f64 (extloadf32 iaddr:$src)),
1673 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1674def : Pat<(f64 (extloadf32 xaddr:$src)),
1675 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1676
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001677def : Pat<(f64 (fextend f32:$src)),
1678 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001679
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001680// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001681def : Pat<(membarrier (i32 imm /*ll*/),
1682 (i32 imm /*ls*/),
1683 (i32 imm /*sl*/),
1684 (i32 imm /*ss*/),
1685 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001686 (SYNC)>;
1687
Eli Friedman14648462011-07-27 22:21:52 +00001688def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1689
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001690include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001691include "PPCInstr64Bit.td"