blob: 478e6127ab02f8c4e8f16b2ad6f7d9f74a1483c9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkel8049ab12013-03-31 10:12:51 +000023def SDT_PPClfiwax : SDTypeProfile<1, 1, [ // lfiwax
24 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendlingc69107c2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnera17b1552006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner90564f22006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000040]>;
41
Dan Gohmanc76909a2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkelefdd4672013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000044]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkelefdd4672013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000047]>;
48
Evan Cheng53301922008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000051]>;
Evan Cheng53301922008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000060
Chris Lattner51269842006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
65def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
66def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
67def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000068def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
69 [SDNPHasChain, SDNPMayStore]>;
Hal Finkel8049ab12013-03-31 10:12:51 +000070def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwax,
71 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000072
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +000073// Extract FPSCR (not modeled at the DAG level).
74def PPCmffs : SDNode<"PPCISD::MFFS",
75 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
76
77// Perform FADD in round-to-zero mode.
78def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
79
Dale Johannesen6eaeff22007-10-10 01:01:31 +000080
Chris Lattner9c73f092005-10-25 20:55:47 +000081def PPCfsel : SDNode<"PPCISD::FSEL",
82 // Type constraint for fsel.
83 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
84 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000085
Nate Begeman993aeb22005-12-13 22:55:22 +000086def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
87def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000088def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000089def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
90def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000091
Bill Schmidtb453e162012-12-14 17:02:38 +000092def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
93def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
94 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000095def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000096def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
97def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
98def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +000099def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
100def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
101def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
102def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
103 [SDNPHasChain]>;
104def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000105
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000106def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000107
Chris Lattner4172b102005-12-06 02:10:38 +0000108// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
109// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000110def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
111def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
112def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000113
Chris Lattner937a79d2005-12-04 19:01:59 +0000114// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000115def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000116 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000117def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000119
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000120def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000121def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
122 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
123 SDNPVariadic]>;
124def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
125 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
126 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000127def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000129def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000130 [SDNPHasChain, SDNPSideEffect,
131 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000132def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000133 [SDNPHasChain, SDNPSideEffect,
134 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000135def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000136 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000137def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
139 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000140
Chris Lattner48be23c2008-01-15 22:02:54 +0000141def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000143
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000144def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000145 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000146
Hal Finkel7ee74a62013-03-21 21:37:52 +0000147def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
148 SDTypeProfile<1, 1, [SDTCisInt<0>,
149 SDTCisPtrTy<1>]>,
150 [SDNPHasChain, SDNPSideEffect]>;
151def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
152 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
153 [SDNPHasChain, SDNPSideEffect]>;
154
Chris Lattnera17b1552006-03-31 05:13:27 +0000155def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000156def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000157
Chris Lattner90564f22006-04-18 17:59:36 +0000158def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000159 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000160
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000161def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
162 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000163def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
164 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000165
Hal Finkel82b38212012-08-28 02:10:27 +0000166// Instructions to set/unset CR bit 6 for SVR4 vararg calls
167def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
168 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
169def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
170 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
171
Evan Cheng53301922008-07-12 02:23:19 +0000172// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000173def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
174 [SDNPHasChain, SDNPMayLoad]>;
175def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
176 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000177
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000178// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000179def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
180def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
181def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
182
183
Jim Laskey2f616bf2006-11-16 22:43:37 +0000184// Instructions to support dynamic alloca.
185def SDTDynOp : SDTypeProfile<1, 2, []>;
186def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
187
Chris Lattner47f01f12005-09-08 19:50:41 +0000188//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000189// PowerPC specific transformation functions and pattern fragments.
190//
Nate Begeman8d948322005-10-19 01:12:32 +0000191
Nate Begeman2d5aff72005-10-19 18:42:01 +0000192def SHL32 : SDNodeXForm<imm, [{
193 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000194 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000195}]>;
196
Nate Begeman2d5aff72005-10-19 18:42:01 +0000197def SRL32 : SDNodeXForm<imm, [{
198 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000200}]>;
201
Chris Lattner2eb25172005-09-09 00:39:56 +0000202def LO16 : SDNodeXForm<imm, [{
203 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000205}]>;
206
207def HI16 : SDNodeXForm<imm, [{
208 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000210}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000211
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000212def HA16 : SDNodeXForm<imm, [{
213 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000215 return getI32Imm((Val - (signed short)Val) >> 16);
216}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000217def MB : SDNodeXForm<imm, [{
218 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000219 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000221 return getI32Imm(mb);
222}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000223
Nate Begemanf42f1332006-09-22 05:01:56 +0000224def ME : SDNodeXForm<imm, [{
225 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000226 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000227 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000228 return getI32Imm(me);
229}]>;
230def maskimm32 : PatLeaf<(imm), [{
231 // maskImm predicate - True if immediate is a run of ones.
232 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000235 else
236 return false;
237}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000238
Chris Lattner3e63ead2005-09-08 17:33:10 +0000239def immSExt16 : PatLeaf<(imm), [{
240 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
241 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000244 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000245 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000246}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000247def immZExt16 : PatLeaf<(imm), [{
248 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
249 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000251}], LO16>;
252
Chris Lattner0ea70b22006-06-20 22:34:10 +0000253// imm16Shifted* - These match immediates where the low 16-bits are zero. There
254// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
255// identical in 32-bit mode, but in 64-bit mode, they return true if the
256// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
257// clear).
258def imm16ShiftedZExt : PatLeaf<(imm), [{
259 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
260 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000262}], HI16>;
263
264def imm16ShiftedSExt : PatLeaf<(imm), [{
265 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
266 // immediate are set. Used by instructions like 'addis'. Identical to
267 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000268 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000270 return true;
271 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000272 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000273}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000274
Hal Finkel08a215c2013-03-18 23:00:58 +0000275// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
276// restricted memrix (offset/4) constants are alignment sensitive. If these
277// offsets are hidden behind TOC entries than the values of the lower-order
278// bits cannot be checked directly. As a result, we need to also incorporate
279// an alignment check into the relevant patterns.
280
281def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
282 return cast<LoadSDNode>(N)->getAlignment() >= 4;
283}]>;
284def aligned4store : PatFrag<(ops node:$val, node:$ptr),
285 (store node:$val, node:$ptr), [{
286 return cast<StoreSDNode>(N)->getAlignment() >= 4;
287}]>;
288def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
289 return cast<LoadSDNode>(N)->getAlignment() >= 4;
290}]>;
291def aligned4pre_store : PatFrag<
292 (ops node:$val, node:$base, node:$offset),
293 (pre_store node:$val, node:$base, node:$offset), [{
294 return cast<StoreSDNode>(N)->getAlignment() >= 4;
295}]>;
296
297def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
298 return cast<LoadSDNode>(N)->getAlignment() < 4;
299}]>;
300def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
301 (store node:$val, node:$ptr), [{
302 return cast<StoreSDNode>(N)->getAlignment() < 4;
303}]>;
304def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
305 return cast<LoadSDNode>(N)->getAlignment() < 4;
306}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000307
Chris Lattner47f01f12005-09-08 19:50:41 +0000308//===----------------------------------------------------------------------===//
309// PowerPC Flag Definitions.
310
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000311class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000312class isDOT {
313 list<Register> Defs = [CR0];
314 bit RC = 1;
315}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000316
Chris Lattner302bf9c2006-11-08 02:13:12 +0000317class RegConstraint<string C> {
318 string Constraints = C;
319}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000320class NoEncode<string E> {
321 string DisableEncoding = E;
322}
Chris Lattner47f01f12005-09-08 19:50:41 +0000323
324
325//===----------------------------------------------------------------------===//
326// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000327
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000328def s5imm : Operand<i32> {
329 let PrintMethod = "printS5ImmOperand";
330}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000331def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000332 let PrintMethod = "printU5ImmOperand";
333}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000334def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000335 let PrintMethod = "printU6ImmOperand";
336}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000337def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000338 let PrintMethod = "printS16ImmOperand";
339}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000340def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000341 let PrintMethod = "printU16ImmOperand";
342}
Chris Lattner8d704112010-11-15 06:09:35 +0000343def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000344 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000345 let EncoderMethod = "getDirectBrEncoding";
346}
347def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000348 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000349 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000350}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000351def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000352 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000353}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000354def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000355 let PrintMethod = "printAbsAddrOperand";
356}
Nate Begemaned428532004-09-04 05:00:00 +0000357def symbolHi: Operand<i32> {
358 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000359 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000360}
361def symbolLo: Operand<i32> {
362 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000363 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000364}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000365def crbitm: Operand<i8> {
366 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000367 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000368}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000369// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000370// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
371def ptr_rc_nor0 : PointerLikeRegClass<1>;
372
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000373def dispRI : Operand<iPTR>;
374def dispRIX : Operand<iPTR>;
375
Chris Lattner059ca0f2006-06-16 21:01:35 +0000376def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000377 let PrintMethod = "printMemRegImm";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000378 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000379 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000380}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000381def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000382 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000383 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000385def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000386 let PrintMethod = "printMemRegImmShifted";
Ulrich Weigandd67768d2013-03-26 10:55:45 +0000387 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000388 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000389}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000390
Hal Finkel7ee74a62013-03-21 21:37:52 +0000391// A single-register address. This is used with the SjLj
392// pseudo-instructions.
393def memr : Operand<iPTR> {
394 let MIOperandInfo = (ops ptr_rc:$ptrreg);
395}
396
Ulrich Weigand3b255292013-03-26 10:53:27 +0000397// PowerPC Predicate operand.
398def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000399 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000400 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000401}
Chris Lattner0638b262006-11-03 23:53:25 +0000402
Chris Lattnera613d262006-01-12 02:05:36 +0000403// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000404def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
405def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
406def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
407def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000408
Hal Finkel7ee74a62013-03-21 21:37:52 +0000409// The address in a single register. This is used with the SjLj
410// pseudo-instructions.
411def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
412
Chris Lattner74531e42006-11-16 00:41:37 +0000413/// This is just the offset part of iaddr, used for preinc.
414def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000415
Evan Cheng8c75ef92005-12-14 22:07:12 +0000416//===----------------------------------------------------------------------===//
417// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000418def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
419def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000420def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000421
Chris Lattner47f01f12005-09-08 19:50:41 +0000422//===----------------------------------------------------------------------===//
423// PowerPC Instruction Definitions.
424
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000425// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000426
Chris Lattner88d211f2006-03-12 09:13:49 +0000427let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000428let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000429def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000430 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000431def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000432 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000433}
Chris Lattner1877ec92006-03-13 21:52:10 +0000434
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000436 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000437}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000438
Evan Cheng071a2792007-09-11 19:55:27 +0000439let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000440def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000441 [(set i32:$result,
442 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000443
Dan Gohman533297b2009-10-29 18:10:34 +0000444// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
445// instruction selection into a branch sequence.
446let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000447 PPC970_Single = 1 in {
Hal Finkelab42ec22013-03-27 05:57:58 +0000448 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
449 // because either operand might become the first operand in an isel, and
450 // that operand cannot be r0.
451 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond,
452 GPRC_NOR0:$T, GPRC_NOR0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000453 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000454 []>;
Hal Finkelab42ec22013-03-27 05:57:58 +0000455 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond,
456 G8RC_NOX0:$T, G8RC_NOX0:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000457 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000458 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000459 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000460 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000461 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000462 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000463 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000464 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000465 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000466 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000467 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000468}
469
Bill Wendling7194aaf2008-03-03 22:19:16 +0000470// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
471// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000472let mayStore = 1 in
473def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000474 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000475
Hal Finkeld21e9302011-12-06 20:55:36 +0000476// RESTORE_CR - Indicate that we're restoring the CR register (previously
477// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000478let mayLoad = 1 in
479def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000480 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000481
Evan Chengffbacca2007-07-21 00:34:19 +0000482let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000483 let isReturn = 1, Uses = [LR, RM] in
484 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
485 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000486 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000487 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000488}
489
Chris Lattner7a823bd2005-02-15 20:26:49 +0000490let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000491 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000492 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000493
Evan Chengffbacca2007-07-21 00:34:19 +0000494let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000495 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000496 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000497 "b $dst", BrB,
498 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000499 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000500
Chris Lattner18258c62006-11-17 22:37:34 +0000501 // BCC represents an arbitrary conditional branch on a predicate.
502 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000503 // a two-value operand where a dag node expects two operands. :(
504 let isCodeGenOnly = 1 in
505 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
506 "b${cond:cc} ${cond:reg}, $dst"
507 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000508
509 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000510 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
511 "bdz $dst">;
512 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
513 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000514 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000515}
516
Hal Finkel7ee74a62013-03-21 21:37:52 +0000517// The direct BCL used by the SjLj setjmp code.
Ulrich Weigand3d386422013-03-26 10:57:16 +0000518let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000519 let Defs = [LR], Uses = [RM] in {
520 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
521 "bcl 20, 31, $dst">;
522 }
523}
524
Roman Divackye46137f2012-03-06 16:41:49 +0000525let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000526 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000527 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000528 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
529 "bl $func", BrB, []>; // See Pat patterns below.
530 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
531 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000532 }
533 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000534 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
535 "bctrl", BrB, [(PPCbctrl)]>,
536 Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000537 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000538}
539
Dale Johannesenb384ab92008-10-29 18:26:45 +0000540let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000541def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000542 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000543 "#TC_RETURNd $dst $offset",
544 []>;
545
546
Dale Johannesenb384ab92008-10-29 18:26:45 +0000547let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000548def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000549 "#TC_RETURNa $func $offset",
550 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
551
Dale Johannesenb384ab92008-10-29 18:26:45 +0000552let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000553def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000554 "#TC_RETURNr $dst $offset",
555 []>;
556
557
Ulrich Weigand3d386422013-03-26 10:57:16 +0000558let isCodeGenOnly = 1 in {
559
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000560let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000561 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000562def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
563 Requires<[In32BitMode]>;
564
565
566
567let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000568 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000569def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
570 "b $dst", BrB,
571 []>;
572
Ulrich Weigand3d386422013-03-26 10:57:16 +0000573}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000574
575let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000576 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000577def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
578 "ba $dst", BrB,
579 []>;
580
Ulrich Weigand3d386422013-03-26 10:57:16 +0000581let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000582 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
583 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000584 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000585 Requires<[In32BitMode]>;
586 let isTerminator = 1 in
587 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
588 "#EH_SJLJ_LONGJMP32",
589 [(PPCeh_sjlj_longjmp addr:$buf)]>,
590 Requires<[In32BitMode]>;
591}
592
Ulrich Weigand3d386422013-03-26 10:57:16 +0000593let isBranch = 1, isTerminator = 1 in {
Hal Finkel7ee74a62013-03-21 21:37:52 +0000594 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
595 "#EH_SjLj_Setup\t$dst", []>;
596}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000597
Chris Lattner001db452006-06-06 21:29:23 +0000598// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000599def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000600 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
601 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000602def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000603 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
604 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000605def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000606 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
607 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000609 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
610 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000611def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000612 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
613 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000614def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000615 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
616 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000617def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000618 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
619 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000620def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000621 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
622 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000623
Hal Finkel19aa2b52012-04-01 20:08:17 +0000624def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
625 (DCBT xoaddr:$dst)>;
626
Evan Cheng53301922008-07-12 02:23:19 +0000627// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000628let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000629 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000630 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000631 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000632 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000633 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000634 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000635 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000636 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000637 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000638 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000639 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000640 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000641 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000642 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000643 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000644 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000645 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000646 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000647 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000648 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000649 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000650 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000651 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000652 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000653 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000654 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000655 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000656 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000657 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000658 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000659 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000660 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000661 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000662 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000663 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000664 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000665 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000666 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000667 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000668 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000669 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000670 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000671 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000672 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000673 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000674 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000675 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000676 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000677 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000678 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000679 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000680 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000681 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000682 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000683 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000684
Dale Johannesen97efa362008-08-28 17:53:09 +0000685 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000686 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000687 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000688 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000689 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000690 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000691 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000692 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000693 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000694
Dale Johannesen97efa362008-08-28 17:53:09 +0000695 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000696 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000697 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000698 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000699 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000700 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000701 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000702 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000703 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000704 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000705}
706
Evan Cheng53301922008-07-12 02:23:19 +0000707// Instructions to support atomic operations
708def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
709 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000710 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000711
712let Defs = [CR0] in
713def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
714 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000715 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000716 isDOT;
717
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000718let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000719def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000720
Chris Lattner26e552b2006-11-14 19:19:53 +0000721//===----------------------------------------------------------------------===//
722// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000723//
Chris Lattner26e552b2006-11-14 19:19:53 +0000724
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000725// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000726let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000727def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000728 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000729 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000730def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000731 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000732 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000733 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000735 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000736 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000738 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000739 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000740
Evan Cheng64d80e32007-07-19 01:14:50 +0000741def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000742 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000743 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000745 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000746 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000747
Chris Lattner4eab7142006-11-10 02:08:47 +0000748
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000749// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000750let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000751def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000752 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000753 []>, RegConstraint<"$addr.reg = $ea_result">,
754 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000755
Hal Finkela548afc2013-03-19 18:51:05 +0000756def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000757 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000758 []>, RegConstraint<"$addr.reg = $ea_result">,
759 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000760
Hal Finkela548afc2013-03-19 18:51:05 +0000761def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000762 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000763 []>, RegConstraint<"$addr.reg = $ea_result">,
764 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000765
Hal Finkela548afc2013-03-19 18:51:05 +0000766def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000767 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000768 []>, RegConstraint<"$addr.reg = $ea_result">,
769 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000770
Hal Finkela548afc2013-03-19 18:51:05 +0000771def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000772 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000773 []>, RegConstraint<"$addr.reg = $ea_result">,
774 NoEncode<"$ea_result">;
775
Hal Finkela548afc2013-03-19 18:51:05 +0000776def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000777 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000778 []>, RegConstraint<"$addr.reg = $ea_result">,
779 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000780
781
782// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000783def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000784 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000785 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000786 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000787 NoEncode<"$ea_result">;
788
Hal Finkela548afc2013-03-19 18:51:05 +0000789def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000790 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000791 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000792 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000793 NoEncode<"$ea_result">;
794
Hal Finkela548afc2013-03-19 18:51:05 +0000795def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000796 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000797 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000798 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000799 NoEncode<"$ea_result">;
800
Hal Finkela548afc2013-03-19 18:51:05 +0000801def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000802 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000803 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000804 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000805 NoEncode<"$ea_result">;
806
Hal Finkela548afc2013-03-19 18:51:05 +0000807def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000808 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000809 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000810 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000811 NoEncode<"$ea_result">;
812
Hal Finkela548afc2013-03-19 18:51:05 +0000813def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000814 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000815 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000816 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000817 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000818}
Dan Gohman41474ba2008-12-03 02:30:17 +0000819}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000820
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000821// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000822//
Dan Gohman15511cf2008-12-03 18:15:48 +0000823let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000825 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000826 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000827def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000828 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000829 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000830 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000832 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000833 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000835 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000836 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000837
838
Evan Cheng64d80e32007-07-19 01:14:50 +0000839def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000840 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000841 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000842def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000843 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000844 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000845
Evan Cheng64d80e32007-07-19 01:14:50 +0000846def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000847 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000848 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000850 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000851 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkel8049ab12013-03-31 10:12:51 +0000852
853def LFIWAX : XForm_25<31, 855, (outs F8RC:$frD), (ins memrr:$src),
854 "lfiwax $frD, $src", LdStLFD,
855 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000856}
857
858//===----------------------------------------------------------------------===//
859// PPC32 Store Instructions.
860//
861
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000862// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000863let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000865 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000866 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000868 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000869 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000870def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000871 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000872 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000873def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000874 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000875 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000876def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000877 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000878 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000879}
880
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000881// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000882let PPC970_Unit = 2, mayStore = 1 in {
883def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
884 "stbu $rS, $dst", LdStStoreUpd, []>,
885 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
886def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
887 "sthu $rS, $dst", LdStStoreUpd, []>,
888 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
889def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
890 "stwu $rS, $dst", LdStStoreUpd, []>,
891 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
892def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
893 "stfsu $rS, $dst", LdStSTFDU, []>,
894 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
895def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
896 "stfdu $rS, $dst", LdStSTFDU, []>,
897 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000898}
899
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000900// Patterns to match the pre-inc stores. We can't put the patterns on
901// the instruction definitions directly as ISel wants the address base
902// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000903def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
904 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
905def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
906 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
907def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
908 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
909def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
910 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
911def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
912 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000913
Chris Lattner26e552b2006-11-14 19:19:53 +0000914// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000915let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000916def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000917 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000918 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000919 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000921 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000922 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000923 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000925 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000926 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000927 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000928
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000930 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000931 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000932 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000933def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000934 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000935 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000936 PPC970_DGroup_Cracked;
937
Evan Cheng64d80e32007-07-19 01:14:50 +0000938def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000939 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000940 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000941
Evan Cheng64d80e32007-07-19 01:14:50 +0000942def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000943 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000944 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000945def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000946 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000947 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000948}
949
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000950// Indexed (r+r) Stores with Update (preinc).
951let PPC970_Unit = 2, mayStore = 1 in {
952def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
953 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000954 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000955 PPC970_DGroup_Cracked;
956def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
957 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000958 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000959 PPC970_DGroup_Cracked;
960def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
961 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000962 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000963 PPC970_DGroup_Cracked;
964def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
965 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000966 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000967 PPC970_DGroup_Cracked;
968def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
969 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000970 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000971 PPC970_DGroup_Cracked;
972}
973
974// Patterns to match the pre-inc stores. We can't put the patterns on
975// the instruction definitions directly as ISel wants the address base
976// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000977def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
978 (STBUX $rS, $ptrreg, $ptroff)>;
979def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
980 (STHUX $rS, $ptrreg, $ptroff)>;
981def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
982 (STWUX $rS, $ptrreg, $ptroff)>;
983def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
984 (STFSUX $rS, $ptrreg, $ptroff)>;
985def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
986 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000987
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000988def SYNC : XForm_24_sync<31, 598, (outs), (ins),
989 "sync", LdStSync,
990 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000991
992//===----------------------------------------------------------------------===//
993// PPC32 Arithmetic Instructions.
994//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000995
Chris Lattner88d211f2006-03-12 09:13:49 +0000996let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000997def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000998 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000999 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001000let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001001def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001002 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001003 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001004 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001005def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001006 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001007 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001008}
Hal Finkela548afc2013-03-19 18:51:05 +00001009def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001010 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001011 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigand3d386422013-03-26 10:57:16 +00001012let isCodeGenOnly = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +00001013def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001014 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001015 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001016 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001017def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001018 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001019 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001020let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001021def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001022 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001023 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001024}
Bill Wendling0f940c92007-12-07 21:42:31 +00001025
Hal Finkelf3c38282012-08-28 02:10:33 +00001026let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001027 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001028 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001029 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001030 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001031 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001032 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001033}
Chris Lattner88d211f2006-03-12 09:13:49 +00001034}
Chris Lattner26e552b2006-11-14 19:19:53 +00001035
Chris Lattner88d211f2006-03-12 09:13:49 +00001036let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001037def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001038 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001039 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001040 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001041def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001042 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001043 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001044 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001045def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001046 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001047 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001048def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001049 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001050 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001052 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001053 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001054def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001055 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001056 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001057def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001058 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001059def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001060 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001061def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001062 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001063}
Nate Begemaned428532004-09-04 05:00:00 +00001064
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001065
Chris Lattner88d211f2006-03-12 09:13:49 +00001066let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001067def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001068 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001069 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001070def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001071 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001072 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001073def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001074 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001075 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001076def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001077 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001078 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001079def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001080 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001081 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001083 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001084 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001086 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001087 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001089 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001090 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001091def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001092 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001093 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001094def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001095 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001096 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001097let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001098def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001099 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001100 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001101}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001102}
Chris Lattner26e552b2006-11-14 19:19:53 +00001103
Chris Lattner88d211f2006-03-12 09:13:49 +00001104let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001105let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001106def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001107 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001108 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001109}
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001111 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001112 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001113def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001114 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001115 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001117 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001118 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001119
Evan Cheng64d80e32007-07-19 01:14:50 +00001120def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001121 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001123 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001124}
1125let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001126//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001127// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001128def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001129 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001130def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001131 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001132
Dale Johannesenb384ab92008-10-29 18:26:45 +00001133let Uses = [RM] in {
1134 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1135 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001136 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001137
Dale Johannesenb384ab92008-10-29 18:26:45 +00001138 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1139 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001140 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelf5d5c432013-03-29 08:57:48 +00001141
1142 // The frin -> nearbyint mapping is valid only in fast-math mode.
1143 def FRIND : XForm_26<63, 392, (outs F8RC:$frD), (ins F8RC:$frB),
1144 "frin $frD, $frB", FPGeneral,
1145 [(set f64:$frD, (fnearbyint f64:$frB))]>;
1146 def FRINS : XForm_26<63, 392, (outs F4RC:$frD), (ins F4RC:$frB),
1147 "frin $frD, $frB", FPGeneral,
1148 [(set f32:$frD, (fnearbyint f32:$frB))]>;
1149
Hal Finkel0882fd62013-03-29 19:41:55 +00001150 // These pseudos expand to rint but also set FE_INEXACT when the result does
1151 // not equal the argument.
1152 let usesCustomInserter = 1, Defs = [RM] in { // FIXME: Model FPSCR!
1153 def FRINDrint : Pseudo<(outs F8RC:$frD), (ins F8RC:$frB),
1154 "#FRINDrint", [(set f64:$frD, (frint f64:$frB))]>;
1155 def FRINSrint : Pseudo<(outs F4RC:$frD), (ins F4RC:$frB),
1156 "#FRINSrint", [(set f32:$frD, (frint f32:$frB))]>;
1157 }
1158
Hal Finkelf5d5c432013-03-29 08:57:48 +00001159 def FRIPD : XForm_26<63, 456, (outs F8RC:$frD), (ins F8RC:$frB),
1160 "frip $frD, $frB", FPGeneral,
1161 [(set f64:$frD, (fceil f64:$frB))]>;
1162 def FRIPS : XForm_26<63, 456, (outs F4RC:$frD), (ins F4RC:$frB),
1163 "frip $frD, $frB", FPGeneral,
1164 [(set f32:$frD, (fceil f32:$frB))]>;
1165 def FRIZD : XForm_26<63, 424, (outs F8RC:$frD), (ins F8RC:$frB),
1166 "friz $frD, $frB", FPGeneral,
1167 [(set f64:$frD, (ftrunc f64:$frB))]>;
1168 def FRIZS : XForm_26<63, 424, (outs F4RC:$frD), (ins F4RC:$frB),
1169 "friz $frD, $frB", FPGeneral,
1170 [(set f32:$frD, (ftrunc f32:$frB))]>;
1171 def FRIMD : XForm_26<63, 488, (outs F8RC:$frD), (ins F8RC:$frB),
1172 "frim $frD, $frB", FPGeneral,
1173 [(set f64:$frD, (ffloor f64:$frB))]>;
1174 def FRIMS : XForm_26<63, 488, (outs F4RC:$frD), (ins F4RC:$frB),
1175 "frim $frD, $frB", FPGeneral,
1176 [(set f32:$frD, (ffloor f32:$frB))]>;
1177
Dale Johannesenb384ab92008-10-29 18:26:45 +00001178 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1179 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001180 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001181 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1182 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001183 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001184 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001185}
Chris Lattner919c0322005-10-01 01:35:02 +00001186
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001187/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001188/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001189/// that they will fill slots (which could cause the load of a LSU reject to
1190/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001191def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1192 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001193 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001194 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001195
Chris Lattner88d211f2006-03-12 09:13:49 +00001196let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001197// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001198def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001199 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001200 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001201def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001202 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001203 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001204def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001205 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001206 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001207def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001208 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001209 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001210def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001211 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001212 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001213def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001214 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001215 [(set f64:$frD, (fneg f64:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001216}
Chris Lattner919c0322005-10-01 01:35:02 +00001217
Nate Begeman6b3dc552004-08-29 22:45:13 +00001218
Nate Begeman07aada82004-08-30 02:28:06 +00001219// XL-Form instructions. condition register logical ops.
1220//
Evan Cheng64d80e32007-07-19 01:14:50 +00001221def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001222 "mcrf $BF, $BFA", BrMCR>,
1223 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001224
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001225def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1226 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001227 "creqv $CRD, $CRA, $CRB", BrCR,
1228 []>;
1229
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001230def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1231 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1232 "cror $CRD, $CRA, $CRB", BrCR,
1233 []>;
1234
Ulrich Weigand3d386422013-03-26 10:57:16 +00001235let isCodeGenOnly = 1 in {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001236def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001237 "creqv $dst, $dst, $dst", BrCR,
1238 []>;
1239
Roman Divacky0aaa9192011-08-30 17:04:16 +00001240def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1241 "crxor $dst, $dst, $dst", BrCR,
1242 []>;
1243
Hal Finkel82b38212012-08-28 02:10:27 +00001244let Defs = [CR1EQ], CRD = 6 in {
1245def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1246 "creqv 6, 6, 6", BrCR,
1247 [(PPCcr6set)]>;
1248
1249def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1250 "crxor 6, 6, 6", BrCR,
1251 [(PPCcr6unset)]>;
1252}
Ulrich Weigand3d386422013-03-26 10:57:16 +00001253}
Hal Finkel82b38212012-08-28 02:10:27 +00001254
Chris Lattner88d211f2006-03-12 09:13:49 +00001255// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001256//
Dale Johannesen639076f2008-10-23 20:41:28 +00001257let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001258def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1259 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001260 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001261}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001262let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001263def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1264 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001265 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001266}
Chris Lattner1877ec92006-03-13 21:52:10 +00001267
Dale Johannesen639076f2008-10-23 20:41:28 +00001268let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001269def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1270 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001271 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001272}
1273let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001274def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1275 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001276 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001277}
Chris Lattner1877ec92006-03-13 21:52:10 +00001278
1279// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1280// a GPR on the PPC970. As such, copies in and out have the same performance
1281// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001282def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001283 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001284 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001285def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001286 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001287 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001288
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001289let isCodeGenOnly = 1 in {
1290 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1291 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1292 "mtspr 256, $rS", IntGeneral>,
1293 PPC970_DGroup_Single, PPC970_Unit_FXU;
1294 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1295 (ins VRSAVERC:$reg),
1296 "mfspr $rT, 256", IntGeneral>,
1297 PPC970_DGroup_First, PPC970_Unit_FXU;
1298}
1299
1300// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1301// so we'll need to scavenge a register for it.
1302let mayStore = 1 in
1303def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1304 "#SPILL_VRSAVE", []>;
1305
1306// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1307// spilled), so we'll need to scavenge a register for it.
1308let mayLoad = 1 in
1309def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1310 "#RESTORE_VRSAVE", []>;
1311
Hal Finkel234bb382011-12-07 06:34:06 +00001312def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001313 "mtcrf $FXM, $rS", BrMCRX>,
1314 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001315
1316// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1317// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001318// vreg = MCRF CR0
1319// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001320// while not declaring it breaks DeadMachineInstructionElimination.
1321// As it turns out, in all cases where we currently use this,
1322// we're only interested in one subregister of it. Represent this in the
1323// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001324//
1325// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Ulrich Weigand3d386422013-03-26 10:57:16 +00001326let isCodeGenOnly = 1 in
Dale Johannesen5f07d522010-05-20 17:48:26 +00001327def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001328 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001329 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001330
1331def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1332 "mfcr $rT", SprMFCR>,
1333 PPC970_MicroCode, PPC970_Unit_CRU;
1334
Evan Cheng64d80e32007-07-19 01:14:50 +00001335def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001336 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001337 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001338
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001339// Pseudo instruction to perform FADD in round-to-zero mode.
1340let usesCustomInserter = 1, Uses = [RM] in {
1341 def FADDrtz: Pseudo<(outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB), "",
1342 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1343}
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001344
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001345// The above pseudo gets expanded to make use of the following instructions
1346// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001347let Uses = [RM], Defs = [RM] in {
1348 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001349 "mtfsb0 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001350 PPC970_DGroup_Single, PPC970_Unit_FPU;
1351 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001352 "mtfsb1 $FM", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001353 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00001354 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, F8RC:$rT),
1355 "mtfsf $FM, $rT", IntMTFSB0, []>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001356 PPC970_DGroup_Single, PPC970_Unit_FPU;
1357}
1358let Uses = [RM] in {
1359 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1360 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001361 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001362 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001363}
1364
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001365
Chris Lattner88d211f2006-03-12 09:13:49 +00001366let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001367
1368// XO-Form instructions. Arithmetic instructions that can set overflow bit
1369//
Evan Cheng64d80e32007-07-19 01:14:50 +00001370def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001371 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001372 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001373let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001374def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001375 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001376 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001377 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001378}
Evan Cheng64d80e32007-07-19 01:14:50 +00001379def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001380 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001381 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001382 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001383def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001384 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001385 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001386 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001387def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001388 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001389 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001390def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001391 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001392 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001393def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001394 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001395 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001396def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001397 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001398 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001399let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001400def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001401 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001402 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001403 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001404}
1405def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001406 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001407 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001408let Uses = [CARRY], Defs = [CARRY] in {
1409def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1410 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001411 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001412def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001413 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001414 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001415def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001416 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001417 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001418def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1419 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001420 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001421def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001422 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001423 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001424def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001425 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001426 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001427}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001428}
Nate Begeman07aada82004-08-30 02:28:06 +00001429
1430// A-Form instructions. Most of the instructions executed in the FPU are of
1431// this type.
1432//
Chris Lattner88d211f2006-03-12 09:13:49 +00001433let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001434let Uses = [RM] in {
1435 def FMADD : AForm_1<63, 29,
1436 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1437 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001438 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001439 def FMADDS : AForm_1<59, 29,
1440 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1441 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001442 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001443 def FMSUB : AForm_1<63, 28,
1444 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1445 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001446 [(set f64:$FRT,
1447 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001448 def FMSUBS : AForm_1<59, 28,
1449 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1450 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001451 [(set f32:$FRT,
1452 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001453 def FNMADD : AForm_1<63, 31,
1454 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1455 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001456 [(set f64:$FRT,
1457 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001458 def FNMADDS : AForm_1<59, 31,
1459 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1460 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001461 [(set f32:$FRT,
1462 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001463 def FNMSUB : AForm_1<63, 30,
1464 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1465 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001466 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1467 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001468 def FNMSUBS : AForm_1<59, 30,
1469 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1470 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001471 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1472 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001473}
Chris Lattner43f07a42005-10-02 07:07:49 +00001474// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1475// having 4 of these, force the comparison to always be an 8-byte double (code
1476// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001477// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001478def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001479 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001480 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001481 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001482def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001483 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001484 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001485 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001486let Uses = [RM] in {
1487 def FADD : AForm_2<63, 21,
1488 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001489 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001490 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001491 def FADDS : AForm_2<59, 21,
1492 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1493 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001494 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001495 def FDIV : AForm_2<63, 18,
1496 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1497 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001498 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001499 def FDIVS : AForm_2<59, 18,
1500 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1501 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001502 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001503 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001504 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1505 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001506 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001507 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001508 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1509 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001510 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001511 def FSUB : AForm_2<63, 20,
1512 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001513 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001514 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001515 def FSUBS : AForm_2<59, 20,
1516 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1517 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001518 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001519 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001520}
Nate Begeman07aada82004-08-30 02:28:06 +00001521
Chris Lattner88d211f2006-03-12 09:13:49 +00001522let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001523 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001524 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001525 "isel $rT, $rA, $rB, $cond", IntGeneral,
1526 []>;
1527}
1528
1529let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001530// M-Form instructions. rotate and mask instructions.
1531//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001532let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001533// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001534def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001535 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001536 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001537 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1538 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001539}
Chris Lattner14522e32005-04-19 05:21:30 +00001540def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001541 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001542 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001543 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001544def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001545 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001546 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001547 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001548def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001549 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001550 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001551 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001552}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001553
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001554
Chris Lattner2eb25172005-09-09 00:39:56 +00001555//===----------------------------------------------------------------------===//
1556// PowerPC Instruction Patterns
1557//
1558
Chris Lattner30e21a42005-09-26 22:20:16 +00001559// Arbitrary immediate support. Implement in terms of LIS/ORI.
1560def : Pat<(i32 imm:$imm),
1561 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001562
1563// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001564def NOT : Pat<(not i32:$in),
1565 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001566
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001567// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001568def : Pat<(add i32:$in, imm:$imm),
1569 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001570// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001571def : Pat<(or i32:$in, imm:$imm),
1572 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001573// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001574def : Pat<(xor i32:$in, imm:$imm),
1575 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001576// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001577def : Pat<(sub immSExt16:$imm, i32:$in),
1578 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001579
Chris Lattner956f43c2006-06-16 20:22:01 +00001580// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001581def : Pat<(shl i32:$in, (i32 imm:$imm)),
1582 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1583def : Pat<(srl i32:$in, (i32 imm:$imm)),
1584 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001585
Nate Begeman35ef9132006-01-11 21:21:00 +00001586// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001587def : Pat<(rotl i32:$in, i32:$sh),
1588 (RLWNM $in, $sh, 0, 31)>;
1589def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1590 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001591
Nate Begemanf42f1332006-09-22 05:01:56 +00001592// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001593def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1594 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001595
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001596// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001597def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1598 (BL tglobaladdr:$dst)>;
1599def : Pat<(PPCcall (i32 texternalsym:$dst)),
1600 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001601
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001602
1603def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1604 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1605
1606def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1607 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1608
1609def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1610 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1611
1612
1613
Chris Lattner860e8862005-11-17 07:30:41 +00001614// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001615def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1616def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1617def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1618def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001619def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1620def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001621def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1622def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001623def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1624 (ADDIS $in, tglobaltlsaddr:$g)>;
1625def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001626 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001627def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1628 (ADDIS $in, tglobaladdr:$g)>;
1629def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1630 (ADDIS $in, tconstpool:$g)>;
1631def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1632 (ADDIS $in, tjumptable:$g)>;
1633def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1634 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001635
Chris Lattner4172b102005-12-06 02:10:38 +00001636// Standard shifts. These are represented separately from the real shifts above
1637// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1638// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001639def : Pat<(sra i32:$rS, i32:$rB),
1640 (SRAW $rS, $rB)>;
1641def : Pat<(srl i32:$rS, i32:$rB),
1642 (SRW $rS, $rB)>;
1643def : Pat<(shl i32:$rS, i32:$rB),
1644 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001645
Evan Cheng466685d2006-10-09 20:57:25 +00001646def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001647 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001648def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001649 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001650def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001651 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001652def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001653 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001654def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001655 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001656def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001657 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001658def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001659 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001660def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001661 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001662def : Pat<(f64 (extloadf32 iaddr:$src)),
1663 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1664def : Pat<(f64 (extloadf32 xaddr:$src)),
1665 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1666
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001667def : Pat<(f64 (fextend f32:$src)),
1668 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001669
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001670// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001671def : Pat<(membarrier (i32 imm /*ll*/),
1672 (i32 imm /*ls*/),
1673 (i32 imm /*sl*/),
1674 (i32 imm /*ss*/),
1675 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001676 (SYNC)>;
1677
Eli Friedman14648462011-07-27 22:21:52 +00001678def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1679
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001680include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001681include "PPCInstr64Bit.td"