blob: 41d4e206491bf70d22fe7613a4aac7903a7f4b34 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000083def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000084 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000085}], t2_so_imm_not_XFORM> {
86 let ParserMatchClass = t2_so_imm_not_asmoperand;
87}
Evan Chengf49810c2009-06-23 17:48:47 +000088
89// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000090def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
91def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +000092 int64_t Value = -(int)N->getZExtValue();
93 return Value && ARM_AM::getT2SOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000094}], t2_so_imm_neg_XFORM> {
95 let ParserMatchClass = t2_so_imm_neg_asmoperand;
96}
Evan Chengf49810c2009-06-23 17:48:47 +000097
98/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000099def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +0000100 ImmLeaf<i32, [{
101 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +0000102}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000103
Jim Grosbach64171712010-02-16 21:07:46 +0000104def imm0_4095_neg : PatLeaf<(i32 imm), [{
105 return (uint32_t)(-N->getZExtValue()) < 4096;
106}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000107
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000108def imm0_255_neg : PatLeaf<(i32 imm), [{
109 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000110}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000111
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000112def imm0_255_not : PatLeaf<(i32 imm), [{
113 return (uint32_t)(~N->getZExtValue()) < 255;
114}], imm_comp_XFORM>;
115
Andrew Trickd49ffe82011-04-29 14:18:15 +0000116def lo5AllOne : PatLeaf<(i32 imm), [{
117 // Returns true if all low 5-bits are 1.
118 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
119}]>;
120
Evan Cheng055b0312009-06-29 07:51:04 +0000121// Define Thumb2 specific addressing modes.
122
123// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000124def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000125def t2addrmode_imm12 : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000127 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000128 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000130 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Owen Andersonc9bd4962011-03-18 17:42:55 +0000134// t2ldrlabel := imm12
135def t2ldrlabel : Operand<i32> {
136 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000137 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000138}
139
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000140def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
141def t2ldr_pcrel_imm12 : Operand<i32> {
142 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
143 // used for assembler pseudo instruction and maps to t2ldrlabel, so
144 // doesn't need encoder or print methods of its own.
145}
Owen Andersonc9bd4962011-03-18 17:42:55 +0000146
Owen Andersona838a252010-12-14 00:36:49 +0000147// ADR instruction labels.
148def t2adrlabel : Operand<i32> {
149 let EncoderMethod = "getT2AdrLabelOpValue";
150}
151
152
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000153// t2addrmode_posimm8 := reg + imm8
154def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
155def t2addrmode_posimm8 : Operand<i32> {
156 let PrintMethod = "printT2AddrModeImm8Operand";
157 let EncoderMethod = "getT2AddrModeImm8OpValue";
158 let DecoderMethod = "DecodeT2AddrModeImm8";
159 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
160 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
161}
162
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000163// t2addrmode_negimm8 := reg - imm8
164def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
165def t2addrmode_negimm8 : Operand<i32>,
166 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
167 let PrintMethod = "printT2AddrModeImm8Operand";
168 let EncoderMethod = "getT2AddrModeImm8OpValue";
169 let DecoderMethod = "DecodeT2AddrModeImm8";
170 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
171 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
172}
173
Johnny Chen0635fc52010-03-04 17:40:44 +0000174// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000175def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000176def t2addrmode_imm8 : Operand<i32>,
177 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
178 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000179 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000181 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000182 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
183}
184
Evan Cheng6d94f112009-07-03 00:06:39 +0000185def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000186 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
187 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000188 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000189 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000191}
192
Evan Cheng5c874172009-07-09 22:21:59 +0000193// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000194def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000195def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000196 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000197 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000199 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000200 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
201}
202
Jim Grosbacha77295d2011-09-08 22:07:06 +0000203def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000204def t2am_imm8s4_offset : Operand<i32> {
205 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000206 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000207 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000208}
209
Jim Grosbachb6aed502011-09-09 18:37:27 +0000210// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
211def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
212 let Name = "MemImm0_1020s4Offset";
213}
214def t2addrmode_imm0_1020s4 : Operand<i32> {
215 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
216 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
217 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
218 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
219 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
220}
221
Evan Chengcba962d2009-07-09 20:40:44 +0000222// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000223def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000224def t2addrmode_so_reg : Operand<i32>,
225 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
226 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000227 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000229 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000230 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000231}
232
Jim Grosbach7f739be2011-09-19 22:21:13 +0000233// Addresses for the TBB/TBH instructions.
234def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
235def addrmode_tbb : Operand<i32> {
236 let PrintMethod = "printAddrModeTBB";
237 let ParserMatchClass = addrmode_tbb_asmoperand;
238 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
239}
240def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
241def addrmode_tbh : Operand<i32> {
242 let PrintMethod = "printAddrModeTBH";
243 let ParserMatchClass = addrmode_tbh_asmoperand;
244 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
245}
246
Anton Korobeynikov52237112009-06-17 18:13:58 +0000247//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000248// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000249//
250
Owen Andersona99e7782010-11-15 18:45:17 +0000251
252class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000253 string opc, string asm, list<dag> pattern>
254 : T2I<oops, iops, itin, opc, asm, pattern> {
255 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000256 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000259 let Inst{26} = imm{11};
260 let Inst{14-12} = imm{10-8};
261 let Inst{7-0} = imm{7-0};
262}
263
Owen Andersonbb6315d2010-11-15 19:58:36 +0000264
Owen Andersona99e7782010-11-15 18:45:17 +0000265class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
266 string opc, string asm, list<dag> pattern>
267 : T2sI<oops, iops, itin, opc, asm, pattern> {
268 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000269 bits<4> Rn;
270 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000271
Jim Grosbach86386922010-12-08 22:10:43 +0000272 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000273 let Inst{26} = imm{11};
274 let Inst{14-12} = imm{10-8};
275 let Inst{7-0} = imm{7-0};
276}
277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
279 string opc, string asm, list<dag> pattern>
280 : T2I<oops, iops, itin, opc, asm, pattern> {
281 bits<4> Rn;
282 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000285 let Inst{26} = imm{11};
286 let Inst{14-12} = imm{10-8};
287 let Inst{7-0} = imm{7-0};
288}
289
290
Owen Andersona99e7782010-11-15 18:45:17 +0000291class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
292 string opc, string asm, list<dag> pattern>
293 : T2I<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
295 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000296
Jim Grosbach86386922010-12-08 22:10:43 +0000297 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000298 let Inst{3-0} = ShiftedRm{3-0};
299 let Inst{5-4} = ShiftedRm{6-5};
300 let Inst{14-12} = ShiftedRm{11-9};
301 let Inst{7-6} = ShiftedRm{8-7};
302}
303
304class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
305 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000306 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000307 bits<4> Rd;
308 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000309
Jim Grosbach86386922010-12-08 22:10:43 +0000310 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000311 let Inst{3-0} = ShiftedRm{3-0};
312 let Inst{5-4} = ShiftedRm{6-5};
313 let Inst{14-12} = ShiftedRm{11-9};
314 let Inst{7-6} = ShiftedRm{8-7};
315}
316
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
319 : T2I<oops, iops, itin, opc, asm, pattern> {
320 bits<4> Rn;
321 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000322
Jim Grosbach86386922010-12-08 22:10:43 +0000323 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000324 let Inst{3-0} = ShiftedRm{3-0};
325 let Inst{5-4} = ShiftedRm{6-5};
326 let Inst{14-12} = ShiftedRm{11-9};
327 let Inst{7-6} = ShiftedRm{8-7};
328}
329
Owen Andersona99e7782010-11-15 18:45:17 +0000330class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
331 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000332 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000333 bits<4> Rd;
334 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000335
Jim Grosbach86386922010-12-08 22:10:43 +0000336 let Inst{11-8} = Rd;
337 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000338}
339
340class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
341 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000342 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000343 bits<4> Rd;
344 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000345
Jim Grosbach86386922010-12-08 22:10:43 +0000346 let Inst{11-8} = Rd;
347 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000348}
349
Owen Andersonbb6315d2010-11-15 19:58:36 +0000350class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000352 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000353 bits<4> Rn;
354 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Jim Grosbach86386922010-12-08 22:10:43 +0000356 let Inst{19-16} = Rn;
357 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000358}
359
Owen Andersona99e7782010-11-15 18:45:17 +0000360
361class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : T2I<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000365 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000366 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000369 let Inst{19-16} = Rn;
370 let Inst{26} = imm{11};
371 let Inst{14-12} = imm{10-8};
372 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000373}
374
Owen Anderson83da6cd2010-11-14 05:37:38 +0000375class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 string opc, string asm, list<dag> pattern>
377 : T2sI<oops, iops, itin, opc, asm, pattern> {
378 bits<4> Rd;
379 bits<4> Rn;
380 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000381
Jim Grosbach86386922010-12-08 22:10:43 +0000382 let Inst{11-8} = Rd;
383 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000384 let Inst{26} = imm{11};
385 let Inst{14-12} = imm{10-8};
386 let Inst{7-0} = imm{7-0};
387}
388
Owen Andersonbb6315d2010-11-15 19:58:36 +0000389class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
391 : T2I<oops, iops, itin, opc, asm, pattern> {
392 bits<4> Rd;
393 bits<4> Rm;
394 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000395
Jim Grosbach86386922010-12-08 22:10:43 +0000396 let Inst{11-8} = Rd;
397 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000398 let Inst{14-12} = imm{4-2};
399 let Inst{7-6} = imm{1-0};
400}
401
402class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
404 : T2sI<oops, iops, itin, opc, asm, pattern> {
405 bits<4> Rd;
406 bits<4> Rm;
407 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000408
Jim Grosbach86386922010-12-08 22:10:43 +0000409 let Inst{11-8} = Rd;
410 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000411 let Inst{14-12} = imm{4-2};
412 let Inst{7-6} = imm{1-0};
413}
414
Owen Anderson5de6d842010-11-12 21:12:40 +0000415class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
416 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000417 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000418 bits<4> Rd;
419 bits<4> Rn;
420 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000421
Jim Grosbach86386922010-12-08 22:10:43 +0000422 let Inst{11-8} = Rd;
423 let Inst{19-16} = Rn;
424 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000425}
426
427class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000429 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000430 bits<4> Rd;
431 bits<4> Rn;
432 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000433
Jim Grosbach86386922010-12-08 22:10:43 +0000434 let Inst{11-8} = Rd;
435 let Inst{19-16} = Rn;
436 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000437}
438
439class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
440 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000441 : T2I<oops, iops, itin, opc, asm, pattern> {
442 bits<4> Rd;
443 bits<4> Rn;
444 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000445
Jim Grosbach86386922010-12-08 22:10:43 +0000446 let Inst{11-8} = Rd;
447 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000448 let Inst{3-0} = ShiftedRm{3-0};
449 let Inst{5-4} = ShiftedRm{6-5};
450 let Inst{14-12} = ShiftedRm{11-9};
451 let Inst{7-6} = ShiftedRm{8-7};
452}
453
454class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
455 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000456 : T2sI<oops, iops, itin, opc, asm, pattern> {
457 bits<4> Rd;
458 bits<4> Rn;
459 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000460
Jim Grosbach86386922010-12-08 22:10:43 +0000461 let Inst{11-8} = Rd;
462 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000463 let Inst{3-0} = ShiftedRm{3-0};
464 let Inst{5-4} = ShiftedRm{6-5};
465 let Inst{14-12} = ShiftedRm{11-9};
466 let Inst{7-6} = ShiftedRm{8-7};
467}
468
Owen Anderson35141a92010-11-18 01:08:42 +0000469class T2FourReg<dag oops, dag iops, InstrItinClass itin,
470 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000471 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000472 bits<4> Rd;
473 bits<4> Rn;
474 bits<4> Rm;
475 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000476
Jim Grosbach86386922010-12-08 22:10:43 +0000477 let Inst{19-16} = Rn;
478 let Inst{15-12} = Ra;
479 let Inst{11-8} = Rd;
480 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000481}
482
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000483class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
484 dag oops, dag iops, InstrItinClass itin,
485 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000486 : T2I<oops, iops, itin, opc, asm, pattern> {
487 bits<4> RdLo;
488 bits<4> RdHi;
489 bits<4> Rn;
490 bits<4> Rm;
491
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000492 let Inst{31-23} = 0b111110111;
493 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000494 let Inst{19-16} = Rn;
495 let Inst{15-12} = RdLo;
496 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000497 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000498 let Inst{3-0} = Rm;
499}
500
Owen Anderson35141a92010-11-18 01:08:42 +0000501
Evan Chenga67efd12009-06-23 19:39:13 +0000502/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000503/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000504/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000505multiclass T2I_bin_irs<bits<4> opcod, string opc,
506 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000507 PatFrag opnode, string baseOpc, bit Commutable = 0,
508 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000509 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000510 def ri : T2sTwoRegImm<
511 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
512 opc, "\t$Rd, $Rn, $imm",
513 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000514 let Inst{31-27} = 0b11110;
515 let Inst{25} = 0;
516 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000517 let Inst{15} = 0;
518 }
Evan Chenga67efd12009-06-23 19:39:13 +0000519 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000520 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
521 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
522 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000523 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000524 let Inst{31-27} = 0b11101;
525 let Inst{26-25} = 0b01;
526 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000527 let Inst{14-12} = 0b000; // imm3
528 let Inst{7-6} = 0b00; // imm2
529 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000530 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000531 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def rs : T2sTwoRegShiftedReg<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
534 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
535 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11101;
537 let Inst{26-25} = 0b01;
538 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000539 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000540 // Assembly aliases for optional destination operand when it's the same
541 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000542 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000543 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
544 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000545 cc_out:$s)>;
546 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000547 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
548 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000549 cc_out:$s)>;
550 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000551 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
552 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000553 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000554}
555
David Goodwin1f096272009-07-27 23:34:12 +0000556/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000557// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000558multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
559 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000560 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000561 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
Jim Grosbach9e931f62012-02-24 19:06:05 +0000562 // Assembler aliases w/ the ".w" suffix.
563 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
564 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
565 t2_so_imm:$imm, pred:$p,
566 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000567 // Assembler aliases w/o the ".w" suffix.
568 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
569 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
570 rGPR:$Rm, pred:$p,
571 cc_out:$s)>;
572 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
573 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
574 t2_so_reg:$shift, pred:$p,
575 cc_out:$s)>;
576
577 // and with the optional destination operand, too.
Jim Grosbach11d5dc32012-03-16 22:18:29 +0000578 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"),
Jim Grosbach9e931f62012-02-24 19:06:05 +0000579 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
580 t2_so_imm:$imm, pred:$p,
581 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000582 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
583 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
584 rGPR:$Rm, pred:$p,
585 cc_out:$s)>;
586 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
587 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
588 t2_so_reg:$shift, pred:$p,
589 cc_out:$s)>;
590}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000591
Evan Cheng1e249e32009-06-25 20:59:23 +0000592/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000593/// reversed. The 'rr' form is only defined for the disassembler; for codegen
594/// it is equivalent to the T2I_bin_irs counterpart.
595multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000596 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000597 def ri : T2sTwoRegImm<
598 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
599 opc, ".w\t$Rd, $Rn, $imm",
600 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000601 let Inst{31-27} = 0b11110;
602 let Inst{25} = 0;
603 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{15} = 0;
605 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000606 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000607 def rr : T2sThreeReg<
608 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
609 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000610 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000611 let Inst{31-27} = 0b11101;
612 let Inst{26-25} = 0b01;
613 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000614 let Inst{14-12} = 0b000; // imm3
615 let Inst{7-6} = 0b00; // imm2
616 let Inst{5-4} = 0b00; // type
617 }
Evan Chengf49810c2009-06-23 17:48:47 +0000618 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000619 def rs : T2sTwoRegShiftedReg<
620 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
621 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
622 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000623 let Inst{31-27} = 0b11101;
624 let Inst{26-25} = 0b01;
625 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000626 }
Evan Chengf49810c2009-06-23 17:48:47 +0000627}
628
Evan Chenga67efd12009-06-23 19:39:13 +0000629/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000630/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000631///
632/// These opcodes will be converted to the real non-S opcodes by
633/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000634let hasPostISelHook = 1, Defs = [CPSR] in {
635multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
636 InstrItinClass iis, PatFrag opnode,
637 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000638 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000639 def ri : t2PseudoInst<(outs rGPR:$Rd),
640 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
641 4, iii,
642 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
643 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000644 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000645 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
646 4, iir,
647 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
648 rGPR:$Rm))]> {
649 let isCommutable = Commutable;
650 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000651 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000652 def rs : t2PseudoInst<(outs rGPR:$Rd),
653 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
654 4, iis,
655 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
656 t2_so_reg:$ShiftedRm))]>;
657}
658}
659
660/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
661/// operands are reversed.
662let hasPostISelHook = 1, Defs = [CPSR] in {
663multiclass T2I_rbin_s_is<PatFrag opnode> {
664 // shifted imm
665 def ri : t2PseudoInst<(outs rGPR:$Rd),
666 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
667 4, IIC_iALUi,
668 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
669 GPRnopc:$Rn))]>;
670 // shifted register
671 def rs : t2PseudoInst<(outs rGPR:$Rd),
672 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
673 4, IIC_iALUsi,
674 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
675 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000676}
677}
678
Evan Chenga67efd12009-06-23 19:39:13 +0000679/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
680/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000681multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
682 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000683 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000684 // The register-immediate version is re-materializable. This is useful
685 // in particular for taking the address of a local.
686 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000688 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
689 opc, ".w\t$Rd, $Rn, $imm",
690 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{31-27} = 0b11110;
692 let Inst{25} = 0;
693 let Inst{24} = 1;
694 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{15} = 0;
696 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000697 }
Evan Chengf49810c2009-06-23 17:48:47 +0000698 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000699 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000700 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000702 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000703 bits<4> Rd;
704 bits<4> Rn;
705 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000707 let Inst{26} = imm{11};
708 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 let Inst{23-21} = op23_21;
710 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000711 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000713 let Inst{14-12} = imm{10-8};
714 let Inst{11-8} = Rd;
715 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000716 }
Evan Chenga67efd12009-06-23 19:39:13 +0000717 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000718 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
719 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
720 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{31-27} = 0b11101;
723 let Inst{26-25} = 0b01;
724 let Inst{24} = 1;
725 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000726 let Inst{14-12} = 0b000; // imm3
727 let Inst{7-6} = 0b00; // imm2
728 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000729 }
Evan Chengf49810c2009-06-23 17:48:47 +0000730 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000732 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000733 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000734 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000737 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000738 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000739 }
Evan Chengf49810c2009-06-23 17:48:47 +0000740}
741
Jim Grosbach6935efc2009-11-24 00:20:27 +0000742/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000743/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000744/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000745let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000746multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
747 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000748 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000749 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000750 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000751 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000752 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000753 let Inst{31-27} = 0b11110;
754 let Inst{25} = 0;
755 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000756 let Inst{15} = 0;
757 }
Evan Chenga67efd12009-06-23 19:39:13 +0000758 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000759 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000760 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000761 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000762 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000763 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000764 let Inst{31-27} = 0b11101;
765 let Inst{26-25} = 0b01;
766 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{14-12} = 0b000; // imm3
768 let Inst{7-6} = 0b00; // imm2
769 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000770 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000771 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000772 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000773 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000774 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000775 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000776 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000777 let Inst{31-27} = 0b11101;
778 let Inst{26-25} = 0b01;
779 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000780 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000781}
Andrew Trick1c3af772011-04-23 03:55:32 +0000782}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000783
Evan Chenga67efd12009-06-23 19:39:13 +0000784/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
785// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000786multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
787 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000788 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000790 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000792 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11101;
794 let Inst{26-21} = 0b010010;
795 let Inst{19-16} = 0b1111; // Rn
796 let Inst{5-4} = opcod;
797 }
Evan Chenga67efd12009-06-23 19:39:13 +0000798 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000799 def rr : T2sThreeReg<
800 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
801 opc, ".w\t$Rd, $Rn, $Rm",
802 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000803 let Inst{31-27} = 0b11111;
804 let Inst{26-23} = 0b0100;
805 let Inst{22-21} = opcod;
806 let Inst{15-12} = 0b1111;
807 let Inst{7-4} = 0b0000;
808 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000809
810 // Optional destination register
811 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
812 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
813 ty:$imm, pred:$p,
814 cc_out:$s)>;
815 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
816 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
817 rGPR:$Rm, pred:$p,
818 cc_out:$s)>;
819
820 // Assembler aliases w/o the ".w" suffix.
821 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
822 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
823 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000824 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000825 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
826 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
827 rGPR:$Rm, pred:$p,
828 cc_out:$s)>;
829
830 // and with the optional destination operand, too.
831 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
832 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
833 ty:$imm, pred:$p,
834 cc_out:$s)>;
835 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
836 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
837 rGPR:$Rm, pred:$p,
838 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000839}
Evan Chengf49810c2009-06-23 17:48:47 +0000840
Johnny Chend68e1192009-12-15 17:24:14 +0000841/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000842/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000843/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000844multiclass T2I_cmp_irs<bits<4> opcod, string opc,
845 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000846 PatFrag opnode, string baseOpc> {
847let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000848 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000849 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000850 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000851 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000852 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000853 let Inst{31-27} = 0b11110;
854 let Inst{25} = 0;
855 let Inst{24-21} = opcod;
856 let Inst{20} = 1; // The S bit.
857 let Inst{15} = 0;
858 let Inst{11-8} = 0b1111; // Rd
859 }
Evan Chenga67efd12009-06-23 19:39:13 +0000860 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000861 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000862 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000863 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000864 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000865 let Inst{31-27} = 0b11101;
866 let Inst{26-25} = 0b01;
867 let Inst{24-21} = opcod;
868 let Inst{20} = 1; // The S bit.
869 let Inst{14-12} = 0b000; // imm3
870 let Inst{11-8} = 0b1111; // Rd
871 let Inst{7-6} = 0b00; // imm2
872 let Inst{5-4} = 0b00; // type
873 }
Evan Chengf49810c2009-06-23 17:48:47 +0000874 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000875 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000876 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000877 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000878 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000879 let Inst{31-27} = 0b11101;
880 let Inst{26-25} = 0b01;
881 let Inst{24-21} = opcod;
882 let Inst{20} = 1; // The S bit.
883 let Inst{11-8} = 0b1111; // Rd
884 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000885}
Jim Grosbachef88a922011-09-06 21:44:58 +0000886
887 // Assembler aliases w/o the ".w" suffix.
888 // No alias here for 'rr' version as not all instantiations of this
889 // multiclass want one (CMP in particular, does not).
890 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
891 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
892 t2_so_imm:$imm, pred:$p)>;
893 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
894 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
895 t2_so_reg:$shift,
896 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000897}
898
Evan Chengf3c21b82009-06-30 02:15:48 +0000899/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000900multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000901 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
902 PatFrag opnode> {
903 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000904 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000905 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000906 bits<4> Rt;
907 bits<17> addr;
908 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000909 let Inst{24} = signed;
910 let Inst{23} = 1;
911 let Inst{22-21} = opcod;
912 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000913 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000914 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000915 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000916 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000917 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000918 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000919 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
920 bits<4> Rt;
921 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000922 let Inst{31-27} = 0b11111;
923 let Inst{26-25} = 0b00;
924 let Inst{24} = signed;
925 let Inst{23} = 0;
926 let Inst{22-21} = opcod;
927 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000928 let Inst{19-16} = addr{12-9}; // Rn
929 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000930 let Inst{11} = 1;
931 // Offset: index==TRUE, wback==FALSE
932 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000933 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000934 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000935 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000936 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000937 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000938 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000939 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000940 let Inst{31-27} = 0b11111;
941 let Inst{26-25} = 0b00;
942 let Inst{24} = signed;
943 let Inst{23} = 0;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 1; // load
946 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000947
Owen Anderson75579f72010-11-29 22:44:32 +0000948 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000949 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<10> addr;
952 let Inst{19-16} = addr{9-6}; // Rn
953 let Inst{3-0} = addr{5-2}; // Rm
954 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955
956 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000957 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000958
Jim Grosbach5aa53682012-01-18 22:04:42 +0000959 // pci variant is very similar to i12, but supports negative offsets
960 // from the PC.
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000961 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000962 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000963 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000964 let isReMaterializable = 1;
965 let Inst{31-27} = 0b11111;
966 let Inst{26-25} = 0b00;
967 let Inst{24} = signed;
968 let Inst{23} = ?; // add = (U == '1')
969 let Inst{22-21} = opcod;
970 let Inst{20} = 1; // load
971 let Inst{19-16} = 0b1111; // Rn
972 bits<4> Rt;
973 bits<12> addr;
974 let Inst{15-12} = Rt{3-0};
975 let Inst{11-0} = addr{11-0};
976 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000977}
978
David Goodwin73b8f162009-06-30 22:11:34 +0000979/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000980multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000981 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
982 PatFrag opnode> {
983 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000984 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000985 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000986 let Inst{31-27} = 0b11111;
987 let Inst{26-23} = 0b0001;
988 let Inst{22-21} = opcod;
989 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000990
Owen Anderson75579f72010-11-29 22:44:32 +0000991 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000992 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000993
Owen Anderson80dd3e02010-11-30 22:45:47 +0000994 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000995 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000996 let Inst{19-16} = addr{16-13}; // Rn
997 let Inst{23} = addr{12}; // U
998 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000999 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001000 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001001 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001002 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001003 let Inst{31-27} = 0b11111;
1004 let Inst{26-23} = 0b0000;
1005 let Inst{22-21} = opcod;
1006 let Inst{20} = 0; // !load
1007 let Inst{11} = 1;
1008 // Offset: index==TRUE, wback==FALSE
1009 let Inst{10} = 1; // The P bit.
1010 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001011
Owen Anderson75579f72010-11-29 22:44:32 +00001012 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001013 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001014
Owen Anderson75579f72010-11-29 22:44:32 +00001015 bits<13> addr;
1016 let Inst{19-16} = addr{12-9}; // Rn
1017 let Inst{9} = addr{8}; // U
1018 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001019 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001020 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001021 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001022 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001023 let Inst{31-27} = 0b11111;
1024 let Inst{26-23} = 0b0000;
1025 let Inst{22-21} = opcod;
1026 let Inst{20} = 0; // !load
1027 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001028
Owen Anderson75579f72010-11-29 22:44:32 +00001029 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001030 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001031
Owen Anderson75579f72010-11-29 22:44:32 +00001032 bits<10> addr;
1033 let Inst{19-16} = addr{9-6}; // Rn
1034 let Inst{3-0} = addr{5-2}; // Rm
1035 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001036 }
David Goodwin73b8f162009-06-30 22:11:34 +00001037}
1038
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001040/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001041class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1042 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1043 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001044 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1045 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001046 let Inst{31-27} = 0b11111;
1047 let Inst{26-23} = 0b0100;
1048 let Inst{22-20} = opcod;
1049 let Inst{19-16} = 0b1111; // Rn
1050 let Inst{15-12} = 0b1111;
1051 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001052
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001053 bits<2> rot;
1054 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001055}
1056
Eli Friedman761fa7a2010-06-24 18:20:04 +00001057// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001058class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001059 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1060 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1061 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001062 Requires<[HasT2ExtractPack, IsThumb2]> {
1063 bits<2> rot;
1064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{19-16} = 0b1111; // Rn
1068 let Inst{15-12} = 0b1111;
1069 let Inst{7} = 1;
1070 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001071}
1072
Eli Friedman761fa7a2010-06-24 18:20:04 +00001073// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1074// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001075class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1076 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1077 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001078 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001079 bits<2> rot;
1080 let Inst{31-27} = 0b11111;
1081 let Inst{26-23} = 0b0100;
1082 let Inst{22-20} = opcod;
1083 let Inst{19-16} = 0b1111; // Rn
1084 let Inst{15-12} = 0b1111;
1085 let Inst{7} = 1;
1086 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001087}
1088
Evan Cheng0e55fd62010-09-30 01:08:25 +00001089/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001090/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001091class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1092 : T2ThreeReg<(outs rGPR:$Rd),
1093 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1094 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1095 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1096 Requires<[HasT2ExtractPack, IsThumb2]> {
1097 bits<2> rot;
1098 let Inst{31-27} = 0b11111;
1099 let Inst{26-23} = 0b0100;
1100 let Inst{22-20} = opcod;
1101 let Inst{15-12} = 0b1111;
1102 let Inst{7} = 1;
1103 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001104}
1105
Jim Grosbach70327412011-07-27 17:48:13 +00001106class T2I_exta_rrot_np<bits<3> opcod, string opc>
1107 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1108 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1109 bits<2> rot;
1110 let Inst{31-27} = 0b11111;
1111 let Inst{26-23} = 0b0100;
1112 let Inst{22-20} = opcod;
1113 let Inst{15-12} = 0b1111;
1114 let Inst{7} = 1;
1115 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001116}
1117
Anton Korobeynikov52237112009-06-17 18:13:58 +00001118//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001119// Instructions
1120//===----------------------------------------------------------------------===//
1121
1122//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001123// Miscellaneous Instructions.
1124//
1125
Owen Andersonda663f72010-11-15 21:30:39 +00001126class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1127 string asm, list<dag> pattern>
1128 : T2XI<oops, iops, itin, asm, pattern> {
1129 bits<4> Rd;
1130 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001131
Jim Grosbach86386922010-12-08 22:10:43 +00001132 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001133 let Inst{26} = label{11};
1134 let Inst{14-12} = label{10-8};
1135 let Inst{7-0} = label{7-0};
1136}
1137
Evan Chenga09b9ca2009-06-24 23:47:58 +00001138// LEApcrel - Load a pc-relative address into a register without offending the
1139// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001140def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1141 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001142 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001143 let Inst{31-27} = 0b11110;
1144 let Inst{25-24} = 0b10;
1145 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1146 let Inst{22} = 0;
1147 let Inst{20} = 0;
1148 let Inst{19-16} = 0b1111; // Rn
1149 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001150
Owen Andersona838a252010-12-14 00:36:49 +00001151 bits<4> Rd;
1152 bits<13> addr;
1153 let Inst{11-8} = Rd;
1154 let Inst{23} = addr{12};
1155 let Inst{21} = addr{12};
1156 let Inst{26} = addr{11};
1157 let Inst{14-12} = addr{10-8};
1158 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001159
1160 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001161}
Owen Andersona838a252010-12-14 00:36:49 +00001162
1163let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001164def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001165 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001166def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1167 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001168 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001169 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001170
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001171
Evan Chenga09b9ca2009-06-24 23:47:58 +00001172//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001173// Load / store Instructions.
1174//
1175
Evan Cheng055b0312009-06-29 07:51:04 +00001176// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001177let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001178defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001179 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001180
Evan Chengf3c21b82009-06-30 02:15:48 +00001181// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001182defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001183 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001184defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001185 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001186
Evan Chengf3c21b82009-06-30 02:15:48 +00001187// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001188defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001189 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001190defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001191 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001192
Owen Anderson9d63d902010-12-01 19:18:46 +00001193let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001194// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001195def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001196 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001197 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001198} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001199
1200// zextload i1 -> zextload i8
1201def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1202 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001203def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1204 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001205def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1206 (t2LDRBs t2addrmode_so_reg:$addr)>;
1207def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1208 (t2LDRBpci tconstpool:$addr)>;
1209
1210// extload -> zextload
1211// FIXME: Reduce the number of patterns by legalizing extload to zextload
1212// earlier?
1213def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1214 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001215def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1216 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001217def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1218 (t2LDRBs t2addrmode_so_reg:$addr)>;
1219def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1220 (t2LDRBpci tconstpool:$addr)>;
1221
1222def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1223 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001224def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1225 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001226def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1227 (t2LDRBs t2addrmode_so_reg:$addr)>;
1228def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1229 (t2LDRBpci tconstpool:$addr)>;
1230
1231def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1232 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001233def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1234 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001235def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1236 (t2LDRHs t2addrmode_so_reg:$addr)>;
1237def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1238 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001239
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001240// FIXME: The destination register of the loads and stores can't be PC, but
1241// can be SP. We need another regclass (similar to rGPR) to represent
1242// that. Not a pressing issue since these are selected manually,
1243// not via pattern.
1244
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001246
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001247let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001248def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001249 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001250 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001251 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1252 []> {
1253 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1254}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001255
Jim Grosbacheeec0252011-09-08 00:39:19 +00001256def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001257 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1258 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001259 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001260
Jim Grosbacheeec0252011-09-08 00:39:19 +00001261def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001262 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001264 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1265 []> {
1266 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1267}
1268def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001269 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1270 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001271 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001272
Jim Grosbacheeec0252011-09-08 00:39:19 +00001273def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001276 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1277 []> {
1278 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1279}
1280def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001281 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1282 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001283 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001284
Jim Grosbacheeec0252011-09-08 00:39:19 +00001285def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001286 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001288 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1289 []> {
1290 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1291}
1292def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001293 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1294 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001295 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001296
Jim Grosbacheeec0252011-09-08 00:39:19 +00001297def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001298 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001300 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1301 []> {
1302 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1303}
1304def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001305 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1306 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001307 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001308} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001309
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001310// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001311// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001313 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001314 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001315 bits<4> Rt;
1316 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001317 let Inst{31-27} = 0b11111;
1318 let Inst{26-25} = 0b00;
1319 let Inst{24} = signed;
1320 let Inst{23} = 0;
1321 let Inst{22-21} = type;
1322 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001323 let Inst{19-16} = addr{12-9};
1324 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001325 let Inst{11} = 1;
1326 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001327 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001328}
1329
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1331def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1332def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1333def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1334def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001335
David Goodwin73b8f162009-06-30 22:11:34 +00001336// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001337defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001338 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001339defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001340 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001341defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001342 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001343
David Goodwin6647cea2009-06-30 22:50:01 +00001344// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001345let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001346def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001347 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001348 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001349
Evan Cheng6d94f112009-07-03 00:06:39 +00001350// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001351
1352let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001353def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001354 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001356 "str", "\t$Rt, $addr!",
1357 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1358 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1359}
1360def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1361 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1362 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1363 "strh", "\t$Rt, $addr!",
1364 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1365 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1366}
1367
1368def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1369 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1370 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1371 "strb", "\t$Rt, $addr!",
1372 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1373 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1374}
Eli Friedman0851a292011-10-18 03:17:34 +00001375} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001376
Jim Grosbacheeec0252011-09-08 00:39:19 +00001377def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001378 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001379 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001381 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001382 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1383 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001384 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001385 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001386
Jim Grosbacheeec0252011-09-08 00:39:19 +00001387def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001388 (ins rGPR:$Rt, addr_offset_none:$Rn,
1389 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001391 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001392 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1393 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001394 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1395 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001396
Jim Grosbacheeec0252011-09-08 00:39:19 +00001397def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001398 (ins rGPR:$Rt, addr_offset_none:$Rn,
1399 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001401 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001402 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1403 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001404 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1405 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001406
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001407// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1408// put the patterns on the instruction definitions directly as ISel wants
1409// the address base and offset to be separate operands, not a single
1410// complex operand like we represent the instructions themselves. The
1411// pseudos map between the two.
1412let usesCustomInserter = 1,
1413 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1414def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1415 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1416 4, IIC_iStore_ru,
1417 [(set GPRnopc:$Rn_wb,
1418 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1419def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1420 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1421 4, IIC_iStore_ru,
1422 [(set GPRnopc:$Rn_wb,
1423 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1424def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1425 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1426 4, IIC_iStore_ru,
1427 [(set GPRnopc:$Rn_wb,
1428 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1429}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001430
Johnny Chene54a3ef2010-03-03 18:45:36 +00001431// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1432// only.
1433// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001435 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001436 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001437 let Inst{31-27} = 0b11111;
1438 let Inst{26-25} = 0b00;
1439 let Inst{24} = 0; // not signed
1440 let Inst{23} = 0;
1441 let Inst{22-21} = type;
1442 let Inst{20} = 0; // store
1443 let Inst{11} = 1;
1444 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001445
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001446 bits<4> Rt;
1447 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001448 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001449 let Inst{19-16} = addr{12-9};
1450 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001451}
1452
Evan Cheng0e55fd62010-09-30 01:08:25 +00001453def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1454def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1455def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001456
Johnny Chenae1757b2010-03-11 01:13:36 +00001457// ldrd / strd pre / post variants
1458// For disassembly only.
1459
Jim Grosbacha77295d2011-09-08 22:07:06 +00001460def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1461 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1462 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1463 let AsmMatchConverter = "cvtT2LdrdPre";
1464 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1465}
Johnny Chenae1757b2010-03-11 01:13:36 +00001466
Jim Grosbacha77295d2011-09-08 22:07:06 +00001467def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1468 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001469 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001470 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001471
Jim Grosbacha77295d2011-09-08 22:07:06 +00001472def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1473 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1474 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1475 "$addr.base = $wb", []> {
1476 let AsmMatchConverter = "cvtT2StrdPre";
1477 let DecoderMethod = "DecodeT2STRDPreInstruction";
1478}
Johnny Chenae1757b2010-03-11 01:13:36 +00001479
Jim Grosbacha77295d2011-09-08 22:07:06 +00001480def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1481 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1482 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001483 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001484 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001485
Johnny Chen0635fc52010-03-04 17:40:44 +00001486// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001487// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001488// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1489// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001490multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001491
Evan Chengdfed19f2010-11-03 06:34:55 +00001492 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001493 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001494 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001495 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001496 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001497 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001498 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001499 let Inst{20} = 1;
1500 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001501
Owen Anderson80dd3e02010-11-30 22:45:47 +00001502 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001503 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001504 let Inst{19-16} = addr{16-13}; // Rn
1505 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001506 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 }
1508
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001509 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001510 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001511 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001513 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001514 let Inst{23} = 0; // U = 0
1515 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001516 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001517 let Inst{20} = 1;
1518 let Inst{15-12} = 0b1111;
1519 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001520
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001521 bits<13> addr;
1522 let Inst{19-16} = addr{12-9}; // Rn
1523 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 }
1525
Evan Chengdfed19f2010-11-03 06:34:55 +00001526 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001527 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001528 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001529 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001530 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001531 let Inst{23} = 0; // add = TRUE for T1
1532 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001533 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 let Inst{20} = 1;
1535 let Inst{15-12} = 0b1111;
1536 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001537
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001538 bits<10> addr;
1539 let Inst{19-16} = addr{9-6}; // Rn
1540 let Inst{3-0} = addr{5-2}; // Rm
1541 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001542
1543 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001544 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001545 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1546 // it via the i12 variant, which it's related to, but that means we can
1547 // represent negative immediates, which aren't legal for anything except
1548 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001549}
1550
Evan Cheng416941d2010-11-04 05:19:35 +00001551defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1552defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1553defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001554
Evan Cheng2889cce2009-07-03 00:18:36 +00001555//===----------------------------------------------------------------------===//
1556// Load / store multiple Instructions.
1557//
1558
Owen Andersoncd00dc62011-09-12 21:28:46 +00001559multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001560 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001561 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001562 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001563 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001564 bits<4> Rn;
1565 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001566
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 let Inst{31-27} = 0b11101;
1568 let Inst{26-25} = 0b00;
1569 let Inst{24-23} = 0b01; // Increment After
1570 let Inst{22} = 0;
1571 let Inst{21} = 0; // No writeback
1572 let Inst{20} = L_bit;
1573 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001574 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001575 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001576 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001577 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001578 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 bits<4> Rn;
1580 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001581
Bill Wendling6c470b82010-11-13 09:09:38 +00001582 let Inst{31-27} = 0b11101;
1583 let Inst{26-25} = 0b00;
1584 let Inst{24-23} = 0b01; // Increment After
1585 let Inst{22} = 0;
1586 let Inst{21} = 1; // Writeback
1587 let Inst{20} = L_bit;
1588 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001589 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001590 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001591 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001592 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001593 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001594 bits<4> Rn;
1595 bits<16> regs;
1596
1597 let Inst{31-27} = 0b11101;
1598 let Inst{26-25} = 0b00;
1599 let Inst{24-23} = 0b10; // Decrement Before
1600 let Inst{22} = 0;
1601 let Inst{21} = 0; // No writeback
1602 let Inst{20} = L_bit;
1603 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001604 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001605 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001606 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001607 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001608 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001609 bits<4> Rn;
1610 bits<16> regs;
1611
1612 let Inst{31-27} = 0b11101;
1613 let Inst{26-25} = 0b00;
1614 let Inst{24-23} = 0b10; // Decrement Before
1615 let Inst{22} = 0;
1616 let Inst{21} = 1; // Writeback
1617 let Inst{20} = L_bit;
1618 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001619 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001620 }
1621}
1622
Bill Wendlingc93989a2010-11-13 11:20:05 +00001623let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001624
1625let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001626defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1627
1628multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1629 InstrItinClass itin_upd, bit L_bit> {
1630 def IA :
1631 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1632 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1633 bits<4> Rn;
1634 bits<16> regs;
1635
1636 let Inst{31-27} = 0b11101;
1637 let Inst{26-25} = 0b00;
1638 let Inst{24-23} = 0b01; // Increment After
1639 let Inst{22} = 0;
1640 let Inst{21} = 0; // No writeback
1641 let Inst{20} = L_bit;
1642 let Inst{19-16} = Rn;
1643 let Inst{15} = 0;
1644 let Inst{14} = regs{14};
1645 let Inst{13} = 0;
1646 let Inst{12-0} = regs{12-0};
1647 }
1648 def IA_UPD :
1649 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1650 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1651 bits<4> Rn;
1652 bits<16> regs;
1653
1654 let Inst{31-27} = 0b11101;
1655 let Inst{26-25} = 0b00;
1656 let Inst{24-23} = 0b01; // Increment After
1657 let Inst{22} = 0;
1658 let Inst{21} = 1; // Writeback
1659 let Inst{20} = L_bit;
1660 let Inst{19-16} = Rn;
1661 let Inst{15} = 0;
1662 let Inst{14} = regs{14};
1663 let Inst{13} = 0;
1664 let Inst{12-0} = regs{12-0};
1665 }
1666 def DB :
1667 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1668 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1669 bits<4> Rn;
1670 bits<16> regs;
1671
1672 let Inst{31-27} = 0b11101;
1673 let Inst{26-25} = 0b00;
1674 let Inst{24-23} = 0b10; // Decrement Before
1675 let Inst{22} = 0;
1676 let Inst{21} = 0; // No writeback
1677 let Inst{20} = L_bit;
1678 let Inst{19-16} = Rn;
1679 let Inst{15} = 0;
1680 let Inst{14} = regs{14};
1681 let Inst{13} = 0;
1682 let Inst{12-0} = regs{12-0};
1683 }
1684 def DB_UPD :
1685 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1686 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1687 bits<4> Rn;
1688 bits<16> regs;
1689
1690 let Inst{31-27} = 0b11101;
1691 let Inst{26-25} = 0b00;
1692 let Inst{24-23} = 0b10; // Decrement Before
1693 let Inst{22} = 0;
1694 let Inst{21} = 1; // Writeback
1695 let Inst{20} = L_bit;
1696 let Inst{19-16} = Rn;
1697 let Inst{15} = 0;
1698 let Inst{14} = regs{14};
1699 let Inst{13} = 0;
1700 let Inst{12-0} = regs{12-0};
1701 }
1702}
1703
Bill Wendlingddc918b2010-11-13 10:57:02 +00001704
1705let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001706defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001707
1708} // neverHasSideEffects
1709
Bob Wilson815baeb2010-03-13 01:08:20 +00001710
Evan Cheng9cb9e672009-06-27 02:26:13 +00001711//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001712// Move Instructions.
1713//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714
Evan Chengf49810c2009-06-23 17:48:47 +00001715let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001716def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001717 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001718 let Inst{31-27} = 0b11101;
1719 let Inst{26-25} = 0b01;
1720 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001721 let Inst{19-16} = 0b1111; // Rn
1722 let Inst{14-12} = 0b000;
1723 let Inst{7-4} = 0b0000;
1724}
Jim Grosbach9858a482011-10-18 17:09:35 +00001725def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1726 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001727def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1728 pred:$p, CPSR)>;
1729def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1730 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001731
Evan Cheng5adb66a2009-09-28 09:14:39 +00001732// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001733let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1734 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001735def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1736 "mov", ".w\t$Rd, $imm",
1737 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001738 let Inst{31-27} = 0b11110;
1739 let Inst{25} = 0;
1740 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001741 let Inst{19-16} = 0b1111; // Rn
1742 let Inst{15} = 0;
1743}
David Goodwin83b35932009-06-26 16:10:07 +00001744
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001745// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1746// Use aliases to get that to play nice here.
1747def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1748 pred:$p, CPSR)>;
1749def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1750 pred:$p, CPSR)>;
1751
1752def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1753 pred:$p, zero_reg)>;
1754def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1755 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001756
Evan Chengc4af4632010-11-17 20:13:28 +00001757let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001758def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001759 "movw", "\t$Rd, $imm",
1760 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001761 let Inst{31-27} = 0b11110;
1762 let Inst{25} = 1;
1763 let Inst{24-21} = 0b0010;
1764 let Inst{20} = 0; // The S bit.
1765 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001766
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001767 bits<4> Rd;
1768 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001769
Jim Grosbach86386922010-12-08 22:10:43 +00001770 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001771 let Inst{19-16} = imm{15-12};
1772 let Inst{26} = imm{11};
1773 let Inst{14-12} = imm{10-8};
1774 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001775 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001776}
Evan Chengf49810c2009-06-23 17:48:47 +00001777
Evan Cheng53519f02011-01-21 18:55:51 +00001778def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001779 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1780
1781let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001782def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001783 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001784 "movt", "\t$Rd, $imm",
1785 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001786 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001787 let Inst{31-27} = 0b11110;
1788 let Inst{25} = 1;
1789 let Inst{24-21} = 0b0110;
1790 let Inst{20} = 0; // The S bit.
1791 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001792
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001793 bits<4> Rd;
1794 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001795
Jim Grosbach86386922010-12-08 22:10:43 +00001796 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001797 let Inst{19-16} = imm{15-12};
1798 let Inst{26} = imm{11};
1799 let Inst{14-12} = imm{10-8};
1800 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001801 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001802}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001803
Evan Cheng53519f02011-01-21 18:55:51 +00001804def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001805 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1806} // Constraints
1807
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001808def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001809
Anton Korobeynikov52237112009-06-17 18:13:58 +00001810//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001811// Extend Instructions.
1812//
1813
1814// Sign extenders
1815
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001816def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001817 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001818def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001819 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001820def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001821
Jim Grosbach70327412011-07-27 17:48:13 +00001822def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001823 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001824def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001825 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001826def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001827
Evan Chengd27c9fc2009-07-03 01:43:10 +00001828// Zero extenders
1829
1830let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001831def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001832 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001833def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001834 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001835def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001836 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001837
Jim Grosbach79464942010-07-28 23:17:45 +00001838// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1839// The transformation should probably be done as a combiner action
1840// instead so we can include a check for masking back in the upper
1841// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001842//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001843// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001844// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001845def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001846 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001847 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001848
Jim Grosbach70327412011-07-27 17:48:13 +00001849def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001850 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001851def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001852 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001853def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001854}
1855
1856//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001857// Arithmetic Instructions.
1858//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001859
Johnny Chend68e1192009-12-15 17:24:14 +00001860defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1861 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1862defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1863 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001864
Evan Chengf49810c2009-06-23 17:48:47 +00001865// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001866//
1867// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1868// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1869// AdjustInstrPostInstrSelection where we determine whether or not to
1870// set the "s" bit based on CPSR liveness.
1871//
1872// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1873// support for an optional CPSR definition that corresponds to the DAG
1874// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001875defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001876 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001877defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001878 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001879
Andrew Trick83a80312011-09-20 18:22:31 +00001880let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001881defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001882 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001883defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001884 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001885}
Evan Chengf49810c2009-06-23 17:48:47 +00001886
David Goodwin752aa7d2009-07-27 16:39:05 +00001887// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001888defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001889 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001890
1891// FIXME: Eliminate them if we can write def : Pat patterns which defines
1892// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001893defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001894
1895// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001896// The assume-no-carry-in form uses the negation of the input since add/sub
1897// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1898// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1899// details.
1900// The AddedComplexity preferences the first variant over the others since
1901// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001902let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001903def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1904 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1905def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1906 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1907def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1908 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1909let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001910def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001911 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001912def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001913 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001914// The with-carry-in form matches bitwise not instead of the negation.
1915// Effectively, the inverse interpretation of the carry flag already accounts
1916// for part of the negation.
1917let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001918def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001919 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001920def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001921 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001922
Johnny Chen93042d12010-03-02 18:14:57 +00001923// Select Bytes -- for disassembly only
1924
Owen Andersonc7373f82010-11-30 20:00:01 +00001925def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001926 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1927 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001928 let Inst{31-27} = 0b11111;
1929 let Inst{26-24} = 0b010;
1930 let Inst{23} = 0b1;
1931 let Inst{22-20} = 0b010;
1932 let Inst{15-12} = 0b1111;
1933 let Inst{7} = 0b1;
1934 let Inst{6-4} = 0b000;
1935}
1936
Johnny Chenadc77332010-02-26 22:04:29 +00001937// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1938// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001939class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001940 list<dag> pat = [/* For disassembly only; pattern left blank */],
1941 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1942 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001943 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1944 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001945 let Inst{31-27} = 0b11111;
1946 let Inst{26-23} = 0b0101;
1947 let Inst{22-20} = op22_20;
1948 let Inst{15-12} = 0b1111;
1949 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001950
Owen Anderson46c478e2010-11-17 19:57:38 +00001951 bits<4> Rd;
1952 bits<4> Rn;
1953 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001954
Jim Grosbach86386922010-12-08 22:10:43 +00001955 let Inst{11-8} = Rd;
1956 let Inst{19-16} = Rn;
1957 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001958}
1959
1960// Saturating add/subtract -- for disassembly only
1961
Nate Begeman692433b2010-07-29 17:56:55 +00001962def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001963 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1964 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001965def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1966def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1967def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001968def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1969 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1970def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1971 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001972def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001973def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001974 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1975 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001976def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1977def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1978def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1979def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1980def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1981def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1982def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1983def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1984
1985// Signed/Unsigned add/subtract -- for disassembly only
1986
1987def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1988def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1989def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1990def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1991def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1992def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1993def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1994def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1995def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1996def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1997def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1998def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1999
2000// Signed/Unsigned halving add/subtract -- for disassembly only
2001
2002def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
2003def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
2004def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
2005def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
2006def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
2007def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
2008def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
2009def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2010def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
2011def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
2012def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2013def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
2014
Owen Anderson821752e2010-11-18 20:32:18 +00002015// Helper class for disassembly only
2016// A6.3.16 & A6.3.17
2017// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2018class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2019 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2020 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2021 let Inst{31-27} = 0b11111;
2022 let Inst{26-24} = 0b011;
2023 let Inst{23} = long;
2024 let Inst{22-20} = op22_20;
2025 let Inst{7-4} = op7_4;
2026}
2027
2028class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2029 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2030 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2031 let Inst{31-27} = 0b11111;
2032 let Inst{26-24} = 0b011;
2033 let Inst{23} = long;
2034 let Inst{22-20} = op22_20;
2035 let Inst{7-4} = op7_4;
2036}
2037
Jim Grosbach8c989842011-09-20 00:26:34 +00002038// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002039def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2040 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002041 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2042 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002043 let Inst{15-12} = 0b1111;
2044}
Owen Anderson821752e2010-11-18 20:32:18 +00002045def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002046 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002047 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2048 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002049
Jim Grosbach8c989842011-09-20 00:26:34 +00002050// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002051class T2SatI<dag oops, dag iops, InstrItinClass itin,
2052 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002053 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002054 bits<4> Rd;
2055 bits<4> Rn;
2056 bits<5> sat_imm;
2057 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002058
Jim Grosbach86386922010-12-08 22:10:43 +00002059 let Inst{11-8} = Rd;
2060 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002061 let Inst{4-0} = sat_imm;
2062 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002063 let Inst{14-12} = sh{4-2};
2064 let Inst{7-6} = sh{1-0};
2065}
2066
Owen Andersonc7373f82010-11-30 20:00:01 +00002067def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002068 (outs rGPR:$Rd),
2069 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002070 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002071 let Inst{31-27} = 0b11110;
2072 let Inst{25-22} = 0b1100;
2073 let Inst{20} = 0;
2074 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002075 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002076}
2077
Owen Andersonc7373f82010-11-30 20:00:01 +00002078def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002079 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002080 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002081 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002082 let Inst{31-27} = 0b11110;
2083 let Inst{25-22} = 0b1100;
2084 let Inst{20} = 0;
2085 let Inst{15} = 0;
2086 let Inst{21} = 1; // sh = '1'
2087 let Inst{14-12} = 0b000; // imm3 = '000'
2088 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002089 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002090}
2091
Owen Andersonc7373f82010-11-30 20:00:01 +00002092def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002093 (outs rGPR:$Rd),
2094 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002095 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002096 let Inst{31-27} = 0b11110;
2097 let Inst{25-22} = 0b1110;
2098 let Inst{20} = 0;
2099 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002100}
2101
Jim Grosbachb105b992011-09-16 18:32:30 +00002102def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002103 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002104 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002105 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002106 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002107 let Inst{20} = 0;
2108 let Inst{15} = 0;
2109 let Inst{21} = 1; // sh = '1'
2110 let Inst{14-12} = 0b000; // imm3 = '000'
2111 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002112 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002113}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002114
Bob Wilson38aa2872010-08-13 21:48:10 +00002115def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2116def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002117
Evan Chengf49810c2009-06-23 17:48:47 +00002118//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002119// Shift and rotate Instructions.
2120//
2121
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002122defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2123 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002124defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002125 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002126defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002127 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2128defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2129 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002130
Andrew Trickd49ffe82011-04-29 14:18:15 +00002131// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2132def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2133 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2134
David Goodwinca01a8d2009-09-01 18:32:09 +00002135let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002136def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2137 "rrx", "\t$Rd, $Rm",
2138 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002139 let Inst{31-27} = 0b11101;
2140 let Inst{26-25} = 0b01;
2141 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002142 let Inst{19-16} = 0b1111; // Rn
2143 let Inst{14-12} = 0b000;
2144 let Inst{7-4} = 0b0011;
2145}
David Goodwinca01a8d2009-09-01 18:32:09 +00002146}
Evan Chenga67efd12009-06-23 19:39:13 +00002147
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002148let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002149def t2MOVsrl_flag : T2TwoRegShiftImm<
2150 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2151 "lsrs", ".w\t$Rd, $Rm, #1",
2152 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002153 let Inst{31-27} = 0b11101;
2154 let Inst{26-25} = 0b01;
2155 let Inst{24-21} = 0b0010;
2156 let Inst{20} = 1; // The S bit.
2157 let Inst{19-16} = 0b1111; // Rn
2158 let Inst{5-4} = 0b01; // Shift type.
2159 // Shift amount = Inst{14-12:7-6} = 1.
2160 let Inst{14-12} = 0b000;
2161 let Inst{7-6} = 0b01;
2162}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002163def t2MOVsra_flag : T2TwoRegShiftImm<
2164 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2165 "asrs", ".w\t$Rd, $Rm, #1",
2166 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002167 let Inst{31-27} = 0b11101;
2168 let Inst{26-25} = 0b01;
2169 let Inst{24-21} = 0b0010;
2170 let Inst{20} = 1; // The S bit.
2171 let Inst{19-16} = 0b1111; // Rn
2172 let Inst{5-4} = 0b10; // Shift type.
2173 // Shift amount = Inst{14-12:7-6} = 1.
2174 let Inst{14-12} = 0b000;
2175 let Inst{7-6} = 0b01;
2176}
David Goodwin3583df72009-07-28 17:06:49 +00002177}
2178
Evan Chenga67efd12009-06-23 19:39:13 +00002179//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002180// Bitwise Instructions.
2181//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002182
Johnny Chend68e1192009-12-15 17:24:14 +00002183defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002184 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002185 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002186defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002187 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002188 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002189defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002190 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002191 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002192
Johnny Chend68e1192009-12-15 17:24:14 +00002193defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002194 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002195 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2196 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Owen Anderson2f7aed32010-11-17 22:16:31 +00002198class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2199 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002200 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002201 bits<4> Rd;
2202 bits<5> msb;
2203 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002204
Jim Grosbach86386922010-12-08 22:10:43 +00002205 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002206 let Inst{4-0} = msb{4-0};
2207 let Inst{14-12} = lsb{4-2};
2208 let Inst{7-6} = lsb{1-0};
2209}
2210
2211class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2212 string opc, string asm, list<dag> pattern>
2213 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2214 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002215
Jim Grosbach86386922010-12-08 22:10:43 +00002216 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002217}
2218
2219let Constraints = "$src = $Rd" in
2220def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2221 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2222 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002223 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002224 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002225 let Inst{25} = 1;
2226 let Inst{24-20} = 0b10110;
2227 let Inst{19-16} = 0b1111; // Rn
2228 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002229 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002230
Owen Anderson2f7aed32010-11-17 22:16:31 +00002231 bits<10> imm;
2232 let msb{4-0} = imm{9-5};
2233 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002234}
Evan Chengf49810c2009-06-23 17:48:47 +00002235
Owen Anderson2f7aed32010-11-17 22:16:31 +00002236def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002237 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002238 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002239 let Inst{31-27} = 0b11110;
2240 let Inst{25} = 1;
2241 let Inst{24-20} = 0b10100;
2242 let Inst{15} = 0;
2243}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002244
Owen Anderson2f7aed32010-11-17 22:16:31 +00002245def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002246 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002247 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002248 let Inst{31-27} = 0b11110;
2249 let Inst{25} = 1;
2250 let Inst{24-20} = 0b11100;
2251 let Inst{15} = 0;
2252}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002253
Johnny Chen9474d552010-02-02 19:31:58 +00002254// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002255let Constraints = "$src = $Rd" in {
2256 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2257 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2258 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2259 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2260 bf_inv_mask_imm:$imm))]> {
2261 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002262 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002263 let Inst{25} = 1;
2264 let Inst{24-20} = 0b10110;
2265 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002266 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002267
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002268 bits<10> imm;
2269 let msb{4-0} = imm{9-5};
2270 let lsb{4-0} = imm{4-0};
2271 }
Johnny Chen9474d552010-02-02 19:31:58 +00002272}
Evan Chengf49810c2009-06-23 17:48:47 +00002273
Evan Cheng7e1bf302010-09-29 00:27:46 +00002274defm t2ORN : T2I_bin_irs<0b0011, "orn",
2275 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002276 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2277 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002278
Jim Grosbachd32872f2011-09-14 21:24:41 +00002279/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2280/// unary operation that produces a value. These are predicable and can be
2281/// changed to modify CPSR.
2282multiclass T2I_un_irs<bits<4> opcod, string opc,
2283 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2284 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2285 // shifted imm
2286 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2287 opc, "\t$Rd, $imm",
2288 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2289 let isAsCheapAsAMove = Cheap;
2290 let isReMaterializable = ReMat;
2291 let Inst{31-27} = 0b11110;
2292 let Inst{25} = 0;
2293 let Inst{24-21} = opcod;
2294 let Inst{19-16} = 0b1111; // Rn
2295 let Inst{15} = 0;
2296 }
2297 // register
2298 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2299 opc, ".w\t$Rd, $Rm",
2300 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2301 let Inst{31-27} = 0b11101;
2302 let Inst{26-25} = 0b01;
2303 let Inst{24-21} = opcod;
2304 let Inst{19-16} = 0b1111; // Rn
2305 let Inst{14-12} = 0b000; // imm3
2306 let Inst{7-6} = 0b00; // imm2
2307 let Inst{5-4} = 0b00; // type
2308 }
2309 // shifted register
2310 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2311 opc, ".w\t$Rd, $ShiftedRm",
2312 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2313 let Inst{31-27} = 0b11101;
2314 let Inst{26-25} = 0b01;
2315 let Inst{24-21} = opcod;
2316 let Inst{19-16} = 0b1111; // Rn
2317 }
2318}
2319
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002320// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2321let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002322defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002323 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002324 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002325
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002326let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002327def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2328 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002329
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002330// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002331def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2332 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002333 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002334
2335def : T2Pat<(t2_so_imm_not:$src),
2336 (t2MVNi t2_so_imm_not:$src)>;
2337
Evan Chengf49810c2009-06-23 17:48:47 +00002338//===----------------------------------------------------------------------===//
2339// Multiply Instructions.
2340//
Evan Cheng8de898a2009-06-26 00:19:44 +00002341let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002342def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2343 "mul", "\t$Rd, $Rn, $Rm",
2344 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{31-27} = 0b11111;
2346 let Inst{26-23} = 0b0110;
2347 let Inst{22-20} = 0b000;
2348 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2349 let Inst{7-4} = 0b0000; // Multiply
2350}
Evan Chengf49810c2009-06-23 17:48:47 +00002351
Owen Anderson35141a92010-11-18 01:08:42 +00002352def t2MLA: T2FourReg<
2353 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2354 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2355 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002359 let Inst{7-4} = 0b0000; // Multiply
2360}
Evan Chengf49810c2009-06-23 17:48:47 +00002361
Owen Anderson35141a92010-11-18 01:08:42 +00002362def t2MLS: T2FourReg<
2363 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2364 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2365 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002366 let Inst{31-27} = 0b11111;
2367 let Inst{26-23} = 0b0110;
2368 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{7-4} = 0b0001; // Multiply and Subtract
2370}
Evan Chengf49810c2009-06-23 17:48:47 +00002371
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002372// Extra precision multiplies with low / high results
2373let neverHasSideEffects = 1 in {
2374let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002375def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002376 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002377 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002378 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002380def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002381 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002382 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002383 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002384} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002385
2386// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002387def t2SMLAL : T2MulLong<0b100, 0b0000,
2388 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002389 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002390 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002392def t2UMLAL : T2MulLong<0b110, 0b0000,
2393 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002394 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002395 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002396
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002397def t2UMAAL : T2MulLong<0b110, 0b0110,
2398 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002399 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002400 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2401 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002402} // neverHasSideEffects
2403
Johnny Chen93042d12010-03-02 18:14:57 +00002404// Rounding variants of the below included for disassembly only
2405
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002406// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002407def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2408 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002409 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2410 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{31-27} = 0b11111;
2412 let Inst{26-23} = 0b0110;
2413 let Inst{22-20} = 0b101;
2414 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2415 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2416}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002417
Owen Anderson821752e2010-11-18 20:32:18 +00002418def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002419 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2420 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b101;
2424 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2425 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2426}
2427
Owen Anderson821752e2010-11-18 20:32:18 +00002428def t2SMMLA : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2430 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002431 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2432 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2437}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002438
Owen Anderson821752e2010-11-18 20:32:18 +00002439def t2SMMLAR: T2FourReg<
2440 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002441 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2442 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002443 let Inst{31-27} = 0b11111;
2444 let Inst{26-23} = 0b0110;
2445 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002446 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2447}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002448
Owen Anderson821752e2010-11-18 20:32:18 +00002449def t2SMMLS: T2FourReg<
2450 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2451 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002452 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2453 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002454 let Inst{31-27} = 0b11111;
2455 let Inst{26-23} = 0b0110;
2456 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002457 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2458}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002459
Owen Anderson821752e2010-11-18 20:32:18 +00002460def t2SMMLSR:T2FourReg<
2461 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002462 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2463 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002464 let Inst{31-27} = 0b11111;
2465 let Inst{26-23} = 0b0110;
2466 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002467 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2468}
2469
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002470multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002471 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2472 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2473 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 (sext_inreg rGPR:$Rm, i16)))]>,
2475 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002476 let Inst{31-27} = 0b11111;
2477 let Inst{26-23} = 0b0110;
2478 let Inst{22-20} = 0b001;
2479 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2480 let Inst{7-6} = 0b00;
2481 let Inst{5-4} = 0b00;
2482 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002483
Owen Anderson821752e2010-11-18 20:32:18 +00002484 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2485 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2486 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002487 (sra rGPR:$Rm, (i32 16))))]>,
2488 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002489 let Inst{31-27} = 0b11111;
2490 let Inst{26-23} = 0b0110;
2491 let Inst{22-20} = 0b001;
2492 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2493 let Inst{7-6} = 0b00;
2494 let Inst{5-4} = 0b01;
2495 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002496
Owen Anderson821752e2010-11-18 20:32:18 +00002497 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2498 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2499 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002500 (sext_inreg rGPR:$Rm, i16)))]>,
2501 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002502 let Inst{31-27} = 0b11111;
2503 let Inst{26-23} = 0b0110;
2504 let Inst{22-20} = 0b001;
2505 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2506 let Inst{7-6} = 0b00;
2507 let Inst{5-4} = 0b10;
2508 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002509
Owen Anderson821752e2010-11-18 20:32:18 +00002510 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2511 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2512 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002513 (sra rGPR:$Rm, (i32 16))))]>,
2514 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002515 let Inst{31-27} = 0b11111;
2516 let Inst{26-23} = 0b0110;
2517 let Inst{22-20} = 0b001;
2518 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2519 let Inst{7-6} = 0b00;
2520 let Inst{5-4} = 0b11;
2521 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002522
Owen Anderson821752e2010-11-18 20:32:18 +00002523 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2524 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2525 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002526 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2527 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002528 let Inst{31-27} = 0b11111;
2529 let Inst{26-23} = 0b0110;
2530 let Inst{22-20} = 0b011;
2531 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2532 let Inst{7-6} = 0b00;
2533 let Inst{5-4} = 0b00;
2534 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002535
Owen Anderson821752e2010-11-18 20:32:18 +00002536 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2537 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2538 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002539 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2540 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11111;
2542 let Inst{26-23} = 0b0110;
2543 let Inst{22-20} = 0b011;
2544 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2545 let Inst{7-6} = 0b00;
2546 let Inst{5-4} = 0b01;
2547 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002548}
2549
2550
2551multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002552 def BB : T2FourReg<
2553 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2554 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2555 [(set rGPR:$Rd, (add rGPR:$Ra,
2556 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002557 (sext_inreg rGPR:$Rm, i16))))]>,
2558 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002559 let Inst{31-27} = 0b11111;
2560 let Inst{26-23} = 0b0110;
2561 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002562 let Inst{7-6} = 0b00;
2563 let Inst{5-4} = 0b00;
2564 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002565
Owen Anderson821752e2010-11-18 20:32:18 +00002566 def BT : T2FourReg<
2567 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2568 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2569 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002570 (sra rGPR:$Rm, (i32 16)))))]>,
2571 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002572 let Inst{31-27} = 0b11111;
2573 let Inst{26-23} = 0b0110;
2574 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002575 let Inst{7-6} = 0b00;
2576 let Inst{5-4} = 0b01;
2577 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002578
Owen Anderson821752e2010-11-18 20:32:18 +00002579 def TB : T2FourReg<
2580 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2581 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2582 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002583 (sext_inreg rGPR:$Rm, i16))))]>,
2584 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002585 let Inst{31-27} = 0b11111;
2586 let Inst{26-23} = 0b0110;
2587 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002588 let Inst{7-6} = 0b00;
2589 let Inst{5-4} = 0b10;
2590 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002591
Owen Anderson821752e2010-11-18 20:32:18 +00002592 def TT : T2FourReg<
2593 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2594 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2595 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002596 (sra rGPR:$Rm, (i32 16)))))]>,
2597 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002598 let Inst{31-27} = 0b11111;
2599 let Inst{26-23} = 0b0110;
2600 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002601 let Inst{7-6} = 0b00;
2602 let Inst{5-4} = 0b11;
2603 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002604
Owen Anderson821752e2010-11-18 20:32:18 +00002605 def WB : T2FourReg<
2606 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2607 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2608 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002609 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2610 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002611 let Inst{31-27} = 0b11111;
2612 let Inst{26-23} = 0b0110;
2613 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002614 let Inst{7-6} = 0b00;
2615 let Inst{5-4} = 0b00;
2616 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002617
Owen Anderson821752e2010-11-18 20:32:18 +00002618 def WT : T2FourReg<
2619 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2620 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2621 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002622 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2623 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002624 let Inst{31-27} = 0b11111;
2625 let Inst{26-23} = 0b0110;
2626 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002627 let Inst{7-6} = 0b00;
2628 let Inst{5-4} = 0b01;
2629 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002630}
2631
2632defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2633defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2634
Jim Grosbacheeca7582011-09-15 23:45:50 +00002635// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002636def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2637 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002638 [/* For disassembly only; pattern left blank */]>,
2639 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002640def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2641 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002642 [/* For disassembly only; pattern left blank */]>,
2643 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002644def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2645 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002646 [/* For disassembly only; pattern left blank */]>,
2647 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002648def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2649 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002650 [/* For disassembly only; pattern left blank */]>,
2651 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002652
Johnny Chenadc77332010-02-26 22:04:29 +00002653// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002654def t2SMUAD: T2ThreeReg_mac<
2655 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002656 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2657 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002658 let Inst{15-12} = 0b1111;
2659}
Owen Anderson821752e2010-11-18 20:32:18 +00002660def t2SMUADX:T2ThreeReg_mac<
2661 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002662 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2663 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002664 let Inst{15-12} = 0b1111;
2665}
Owen Anderson821752e2010-11-18 20:32:18 +00002666def t2SMUSD: T2ThreeReg_mac<
2667 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002668 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2669 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002670 let Inst{15-12} = 0b1111;
2671}
Owen Anderson821752e2010-11-18 20:32:18 +00002672def t2SMUSDX:T2ThreeReg_mac<
2673 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002674 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2675 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002676 let Inst{15-12} = 0b1111;
2677}
Owen Andersonc6788c82011-08-22 23:31:45 +00002678def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002679 0, 0b010, 0b0000, (outs rGPR:$Rd),
2680 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002681 "\t$Rd, $Rn, $Rm, $Ra", []>,
2682 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002683def t2SMLADX : T2FourReg_mac<
2684 0, 0b010, 0b0001, (outs rGPR:$Rd),
2685 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002686 "\t$Rd, $Rn, $Rm, $Ra", []>,
2687 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002688def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2689 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002690 "\t$Rd, $Rn, $Rm, $Ra", []>,
2691 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002692def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2693 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002694 "\t$Rd, $Rn, $Rm, $Ra", []>,
2695 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002696def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002697 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2698 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002699 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002700def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002701 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2702 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002703 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002704def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002705 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2706 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002707 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002708def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2709 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002710 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002711 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002712
2713//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002714// Division Instructions.
2715// Signed and unsigned division on v7-M
2716//
2717def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2718 "sdiv", "\t$Rd, $Rn, $Rm",
2719 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2720 Requires<[HasDivide, IsThumb2]> {
2721 let Inst{31-27} = 0b11111;
2722 let Inst{26-21} = 0b011100;
2723 let Inst{20} = 0b1;
2724 let Inst{15-12} = 0b1111;
2725 let Inst{7-4} = 0b1111;
2726}
2727
2728def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2729 "udiv", "\t$Rd, $Rn, $Rm",
2730 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2731 Requires<[HasDivide, IsThumb2]> {
2732 let Inst{31-27} = 0b11111;
2733 let Inst{26-21} = 0b011101;
2734 let Inst{20} = 0b1;
2735 let Inst{15-12} = 0b1111;
2736 let Inst{7-4} = 0b1111;
2737}
2738
2739//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002740// Misc. Arithmetic Instructions.
2741//
2742
Jim Grosbach80dc1162010-02-16 21:23:02 +00002743class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2744 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002745 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002746 let Inst{31-27} = 0b11111;
2747 let Inst{26-22} = 0b01010;
2748 let Inst{21-20} = op1;
2749 let Inst{15-12} = 0b1111;
2750 let Inst{7-6} = 0b10;
2751 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002752 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002753}
Evan Chengf49810c2009-06-23 17:48:47 +00002754
Owen Anderson612fb5b2010-11-18 21:15:19 +00002755def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2756 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002757
Owen Anderson612fb5b2010-11-18 21:15:19 +00002758def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2759 "rbit", "\t$Rd, $Rm",
2760 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002761
Owen Anderson612fb5b2010-11-18 21:15:19 +00002762def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2763 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002764
Owen Anderson612fb5b2010-11-18 21:15:19 +00002765def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2766 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002767 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002768
Owen Anderson612fb5b2010-11-18 21:15:19 +00002769def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2770 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002771 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002772
Evan Chengf60ceac2011-06-15 17:17:48 +00002773def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002774 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002775 (t2REVSH rGPR:$Rm)>;
2776
Owen Anderson612fb5b2010-11-18 21:15:19 +00002777def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002778 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2779 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002780 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002781 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002782 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002783 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002784 let Inst{31-27} = 0b11101;
2785 let Inst{26-25} = 0b01;
2786 let Inst{24-20} = 0b01100;
2787 let Inst{5} = 0; // BT form
2788 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002789
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002790 bits<5> sh;
2791 let Inst{14-12} = sh{4-2};
2792 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002793}
Evan Cheng40289b02009-07-07 05:35:52 +00002794
2795// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002796def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2797 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002798 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002799def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002800 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002801 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002802
Bob Wilsondc66eda2010-08-16 22:26:55 +00002803// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2804// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002805def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002806 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2807 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002808 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002809 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002810 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002811 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002812 let Inst{31-27} = 0b11101;
2813 let Inst{26-25} = 0b01;
2814 let Inst{24-20} = 0b01100;
2815 let Inst{5} = 1; // TB form
2816 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002817
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002818 bits<5> sh;
2819 let Inst{14-12} = sh{4-2};
2820 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002821}
Evan Cheng40289b02009-07-07 05:35:52 +00002822
2823// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2824// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002825def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002826 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002827 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002828def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002829 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002830 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002831 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002832
2833//===----------------------------------------------------------------------===//
2834// Comparison Instructions...
2835//
Johnny Chend68e1192009-12-15 17:24:14 +00002836defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002837 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002838 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002839
Jim Grosbachef88a922011-09-06 21:44:58 +00002840def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2841 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2842def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2843 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2844def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2845 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002846
Dan Gohman4b7dff92010-08-26 15:50:25 +00002847//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2848// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002849//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2850// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002851defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002852 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002853 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2854 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002855
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002856//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2857// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002858
Jim Grosbachef88a922011-09-06 21:44:58 +00002859def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2860 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002861
Johnny Chend68e1192009-12-15 17:24:14 +00002862defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002863 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002864 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2865 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002866defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002867 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002868 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2869 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002870
Evan Chenge253c952009-07-07 20:39:03 +00002871// Conditional moves
2872// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002873// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002874let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00002875
2876let isCommutable = 1 in
Jim Grosbachefeedce2011-07-01 17:14:11 +00002877def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2878 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002879 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002880 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002881 RegConstraint<"$false = $Rd">;
2882
2883let isMoveImm = 1 in
2884def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2885 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002886 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002887[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2888 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002889
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002890// FIXME: Pseudo-ize these. For now, just mark codegen only.
2891let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002892let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002893def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002894 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002895 "movw", "\t$Rd, $imm", []>,
2896 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002897 let Inst{31-27} = 0b11110;
2898 let Inst{25} = 1;
2899 let Inst{24-21} = 0b0010;
2900 let Inst{20} = 0; // The S bit.
2901 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002902
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002903 bits<4> Rd;
2904 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002905
Jim Grosbach86386922010-12-08 22:10:43 +00002906 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002907 let Inst{19-16} = imm{15-12};
2908 let Inst{26} = imm{11};
2909 let Inst{14-12} = imm{10-8};
2910 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002911}
2912
Evan Chengc4af4632010-11-17 20:13:28 +00002913let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002914def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2915 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002916 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002917
Evan Chengc4af4632010-11-17 20:13:28 +00002918let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002919def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002920 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002921[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002922 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002923 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002924 let Inst{31-27} = 0b11110;
2925 let Inst{25} = 0;
2926 let Inst{24-21} = 0b0011;
2927 let Inst{20} = 0; // The S bit.
2928 let Inst{19-16} = 0b1111; // Rn
2929 let Inst{15} = 0;
2930}
2931
Johnny Chend68e1192009-12-15 17:24:14 +00002932class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2933 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002934 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002935 let Inst{31-27} = 0b11101;
2936 let Inst{26-25} = 0b01;
2937 let Inst{24-21} = 0b0010;
2938 let Inst{20} = 0; // The S bit.
2939 let Inst{19-16} = 0b1111; // Rn
2940 let Inst{5-4} = opcod; // Shift type.
2941}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002942def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2943 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2944 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2945 RegConstraint<"$false = $Rd">;
2946def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2947 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2948 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2949 RegConstraint<"$false = $Rd">;
2950def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2951 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2952 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2953 RegConstraint<"$false = $Rd">;
2954def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2955 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2956 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2957 RegConstraint<"$false = $Rd">;
Evan Cheng03a18522012-03-20 21:28:05 +00002958} // isCodeGenOnly = 1
Evan Chengc892aeb2012-02-23 01:19:06 +00002959
Evan Cheng03a18522012-03-20 21:28:05 +00002960multiclass T2I_bincc_irs<Instruction iri, Instruction irr, Instruction irs,
Evan Chengc892aeb2012-02-23 01:19:06 +00002961 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis> {
2962 // shifted imm
Evan Cheng03a18522012-03-20 21:28:05 +00002963 def ri : t2PseudoExpand<(outs rGPR:$Rd),
2964 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s),
2965 4, iii, [],
2966 (iri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>,
2967 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002968 // register
Evan Cheng03a18522012-03-20 21:28:05 +00002969 def rr : t2PseudoExpand<(outs rGPR:$Rd),
2970 (ins rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s),
2971 4, iir, [],
2972 (irr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>,
2973 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002974 // shifted register
Evan Cheng03a18522012-03-20 21:28:05 +00002975 def rs : t2PseudoExpand<(outs rGPR:$Rd),
2976 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s),
2977 4, iis, [],
2978 (irs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>,
2979 RegConstraint<"$Rn = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002980} // T2I_bincc_irs
2981
Evan Cheng03a18522012-03-20 21:28:05 +00002982defm t2ANDCC : T2I_bincc_irs<t2ANDri, t2ANDrr, t2ANDrs,
2983 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2984defm t2ORRCC : T2I_bincc_irs<t2ORRri, t2ORRrr, t2ORRrs,
2985 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2986defm t2EORCC : T2I_bincc_irs<t2EORri, t2EORrr, t2EORrs,
2987 IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
Jim Grosbachefeedce2011-07-01 17:14:11 +00002988} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002989
David Goodwin5e47a9a2009-06-30 18:04:13 +00002990//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002991// Atomic operations intrinsics
2992//
2993
2994// memory barriers protect the atomic sequences
2995let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002996def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2997 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2998 Requires<[IsThumb, HasDB]> {
2999 bits<4> opt;
3000 let Inst{31-4} = 0xf3bf8f5;
3001 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003002}
3003}
3004
Bob Wilsonf74a4292010-10-30 00:54:37 +00003005def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00003006 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003007 Requires<[IsThumb, HasDB]> {
3008 bits<4> opt;
3009 let Inst{31-4} = 0xf3bf8f4;
3010 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003011}
3012
Jim Grosbachaa833e52011-09-06 22:53:27 +00003013def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3014 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00003015 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00003016 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00003017 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003018 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003019}
3020
Owen Anderson16884412011-07-13 23:22:26 +00003021class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003022 InstrItinClass itin, string opc, string asm, string cstr,
3023 list<dag> pattern, bits<4> rt2 = 0b1111>
3024 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3025 let Inst{31-27} = 0b11101;
3026 let Inst{26-20} = 0b0001101;
3027 let Inst{11-8} = rt2;
3028 let Inst{7-6} = 0b01;
3029 let Inst{5-4} = opcod;
3030 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00003031
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003032 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003033 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003034 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003035 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003036}
Owen Anderson16884412011-07-13 23:22:26 +00003037class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003038 InstrItinClass itin, string opc, string asm, string cstr,
3039 list<dag> pattern, bits<4> rt2 = 0b1111>
3040 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3041 let Inst{31-27} = 0b11101;
3042 let Inst{26-20} = 0b0001100;
3043 let Inst{11-8} = rt2;
3044 let Inst{7-6} = 0b01;
3045 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00003046
Owen Anderson91a7c592010-11-19 00:28:38 +00003047 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003048 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003049 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003050 let Inst{3-0} = Rd;
3051 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003052 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003053}
3054
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003055let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003056def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003057 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003058 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003059def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003060 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003061 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003062def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003063 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003064 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003065 bits<4> Rt;
3066 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003067 let Inst{31-27} = 0b11101;
3068 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003069 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003070 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003071 let Inst{11-8} = 0b1111;
3072 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003073}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003074let hasExtraDefRegAllocReq = 1 in
3075def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003076 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003077 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003078 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003079 [], {?, ?, ?, ?}> {
3080 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003081 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003082}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003083}
3084
Owen Anderson91a7c592010-11-19 00:28:38 +00003085let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003086def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003087 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003088 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003089 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3090def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003091 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003092 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003093 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003094def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3095 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003096 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003097 "strex", "\t$Rd, $Rt, $addr", "",
3098 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003099 bits<4> Rd;
3100 bits<4> Rt;
3101 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003102 let Inst{31-27} = 0b11101;
3103 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003104 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003105 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003106 let Inst{11-8} = Rd;
3107 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003108}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003109let hasExtraSrcRegAllocReq = 1 in
Owen Anderson91a7c592010-11-19 00:28:38 +00003110def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003111 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003112 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003113 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003114 {?, ?, ?, ?}> {
3115 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003116 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003117}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003118}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003119
Jim Grosbachad2dad92011-09-06 20:27:04 +00003120def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003121 Requires<[IsThumb2, HasV7]> {
3122 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003123 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003124 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003125 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003126 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003127 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003128 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003129}
3130
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003131//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003132// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003133// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003134// address and save #0 in R0 for the non-longjmp case.
3135// Since by its nature we may be coming from some other function to get
3136// here, and we're using the stack frame for the containing function to
3137// save/restore registers, we can't keep anything live in regs across
3138// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003139// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003140// except for our own input by listing the relevant registers in Defs. By
3141// doing so, we also cause the prologue/epilogue code to actively preserve
3142// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003143// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003144let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003145 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003146 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Bill Wendling13a71212011-10-17 22:26:23 +00003147 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3148 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003149 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003150 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003151 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003152 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003153}
3154
Bob Wilsonec80e262010-04-09 20:41:18 +00003155let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003156 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003157 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3158 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003159 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003160 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003161 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003162 Requires<[IsThumb2, NoVFP]>;
3163}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003164
3165
3166//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003167// Control-Flow Instructions
3168//
3169
Evan Chengc50a1cb2009-07-09 22:58:39 +00003170// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003171// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003172let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003173 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003174def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003175 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003176 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003177 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003178 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003179
David Goodwin5e47a9a2009-06-30 18:04:13 +00003180let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3181let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003182def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3183 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003184 [(br bb:$target)]> {
3185 let Inst{31-27} = 0b11110;
3186 let Inst{15-14} = 0b10;
3187 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003188
3189 bits<20> target;
3190 let Inst{26} = target{19};
3191 let Inst{11} = target{18};
3192 let Inst{13} = target{17};
3193 let Inst{21-16} = target{16-11};
3194 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003195}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003196
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003197let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003198def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003199 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003200 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003201 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003202
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003203// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003204def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003205 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003206
Jim Grosbachd4811102010-12-15 19:03:16 +00003207def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003208 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003209
Jim Grosbach7f739be2011-09-19 22:21:13 +00003210def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3211 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003212 bits<4> Rn;
3213 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003214 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003215 let Inst{19-16} = Rn;
3216 let Inst{15-5} = 0b11110000000;
3217 let Inst{4} = 0; // B form
3218 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003219
3220 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003221}
Evan Cheng5657c012009-07-29 02:18:14 +00003222
Jim Grosbach7f739be2011-09-19 22:21:13 +00003223def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3224 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003225 bits<4> Rn;
3226 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003227 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003228 let Inst{19-16} = Rn;
3229 let Inst{15-5} = 0b11110000000;
3230 let Inst{4} = 1; // H form
3231 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003232
3233 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003234}
Evan Cheng5657c012009-07-29 02:18:14 +00003235} // isNotDuplicable, isIndirectBranch
3236
David Goodwinc9a59b52009-06-30 19:50:22 +00003237} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003238
3239// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003240// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003241let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003242def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003243 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003244 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3245 let Inst{31-27} = 0b11110;
3246 let Inst{15-14} = 0b10;
3247 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003248
Owen Andersonfb20d892010-12-09 00:27:41 +00003249 bits<4> p;
3250 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003251
Owen Andersonfb20d892010-12-09 00:27:41 +00003252 bits<21> target;
3253 let Inst{26} = target{20};
3254 let Inst{11} = target{19};
3255 let Inst{13} = target{18};
3256 let Inst{21-16} = target{17-12};
3257 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003258
3259 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003260}
Evan Chengf49810c2009-06-23 17:48:47 +00003261
Evan Chengafff9412011-12-20 18:26:50 +00003262// Tail calls. The IOS version of thumb tail calls uses a t2 branch, so
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003263// it goes here.
3264let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00003265 // IOS version.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00003266 let Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003267 def tTAILJMPd: tPseudoExpand<(outs),
3268 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003269 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003270 (t2B uncondbrtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00003271 Requires<[IsThumb2, IsIOS]>;
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003272}
Evan Cheng06e16582009-07-10 01:54:42 +00003273
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003274let isCall = 1,
3275 // On non-IOS platforms R9 is callee-saved.
3276 Defs = [LR], Uses = [SP] in {
3277 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3278 // return stack predictor.
3279 def t2BMOVPCB_CALL : tPseudoInst<(outs),
3280 (ins t_bltarget:$func, variable_ops),
3281 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3282 Requires<[IsThumb, IsNotIOS]>;
3283}
3284
3285let isCall = 1,
3286 // On IOS R9 is call-clobbered.
3287 // R7 is marked as a use to prevent frame-pointer assignments from being
3288 // moved above / below calls.
3289 Defs = [LR], Uses = [R7, SP] in {
3290 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3291 // return stack predictor.
3292 def t2BMOVPCBr9_CALL : tPseudoInst<(outs),
3293 (ins t_bltarget:$func, variable_ops),
3294 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3295 Requires<[IsThumb, IsIOS]>;
3296}
3297
3298// Direct calls
3299def : T2Pat<(ARMcall_nolink texternalsym:$func),
3300 (t2BMOVPCB_CALL texternalsym:$func)>,
3301 Requires<[IsThumb, IsNotIOS]>;
3302def : T2Pat<(ARMcall_nolink texternalsym:$func),
3303 (t2BMOVPCBr9_CALL texternalsym:$func)>,
3304 Requires<[IsThumb, IsIOS]>;
3305
Evan Cheng06e16582009-07-10 01:54:42 +00003306// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003307let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003308def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003309 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003310 "it$mask\t$cc", "", []> {
3311 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003312 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003313 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003314
3315 bits<4> cc;
3316 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003317 let Inst{7-4} = cc;
3318 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003319
3320 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003321}
Evan Cheng06e16582009-07-10 01:54:42 +00003322
Johnny Chence6275f2010-02-25 19:05:29 +00003323// Branch and Exchange Jazelle -- for disassembly only
3324// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003325def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3326 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003327 let Inst{31-27} = 0b11110;
3328 let Inst{26} = 0;
3329 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003330 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003331 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003332}
3333
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003334// Compare and branch on zero / non-zero
3335let isBranch = 1, isTerminator = 1 in {
3336 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3337 "cbz\t$Rn, $target", []>,
3338 T1Misc<{0,0,?,1,?,?,?}>,
3339 Requires<[IsThumb2]> {
3340 // A8.6.27
3341 bits<6> target;
3342 bits<3> Rn;
3343 let Inst{9} = target{5};
3344 let Inst{7-3} = target{4-0};
3345 let Inst{2-0} = Rn;
3346 }
3347
3348 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3349 "cbnz\t$Rn, $target", []>,
3350 T1Misc<{1,0,?,1,?,?,?}>,
3351 Requires<[IsThumb2]> {
3352 // A8.6.27
3353 bits<6> target;
3354 bits<3> Rn;
3355 let Inst{9} = target{5};
3356 let Inst{7-3} = target{4-0};
3357 let Inst{2-0} = Rn;
3358 }
3359}
3360
3361
Jim Grosbach32f36892011-09-19 23:38:34 +00003362// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003363// FIXME: Since the asm parser has currently no clean way to handle optional
3364// operands, create 3 versions of the same instruction. Once there's a clean
3365// framework to represent optional operands, change this behavior.
3366class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003367 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003368 bits<2> imod;
3369 bits<3> iflags;
3370 bits<5> mode;
3371 bit M;
3372
Johnny Chen93042d12010-03-02 18:14:57 +00003373 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003374 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003375 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003376 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003377 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003378 let Inst{12} = 0;
3379 let Inst{10-9} = imod;
3380 let Inst{8} = M;
3381 let Inst{7-5} = iflags;
3382 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003383 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003384}
3385
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003386let M = 1 in
3387 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3388 "$imod.w\t$iflags, $mode">;
3389let mode = 0, M = 0 in
3390 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3391 "$imod.w\t$iflags">;
3392let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003393 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003394
Johnny Chen0f7866e2010-03-03 02:09:43 +00003395// A6.3.4 Branches and miscellaneous control
3396// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003397class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003398 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003399 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003400 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003401 let Inst{15-14} = 0b10;
3402 let Inst{12} = 0;
3403 let Inst{10-8} = 0b000;
3404 let Inst{7-0} = op7_0;
3405}
3406
3407def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3408def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3409def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3410def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3411def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3412
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003413def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003414 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003415 let Inst{31-20} = 0b111100111010;
3416 let Inst{19-16} = 0b1111;
3417 let Inst{15-8} = 0b10000000;
3418 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003419 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003420}
3421
Jim Grosbach32f36892011-09-19 23:38:34 +00003422// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003423// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003424def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003425 let Inst{31-27} = 0b11110;
3426 let Inst{26-20} = 0b1111111;
3427 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003428
Owen Andersond18a9c92010-11-29 19:22:08 +00003429 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003430 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003431}
3432
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003433class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3434 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003435 : T2I<oops, iops, itin, opc, asm, pattern> {
3436 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003437 let Inst{31-25} = 0b1110100;
3438 let Inst{24-23} = Op;
3439 let Inst{22} = 0;
3440 let Inst{21} = W;
3441 let Inst{20-16} = 0b01101;
3442 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003443 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003444}
3445
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003446// Store Return State is a system instruction.
3447def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3448 "srsdb", "\tsp!, $mode", []>;
3449def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3450 "srsdb","\tsp, $mode", []>;
3451def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3452 "srsia","\tsp!, $mode", []>;
3453def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3454 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003455
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003456// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003457class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003458 string opc, string asm, list<dag> pattern>
3459 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003460 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003461
Owen Andersond18a9c92010-11-29 19:22:08 +00003462 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003463 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003464 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003465}
3466
Owen Anderson5404c2b2010-11-29 20:38:48 +00003467def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003468 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003469 [/* For disassembly only; pattern left blank */]>;
3470def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003471 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003472 [/* For disassembly only; pattern left blank */]>;
3473def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003474 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003475 [/* For disassembly only; pattern left blank */]>;
3476def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003477 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003478 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003479
Evan Chengf49810c2009-06-23 17:48:47 +00003480//===----------------------------------------------------------------------===//
3481// Non-Instruction Patterns
3482//
3483
Evan Cheng5adb66a2009-09-28 09:14:39 +00003484// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003485// This is a single pseudo instruction to make it re-materializable.
3486// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003487let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003488def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003489 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003490 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003491
Evan Cheng53519f02011-01-21 18:55:51 +00003492// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003493// It also makes it possible to rematerialize the instructions.
3494// FIXME: Remove this when we can do generalized remat and when machine licm
3495// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003496let isReMaterializable = 1 in {
3497def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3498 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003499 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3500 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003501
Evan Cheng53519f02011-01-21 18:55:51 +00003502def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3503 IIC_iMOVix2,
3504 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3505 Requires<[IsThumb2, UseMovt]>;
3506}
3507
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003508// ConstantPool, GlobalAddress, and JumpTable
3509def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3510 Requires<[IsThumb2, DontUseMovt]>;
3511def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3512def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3513 Requires<[IsThumb2, UseMovt]>;
3514
3515def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3516 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3517
Evan Chengb9803a82009-11-06 23:52:48 +00003518// Pseudo instruction that combines ldr from constpool and add pc. This should
3519// be expanded into two instructions late to allow if-conversion and
3520// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003521let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003522def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003523 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003524 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003525 imm:$cp))]>,
3526 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003527
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003528// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003529// to implement integer ABS
3530let usesCustomInserter = 1, Defs = [CPSR] in {
3531def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3532 NoItinerary, []>, Requires<[IsThumb2]>;
3533}
3534
Owen Anderson8a83f712011-09-07 21:10:42 +00003535//===----------------------------------------------------------------------===//
3536// Coprocessor load/store -- for disassembly only
3537//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003538class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003539 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003540 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003541 let Inst{27-25} = 0b110;
3542}
3543
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003544multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3545 def _OFFSET : T2CI<op31_28,
3546 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3547 asm, "\t$cop, $CRd, $addr"> {
3548 bits<13> addr;
3549 bits<4> cop;
3550 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003551 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003552 let Inst{23} = addr{8};
3553 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003554 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003555 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003556 let Inst{19-16} = addr{12-9};
3557 let Inst{15-12} = CRd;
3558 let Inst{11-8} = cop;
3559 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003560 let DecoderMethod = "DecodeCopMemInstruction";
3561 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003562 def _PRE : T2CI<op31_28,
3563 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3564 asm, "\t$cop, $CRd, $addr!"> {
3565 bits<13> addr;
3566 bits<4> cop;
3567 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003568 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003569 let Inst{23} = addr{8};
3570 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003571 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003572 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003573 let Inst{19-16} = addr{12-9};
3574 let Inst{15-12} = CRd;
3575 let Inst{11-8} = cop;
3576 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003577 let DecoderMethod = "DecodeCopMemInstruction";
3578 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003579 def _POST: T2CI<op31_28,
3580 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3581 postidx_imm8s4:$offset),
3582 asm, "\t$cop, $CRd, $addr, $offset"> {
3583 bits<9> offset;
3584 bits<4> addr;
3585 bits<4> cop;
3586 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003587 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003588 let Inst{23} = offset{8};
3589 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003590 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003591 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003592 let Inst{19-16} = addr;
3593 let Inst{15-12} = CRd;
3594 let Inst{11-8} = cop;
3595 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003596 let DecoderMethod = "DecodeCopMemInstruction";
3597 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003598 def _OPTION : T2CI<op31_28, (outs),
3599 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3600 coproc_option_imm:$option),
3601 asm, "\t$cop, $CRd, $addr, $option"> {
3602 bits<8> option;
3603 bits<4> addr;
3604 bits<4> cop;
3605 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003606 let Inst{24} = 0; // P = 0
3607 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003608 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003609 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003610 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003611 let Inst{19-16} = addr;
3612 let Inst{15-12} = CRd;
3613 let Inst{11-8} = cop;
3614 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003615 let DecoderMethod = "DecodeCopMemInstruction";
3616 }
3617}
3618
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003619defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3620defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3621defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3622defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3623defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3624defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3625defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3626defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003627
Johnny Chen23336552010-02-25 18:46:43 +00003628
3629//===----------------------------------------------------------------------===//
3630// Move between special register and ARM core register -- for disassembly only
3631//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003632// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003633
3634// A/R class MRS.
3635//
3636// A/R class can only move from CPSR or SPSR.
3637def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3638 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003639 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003640 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003641 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003642 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003643}
3644
James Molloyacad68d2011-09-28 14:21:38 +00003645def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003646
James Molloyacad68d2011-09-28 14:21:38 +00003647def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3648 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003649 bits<4> Rd;
3650 let Inst{31-12} = 0b11110011111111111000;
3651 let Inst{11-8} = Rd;
3652 let Inst{7-0} = 0b0000;
3653}
Johnny Chen23336552010-02-25 18:46:43 +00003654
James Molloyacad68d2011-09-28 14:21:38 +00003655// M class MRS.
3656//
3657// This MRS has a mask field in bits 7-0 and can take more values than
3658// the A/R class (a full msr_mask).
3659def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3660 "mrs", "\t$Rd, $mask", []>,
3661 Requires<[IsThumb2,IsMClass]> {
3662 bits<4> Rd;
3663 bits<8> mask;
3664 let Inst{31-12} = 0b11110011111011111000;
3665 let Inst{11-8} = Rd;
3666 let Inst{19-16} = 0b1111;
3667 let Inst{7-0} = mask;
3668}
3669
3670
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003671// Move from ARM core register to Special Register
3672//
James Molloyacad68d2011-09-28 14:21:38 +00003673// A/R class MSR.
3674//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003675// No need to have both system and application versions, the encodings are the
3676// same and the assembly parser has no way to distinguish between them. The mask
3677// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3678// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003679def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3680 NoItinerary, "msr", "\t$mask, $Rn", []>,
3681 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003682 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003683 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003684 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003685 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003686 let Inst{19-16} = Rn;
3687 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003688 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003689 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003690}
3691
James Molloyacad68d2011-09-28 14:21:38 +00003692// M class MSR.
3693//
3694// Move from ARM core register to Special Register
3695def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3696 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3697 Requires<[IsThumb2,IsMClass]> {
3698 bits<8> SYSm;
3699 bits<4> Rn;
3700 let Inst{31-21} = 0b11110011100;
3701 let Inst{20} = 0b0;
3702 let Inst{19-16} = Rn;
3703 let Inst{15-12} = 0b1000;
3704 let Inst{7-0} = SYSm;
3705}
3706
3707
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003708//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003709// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003710//
3711
Jim Grosbache35c5e02011-07-13 21:35:10 +00003712class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3713 list<dag> pattern>
3714 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003715 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003716 pattern> {
3717 let Inst{27-24} = 0b1110;
3718 let Inst{20} = direction;
3719 let Inst{4} = 1;
3720
3721 bits<4> Rt;
3722 bits<4> cop;
3723 bits<3> opc1;
3724 bits<3> opc2;
3725 bits<4> CRm;
3726 bits<4> CRn;
3727
3728 let Inst{15-12} = Rt;
3729 let Inst{11-8} = cop;
3730 let Inst{23-21} = opc1;
3731 let Inst{7-5} = opc2;
3732 let Inst{3-0} = CRm;
3733 let Inst{19-16} = CRn;
3734}
3735
Jim Grosbache35c5e02011-07-13 21:35:10 +00003736class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3737 list<dag> pattern = []>
3738 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003739 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003740 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3741 let Inst{27-24} = 0b1100;
3742 let Inst{23-21} = 0b010;
3743 let Inst{20} = direction;
3744
3745 bits<4> Rt;
3746 bits<4> Rt2;
3747 bits<4> cop;
3748 bits<4> opc1;
3749 bits<4> CRm;
3750
3751 let Inst{15-12} = Rt;
3752 let Inst{19-16} = Rt2;
3753 let Inst{11-8} = cop;
3754 let Inst{7-4} = opc1;
3755 let Inst{3-0} = CRm;
3756}
3757
3758/* from ARM core register to coprocessor */
3759def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003760 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003761 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3762 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003763 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3764 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003765def : t2InstAlias<"mcr $cop, $opc1, $Rt, $CRn, $CRm",
3766 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3767 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003768def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003769 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3770 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003771 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3772 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003773def : t2InstAlias<"mcr2 $cop, $opc1, $Rt, $CRn, $CRm",
3774 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3775 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003776
3777/* from coprocessor to ARM core register */
3778def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003779 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3780 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003781def : t2InstAlias<"mrc $cop, $opc1, $Rt, $CRn, $CRm",
3782 (t2MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3783 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003784
3785def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003786 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3787 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003788def : t2InstAlias<"mrc2 $cop, $opc1, $Rt, $CRn, $CRm",
3789 (t2MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3790 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003791
Jim Grosbache35c5e02011-07-13 21:35:10 +00003792def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3793 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3794
3795def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003796 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3797
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003798
Jim Grosbache35c5e02011-07-13 21:35:10 +00003799/* from ARM core register to coprocessor */
3800def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3801 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3802 imm:$CRm)]>;
3803def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003804 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3805 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003806/* from coprocessor to ARM core register */
3807def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3808
3809def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003810
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003811//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003812// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003813//
3814
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003815def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003816 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003817 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3818 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3819 imm:$CRm, imm:$opc2)]> {
3820 let Inst{27-24} = 0b1110;
3821
3822 bits<4> opc1;
3823 bits<4> CRn;
3824 bits<4> CRd;
3825 bits<4> cop;
3826 bits<3> opc2;
3827 bits<4> CRm;
3828
3829 let Inst{3-0} = CRm;
3830 let Inst{4} = 0;
3831 let Inst{7-5} = opc2;
3832 let Inst{11-8} = cop;
3833 let Inst{15-12} = CRd;
3834 let Inst{19-16} = CRn;
3835 let Inst{23-20} = opc1;
3836}
3837
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003838def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003839 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003840 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003841 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3842 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003843 let Inst{27-24} = 0b1110;
3844
3845 bits<4> opc1;
3846 bits<4> CRn;
3847 bits<4> CRd;
3848 bits<4> cop;
3849 bits<3> opc2;
3850 bits<4> CRm;
3851
3852 let Inst{3-0} = CRm;
3853 let Inst{4} = 0;
3854 let Inst{7-5} = opc2;
3855 let Inst{11-8} = cop;
3856 let Inst{15-12} = CRd;
3857 let Inst{19-16} = CRn;
3858 let Inst{23-20} = opc1;
3859}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003860
3861
3862
3863//===----------------------------------------------------------------------===//
3864// Non-Instruction Patterns
3865//
3866
3867// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003868let AddedComplexity = 16 in {
3869def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003870 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003871def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003872 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003873def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3874 Requires<[HasT2ExtractPack, IsThumb2]>;
3875def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3876 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3877 Requires<[HasT2ExtractPack, IsThumb2]>;
3878def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3879 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3880 Requires<[HasT2ExtractPack, IsThumb2]>;
3881}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003882
Jim Grosbach70327412011-07-27 17:48:13 +00003883def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003884 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003885def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003886 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003887def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3888 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3889 Requires<[HasT2ExtractPack, IsThumb2]>;
3890def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3891 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3892 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003893
3894// Atomic load/store patterns
3895def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3896 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003897def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3898 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003899def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3900 (t2LDRBs t2addrmode_so_reg:$addr)>;
3901def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3902 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003903def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3904 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003905def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3906 (t2LDRHs t2addrmode_so_reg:$addr)>;
3907def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3908 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003909def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3910 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003911def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3912 (t2LDRs t2addrmode_so_reg:$addr)>;
3913def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3914 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003915def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3916 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003917def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3918 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3919def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3920 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003921def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3922 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003923def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3924 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3925def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3926 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003927def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3928 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003929def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3930 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003931
3932
3933//===----------------------------------------------------------------------===//
3934// Assembler aliases
3935//
3936
3937// Aliases for ADC without the ".w" optional width specifier.
3938def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3939 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3940def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3941 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3942 pred:$p, cc_out:$s)>;
3943
3944// Aliases for SBC without the ".w" optional width specifier.
3945def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3946 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3947def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3948 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3949 pred:$p, cc_out:$s)>;
3950
Jim Grosbachf0851e52011-09-02 18:14:46 +00003951// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003952def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003953 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003954def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003955 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003956def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003957 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003958def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003959 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003960 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003961// ... and with the destination and source register combined.
3962def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3963 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3964def : t2InstAlias<"add${p} $Rdn, $imm",
3965 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3966def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3967 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3968def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3969 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3970 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003971
Jim Grosbachf67e8552011-09-16 22:58:42 +00003972// Aliases for SUB without the ".w" optional width specifier.
3973def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003974 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003975def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003976 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003977def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003978 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003979def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003980 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003981 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003982// ... and with the destination and source register combined.
3983def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
3984 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3985def : t2InstAlias<"sub${p} $Rdn, $imm",
3986 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3987def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
3988 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3989def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
3990 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3991 pred:$p, cc_out:$s)>;
3992
Jim Grosbachf67e8552011-09-16 22:58:42 +00003993
Jim Grosbachef88a922011-09-06 21:44:58 +00003994// Alias for compares without the ".w" optional width specifier.
3995def : t2InstAlias<"cmn${p} $Rn, $Rm",
3996 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3997def : t2InstAlias<"teq${p} $Rn, $Rm",
3998 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3999def : t2InstAlias<"tst${p} $Rn, $Rm",
4000 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4001
Jim Grosbach06c1a512011-09-06 22:14:58 +00004002// Memory barriers
4003def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
4004def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00004005def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00004006
Jim Grosbach0811fe12011-09-09 19:42:40 +00004007// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4008// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00004009def : t2InstAlias<"ldr${p} $Rt, $addr",
4010 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4011def : t2InstAlias<"ldrb${p} $Rt, $addr",
4012 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4013def : t2InstAlias<"ldrh${p} $Rt, $addr",
4014 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004015def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4016 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4017def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4018 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4019
Jim Grosbachab899c12011-09-07 23:10:15 +00004020def : t2InstAlias<"ldr${p} $Rt, $addr",
4021 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4022def : t2InstAlias<"ldrb${p} $Rt, $addr",
4023 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4024def : t2InstAlias<"ldrh${p} $Rt, $addr",
4025 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004026def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4027 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4028def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4029 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004030
Jim Grosbacha5813282011-10-26 22:22:01 +00004031def : t2InstAlias<"ldr${p} $Rt, $addr",
4032 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4033def : t2InstAlias<"ldrb${p} $Rt, $addr",
4034 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4035def : t2InstAlias<"ldrh${p} $Rt, $addr",
4036 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4037def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4038 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4039def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4040 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4041
Jim Grosbach036a67d2011-10-27 17:16:55 +00004042// Alias for MVN with(out) the ".w" optional width specifier.
4043def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
4044 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004045def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
4046 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
4047def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
4048 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00004049
4050// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4051// shift amount is zero (i.e., unspecified).
4052def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4053 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4054 Requires<[HasT2ExtractPack, IsThumb2]>;
4055def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4056 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4057 Requires<[HasT2ExtractPack, IsThumb2]>;
4058
Jim Grosbach57b21e42011-09-15 15:55:04 +00004059// PUSH/POP aliases for STM/LDM
4060def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4061def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4062def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4063def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4064
Jim Grosbach8524bca2011-12-07 18:32:28 +00004065// STMIA/STMIA_UPD aliases w/o the optional .w suffix
4066def : t2InstAlias<"stm${p} $Rn, $regs",
4067 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4068def : t2InstAlias<"stm${p} $Rn!, $regs",
4069 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4070
4071// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
4072def : t2InstAlias<"ldm${p} $Rn, $regs",
4073 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4074def : t2InstAlias<"ldm${p} $Rn!, $regs",
4075 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4076
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00004077// STMDB/STMDB_UPD aliases w/ the optional .w suffix
4078def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
4079 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4080def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
4081 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4082
Jim Grosbach88484c02011-10-27 17:33:59 +00004083// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4084def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4085 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4086def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4087 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4088
Jim Grosbach689b86e2011-09-15 19:46:13 +00004089// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004090def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004091def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4092def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004093
4094
4095// Alias for RSB without the ".w" optional width specifier, and with optional
4096// implied destination register.
4097def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4098 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4099def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4100 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4101def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4102 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4103def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4104 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4105 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004106
4107// SSAT/USAT optional shift operand.
4108def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4109 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4110def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4111 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4112
Jim Grosbach8213c962011-09-16 20:50:13 +00004113// STM w/o the .w suffix.
4114def : t2InstAlias<"stm${p} $Rn, $regs",
4115 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004116
4117// Alias for STR, STRB, and STRH without the ".w" optional
4118// width specifier.
4119def : t2InstAlias<"str${p} $Rt, $addr",
4120 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4121def : t2InstAlias<"strb${p} $Rt, $addr",
4122 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4123def : t2InstAlias<"strh${p} $Rt, $addr",
4124 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4125
4126def : t2InstAlias<"str${p} $Rt, $addr",
4127 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4128def : t2InstAlias<"strb${p} $Rt, $addr",
4129 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4130def : t2InstAlias<"strh${p} $Rt, $addr",
4131 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004132
4133// Extend instruction optional rotate operand.
4134def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4135 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4136def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4137 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4138def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4139 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004140
Jim Grosbach326efe52011-09-19 20:29:33 +00004141def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4142 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4143def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4144 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4145def : t2InstAlias<"sxth${p} $Rd, $Rm",
4146 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004147def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4148 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4149def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4150 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004151
Jim Grosbach50f1c372011-09-20 00:46:54 +00004152def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4153 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4154def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4155 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4156def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4157 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4158def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4159 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4160def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4161 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4162def : t2InstAlias<"uxth${p} $Rd, $Rm",
4163 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4164
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004165def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4166 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4167def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4168 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4169
Jim Grosbach326efe52011-09-19 20:29:33 +00004170// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004171def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4172 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4173def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4174 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4175def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4176 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4177
Jim Grosbach326efe52011-09-19 20:29:33 +00004178def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4179 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4180def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4181 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4182def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4183 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004184
4185
4186// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4187// for isel.
4188def : t2InstAlias<"mov${p} $Rd, $imm",
4189 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach46777082011-12-14 17:56:51 +00004190def : t2InstAlias<"mvn${p} $Rd, $imm",
4191 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004192// Same for AND <--> BIC
4193def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4194 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4195 pred:$p, cc_out:$s)>;
4196def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4197 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4198 pred:$p, cc_out:$s)>;
4199def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4200 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4201 pred:$p, cc_out:$s)>;
4202def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4203 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4204 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004205// Likewise, "add Rd, t2_so_imm_neg" -> sub
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004206def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4207 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4208 pred:$p, cc_out:$s)>;
4209def : t2InstAlias<"add${s}${p} $Rd, $imm",
4210 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4211 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004212// Same for CMP <--> CMN via t2_so_imm_neg
4213def : t2InstAlias<"cmp${p} $Rd, $imm",
4214 (t2CMNzri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4215def : t2InstAlias<"cmn${p} $Rd, $imm",
4216 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004217
4218
4219// Wide 'mul' encoding can be specified with only two operands.
4220def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004221 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004222
4223// "neg" is and alias for "rsb rd, rn, #0"
4224def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4225 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004226
4227// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4228// these, unfortunately.
4229def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4230 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4231def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4232 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
Jim Grosbachb6744db2011-12-15 23:52:17 +00004233
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00004234def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4235 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4236def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4237 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4238
Jim Grosbachb6744db2011-12-15 23:52:17 +00004239// ADR w/o the .w suffix
4240def : t2InstAlias<"adr${p} $Rd, $addr",
4241 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00004242
4243// LDR(literal) w/ alternate [pc, #imm] syntax.
4244def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
4245 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4246def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4247 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4248def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4249 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4250def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4251 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4252def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4253 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4254 // Version w/ the .w suffix.
4255def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4256 (t2LDRpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4257def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4258 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4259def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4260 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4261def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4262 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4263def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4264 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
Jim Grosbach12a88632012-01-21 00:07:56 +00004265
4266def : t2InstAlias<"add${p} $Rd, pc, $imm",
4267 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;