blob: 8d4fa19d9f24f59c49cdc91b72a7e80877229403 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000128// We use separate scaled versions because the Select* functions need
129// to explicitly check for a matching constant and return false here so that
130// the reg+imm forms will match instead. This is a horrible way to do that,
131// as it forces tight coupling between the methods, but it's how selectiondag
132// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000133def t_addrmode_rrs1 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
136 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000138 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000141def t_addrmode_rrs2 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
143 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000146 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148}
149def t_addrmode_rrs4 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
151 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000157
Bill Wendlingf4caf692010-12-14 03:36:38 +0000158// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000159//
Jim Grosbach60f91a32011-08-19 17:55:24 +0000160def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000161def t_addrmode_is4 : Operand<i32>,
162 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
163 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000165 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach60f91a32011-08-19 17:55:24 +0000166 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000167 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000168}
169
170// t_addrmode_is2 := reg + imm5 * 2
171//
172def t_addrmode_is2 : Operand<i32>,
173 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
174 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000176 let PrintMethod = "printThumbAddrModeImm5S2Operand";
177 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178}
179
180// t_addrmode_is1 := reg + imm5
181//
182def t_addrmode_is1 : Operand<i32>,
183 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
184 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000186 let PrintMethod = "printThumbAddrModeImm5S1Operand";
187 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}
189
190// t_addrmode_sp := sp + imm8 * 4
191//
192def t_addrmode_sp : Operand<i32>,
193 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000194 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000195 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000196 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000197 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000198}
199
Bill Wendlingb8958b02010-12-08 01:57:09 +0000200// t_addrmode_pc := <label> => pc + imm8 * 4
201//
202def t_addrmode_pc : Operand<i32> {
203 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000205}
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207//===----------------------------------------------------------------------===//
208// Miscellaneous Instructions.
209//
210
Jim Grosbach4642ad32010-02-22 23:10:38 +0000211// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
212// from removing one half of the matched pairs. That breaks PEI, which assumes
213// these will always be in pairs, and asserts if it finds otherwise. Better way?
214let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000215def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000216 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
217 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
218 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000219
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000220def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000221 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
222 [(ARMcallseq_start imm:$amt)]>,
223 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000224}
Evan Cheng44bec522007-05-15 01:29:07 +0000225
Jim Grosbach421993f2011-08-17 23:08:57 +0000226class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000227 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000228 let Inst{9-8} = 0b11;
229 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000230}
231
Jim Grosbach421993f2011-08-17 23:08:57 +0000232def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
233 T1SystemEncoding<0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000234
Jim Grosbach421993f2011-08-17 23:08:57 +0000235def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
236 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000237
Jim Grosbach421993f2011-08-17 23:08:57 +0000238def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
239 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000240
Jim Grosbach421993f2011-08-17 23:08:57 +0000241def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
242 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000243
Jim Grosbach421993f2011-08-17 23:08:57 +0000244def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
245 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000246
Jim Grosbach421993f2011-08-17 23:08:57 +0000247// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000248// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000249def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
250 []>,
251 T1Encoding<0b101111> {
252 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000253 // A8.6.22
254 bits<8> val;
255 let Inst{7-0} = val;
256}
Johnny Chend86d2692010-02-25 17:51:03 +0000257
Jim Grosbach06322472011-07-22 17:52:23 +0000258def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
259 []>, T1Encoding<0b101101> {
260 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000261 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000262 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000263 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000264 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000265 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000266}
267
Johnny Chen93042d12010-03-02 18:14:57 +0000268// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000269def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
270 NoItinerary, "cps$imod $iflags",
271 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000272 T1Misc<0b0110011> {
273 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000274 bit imod;
275 bits<3> iflags;
276
277 let Inst{4} = imod;
278 let Inst{3} = 0;
279 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000281}
Johnny Chen93042d12010-03-02 18:14:57 +0000282
Evan Cheng35d6c412009-08-04 23:47:55 +0000283// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000284let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000285def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294// ADD <Rd>, sp, #<imm8>
295// This is rematerializable, which is particularly useful for taking the
296// address of locals.
297let isReMaterializable = 1 in
298def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
299 "add\t$dst, $sp, $rhs", []>,
300 T1Encoding<{1,0,1,0,1,?}> {
301 // A6.2 & A8.6.8
302 bits<3> dst;
303 bits<8> rhs;
304 let Inst{10-8} = dst;
305 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000307}
308
309// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000310def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000311 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000312 T1Misc<{0,0,0,0,0,?,?}> {
313 // A6.2.5 & A8.6.8
314 bits<7> rhs;
315 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000316 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000317}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000318
Bill Wendling0ae28e42010-11-19 22:37:33 +0000319// SUB sp, sp, #<imm7>
320// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000321def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000322 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000323 T1Misc<{0,0,0,0,1,?,?}> {
324 // A6.2.5 & A8.6.214
325 bits<7> rhs;
326 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000327 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328}
Evan Cheng86198642009-08-07 00:34:42 +0000329
Bill Wendling0ae28e42010-11-19 22:37:33 +0000330// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000331def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000332 "add\t$dst, $rhs", []>,
333 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000334 // A8.6.9 Encoding T1
335 bits<4> dst;
336 let Inst{7} = dst{3};
337 let Inst{6-3} = 0b1101;
338 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000339 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000340}
Evan Cheng86198642009-08-07 00:34:42 +0000341
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000343def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000344 "add\t$dst, $rhs", []>,
345 T1Special<{0,0,?,?}> {
346 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000347 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000348 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000350 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000352}
Evan Cheng86198642009-08-07 00:34:42 +0000353
Evan Chenga8e29892007-01-19 07:51:42 +0000354//===----------------------------------------------------------------------===//
355// Control Flow Instructions.
356//
357
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000358// Indirect branches
359let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000360 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
361 T1Special<{1,1,0,?}> {
362 // A6.2.3 & A8.6.25
363 bits<4> Rm;
364 let Inst{6-3} = Rm;
365 let Inst{2-0} = 0b000;
366 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000367}
368
Jim Grosbachead77cd2011-07-08 21:04:05 +0000369let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000370 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000371 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000372
373 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000374 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000375 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000376 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000377}
378
Bill Wendling0480e282010-12-01 02:36:55 +0000379// All calls clobber the non-callee saved registers. SP is marked as a use to
380// prevent stack-pointer assignments that appear immediately before calls from
381// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000382let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000383 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000384 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000385 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000386 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000387 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000388 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
389 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000390 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000391 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000392 bits<22> func;
393 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000394 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000395 let Inst{13} = 1;
396 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000397 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000398 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000399
Evan Chengb6207242009-08-01 00:16:10 +0000400 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000401 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000402 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000403 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000404 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000405 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000406 bits<21> func;
407 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000408 let Inst{13} = 1;
409 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000410 let Inst{10-1} = func{10-1};
411 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000412 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000413
Evan Chengb6207242009-08-01 00:16:10 +0000414 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000415 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
416 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000417 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000418 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000419 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
420 bits<4> func;
421 let Inst{6-3} = func;
422 let Inst{2-0} = 0b000;
423 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000424
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000425 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000426 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000427 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000429 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000430}
431
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000432let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000433 // On Darwin R9 is call-clobbered.
434 // R7 is marked as a use to prevent frame-pointer assignments from being
435 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000436 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000437 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000438 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000439 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
440 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
441 (tBL pred:$p, t_bltarget:$func)>,
442 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000443
Evan Chengb6207242009-08-01 00:16:10 +0000444 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000445 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
446 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
447 (tBLXi pred:$p, t_blxtarget:$func)>,
448 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000449
Evan Chengb6207242009-08-01 00:16:10 +0000450 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000451 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
452 2, IIC_Br, [(ARMtcall GPR:$func)],
453 (tBLXr pred:$p, GPR:$func)>,
454 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000455
456 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000457 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000458 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000459 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000460 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000461}
462
Bill Wendling0480e282010-12-01 02:36:55 +0000463let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
464 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000465 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000466 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000467 T1Encoding<{1,1,1,0,0,?}> {
468 bits<11> target;
469 let Inst{10-0} = target;
470 }
Evan Chenga8e29892007-01-19 07:51:42 +0000471
Evan Cheng225dfe92007-01-30 01:13:37 +0000472 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000473 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
474 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000475 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000476 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
477 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000478
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000479 def tBR_JTr : tPseudoInst<(outs),
480 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000481 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000482 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
483 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000484 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000485}
486
Evan Chengc85e8322007-07-05 07:13:32 +0000487// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000488// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000489let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000490 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000491 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000492 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000493 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000494 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000495 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000496 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000497 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000498}
Evan Chenga8e29892007-01-19 07:51:42 +0000499
Jim Grosbache36e21e2011-07-08 20:13:35 +0000500// Tail calls
501let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
502 // Darwin versions.
503 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
504 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000505 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
506 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000507 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000508 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000509 (tBX GPR:$dst, (ops 14, zero_reg))>,
510 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000511 }
512 // Non-Darwin versions (the difference is R9).
513 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
514 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000515 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000516 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000517 (tB t_brtarget:$dst)>,
518 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000519 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000520 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000521 (tBX GPR:$dst, (ops 14, zero_reg))>,
522 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000523 }
524}
525
526
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000527// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
528// A8.6.16 B: Encoding T1
529// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000530let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000531def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000532 "svc", "\t$imm", []>, Encoding16 {
533 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000534 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000535 let Inst{11-8} = 0b1111;
536 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000537}
538
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000539// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000540let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000541def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000542 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000543 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000544}
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546//===----------------------------------------------------------------------===//
547// Load Store Instructions.
548//
549
Bill Wendlingb6faf652010-12-14 22:10:49 +0000550// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000551let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000552multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
553 Operand AddrMode_r, Operand AddrMode_i,
554 AddrMode am, InstrItinClass itin_r,
555 InstrItinClass itin_i, string asm,
556 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000557 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000558 T1pILdStEncode<reg_opc,
559 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
560 am, itin_r, asm, "\t$Rt, $addr",
561 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000562 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000563 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
564 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
565 am, itin_i, asm, "\t$Rt, $addr",
566 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
567}
568// Stores: reg/reg and reg/imm5
569multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
570 Operand AddrMode_r, Operand AddrMode_i,
571 AddrMode am, InstrItinClass itin_r,
572 InstrItinClass itin_i, string asm,
573 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000574 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000575 T1pILdStEncode<reg_opc,
576 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
577 am, itin_r, asm, "\t$Rt, $addr",
578 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000579 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000580 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
581 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
582 am, itin_i, asm, "\t$Rt, $addr",
583 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
584}
Bill Wendling6179c312010-11-20 00:53:35 +0000585
Bill Wendlingb6faf652010-12-14 22:10:49 +0000586// A8.6.57 & A8.6.60
587defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
588 t_addrmode_is4, AddrModeT1_4,
589 IIC_iLoad_r, IIC_iLoad_i, "ldr",
590 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000591
Bill Wendlingb6faf652010-12-14 22:10:49 +0000592// A8.6.64 & A8.6.61
593defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
594 t_addrmode_is1, AddrModeT1_1,
595 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
596 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000597
Bill Wendlingb6faf652010-12-14 22:10:49 +0000598// A8.6.76 & A8.6.73
599defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
600 t_addrmode_is2, AddrModeT1_2,
601 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
602 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000603
Evan Cheng2f297df2009-07-11 07:08:13 +0000604let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000605def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000606 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000607 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000608 "ldrsb", "\t$Rt, $addr",
609 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000610
Evan Cheng2f297df2009-07-11 07:08:13 +0000611let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000612def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000613 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000614 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000615 "ldrsh", "\t$Rt, $addr",
616 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000617
Dan Gohman15511cf2008-12-03 18:15:48 +0000618let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000619def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000620 "ldr", "\t$Rt, $addr",
621 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000622 T1LdStSP<{1,?,?}> {
623 bits<3> Rt;
624 bits<8> addr;
625 let Inst{10-8} = Rt;
626 let Inst{7-0} = addr;
627}
Evan Cheng012f2d92007-01-24 08:53:17 +0000628
629// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000630// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000631let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000632def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000633 "ldr", ".n\t$Rt, $addr",
634 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
635 T1Encoding<{0,1,0,0,1,?}> {
636 // A6.2 & A8.6.59
637 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000638 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000639 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000640 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000641}
Evan Chengfa775d02007-03-19 07:20:03 +0000642
Johnny Chen597fa652011-04-22 19:12:43 +0000643// FIXME: Remove this entry when the above ldr.n workaround is fixed.
644// For disassembly use only.
645def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
646 "ldr", "\t$Rt, $addr",
647 [/* disassembly only */]>,
648 T1Encoding<{0,1,0,0,1,?}> {
649 // A6.2 & A8.6.59
650 bits<3> Rt;
651 bits<8> addr;
652 let Inst{10-8} = Rt;
653 let Inst{7-0} = addr;
654}
655
Bill Wendlingb6faf652010-12-14 22:10:49 +0000656// A8.6.194 & A8.6.192
657defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
658 t_addrmode_is4, AddrModeT1_4,
659 IIC_iStore_r, IIC_iStore_i, "str",
660 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000661
Bill Wendlingb6faf652010-12-14 22:10:49 +0000662// A8.6.197 & A8.6.195
663defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
664 t_addrmode_is1, AddrModeT1_1,
665 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
666 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000667
Bill Wendlingb6faf652010-12-14 22:10:49 +0000668// A8.6.207 & A8.6.205
669defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000670 t_addrmode_is2, AddrModeT1_2,
671 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
672 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000673
Evan Chenga8e29892007-01-19 07:51:42 +0000674
Jim Grosbachd967cd02010-12-07 21:50:47 +0000675def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000676 "str", "\t$Rt, $addr",
677 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000678 T1LdStSP<{0,?,?}> {
679 bits<3> Rt;
680 bits<8> addr;
681 let Inst{10-8} = Rt;
682 let Inst{7-0} = addr;
683}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000684
Evan Chenga8e29892007-01-19 07:51:42 +0000685//===----------------------------------------------------------------------===//
686// Load / store multiple Instructions.
687//
688
Bill Wendling6c470b82010-11-13 09:09:38 +0000689multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
690 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000691 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000692 def IA :
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000693 T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
694 itin, !strconcat(asm, "${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000695 T1Encoding<T1Enc> {
696 bits<3> Rn;
697 bits<8> regs;
698 let Inst{10-8} = Rn;
699 let Inst{7-0} = regs;
700 }
Owen Anderson565a0362011-07-18 23:25:34 +0000701
Bill Wendling73fe34a2010-11-16 01:16:36 +0000702 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000703 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
704 "$Rn = $wb", itin_upd>,
705 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000706 tGPR:$Rn, pred:$p, reglist:$regs)> {
Owen Anderson565a0362011-07-18 23:25:34 +0000707 let Size = 2;
708 let OutOperandList = (outs GPR:$wb);
709 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
710 let Pattern = [];
711 let isCodeGenOnly = 1;
712 let isPseudo = 1;
713 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000714 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000715}
716
Bill Wendling73fe34a2010-11-16 01:16:36 +0000717// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000718let neverHasSideEffects = 1 in {
719
720let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
721defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000722 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000723
724let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
725defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000726 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000727
Bill Wendlingddc918b2010-11-13 10:57:02 +0000728} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000729
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000730def : InstAlias<"ldm${p} $Rn!, $regs",
731 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
732 Requires<[IsThumb, IsThumb1Only]>;
733
734
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000735let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000736def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000737 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000738 "pop${p}\t$regs", []>,
739 T1Misc<{1,1,0,?,?,?,?}> {
740 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000741 let Inst{8} = regs{15};
742 let Inst{7-0} = regs{7-0};
743}
Evan Cheng4b322e52009-08-11 21:11:32 +0000744
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000745let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000746def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000747 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000748 "push${p}\t$regs", []>,
749 T1Misc<{0,1,0,?,?,?,?}> {
750 bits<16> regs;
751 let Inst{8} = regs{14};
752 let Inst{7-0} = regs{7-0};
753}
Evan Chenga8e29892007-01-19 07:51:42 +0000754
755//===----------------------------------------------------------------------===//
756// Arithmetic Instructions.
757//
758
Bill Wendling1d045ee2010-12-01 02:28:08 +0000759// Helper classes for encoding T1pI patterns:
760class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
761 string opc, string asm, list<dag> pattern>
762 : T1pI<oops, iops, itin, opc, asm, pattern>,
763 T1DataProcessing<opA> {
764 bits<3> Rm;
765 bits<3> Rn;
766 let Inst{5-3} = Rm;
767 let Inst{2-0} = Rn;
768}
769class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
770 string opc, string asm, list<dag> pattern>
771 : T1pI<oops, iops, itin, opc, asm, pattern>,
772 T1Misc<opA> {
773 bits<3> Rm;
774 bits<3> Rd;
775 let Inst{5-3} = Rm;
776 let Inst{2-0} = Rd;
777}
778
Bill Wendling76f4e102010-12-01 01:20:15 +0000779// Helper classes for encoding T1sI patterns:
780class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
781 string opc, string asm, list<dag> pattern>
782 : T1sI<oops, iops, itin, opc, asm, pattern>,
783 T1DataProcessing<opA> {
784 bits<3> Rd;
785 bits<3> Rn;
786 let Inst{5-3} = Rn;
787 let Inst{2-0} = Rd;
788}
789class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
790 string opc, string asm, list<dag> pattern>
791 : T1sI<oops, iops, itin, opc, asm, pattern>,
792 T1General<opA> {
793 bits<3> Rm;
794 bits<3> Rn;
795 bits<3> Rd;
796 let Inst{8-6} = Rm;
797 let Inst{5-3} = Rn;
798 let Inst{2-0} = Rd;
799}
800class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
801 string opc, string asm, list<dag> pattern>
802 : T1sI<oops, iops, itin, opc, asm, pattern>,
803 T1General<opA> {
804 bits<3> Rd;
805 bits<3> Rm;
806 let Inst{5-3} = Rm;
807 let Inst{2-0} = Rd;
808}
809
810// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000811class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
812 string opc, string asm, list<dag> pattern>
813 : T1sIt<oops, iops, itin, opc, asm, pattern>,
814 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000815 bits<3> Rdn;
816 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000817 let Inst{5-3} = Rm;
818 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000819}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000820class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
821 string opc, string asm, list<dag> pattern>
822 : T1sIt<oops, iops, itin, opc, asm, pattern>,
823 T1General<opA> {
824 bits<3> Rdn;
825 bits<8> imm8;
826 let Inst{10-8} = Rdn;
827 let Inst{7-0} = imm8;
828}
829
830// Add with carry register
831let isCommutable = 1, Uses = [CPSR] in
832def tADC : // A8.6.2
833 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
834 "adc", "\t$Rdn, $Rm",
835 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000836
David Goodwinc9ee1182009-06-25 22:49:55 +0000837// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000838def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000839 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000840 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000841 "add", "\t$Rd, $Rm, $imm3",
842 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000843 bits<3> imm3;
844 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000845}
Evan Chenga8e29892007-01-19 07:51:42 +0000846
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000847def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000848 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
849 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000850 "add", "\t$Rdn, $imm8",
851 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000852
David Goodwinc9ee1182009-06-25 22:49:55 +0000853// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000854let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000855def tADDrr : // A8.6.6 T1
856 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
857 IIC_iALUr,
858 "add", "\t$Rd, $Rn, $Rm",
859 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Evan Chengcd799b92009-06-12 20:46:18 +0000861let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000862def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
863 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000864 T1Special<{0,0,?,?}> {
865 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000866 bits<4> Rdn;
867 bits<4> Rm;
868 let Inst{7} = Rdn{3};
869 let Inst{6-3} = Rm;
870 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000871}
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000873// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000874let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000875def tAND : // A8.6.12
876 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
877 IIC_iBITr,
878 "and", "\t$Rdn, $Rm",
879 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000880
David Goodwinc9ee1182009-06-25 22:49:55 +0000881// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000882def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000883 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000884 IIC_iMOVsi,
885 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000886 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000887 bits<5> imm5;
888 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000889}
Evan Chenga8e29892007-01-19 07:51:42 +0000890
David Goodwinc9ee1182009-06-25 22:49:55 +0000891// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000892def tASRrr : // A8.6.15
893 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
894 IIC_iMOVsr,
895 "asr", "\t$Rdn, $Rm",
896 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
David Goodwinc9ee1182009-06-25 22:49:55 +0000898// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000899def tBIC : // A8.6.20
900 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
901 IIC_iBITr,
902 "bic", "\t$Rdn, $Rm",
903 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000904
David Goodwinc9ee1182009-06-25 22:49:55 +0000905// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000906let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000907//FIXME: Disable CMN, as CCodes are backwards from compare expectations
908// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000909//def tCMN : // A8.6.33
910// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
911// IIC_iCMPr,
912// "cmn", "\t$lhs, $rhs",
913// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000914
915def tCMNz : // A8.6.33
916 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
917 IIC_iCMPr,
918 "cmn", "\t$Rn, $Rm",
919 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
920
921} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000922
David Goodwinc9ee1182009-06-25 22:49:55 +0000923// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000924let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000925def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000926 "cmp", "\t$Rn, $imm8",
927 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
928 T1General<{1,0,1,?,?}> {
929 // A8.6.35
930 bits<3> Rn;
931 bits<8> imm8;
932 let Inst{10-8} = Rn;
933 let Inst{7-0} = imm8;
934}
935
David Goodwinc9ee1182009-06-25 22:49:55 +0000936// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000937def tCMPr : // A8.6.36 T1
938 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
939 IIC_iCMPr,
940 "cmp", "\t$Rn, $Rm",
941 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
942
Bill Wendling849f2e32010-11-29 00:18:15 +0000943def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
944 "cmp", "\t$Rn, $Rm", []>,
945 T1Special<{0,1,?,?}> {
946 // A8.6.36 T2
947 bits<4> Rm;
948 bits<4> Rn;
949 let Inst{7} = Rn{3};
950 let Inst{6-3} = Rm;
951 let Inst{2-0} = Rn{2-0};
952}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000953} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000954
Evan Chenga8e29892007-01-19 07:51:42 +0000955
David Goodwinc9ee1182009-06-25 22:49:55 +0000956// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000957let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000958def tEOR : // A8.6.45
959 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
960 IIC_iBITr,
961 "eor", "\t$Rdn, $Rm",
962 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000963
David Goodwinc9ee1182009-06-25 22:49:55 +0000964// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000965def tLSLri : // A8.6.88
966 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
967 IIC_iMOVsi,
968 "lsl", "\t$Rd, $Rm, $imm5",
969 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000970 bits<5> imm5;
971 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000972}
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000975def tLSLrr : // A8.6.89
976 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
977 IIC_iMOVsr,
978 "lsl", "\t$Rdn, $Rm",
979 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
David Goodwinc9ee1182009-06-25 22:49:55 +0000981// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000982def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000983 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000984 IIC_iMOVsi,
985 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000986 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000987 bits<5> imm5;
988 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000989}
Evan Chenga8e29892007-01-19 07:51:42 +0000990
David Goodwinc9ee1182009-06-25 22:49:55 +0000991// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000992def tLSRrr : // A8.6.91
993 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
994 IIC_iMOVsr,
995 "lsr", "\t$Rdn, $Rm",
996 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000997
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000998// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000999let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001000def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001001 "mov", "\t$Rd, $imm8",
1002 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1003 T1General<{1,0,0,?,?}> {
1004 // A8.6.96
1005 bits<3> Rd;
1006 bits<8> imm8;
1007 let Inst{10-8} = Rd;
1008 let Inst{7-0} = imm8;
1009}
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Jim Grosbachefeedce2011-07-01 17:14:11 +00001011// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001012
Evan Chengcd799b92009-06-12 20:46:18 +00001013let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001014def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001015 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001016 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001017 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001018 // A8.6.97
1019 bits<4> Rd;
1020 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001021 let Inst{7} = Rd{3};
1022 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001023 let Inst{2-0} = Rd{2-0};
1024}
Evan Cheng446c4282009-07-11 06:43:01 +00001025let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001026def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1027 "movs\t$Rd, $Rm", []>, Encoding16 {
1028 // A8.6.97
1029 bits<3> Rd;
1030 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001031 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001032 let Inst{5-3} = Rm;
1033 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001034}
Evan Chengcd799b92009-06-12 20:46:18 +00001035} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Bill Wendling0480e282010-12-01 02:36:55 +00001037// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001038let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001039def tMUL : // A8.6.105 T1
1040 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1041 IIC_iMUL32,
1042 "mul", "\t$Rdn, $Rm, $Rdn",
1043 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
Bill Wendling76f4e102010-12-01 01:20:15 +00001045// Move inverse register
1046def tMVN : // A8.6.107
1047 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1048 "mvn", "\t$Rd, $Rn",
1049 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001050
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001051// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001052let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001053def tORR : // A8.6.114
1054 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1055 IIC_iBITr,
1056 "orr", "\t$Rdn, $Rm",
1057 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001058
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001059// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001060def tREV : // A8.6.134
1061 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1062 IIC_iUNAr,
1063 "rev", "\t$Rd, $Rm",
1064 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1065 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001066
Bill Wendling1d045ee2010-12-01 02:28:08 +00001067def tREV16 : // A8.6.135
1068 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1069 IIC_iUNAr,
1070 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001071 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001072 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001073
Bill Wendling1d045ee2010-12-01 02:28:08 +00001074def tREVSH : // A8.6.136
1075 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1076 IIC_iUNAr,
1077 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001078 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001079 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001080
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001081// Rotate right register
1082def tROR : // A8.6.139
1083 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1084 IIC_iMOVsr,
1085 "ror", "\t$Rdn, $Rm",
1086 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001087
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001088// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001089def tRSB : // A8.6.141
1090 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1091 IIC_iALUi,
1092 "rsb", "\t$Rd, $Rn, #0",
1093 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001094
David Goodwinc9ee1182009-06-25 22:49:55 +00001095// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001096let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001097def tSBC : // A8.6.151
1098 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1099 IIC_iALUr,
1100 "sbc", "\t$Rdn, $Rm",
1101 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001102
David Goodwinc9ee1182009-06-25 22:49:55 +00001103// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001104def tSUBi3 : // A8.6.210 T1
1105 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1106 IIC_iALUi,
1107 "sub", "\t$Rd, $Rm, $imm3",
1108 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001109 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001110 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001111}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001112
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001113def tSUBi8 : // A8.6.210 T2
1114 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1115 IIC_iALUi,
1116 "sub", "\t$Rdn, $imm8",
1117 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001118
Bill Wendling76f4e102010-12-01 01:20:15 +00001119// Subtract register
1120def tSUBrr : // A8.6.212
1121 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1122 IIC_iALUr,
1123 "sub", "\t$Rd, $Rn, $Rm",
1124 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001125
1126// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001127
Bill Wendling76f4e102010-12-01 01:20:15 +00001128// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001129def tSXTB : // A8.6.222
1130 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1131 IIC_iUNAr,
1132 "sxtb", "\t$Rd, $Rm",
1133 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1134 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001135
Bill Wendling1d045ee2010-12-01 02:28:08 +00001136// Sign-extend short
1137def tSXTH : // A8.6.224
1138 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1139 IIC_iUNAr,
1140 "sxth", "\t$Rd, $Rm",
1141 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1142 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001143
Bill Wendling1d045ee2010-12-01 02:28:08 +00001144// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001145let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001146def tTST : // A8.6.230
1147 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1148 "tst", "\t$Rn, $Rm",
1149 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001150
Bill Wendling1d045ee2010-12-01 02:28:08 +00001151// Zero-extend byte
1152def tUXTB : // A8.6.262
1153 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1154 IIC_iUNAr,
1155 "uxtb", "\t$Rd, $Rm",
1156 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1157 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001158
Bill Wendling1d045ee2010-12-01 02:28:08 +00001159// Zero-extend short
1160def tUXTH : // A8.6.264
1161 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1162 IIC_iUNAr,
1163 "uxth", "\t$Rd, $Rm",
1164 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1165 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Jim Grosbach80dc1162010-02-16 21:23:02 +00001167// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001168// Expanded after instruction selection into a branch sequence.
1169let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001170 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001171 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001172 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001173 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
1175// tLEApcrel - Load a pc-relative address into a register without offending the
1176// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001177
1178def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001179 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001180 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001181 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001182 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001183 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001184 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001185 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001186}
Evan Chenga8e29892007-01-19 07:51:42 +00001187
Jim Grosbachd40963c2010-12-14 22:28:03 +00001188let neverHasSideEffects = 1, isReMaterializable = 1 in
1189def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001190 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001191
1192def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1193 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001194 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001195
Evan Chenga8e29892007-01-19 07:51:42 +00001196//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001197// TLS Instructions
1198//
1199
1200// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001201// This is a pseudo inst so that we can get the encoding right,
1202// complete with fixup for the aeabi_read_tp function.
1203let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001204def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001205 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001206
Bill Wendling0480e282010-12-01 02:36:55 +00001207//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001208// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001209//
Bill Wendling0480e282010-12-01 02:36:55 +00001210
1211// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1212// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1213// from some other function to get here, and we're using the stack frame for the
1214// containing function to save/restore registers, we can't keep anything live in
1215// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001216// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001217// registers except for our own input by listing the relevant registers in
1218// Defs. By doing so, we also cause the prologue/epilogue code to actively
1219// preserve all of the callee-saved resgisters, which is exactly what we want.
1220// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001221let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001222 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1223def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001224 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001225 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001226
1227// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001228let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001229 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001230def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001231 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001232 Pseudo, NoItinerary, "", "",
1233 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1234 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001235
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001236//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001237// Non-Instruction Patterns
1238//
1239
Jim Grosbach97a884d2010-12-07 20:41:06 +00001240// Comparisons
1241def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1242 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1243def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1244 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1245
Evan Cheng892837a2009-07-10 02:09:04 +00001246// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001247def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1248 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1249def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001250 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001251def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1252 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001253
1254// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001255def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1256 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1257def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1258 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1259def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1260 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001263def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1264def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Evan Chengd85ac4d2007-01-27 02:29:45 +00001266// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001267def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1268 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001269
Evan Chenga8e29892007-01-19 07:51:42 +00001270// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001271def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001272 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001273def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001274 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001275
1276def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001277 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001278def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001279 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001280
1281// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001282def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1283 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1284def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1285 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001286
1287// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001288def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1289 (tLDRBr t_addrmode_rrs1:$addr)>;
1290def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1291 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001292
Evan Chengb60c02e2007-01-26 19:13:16 +00001293// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001294def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1295def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1296def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1297def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1298def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1299def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001300
Evan Cheng0e87e232009-08-28 00:31:43 +00001301// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001302// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001303def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1304 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1305 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001306def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1307 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001308 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001309def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1310 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1311 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001312def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1313 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001314 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001315
Bill Wendlingf4caf692010-12-14 03:36:38 +00001316def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1317 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001318def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1319 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1320def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1321 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1322def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1323 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001324
Evan Chenga8e29892007-01-19 07:51:42 +00001325// Large immediate handling.
1326
1327// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001328def : T1Pat<(i32 thumb_immshifted:$src),
1329 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1330 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001331
Evan Cheng9cb9e672009-06-27 02:26:13 +00001332def : T1Pat<(i32 imm0_255_comp:$src),
1333 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001334
1335// Pseudo instruction that combines ldr from constpool and add pc. This should
1336// be expanded into two instructions late to allow if-conversion and
1337// scheduling.
1338let isReMaterializable = 1 in
1339def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001340 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001341 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1342 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001343 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001344
1345// Pseudo-instruction for merged POP and return.
1346// FIXME: remove when we have a way to marking a MI with these properties.
1347let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1348 hasExtraDefRegAllocReq = 1 in
1349def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001350 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001351 (tPOP pred:$p, reglist:$regs)>;
1352
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001353// Indirect branch using "mov pc, $Rm"
1354let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001355 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001356 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001357 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001358}