blob: 2e2570cc4baae5af3c10dcc3df4f210780339a71 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000176 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000178 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000180 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000182 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000184 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000186 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
188 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000190 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000192 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000194 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
195 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000196 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000198 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000200 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000202 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000204 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000205 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000206 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000208 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000209 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000210 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
211 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000212 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
213 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000214 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
215 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000216
217 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
218 const {
219 // {17-13} = reg
220 // {12} = (U)nsigned (add == '1', sub == '0')
221 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000222 const MachineOperand &MO = MI.getOperand(Op);
223 const MachineOperand &MO1 = MI.getOperand(Op + 1);
224 if (!MO.isReg()) {
225 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
226 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000227 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000228 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000229 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000230 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000231 Binary = Imm12 & 0xfff;
232 if (Imm12 >= 0)
233 Binary |= (1 << 12);
234 Binary |= (Reg << 13);
235 return Binary;
236 }
Jason W Kim837caa92010-11-18 23:37:15 +0000237
238 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
239 return 0;
240 }
241
Jim Grosbach99f53d12010-11-15 20:47:07 +0000242 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
243 const { return 0;}
244 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
245 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000246 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
247 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000248 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
249 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000250 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
251 const { return 0; }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000252 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
253 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000254 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
255 const { return 0; }
256 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
257 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000258 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000259 // {17-13} = reg
260 // {12} = (U)nsigned (add == '1', sub == '0')
261 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000262 const MachineOperand &MO = MI.getOperand(Op);
263 const MachineOperand &MO1 = MI.getOperand(Op + 1);
264 if (!MO.isReg()) {
265 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
266 return 0;
267 }
268 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000269 int32_t Imm12 = MO1.getImm();
270
271 // Special value for #-0
272 if (Imm12 == INT32_MIN)
273 Imm12 = 0;
274
275 // Immediate is always encoded as positive. The 'U' bit controls add vs
276 // sub.
277 bool isAdd = true;
278 if (Imm12 < 0) {
279 Imm12 = -Imm12;
280 isAdd = false;
281 }
282
283 uint32_t Binary = Imm12 & 0xfff;
284 if (isAdd)
285 Binary |= (1 << 12);
286 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000287 return Binary;
288 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000289 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
290 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000291
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000292 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
293 const { return 0; }
294
Shih-wei Liao5170b712010-05-26 00:02:28 +0000295 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000296 /// machine operand requires relocation, record the relocation and return
297 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000298 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000299 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000300
Evan Cheng83b5cf02008-11-05 23:22:34 +0000301 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000302 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000303 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000304
305 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000306 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000307 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000308 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000309 intptr_t ACPV = 0) const;
310 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
311 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
312 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000313 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000314 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000315 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000316}
317
Chris Lattner33fabd72010-02-02 21:48:51 +0000318char ARMCodeEmitter::ID = 0;
319
Bob Wilson87949d42010-03-17 21:16:45 +0000320/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000321/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000322FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
323 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000324 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000325}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000326
Chris Lattner33fabd72010-02-02 21:48:51 +0000327bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000328 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
329 MF.getTarget().getRelocationModel() != Reloc::Static) &&
330 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000331 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
332 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
333 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000334 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000335 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000336 MJTEs = 0;
337 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000338 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000339 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000340 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000341 MMI = &getAnalysis<MachineModuleInfo>();
342 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000343
344 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000345 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000346 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000347 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000348 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000349 MBB != E; ++MBB) {
350 MCE.StartMachineBasicBlock(MBB);
351 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
352 I != E; ++I)
353 emitInstruction(*I);
354 }
355 } while (MCE.finishFunction(MF));
356
357 return false;
358}
359
Evan Cheng83b5cf02008-11-05 23:22:34 +0000360/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000361///
Chris Lattner33fabd72010-02-02 21:48:51 +0000362unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000363 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000364 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000365 case ARM_AM::asr: return 2;
366 case ARM_AM::lsl: return 0;
367 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000368 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000369 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370 }
Evan Cheng7602e112008-09-02 06:52:38 +0000371 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000372}
373
Shih-wei Liao5170b712010-05-26 00:02:28 +0000374/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000375/// machine operand requires relocation, record the relocation and return zero.
376unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000377 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000378 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000379 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000380 && "Relocation to this function should be for movt or movw");
381
382 if (MO.isImm())
383 return static_cast<unsigned>(MO.getImm());
384 else if (MO.isGlobal())
385 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
386 else if (MO.isSymbol())
387 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
388 else if (MO.isMBB())
389 emitMachineBasicBlock(MO.getMBB(), Reloc);
390 else {
391#ifndef NDEBUG
392 errs() << MO;
393#endif
394 llvm_unreachable("Unsupported operand type for movw/movt");
395 }
396 return 0;
397}
398
Evan Cheng7602e112008-09-02 06:52:38 +0000399/// getMachineOpValue - Return binary encoding of operand. If the machine
400/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000401unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000402 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000403 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000404 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000405 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000406 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000407 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000408 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000409 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000410 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000411 else if (MO.isCPI()) {
412 const TargetInstrDesc &TID = MI.getDesc();
413 // For VFP load, the immediate offset is multiplied by 4.
414 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
415 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
416 emitConstPoolAddress(MO.getIndex(), Reloc);
417 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000418 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000419 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000420 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000421 else
422 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000423 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000424}
425
Evan Cheng057d0c32008-09-18 07:28:19 +0000426/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000427///
Dan Gohman46510a72010-04-15 01:51:59 +0000428void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000429 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000430 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000431 MachineRelocation MR = Indirect
432 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000433 const_cast<GlobalValue *>(GV),
434 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000435 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000436 const_cast<GlobalValue *>(GV), ACPV,
437 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000438 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000439}
440
441/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
442/// be emitted to the current location in the function, and allow it to be PC
443/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000444void ARMCodeEmitter::
445emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
447 Reloc, ES));
448}
449
450/// emitConstPoolAddress - Arrange for the address of an constant pool
451/// to be emitted to the current location in the function, and allow it to be PC
452/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000453void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000454 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000455 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000456 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000457}
458
459/// emitJumpTableAddress - Arrange for the address of a jump table to
460/// be emitted to the current location in the function, and allow it to be PC
461/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000462void ARMCodeEmitter::
463emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000464 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000465 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000466}
467
Raul Herbster9c1a3822007-08-30 23:29:26 +0000468/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000469void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000470 unsigned Reloc,
471 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000472 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000473 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000474}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000475
Chris Lattner33fabd72010-02-02 21:48:51 +0000476void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000477 DEBUG(errs() << " 0x";
478 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000479 MCE.emitWordLE(Binary);
480}
481
Chris Lattner33fabd72010-02-02 21:48:51 +0000482void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000483 DEBUG(errs() << " 0x";
484 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000485 MCE.emitDWordLE(Binary);
486}
487
Chris Lattner33fabd72010-02-02 21:48:51 +0000488void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000489 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000490
Devang Patelaf0e2722009-10-06 02:19:11 +0000491 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000492
Dan Gohmanfe601042010-06-22 15:08:57 +0000493 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000494 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000495 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000496 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000497 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000498 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000499 case ARMII::MiscFrm:
500 if (MI.getOpcode() == ARM::LEApcrelJT) {
501 // Materialize jumptable address.
502 emitLEApcrelJTInstruction(MI);
503 break;
504 }
505 llvm_unreachable("Unhandled instruction encoding!");
506 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000507 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000508 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000509 break;
510 case ARMII::DPFrm:
511 case ARMII::DPSoRegFrm:
512 emitDataProcessingInstruction(MI);
513 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000514 case ARMII::LdFrm:
515 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000516 emitLoadStoreInstruction(MI);
517 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000518 case ARMII::LdMiscFrm:
519 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000520 emitMiscLoadStoreInstruction(MI);
521 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000522 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000523 emitLoadStoreMultipleInstruction(MI);
524 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000525 case ARMII::MulFrm:
526 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000527 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000528 case ARMII::ExtFrm:
529 emitExtendInstruction(MI);
530 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000531 case ARMII::ArithMiscFrm:
532 emitMiscArithInstruction(MI);
533 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000534 case ARMII::SatFrm:
535 emitSaturateInstruction(MI);
536 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000537 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000538 emitBranchInstruction(MI);
539 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000540 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000541 emitMiscBranchInstruction(MI);
542 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000543 // VFP instructions.
544 case ARMII::VFPUnaryFrm:
545 case ARMII::VFPBinaryFrm:
546 emitVFPArithInstruction(MI);
547 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000548 case ARMII::VFPConv1Frm:
549 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000550 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000551 case ARMII::VFPConv4Frm:
552 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000553 emitVFPConversionInstruction(MI);
554 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000555 case ARMII::VFPLdStFrm:
556 emitVFPLoadStoreInstruction(MI);
557 break;
558 case ARMII::VFPLdStMulFrm:
559 emitVFPLoadStoreMultipleInstruction(MI);
560 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000561
Bob Wilson1a913ed2010-06-11 21:34:50 +0000562 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000563 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000564 case ARMII::NSetLnFrm:
565 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000566 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000567 case ARMII::NDupFrm:
568 emitNEONDupInstruction(MI);
569 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000570 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000571 emitNEON1RegModImmInstruction(MI);
572 break;
573 case ARMII::N2RegFrm:
574 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000575 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000576 case ARMII::N3RegFrm:
577 emitNEON3RegInstruction(MI);
578 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000579 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000580 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000581}
582
Chris Lattner33fabd72010-02-02 21:48:51 +0000583void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000584 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
585 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000586 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000587
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000588 // Remember the CONSTPOOL_ENTRY address for later relocation.
589 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
590
591 // Emit constpool island entry. In most cases, the actual values will be
592 // resolved and relocated after code emission.
593 if (MCPE.isMachineConstantPoolEntry()) {
594 ARMConstantPoolValue *ACPV =
595 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
596
Chris Lattner705e07f2009-08-23 03:41:05 +0000597 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
598 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000599
Bob Wilson28989a82009-11-02 16:59:06 +0000600 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000601 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000602 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000603 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000604 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000605 isa<Function>(GV),
606 Subtarget->GVIsIndirectSymbol(GV, RelocM),
607 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000608 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000609 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
610 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000611 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000612 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000613 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000614
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000615 DEBUG({
616 errs() << " ** Constant pool #" << CPI << " @ "
617 << (void*)MCE.getCurrentPCValue() << " ";
618 if (const Function *F = dyn_cast<Function>(CV))
619 errs() << F->getName();
620 else
621 errs() << *CV;
622 errs() << '\n';
623 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000624
Dan Gohman46510a72010-04-15 01:51:59 +0000625 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000626 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000627 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000628 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000629 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000630 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000631 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000632 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000633 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000634 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000635 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
636 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000637 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000638 }
639 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000640 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000641 }
642 }
643}
644
Zonr Changf86399b2010-05-25 08:42:45 +0000645void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
646 const MachineOperand &MO0 = MI.getOperand(0);
647 const MachineOperand &MO1 = MI.getOperand(1);
648
649 // Emit the 'movw' instruction.
650 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
651
652 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
653
654 // Set the conditional execution predicate.
655 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
656
657 // Encode Rd.
658 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
659
660 // Encode imm16 as imm4:imm12
661 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
662 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
663 emitWordLE(Binary);
664
665 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
666 // Emit the 'movt' instruction.
667 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
668
669 // Set the conditional execution predicate.
670 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
671
672 // Encode Rd.
673 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
674
675 // Encode imm16 as imm4:imm1, same as movw above.
676 Binary |= Hi16 & 0xFFF;
677 Binary |= ((Hi16 >> 12) & 0xF) << 16;
678 emitWordLE(Binary);
679}
680
Chris Lattner33fabd72010-02-02 21:48:51 +0000681void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000682 const MachineOperand &MO0 = MI.getOperand(0);
683 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000684 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
685 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000686 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
687 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
688
689 // Emit the 'mov' instruction.
690 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
691
692 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000693 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000694
695 // Encode Rd.
696 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
697
698 // Encode so_imm.
699 // Set bit I(25) to identify this is the immediate form of <shifter_op>
700 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000701 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000702 emitWordLE(Binary);
703
704 // Now the 'orr' instruction.
705 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
706
707 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000708 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000709
710 // Encode Rd.
711 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
712
713 // Encode Rn.
714 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
715
716 // Encode so_imm.
717 // Set bit I(25) to identify this is the immediate form of <shifter_op>
718 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000719 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000720 emitWordLE(Binary);
721}
722
Chris Lattner33fabd72010-02-02 21:48:51 +0000723void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000724 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000725
Evan Cheng4df60f52008-11-07 09:06:08 +0000726 const TargetInstrDesc &TID = MI.getDesc();
727
728 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000729 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000730
731 // Set the conditional execution predicate
732 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
733
734 // Encode S bit if MI modifies CPSR.
735 Binary |= getAddrModeSBit(MI, TID);
736
737 // Encode Rd.
738 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
739
740 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000741 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000742
743 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000744 Binary |= 1 << ARMII::I_BitShift;
745 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
746
747 emitWordLE(Binary);
748}
749
Chris Lattner33fabd72010-02-02 21:48:51 +0000750void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000751 unsigned Opcode = MI.getDesc().Opcode;
752
753 // Part of binary is determined by TableGn.
754 unsigned Binary = getBinaryCodeForInstr(MI);
755
756 // Set the conditional execution predicate
757 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
758
759 // Encode S bit if MI modifies CPSR.
760 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
761 Binary |= 1 << ARMII::S_BitShift;
762
763 // Encode register def if there is one.
764 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
765
766 // Encode the shift operation.
767 switch (Opcode) {
768 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000769 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000770 // rrx
771 Binary |= 0x6 << 4;
772 break;
773 case ARM::MOVsrl_flag:
774 // lsr #1
775 Binary |= (0x2 << 4) | (1 << 7);
776 break;
777 case ARM::MOVsra_flag:
778 // asr #1
779 Binary |= (0x4 << 4) | (1 << 7);
780 break;
781 }
782
783 // Encode register Rm.
784 Binary |= getMachineOpValue(MI, 1);
785
786 emitWordLE(Binary);
787}
788
Chris Lattner33fabd72010-02-02 21:48:51 +0000789void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000790 DEBUG(errs() << " ** LPC" << LabelID << " @ "
791 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000792 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
793}
794
Chris Lattner33fabd72010-02-02 21:48:51 +0000795void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000796 unsigned Opcode = MI.getDesc().Opcode;
797 switch (Opcode) {
798 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000799 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000800 case ARM::BX_CALL:
801 case ARM::BMOVPCRX_CALL:
802 case ARM::BXr9_CALL:
803 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000804 // First emit mov lr, pc
805 unsigned Binary = 0x01a0e00f;
806 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
807 emitWordLE(Binary);
808
809 // and then emit the branch.
810 emitMiscBranchInstruction(MI);
811 break;
812 }
Chris Lattner518bb532010-02-09 19:54:29 +0000813 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000814 // We allow inline assembler nodes with empty bodies - they can
815 // implicitly define registers, which is ok for JIT.
816 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000817 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000818 }
Evan Chengffa6d962008-11-13 23:36:57 +0000819 break;
820 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000821 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000822 case TargetOpcode::EH_LABEL:
823 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
824 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000825 case TargetOpcode::IMPLICIT_DEF:
826 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000827 // Do nothing.
828 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000829 case ARM::CONSTPOOL_ENTRY:
830 emitConstPoolInstruction(MI);
831 break;
832 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000833 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000834 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000835 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000836 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000837 break;
838 }
839 case ARM::PICLDR:
840 case ARM::PICLDRB:
841 case ARM::PICSTR:
842 case ARM::PICSTRB: {
843 // Remember of the address of the PC label for relocation later.
844 addPCLabel(MI.getOperand(2).getImm());
845 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000846 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000847 break;
848 }
849 case ARM::PICLDRH:
850 case ARM::PICLDRSH:
851 case ARM::PICLDRSB:
852 case ARM::PICSTRH: {
853 // Remember of the address of the PC label for relocation later.
854 addPCLabel(MI.getOperand(2).getImm());
855 // These are just load / store instructions that implicitly read pc.
856 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000857 break;
858 }
Zonr Changf86399b2010-05-25 08:42:45 +0000859
860 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000861 // Two instructions to materialize a constant.
862 if (Subtarget->hasV6T2Ops())
863 emitMOVi32immInstruction(MI);
864 else
865 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000866 break;
867
Evan Cheng4df60f52008-11-07 09:06:08 +0000868 case ARM::LEApcrelJT:
869 // Materialize jumptable address.
870 emitLEApcrelJTInstruction(MI);
871 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000872 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000873 case ARM::MOVsrl_flag:
874 case ARM::MOVsra_flag:
875 emitPseudoMoveInstruction(MI);
876 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000877 }
878}
879
Bob Wilson87949d42010-03-17 21:16:45 +0000880unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000881 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000882 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000883 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000885
886 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
887 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
888 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
889
890 // Encode the shift opcode.
891 unsigned SBits = 0;
892 unsigned Rs = MO1.getReg();
893 if (Rs) {
894 // Set shift operand (bit[7:4]).
895 // LSL - 0001
896 // LSR - 0011
897 // ASR - 0101
898 // ROR - 0111
899 // RRX - 0110 and bit[11:8] clear.
900 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000901 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000902 case ARM_AM::lsl: SBits = 0x1; break;
903 case ARM_AM::lsr: SBits = 0x3; break;
904 case ARM_AM::asr: SBits = 0x5; break;
905 case ARM_AM::ror: SBits = 0x7; break;
906 case ARM_AM::rrx: SBits = 0x6; break;
907 }
908 } else {
909 // Set shift operand (bit[6:4]).
910 // LSL - 000
911 // LSR - 010
912 // ASR - 100
913 // ROR - 110
914 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000916 case ARM_AM::lsl: SBits = 0x0; break;
917 case ARM_AM::lsr: SBits = 0x2; break;
918 case ARM_AM::asr: SBits = 0x4; break;
919 case ARM_AM::ror: SBits = 0x6; break;
920 }
921 }
922 Binary |= SBits << 4;
923 if (SOpc == ARM_AM::rrx)
924 return Binary;
925
926 // Encode the shift operation Rs or shift_imm (except rrx).
927 if (Rs) {
928 // Encode Rs bit[11:8].
929 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000930 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000931 }
932
933 // Encode shift_imm bit[11:7].
934 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
935}
936
Chris Lattner33fabd72010-02-02 21:48:51 +0000937unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000938 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
939 assert(SoImmVal != -1 && "Not a valid so_imm value!");
940
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000941 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000942 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000943 << ARMII::SoRotImmShift;
944
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000945 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000946 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000947 return Binary;
948}
949
Chris Lattner33fabd72010-02-02 21:48:51 +0000950unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000951 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000952 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000953 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000954 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000955 return 1 << ARMII::S_BitShift;
956 }
957 return 0;
958}
959
Bob Wilson87949d42010-03-17 21:16:45 +0000960void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000961 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000963 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000964
965 // Part of binary is determined by TableGn.
966 unsigned Binary = getBinaryCodeForInstr(MI);
967
Jim Grosbach33412622008-10-07 19:05:35 +0000968 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000969 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000970
Evan Cheng49a9f292008-09-12 22:45:55 +0000971 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000972 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000973
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000974 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000975 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000976 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000977 if (NumDefs)
978 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
979 else if (ImplicitRd)
980 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000981 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000982
Zonr Changf86399b2010-05-25 08:42:45 +0000983 if (TID.Opcode == ARM::MOVi16) {
984 // Get immediate from MI.
985 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
986 ARM::reloc_arm_movw);
987 // Encode imm which is the same as in emitMOVi32immInstruction().
988 Binary |= Lo16 & 0xFFF;
989 Binary |= ((Lo16 >> 12) & 0xF) << 16;
990 emitWordLE(Binary);
991 return;
992 } else if(TID.Opcode == ARM::MOVTi16) {
993 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
994 ARM::reloc_arm_movt) >> 16);
995 Binary |= Hi16 & 0xFFF;
996 Binary |= ((Hi16 >> 12) & 0xF) << 16;
997 emitWordLE(Binary);
998 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000999 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001000 uint32_t v = ~MI.getOperand(2).getImm();
1001 int32_t lsb = CountTrailingZeros_32(v);
1002 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001003 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001004 Binary |= (msb & 0x1F) << 16;
1005 Binary |= (lsb & 0x1F) << 7;
1006 emitWordLE(Binary);
1007 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001008 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1009 // Encode Rn in Instr{0-3}
1010 Binary |= getMachineOpValue(MI, OpIdx++);
1011
1012 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1013 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1014
1015 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1016 Binary |= (widthm1 & 0x1F) << 16;
1017 Binary |= (lsb & 0x1F) << 7;
1018 emitWordLE(Binary);
1019 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001020 }
1021
Evan Chengd87293c2008-11-06 08:47:38 +00001022 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1023 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1024 ++OpIdx;
1025
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001026 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001027 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1028 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001029 if (ImplicitRn)
1030 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001031 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001032 else {
1033 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1034 ++OpIdx;
1035 }
Evan Cheng7602e112008-09-02 06:52:38 +00001036 }
1037
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001038 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001039 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001040 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001041 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001042 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001043 return;
1044 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001045
Evan Chengedda31c2008-11-05 18:35:52 +00001046 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001047 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001048 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001049 return;
1050 }
Evan Cheng7602e112008-09-02 06:52:38 +00001051
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001052 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001053 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001054
Evan Cheng83b5cf02008-11-05 23:22:34 +00001055 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001056}
1057
Bob Wilson87949d42010-03-17 21:16:45 +00001058void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001059 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001060 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001061 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001062 unsigned Form = TID.TSFlags & ARMII::FormMask;
1063 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001064
Evan Chengedda31c2008-11-05 18:35:52 +00001065 // Part of binary is determined by TableGn.
1066 unsigned Binary = getBinaryCodeForInstr(MI);
1067
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001068 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1069 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1070 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001071 emitWordLE(Binary);
1072 return;
1073 }
1074
Jim Grosbach33412622008-10-07 19:05:35 +00001075 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001076 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001077
Evan Cheng4df60f52008-11-07 09:06:08 +00001078 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001079
1080 // Operand 0 of a pre- and post-indexed store is the address base
1081 // writeback. Skip it.
1082 bool Skipped = false;
1083 if (IsPrePost && Form == ARMII::StFrm) {
1084 ++OpIdx;
1085 Skipped = true;
1086 }
1087
1088 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001089 if (ImplicitRd)
1090 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001091 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001092 else
1093 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001094
1095 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001096 if (ImplicitRn)
1097 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001098 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001099 else
1100 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001101
Evan Cheng05c356e2008-11-08 01:44:13 +00001102 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001103 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001104 ++OpIdx;
1105
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001107 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001109
Evan Chenge7de7e32008-09-13 01:44:01 +00001110 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001111 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001112 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001113 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001114 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001115 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1117 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001118 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001119 }
1120
Bill Wendling7d31a162010-10-20 22:44:54 +00001121 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001122 Binary |= 1 << ARMII::I_BitShift;
1123 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1124 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001125 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001126
Evan Cheng70632912008-11-12 07:34:37 +00001127 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001128 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001129 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001130 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1131 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001132 }
1133
Evan Cheng83b5cf02008-11-05 23:22:34 +00001134 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001135}
1136
Chris Lattner33fabd72010-02-02 21:48:51 +00001137void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001138 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001139 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001140 unsigned Form = TID.TSFlags & ARMII::FormMask;
1141 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001142
Evan Chengedda31c2008-11-05 18:35:52 +00001143 // Part of binary is determined by TableGn.
1144 unsigned Binary = getBinaryCodeForInstr(MI);
1145
Jim Grosbach33412622008-10-07 19:05:35 +00001146 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001147 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001148
Evan Cheng148cad82008-11-13 07:34:59 +00001149 unsigned OpIdx = 0;
1150
1151 // Operand 0 of a pre- and post-indexed store is the address base
1152 // writeback. Skip it.
1153 bool Skipped = false;
1154 if (IsPrePost && Form == ARMII::StMiscFrm) {
1155 ++OpIdx;
1156 Skipped = true;
1157 }
1158
Evan Cheng7602e112008-09-02 06:52:38 +00001159 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001160 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001161
Evan Cheng358dec52009-06-15 08:28:29 +00001162 // Skip LDRD and STRD's second operand.
1163 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1164 ++OpIdx;
1165
Evan Cheng7602e112008-09-02 06:52:38 +00001166 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001167 if (ImplicitRn)
1168 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001169 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001170 else
1171 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001172
Evan Cheng05c356e2008-11-08 01:44:13 +00001173 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001174 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001175 ++OpIdx;
1176
Evan Cheng83b5cf02008-11-05 23:22:34 +00001177 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001178 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001179 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001180
Evan Chenge7de7e32008-09-13 01:44:01 +00001181 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001182 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001183 ARMII::U_BitShift);
1184
1185 // If this instr is in register offset/index encoding, set bit[3:0]
1186 // to the corresponding Rm register.
1187 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001188 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001189 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001190 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001191 }
1192
Evan Chengd87293c2008-11-06 08:47:38 +00001193 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001194 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001195 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001196 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001197 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1198 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001199 }
1200
Evan Cheng83b5cf02008-11-05 23:22:34 +00001201 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001202}
1203
Evan Chengcd8e66a2008-11-11 21:48:44 +00001204static unsigned getAddrModeUPBits(unsigned Mode) {
1205 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001206
1207 // Set addressing mode by modifying bits U(23) and P(24)
1208 // IA - Increment after - bit U = 1 and bit P = 0
1209 // IB - Increment before - bit U = 1 and bit P = 1
1210 // DA - Decrement after - bit U = 0 and bit P = 0
1211 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001212 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001213 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001214 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001215 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1216 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1217 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001218 }
1219
Evan Chengcd8e66a2008-11-11 21:48:44 +00001220 return Binary;
1221}
1222
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001223void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1224 const TargetInstrDesc &TID = MI.getDesc();
1225 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1226
Evan Chengcd8e66a2008-11-11 21:48:44 +00001227 // Part of binary is determined by TableGn.
1228 unsigned Binary = getBinaryCodeForInstr(MI);
1229
1230 // Set the conditional execution predicate
1231 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1232
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001233 // Skip operand 0 of an instruction with base register update.
1234 unsigned OpIdx = 0;
1235 if (IsUpdating)
1236 ++OpIdx;
1237
Evan Chengcd8e66a2008-11-11 21:48:44 +00001238 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001239 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240
1241 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001242 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1243 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001244
Evan Cheng7602e112008-09-02 06:52:38 +00001245 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001246 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001247 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001248
1249 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001250 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001251 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001252 if (!MO.isReg() || MO.isImplicit())
1253 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001254 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001255 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1256 RegNum < 16);
1257 Binary |= 0x1 << RegNum;
1258 }
1259
Evan Cheng83b5cf02008-11-05 23:22:34 +00001260 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001261}
1262
Chris Lattner33fabd72010-02-02 21:48:51 +00001263void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001264 const TargetInstrDesc &TID = MI.getDesc();
1265
1266 // Part of binary is determined by TableGn.
1267 unsigned Binary = getBinaryCodeForInstr(MI);
1268
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001269 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001270 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001271
1272 // Encode S bit if MI modifies CPSR.
1273 Binary |= getAddrModeSBit(MI, TID);
1274
1275 // 32x32->64bit operations have two destination registers. The number
1276 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001277 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001278 if (TID.getNumDefs() == 2)
1279 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1280
1281 // Encode Rd
1282 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1283
1284 // Encode Rm
1285 Binary |= getMachineOpValue(MI, OpIdx++);
1286
1287 // Encode Rs
1288 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1289
Evan Chengfbc9d412008-11-06 01:21:28 +00001290 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1291 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001292 if (TID.getNumOperands() > OpIdx &&
1293 !TID.OpInfo[OpIdx].isPredicate() &&
1294 !TID.OpInfo[OpIdx].isOptionalDef())
1295 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1296
1297 emitWordLE(Binary);
1298}
1299
Chris Lattner33fabd72010-02-02 21:48:51 +00001300void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001301 const TargetInstrDesc &TID = MI.getDesc();
1302
1303 // Part of binary is determined by TableGn.
1304 unsigned Binary = getBinaryCodeForInstr(MI);
1305
1306 // Set the conditional execution predicate
1307 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1308
1309 unsigned OpIdx = 0;
1310
1311 // Encode Rd
1312 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1313
1314 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1315 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1316 if (MO2.isReg()) {
1317 // Two register operand form.
1318 // Encode Rn.
1319 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1320
1321 // Encode Rm.
1322 Binary |= getMachineOpValue(MI, MO2);
1323 ++OpIdx;
1324 } else {
1325 Binary |= getMachineOpValue(MI, MO1);
1326 }
1327
1328 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1329 if (MI.getOperand(OpIdx).isImm() &&
1330 !TID.OpInfo[OpIdx].isPredicate() &&
1331 !TID.OpInfo[OpIdx].isOptionalDef())
1332 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001333
Evan Cheng83b5cf02008-11-05 23:22:34 +00001334 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001335}
1336
Chris Lattner33fabd72010-02-02 21:48:51 +00001337void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001338 const TargetInstrDesc &TID = MI.getDesc();
1339
1340 // Part of binary is determined by TableGn.
1341 unsigned Binary = getBinaryCodeForInstr(MI);
1342
1343 // Set the conditional execution predicate
1344 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1345
1346 unsigned OpIdx = 0;
1347
1348 // Encode Rd
1349 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1350
1351 const MachineOperand &MO = MI.getOperand(OpIdx++);
1352 if (OpIdx == TID.getNumOperands() ||
1353 TID.OpInfo[OpIdx].isPredicate() ||
1354 TID.OpInfo[OpIdx].isOptionalDef()) {
1355 // Encode Rm and it's done.
1356 Binary |= getMachineOpValue(MI, MO);
1357 emitWordLE(Binary);
1358 return;
1359 }
1360
1361 // Encode Rn.
1362 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1363
1364 // Encode Rm.
1365 Binary |= getMachineOpValue(MI, OpIdx++);
1366
1367 // Encode shift_imm.
1368 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001369 if (TID.Opcode == ARM::PKHTB) {
1370 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1371 if (ShiftAmt == 32)
1372 ShiftAmt = 0;
1373 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001374 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1375 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001376
Evan Cheng8b59db32008-11-07 01:41:35 +00001377 emitWordLE(Binary);
1378}
1379
Bob Wilson9a1c1892010-08-11 00:01:18 +00001380void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1381 const TargetInstrDesc &TID = MI.getDesc();
1382
1383 // Part of binary is determined by TableGen.
1384 unsigned Binary = getBinaryCodeForInstr(MI);
1385
1386 // Set the conditional execution predicate
1387 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1388
1389 // Encode Rd
1390 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1391
1392 // Encode saturate bit position.
1393 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001394 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001395 Pos -= 1;
1396 assert((Pos < 16 || (Pos < 32 &&
1397 TID.Opcode != ARM::SSAT16 &&
1398 TID.Opcode != ARM::USAT16)) &&
1399 "saturate bit position out of range");
1400 Binary |= Pos << 16;
1401
1402 // Encode Rm
1403 Binary |= getMachineOpValue(MI, 2);
1404
1405 // Encode shift_imm.
1406 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001407 unsigned ShiftOp = MI.getOperand(3).getImm();
1408 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1409 if (Opc == ARM_AM::asr)
1410 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001411 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001412 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001413 ShiftAmt = 0;
1414 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1415 Binary |= ShiftAmt << ARMII::ShiftShift;
1416 }
1417
1418 emitWordLE(Binary);
1419}
1420
Chris Lattner33fabd72010-02-02 21:48:51 +00001421void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001422 const TargetInstrDesc &TID = MI.getDesc();
1423
Torok Edwindac237e2009-07-08 20:53:28 +00001424 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001425 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001426 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001427
Evan Cheng7602e112008-09-02 06:52:38 +00001428 // Part of binary is determined by TableGn.
1429 unsigned Binary = getBinaryCodeForInstr(MI);
1430
Evan Chengedda31c2008-11-05 18:35:52 +00001431 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001432 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001433
1434 // Set signed_immed_24 field
1435 Binary |= getMachineOpValue(MI, 0);
1436
Evan Cheng83b5cf02008-11-05 23:22:34 +00001437 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001438}
1439
Chris Lattner33fabd72010-02-02 21:48:51 +00001440void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001441 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001442 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001443 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001444 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1445 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001446
1447 // Now emit the jump table entries.
1448 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1449 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1450 if (IsPIC)
1451 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001452 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001453 else
1454 // Absolute DestBB address.
1455 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1456 emitWordLE(0);
1457 }
1458}
1459
Chris Lattner33fabd72010-02-02 21:48:51 +00001460void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001461 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001462
Evan Cheng437c1732008-11-07 22:30:53 +00001463 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001464 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001465 // First emit a ldr pc, [] instruction.
1466 emitDataProcessingInstruction(MI, ARM::PC);
1467
1468 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001469 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001470 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001471 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1472 emitInlineJumpTable(JTIndex);
1473 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001474 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001475 // First emit a ldr pc, [] instruction.
1476 emitLoadStoreInstruction(MI, ARM::PC);
1477
1478 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001479 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001480 return;
1481 }
1482
Evan Chengedda31c2008-11-05 18:35:52 +00001483 // Part of binary is determined by TableGn.
1484 unsigned Binary = getBinaryCodeForInstr(MI);
1485
1486 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001487 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001488
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001489 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001490 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001491 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001492 else
Evan Chengedda31c2008-11-05 18:35:52 +00001493 // otherwise, set the return register
1494 Binary |= getMachineOpValue(MI, 0);
1495
Evan Cheng83b5cf02008-11-05 23:22:34 +00001496 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001497}
Evan Cheng7602e112008-09-02 06:52:38 +00001498
Evan Cheng80a11982008-11-12 06:41:41 +00001499static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001500 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001501 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001502 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001503 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001504 if (!isSPVFP)
1505 Binary |= RegD << ARMII::RegRdShift;
1506 else {
1507 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1508 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1509 }
Evan Cheng80a11982008-11-12 06:41:41 +00001510 return Binary;
1511}
Evan Cheng78be83d2008-11-11 19:40:26 +00001512
Evan Cheng80a11982008-11-12 06:41:41 +00001513static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001514 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001515 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001516 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001517 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001518 if (!isSPVFP)
1519 Binary |= RegN << ARMII::RegRnShift;
1520 else {
1521 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1522 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1523 }
Evan Cheng80a11982008-11-12 06:41:41 +00001524 return Binary;
1525}
Evan Chengd06d48d2008-11-12 02:19:38 +00001526
Evan Cheng80a11982008-11-12 06:41:41 +00001527static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1528 unsigned RegM = MI.getOperand(OpIdx).getReg();
1529 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001530 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001531 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001532 if (!isSPVFP)
1533 Binary |= RegM;
1534 else {
1535 Binary |= ((RegM & 0x1E) >> 1);
1536 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001537 }
Evan Cheng80a11982008-11-12 06:41:41 +00001538 return Binary;
1539}
1540
Chris Lattner33fabd72010-02-02 21:48:51 +00001541void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001542 const TargetInstrDesc &TID = MI.getDesc();
1543
1544 // Part of binary is determined by TableGn.
1545 unsigned Binary = getBinaryCodeForInstr(MI);
1546
1547 // Set the conditional execution predicate
1548 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1549
1550 unsigned OpIdx = 0;
1551 assert((Binary & ARMII::D_BitShift) == 0 &&
1552 (Binary & ARMII::N_BitShift) == 0 &&
1553 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1554
1555 // Encode Dd / Sd.
1556 Binary |= encodeVFPRd(MI, OpIdx++);
1557
1558 // If this is a two-address operand, skip it, e.g. FMACD.
1559 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1560 ++OpIdx;
1561
1562 // Encode Dn / Sn.
1563 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001564 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001565
1566 if (OpIdx == TID.getNumOperands() ||
1567 TID.OpInfo[OpIdx].isPredicate() ||
1568 TID.OpInfo[OpIdx].isOptionalDef()) {
1569 // FCMPEZD etc. has only one operand.
1570 emitWordLE(Binary);
1571 return;
1572 }
1573
1574 // Encode Dm / Sm.
1575 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001576
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001577 emitWordLE(Binary);
1578}
1579
Bob Wilson87949d42010-03-17 21:16:45 +00001580void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001581 const TargetInstrDesc &TID = MI.getDesc();
1582 unsigned Form = TID.TSFlags & ARMII::FormMask;
1583
1584 // Part of binary is determined by TableGn.
1585 unsigned Binary = getBinaryCodeForInstr(MI);
1586
1587 // Set the conditional execution predicate
1588 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1589
1590 switch (Form) {
1591 default: break;
1592 case ARMII::VFPConv1Frm:
1593 case ARMII::VFPConv2Frm:
1594 case ARMII::VFPConv3Frm:
1595 // Encode Dd / Sd.
1596 Binary |= encodeVFPRd(MI, 0);
1597 break;
1598 case ARMII::VFPConv4Frm:
1599 // Encode Dn / Sn.
1600 Binary |= encodeVFPRn(MI, 0);
1601 break;
1602 case ARMII::VFPConv5Frm:
1603 // Encode Dm / Sm.
1604 Binary |= encodeVFPRm(MI, 0);
1605 break;
1606 }
1607
1608 switch (Form) {
1609 default: break;
1610 case ARMII::VFPConv1Frm:
1611 // Encode Dm / Sm.
1612 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001613 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001614 case ARMII::VFPConv2Frm:
1615 case ARMII::VFPConv3Frm:
1616 // Encode Dn / Sn.
1617 Binary |= encodeVFPRn(MI, 1);
1618 break;
1619 case ARMII::VFPConv4Frm:
1620 case ARMII::VFPConv5Frm:
1621 // Encode Dd / Sd.
1622 Binary |= encodeVFPRd(MI, 1);
1623 break;
1624 }
1625
1626 if (Form == ARMII::VFPConv5Frm)
1627 // Encode Dn / Sn.
1628 Binary |= encodeVFPRn(MI, 2);
1629 else if (Form == ARMII::VFPConv3Frm)
1630 // Encode Dm / Sm.
1631 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001632
1633 emitWordLE(Binary);
1634}
1635
Chris Lattner33fabd72010-02-02 21:48:51 +00001636void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001637 // Part of binary is determined by TableGn.
1638 unsigned Binary = getBinaryCodeForInstr(MI);
1639
1640 // Set the conditional execution predicate
1641 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1642
1643 unsigned OpIdx = 0;
1644
1645 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001646 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001647
1648 // Encode address base.
1649 const MachineOperand &Base = MI.getOperand(OpIdx++);
1650 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1651
1652 // If there is a non-zero immediate offset, encode it.
1653 if (Base.isReg()) {
1654 const MachineOperand &Offset = MI.getOperand(OpIdx);
1655 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1656 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1657 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001658 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001659 emitWordLE(Binary);
1660 return;
1661 }
1662 }
1663
1664 // If immediate offset is omitted, default to +0.
1665 Binary |= 1 << ARMII::U_BitShift;
1666
1667 emitWordLE(Binary);
1668}
1669
Bob Wilson87949d42010-03-17 21:16:45 +00001670void
1671ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001672 const TargetInstrDesc &TID = MI.getDesc();
1673 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1674
Evan Chengcd8e66a2008-11-11 21:48:44 +00001675 // Part of binary is determined by TableGn.
1676 unsigned Binary = getBinaryCodeForInstr(MI);
1677
1678 // Set the conditional execution predicate
1679 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1680
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001681 // Skip operand 0 of an instruction with base register update.
1682 unsigned OpIdx = 0;
1683 if (IsUpdating)
1684 ++OpIdx;
1685
Evan Chengcd8e66a2008-11-11 21:48:44 +00001686 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001687 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001688
1689 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001690 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1691 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001692
1693 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001694 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001695 Binary |= 0x1 << ARMII::W_BitShift;
1696
1697 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001698 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001699
Bob Wilsond4bfd542010-08-27 23:18:17 +00001700 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001701 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001702 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001703 const MachineOperand &MO = MI.getOperand(i);
1704 if (!MO.isReg() || MO.isImplicit())
1705 break;
1706 ++NumRegs;
1707 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001708 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1709 // Otherwise, it will be 0, in the case of 32-bit registers.
1710 if(Binary & 0x100)
1711 Binary |= NumRegs * 2;
1712 else
1713 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001714
1715 emitWordLE(Binary);
1716}
1717
Bob Wilson1a913ed2010-06-11 21:34:50 +00001718static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1719 unsigned RegD = MI.getOperand(OpIdx).getReg();
1720 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001721 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001722 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1723 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1724 return Binary;
1725}
1726
Bob Wilson5e7b6072010-06-25 22:40:46 +00001727static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1728 unsigned RegN = MI.getOperand(OpIdx).getReg();
1729 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001730 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001731 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1732 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1733 return Binary;
1734}
1735
Bob Wilson583a2a02010-06-25 21:17:19 +00001736static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1737 unsigned RegM = MI.getOperand(OpIdx).getReg();
1738 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001739 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001740 Binary |= (RegM & 0xf);
1741 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1742 return Binary;
1743}
1744
Bob Wilsond896a972010-06-28 21:12:19 +00001745/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1746/// data-processing instruction to the corresponding Thumb encoding.
1747static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1748 assert((Binary & 0xfe000000) == 0xf2000000 &&
1749 "not an ARM NEON data-processing instruction");
1750 unsigned UBit = (Binary >> 24) & 1;
1751 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1752}
1753
Bob Wilsond5a563d2010-06-29 17:34:07 +00001754void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001755 unsigned Binary = getBinaryCodeForInstr(MI);
1756
Bob Wilsond5a563d2010-06-29 17:34:07 +00001757 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1758 const TargetInstrDesc &TID = MI.getDesc();
1759 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1760 RegTOpIdx = 0;
1761 RegNOpIdx = 1;
1762 LnOpIdx = 2;
1763 } else { // ARMII::NSetLnFrm
1764 RegTOpIdx = 2;
1765 RegNOpIdx = 0;
1766 LnOpIdx = 3;
1767 }
1768
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001769 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001770 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001771
Bob Wilsond5a563d2010-06-29 17:34:07 +00001772 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001773 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001774 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001775 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001776
1777 unsigned LaneShift;
1778 if ((Binary & (1 << 22)) != 0)
1779 LaneShift = 0; // 8-bit elements
1780 else if ((Binary & (1 << 5)) != 0)
1781 LaneShift = 1; // 16-bit elements
1782 else
1783 LaneShift = 2; // 32-bit elements
1784
Bob Wilsond5a563d2010-06-29 17:34:07 +00001785 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001786 unsigned Opc1 = Lane >> 2;
1787 unsigned Opc2 = Lane & 3;
1788 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1789 Binary |= (Opc1 << 21);
1790 Binary |= (Opc2 << 5);
1791
1792 emitWordLE(Binary);
1793}
1794
Bob Wilson21773e72010-06-29 20:13:29 +00001795void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1796 unsigned Binary = getBinaryCodeForInstr(MI);
1797
1798 // Set the conditional execution predicate
1799 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1800
1801 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001802 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001803 Binary |= (RegT << ARMII::RegRdShift);
1804 Binary |= encodeNEONRn(MI, 0);
1805 emitWordLE(Binary);
1806}
1807
Bob Wilson583a2a02010-06-25 21:17:19 +00001808void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001809 unsigned Binary = getBinaryCodeForInstr(MI);
1810 // Destination register is encoded in Dd.
1811 Binary |= encodeNEONRd(MI, 0);
1812 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1813 unsigned Imm = MI.getOperand(1).getImm();
1814 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001815 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001816 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001817 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001818 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001819 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001820 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001821 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001822 emitWordLE(Binary);
1823}
1824
Bob Wilson583a2a02010-06-25 21:17:19 +00001825void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001826 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001827 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001828 // Destination register is encoded in Dd; source register in Dm.
1829 unsigned OpIdx = 0;
1830 Binary |= encodeNEONRd(MI, OpIdx++);
1831 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1832 ++OpIdx;
1833 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001834 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001835 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001836 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1837 emitWordLE(Binary);
1838}
1839
Bob Wilson5e7b6072010-06-25 22:40:46 +00001840void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1841 const TargetInstrDesc &TID = MI.getDesc();
1842 unsigned Binary = getBinaryCodeForInstr(MI);
1843 // Destination register is encoded in Dd; source registers in Dn and Dm.
1844 unsigned OpIdx = 0;
1845 Binary |= encodeNEONRd(MI, OpIdx++);
1846 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1847 ++OpIdx;
1848 Binary |= encodeNEONRn(MI, OpIdx++);
1849 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1850 ++OpIdx;
1851 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001852 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001853 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001854 // FIXME: This does not handle VMOVDneon or VMOVQ.
1855 emitWordLE(Binary);
1856}
1857
Evan Cheng7602e112008-09-02 06:52:38 +00001858#include "ARMGenCodeEmitter.inc"