blob: 53bce15094b2500ff65f987a25530118df30bd4f [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Chris Lattner10da9572006-10-18 01:20:43 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
501static bool isVMerge(SDNode *N, unsigned UnitSize,
502 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
507
508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000533}
534
535
Chris Lattnerd0608e12006-04-06 18:26:28 +0000536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
545
546 if (i == 16) return -1; // all undef.
547
548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000553
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565
566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 return false;
588
589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 return false;
594 }
595
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 }
605
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000607}
608
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000624}
625
Chris Lattnere87192a2006-04-12 17:37:20 +0000626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
642
643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000648
649
Gabor Greifba36cb52008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 }
655
656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
659
660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000666
667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
685
Dan Gohman475871a2008-07-27 21:46:04 +0000686 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 }
688
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696 }
697
Gabor Greifba36cb52008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699
Nate Begeman98e70cc2006-03-28 04:15:58 +0000700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715
716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
721
722 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000725 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
731
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734
Chris Lattner140a58f2006-04-08 06:46:53 +0000735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739}
740
Chris Lattner1a635d62006-04-14 06:01:58 +0000741//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
752
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
Dan Gohman475871a2008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
776
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
783
784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
808
809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000818 // FIXME dl should come from parent load or store, not from address
819 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 // If this can be more profitably realized as r+r, fail.
821 if (SelectAddressRegReg(N, Disp, Base, DAG))
822 return false;
823
824 if (N.getOpcode() == ISD::ADD) {
825 short imm = 0;
826 if (isIntS16Immediate(N.getOperand(1), imm)) {
827 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
828 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
829 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
830 } else {
831 Base = N.getOperand(0);
832 }
833 return true; // [r+i]
834 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
835 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000836 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 && "Cannot handle constant offsets yet!");
838 Disp = N.getOperand(1).getOperand(0); // The global address.
839 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
840 Disp.getOpcode() == ISD::TargetConstantPool ||
841 Disp.getOpcode() == ISD::TargetJumpTable);
842 Base = N.getOperand(0);
843 return true; // [&g+r]
844 }
845 } else if (N.getOpcode() == ISD::OR) {
846 short imm = 0;
847 if (isIntS16Immediate(N.getOperand(1), imm)) {
848 // If this is an or of disjoint bitfields, we can codegen this as an add
849 // (for better address arithmetic) if the LHS and RHS of the OR are
850 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000851 APInt LHSKnownZero, LHSKnownOne;
852 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000853 APInt::getAllOnesValue(N.getOperand(0)
854 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000856
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000857 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 // If all of the bits are known zero on the LHS or RHS, the add won't
859 // carry.
860 Base = N.getOperand(0);
861 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
862 return true;
863 }
864 }
865 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
866 // Loading from a constant address.
867
868 // If this address fits entirely in a 16-bit sext immediate field, codegen
869 // this as "d, 0"
870 short Imm;
871 if (isIntS16Immediate(CN, Imm)) {
872 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
873 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
874 return true;
875 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000876
877 // Handle 32-bit sext immediates with LIS + addr mode.
878 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000879 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
880 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881
882 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000883 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
884
885 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
886 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000887 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
891
892 Disp = DAG.getTargetConstant(0, getPointerTy());
893 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
894 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
895 else
896 Base = N;
897 return true; // [r+0]
898}
899
900/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
901/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000902bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
903 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000904 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 // Check to see if we can easily represent this as an [r+r] address. This
906 // will fail if it thinks that the address is more profitably represented as
907 // reg+imm, e.g. where imm = 0.
908 if (SelectAddressRegReg(N, Base, Index, DAG))
909 return true;
910
911 // If the operand is an addition, always emit this as [r+r], since this is
912 // better (for code size, and execution, as the memop does the add for free)
913 // than emitting an explicit add.
914 if (N.getOpcode() == ISD::ADD) {
915 Base = N.getOperand(0);
916 Index = N.getOperand(1);
917 return true;
918 }
919
920 // Otherwise, do it the hard way, using R0 as the base register.
921 Base = DAG.getRegister(PPC::R0, N.getValueType());
922 Index = N;
923 return true;
924}
925
926/// SelectAddressRegImmShift - Returns true if the address N can be
927/// represented by a base register plus a signed 14-bit displacement
928/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
930 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000932 // FIXME dl should come from the parent load or store, not the address
933 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // If this can be more profitably realized as r+r, fail.
935 if (SelectAddressRegReg(N, Disp, Base, DAG))
936 return false;
937
938 if (N.getOpcode() == ISD::ADD) {
939 short imm = 0;
940 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
941 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
942 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
943 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
944 } else {
945 Base = N.getOperand(0);
946 }
947 return true; // [r+i]
948 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
949 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000950 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 && "Cannot handle constant offsets yet!");
952 Disp = N.getOperand(1).getOperand(0); // The global address.
953 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
954 Disp.getOpcode() == ISD::TargetConstantPool ||
955 Disp.getOpcode() == ISD::TargetJumpTable);
956 Base = N.getOperand(0);
957 return true; // [&g+r]
958 }
959 } else if (N.getOpcode() == ISD::OR) {
960 short imm = 0;
961 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are
964 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000967 APInt::getAllOnesValue(N.getOperand(0)
968 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000969 LHSKnownZero, LHSKnownOne);
970 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 // If all of the bits are known zero on the LHS or RHS, the add won't
972 // carry.
973 Base = N.getOperand(0);
974 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
975 return true;
976 }
977 }
978 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000979 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000981 // If this address fits entirely in a 14-bit sext immediate field, codegen
982 // this as "d, 0"
983 short Imm;
984 if (isIntS16Immediate(CN, Imm)) {
985 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
986 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
987 return true;
988 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000990 // Fold the low-part of 32-bit absolute addresses into addr mode.
991 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000992 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
993 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000995 // Otherwise, break this down into an LIS + disp.
996 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
998 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000999 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001000 return true;
1001 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 }
1003 }
1004
1005 Disp = DAG.getTargetConstant(0, getPointerTy());
1006 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1007 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1008 else
1009 Base = N;
1010 return true; // [r+0]
1011}
1012
1013
1014/// getPreIndexedAddressParts - returns true by value, base pointer and
1015/// offset pointer and addressing mode by reference if the node's address
1016/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001017bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1018 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001019 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001020 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001021 // Disabled by default for now.
1022 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023
Dan Gohman475871a2008-07-27 21:46:04 +00001024 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001025 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1027 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001028 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001029
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001031 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001032 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001033 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 } else
1035 return false;
1036
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001037 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001038 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001039 return false;
1040
Chris Lattner0851b4f2006-11-15 19:55:13 +00001041 // TODO: Check reg+reg first.
1042
1043 // LDU/STU use reg+imm*4, others use reg+imm.
1044 if (VT != MVT::i64) {
1045 // reg + imm
1046 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1047 return false;
1048 } else {
1049 // reg + imm * 4.
1050 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1051 return false;
1052 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001053
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001054 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001055 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1056 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001057 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001058 LD->getExtensionType() == ISD::SEXTLOAD &&
1059 isa<ConstantSDNode>(Offset))
1060 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001061 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062
Chris Lattner4eab7142006-11-10 02:08:47 +00001063 AM = ISD::PRE_INC;
1064 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065}
1066
1067//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001068// LowerOperation implementation
1069//===----------------------------------------------------------------------===//
1070
Dan Gohman475871a2008-07-27 21:46:04 +00001071SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001072 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001073 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001074 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001075 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001076 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1077 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001078 // FIXME there isn't really any debug info here
1079 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001080
1081 const TargetMachine &TM = DAG.getTarget();
1082
Dale Johannesende064702009-02-06 21:50:26 +00001083 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1084 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001085
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 // If this is a non-darwin platform, we don't support non-static relo models
1087 // yet.
1088 if (TM.getRelocationModel() == Reloc::Static ||
1089 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1090 // Generate non-pic code that has direct accesses to the constant pool.
1091 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001092 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001093 }
1094
Chris Lattner35d86fe2006-07-26 21:12:04 +00001095 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001096 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001097 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Chris Lattner059ca0f2006-06-16 21:01:35 +00001098 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001099 }
1100
Dale Johannesende064702009-02-06 21:50:26 +00001101 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001102 return Lo;
1103}
1104
Dan Gohman475871a2008-07-27 21:46:04 +00001105SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001106 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001107 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1109 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001110 // FIXME there isn't really any debug loc here
1111 DebugLoc dl = Op.getDebugLoc();
Nate Begeman37efe672006-04-22 18:53:45 +00001112
1113 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114
Dale Johannesende064702009-02-06 21:50:26 +00001115 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1116 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001117
Nate Begeman37efe672006-04-22 18:53:45 +00001118 // If this is a non-darwin platform, we don't support non-static relo models
1119 // yet.
1120 if (TM.getRelocationModel() == Reloc::Static ||
1121 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1122 // Generate non-pic code that has direct accesses to the constant pool.
1123 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001124 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001125 }
1126
Chris Lattner35d86fe2006-07-26 21:12:04 +00001127 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001128 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001129 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001130 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001131 }
1132
Dale Johannesende064702009-02-06 21:50:26 +00001133 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001134 return Lo;
1135}
1136
Dan Gohman475871a2008-07-27 21:46:04 +00001137SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001138 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001139 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001140 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001141}
1142
Dan Gohman475871a2008-07-27 21:46:04 +00001143SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001144 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001145 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001146 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1147 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001149 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001150 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001151 DebugLoc dl = GSDN->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001152
1153 const TargetMachine &TM = DAG.getTarget();
1154
Dale Johannesen33c960f2009-02-04 20:06:27 +00001155 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1156 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001157
Chris Lattner1a635d62006-04-14 06:01:58 +00001158 // If this is a non-darwin platform, we don't support non-static relo models
1159 // yet.
1160 if (TM.getRelocationModel() == Reloc::Static ||
1161 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1162 // Generate non-pic code that has direct accesses to globals.
1163 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001164 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001165 }
1166
Chris Lattner35d86fe2006-07-26 21:12:04 +00001167 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001168 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001169 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Chris Lattner059ca0f2006-06-16 21:01:35 +00001170 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001171 }
1172
Dale Johannesen33c960f2009-02-04 20:06:27 +00001173 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001174
Chris Lattner57fc62c2006-12-11 23:22:45 +00001175 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001176 return Lo;
1177
1178 // If the global is weak or external, we have to go through the lazy
1179 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001180 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001181}
1182
Dan Gohman475871a2008-07-27 21:46:04 +00001183SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001184 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesenf5d97892009-02-04 01:48:28 +00001185 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001186
1187 // If we're comparing for equality to zero, expose the fact that this is
1188 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1189 // fold the new nodes.
1190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1191 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001192 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001194 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001195 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001196 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00001197 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001198 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001199 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1200 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001201 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001202 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001203 }
1204 // Leave comparisons against 0 and -1 alone for now, since they're usually
1205 // optimized. FIXME: revisit this when we can custom lower all setcc
1206 // optimizations.
1207 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001208 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001209 }
1210
1211 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001212 // by xor'ing the rhs with the lhs, which is faster than setting a
1213 // condition register, reading it back out, and masking the correct bit. The
1214 // normal approach here uses sub to do this instead of xor. Using xor exposes
1215 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001216 MVT LHSVT = Op.getOperand(0).getValueType();
1217 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1218 MVT VT = Op.getValueType();
Dale Johannesenf5d97892009-02-04 01:48:28 +00001219 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001220 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001221 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 }
Dan Gohman475871a2008-07-27 21:46:04 +00001223 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001224}
1225
Dan Gohman475871a2008-07-27 21:46:04 +00001226SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001227 int VarArgsFrameIndex,
1228 int VarArgsStackOffset,
1229 unsigned VarArgsNumGPR,
1230 unsigned VarArgsNumFPR,
1231 const PPCSubtarget &Subtarget) {
1232
1233 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001234 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001235}
1236
Bill Wendling77959322008-09-17 00:30:57 +00001237SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1238 SDValue Chain = Op.getOperand(0);
1239 SDValue Trmp = Op.getOperand(1); // trampoline
1240 SDValue FPtr = Op.getOperand(2); // nested function
1241 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001242 DebugLoc dl = Op.getNode()->getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001243
1244 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1245 bool isPPC64 = (PtrVT == MVT::i64);
1246 const Type *IntPtrTy =
1247 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1248
1249 TargetLowering::ArgListTy Args;
1250 TargetLowering::ArgListEntry Entry;
1251
1252 Entry.Ty = IntPtrTy;
1253 Entry.Node = Trmp; Args.push_back(Entry);
1254
1255 // TrampSize == (isPPC64 ? 48 : 40);
1256 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1257 isPPC64 ? MVT::i64 : MVT::i32);
1258 Args.push_back(Entry);
1259
1260 Entry.Node = FPtr; Args.push_back(Entry);
1261 Entry.Node = Nest; Args.push_back(Entry);
1262
1263 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1264 std::pair<SDValue, SDValue> CallResult =
1265 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001266 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001267 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001268 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001269
1270 SDValue Ops[] =
1271 { CallResult.first, CallResult.second };
1272
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001273 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001274}
1275
Dan Gohman475871a2008-07-27 21:46:04 +00001276SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001277 int VarArgsFrameIndex,
1278 int VarArgsStackOffset,
1279 unsigned VarArgsNumGPR,
1280 unsigned VarArgsNumFPR,
1281 const PPCSubtarget &Subtarget) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001282 DebugLoc dl = Op.getNode()->getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001283
1284 if (Subtarget.isMachoABI()) {
1285 // vastart just stores the address of the VarArgsFrameIndex slot into the
1286 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001287 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001288 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001289 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001291 }
1292
1293 // For ELF 32 ABI we follow the layout of the va_list struct.
1294 // We suppose the given va_list is already allocated.
1295 //
1296 // typedef struct {
1297 // char gpr; /* index into the array of 8 GPRs
1298 // * stored in the register save area
1299 // * gpr=0 corresponds to r3,
1300 // * gpr=1 to r4, etc.
1301 // */
1302 // char fpr; /* index into the array of 8 FPRs
1303 // * stored in the register save area
1304 // * fpr=0 corresponds to f1,
1305 // * fpr=1 to f2, etc.
1306 // */
1307 // char *overflow_arg_area;
1308 // /* location on stack that holds
1309 // * the next overflow argument
1310 // */
1311 // char *reg_save_area;
1312 // /* where r3:r10 and f1:f8 (if saved)
1313 // * are stored
1314 // */
1315 // } va_list[1];
1316
1317
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1319 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001320
1321
Duncan Sands83ec4b62008-06-06 12:08:01 +00001322 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323
Dan Gohman475871a2008-07-27 21:46:04 +00001324 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1325 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001326
Duncan Sands83ec4b62008-06-06 12:08:01 +00001327 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001328 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001329
Duncan Sands83ec4b62008-06-06 12:08:01 +00001330 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001332
1333 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001334 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001335
Dan Gohman69de1932008-02-06 22:27:42 +00001336 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001337
1338 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001339 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001340 Op.getOperand(1), SV, 0);
1341 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001342 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001343 ConstFPROffset);
1344
1345 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001346 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001347 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001348 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001350
1351 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001353 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001354 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001356
1357 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359
Chris Lattner1a635d62006-04-14 06:01:58 +00001360}
1361
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001362#include "PPCGenCallingConv.inc"
1363
Chris Lattner9f0bc652007-02-25 05:34:32 +00001364/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1365/// depending on which subtarget is selected.
1366static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1367 if (Subtarget.isMachoABI()) {
1368 static const unsigned FPR[] = {
1369 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1370 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1371 };
1372 return FPR;
1373 }
1374
1375
1376 static const unsigned FPR[] = {
1377 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001378 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001379 };
1380 return FPR;
1381}
1382
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001383/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1384/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001385static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001386 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001387 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001388 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001389 if (Flags.isByVal())
1390 ArgSize = Flags.getByValSize();
1391 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1392
1393 return ArgSize;
1394}
1395
Dan Gohman475871a2008-07-27 21:46:04 +00001396SDValue
1397PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001398 SelectionDAG &DAG,
1399 int &VarArgsFrameIndex,
1400 int &VarArgsStackOffset,
1401 unsigned &VarArgsNumGPR,
1402 unsigned &VarArgsNumFPR,
1403 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001404 // TODO: add description of PPC stack frame format, or at least some docs.
1405 //
1406 MachineFunction &MF = DAG.getMachineFunction();
1407 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001408 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
1410 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001411 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen39355f92009-02-04 02:34:38 +00001412 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001413
Duncan Sands83ec4b62008-06-06 12:08:01 +00001414 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001415 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001416 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001417 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001418 // Potential tail calls could cause overwriting of argument stack slots.
1419 unsigned CC = MF.getFunction()->getCallingConv();
1420 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001421 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001422
Chris Lattner9f0bc652007-02-25 05:34:32 +00001423 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001424 // Area that is at least reserved in caller of this function.
1425 unsigned MinReservedArea = ArgOffset;
1426
Chris Lattnerc91a4752006-06-26 22:48:35 +00001427 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001428 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1429 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1430 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001431 static const unsigned GPR_64[] = { // 64-bit registers.
1432 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1433 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1434 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001435
1436 static const unsigned *FPR = GetFPR(Subtarget);
1437
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001438 static const unsigned VR[] = {
1439 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1440 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1441 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001442
Owen Anderson718cb662007-09-07 04:06:50 +00001443 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001444 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001445 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001446
1447 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1448
Chris Lattnerc91a4752006-06-26 22:48:35 +00001449 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001450
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001451 // In 32-bit non-varargs functions, the stack space for vectors is after the
1452 // stack space for non-vectors. We do not use this space unless we have
1453 // too many vectors to fit in registers, something that only occurs in
1454 // constructed examples:), but we have to walk the arglist to figure
1455 // that out...for the pathological case, compute VecArgOffset as the
1456 // start of the vector parameter area. Computing VecArgOffset is the
1457 // entire point of the following loop.
1458 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1459 // to handle Elf here.
1460 unsigned VecArgOffset = ArgOffset;
1461 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001462 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001463 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001464 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1465 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001466 ISD::ArgFlagsTy Flags =
1467 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001468
Duncan Sands276dcbd2008-03-21 09:14:45 +00001469 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001470 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001471 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001472 unsigned ArgSize =
1473 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1474 VecArgOffset += ArgSize;
1475 continue;
1476 }
1477
Duncan Sands83ec4b62008-06-06 12:08:01 +00001478 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001479 default: assert(0 && "Unhandled argument type!");
1480 case MVT::i32:
1481 case MVT::f32:
1482 VecArgOffset += isPPC64 ? 8 : 4;
1483 break;
1484 case MVT::i64: // PPC64
1485 case MVT::f64:
1486 VecArgOffset += 8;
1487 break;
1488 case MVT::v4f32:
1489 case MVT::v4i32:
1490 case MVT::v8i16:
1491 case MVT::v16i8:
1492 // Nothing to do, we're only looking at Nonvector args here.
1493 break;
1494 }
1495 }
1496 }
1497 // We've found where the vector parameter area in memory is. Skip the
1498 // first 12 parameters; these don't use that memory.
1499 VecArgOffset = ((VecArgOffset+15)/16)*16;
1500 VecArgOffset += 12*16;
1501
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001502 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001503 // entry to a function on PPC, the arguments start after the linkage area,
1504 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001505 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001506 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001507 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001508 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001509
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001511 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001512 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1513 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001515 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001516 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1517 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001518 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001519 ISD::ArgFlagsTy Flags =
1520 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001521 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001522 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001523
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001524 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001525
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001526 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1527 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1528 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1529 if (isVarArg || isPPC64) {
1530 MinReservedArea = ((MinReservedArea+15)/16)*16;
1531 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001532 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001533 isVarArg,
1534 PtrByteSize);
1535 } else nAltivecParamsAtEnd++;
1536 } else
1537 // Calculate min reserved area.
1538 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001539 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001540 isVarArg,
1541 PtrByteSize);
1542
Dale Johannesen8419dd62008-03-07 20:27:40 +00001543 // FIXME alignment for ELF may not be right
1544 // FIXME the codegen can be much improved in some cases.
1545 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001546 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001547 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001548 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001549 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001550 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001551 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001552 // Objects of size 1 and 2 are right justified, everything else is
1553 // left justified. This means the memory address is adjusted forwards.
1554 if (ObjSize==1 || ObjSize==2) {
1555 CurArgOffset = CurArgOffset + (4 - ObjSize);
1556 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001557 // The value of the object is its address.
1558 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001559 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001560 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001561 if (ObjSize==1 || ObjSize==2) {
1562 if (GPR_idx != Num_GPR_Regs) {
1563 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1564 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001565 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1566 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001567 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1568 MemOps.push_back(Store);
1569 ++GPR_idx;
1570 if (isMachoABI) ArgOffset += PtrByteSize;
1571 } else {
1572 ArgOffset += PtrByteSize;
1573 }
1574 continue;
1575 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001576 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1577 // Store whatever pieces of the object are in registers
1578 // to memory. ArgVal will be address of the beginning of
1579 // the object.
1580 if (GPR_idx != Num_GPR_Regs) {
1581 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1582 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1583 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001584 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001585 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1586 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001587 MemOps.push_back(Store);
1588 ++GPR_idx;
1589 if (isMachoABI) ArgOffset += PtrByteSize;
1590 } else {
1591 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1592 break;
1593 }
1594 }
1595 continue;
1596 }
1597
Duncan Sands83ec4b62008-06-06 12:08:01 +00001598 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001599 default: assert(0 && "Unhandled argument type!");
1600 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001601 if (!isPPC64) {
1602 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001603 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001604
1605 if (GPR_idx != Num_GPR_Regs) {
1606 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1607 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001608 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001609 ++GPR_idx;
1610 } else {
1611 needsLoad = true;
1612 ArgSize = PtrByteSize;
1613 }
1614 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001615 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001616 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1617 // All int arguments reserve stack space in Macho ABI.
1618 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1619 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001620 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001621 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001622 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001623 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001624 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1625 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001626 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001627
1628 if (ObjectVT == MVT::i32) {
1629 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1630 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001631 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001632 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001633 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001634 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001635 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001636 DAG.getValueType(ObjectVT));
1637
Dale Johannesen39355f92009-02-04 02:34:38 +00001638 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001639 }
1640
Chris Lattnerc91a4752006-06-26 22:48:35 +00001641 ++GPR_idx;
1642 } else {
1643 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001644 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001645 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001646 // All int arguments reserve stack space in Macho ABI.
1647 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001648 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001649
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001650 case MVT::f32:
1651 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001652 // Every 4 bytes of argument space consumes one of the GPRs available for
1653 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001654 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001655 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001656 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001657 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001658 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001659 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001660 unsigned VReg;
1661 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001662 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001663 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001664 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1665 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001666 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001667 ++FPR_idx;
1668 } else {
1669 needsLoad = true;
1670 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001671
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001672 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001673 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001674 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001675 // All FP arguments reserve stack space in Macho ABI.
1676 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001677 break;
1678 case MVT::v4f32:
1679 case MVT::v4i32:
1680 case MVT::v8i16:
1681 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001682 // Note that vector arguments in registers don't reserve stack space,
1683 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001684 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001685 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1686 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001687 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001688 if (isVarArg) {
1689 while ((ArgOffset % 16) != 0) {
1690 ArgOffset += PtrByteSize;
1691 if (GPR_idx != Num_GPR_Regs)
1692 GPR_idx++;
1693 }
1694 ArgOffset += 16;
1695 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1696 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001697 ++VR_idx;
1698 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001699 if (!isVarArg && !isPPC64) {
1700 // Vectors go after all the nonvectors.
1701 CurArgOffset = VecArgOffset;
1702 VecArgOffset += 16;
1703 } else {
1704 // Vectors are aligned.
1705 ArgOffset = ((ArgOffset+15)/16)*16;
1706 CurArgOffset = ArgOffset;
1707 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001708 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001709 needsLoad = true;
1710 }
1711 break;
1712 }
1713
1714 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001715 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001716 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001717 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001718 CurArgOffset + (ArgSize - ObjSize),
1719 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001720 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001721 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001722 }
1723
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001724 ArgValues.push_back(ArgVal);
1725 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001726
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001727 // Set the size that is at least reserved in caller of this function. Tail
1728 // call optimized function's reserved stack space needs to be aligned so that
1729 // taking the difference between two stack areas will result in an aligned
1730 // stack.
1731 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1732 // Add the Altivec parameters at the end, if needed.
1733 if (nAltivecParamsAtEnd) {
1734 MinReservedArea = ((MinReservedArea+15)/16)*16;
1735 MinReservedArea += 16*nAltivecParamsAtEnd;
1736 }
1737 MinReservedArea =
1738 std::max(MinReservedArea,
1739 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1740 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1741 getStackAlignment();
1742 unsigned AlignMask = TargetAlign-1;
1743 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1744 FI->setMinReservedArea(MinReservedArea);
1745
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001746 // If the function takes variable number of arguments, make a frame index for
1747 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001748 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749
1750 int depth;
1751 if (isELF32_ABI) {
1752 VarArgsNumGPR = GPR_idx;
1753 VarArgsNumFPR = FPR_idx;
1754
1755 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1756 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001757 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1758 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1759 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760
Duncan Sands83ec4b62008-06-06 12:08:01 +00001761 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 ArgOffset);
1763
1764 }
1765 else
1766 depth = ArgOffset;
1767
Duncan Sands83ec4b62008-06-06 12:08:01 +00001768 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001769 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001771
Nicolas Geoffray01119992007-04-03 13:59:52 +00001772 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1773 // stored to the VarArgsFrameIndex on the stack.
1774 if (isELF32_ABI) {
1775 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001777 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001778 MemOps.push_back(Store);
1779 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001781 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001782 }
1783 }
1784
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001785 // If this function is vararg, store any remaining integer argument regs
1786 // to their spots on the stack so that they may be loaded by deferencing the
1787 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001788 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001789 unsigned VReg;
1790 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001791 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001792 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001793 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001794
Chris Lattner84bc5422007-12-31 04:13:23 +00001795 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001796 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1797 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001798 MemOps.push_back(Store);
1799 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001800 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001801 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001802 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001803
1804 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1805 // on the stack.
1806 if (isELF32_ABI) {
1807 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001809 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001810 MemOps.push_back(Store);
1811 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001813 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001814 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001815 }
1816
1817 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1818 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001819 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001820
Chris Lattner84bc5422007-12-31 04:13:23 +00001821 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001822 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1823 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001824 MemOps.push_back(Store);
1825 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001827 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001828 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001829 }
1830 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001831 }
1832
Dale Johannesen8419dd62008-03-07 20:27:40 +00001833 if (!MemOps.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00001834 Root = DAG.getNode(ISD::TokenFactor, dl,
1835 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001836
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001837 ArgValues.push_back(Root);
1838
1839 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001840 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001841 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001842}
1843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1845/// linkage area.
1846static unsigned
1847CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1848 bool isPPC64,
1849 bool isMachoABI,
1850 bool isVarArg,
1851 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001852 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001853 unsigned &nAltivecParamsAtEnd) {
1854 // Count how many bytes are to be pushed on the stack, including the linkage
1855 // area, and parameter passing area. We start with 24/48 bytes, which is
1856 // prereserved space for [SP][CR][LR][3 x unused].
1857 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001858 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1860
1861 // Add up all the space actually used.
1862 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1863 // they all go in registers, but we must reserve stack space for them for
1864 // possible use by the caller. In varargs or 64-bit calls, parameters are
1865 // assigned stack space in order, with padding so Altivec parameters are
1866 // 16-byte aligned.
1867 nAltivecParamsAtEnd = 0;
1868 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001869 SDValue Arg = TheCall->getArg(i);
1870 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001871 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872 // Varargs Altivec parameters are padded to a 16 byte boundary.
1873 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1874 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1875 if (!isVarArg && !isPPC64) {
1876 // Non-varargs Altivec parameters go after all the non-Altivec
1877 // parameters; handle those later so we know how much padding we need.
1878 nAltivecParamsAtEnd++;
1879 continue;
1880 }
1881 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1882 NumBytes = ((NumBytes+15)/16)*16;
1883 }
Dan Gohman095cc292008-09-13 01:54:27 +00001884 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 }
1886
1887 // Allow for Altivec parameters at the end, if needed.
1888 if (nAltivecParamsAtEnd) {
1889 NumBytes = ((NumBytes+15)/16)*16;
1890 NumBytes += 16*nAltivecParamsAtEnd;
1891 }
1892
1893 // The prolog code of the callee may store up to 8 GPR argument registers to
1894 // the stack, allowing va_start to index over them in memory if its varargs.
1895 // Because we cannot tell if this is needed on the caller side, we have to
1896 // conservatively assume that it is needed. As such, make sure we have at
1897 // least enough stack space for the caller to store the 8 GPRs.
1898 NumBytes = std::max(NumBytes,
1899 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1900
1901 // Tail call needs the stack to be aligned.
1902 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1903 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1904 getStackAlignment();
1905 unsigned AlignMask = TargetAlign-1;
1906 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1907 }
1908
1909 return NumBytes;
1910}
1911
1912/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1913/// adjusted to accomodate the arguments for the tailcall.
1914static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1915 unsigned ParamSize) {
1916
1917 if (!IsTailCall) return 0;
1918
1919 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1920 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1921 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1922 // Remember only if the new adjustement is bigger.
1923 if (SPDiff < FI->getTailCallSPDelta())
1924 FI->setTailCallSPDelta(SPDiff);
1925
1926 return SPDiff;
1927}
1928
1929/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1930/// following the call is a return. A function is eligible if caller/callee
1931/// calling conventions match, currently only fastcc supports tail calls, and
1932/// the function CALL is immediatly followed by a RET.
1933bool
Dan Gohman095cc292008-09-13 01:54:27 +00001934PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 SelectionDAG& DAG) const {
1937 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001938 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001939 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940
Dan Gohman095cc292008-09-13 01:54:27 +00001941 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001942 MachineFunction &MF = DAG.getMachineFunction();
1943 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001944 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1946 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001947 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1948 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001949 if (Flags.isByVal()) return false;
1950 }
1951
Dan Gohman095cc292008-09-13 01:54:27 +00001952 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 // Non PIC/GOT tail calls are supported.
1954 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1955 return true;
1956
1957 // At the moment we can only do local tail calls (in same module, hidden
1958 // or protected) if we are generating PIC.
1959 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1960 return G->getGlobal()->hasHiddenVisibility()
1961 || G->getGlobal()->hasProtectedVisibility();
1962 }
1963 }
1964
1965 return false;
1966}
1967
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001968/// isCallCompatibleAddress - Return the immediate to use if the specified
1969/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001970static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001971 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1972 if (!C) return 0;
1973
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001974 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001975 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1976 (Addr << 6 >> 6) != Addr)
1977 return 0; // Top 6 bits have to be sext of immediate.
1978
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001979 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001980 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001981}
1982
Dan Gohman844731a2008-05-13 00:00:25 +00001983namespace {
1984
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001985struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SDValue Arg;
1987 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988 int FrameIdx;
1989
1990 TailCallArgumentInfo() : FrameIdx(0) {}
1991};
1992
Dan Gohman844731a2008-05-13 00:00:25 +00001993}
1994
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1996static void
1997StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002000 SmallVector<SDValue, 8> &MemOpChains,
2001 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Arg = TailCallArgs[i].Arg;
2004 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 int FI = TailCallArgs[i].FrameIdx;
2006 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002007 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002008 PseudoSourceValue::getFixedStack(FI),
2009 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 }
2011}
2012
2013/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2014/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002015static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue Chain,
2018 SDValue OldRetAddr,
2019 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 int SPDiff,
2021 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002022 bool isMachoABI,
2023 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 if (SPDiff) {
2025 // Calculate the new stack slot for the return address.
2026 int SlotSize = isPPC64 ? 8 : 4;
2027 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2028 isMachoABI);
2029 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2030 NewRetAddrLoc);
2031 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2032 isMachoABI);
2033 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2034
Duncan Sands83ec4b62008-06-06 12:08:01 +00002035 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002036 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002037 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002038 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002040 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002041 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 }
2043 return Chain;
2044}
2045
2046/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2047/// the position of the argument.
2048static void
2049CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2052 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002053 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002055 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002056 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002057 TailCallArgumentInfo Info;
2058 Info.Arg = Arg;
2059 Info.FrameIdxOp = FIN;
2060 Info.FrameIdx = FI;
2061 TailCallArguments.push_back(Info);
2062}
2063
2064/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2065/// stack slot. Returns the chain as result and the loaded frame pointers in
2066/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002067SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002068 int SPDiff,
2069 SDValue Chain,
2070 SDValue &LROpOut,
2071 SDValue &FPOpOut,
2072 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002073 if (SPDiff) {
2074 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002075 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002077 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002078 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002079 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002080 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002081 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002082 }
2083 return Chain;
2084}
2085
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002086/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2087/// by "Src" to address "Dst" of size "Size". Alignment information is
2088/// specified by the specific parameter attribute. The copy will be passed as
2089/// a byval function parameter.
2090/// Sometimes what we are copying is the end of a larger object, the part that
2091/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002092static SDValue
2093CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002094 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002095 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002097 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2098 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002099}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002100
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2102/// tail calls.
2103static void
Dan Gohman475871a2008-07-27 21:46:04 +00002104LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2105 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002108 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2109 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002110 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111 if (!isTailCall) {
2112 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 if (isPPC64)
2115 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2116 else
2117 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002118 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 DAG.getConstant(ArgOffset, PtrVT));
2120 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002121 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Calculate and remember argument location.
2123 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2124 TailCallArguments);
2125}
2126
Dan Gohman475871a2008-07-27 21:46:04 +00002127SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002128 const PPCSubtarget &Subtarget,
2129 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002130 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2131 SDValue Chain = TheCall->getChain();
2132 bool isVarArg = TheCall->isVarArg();
2133 unsigned CC = TheCall->getCallingConv();
2134 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002135 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002136 SDValue Callee = TheCall->getCallee();
2137 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002138 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002139
2140 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002141 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002142
Duncan Sands83ec4b62008-06-06 12:08:01 +00002143 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002144 bool isPPC64 = PtrVT == MVT::i64;
2145 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002146
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 MachineFunction &MF = DAG.getMachineFunction();
2148
Chris Lattnerabde4602006-05-16 22:56:08 +00002149 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2150 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002151 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002152
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002153 // Mark this function as potentially containing a function that contains a
2154 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2155 // and restoring the callers stack pointer in this functions epilog. This is
2156 // done because by tail calling the called function might overwrite the value
2157 // in this function's (MF) stack pointer stack slot 0(SP).
2158 if (PerformTailCallOpt && CC==CallingConv::Fast)
2159 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2160
2161 unsigned nAltivecParamsAtEnd = 0;
2162
Chris Lattnerabde4602006-05-16 22:56:08 +00002163 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002164 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002165 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002166 unsigned NumBytes =
2167 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002168 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002169
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002170 // Calculate by how many bytes the stack has to be adjusted in case of tail
2171 // call optimization.
2172 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002173
2174 // Adjust the stack pointer for the new arguments...
2175 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002176 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002178
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002179 // Load the return address and frame pointer so it can be move somewhere else
2180 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002182 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002183
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002184 // Set up a copy of the stack pointer for use loading and storing any
2185 // arguments that may not fit in the registers available for argument
2186 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002187 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002188 if (isPPC64)
2189 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2190 else
2191 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002192
2193 // Figure out which arguments are going to go in registers, and which in
2194 // memory. Also, if this is a vararg function, floating point operations
2195 // must be stored to our stack, and loaded into integer regs as well, if
2196 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002197 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002198 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002199
Chris Lattnerc91a4752006-06-26 22:48:35 +00002200 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002201 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2202 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2203 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002204 static const unsigned GPR_64[] = { // 64-bit registers.
2205 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2206 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2207 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002208 static const unsigned *FPR = GetFPR(Subtarget);
2209
Chris Lattner9a2a4972006-05-17 06:01:33 +00002210 static const unsigned VR[] = {
2211 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2212 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2213 };
Owen Anderson718cb662007-09-07 04:06:50 +00002214 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002215 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002216 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002217
Chris Lattnerc91a4752006-06-26 22:48:35 +00002218 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2219
Dan Gohman475871a2008-07-27 21:46:04 +00002220 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002221 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2222
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002224 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002225 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002226 SDValue Arg = TheCall->getArg(i);
2227 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002228 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002229 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002230
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002231 // PtrOff will be used to store the current argument to the stack if a
2232 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002234
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002235 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002236 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002237 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2238 StackPtr.getValueType());
2239 else
2240 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2241
Dale Johannesen39355f92009-02-04 02:34:38 +00002242 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002243
2244 // On PPC64, promote integers to 64-bit values.
2245 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002246 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2247 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002248 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002249 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002250
2251 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002252 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002253 if (Flags.isByVal()) {
2254 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002255 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002256 if (Size==1 || Size==2) {
2257 // Very small objects are passed right-justified.
2258 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002259 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002260 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002261 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002262 NULL, 0, VT);
2263 MemOpChains.push_back(Load.getValue(1));
2264 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2265 if (isMachoABI)
2266 ArgOffset += PtrByteSize;
2267 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002269 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002271 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002272 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002273 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002274 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002275 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002276 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2277 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002278 Chain = CallSeqStart = NewCallSeqStart;
2279 ArgOffset += PtrByteSize;
2280 }
2281 continue;
2282 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002283 // Copy entire object into memory. There are cases where gcc-generated
2284 // code assumes it is there, even if it could be put entirely into
2285 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002287 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002288 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002289 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002291 CallSeqStart.getNode()->getOperand(1));
2292 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002293 Chain = CallSeqStart = NewCallSeqStart;
2294 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002295 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002297 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002298 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002299 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002300 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002301 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2302 if (isMachoABI)
2303 ArgOffset += PtrByteSize;
2304 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002305 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002306 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002307 }
2308 }
2309 continue;
2310 }
2311
Duncan Sands83ec4b62008-06-06 12:08:01 +00002312 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002313 default: assert(0 && "Unexpected ValueType for argument!");
2314 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002315 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002316 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002317 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002318 if (GPR_idx != NumGPRs) {
2319 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002320 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002321 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2322 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002323 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002324 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002325 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002326 if (inMem || isMachoABI) {
2327 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002328 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002329 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2330
2331 ArgOffset += PtrByteSize;
2332 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002333 break;
2334 case MVT::f32:
2335 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002336 if (FPR_idx != NumFPRs) {
2337 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2338
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002339 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002340 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002341 MemOpChains.push_back(Store);
2342
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002343 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002344 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002345 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002346 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002347 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2348 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002349 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002350 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002351 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002352 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2353 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002354 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002355 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2356 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002357 }
2358 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002359 // If we have any FPRs remaining, we may also have GPRs remaining.
2360 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2361 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002362 if (isMachoABI) {
2363 if (GPR_idx != NumGPRs)
2364 ++GPR_idx;
2365 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2366 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2367 ++GPR_idx;
2368 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002369 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002370 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002371 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2372 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002373 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002374 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002375 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002376 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002377 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002378 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002379 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002380 if (isPPC64)
2381 ArgOffset += 8;
2382 else
2383 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2384 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002385 break;
2386 case MVT::v4f32:
2387 case MVT::v4i32:
2388 case MVT::v8i16:
2389 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002390 if (isVarArg) {
2391 // These go aligned on the stack, or in the corresponding R registers
2392 // when within range. The Darwin PPC ABI doc claims they also go in
2393 // V registers; in fact gcc does this only for arguments that are
2394 // prototyped, not for those that match the ... We do it for all
2395 // arguments, seems to work.
2396 while (ArgOffset % 16 !=0) {
2397 ArgOffset += PtrByteSize;
2398 if (GPR_idx != NumGPRs)
2399 GPR_idx++;
2400 }
2401 // We could elide this store in the case where the object fits
2402 // entirely in R registers. Maybe later.
Dale Johannesen39355f92009-02-04 02:34:38 +00002403 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002404 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002405 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002406 MemOpChains.push_back(Store);
2407 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002408 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002409 MemOpChains.push_back(Load.getValue(1));
2410 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2411 }
2412 ArgOffset += 16;
2413 for (unsigned i=0; i<16; i+=PtrByteSize) {
2414 if (GPR_idx == NumGPRs)
2415 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002416 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002418 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002419 MemOpChains.push_back(Load.getValue(1));
2420 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2421 }
2422 break;
2423 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002425 // Non-varargs Altivec params generally go in registers, but have
2426 // stack space allocated at the end.
2427 if (VR_idx != NumVRs) {
2428 // Doesn't have GPR space allocated.
2429 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2430 } else if (nAltivecParamsAtEnd==0) {
2431 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2433 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002434 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002435 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002436 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002437 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002438 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002439 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002440 // If all Altivec parameters fit in registers, as they usually do,
2441 // they get stack space following the non-Altivec parameters. We
2442 // don't track this here because nobody below needs it.
2443 // If there are more Altivec parameters than fit in registers emit
2444 // the stores here.
2445 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2446 unsigned j = 0;
2447 // Offset is aligned; skip 1st 12 params which go in V registers.
2448 ArgOffset = ((ArgOffset+15)/16)*16;
2449 ArgOffset += 12*16;
2450 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002451 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002452 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002453 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2454 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2455 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002456 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 // We are emitting Altivec params in order.
2458 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2459 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002460 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002461 ArgOffset += 16;
2462 }
2463 }
2464 }
2465 }
2466
Chris Lattner9a2a4972006-05-17 06:01:33 +00002467 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002468 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002469 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002470
Chris Lattner9a2a4972006-05-17 06:01:33 +00002471 // Build a sequence of copy-to-reg nodes chained together with token chain
2472 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002473 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002474 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002475 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2476 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002477 InFlag = Chain.getValue(1);
2478 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002479
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002480 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2481 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002482 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2483 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002484 InFlag = Chain.getValue(1);
2485 }
2486
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2488 // might overwrite each other in case of tail call optimization.
2489 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002490 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002492 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002494 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002496 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002497 &MemOpChains2[0], MemOpChains2.size());
2498
2499 // Store the return address to the appropriate stack slot.
2500 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002501 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002502 }
2503
2504 // Emit callseq_end just before tailcall node.
2505 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002506 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002507 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2508 CallSeqOps.push_back(Chain);
Chris Lattnere563bbc2008-10-11 22:08:30 +00002509 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes, true));
2510 CallSeqOps.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greifba36cb52008-08-28 21:40:38 +00002511 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 CallSeqOps.push_back(InFlag);
2513 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2514 CallSeqOps.size());
2515 InFlag = Chain.getValue(1);
2516 }
2517
Duncan Sands83ec4b62008-06-06 12:08:01 +00002518 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002519 NodeTys.push_back(MVT::Other); // Returns a chain
2520 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2521
Dan Gohman475871a2008-07-27 21:46:04 +00002522 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002523 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002524
Bill Wendling056292f2008-09-16 21:48:12 +00002525 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2526 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2527 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002528 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2529 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002530 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2531 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002532 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2533 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002534 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002535 else {
2536 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2537 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002538 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002539 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002540 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002541 InFlag = Chain.getValue(1);
2542
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002543 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002544 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002545 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002546 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002547 InFlag = Chain.getValue(1);
2548 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002549
2550 NodeTys.clear();
2551 NodeTys.push_back(MVT::Other);
2552 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002553 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002554 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002555 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002556 // Add CTR register as callee so a bctr can be emitted later.
2557 if (isTailCall)
2558 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002559 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002560
Chris Lattner4a45abf2006-06-10 01:14:28 +00002561 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002562 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002563 Ops.push_back(Chain);
2564 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002565 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002566 // If this is a tail call add stack pointer delta.
2567 if (isTailCall)
2568 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2569
Chris Lattner4a45abf2006-06-10 01:14:28 +00002570 // Add argument registers to the end of the list so that they are known live
2571 // into the call.
2572 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2573 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2574 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002575
2576 // When performing tail call optimization the callee pops its arguments off
2577 // the stack. Account for this here so these bytes can be pushed back on in
2578 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2579 int BytesCalleePops =
2580 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2581
Gabor Greifba36cb52008-08-28 21:40:38 +00002582 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002583 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584
2585 // Emit tail call.
2586 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002587 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002588 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002589 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002590 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002591 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002592 }
2593
Dale Johannesen39355f92009-02-04 02:34:38 +00002594 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002595 InFlag = Chain.getValue(1);
2596
Chris Lattnere563bbc2008-10-11 22:08:30 +00002597 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2598 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002599 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002600 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002601 InFlag = Chain.getValue(1);
2602
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002604 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002605 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2606 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002607 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002608
Dan Gohman7925ed02008-03-19 21:39:28 +00002609 // Copy all of the result registers out of their specified physreg.
2610 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2611 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002612 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002613 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesen39355f92009-02-04 02:34:38 +00002614 Chain = DAG.getCopyFromReg(Chain, dl,
2615 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002616 ResultVals.push_back(Chain.getValue(0));
2617 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002618 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002619
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002620 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002621 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002622 return Chain;
2623
2624 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002625 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002626 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002627 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002628 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002629}
2630
Dan Gohman475871a2008-07-27 21:46:04 +00002631SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002632 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002633 SmallVector<CCValAssign, 16> RVLocs;
2634 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002635 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002636 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002637 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002638 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002639
2640 // If this is the first return lowered for this function, add the regs to the
2641 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002642 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002643 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002644 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002645 }
2646
Dan Gohman475871a2008-07-27 21:46:04 +00002647 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002648
2649 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2650 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002651 SDValue TailCall = Chain;
2652 SDValue TargetAddress = TailCall.getOperand(1);
2653 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002654
2655 assert(((TargetAddress.getOpcode() == ISD::Register &&
2656 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002657 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002658 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2659 isa<ConstantSDNode>(TargetAddress)) &&
2660 "Expecting an global address, external symbol, absolute value or register");
2661
2662 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2663 "Expecting a const value");
2664
Dan Gohman475871a2008-07-27 21:46:04 +00002665 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002666 Operands.push_back(Chain.getOperand(0));
2667 Operands.push_back(TargetAddress);
2668 Operands.push_back(StackAdjustment);
2669 // Copy registers used by the call. Last operand is a flag so it is not
2670 // copied.
2671 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2672 Operands.push_back(Chain.getOperand(i));
2673 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002674 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002675 Operands.size());
2676 }
2677
Dan Gohman475871a2008-07-27 21:46:04 +00002678 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002679
2680 // Copy the result values into the output registers.
2681 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2682 CCValAssign &VA = RVLocs[i];
2683 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00002684 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2685 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002686 Flag = Chain.getValue(1);
2687 }
2688
Gabor Greifba36cb52008-08-28 21:40:38 +00002689 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002690 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002691 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002692 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002693}
2694
Dan Gohman475871a2008-07-27 21:46:04 +00002695SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002696 const PPCSubtarget &Subtarget) {
2697 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002698 DebugLoc dl = Op.getNode()->getDebugLoc();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002699
2700 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002701 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002702
2703 // Construct the stack pointer operand.
2704 bool IsPPC64 = Subtarget.isPPC64();
2705 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002706 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002707
2708 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002709 SDValue Chain = Op.getOperand(0);
2710 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002711
2712 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002713 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002714
2715 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002716 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002717
2718 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002719 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002720}
2721
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002722
2723
Dan Gohman475871a2008-07-27 21:46:04 +00002724SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002725PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002726 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002727 bool IsPPC64 = PPCSubTarget.isPPC64();
2728 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002729 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002730
2731 // Get current frame pointer save index. The users of this index will be
2732 // primarily DYNALLOC instructions.
2733 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2734 int RASI = FI->getReturnAddrSaveIndex();
2735
2736 // If the frame pointer save index hasn't been defined yet.
2737 if (!RASI) {
2738 // Find out what the fix offset of the frame pointer save area.
2739 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2740 // Allocate the frame index for frame pointer save area.
2741 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2742 // Save the result.
2743 FI->setReturnAddrSaveIndex(RASI);
2744 }
2745 return DAG.getFrameIndex(RASI, PtrVT);
2746}
2747
Dan Gohman475871a2008-07-27 21:46:04 +00002748SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2750 MachineFunction &MF = DAG.getMachineFunction();
2751 bool IsPPC64 = PPCSubTarget.isPPC64();
2752 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002753 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002754
2755 // Get current frame pointer save index. The users of this index will be
2756 // primarily DYNALLOC instructions.
2757 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2758 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002759
Jim Laskey2f616bf2006-11-16 22:43:37 +00002760 // If the frame pointer save index hasn't been defined yet.
2761 if (!FPSI) {
2762 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002763 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2764
Jim Laskey2f616bf2006-11-16 22:43:37 +00002765 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002766 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002767 // Save the result.
2768 FI->setFramePointerSaveIndex(FPSI);
2769 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 return DAG.getFrameIndex(FPSI, PtrVT);
2771}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002772
Dan Gohman475871a2008-07-27 21:46:04 +00002773SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002774 SelectionDAG &DAG,
2775 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002776 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002777 SDValue Chain = Op.getOperand(0);
2778 SDValue Size = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002779 DebugLoc dl = Op.getDebugLoc();
2780
Jim Laskey2f616bf2006-11-16 22:43:37 +00002781 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002782 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002783 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002784 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002785 DAG.getConstant(0, PtrVT), Size);
2786 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002788 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002789 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002790 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002791 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002792}
2793
Chris Lattner1a635d62006-04-14 06:01:58 +00002794/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2795/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002796SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002797 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002798 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2799 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002800 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002801
2802 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2803
2804 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002805 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002806
Duncan Sands83ec4b62008-06-06 12:08:01 +00002807 MVT ResVT = Op.getValueType();
2808 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002809 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2810 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002811 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00002812
2813 // If the RHS of the comparison is a 0.0, we don't need to do the
2814 // subtraction at all.
2815 if (isFloatingPointZero(RHS))
2816 switch (CC) {
2817 default: break; // SETUO etc aren't handled by fsel.
2818 case ISD::SETULT:
2819 case ISD::SETLT:
2820 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002821 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 case ISD::SETGE:
2823 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002824 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2825 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002826 case ISD::SETUGT:
2827 case ISD::SETGT:
2828 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002829 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002830 case ISD::SETLE:
2831 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002832 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2833 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2834 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 }
2836
Dan Gohman475871a2008-07-27 21:46:04 +00002837 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002838 switch (CC) {
2839 default: break; // SETUO etc aren't handled by fsel.
2840 case ISD::SETULT:
2841 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002842 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002843 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002844 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2845 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002846 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002848 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002849 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002850 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2851 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002852 case ISD::SETUGT:
2853 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002854 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002855 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002856 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2857 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002858 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002859 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002860 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002862 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2863 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002864 }
Dan Gohman475871a2008-07-27 21:46:04 +00002865 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002866}
2867
Chris Lattner1f873002007-11-28 18:44:47 +00002868// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen3484c092009-02-05 22:07:54 +00002869SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2870 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002871 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002872 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002873 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002874 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002875
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002877 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002878 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2879 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002880 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002881 break;
2882 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002883 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002884 break;
2885 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002886
Chris Lattner1a635d62006-04-14 06:01:58 +00002887 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002888 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002889
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002890 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002891 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002892
2893 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2894 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002895 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002896 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002897 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002898 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002899}
2900
Dan Gohman475871a2008-07-27 21:46:04 +00002901SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002902 DebugLoc dl = Op.getNode()->getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002903 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2904 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002905 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002906
Chris Lattner1a635d62006-04-14 06:01:58 +00002907 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002908 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
2909 MVT::f64, Op.getOperand(0));
2910 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002911 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002912 FP = DAG.getNode(ISD::FP_ROUND, dl,
2913 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002914 return FP;
2915 }
2916
2917 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2918 "Unhandled SINT_TO_FP type in custom expander!");
2919 // Since we only generate this in 64-bit mode, we can take advantage of
2920 // 64-bit registers. In particular, sign extend the input value into the
2921 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2922 // then lfd it and fcfid it.
2923 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2924 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002925 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002926 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002927
Dale Johannesen33c960f2009-02-04 20:06:27 +00002928 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002929 Op.getOperand(0));
2930
2931 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002932 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2933 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002934 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002935 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002936 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002937 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002938 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002939
2940 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002941 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002942 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002943 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002944 return FP;
2945}
2946
Dan Gohman475871a2008-07-27 21:46:04 +00002947SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002948 DebugLoc dl = Op.getNode()->getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002949 /*
2950 The rounding mode is in bits 30:31 of FPSR, and has the following
2951 settings:
2952 00 Round to nearest
2953 01 Round to 0
2954 10 Round to +inf
2955 11 Round to -inf
2956
2957 FLT_ROUNDS, on the other hand, expects the following:
2958 -1 Undefined
2959 0 Round to 0
2960 1 Round to nearest
2961 2 Round to +inf
2962 3 Round to -inf
2963
2964 To perform the conversion, we do:
2965 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2966 */
2967
2968 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002969 MVT VT = Op.getValueType();
2970 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2971 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002973
2974 // Save FP Control Word to register
2975 NodeTys.push_back(MVT::f64); // return register
2976 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002977 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002978
2979 // Save FP register to stack slot
2980 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002982 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002983 StackSlot, NULL, 0);
2984
2985 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002987 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2988 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002989
2990 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002992 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002993 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002994 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002995 DAG.getNode(ISD::SRL, dl, MVT::i32,
2996 DAG.getNode(ISD::AND, dl, MVT::i32,
2997 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002998 CWD, DAG.getConstant(3, MVT::i32)),
2999 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003000 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003001
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003003 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003004
Duncan Sands83ec4b62008-06-06 12:08:01 +00003005 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003006 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003007}
3008
Dan Gohman475871a2008-07-27 21:46:04 +00003009SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003010 MVT VT = Op.getValueType();
3011 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003012 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003013 assert(Op.getNumOperands() == 3 &&
3014 VT == Op.getOperand(1).getValueType() &&
3015 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003016
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003017 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003018 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue Lo = Op.getOperand(0);
3020 SDValue Hi = Op.getOperand(1);
3021 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003022 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003023
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003024 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003025 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003026 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3027 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3028 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3029 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003030 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003031 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3032 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3033 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003035 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003036}
3037
Dan Gohman475871a2008-07-27 21:46:04 +00003038SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003039 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003040 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003041 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003042 assert(Op.getNumOperands() == 3 &&
3043 VT == Op.getOperand(1).getValueType() &&
3044 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003045
Dan Gohman9ed06db2008-03-07 20:36:53 +00003046 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003047 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue Lo = Op.getOperand(0);
3049 SDValue Hi = Op.getOperand(1);
3050 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003051 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003052
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003053 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003054 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003055 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3056 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3057 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3058 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003059 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003060 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3061 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3062 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003063 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003064 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003065}
3066
Dan Gohman475871a2008-07-27 21:46:04 +00003067SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenf5d97892009-02-04 01:48:28 +00003068 DebugLoc dl = Op.getNode()->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003069 MVT VT = Op.getValueType();
3070 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003071 assert(Op.getNumOperands() == 3 &&
3072 VT == Op.getOperand(1).getValueType() &&
3073 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003074
Dan Gohman9ed06db2008-03-07 20:36:53 +00003075 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003076 SDValue Lo = Op.getOperand(0);
3077 SDValue Hi = Op.getOperand(1);
3078 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003079 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003080
Dale Johannesenf5d97892009-02-04 01:48:28 +00003081 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003082 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003083 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3084 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3085 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3086 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003087 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003088 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3089 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3090 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003091 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003093 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003094}
3095
3096//===----------------------------------------------------------------------===//
3097// Vector related lowering.
3098//
3099
Chris Lattnerac225ca2006-04-12 19:07:14 +00003100// If this is a vector of constants or undefs, get the bits. A bit in
3101// UndefBits is set if the corresponding element of the vector is an
3102// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3103// zero. Return true if this is not an array of constants, false if it is.
3104//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003105static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3106 uint64_t UndefBits[2]) {
3107 // Start with zero'd results.
3108 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3109
Duncan Sands83ec4b62008-06-06 12:08:01 +00003110 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003111 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003112 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003113
3114 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003115 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003116
3117 uint64_t EltBits = 0;
3118 if (OpVal.getOpcode() == ISD::UNDEF) {
3119 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3120 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3121 continue;
3122 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003123 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003124 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3125 assert(CN->getValueType(0) == MVT::f32 &&
3126 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003127 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003128 } else {
3129 // Nonconstant element.
3130 return true;
3131 }
3132
3133 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3134 }
3135
3136 //printf("%llx %llx %llx %llx\n",
3137 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3138 return false;
3139}
Chris Lattneref819f82006-03-20 06:33:01 +00003140
Chris Lattnerb17f1672006-04-16 01:01:29 +00003141// If this is a splat (repetition) of a value across the whole vector, return
3142// the smallest size that splats it. For example, "0x01010101010101..." is a
3143// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3144// SplatSize = 1 byte.
3145static bool isConstantSplat(const uint64_t Bits128[2],
3146 const uint64_t Undef128[2],
3147 unsigned &SplatBits, unsigned &SplatUndef,
3148 unsigned &SplatSize) {
3149
3150 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3151 // the same as the lower 64-bits, ignoring undefs.
3152 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3153 return false; // Can't be a splat if two pieces don't match.
3154
3155 uint64_t Bits64 = Bits128[0] | Bits128[1];
3156 uint64_t Undef64 = Undef128[0] & Undef128[1];
3157
3158 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3159 // undefs.
3160 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3161 return false; // Can't be a splat if two pieces don't match.
3162
3163 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3164 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3165
3166 // If the top 16-bits are different than the lower 16-bits, ignoring
3167 // undefs, we have an i32 splat.
3168 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3169 SplatBits = Bits32;
3170 SplatUndef = Undef32;
3171 SplatSize = 4;
3172 return true;
3173 }
3174
3175 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3176 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3177
3178 // If the top 8-bits are different than the lower 8-bits, ignoring
3179 // undefs, we have an i16 splat.
3180 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3181 SplatBits = Bits16;
3182 SplatUndef = Undef16;
3183 SplatSize = 2;
3184 return true;
3185 }
3186
3187 // Otherwise, we have an 8-bit splat.
3188 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3189 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3190 SplatSize = 1;
3191 return true;
3192}
3193
Chris Lattner4a998b92006-04-17 06:00:21 +00003194/// BuildSplatI - Build a canonical splati of Val with an element size of
3195/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003196static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003197 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003198 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003199
Duncan Sands83ec4b62008-06-06 12:08:01 +00003200 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003201 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3202 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003203
Duncan Sands83ec4b62008-06-06 12:08:01 +00003204 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003205
3206 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3207 if (Val == -1)
3208 SplatSize = 1;
3209
Duncan Sands83ec4b62008-06-06 12:08:01 +00003210 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003211
3212 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003213 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3214 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003215 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dale Johannesened2eee62009-02-06 01:31:28 +00003216 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003217 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003218 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003219}
3220
Chris Lattnere7c768e2006-04-18 03:24:30 +00003221/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003222/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003223static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003224 SelectionDAG &DAG, DebugLoc dl,
3225 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003226 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003227 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003228 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3229}
3230
Chris Lattnere7c768e2006-04-18 03:24:30 +00003231/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3232/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003233static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003234 SDValue Op2, SelectionDAG &DAG,
3235 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003236 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003237 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003238 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3239}
3240
3241
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003242/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3243/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003244static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003245 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003246 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003247 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3248 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003249
Dan Gohman475871a2008-07-27 21:46:04 +00003250 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003251 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003252 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dale Johannesened2eee62009-02-06 01:31:28 +00003253 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, LHS, RHS,
3254 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops,16));
3255 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003256}
3257
Chris Lattnerf1b47082006-04-14 05:19:18 +00003258// If this is a case we can't handle, return null and let the default
3259// expansion code take care of it. If we CAN select this case, and if it
3260// selects to a single instruction, return Op. Otherwise, if we can codegen
3261// this case more efficiently than a constant pool load, lower it to the
3262// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003263SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003264 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003265 // If this is a vector of constants or undefs, get the bits. A bit in
3266 // UndefBits is set if the corresponding element of the vector is an
3267 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3268 // zero.
3269 uint64_t VectorBits[2];
3270 uint64_t UndefBits[2];
Dale Johannesened2eee62009-02-06 01:31:28 +00003271 DebugLoc dl = Op.getDebugLoc();
Gabor Greifba36cb52008-08-28 21:40:38 +00003272 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003273 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003274
Chris Lattnerb17f1672006-04-16 01:01:29 +00003275 // If this is a splat (repetition) of a value across the whole vector, return
3276 // the smallest size that splats it. For example, "0x01010101010101..." is a
3277 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3278 // SplatSize = 1 byte.
3279 unsigned SplatBits, SplatUndef, SplatSize;
3280 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3281 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3282
3283 // First, handle single instruction cases.
3284
3285 // All zeros?
3286 if (SplatBits == 0) {
3287 // Canonicalize all zero vectors to be v4i32.
3288 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue Z = DAG.getConstant(0, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00003290 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3291 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003292 }
3293 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003294 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003295
3296 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3297 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003298 if (SextVal >= -16 && SextVal <= 15)
Dale Johannesened2eee62009-02-06 01:31:28 +00003299 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003300
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003301
3302 // Two instruction sequences.
3303
Chris Lattner4a998b92006-04-17 06:00:21 +00003304 // If this value is in the range [-32,30] and is even, use:
3305 // tmp = VSPLTI[bhw], result = add tmp, tmp
3306 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003307 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3308 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3309 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003310 }
Chris Lattner6876e662006-04-17 06:58:41 +00003311
3312 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3313 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3314 // for fneg/fabs.
3315 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3316 // Make -1 and vspltisw -1:
Dale Johannesened2eee62009-02-06 01:31:28 +00003317 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Chris Lattner6876e662006-04-17 06:58:41 +00003318
3319 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Dale Johannesened2eee62009-02-06 01:31:28 +00003321 OnesV, DAG, dl);
Chris Lattner6876e662006-04-17 06:58:41 +00003322
3323 // xor by OnesV to invert it.
Dale Johannesened2eee62009-02-06 01:31:28 +00003324 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3325 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003326 }
3327
3328 // Check to see if this is a wide variety of vsplti*, binop self cases.
3329 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003330 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003331 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003332 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003333 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003334
Owen Anderson718cb662007-09-07 04:06:50 +00003335 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003336 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3337 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3338 int i = SplatCsts[idx];
3339
3340 // Figure out what shift amount will be used by altivec if shifted by i in
3341 // this splat size.
3342 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3343
3344 // vsplti + shl self.
3345 if (SextVal == (i << (int)TypeShiftAmt)) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003346 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Chris Lattner6876e662006-04-17 06:58:41 +00003347 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3348 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3349 Intrinsic::ppc_altivec_vslw
3350 };
Dale Johannesened2eee62009-02-06 01:31:28 +00003351 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3352 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003353 }
3354
3355 // vsplti + srl self.
3356 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003357 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Chris Lattner6876e662006-04-17 06:58:41 +00003358 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3359 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3360 Intrinsic::ppc_altivec_vsrw
3361 };
Dale Johannesened2eee62009-02-06 01:31:28 +00003362 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3363 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003364 }
3365
3366 // vsplti + sra self.
3367 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003368 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Chris Lattner6876e662006-04-17 06:58:41 +00003369 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3370 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3371 Intrinsic::ppc_altivec_vsraw
3372 };
Dale Johannesened2eee62009-02-06 01:31:28 +00003373 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3374 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003375 }
3376
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003377 // vsplti + rol self.
3378 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3379 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003380 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003381 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3382 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3383 Intrinsic::ppc_altivec_vrlw
3384 };
Dale Johannesened2eee62009-02-06 01:31:28 +00003385 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3386 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003387 }
3388
3389 // t = vsplti c, result = vsldoi t, t, 1
3390 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003391 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3392 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003393 }
3394 // t = vsplti c, result = vsldoi t, t, 2
3395 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003396 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3397 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003398 }
3399 // t = vsplti c, result = vsldoi t, t, 3
3400 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003401 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3402 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003403 }
Chris Lattner6876e662006-04-17 06:58:41 +00003404 }
3405
Chris Lattner6876e662006-04-17 06:58:41 +00003406 // Three instruction sequences.
3407
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003408 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3409 if (SextVal >= 0 && SextVal <= 31) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003410 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3411 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3412 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3413 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003414 }
3415 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3416 if (SextVal >= -31 && SextVal <= 0) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003417 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3418 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3419 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3420 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003421 }
3422 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003423
Dan Gohman475871a2008-07-27 21:46:04 +00003424 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003425}
3426
Chris Lattner59138102006-04-17 05:28:54 +00003427/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3428/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003429static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003430 SDValue RHS, SelectionDAG &DAG,
3431 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003432 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003433 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003434 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3435
3436 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003437 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003438 OP_VMRGHW,
3439 OP_VMRGLW,
3440 OP_VSPLTISW0,
3441 OP_VSPLTISW1,
3442 OP_VSPLTISW2,
3443 OP_VSPLTISW3,
3444 OP_VSLDOI4,
3445 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003446 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003447 };
3448
3449 if (OpNum == OP_COPY) {
3450 if (LHSID == (1*9+2)*9+3) return LHS;
3451 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3452 return RHS;
3453 }
3454
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003456 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3457 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003458
Chris Lattner59138102006-04-17 05:28:54 +00003459 unsigned ShufIdxs[16];
3460 switch (OpNum) {
3461 default: assert(0 && "Unknown i32 permute!");
3462 case OP_VMRGHW:
3463 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3464 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3465 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3466 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3467 break;
3468 case OP_VMRGLW:
3469 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3470 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3471 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3472 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3473 break;
3474 case OP_VSPLTISW0:
3475 for (unsigned i = 0; i != 16; ++i)
3476 ShufIdxs[i] = (i&3)+0;
3477 break;
3478 case OP_VSPLTISW1:
3479 for (unsigned i = 0; i != 16; ++i)
3480 ShufIdxs[i] = (i&3)+4;
3481 break;
3482 case OP_VSPLTISW2:
3483 for (unsigned i = 0; i != 16; ++i)
3484 ShufIdxs[i] = (i&3)+8;
3485 break;
3486 case OP_VSPLTISW3:
3487 for (unsigned i = 0; i != 16; ++i)
3488 ShufIdxs[i] = (i&3)+12;
3489 break;
3490 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003491 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003492 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003493 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003494 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003495 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003496 }
Dan Gohman475871a2008-07-27 21:46:04 +00003497 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003498 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003499 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003500
Dale Johannesened2eee62009-02-06 01:31:28 +00003501 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, OpLHS.getValueType(),
3502 OpLHS, OpRHS,
3503 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003504}
3505
Chris Lattnerf1b47082006-04-14 05:19:18 +00003506/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3507/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3508/// return the code it can be lowered into. Worst case, it can always be
3509/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003510SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003511 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003512 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003513 SDValue V1 = Op.getOperand(0);
3514 SDValue V2 = Op.getOperand(1);
3515 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003516
3517 // Cases that are handled by instructions that take permute immediates
3518 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3519 // selected by the instruction selector.
3520 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003521 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3522 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3523 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3524 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3525 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3526 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3527 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3528 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3529 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3530 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3531 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3532 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003533 return Op;
3534 }
3535 }
3536
3537 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3538 // and produce a fixed permutation. If any of these match, do not lower to
3539 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003540 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3541 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3542 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3543 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3544 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3545 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3546 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3547 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3548 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003549 return Op;
3550
Chris Lattner59138102006-04-17 05:28:54 +00003551 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3552 // perfect shuffle table to emit an optimal matching sequence.
3553 unsigned PFIndexes[4];
3554 bool isFourElementShuffle = true;
3555 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3556 unsigned EltNo = 8; // Start out undef.
3557 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3558 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3559 continue; // Undef, ignore it.
3560
3561 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003562 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003563 if ((ByteSource & 3) != j) {
3564 isFourElementShuffle = false;
3565 break;
3566 }
3567
3568 if (EltNo == 8) {
3569 EltNo = ByteSource/4;
3570 } else if (EltNo != ByteSource/4) {
3571 isFourElementShuffle = false;
3572 break;
3573 }
3574 }
3575 PFIndexes[i] = EltNo;
3576 }
3577
3578 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3579 // perfect shuffle vector to determine if it is cost effective to do this as
3580 // discrete instructions, or whether we should use a vperm.
3581 if (isFourElementShuffle) {
3582 // Compute the index in the perfect shuffle table.
3583 unsigned PFTableIndex =
3584 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3585
3586 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3587 unsigned Cost = (PFEntry >> 30);
3588
3589 // Determining when to avoid vperm is tricky. Many things affect the cost
3590 // of vperm, particularly how many times the perm mask needs to be computed.
3591 // For example, if the perm mask can be hoisted out of a loop or is already
3592 // used (perhaps because there are multiple permutes with the same shuffle
3593 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3594 // the loop requires an extra register.
3595 //
3596 // As a compromise, we only emit discrete instructions if the shuffle can be
3597 // generated in 3 or fewer operations. When we have loop information
3598 // available, if this block is within a loop, we should avoid using vperm
3599 // for 3-operation perms and use a constant pool load instead.
3600 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003601 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003602 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003603
3604 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3605 // vector that will get spilled to the constant pool.
3606 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3607
3608 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3609 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003610 MVT EltVT = V1.getValueType().getVectorElementType();
3611 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003612
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003614 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003615 unsigned SrcElt;
3616 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3617 SrcElt = 0;
3618 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003619 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003620
3621 for (unsigned j = 0; j != BytesPerElement; ++j)
3622 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3623 MVT::i8));
3624 }
3625
Dale Johannesened2eee62009-02-06 01:31:28 +00003626 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003627 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003628 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003629}
3630
Chris Lattner90564f22006-04-18 17:59:36 +00003631/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3632/// altivec comparison. If it is, return true and fill in Opc/isDot with
3633/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003634static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003635 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003636 unsigned IntrinsicID =
3637 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003638 CompareOpc = -1;
3639 isDot = false;
3640 switch (IntrinsicID) {
3641 default: return false;
3642 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003643 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3644 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3645 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3646 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3647 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3648 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3649 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3650 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3651 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3652 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3653 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3654 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3655 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3656
3657 // Normal Comparisons.
3658 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3659 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3660 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3661 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3662 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3663 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3664 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3665 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3666 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3667 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3668 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3669 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3670 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3671 }
Chris Lattner90564f22006-04-18 17:59:36 +00003672 return true;
3673}
3674
3675/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3676/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003677SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003678 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003679 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3680 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003681 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003682 int CompareOpc;
3683 bool isDot;
3684 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003685 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003686
Chris Lattner90564f22006-04-18 17:59:36 +00003687 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003689 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003690 Op.getOperand(1), Op.getOperand(2),
3691 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003692 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 }
3694
3695 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003697 Op.getOperand(2), // LHS
3698 Op.getOperand(3), // RHS
3699 DAG.getConstant(CompareOpc, MVT::i32)
3700 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003702 VTs.push_back(Op.getOperand(2).getValueType());
3703 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003704 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003705
3706 // Now that we have the comparison, emit a copy from the CR to a GPR.
3707 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003708 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 DAG.getRegister(PPC::CR6, MVT::i32),
3710 CompNode.getValue(1));
3711
3712 // Unpack the result based on how the target uses it.
3713 unsigned BitNo; // Bit # of CR6.
3714 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003715 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 default: // Can't happen, don't crash on invalid number though.
3717 case 0: // Return the value of the EQ bit of CR6.
3718 BitNo = 0; InvertBit = false;
3719 break;
3720 case 1: // Return the inverted value of the EQ bit of CR6.
3721 BitNo = 0; InvertBit = true;
3722 break;
3723 case 2: // Return the value of the LT bit of CR6.
3724 BitNo = 2; InvertBit = false;
3725 break;
3726 case 3: // Return the inverted value of the LT bit of CR6.
3727 BitNo = 2; InvertBit = true;
3728 break;
3729 }
3730
3731 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003732 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003733 DAG.getConstant(8-(3-BitNo), MVT::i32));
3734 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003735 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003736 DAG.getConstant(1, MVT::i32));
3737
3738 // If we are supposed to, toggle the bit.
3739 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003740 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003741 DAG.getConstant(1, MVT::i32));
3742 return Flags;
3743}
3744
Dan Gohman475871a2008-07-27 21:46:04 +00003745SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003746 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003747 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003748 // Create a stack slot that is 16-byte aligned.
3749 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3750 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003751 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003752 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003753
3754 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003755 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003756 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003757 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003758 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003759}
3760
Dan Gohman475871a2008-07-27 21:46:04 +00003761SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003762 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003763 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003765
Dale Johannesened2eee62009-02-06 01:31:28 +00003766 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3767 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003768
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003770 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003771
3772 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003773 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3774 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3775 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003776
3777 // Low parts multiplied together, generating 32-bit results (we ignore the
3778 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003779 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003780 LHS, RHS, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003781
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003783 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003784 // Shift the high parts up 16 bits.
Dale Johannesened2eee62009-02-06 01:31:28 +00003785 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
3786 Neg16, DAG, dl);
3787 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003788 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003789 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003790
Dale Johannesened2eee62009-02-06 01:31:28 +00003791 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003792
Chris Lattnercea2aa72006-04-18 04:28:57 +00003793 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003794 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003795 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003796 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003797
3798 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003800 LHS, RHS, DAG, dl, MVT::v8i16);
3801 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Chris Lattner19a81522006-04-18 03:57:35 +00003802
3803 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003804 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003805 LHS, RHS, DAG, dl, MVT::v8i16);
3806 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Chris Lattner19a81522006-04-18 03:57:35 +00003807
3808 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003809 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003810 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003811 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3812 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003813 }
Dale Johannesened2eee62009-02-06 01:31:28 +00003814 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, EvenParts, OddParts,
3815 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003816 } else {
3817 assert(0 && "Unknown mul to lower!");
3818 abort();
3819 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003820}
3821
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003822/// LowerOperation - Provide custom lowering hooks for some operations.
3823///
Dan Gohman475871a2008-07-27 21:46:04 +00003824SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003825 switch (Op.getOpcode()) {
3826 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003827 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3828 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003829 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003830 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003831 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003832 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003833 case ISD::VASTART:
3834 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3835 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3836
3837 case ISD::VAARG:
3838 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3839 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3840
Chris Lattneref957102006-06-21 00:34:03 +00003841 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003842 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3843 VarArgsStackOffset, VarArgsNumGPR,
3844 VarArgsNumFPR, PPCSubTarget);
3845
Dan Gohman7925ed02008-03-19 21:39:28 +00003846 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3847 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003848 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003849 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003850 case ISD::DYNAMIC_STACKALLOC:
3851 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003852
Chris Lattner1a635d62006-04-14 06:01:58 +00003853 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen3484c092009-02-05 22:07:54 +00003854 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3855 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003856 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003857 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003858
Chris Lattner1a635d62006-04-14 06:01:58 +00003859 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003860 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3861 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3862 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003863
Chris Lattner1a635d62006-04-14 06:01:58 +00003864 // Vector-related lowering.
3865 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3866 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3867 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3868 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003869 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003870
Chris Lattner3fc027d2007-12-08 06:59:59 +00003871 // Frame & Return address.
3872 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003873 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003874 }
Dan Gohman475871a2008-07-27 21:46:04 +00003875 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003876}
3877
Duncan Sands1607f052008-12-01 11:39:25 +00003878void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3879 SmallVectorImpl<SDValue>&Results,
3880 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003881 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003882 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003883 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003884 assert(false && "Do not know how to custom type legalize this operation!");
3885 return;
3886 case ISD::FP_ROUND_INREG: {
3887 assert(N->getValueType(0) == MVT::ppcf128);
3888 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Dale Johannesen3484c092009-02-05 22:07:54 +00003889 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3890 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003891 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003892 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3893 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003894 DAG.getIntPtrConstant(1));
3895
3896 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3897 // of the long double, and puts FPSCR back the way it was. We do not
3898 // actually model FPSCR.
3899 std::vector<MVT> NodeTys;
3900 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3901
3902 NodeTys.push_back(MVT::f64); // Return register
3903 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003904 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003905 MFFSreg = Result.getValue(0);
3906 InFlag = Result.getValue(1);
3907
3908 NodeTys.clear();
3909 NodeTys.push_back(MVT::Flag); // Returns a flag
3910 Ops[0] = DAG.getConstant(31, MVT::i32);
3911 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003912 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003913 InFlag = Result.getValue(0);
3914
3915 NodeTys.clear();
3916 NodeTys.push_back(MVT::Flag); // Returns a flag
3917 Ops[0] = DAG.getConstant(30, MVT::i32);
3918 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003919 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003920 InFlag = Result.getValue(0);
3921
3922 NodeTys.clear();
3923 NodeTys.push_back(MVT::f64); // result of add
3924 NodeTys.push_back(MVT::Flag); // Returns a flag
3925 Ops[0] = Lo;
3926 Ops[1] = Hi;
3927 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003928 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003929 FPreg = Result.getValue(0);
3930 InFlag = Result.getValue(1);
3931
3932 NodeTys.clear();
3933 NodeTys.push_back(MVT::f64);
3934 Ops[0] = DAG.getConstant(1, MVT::i32);
3935 Ops[1] = MFFSreg;
3936 Ops[2] = FPreg;
3937 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003938 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003939 FPreg = Result.getValue(0);
3940
3941 // We know the low half is about to be thrown away, so just use something
3942 // convenient.
Dale Johannesen3484c092009-02-05 22:07:54 +00003943 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
3944 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003945 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003946 }
Duncan Sands1607f052008-12-01 11:39:25 +00003947 case ISD::FP_TO_SINT:
Dale Johannesen3484c092009-02-05 22:07:54 +00003948 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003949 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003950 }
3951}
3952
3953
Chris Lattner1a635d62006-04-14 06:01:58 +00003954//===----------------------------------------------------------------------===//
3955// Other Lowering Code
3956//===----------------------------------------------------------------------===//
3957
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003958MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003959PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3960 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003961 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003962 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3963
3964 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3965 MachineFunction *F = BB->getParent();
3966 MachineFunction::iterator It = BB;
3967 ++It;
3968
3969 unsigned dest = MI->getOperand(0).getReg();
3970 unsigned ptrA = MI->getOperand(1).getReg();
3971 unsigned ptrB = MI->getOperand(2).getReg();
3972 unsigned incr = MI->getOperand(3).getReg();
3973
3974 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3975 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3976 F->insert(It, loopMBB);
3977 F->insert(It, exitMBB);
3978 exitMBB->transferSuccessors(BB);
3979
3980 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003981 unsigned TmpReg = (!BinOpcode) ? incr :
3982 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003983 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3984 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003985
3986 // thisMBB:
3987 // ...
3988 // fallthrough --> loopMBB
3989 BB->addSuccessor(loopMBB);
3990
3991 // loopMBB:
3992 // l[wd]arx dest, ptr
3993 // add r0, dest, incr
3994 // st[wd]cx. r0, ptr
3995 // bne- loopMBB
3996 // fallthrough --> exitMBB
3997 BB = loopMBB;
3998 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3999 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004000 if (BinOpcode)
4001 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004002 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4003 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
4004 BuildMI(BB, TII->get(PPC::BCC))
4005 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4006 BB->addSuccessor(loopMBB);
4007 BB->addSuccessor(exitMBB);
4008
4009 // exitMBB:
4010 // ...
4011 BB = exitMBB;
4012 return BB;
4013}
4014
4015MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00004016PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
4017 MachineBasicBlock *BB,
4018 bool is8bit, // operation
4019 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004020 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4022 // In 64 bit mode we have to use 64 bits for addresses, even though the
4023 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4024 // registers without caring whether they're 32 or 64, but here we're
4025 // doing actual arithmetic on the addresses.
4026 bool is64bit = PPCSubTarget.isPPC64();
4027
4028 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4029 MachineFunction *F = BB->getParent();
4030 MachineFunction::iterator It = BB;
4031 ++It;
4032
4033 unsigned dest = MI->getOperand(0).getReg();
4034 unsigned ptrA = MI->getOperand(1).getReg();
4035 unsigned ptrB = MI->getOperand(2).getReg();
4036 unsigned incr = MI->getOperand(3).getReg();
4037
4038 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4039 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4040 F->insert(It, loopMBB);
4041 F->insert(It, exitMBB);
4042 exitMBB->transferSuccessors(BB);
4043
4044 MachineRegisterInfo &RegInfo = F->getRegInfo();
4045 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004046 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4047 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004048 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4049 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4050 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4051 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4052 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4053 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4054 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4055 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4056 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4057 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004058 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004059 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004060 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004061
4062 // thisMBB:
4063 // ...
4064 // fallthrough --> loopMBB
4065 BB->addSuccessor(loopMBB);
4066
4067 // The 4-byte load must be aligned, while a char or short may be
4068 // anywhere in the word. Hence all this nasty bookkeeping code.
4069 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4070 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004071 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004072 // rlwinm ptr, ptr1, 0, 0, 29
4073 // slw incr2, incr, shift
4074 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4075 // slw mask, mask2, shift
4076 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004077 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004078 // add tmp, tmpDest, incr2
4079 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004080 // and tmp3, tmp, mask
4081 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004082 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004083 // bne- loopMBB
4084 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004085 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004086
4087 if (ptrA!=PPC::R0) {
4088 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4089 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4090 .addReg(ptrA).addReg(ptrB);
4091 } else {
4092 Ptr1Reg = ptrB;
4093 }
4094 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4095 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004096 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004097 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4098 if (is64bit)
4099 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4100 .addReg(Ptr1Reg).addImm(0).addImm(61);
4101 else
4102 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4103 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4104 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4105 .addReg(incr).addReg(ShiftReg);
4106 if (is8bit)
4107 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4108 else {
4109 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4110 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4111 }
4112 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4113 .addReg(Mask2Reg).addReg(ShiftReg);
4114
4115 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004116 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004117 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004118 if (BinOpcode)
4119 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4120 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004121 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004122 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004123 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4124 .addReg(TmpReg).addReg(MaskReg);
4125 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4126 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4127 BuildMI(BB, TII->get(PPC::STWCX))
4128 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4129 BuildMI(BB, TII->get(PPC::BCC))
4130 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4131 BB->addSuccessor(loopMBB);
4132 BB->addSuccessor(exitMBB);
4133
4134 // exitMBB:
4135 // ...
4136 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004137 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004138 return BB;
4139}
4140
4141MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004142PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4143 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004144 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004145
4146 // To "insert" these instructions we actually have to insert their
4147 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004148 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004149 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004150 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004151
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004152 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004153
4154 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4155 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4156 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4157 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4158 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4159
4160 // The incoming instruction knows the destination vreg to set, the
4161 // condition code register to branch on, the true/false values to
4162 // select between, and a branch opcode to use.
4163
4164 // thisMBB:
4165 // ...
4166 // TrueVal = ...
4167 // cmpTY ccX, r1, r2
4168 // bCC copy1MBB
4169 // fallthrough --> copy0MBB
4170 MachineBasicBlock *thisMBB = BB;
4171 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4172 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4173 unsigned SelectPred = MI->getOperand(4).getImm();
4174 BuildMI(BB, TII->get(PPC::BCC))
4175 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4176 F->insert(It, copy0MBB);
4177 F->insert(It, sinkMBB);
4178 // Update machine-CFG edges by transferring all successors of the current
4179 // block to the new block which will contain the Phi node for the select.
4180 sinkMBB->transferSuccessors(BB);
4181 // Next, add the true and fallthrough blocks as its successors.
4182 BB->addSuccessor(copy0MBB);
4183 BB->addSuccessor(sinkMBB);
4184
4185 // copy0MBB:
4186 // %FalseValue = ...
4187 // # fallthrough to sinkMBB
4188 BB = copy0MBB;
4189
4190 // Update machine-CFG edges
4191 BB->addSuccessor(sinkMBB);
4192
4193 // sinkMBB:
4194 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4195 // ...
4196 BB = sinkMBB;
4197 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4198 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4199 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4200 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004201 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4202 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4203 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4204 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004205 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4206 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4208 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004209
4210 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4211 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4212 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4213 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004214 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4215 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4216 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4217 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004218
4219 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4220 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4221 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4222 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004223 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4224 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4226 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004227
4228 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4229 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4231 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4233 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4235 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004236
4237 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004238 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004240 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004242 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004244 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004245
4246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4247 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4249 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4251 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4253 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004254
Dale Johannesen0e55f062008-08-29 18:29:46 +00004255 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4256 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4257 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4258 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4259 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4260 BB = EmitAtomicBinary(MI, BB, false, 0);
4261 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4262 BB = EmitAtomicBinary(MI, BB, true, 0);
4263
Evan Cheng53301922008-07-12 02:23:19 +00004264 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4265 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4266 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4267
4268 unsigned dest = MI->getOperand(0).getReg();
4269 unsigned ptrA = MI->getOperand(1).getReg();
4270 unsigned ptrB = MI->getOperand(2).getReg();
4271 unsigned oldval = MI->getOperand(3).getReg();
4272 unsigned newval = MI->getOperand(4).getReg();
4273
Dale Johannesen65e39732008-08-25 18:53:26 +00004274 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4275 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4276 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004277 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004278 F->insert(It, loop1MBB);
4279 F->insert(It, loop2MBB);
4280 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004281 F->insert(It, exitMBB);
4282 exitMBB->transferSuccessors(BB);
4283
4284 // thisMBB:
4285 // ...
4286 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004287 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004288
Dale Johannesen65e39732008-08-25 18:53:26 +00004289 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004290 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004291 // cmp[wd] dest, oldval
4292 // bne- midMBB
4293 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004294 // st[wd]cx. newval, ptr
4295 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004296 // b exitBB
4297 // midMBB:
4298 // st[wd]cx. dest, ptr
4299 // exitBB:
4300 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004301 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4302 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004303 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004304 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004305 BuildMI(BB, TII->get(PPC::BCC))
4306 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4307 BB->addSuccessor(loop2MBB);
4308 BB->addSuccessor(midMBB);
4309
4310 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004311 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4312 .addReg(newval).addReg(ptrA).addReg(ptrB);
4313 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004314 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4315 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4316 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004317 BB->addSuccessor(exitMBB);
4318
Dale Johannesen65e39732008-08-25 18:53:26 +00004319 BB = midMBB;
4320 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4321 .addReg(dest).addReg(ptrA).addReg(ptrB);
4322 BB->addSuccessor(exitMBB);
4323
Evan Cheng53301922008-07-12 02:23:19 +00004324 // exitMBB:
4325 // ...
4326 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004327 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4328 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4329 // We must use 64-bit registers for addresses when targeting 64-bit,
4330 // since we're actually doing arithmetic on them. Other registers
4331 // can be 32-bit.
4332 bool is64bit = PPCSubTarget.isPPC64();
4333 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4334
4335 unsigned dest = MI->getOperand(0).getReg();
4336 unsigned ptrA = MI->getOperand(1).getReg();
4337 unsigned ptrB = MI->getOperand(2).getReg();
4338 unsigned oldval = MI->getOperand(3).getReg();
4339 unsigned newval = MI->getOperand(4).getReg();
4340
4341 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4342 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4343 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4344 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4345 F->insert(It, loop1MBB);
4346 F->insert(It, loop2MBB);
4347 F->insert(It, midMBB);
4348 F->insert(It, exitMBB);
4349 exitMBB->transferSuccessors(BB);
4350
4351 MachineRegisterInfo &RegInfo = F->getRegInfo();
4352 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004353 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4354 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004355 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4356 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4357 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4358 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4359 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4360 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4361 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4362 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4363 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4364 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4365 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4366 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4367 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4368 unsigned Ptr1Reg;
4369 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4370 // thisMBB:
4371 // ...
4372 // fallthrough --> loopMBB
4373 BB->addSuccessor(loop1MBB);
4374
4375 // The 4-byte load must be aligned, while a char or short may be
4376 // anywhere in the word. Hence all this nasty bookkeeping code.
4377 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4378 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004379 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004380 // rlwinm ptr, ptr1, 0, 0, 29
4381 // slw newval2, newval, shift
4382 // slw oldval2, oldval,shift
4383 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4384 // slw mask, mask2, shift
4385 // and newval3, newval2, mask
4386 // and oldval3, oldval2, mask
4387 // loop1MBB:
4388 // lwarx tmpDest, ptr
4389 // and tmp, tmpDest, mask
4390 // cmpw tmp, oldval3
4391 // bne- midMBB
4392 // loop2MBB:
4393 // andc tmp2, tmpDest, mask
4394 // or tmp4, tmp2, newval3
4395 // stwcx. tmp4, ptr
4396 // bne- loop1MBB
4397 // b exitBB
4398 // midMBB:
4399 // stwcx. tmpDest, ptr
4400 // exitBB:
4401 // srw dest, tmpDest, shift
4402 if (ptrA!=PPC::R0) {
4403 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4404 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4405 .addReg(ptrA).addReg(ptrB);
4406 } else {
4407 Ptr1Reg = ptrB;
4408 }
4409 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4410 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004411 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004412 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4413 if (is64bit)
4414 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4415 .addReg(Ptr1Reg).addImm(0).addImm(61);
4416 else
4417 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4418 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4419 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4420 .addReg(newval).addReg(ShiftReg);
4421 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4422 .addReg(oldval).addReg(ShiftReg);
4423 if (is8bit)
4424 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4425 else {
4426 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4427 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4428 }
4429 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4430 .addReg(Mask2Reg).addReg(ShiftReg);
4431 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4432 .addReg(NewVal2Reg).addReg(MaskReg);
4433 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4434 .addReg(OldVal2Reg).addReg(MaskReg);
4435
4436 BB = loop1MBB;
4437 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4438 .addReg(PPC::R0).addReg(PtrReg);
4439 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4440 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4441 .addReg(TmpReg).addReg(OldVal3Reg);
4442 BuildMI(BB, TII->get(PPC::BCC))
4443 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4444 BB->addSuccessor(loop2MBB);
4445 BB->addSuccessor(midMBB);
4446
4447 BB = loop2MBB;
4448 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4449 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4450 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4451 .addReg(PPC::R0).addReg(PtrReg);
4452 BuildMI(BB, TII->get(PPC::BCC))
4453 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4454 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4455 BB->addSuccessor(loop1MBB);
4456 BB->addSuccessor(exitMBB);
4457
4458 BB = midMBB;
4459 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4460 .addReg(PPC::R0).addReg(PtrReg);
4461 BB->addSuccessor(exitMBB);
4462
4463 // exitMBB:
4464 // ...
4465 BB = exitMBB;
4466 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4467 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004468 assert(0 && "Unexpected instr type to insert");
4469 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004470
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004471 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004472 return BB;
4473}
4474
Chris Lattner1a635d62006-04-14 06:01:58 +00004475//===----------------------------------------------------------------------===//
4476// Target Optimization Hooks
4477//===----------------------------------------------------------------------===//
4478
Duncan Sands25cf2272008-11-24 14:53:14 +00004479SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4480 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004481 TargetMachine &TM = getTargetMachine();
4482 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004483 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004484 switch (N->getOpcode()) {
4485 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004486 case PPCISD::SHL:
4487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004488 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004489 return N->getOperand(0);
4490 }
4491 break;
4492 case PPCISD::SRL:
4493 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004494 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004495 return N->getOperand(0);
4496 }
4497 break;
4498 case PPCISD::SRA:
4499 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004500 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004501 C->isAllOnesValue()) // -1 >>s V -> -1.
4502 return N->getOperand(0);
4503 }
4504 break;
4505
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004506 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004507 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004508 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4509 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4510 // We allow the src/dst to be either f32/f64, but the intermediate
4511 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004512 if (N->getOperand(0).getValueType() == MVT::i64 &&
4513 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004514 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004515 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004516 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004517 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004518 }
4519
Dale Johannesen3484c092009-02-05 22:07:54 +00004520 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004521 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004522 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004524 if (N->getValueType(0) == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004525 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004526 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004527 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004528 }
4529 return Val;
4530 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4531 // If the intermediate type is i32, we can avoid the load/store here
4532 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004533 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004534 }
4535 }
4536 break;
Chris Lattner51269842006-03-01 05:50:56 +00004537 case ISD::STORE:
4538 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4539 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004540 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004541 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004542 N->getOperand(1).getValueType() == MVT::i32 &&
4543 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004545 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004546 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004547 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004548 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004549 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004550 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004551
Dale Johannesen3484c092009-02-05 22:07:54 +00004552 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004553 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004554 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004555 return Val;
4556 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004557
4558 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4559 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004560 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004561 (N->getOperand(1).getValueType() == MVT::i32 ||
4562 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004564 // Do an any-extend to 32-bits if this is a half-word input.
4565 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004566 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004567
Dale Johannesen3484c092009-02-05 22:07:54 +00004568 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4569 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004570 DAG.getValueType(N->getOperand(1).getValueType()));
4571 }
4572 break;
4573 case ISD::BSWAP:
4574 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004575 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004576 N->getOperand(0).hasOneUse() &&
4577 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004579 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004580 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004581 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004582 VTs.push_back(MVT::i32);
4583 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004584 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4585 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004586 LD->getChain(), // Chain
4587 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004588 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004589 DAG.getValueType(N->getValueType(0)) // VT
4590 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004591 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004592
4593 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004594 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004595 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004596 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Chris Lattnerd9989382006-07-10 20:56:58 +00004597
4598 // First, combine the bswap away. This makes the value produced by the
4599 // load dead.
4600 DCI.CombineTo(N, ResVal);
4601
4602 // Next, combine the load away, we give it a bogus result value but a real
4603 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004604 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004605
4606 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004607 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004608 }
4609
Chris Lattner51269842006-03-01 05:50:56 +00004610 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004611 case PPCISD::VCMP: {
4612 // If a VCMPo node already exists with exactly the same operands as this
4613 // node, use its result instead of this node (VCMPo computes both a CR6 and
4614 // a normal output).
4615 //
4616 if (!N->getOperand(0).hasOneUse() &&
4617 !N->getOperand(1).hasOneUse() &&
4618 !N->getOperand(2).hasOneUse()) {
4619
4620 // Scan all of the users of the LHS, looking for VCMPo's that match.
4621 SDNode *VCMPoNode = 0;
4622
Gabor Greifba36cb52008-08-28 21:40:38 +00004623 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004624 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4625 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004626 if (UI->getOpcode() == PPCISD::VCMPo &&
4627 UI->getOperand(1) == N->getOperand(1) &&
4628 UI->getOperand(2) == N->getOperand(2) &&
4629 UI->getOperand(0) == N->getOperand(0)) {
4630 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004631 break;
4632 }
4633
Chris Lattner00901202006-04-18 18:28:22 +00004634 // If there is no VCMPo node, or if the flag value has a single use, don't
4635 // transform this.
4636 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4637 break;
4638
4639 // Look at the (necessarily single) use of the flag value. If it has a
4640 // chain, this transformation is more complex. Note that multiple things
4641 // could use the value result, which we should ignore.
4642 SDNode *FlagUser = 0;
4643 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4644 FlagUser == 0; ++UI) {
4645 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004646 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004647 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004648 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004649 FlagUser = User;
4650 break;
4651 }
4652 }
4653 }
4654
4655 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4656 // give up for right now.
4657 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004658 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004659 }
4660 break;
4661 }
Chris Lattner90564f22006-04-18 17:59:36 +00004662 case ISD::BR_CC: {
4663 // If this is a branch on an altivec predicate comparison, lower this so
4664 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4665 // lowering is done pre-legalize, because the legalizer lowers the predicate
4666 // compare down to code that is difficult to reassemble.
4667 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004668 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004669 int CompareOpc;
4670 bool isDot;
4671
4672 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4673 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4674 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4675 assert(isDot && "Can't compare against a vector result!");
4676
4677 // If this is a comparison against something other than 0/1, then we know
4678 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004679 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004680 if (Val != 0 && Val != 1) {
4681 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4682 return N->getOperand(0);
4683 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004684 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004685 N->getOperand(0), N->getOperand(4));
4686 }
4687
4688 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4689
4690 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004691 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004693 LHS.getOperand(2), // LHS of compare
4694 LHS.getOperand(3), // RHS of compare
4695 DAG.getConstant(CompareOpc, MVT::i32)
4696 };
Chris Lattner90564f22006-04-18 17:59:36 +00004697 VTs.push_back(LHS.getOperand(2).getValueType());
4698 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004699 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004700
4701 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004702 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004703 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004704 default: // Can't happen, don't crash on invalid number though.
4705 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004706 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004707 break;
4708 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004709 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004710 break;
4711 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004712 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004713 break;
4714 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004715 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004716 break;
4717 }
4718
Dale Johannesen3484c092009-02-05 22:07:54 +00004719 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004720 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004721 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004722 N->getOperand(4), CompNode.getValue(1));
4723 }
4724 break;
4725 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004726 }
4727
Dan Gohman475871a2008-07-27 21:46:04 +00004728 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004729}
4730
Chris Lattner1a635d62006-04-14 06:01:58 +00004731//===----------------------------------------------------------------------===//
4732// Inline Assembly Support
4733//===----------------------------------------------------------------------===//
4734
Dan Gohman475871a2008-07-27 21:46:04 +00004735void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004736 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004737 APInt &KnownZero,
4738 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004739 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004740 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004741 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004742 switch (Op.getOpcode()) {
4743 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004744 case PPCISD::LBRX: {
4745 // lhbrx is known to have the top bits cleared out.
4746 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4747 KnownZero = 0xFFFF0000;
4748 break;
4749 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004750 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004751 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004752 default: break;
4753 case Intrinsic::ppc_altivec_vcmpbfp_p:
4754 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4755 case Intrinsic::ppc_altivec_vcmpequb_p:
4756 case Intrinsic::ppc_altivec_vcmpequh_p:
4757 case Intrinsic::ppc_altivec_vcmpequw_p:
4758 case Intrinsic::ppc_altivec_vcmpgefp_p:
4759 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4760 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4761 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4762 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4763 case Intrinsic::ppc_altivec_vcmpgtub_p:
4764 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4765 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4766 KnownZero = ~1U; // All bits but the low one are known to be zero.
4767 break;
4768 }
4769 }
4770 }
4771}
4772
4773
Chris Lattner4234f572007-03-25 02:14:49 +00004774/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004775/// constraint it is for this target.
4776PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004777PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4778 if (Constraint.size() == 1) {
4779 switch (Constraint[0]) {
4780 default: break;
4781 case 'b':
4782 case 'r':
4783 case 'f':
4784 case 'v':
4785 case 'y':
4786 return C_RegisterClass;
4787 }
4788 }
4789 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004790}
4791
Chris Lattner331d1bc2006-11-02 01:44:04 +00004792std::pair<unsigned, const TargetRegisterClass*>
4793PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004795 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004796 // GCC RS6000 Constraint Letters
4797 switch (Constraint[0]) {
4798 case 'b': // R1-R31
4799 case 'r': // R0-R31
4800 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4801 return std::make_pair(0U, PPC::G8RCRegisterClass);
4802 return std::make_pair(0U, PPC::GPRCRegisterClass);
4803 case 'f':
4804 if (VT == MVT::f32)
4805 return std::make_pair(0U, PPC::F4RCRegisterClass);
4806 else if (VT == MVT::f64)
4807 return std::make_pair(0U, PPC::F8RCRegisterClass);
4808 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004809 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004810 return std::make_pair(0U, PPC::VRRCRegisterClass);
4811 case 'y': // crrc
4812 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004813 }
4814 }
4815
Chris Lattner331d1bc2006-11-02 01:44:04 +00004816 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004817}
Chris Lattner763317d2006-02-07 00:47:13 +00004818
Chris Lattner331d1bc2006-11-02 01:44:04 +00004819
Chris Lattner48884cd2007-08-25 00:47:38 +00004820/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004821/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4822/// it means one of the asm constraint of the inline asm instruction being
4823/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004824void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004825 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004826 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004827 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004829 switch (Letter) {
4830 default: break;
4831 case 'I':
4832 case 'J':
4833 case 'K':
4834 case 'L':
4835 case 'M':
4836 case 'N':
4837 case 'O':
4838 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004839 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004840 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004841 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004842 switch (Letter) {
4843 default: assert(0 && "Unknown constraint letter!");
4844 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004845 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004846 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004847 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004848 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4849 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004850 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004851 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004852 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004853 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004854 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004855 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004856 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004857 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004858 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004859 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004860 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004861 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004862 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004863 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004864 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004865 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004866 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004867 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004868 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004869 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004870 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004871 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004872 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004873 }
4874 break;
4875 }
4876 }
4877
Gabor Greifba36cb52008-08-28 21:40:38 +00004878 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004879 Ops.push_back(Result);
4880 return;
4881 }
4882
Chris Lattner763317d2006-02-07 00:47:13 +00004883 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004884 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004885}
Evan Chengc4c62572006-03-13 23:20:37 +00004886
Chris Lattnerc9addb72007-03-30 23:15:24 +00004887// isLegalAddressingMode - Return true if the addressing mode represented
4888// by AM is legal for this target, for a load/store of the specified type.
4889bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4890 const Type *Ty) const {
4891 // FIXME: PPC does not allow r+i addressing modes for vectors!
4892
4893 // PPC allows a sign-extended 16-bit immediate field.
4894 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4895 return false;
4896
4897 // No global is ever allowed as a base.
4898 if (AM.BaseGV)
4899 return false;
4900
4901 // PPC only support r+r,
4902 switch (AM.Scale) {
4903 case 0: // "r+i" or just "i", depending on HasBaseReg.
4904 break;
4905 case 1:
4906 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4907 return false;
4908 // Otherwise we have r+r or r+i.
4909 break;
4910 case 2:
4911 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4912 return false;
4913 // Allow 2*r as r+r.
4914 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004915 default:
4916 // No other scales are supported.
4917 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004918 }
4919
4920 return true;
4921}
4922
Evan Chengc4c62572006-03-13 23:20:37 +00004923/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004924/// as the offset of the target addressing mode for load / store of the
4925/// given type.
4926bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004927 // PPC allows a sign-extended 16-bit immediate field.
4928 return (V > -(1 << 16) && V < (1 << 16)-1);
4929}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004930
4931bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004932 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004933}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004934
Dan Gohman475871a2008-07-27 21:46:04 +00004935SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004936 DebugLoc dl = Op.getNode()->getDebugLoc();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004937 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004938 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004939 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004940
4941 MachineFunction &MF = DAG.getMachineFunction();
4942 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004943
Chris Lattner3fc027d2007-12-08 06:59:59 +00004944 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004946
4947 // Make sure the function really does not optimize away the store of the RA
4948 // to the stack.
4949 FuncInfo->setLRStoreRequired();
Dale Johannesen33c960f2009-02-04 20:06:27 +00004950 return DAG.getLoad(getPointerTy(), dl,
4951 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004952}
4953
Dan Gohman475871a2008-07-27 21:46:04 +00004954SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004955 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004956 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004957 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004958 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004959
Duncan Sands83ec4b62008-06-06 12:08:01 +00004960 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004961 bool isPPC64 = PtrVT == MVT::i64;
4962
4963 MachineFunction &MF = DAG.getMachineFunction();
4964 MachineFrameInfo *MFI = MF.getFrameInfo();
4965 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4966 && MFI->getStackSize();
4967
4968 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004969 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004970 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004971 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004972 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004973 MVT::i32);
4974}
Dan Gohman54aeea32008-10-21 03:41:46 +00004975
4976bool
4977PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4978 // The PowerPC target isn't yet aware of offsets.
4979 return false;
4980}