blob: 073528abe8dc05bbf3ab5db7d310fa22b7d5a2ec [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
Dale Johannesenf630c712010-07-29 20:10:08 +000054// This option should go away when Machine LICM is smart enough to hoist a
55// reg-to-reg VDUP.
56static cl::opt<bool>
57EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
58 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
59 cl::init(false));
60
Jim Grosbache7b52522010-04-14 22:28:31 +000061static cl::opt<bool>
62EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000063 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000064 cl::init(false));
65
Evan Cheng46df4eb2010-06-16 07:35:02 +000066static cl::opt<bool>
67ARMInterworking("arm-interworking", cl::Hidden,
68 cl::desc("Enable / disable ARM interworking (for debugging only)"),
69 cl::init(true));
70
Evan Chengf6799392010-06-26 01:52:05 +000071static cl::opt<bool>
72EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000073 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000074 cl::init(false));
75
Owen Andersone50ed302009-08-10 22:56:29 +000076static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000077 CCValAssign::LocInfo &LocInfo,
78 ISD::ArgFlagsTy &ArgFlags,
79 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000080static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000081 CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags,
83 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000084static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000085 CCValAssign::LocInfo &LocInfo,
86 ISD::ArgFlagsTy &ArgFlags,
87 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000088static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000089 CCValAssign::LocInfo &LocInfo,
90 ISD::ArgFlagsTy &ArgFlags,
91 CCState &State);
92
Owen Andersone50ed302009-08-10 22:56:29 +000093void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
94 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000097 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
98 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099
Owen Anderson70671842009-08-10 20:18:46 +0000100 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000101 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 }
104
Owen Andersone50ed302009-08-10 22:56:29 +0000105 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000110 if (ElemTy != MVT::i32) {
111 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
115 }
Owen Anderson70671842009-08-10 20:18:46 +0000116 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
117 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000118 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000119 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000120 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
121 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000123 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
125 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000130 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000131 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
132 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000133 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000134 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000135 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000136 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000137 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000138 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000139 }
Bob Wilson16330762009-09-16 00:17:28 +0000140
141 // Neon does not support vector divide/remainder operations.
142 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
147 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000148}
149
Owen Andersone50ed302009-08-10 22:56:29 +0000150void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000151 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000153}
154
Owen Andersone50ed302009-08-10 22:56:29 +0000155void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000156 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000158}
159
Chris Lattnerf0144122009-07-28 03:13:23 +0000160static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
161 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000162 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000163
Chris Lattner80ec2792009-08-02 00:34:36 +0000164 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000165}
166
Evan Chenga8e29892007-01-19 07:51:42 +0000167ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000168 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000169 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000170 RegInfo = TM.getRegisterInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Evan Chengb1df8f22007-04-27 08:15:43 +0000172 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Uses VFP for Thumb libfuncs if available.
174 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
175 // Single-precision floating-point arithmetic.
176 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
177 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
178 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
179 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 // Double-precision floating-point arithmetic.
182 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
183 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
184 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
185 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Single-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
189 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
190 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
191 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
192 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
193 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
194 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
195 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Double-precision comparisons.
207 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
208 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
209 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
210 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
211 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
212 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
213 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
214 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Chengb1df8f22007-04-27 08:15:43 +0000216 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 // Floating-point to integer conversions.
226 // i64 conversions are done via library routines even when generating VFP
227 // instructions, so use the same ones.
228 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
230 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
231 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000232
Evan Chengb1df8f22007-04-27 08:15:43 +0000233 // Conversions between floating types.
234 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
235 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
236
237 // Integer to floating-point conversions.
238 // i64 conversions are done via library routines even when generating VFP
239 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000240 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
241 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000242 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
244 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
245 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
246 }
Evan Chenga8e29892007-01-19 07:51:42 +0000247 }
248
Bob Wilson2f954612009-05-22 17:38:41 +0000249 // These libcalls are not available in 32-bit.
250 setLibcallName(RTLIB::SHL_I128, 0);
251 setLibcallName(RTLIB::SRL_I128, 0);
252 setLibcallName(RTLIB::SRA_I128, 0);
253
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000254 // Libcalls should use the AAPCS base standard ABI, even if hard float
255 // is in effect, as per the ARM RTABI specification, section 4.1.2.
256 if (Subtarget->isAAPCS_ABI()) {
257 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
258 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
259 CallingConv::ARM_AAPCS);
260 }
261 }
262
David Goodwinf1daf7d2009-07-08 23:10:31 +0000263 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000265 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000267 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000269 if (!Subtarget->isFPOnlySP())
270 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000271
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000274
275 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 addDRTypeForNEON(MVT::v2f32);
277 addDRTypeForNEON(MVT::v8i8);
278 addDRTypeForNEON(MVT::v4i16);
279 addDRTypeForNEON(MVT::v2i32);
280 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 addQRTypeForNEON(MVT::v4f32);
283 addQRTypeForNEON(MVT::v2f64);
284 addQRTypeForNEON(MVT::v16i8);
285 addQRTypeForNEON(MVT::v8i16);
286 addQRTypeForNEON(MVT::v4i32);
287 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000288
Bob Wilson74dc72e2009-09-15 23:55:57 +0000289 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
290 // neither Neon nor VFP support any arithmetic operations on it.
291 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
292 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
293 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
294 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
295 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
296 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
297 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
298 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
299 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
301 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
302 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
303 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
304 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
305 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
306 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
308 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
309 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
310 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
311 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
312 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
313 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
314 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
315
Bob Wilson642b3292009-09-16 00:32:15 +0000316 // Neon does not support some operations on v1i64 and v2i64 types.
317 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
318 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
319 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
320 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
321
Bob Wilson5bafff32009-06-22 23:27:02 +0000322 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
323 setTargetDAGCombine(ISD::SHL);
324 setTargetDAGCombine(ISD::SRL);
325 setTargetDAGCombine(ISD::SRA);
326 setTargetDAGCombine(ISD::SIGN_EXTEND);
327 setTargetDAGCombine(ISD::ZERO_EXTEND);
328 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000329 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000330 }
331
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000332 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000333
334 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000336
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000337 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000339
Evan Chenga8e29892007-01-19 07:51:42 +0000340 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000341 if (!Subtarget->isThumb1Only()) {
342 for (unsigned im = (unsigned)ISD::PRE_INC;
343 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setIndexedLoadAction(im, MVT::i1, Legal);
345 setIndexedLoadAction(im, MVT::i8, Legal);
346 setIndexedLoadAction(im, MVT::i16, Legal);
347 setIndexedLoadAction(im, MVT::i32, Legal);
348 setIndexedStoreAction(im, MVT::i1, Legal);
349 setIndexedStoreAction(im, MVT::i8, Legal);
350 setIndexedStoreAction(im, MVT::i16, Legal);
351 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000352 }
Evan Chenga8e29892007-01-19 07:51:42 +0000353 }
354
355 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000356 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::MUL, MVT::i64, Expand);
358 setOperationAction(ISD::MULHU, MVT::i32, Expand);
359 setOperationAction(ISD::MULHS, MVT::i32, Expand);
360 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
361 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MUL, MVT::i64, Expand);
364 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000365 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000367 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000369 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000370 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SRL, MVT::i64, Custom);
372 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000373
374 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000376 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000378 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000380
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381 // Only ARMv6 has BSWAP.
382 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000384
Evan Chenga8e29892007-01-19 07:51:42 +0000385 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000386 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000387 // v7M has a hardware divider
388 setOperationAction(ISD::SDIV, MVT::i32, Expand);
389 setOperationAction(ISD::UDIV, MVT::i32, Expand);
390 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SREM, MVT::i32, Expand);
392 setOperationAction(ISD::UREM, MVT::i32, Expand);
393 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
394 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
397 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
398 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
399 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000400 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000401
Evan Chengfb3611d2010-05-11 07:26:32 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
403
Evan Chenga8e29892007-01-19 07:51:42 +0000404 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART, MVT::Other, Custom);
406 setOperationAction(ISD::VAARG, MVT::Other, Expand);
407 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
408 setOperationAction(ISD::VAEND, MVT::Other, Expand);
409 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
410 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000411 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
412 // FIXME: Shouldn't need this, since no register is used, but the legalizer
413 // doesn't yet know how to not do that for SjLj.
414 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000416 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
417 // the default expansion.
418 if (Subtarget->hasDataBarrier() ||
419 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000420 // membarrier needs custom lowering; the rest are legal and handled
421 // normally.
422 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
423 } else {
424 // Set them all for expansion, which will force libcalls.
425 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000450 // Since the libcalls include locking, fold in the fences
451 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000452 }
453 // 64-bit versions are always libcalls (for now)
454 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000455 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000456 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000462
Eli Friedmana2c6f452010-06-26 04:36:50 +0000463 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
464 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000467 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Nate Begemand1fb5832010-08-03 21:31:55 +0000470 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000471 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
472 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000474 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
475 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000476
477 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000479 if (Subtarget->isTargetDarwin()) {
480 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
481 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
482 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::SETCC, MVT::i32, Expand);
485 setOperationAction(ISD::SETCC, MVT::f32, Expand);
486 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000487 setOperationAction(ISD::SELECT, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
491 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
492 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000493
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
495 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
496 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
497 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
498 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000499
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000500 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FSIN, MVT::f64, Expand);
502 setOperationAction(ISD::FSIN, MVT::f32, Expand);
503 setOperationAction(ISD::FCOS, MVT::f32, Expand);
504 setOperationAction(ISD::FCOS, MVT::f64, Expand);
505 setOperationAction(ISD::FREM, MVT::f64, Expand);
506 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000507 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
509 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000510 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::FPOW, MVT::f64, Expand);
512 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000513
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000514 // Various VFP goodness
515 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000516 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
517 if (Subtarget->hasVFP2()) {
518 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
519 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
520 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
521 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
522 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000523 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000524 if (!Subtarget->hasFP16()) {
525 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
526 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000527 }
Evan Cheng110cf482008-04-01 01:50:16 +0000528 }
Evan Chenga8e29892007-01-19 07:51:42 +0000529
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000530 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000531 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000532 setTargetDAGCombine(ISD::ADD);
533 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000534 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000535
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000536 if (Subtarget->hasV6T2Ops())
537 setTargetDAGCombine(ISD::OR);
538
Evan Chenga8e29892007-01-19 07:51:42 +0000539 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000540
Evan Chengf7d87ee2010-05-21 00:43:17 +0000541 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
542 setSchedulingPreference(Sched::RegPressure);
543 else
544 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000545
546 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000547
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000548 // On ARM arguments smaller than 4 bytes are extended, so all arguments
549 // are at least 4 bytes aligned.
550 setMinStackArgumentAlignment(4);
551
Evan Chengf6799392010-06-26 01:52:05 +0000552 if (EnableARMCodePlacement)
553 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000554}
555
Evan Cheng4f6b4672010-07-21 06:09:07 +0000556std::pair<const TargetRegisterClass*, uint8_t>
557ARMTargetLowering::findRepresentativeClass(EVT VT) const{
558 const TargetRegisterClass *RRC = 0;
559 uint8_t Cost = 1;
560 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000561 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000562 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000563 // Use DPR as representative register class for all floating point
564 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
565 // the cost is 1 for both f32 and f64.
566 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000567 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000568 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000569 break;
570 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
571 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000572 RRC = ARM::DPRRegisterClass;
573 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000574 break;
575 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000576 RRC = ARM::DPRRegisterClass;
577 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000578 break;
579 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000580 RRC = ARM::DPRRegisterClass;
581 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000582 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000583 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000584 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
588 switch (Opcode) {
589 default: return 0;
590 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000591 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
592 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000593 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
595 case ARMISD::tCALL: return "ARMISD::tCALL";
596 case ARMISD::BRCOND: return "ARMISD::BRCOND";
597 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000598 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
600 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
601 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000602 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 case ARMISD::CMPFP: return "ARMISD::CMPFP";
604 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000605 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000606 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
607 case ARMISD::CMOV: return "ARMISD::CMOV";
608 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000609
Jim Grosbach3482c802010-01-18 19:58:49 +0000610 case ARMISD::RBIT: return "ARMISD::RBIT";
611
Bob Wilson76a312b2010-03-19 22:51:32 +0000612 case ARMISD::FTOSI: return "ARMISD::FTOSI";
613 case ARMISD::FTOUI: return "ARMISD::FTOUI";
614 case ARMISD::SITOF: return "ARMISD::SITOF";
615 case ARMISD::UITOF: return "ARMISD::UITOF";
616
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
618 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
619 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000620
Jim Grosbache5165492009-11-09 00:11:35 +0000621 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
622 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000623
Evan Chengc5942082009-10-28 06:55:03 +0000624 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
625 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
626
Dale Johannesen51e28e62010-06-03 21:09:53 +0000627 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
628
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000629 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000630
Evan Cheng86198642009-08-07 00:34:42 +0000631 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
632
Jim Grosbach3728e962009-12-10 00:11:09 +0000633 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
634 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
635
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 case ARMISD::VCEQ: return "ARMISD::VCEQ";
637 case ARMISD::VCGE: return "ARMISD::VCGE";
638 case ARMISD::VCGEU: return "ARMISD::VCGEU";
639 case ARMISD::VCGT: return "ARMISD::VCGT";
640 case ARMISD::VCGTU: return "ARMISD::VCGTU";
641 case ARMISD::VTST: return "ARMISD::VTST";
642
643 case ARMISD::VSHL: return "ARMISD::VSHL";
644 case ARMISD::VSHRs: return "ARMISD::VSHRs";
645 case ARMISD::VSHRu: return "ARMISD::VSHRu";
646 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
647 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
648 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
649 case ARMISD::VSHRN: return "ARMISD::VSHRN";
650 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
651 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
652 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
653 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
654 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
655 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
656 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
657 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
658 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
659 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
660 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
661 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
662 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
663 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000664 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000665 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000666 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000667 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000668 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000669 case ARMISD::VREV64: return "ARMISD::VREV64";
670 case ARMISD::VREV32: return "ARMISD::VREV32";
671 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000672 case ARMISD::VZIP: return "ARMISD::VZIP";
673 case ARMISD::VUZP: return "ARMISD::VUZP";
674 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000675 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000676 case ARMISD::FMAX: return "ARMISD::FMAX";
677 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000678 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000679 }
680}
681
Evan Cheng06b666c2010-05-15 02:18:07 +0000682/// getRegClassFor - Return the register class that should be used for the
683/// specified value type.
684TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
685 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
686 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
687 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000688 if (Subtarget->hasNEON()) {
689 if (VT == MVT::v4i64)
690 return ARM::QQPRRegisterClass;
691 else if (VT == MVT::v8i64)
692 return ARM::QQQQPRRegisterClass;
693 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000694 return TargetLowering::getRegClassFor(VT);
695}
696
Eric Christopherab695882010-07-21 22:26:11 +0000697// Create a fast isel object.
698FastISel *
699ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
700 return ARM::createFastISel(funcInfo);
701}
702
Bill Wendlingb4202b82009-07-01 18:50:55 +0000703/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000704unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000705 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000706}
707
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000708/// getMaximalGlobalOffset - Returns the maximal possible offset which can
709/// be used for loads / stores from the global.
710unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
711 return (Subtarget->isThumb1Only() ? 127 : 4095);
712}
713
Evan Cheng1cc39842010-05-20 23:26:43 +0000714Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000715 unsigned NumVals = N->getNumValues();
716 if (!NumVals)
717 return Sched::RegPressure;
718
719 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000720 EVT VT = N->getValueType(i);
721 if (VT.isFloatingPoint() || VT.isVector())
722 return Sched::Latency;
723 }
Evan Chengc10f5432010-05-28 23:25:23 +0000724
725 if (!N->isMachineOpcode())
726 return Sched::RegPressure;
727
728 // Load are scheduled for latency even if there instruction itinerary
729 // is not available.
730 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
731 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
732 if (TID.mayLoad())
733 return Sched::Latency;
734
735 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
736 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
737 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000738 return Sched::RegPressure;
739}
740
Evan Cheng31446872010-07-23 22:39:59 +0000741unsigned
742ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
743 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000744 switch (RC->getID()) {
745 default:
746 return 0;
747 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000748 return RegInfo->hasFP(MF) ? 4 : 5;
749 case ARM::GPRRegClassID: {
750 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
751 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
752 }
Evan Cheng31446872010-07-23 22:39:59 +0000753 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
754 case ARM::DPRRegClassID:
755 return 32 - 10;
756 }
757}
758
Evan Chenga8e29892007-01-19 07:51:42 +0000759//===----------------------------------------------------------------------===//
760// Lowering Code
761//===----------------------------------------------------------------------===//
762
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
764static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
765 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000766 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000767 case ISD::SETNE: return ARMCC::NE;
768 case ISD::SETEQ: return ARMCC::EQ;
769 case ISD::SETGT: return ARMCC::GT;
770 case ISD::SETGE: return ARMCC::GE;
771 case ISD::SETLT: return ARMCC::LT;
772 case ISD::SETLE: return ARMCC::LE;
773 case ISD::SETUGT: return ARMCC::HI;
774 case ISD::SETUGE: return ARMCC::HS;
775 case ISD::SETULT: return ARMCC::LO;
776 case ISD::SETULE: return ARMCC::LS;
777 }
778}
779
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000780/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
781static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000782 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000783 CondCode2 = ARMCC::AL;
784 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000785 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000786 case ISD::SETEQ:
787 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
788 case ISD::SETGT:
789 case ISD::SETOGT: CondCode = ARMCC::GT; break;
790 case ISD::SETGE:
791 case ISD::SETOGE: CondCode = ARMCC::GE; break;
792 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000793 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000794 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
795 case ISD::SETO: CondCode = ARMCC::VC; break;
796 case ISD::SETUO: CondCode = ARMCC::VS; break;
797 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
798 case ISD::SETUGT: CondCode = ARMCC::HI; break;
799 case ISD::SETUGE: CondCode = ARMCC::PL; break;
800 case ISD::SETLT:
801 case ISD::SETULT: CondCode = ARMCC::LT; break;
802 case ISD::SETLE:
803 case ISD::SETULE: CondCode = ARMCC::LE; break;
804 case ISD::SETNE:
805 case ISD::SETUNE: CondCode = ARMCC::NE; break;
806 }
Evan Chenga8e29892007-01-19 07:51:42 +0000807}
808
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809//===----------------------------------------------------------------------===//
810// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000811//===----------------------------------------------------------------------===//
812
813#include "ARMGenCallingConv.inc"
814
815// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000816static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 CCValAssign::LocInfo &LocInfo,
818 CCState &State, bool CanFail) {
819 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
820
821 // Try to get the first register.
822 if (unsigned Reg = State.AllocateReg(RegList, 4))
823 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
824 else {
825 // For the 2nd half of a v2f64, do not fail.
826 if (CanFail)
827 return false;
828
829 // Put the whole thing on the stack.
830 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
831 State.AllocateStack(8, 4),
832 LocVT, LocInfo));
833 return true;
834 }
835
836 // Try to get the second register.
837 if (unsigned Reg = State.AllocateReg(RegList, 4))
838 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
839 else
840 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
841 State.AllocateStack(4, 4),
842 LocVT, LocInfo));
843 return true;
844}
845
Owen Andersone50ed302009-08-10 22:56:29 +0000846static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 CCValAssign::LocInfo &LocInfo,
848 ISD::ArgFlagsTy &ArgFlags,
849 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
851 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
854 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000855 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856}
857
858// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000859static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000860 CCValAssign::LocInfo &LocInfo,
861 CCState &State, bool CanFail) {
862 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
863 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000864 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000865
Rafael Espindolabc565012010-07-21 11:38:30 +0000866 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 if (Reg == 0) {
868 // For the 2nd half of a v2f64, do not just fail.
869 if (CanFail)
870 return false;
871
872 // Put the whole thing on the stack.
873 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
874 State.AllocateStack(8, 8),
875 LocVT, LocInfo));
876 return true;
877 }
878
879 unsigned i;
880 for (i = 0; i < 2; ++i)
881 if (HiRegList[i] == Reg)
882 break;
883
Rafael Espindolabc565012010-07-21 11:38:30 +0000884 unsigned T = State.AllocateReg(LoRegList[i]);
Chandler Carruth30d35b82010-07-22 08:02:25 +0000885 (void)T;
Rafael Espindolabc565012010-07-21 11:38:30 +0000886 assert(T == LoRegList[i] && "Could not allocate register");
887
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
889 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
890 LocVT, LocInfo));
891 return true;
892}
893
Owen Andersone50ed302009-08-10 22:56:29 +0000894static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000895 CCValAssign::LocInfo &LocInfo,
896 ISD::ArgFlagsTy &ArgFlags,
897 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
899 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
902 return false;
903 return true; // we handled it
904}
905
Owen Andersone50ed302009-08-10 22:56:29 +0000906static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
909 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
910
Bob Wilsone65586b2009-04-17 20:40:45 +0000911 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
912 if (Reg == 0)
913 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914
Bob Wilsone65586b2009-04-17 20:40:45 +0000915 unsigned i;
916 for (i = 0; i < 2; ++i)
917 if (HiRegList[i] == Reg)
918 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000921 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 LocVT, LocInfo));
923 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924}
925
Owen Andersone50ed302009-08-10 22:56:29 +0000926static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 CCValAssign::LocInfo &LocInfo,
928 ISD::ArgFlagsTy &ArgFlags,
929 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000930 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
931 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000934 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935}
936
Owen Andersone50ed302009-08-10 22:56:29 +0000937static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 CCValAssign::LocInfo &LocInfo,
939 ISD::ArgFlagsTy &ArgFlags,
940 CCState &State) {
941 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
942 State);
943}
944
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000945/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
946/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000947CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000948 bool Return,
949 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000950 switch (CC) {
951 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000952 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000953 case CallingConv::C:
954 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000955 // Use target triple & subtarget features to do actual dispatch.
956 if (Subtarget->isAAPCS_ABI()) {
957 if (Subtarget->hasVFP2() &&
958 FloatABIType == FloatABI::Hard && !isVarArg)
959 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
960 else
961 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
962 } else
963 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000965 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000966 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000967 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000968 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000969 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000970 }
971}
972
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973/// LowerCallResult - Lower the result values of a call into the
974/// appropriate copies out of appropriate physical registers.
975SDValue
976ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000977 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978 const SmallVectorImpl<ISD::InputArg> &Ins,
979 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000980 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981
Bob Wilson1f595bb2009-04-17 19:07:39 +0000982 // Assign locations to each value returned by this call.
983 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000985 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000987 CCAssignFnForNode(CallConv, /* Return*/ true,
988 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989
990 // Copy all of the result registers out of their specified physreg.
991 for (unsigned i = 0; i != RVLocs.size(); ++i) {
992 CCValAssign VA = RVLocs[i];
993
Bob Wilson80915242009-04-25 00:33:20 +0000994 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000999 Chain = Lo.getValue(1);
1000 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001003 InFlag);
1004 Chain = Hi.getValue(1);
1005 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001006 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001007
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 if (VA.getLocVT() == MVT::v2f64) {
1009 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1010 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1011 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001012
1013 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001015 Chain = Lo.getValue(1);
1016 InFlag = Lo.getValue(2);
1017 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001019 Chain = Hi.getValue(1);
1020 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001021 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1023 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001024 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001025 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001026 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1027 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001028 Chain = Val.getValue(1);
1029 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 }
Bob Wilson80915242009-04-25 00:33:20 +00001031
1032 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001033 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001034 case CCValAssign::Full: break;
1035 case CCValAssign::BCvt:
1036 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1037 break;
1038 }
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 }
1042
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001044}
1045
1046/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1047/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001048/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049/// a byval function parameter.
1050/// Sometimes what we are copying is the end of a larger object, the part that
1051/// does not fit in registers.
1052static SDValue
1053CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1054 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1055 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001058 /*isVolatile=*/false, /*AlwaysInline=*/false,
1059 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060}
1061
Bob Wilsondee46d72009-04-17 20:35:10 +00001062/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1065 SDValue StackPtr, SDValue Arg,
1066 DebugLoc dl, SelectionDAG &DAG,
1067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001068 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 unsigned LocMemOffset = VA.getLocMemOffset();
1070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1072 if (Flags.isByVal()) {
1073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1074 }
1075 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001076 PseudoSourceValue::getStack(), LocMemOffset,
1077 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001078}
1079
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001081 SDValue Chain, SDValue &Arg,
1082 RegsToPassVector &RegsToPass,
1083 CCValAssign &VA, CCValAssign &NextVA,
1084 SDValue &StackPtr,
1085 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001086 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001087
Jim Grosbache5165492009-11-09 00:11:35 +00001088 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001090 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1091
1092 if (NextVA.isRegLoc())
1093 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1094 else {
1095 assert(NextVA.isMemLoc());
1096 if (StackPtr.getNode() == 0)
1097 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1100 dl, DAG, NextVA,
1101 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001102 }
1103}
1104
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001106/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1107/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001109ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001110 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001111 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001113 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::InputArg> &Ins,
1115 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001116 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001117 MachineFunction &MF = DAG.getMachineFunction();
1118 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1119 bool IsSibCall = false;
1120 if (isTailCall) {
1121 // Check if it's really possible to do a tail call.
1122 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1123 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001124 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001125 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1126 // detected sibcalls.
1127 if (isTailCall) {
1128 ++NumTailCalls;
1129 IsSibCall = true;
1130 }
1131 }
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 // Analyze operands of the call, assigning locations to each operand.
1134 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1136 *DAG.getContext());
1137 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001138 CCAssignFnForNode(CallConv, /* Return*/ false,
1139 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 // Get a count of how many bytes are to be pushed on the stack.
1142 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001143
Dale Johannesen51e28e62010-06-03 21:09:53 +00001144 // For tail calls, memory operands are available in our caller's stack.
1145 if (IsSibCall)
1146 NumBytes = 0;
1147
Evan Chenga8e29892007-01-19 07:51:42 +00001148 // Adjust the stack pointer for the new arguments...
1149 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001150 if (!IsSibCall)
1151 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001153 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bob Wilson5bafff32009-06-22 23:27:02 +00001155 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Bob Wilson1f595bb2009-04-17 19:07:39 +00001158 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001159 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1161 i != e;
1162 ++i, ++realArgIdx) {
1163 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 // Promote the value if needed.
1168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001169 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 case CCValAssign::Full: break;
1171 case CCValAssign::SExt:
1172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1173 break;
1174 case CCValAssign::ZExt:
1175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1176 break;
1177 case CCValAssign::AExt:
1178 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1179 break;
1180 case CCValAssign::BCvt:
1181 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1182 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
1184
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001185 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 if (VA.getLocVT() == MVT::v2f64) {
1188 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1189 DAG.getConstant(0, MVT::i32));
1190 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1191 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1195
1196 VA = ArgLocs[++i]; // skip ahead to next loc
1197 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001199 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1200 } else {
1201 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1204 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001205 }
1206 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 }
1210 } else if (VA.isRegLoc()) {
1211 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001212 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1216 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 }
Evan Chenga8e29892007-01-19 07:51:42 +00001218 }
1219
1220 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001222 &MemOpChains[0], MemOpChains.size());
1223
1224 // Build a sequence of copy-to-reg nodes chained together with token chain
1225 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001227 // Tail call byval lowering might overwrite argument registers so in case of
1228 // tail call optimization the copies to registers are lowered later.
1229 if (!isTailCall)
1230 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1231 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1232 RegsToPass[i].second, InFlag);
1233 InFlag = Chain.getValue(1);
1234 }
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Dale Johannesen51e28e62010-06-03 21:09:53 +00001236 // For tail calls lower the arguments to the 'real' stack slot.
1237 if (isTailCall) {
1238 // Force all the incoming stack arguments to be loaded from the stack
1239 // before any new outgoing arguments are stored to the stack, because the
1240 // outgoing stack slots may alias the incoming argument stack slots, and
1241 // the alias isn't otherwise explicit. This is slightly more conservative
1242 // than necessary, because it means that each store effectively depends
1243 // on every argument instead of just those arguments it would clobber.
1244
1245 // Do not flag preceeding copytoreg stuff together with the following stuff.
1246 InFlag = SDValue();
1247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1248 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1249 RegsToPass[i].second, InFlag);
1250 InFlag = Chain.getValue(1);
1251 }
1252 InFlag =SDValue();
1253 }
1254
Bill Wendling056292f2008-09-16 21:48:12 +00001255 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1256 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1257 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001258 bool isDirect = false;
1259 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001260 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001261 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001262
1263 if (EnableARMLongCalls) {
1264 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1265 && "long-calls with non-static relocation model!");
1266 // Handle a global address or an external symbol. If it's not one of
1267 // those, the target's already in a register, so we don't need to do
1268 // anything extra.
1269 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001270 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001271 // Create a constant pool entry for the callee address
1272 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1273 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1274 ARMPCLabelIndex,
1275 ARMCP::CPValue, 0);
1276 // Get the address of the callee into a register
1277 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1278 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1279 Callee = DAG.getLoad(getPointerTy(), dl,
1280 DAG.getEntryNode(), CPAddr,
1281 PseudoSourceValue::getConstantPool(), 0,
1282 false, false, 0);
1283 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1284 const char *Sym = S->getSymbol();
1285
1286 // Create a constant pool entry for the callee address
1287 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1288 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1289 Sym, ARMPCLabelIndex, 0);
1290 // Get the address of the callee into a register
1291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1293 Callee = DAG.getLoad(getPointerTy(), dl,
1294 DAG.getEntryNode(), CPAddr,
1295 PseudoSourceValue::getConstantPool(), 0,
1296 false, false, 0);
1297 }
1298 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001299 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001300 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001301 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001302 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001303 getTargetMachine().getRelocationModel() != Reloc::Static;
1304 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001305 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001306 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001307 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001308 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001309 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001310 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001311 ARMPCLabelIndex,
1312 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001315 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001316 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001317 PseudoSourceValue::getConstantPool(), 0,
1318 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001320 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001322 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001323 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001324 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001325 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001326 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001327 getTargetMachine().getRelocationModel() != Reloc::Static;
1328 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001329 // tBX takes a register source operand.
1330 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001331 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001333 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001334 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001335 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001338 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001339 PseudoSourceValue::getConstantPool(), 0,
1340 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001341 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001342 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001344 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001345 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001346 }
1347
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001348 // FIXME: handle tail calls differently.
1349 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001350 if (Subtarget->isThumb()) {
1351 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001352 CallOpc = ARMISD::CALL_NOLINK;
1353 else
1354 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1355 } else {
1356 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001357 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1358 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001359 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001360
Dan Gohman475871a2008-07-27 21:46:04 +00001361 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001362 Ops.push_back(Chain);
1363 Ops.push_back(Callee);
1364
1365 // Add argument registers to the end of the list so that they are known live
1366 // into the call.
1367 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1368 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1369 RegsToPass[i].second.getValueType()));
1370
Gabor Greifba36cb52008-08-28 21:40:38 +00001371 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001372 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001373
1374 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001375 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Duncan Sands4bdcb612008-07-02 17:40:58 +00001378 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001380 InFlag = Chain.getValue(1);
1381
Chris Lattnere563bbc2008-10-11 22:08:30 +00001382 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1383 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001385 InFlag = Chain.getValue(1);
1386
Bob Wilson1f595bb2009-04-17 19:07:39 +00001387 // Handle result values, copying them out of physregs into vregs that we
1388 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1390 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001391}
1392
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393/// MatchingStackOffset - Return true if the given stack call argument is
1394/// already available in the same position (relatively) of the caller's
1395/// incoming argument stack.
1396static
1397bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1398 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1399 const ARMInstrInfo *TII) {
1400 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1401 int FI = INT_MAX;
1402 if (Arg.getOpcode() == ISD::CopyFromReg) {
1403 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1404 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1405 return false;
1406 MachineInstr *Def = MRI->getVRegDef(VR);
1407 if (!Def)
1408 return false;
1409 if (!Flags.isByVal()) {
1410 if (!TII->isLoadFromStackSlot(Def, FI))
1411 return false;
1412 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001413 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414 }
1415 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1416 if (Flags.isByVal())
1417 // ByVal argument is passed in as a pointer but it's now being
1418 // dereferenced. e.g.
1419 // define @foo(%struct.X* %A) {
1420 // tail call @bar(%struct.X* byval %A)
1421 // }
1422 return false;
1423 SDValue Ptr = Ld->getBasePtr();
1424 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1425 if (!FINode)
1426 return false;
1427 FI = FINode->getIndex();
1428 } else
1429 return false;
1430
1431 assert(FI != INT_MAX);
1432 if (!MFI->isFixedObjectIndex(FI))
1433 return false;
1434 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1435}
1436
1437/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1438/// for tail call optimization. Targets which want to do tail call
1439/// optimization should implement this function.
1440bool
1441ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1442 CallingConv::ID CalleeCC,
1443 bool isVarArg,
1444 bool isCalleeStructRet,
1445 bool isCallerStructRet,
1446 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001447 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448 const SmallVectorImpl<ISD::InputArg> &Ins,
1449 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 const Function *CallerF = DAG.getMachineFunction().getFunction();
1451 CallingConv::ID CallerCC = CallerF->getCallingConv();
1452 bool CCMatch = CallerCC == CalleeCC;
1453
1454 // Look for obvious safe cases to perform tail call optimization that do not
1455 // require ABI changes. This is what gcc calls sibcall.
1456
Jim Grosbach7616b642010-06-16 23:45:49 +00001457 // Do not sibcall optimize vararg calls unless the call site is not passing
1458 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459 if (isVarArg && !Outs.empty())
1460 return false;
1461
1462 // Also avoid sibcall optimization if either caller or callee uses struct
1463 // return semantics.
1464 if (isCalleeStructRet || isCallerStructRet)
1465 return false;
1466
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001467 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001468 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001469 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1470 // LR. This means if we need to reload LR, it takes an extra instructions,
1471 // which outweighs the value of the tail call; but here we don't know yet
1472 // whether LR is going to be used. Probably the right approach is to
1473 // generate the tail call here and turn it back into CALL/RET in
1474 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001475 if (Subtarget->isThumb1Only())
1476 return false;
1477
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001478 // For the moment, we can only do this to functions defined in this
1479 // compilation, or to indirect calls. A Thumb B to an ARM function,
1480 // or vice versa, is not easily fixed up in the linker unlike BL.
1481 // (We could do this by loading the address of the callee into a register;
1482 // that is an extra instruction over the direct call and burns a register
1483 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001484
1485 // It might be safe to remove this restriction on non-Darwin.
1486
1487 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1488 // but we need to make sure there are enough registers; the only valid
1489 // registers are the 4 used for parameters. We don't currently do this
1490 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001491 if (isa<ExternalSymbolSDNode>(Callee))
1492 return false;
1493
1494 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001495 const GlobalValue *GV = G->getGlobal();
1496 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001497 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001498 }
1499
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 // If the calling conventions do not match, then we'd better make sure the
1501 // results are returned in the same way as what the caller expects.
1502 if (!CCMatch) {
1503 SmallVector<CCValAssign, 16> RVLocs1;
1504 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1505 RVLocs1, *DAG.getContext());
1506 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1507
1508 SmallVector<CCValAssign, 16> RVLocs2;
1509 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1510 RVLocs2, *DAG.getContext());
1511 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1512
1513 if (RVLocs1.size() != RVLocs2.size())
1514 return false;
1515 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1516 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1517 return false;
1518 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1519 return false;
1520 if (RVLocs1[i].isRegLoc()) {
1521 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1522 return false;
1523 } else {
1524 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1525 return false;
1526 }
1527 }
1528 }
1529
1530 // If the callee takes no arguments then go on to check the results of the
1531 // call.
1532 if (!Outs.empty()) {
1533 // Check if stack adjustment is needed. For now, do not do this if any
1534 // argument is passed on the stack.
1535 SmallVector<CCValAssign, 16> ArgLocs;
1536 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1537 ArgLocs, *DAG.getContext());
1538 CCInfo.AnalyzeCallOperands(Outs,
1539 CCAssignFnForNode(CalleeCC, false, isVarArg));
1540 if (CCInfo.getNextStackOffset()) {
1541 MachineFunction &MF = DAG.getMachineFunction();
1542
1543 // Check if the arguments are already laid out in the right way as
1544 // the caller's fixed stack objects.
1545 MachineFrameInfo *MFI = MF.getFrameInfo();
1546 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1547 const ARMInstrInfo *TII =
1548 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001549 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1550 i != e;
1551 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 CCValAssign &VA = ArgLocs[i];
1553 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001554 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001555 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001556 if (VA.getLocInfo() == CCValAssign::Indirect)
1557 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001558 if (VA.needsCustom()) {
1559 // f64 and vector types are split into multiple registers or
1560 // register/stack-slot combinations. The types will not match
1561 // the registers; give up on memory f64 refs until we figure
1562 // out what to do about this.
1563 if (!VA.isRegLoc())
1564 return false;
1565 if (!ArgLocs[++i].isRegLoc())
1566 return false;
1567 if (RegVT == MVT::v2f64) {
1568 if (!ArgLocs[++i].isRegLoc())
1569 return false;
1570 if (!ArgLocs[++i].isRegLoc())
1571 return false;
1572 }
1573 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001574 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1575 MFI, MRI, TII))
1576 return false;
1577 }
1578 }
1579 }
1580 }
1581
1582 return true;
1583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585SDValue
1586ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001589 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001590 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001591
Bob Wilsondee46d72009-04-17 20:35:10 +00001592 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001593 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001594
Bob Wilsondee46d72009-04-17 20:35:10 +00001595 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1597 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001600 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1601 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602
1603 // If this is the first return lowered for this function, add
1604 // the regs to the liveout set for the function.
1605 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1606 for (unsigned i = 0; i != RVLocs.size(); ++i)
1607 if (RVLocs[i].isRegLoc())
1608 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001609 }
1610
Bob Wilson1f595bb2009-04-17 19:07:39 +00001611 SDValue Flag;
1612
1613 // Copy the result values into the output registers.
1614 for (unsigned i = 0, realRVLocIdx = 0;
1615 i != RVLocs.size();
1616 ++i, ++realRVLocIdx) {
1617 CCValAssign &VA = RVLocs[i];
1618 assert(VA.isRegLoc() && "Can only return in registers!");
1619
Dan Gohmanc9403652010-07-07 15:54:55 +00001620 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001621
1622 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001623 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 case CCValAssign::Full: break;
1625 case CCValAssign::BCvt:
1626 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1627 break;
1628 }
1629
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1634 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001635 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001637
1638 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1639 Flag = Chain.getValue(1);
1640 VA = RVLocs[++i]; // skip ahead to next loc
1641 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1642 HalfGPRs.getValue(1), Flag);
1643 Flag = Chain.getValue(1);
1644 VA = RVLocs[++i]; // skip ahead to next loc
1645
1646 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1648 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 }
1650 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1651 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001652 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001655 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 VA = RVLocs[++i]; // skip ahead to next loc
1657 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1658 Flag);
1659 } else
1660 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1661
Bob Wilsondee46d72009-04-17 20:35:10 +00001662 // Guarantee that all emitted copies are
1663 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 Flag = Chain.getValue(1);
1665 }
1666
1667 SDValue result;
1668 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672
1673 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001674}
1675
Bob Wilsonb62d2572009-11-03 00:02:05 +00001676// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1677// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1678// one of the above mentioned nodes. It has to be wrapped because otherwise
1679// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1680// be used to form addressing mode. These wrapped nodes will be selected
1681// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001682static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001684 // FIXME there is no actual debug info here
1685 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001686 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001687 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001688 if (CP->isMachineConstantPoolEntry())
1689 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1690 CP->getAlignment());
1691 else
1692 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1693 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001695}
1696
Jim Grosbache1102ca2010-07-19 17:20:38 +00001697unsigned ARMTargetLowering::getJumpTableEncoding() const {
1698 return MachineJumpTableInfo::EK_Inline;
1699}
1700
Dan Gohmand858e902010-04-17 15:26:15 +00001701SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1702 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001703 MachineFunction &MF = DAG.getMachineFunction();
1704 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1705 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001706 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001707 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001708 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001709 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1710 SDValue CPAddr;
1711 if (RelocM == Reloc::Static) {
1712 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1713 } else {
1714 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001715 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001716 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1717 ARMCP::CPBlockAddress,
1718 PCAdj);
1719 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1720 }
1721 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1722 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001725 if (RelocM == Reloc::Static)
1726 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001727 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001728 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001729}
1730
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001734 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001737 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001738 MachineFunction &MF = DAG.getMachineFunction();
1739 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1740 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001742 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001743 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001744 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001746 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001747 PseudoSourceValue::getConstantPool(), 0,
1748 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750
Evan Chenge7e0d622009-11-06 22:24:13 +00001751 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001752 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001753
1754 // call __tls_get_addr.
1755 ArgListTy Args;
1756 ArgListEntry Entry;
1757 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001758 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001759 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001760 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001761 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001762 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1763 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001765 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001766 return CallResult.first;
1767}
1768
1769// Lower ISD::GlobalTLSAddress using the "initial exec" or
1770// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001771SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001774 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue Offset;
1777 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781
Chris Lattner4fb63d02009-07-15 04:12:33 +00001782 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001783 MachineFunction &MF = DAG.getMachineFunction();
1784 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1785 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1786 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001787 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1788 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001789 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001790 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001791 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001793 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001794 PseudoSourceValue::getConstantPool(), 0,
1795 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796 Chain = Offset.getValue(1);
1797
Evan Chenge7e0d622009-11-06 22:24:13 +00001798 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001799 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001800
Evan Cheng9eda6892009-10-31 03:39:36 +00001801 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001802 PseudoSourceValue::getConstantPool(), 0,
1803 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001804 } else {
1805 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001806 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001807 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001809 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001810 PseudoSourceValue::getConstantPool(), 0,
1811 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812 }
1813
1814 // The address of the thread local variable is the add of the thread
1815 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001816 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001817}
1818
Dan Gohman475871a2008-07-27 21:46:04 +00001819SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001820ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821 // TODO: implement the "local dynamic" model
1822 assert(Subtarget->isTargetELF() &&
1823 "TLS not implemented for non-ELF targets");
1824 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1825 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1826 // otherwise use the "Local Exec" TLS Model
1827 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1828 return LowerToTLSGeneralDynamicModel(GA, DAG);
1829 else
1830 return LowerToTLSExecModels(GA, DAG);
1831}
1832
Dan Gohman475871a2008-07-27 21:46:04 +00001833SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001834 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001837 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001838 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1839 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001840 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001841 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001842 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001843 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001845 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001846 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001847 PseudoSourceValue::getConstantPool(), 0,
1848 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001850 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001852 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001853 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001854 PseudoSourceValue::getGOT(), 0,
1855 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001856 return Result;
1857 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001858 // If we have T2 ops, we can materialize the address directly via movt/movw
1859 // pair. This is always cheaper.
1860 if (Subtarget->useMovt()) {
1861 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001862 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001863 } else {
1864 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1865 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1866 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001867 PseudoSourceValue::getConstantPool(), 0,
1868 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001869 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001870 }
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 MachineFunction &MF = DAG.getMachineFunction();
1876 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1877 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001880 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001883 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001885 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001886 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001887 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1888 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001889 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001890 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001891 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001893
Evan Cheng9eda6892009-10-31 03:39:36 +00001894 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001895 PseudoSourceValue::getConstantPool(), 0,
1896 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001898
1899 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001901 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001902 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001903
Evan Cheng63476a82009-09-03 07:04:02 +00001904 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001905 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getGOT(), 0,
1907 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001908
1909 return Result;
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001914 assert(Subtarget->isTargetELF() &&
1915 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001916 MachineFunction &MF = DAG.getMachineFunction();
1917 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1918 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001920 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001921 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001922 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1923 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001924 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001925 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001927 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001928 PseudoSourceValue::getConstantPool(), 0,
1929 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001930 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001931 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001932}
1933
Jim Grosbach0e0da732009-05-12 23:59:14 +00001934SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001935ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1936 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001937 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001938 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1939 Op.getOperand(1), Val);
1940}
1941
1942SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001943ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1944 DebugLoc dl = Op.getDebugLoc();
1945 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1946 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1947}
1948
1949SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001950ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001951 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001952 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001953 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001954 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001955 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001956 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001958 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1959 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001960 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001961 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001962 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1963 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001964 EVT PtrVT = getPointerTy();
1965 DebugLoc dl = Op.getDebugLoc();
1966 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1967 SDValue CPAddr;
1968 unsigned PCAdj = (RelocM != Reloc::PIC_)
1969 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001970 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001971 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1972 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001973 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001975 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001976 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001977 PseudoSourceValue::getConstantPool(), 0,
1978 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001979
1980 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001981 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001982 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1983 }
1984 return Result;
1985 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001986 }
1987}
1988
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001989static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001990 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001991 DebugLoc dl = Op.getDebugLoc();
1992 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001993 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001994 // Some subtargets which have dmb and dsb instructions can handle barriers
1995 // directly. Some ARMv6 cpus can support them with the help of mcr
1996 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001997 // never get here.
1998 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001999 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002000 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002001 else {
2002 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2003 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002004 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2005 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002006 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002007}
2008
Dan Gohman1e93df62010-04-17 14:41:14 +00002009static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2010 MachineFunction &MF = DAG.getMachineFunction();
2011 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2012
Evan Chenga8e29892007-01-19 07:51:42 +00002013 // vastart just stores the address of the VarArgsFrameIndex slot into the
2014 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002015 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002016 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002018 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00002019 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
2020 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002021}
2022
Dan Gohman475871a2008-07-27 21:46:04 +00002023SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002024ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2025 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002026 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 MachineFunction &MF = DAG.getMachineFunction();
2028 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2029
2030 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002031 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002032 RC = ARM::tGPRRegisterClass;
2033 else
2034 RC = ARM::GPRRegisterClass;
2035
2036 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002037 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002039
2040 SDValue ArgValue2;
2041 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002043 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002044
2045 // Create load node to retrieve arguments from the stack.
2046 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002047 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002048 PseudoSourceValue::getFixedStack(FI), 0,
2049 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002050 } else {
2051 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 }
2054
Jim Grosbache5165492009-11-09 00:11:35 +00002055 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002056}
2057
2058SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002060 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 const SmallVectorImpl<ISD::InputArg>
2062 &Ins,
2063 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002064 SmallVectorImpl<SDValue> &InVals)
2065 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066
Bob Wilson1f595bb2009-04-17 19:07:39 +00002067 MachineFunction &MF = DAG.getMachineFunction();
2068 MachineFrameInfo *MFI = MF.getFrameInfo();
2069
Bob Wilson1f595bb2009-04-17 19:07:39 +00002070 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2071
2072 // Assign locations to all of the incoming arguments.
2073 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2075 *DAG.getContext());
2076 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002077 CCAssignFnForNode(CallConv, /* Return*/ false,
2078 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002079
2080 SmallVector<SDValue, 16> ArgValues;
2081
2082 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2083 CCValAssign &VA = ArgLocs[i];
2084
Bob Wilsondee46d72009-04-17 20:35:10 +00002085 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002086 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002087 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002088
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002090 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 // f64 and vector types are split up into multiple registers or
2092 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002097 SDValue ArgValue2;
2098 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002099 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002100 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2101 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2102 PseudoSourceValue::getFixedStack(FI), 0,
2103 false, false, 0);
2104 } else {
2105 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2106 Chain, DAG, dl);
2107 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2109 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002112 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2113 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002115
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 } else {
2117 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002118
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002124 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002126 RC = (AFI->isThumb1OnlyFunction() ?
2127 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002128 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002129 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002130
2131 // Transform the arguments in physical registers into virtual ones.
2132 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002134 }
2135
2136 // If this is an 8 or 16-bit value, it is really passed promoted
2137 // to 32 bits. Insert an assert[sz]ext to capture this, then
2138 // truncate to the right size.
2139 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002140 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002141 case CCValAssign::Full: break;
2142 case CCValAssign::BCvt:
2143 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2144 break;
2145 case CCValAssign::SExt:
2146 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2147 DAG.getValueType(VA.getValVT()));
2148 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2149 break;
2150 case CCValAssign::ZExt:
2151 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2152 DAG.getValueType(VA.getValVT()));
2153 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2154 break;
2155 }
2156
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002158
2159 } else { // VA.isRegLoc()
2160
2161 // sanity check
2162 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002164
2165 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002166 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167
Bob Wilsondee46d72009-04-17 20:35:10 +00002168 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002170 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002171 PseudoSourceValue::getFixedStack(FI), 0,
2172 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002173 }
2174 }
2175
2176 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002177 if (isVarArg) {
2178 static const unsigned GPRArgRegs[] = {
2179 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2180 };
2181
Bob Wilsondee46d72009-04-17 20:35:10 +00002182 unsigned NumGPRs = CCInfo.getFirstUnallocated
2183 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002184
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002185 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2186 unsigned VARegSize = (4 - NumGPRs) * 4;
2187 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002188 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002189 if (VARegSaveSize) {
2190 // If this function is vararg, store any remaining integer argument regs
2191 // to their spots on the stack so that they may be loaded by deferencing
2192 // the result of va_next.
2193 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002194 AFI->setVarArgsFrameIndex(
2195 MFI->CreateFixedObject(VARegSaveSize,
2196 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002197 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002198 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2199 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002202 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002204 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002205 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002206 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002207 RC = ARM::GPRRegisterClass;
2208
Bob Wilson998e1252009-04-20 18:36:57 +00002209 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002211 SDValue Store =
2212 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002213 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2214 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002215 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002216 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002217 DAG.getConstant(4, getPointerTy()));
2218 }
2219 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002222 } else
2223 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002224 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002225 }
2226
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002228}
2229
2230/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002231static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002232 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002233 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002234 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002235 // Maybe this has already been legalized into the constant pool?
2236 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002238 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002239 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002240 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002241 }
2242 }
2243 return false;
2244}
2245
Evan Chenga8e29892007-01-19 07:51:42 +00002246/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2247/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002248SDValue
2249ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002250 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002251 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002252 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002253 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002254 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002255 // Constant does not fit, try adjusting it by one?
2256 switch (CC) {
2257 default: break;
2258 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002259 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002260 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002261 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002263 }
2264 break;
2265 case ISD::SETULT:
2266 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002267 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002268 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002270 }
2271 break;
2272 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002273 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002274 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002275 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002277 }
2278 break;
2279 case ISD::SETULE:
2280 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002281 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002282 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002284 }
2285 break;
2286 }
2287 }
2288 }
2289
2290 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002291 ARMISD::NodeType CompareType;
2292 switch (CondCode) {
2293 default:
2294 CompareType = ARMISD::CMP;
2295 break;
2296 case ARMCC::EQ:
2297 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002298 // Uses only Z Flag
2299 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002300 break;
2301 }
Evan Cheng218977b2010-07-13 19:27:42 +00002302 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002304}
2305
2306/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002307SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002308ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002309 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002311 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002313 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2315 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002316}
2317
Bill Wendlingde2b1512010-08-11 08:43:16 +00002318SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2319 SDValue Cond = Op.getOperand(0);
2320 SDValue SelectTrue = Op.getOperand(1);
2321 SDValue SelectFalse = Op.getOperand(2);
2322 DebugLoc dl = Op.getDebugLoc();
2323
2324 // Convert:
2325 //
2326 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2327 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2328 //
2329 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2330 const ConstantSDNode *CMOVTrue =
2331 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2332 const ConstantSDNode *CMOVFalse =
2333 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2334
2335 if (CMOVTrue && CMOVFalse) {
2336 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2337 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2338
2339 SDValue True;
2340 SDValue False;
2341 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2342 True = SelectTrue;
2343 False = SelectFalse;
2344 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2345 True = SelectFalse;
2346 False = SelectTrue;
2347 }
2348
2349 if (True.getNode() && False.getNode()) {
2350 EVT VT = Cond.getValueType();
2351 SDValue ARMcc = Cond.getOperand(2);
2352 SDValue CCR = Cond.getOperand(3);
2353 SDValue Cmp = Cond.getOperand(4);
2354 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2355 }
2356 }
2357 }
2358
2359 return DAG.getSelectCC(dl, Cond,
2360 DAG.getConstant(0, Cond.getValueType()),
2361 SelectTrue, SelectFalse, ISD::SETNE);
2362}
2363
Dan Gohmand858e902010-04-17 15:26:15 +00002364SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002365 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SDValue LHS = Op.getOperand(0);
2367 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002368 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue TrueVal = Op.getOperand(2);
2370 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002371 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002372
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002374 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002376 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2377 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002378 }
2379
2380 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002381 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002382
Evan Cheng218977b2010-07-13 19:27:42 +00002383 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2384 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002386 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002387 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002388 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002389 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002390 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002391 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002392 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002393 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002394 }
2395 return Result;
2396}
2397
Evan Cheng218977b2010-07-13 19:27:42 +00002398/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2399/// to morph to an integer compare sequence.
2400static bool canChangeToInt(SDValue Op, bool &SeenZero,
2401 const ARMSubtarget *Subtarget) {
2402 SDNode *N = Op.getNode();
2403 if (!N->hasOneUse())
2404 // Otherwise it requires moving the value from fp to integer registers.
2405 return false;
2406 if (!N->getNumValues())
2407 return false;
2408 EVT VT = Op.getValueType();
2409 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2410 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2411 // vmrs are very slow, e.g. cortex-a8.
2412 return false;
2413
2414 if (isFloatingPointZero(Op)) {
2415 SeenZero = true;
2416 return true;
2417 }
2418 return ISD::isNormalLoad(N);
2419}
2420
2421static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2422 if (isFloatingPointZero(Op))
2423 return DAG.getConstant(0, MVT::i32);
2424
2425 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2426 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2427 Ld->getChain(), Ld->getBasePtr(),
2428 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2429 Ld->isVolatile(), Ld->isNonTemporal(),
2430 Ld->getAlignment());
2431
2432 llvm_unreachable("Unknown VFP cmp argument!");
2433}
2434
2435static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2436 SDValue &RetVal1, SDValue &RetVal2) {
2437 if (isFloatingPointZero(Op)) {
2438 RetVal1 = DAG.getConstant(0, MVT::i32);
2439 RetVal2 = DAG.getConstant(0, MVT::i32);
2440 return;
2441 }
2442
2443 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2444 SDValue Ptr = Ld->getBasePtr();
2445 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2446 Ld->getChain(), Ptr,
2447 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2448 Ld->isVolatile(), Ld->isNonTemporal(),
2449 Ld->getAlignment());
2450
2451 EVT PtrType = Ptr.getValueType();
2452 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2453 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2454 PtrType, Ptr, DAG.getConstant(4, PtrType));
2455 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2456 Ld->getChain(), NewPtr,
2457 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2458 Ld->isVolatile(), Ld->isNonTemporal(),
2459 NewAlign);
2460 return;
2461 }
2462
2463 llvm_unreachable("Unknown VFP cmp argument!");
2464}
2465
2466/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2467/// f32 and even f64 comparisons to integer ones.
2468SDValue
2469ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2470 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002471 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002472 SDValue LHS = Op.getOperand(2);
2473 SDValue RHS = Op.getOperand(3);
2474 SDValue Dest = Op.getOperand(4);
2475 DebugLoc dl = Op.getDebugLoc();
2476
2477 bool SeenZero = false;
2478 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2479 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002480 // If one of the operand is zero, it's safe to ignore the NaN case since
2481 // we only care about equality comparisons.
2482 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002483 // If unsafe fp math optimization is enabled and there are no othter uses of
2484 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2485 // to an integer comparison.
2486 if (CC == ISD::SETOEQ)
2487 CC = ISD::SETEQ;
2488 else if (CC == ISD::SETUNE)
2489 CC = ISD::SETNE;
2490
2491 SDValue ARMcc;
2492 if (LHS.getValueType() == MVT::f32) {
2493 LHS = bitcastf32Toi32(LHS, DAG);
2494 RHS = bitcastf32Toi32(RHS, DAG);
2495 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2496 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2497 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2498 Chain, Dest, ARMcc, CCR, Cmp);
2499 }
2500
2501 SDValue LHS1, LHS2;
2502 SDValue RHS1, RHS2;
2503 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2504 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2505 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2506 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2507 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2508 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2509 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2510 }
2511
2512 return SDValue();
2513}
2514
2515SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2516 SDValue Chain = Op.getOperand(0);
2517 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2518 SDValue LHS = Op.getOperand(2);
2519 SDValue RHS = Op.getOperand(3);
2520 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002521 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002522
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002524 SDValue ARMcc;
2525 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002528 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002529 }
2530
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002532
2533 if (UnsafeFPMath &&
2534 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2535 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2536 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2537 if (Result.getNode())
2538 return Result;
2539 }
2540
Evan Chenga8e29892007-01-19 07:51:42 +00002541 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002542 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002543
Evan Cheng218977b2010-07-13 19:27:42 +00002544 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2545 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2547 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002548 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002549 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002550 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002551 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2552 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002553 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002554 }
2555 return Res;
2556}
2557
Dan Gohmand858e902010-04-17 15:26:15 +00002558SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002559 SDValue Chain = Op.getOperand(0);
2560 SDValue Table = Op.getOperand(1);
2561 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002562 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002563
Owen Andersone50ed302009-08-10 22:56:29 +00002564 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002565 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2566 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002567 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002568 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002570 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2571 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002572 if (Subtarget->isThumb2()) {
2573 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2574 // which does another jump to the destination. This also makes it easier
2575 // to translate it to TBB / TBH later.
2576 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002578 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002579 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002580 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002581 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002582 PseudoSourceValue::getJumpTable(), 0,
2583 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002584 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002585 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002587 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002588 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002589 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002590 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002591 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002592 }
Evan Chenga8e29892007-01-19 07:51:42 +00002593}
2594
Bob Wilson76a312b2010-03-19 22:51:32 +00002595static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2596 DebugLoc dl = Op.getDebugLoc();
2597 unsigned Opc;
2598
2599 switch (Op.getOpcode()) {
2600 default:
2601 assert(0 && "Invalid opcode!");
2602 case ISD::FP_TO_SINT:
2603 Opc = ARMISD::FTOSI;
2604 break;
2605 case ISD::FP_TO_UINT:
2606 Opc = ARMISD::FTOUI;
2607 break;
2608 }
2609 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2610 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2611}
2612
2613static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2614 EVT VT = Op.getValueType();
2615 DebugLoc dl = Op.getDebugLoc();
2616 unsigned Opc;
2617
2618 switch (Op.getOpcode()) {
2619 default:
2620 assert(0 && "Invalid opcode!");
2621 case ISD::SINT_TO_FP:
2622 Opc = ARMISD::SITOF;
2623 break;
2624 case ISD::UINT_TO_FP:
2625 Opc = ARMISD::UITOF;
2626 break;
2627 }
2628
2629 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2630 return DAG.getNode(Opc, dl, VT, Op);
2631}
2632
Evan Cheng515fe3a2010-07-08 02:08:50 +00002633SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002634 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002635 SDValue Tmp0 = Op.getOperand(0);
2636 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002637 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002638 EVT VT = Op.getValueType();
2639 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002640 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002641 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002642 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002643 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002645 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002646}
2647
Evan Cheng2457f2c2010-05-22 01:47:14 +00002648SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2649 MachineFunction &MF = DAG.getMachineFunction();
2650 MachineFrameInfo *MFI = MF.getFrameInfo();
2651 MFI->setReturnAddressIsTaken(true);
2652
2653 EVT VT = Op.getValueType();
2654 DebugLoc dl = Op.getDebugLoc();
2655 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2656 if (Depth) {
2657 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2658 SDValue Offset = DAG.getConstant(4, MVT::i32);
2659 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2660 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2661 NULL, 0, false, false, 0);
2662 }
2663
2664 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002665 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002666 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2667}
2668
Dan Gohmand858e902010-04-17 15:26:15 +00002669SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002670 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2671 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002672
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002674 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2675 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002676 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002677 ? ARM::R7 : ARM::R11;
2678 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2679 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002680 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2681 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002682 return FrameAddr;
2683}
2684
Bob Wilson9f3f0612010-04-17 05:30:19 +00002685/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2686/// expand a bit convert where either the source or destination type is i64 to
2687/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2688/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2689/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002690static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002691 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2692 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002693 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002694
Bob Wilson9f3f0612010-04-17 05:30:19 +00002695 // This function is only supposed to be called for i64 types, either as the
2696 // source or destination of the bit convert.
2697 EVT SrcVT = Op.getValueType();
2698 EVT DstVT = N->getValueType(0);
2699 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2700 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002701
Bob Wilson9f3f0612010-04-17 05:30:19 +00002702 // Turn i64->f64 into VMOVDRR.
2703 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002704 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2705 DAG.getConstant(0, MVT::i32));
2706 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2707 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002708 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2709 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002710 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002711
Jim Grosbache5165492009-11-09 00:11:35 +00002712 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002713 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2714 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2715 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2716 // Merge the pieces into a single i64 value.
2717 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2718 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002719
Bob Wilson9f3f0612010-04-17 05:30:19 +00002720 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002721}
2722
Bob Wilson5bafff32009-06-22 23:27:02 +00002723/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002724/// Zero vectors are used to represent vector negation and in those cases
2725/// will be implemented with the NEON VNEG instruction. However, VNEG does
2726/// not support i64 elements, so sometimes the zero vectors will need to be
2727/// explicitly constructed. Regardless, use a canonical VMOV to create the
2728/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002729static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002731 // The canonical modified immediate encoding of a zero vector is....0!
2732 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2733 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2734 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2735 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002736}
2737
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002738/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2739/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002740SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2741 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002742 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2743 EVT VT = Op.getValueType();
2744 unsigned VTBits = VT.getSizeInBits();
2745 DebugLoc dl = Op.getDebugLoc();
2746 SDValue ShOpLo = Op.getOperand(0);
2747 SDValue ShOpHi = Op.getOperand(1);
2748 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002749 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002750 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002751
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002752 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2753
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002754 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2755 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2756 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2757 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2758 DAG.getConstant(VTBits, MVT::i32));
2759 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2760 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002761 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002762
2763 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2764 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002765 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002766 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002767 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002768 CCR, Cmp);
2769
2770 SDValue Ops[2] = { Lo, Hi };
2771 return DAG.getMergeValues(Ops, 2, dl);
2772}
2773
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002774/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2775/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002776SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2777 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002778 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2779 EVT VT = Op.getValueType();
2780 unsigned VTBits = VT.getSizeInBits();
2781 DebugLoc dl = Op.getDebugLoc();
2782 SDValue ShOpLo = Op.getOperand(0);
2783 SDValue ShOpHi = Op.getOperand(1);
2784 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002785 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002786
2787 assert(Op.getOpcode() == ISD::SHL_PARTS);
2788 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2789 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2790 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2791 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2792 DAG.getConstant(VTBits, MVT::i32));
2793 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2794 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2795
2796 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2797 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2798 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002799 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002800 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002801 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002802 CCR, Cmp);
2803
2804 SDValue Ops[2] = { Lo, Hi };
2805 return DAG.getMergeValues(Ops, 2, dl);
2806}
2807
Nate Begemand1fb5832010-08-03 21:31:55 +00002808SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
2809 SelectionDAG &DAG) const {
2810 // The rounding mode is in bits 23:22 of the FPSCR.
2811 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2812 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2813 // so that the shift + and get folded into a bitfield extract.
2814 DebugLoc dl = Op.getDebugLoc();
2815 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2816 DAG.getConstant(Intrinsic::arm_get_fpscr,
2817 MVT::i32));
2818 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
2819 DAG.getConstant(1U << 22, MVT::i32));
2820 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2821 DAG.getConstant(22, MVT::i32));
2822 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
2823 DAG.getConstant(3, MVT::i32));
2824}
2825
Jim Grosbach3482c802010-01-18 19:58:49 +00002826static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2827 const ARMSubtarget *ST) {
2828 EVT VT = N->getValueType(0);
2829 DebugLoc dl = N->getDebugLoc();
2830
2831 if (!ST->hasV6T2Ops())
2832 return SDValue();
2833
2834 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2835 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2836}
2837
Bob Wilson5bafff32009-06-22 23:27:02 +00002838static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2839 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002840 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002841 DebugLoc dl = N->getDebugLoc();
2842
2843 // Lower vector shifts on NEON to use VSHL.
2844 if (VT.isVector()) {
2845 assert(ST->hasNEON() && "unexpected vector shift");
2846
2847 // Left shifts translate directly to the vshiftu intrinsic.
2848 if (N->getOpcode() == ISD::SHL)
2849 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 N->getOperand(0), N->getOperand(1));
2852
2853 assert((N->getOpcode() == ISD::SRA ||
2854 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2855
2856 // NEON uses the same intrinsics for both left and right shifts. For
2857 // right shifts, the shift amounts are negative, so negate the vector of
2858 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002859 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2861 getZeroVector(ShiftVT, DAG, dl),
2862 N->getOperand(1));
2863 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2864 Intrinsic::arm_neon_vshifts :
2865 Intrinsic::arm_neon_vshiftu);
2866 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002867 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 N->getOperand(0), NegatedCount);
2869 }
2870
Eli Friedmance392eb2009-08-22 03:13:10 +00002871 // We can get here for a node like i32 = ISD::SHL i32, i64
2872 if (VT != MVT::i64)
2873 return SDValue();
2874
2875 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002876 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002877
Chris Lattner27a6c732007-11-24 07:07:01 +00002878 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2879 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002880 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002881 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002882
Chris Lattner27a6c732007-11-24 07:07:01 +00002883 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002884 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002885
Chris Lattner27a6c732007-11-24 07:07:01 +00002886 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002887 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002888 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002889 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002890 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002891
Chris Lattner27a6c732007-11-24 07:07:01 +00002892 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2893 // captures the result into a carry flag.
2894 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002896
Chris Lattner27a6c732007-11-24 07:07:01 +00002897 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002898 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002899
Chris Lattner27a6c732007-11-24 07:07:01 +00002900 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002902}
2903
Bob Wilson5bafff32009-06-22 23:27:02 +00002904static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2905 SDValue TmpOp0, TmpOp1;
2906 bool Invert = false;
2907 bool Swap = false;
2908 unsigned Opc = 0;
2909
2910 SDValue Op0 = Op.getOperand(0);
2911 SDValue Op1 = Op.getOperand(1);
2912 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002913 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2915 DebugLoc dl = Op.getDebugLoc();
2916
2917 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2918 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002919 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 case ISD::SETUNE:
2921 case ISD::SETNE: Invert = true; // Fallthrough
2922 case ISD::SETOEQ:
2923 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2924 case ISD::SETOLT:
2925 case ISD::SETLT: Swap = true; // Fallthrough
2926 case ISD::SETOGT:
2927 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2928 case ISD::SETOLE:
2929 case ISD::SETLE: Swap = true; // Fallthrough
2930 case ISD::SETOGE:
2931 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2932 case ISD::SETUGE: Swap = true; // Fallthrough
2933 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2934 case ISD::SETUGT: Swap = true; // Fallthrough
2935 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2936 case ISD::SETUEQ: Invert = true; // Fallthrough
2937 case ISD::SETONE:
2938 // Expand this to (OLT | OGT).
2939 TmpOp0 = Op0;
2940 TmpOp1 = Op1;
2941 Opc = ISD::OR;
2942 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2943 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2944 break;
2945 case ISD::SETUO: Invert = true; // Fallthrough
2946 case ISD::SETO:
2947 // Expand this to (OLT | OGE).
2948 TmpOp0 = Op0;
2949 TmpOp1 = Op1;
2950 Opc = ISD::OR;
2951 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2952 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2953 break;
2954 }
2955 } else {
2956 // Integer comparisons.
2957 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002958 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 case ISD::SETNE: Invert = true;
2960 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2961 case ISD::SETLT: Swap = true;
2962 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2963 case ISD::SETLE: Swap = true;
2964 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2965 case ISD::SETULT: Swap = true;
2966 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2967 case ISD::SETULE: Swap = true;
2968 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2969 }
2970
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002971 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002972 if (Opc == ARMISD::VCEQ) {
2973
2974 SDValue AndOp;
2975 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2976 AndOp = Op0;
2977 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2978 AndOp = Op1;
2979
2980 // Ignore bitconvert.
2981 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2982 AndOp = AndOp.getOperand(0);
2983
2984 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2985 Opc = ARMISD::VTST;
2986 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2987 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2988 Invert = !Invert;
2989 }
2990 }
2991 }
2992
2993 if (Swap)
2994 std::swap(Op0, Op1);
2995
2996 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2997
2998 if (Invert)
2999 Result = DAG.getNOT(dl, Result, VT);
3000
3001 return Result;
3002}
3003
Bob Wilsond3c42842010-06-14 22:19:57 +00003004/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3005/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003006/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003007static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3008 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003009 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003010 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003011
Bob Wilson827b2102010-06-15 19:05:35 +00003012 // SplatBitSize is set to the smallest size that splats the vector, so a
3013 // zero vector will always have SplatBitSize == 8. However, NEON modified
3014 // immediate instructions others than VMOV do not support the 8-bit encoding
3015 // of a zero vector, and the default encoding of zero is supposed to be the
3016 // 32-bit version.
3017 if (SplatBits == 0)
3018 SplatBitSize = 32;
3019
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 switch (SplatBitSize) {
3021 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003022 if (!isVMOV)
3023 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003024 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003026 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003027 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003028 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003029 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031 case 16:
3032 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003033 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003034 if ((SplatBits & ~0xff) == 0) {
3035 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003036 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003037 Imm = SplatBits;
3038 break;
3039 }
3040 if ((SplatBits & ~0xff00) == 0) {
3041 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003042 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003043 Imm = SplatBits >> 8;
3044 break;
3045 }
3046 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
3048 case 32:
3049 // NEON's 32-bit VMOV supports splat values where:
3050 // * only one byte is nonzero, or
3051 // * the least significant byte is 0xff and the second byte is nonzero, or
3052 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003053 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003054 if ((SplatBits & ~0xff) == 0) {
3055 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003056 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003057 Imm = SplatBits;
3058 break;
3059 }
3060 if ((SplatBits & ~0xff00) == 0) {
3061 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003062 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 Imm = SplatBits >> 8;
3064 break;
3065 }
3066 if ((SplatBits & ~0xff0000) == 0) {
3067 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003068 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003069 Imm = SplatBits >> 16;
3070 break;
3071 }
3072 if ((SplatBits & ~0xff000000) == 0) {
3073 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003074 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003075 Imm = SplatBits >> 24;
3076 break;
3077 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003078
3079 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003080 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3081 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003082 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 Imm = SplatBits >> 8;
3084 SplatBits |= 0xff;
3085 break;
3086 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003087
3088 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003089 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3090 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003091 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003092 Imm = SplatBits >> 16;
3093 SplatBits |= 0xffff;
3094 break;
3095 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
3097 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3098 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3099 // VMOV.I32. A (very) minor optimization would be to replicate the value
3100 // and fall through here to test for a valid 64-bit splat. But, then the
3101 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003102 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003103
3104 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003105 if (!isVMOV)
3106 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003107 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003108 uint64_t BitMask = 0xff;
3109 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003110 unsigned ImmMask = 1;
3111 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003112 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003113 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003114 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003115 Imm |= ImmMask;
3116 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003118 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003120 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003121 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003122 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003123 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003124 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003125 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 break;
3127 }
3128
Bob Wilson1a913ed2010-06-11 21:34:50 +00003129 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003130 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003131 return SDValue();
3132 }
3133
Bob Wilsoncba270d2010-07-13 21:16:48 +00003134 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3135 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003136}
3137
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003138static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3139 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003140 unsigned NumElts = VT.getVectorNumElements();
3141 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003142 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003143
3144 // If this is a VEXT shuffle, the immediate value is the index of the first
3145 // element. The other shuffle indices must be the successive elements after
3146 // the first one.
3147 unsigned ExpectedElt = Imm;
3148 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003149 // Increment the expected index. If it wraps around, it may still be
3150 // a VEXT but the source vectors must be swapped.
3151 ExpectedElt += 1;
3152 if (ExpectedElt == NumElts * 2) {
3153 ExpectedElt = 0;
3154 ReverseVEXT = true;
3155 }
3156
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003157 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003158 return false;
3159 }
3160
3161 // Adjust the index value if the source operands will be swapped.
3162 if (ReverseVEXT)
3163 Imm -= NumElts;
3164
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003165 return true;
3166}
3167
Bob Wilson8bb9e482009-07-26 00:39:34 +00003168/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3169/// instruction with the specified blocksize. (The order of the elements
3170/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003171static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3172 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003173 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3174 "Only possible block sizes for VREV are: 16, 32, 64");
3175
Bob Wilson8bb9e482009-07-26 00:39:34 +00003176 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003177 if (EltSz == 64)
3178 return false;
3179
3180 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003181 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003182
3183 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3184 return false;
3185
3186 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003187 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003188 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3189 return false;
3190 }
3191
3192 return true;
3193}
3194
Bob Wilsonc692cb72009-08-21 20:54:19 +00003195static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3196 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003197 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3198 if (EltSz == 64)
3199 return false;
3200
Bob Wilsonc692cb72009-08-21 20:54:19 +00003201 unsigned NumElts = VT.getVectorNumElements();
3202 WhichResult = (M[0] == 0 ? 0 : 1);
3203 for (unsigned i = 0; i < NumElts; i += 2) {
3204 if ((unsigned) M[i] != i + WhichResult ||
3205 (unsigned) M[i+1] != i + NumElts + WhichResult)
3206 return false;
3207 }
3208 return true;
3209}
3210
Bob Wilson324f4f12009-12-03 06:40:55 +00003211/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3212/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3213/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3214static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3215 unsigned &WhichResult) {
3216 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3217 if (EltSz == 64)
3218 return false;
3219
3220 unsigned NumElts = VT.getVectorNumElements();
3221 WhichResult = (M[0] == 0 ? 0 : 1);
3222 for (unsigned i = 0; i < NumElts; i += 2) {
3223 if ((unsigned) M[i] != i + WhichResult ||
3224 (unsigned) M[i+1] != i + WhichResult)
3225 return false;
3226 }
3227 return true;
3228}
3229
Bob Wilsonc692cb72009-08-21 20:54:19 +00003230static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3231 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003232 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3233 if (EltSz == 64)
3234 return false;
3235
Bob Wilsonc692cb72009-08-21 20:54:19 +00003236 unsigned NumElts = VT.getVectorNumElements();
3237 WhichResult = (M[0] == 0 ? 0 : 1);
3238 for (unsigned i = 0; i != NumElts; ++i) {
3239 if ((unsigned) M[i] != 2 * i + WhichResult)
3240 return false;
3241 }
3242
3243 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003244 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003245 return false;
3246
3247 return true;
3248}
3249
Bob Wilson324f4f12009-12-03 06:40:55 +00003250/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3251/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3252/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3253static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3254 unsigned &WhichResult) {
3255 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3256 if (EltSz == 64)
3257 return false;
3258
3259 unsigned Half = VT.getVectorNumElements() / 2;
3260 WhichResult = (M[0] == 0 ? 0 : 1);
3261 for (unsigned j = 0; j != 2; ++j) {
3262 unsigned Idx = WhichResult;
3263 for (unsigned i = 0; i != Half; ++i) {
3264 if ((unsigned) M[i + j * Half] != Idx)
3265 return false;
3266 Idx += 2;
3267 }
3268 }
3269
3270 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3271 if (VT.is64BitVector() && EltSz == 32)
3272 return false;
3273
3274 return true;
3275}
3276
Bob Wilsonc692cb72009-08-21 20:54:19 +00003277static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3278 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003279 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3280 if (EltSz == 64)
3281 return false;
3282
Bob Wilsonc692cb72009-08-21 20:54:19 +00003283 unsigned NumElts = VT.getVectorNumElements();
3284 WhichResult = (M[0] == 0 ? 0 : 1);
3285 unsigned Idx = WhichResult * NumElts / 2;
3286 for (unsigned i = 0; i != NumElts; i += 2) {
3287 if ((unsigned) M[i] != Idx ||
3288 (unsigned) M[i+1] != Idx + NumElts)
3289 return false;
3290 Idx += 1;
3291 }
3292
3293 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003294 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003295 return false;
3296
3297 return true;
3298}
3299
Bob Wilson324f4f12009-12-03 06:40:55 +00003300/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3301/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3302/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3303static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3304 unsigned &WhichResult) {
3305 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3306 if (EltSz == 64)
3307 return false;
3308
3309 unsigned NumElts = VT.getVectorNumElements();
3310 WhichResult = (M[0] == 0 ? 0 : 1);
3311 unsigned Idx = WhichResult * NumElts / 2;
3312 for (unsigned i = 0; i != NumElts; i += 2) {
3313 if ((unsigned) M[i] != Idx ||
3314 (unsigned) M[i+1] != Idx)
3315 return false;
3316 Idx += 1;
3317 }
3318
3319 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3320 if (VT.is64BitVector() && EltSz == 32)
3321 return false;
3322
3323 return true;
3324}
3325
Dale Johannesenf630c712010-07-29 20:10:08 +00003326// If N is an integer constant that can be moved into a register in one
3327// instruction, return an SDValue of such a constant (will become a MOV
3328// instruction). Otherwise return null.
3329static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3330 const ARMSubtarget *ST, DebugLoc dl) {
3331 uint64_t Val;
3332 if (!isa<ConstantSDNode>(N))
3333 return SDValue();
3334 Val = cast<ConstantSDNode>(N)->getZExtValue();
3335
3336 if (ST->isThumb1Only()) {
3337 if (Val <= 255 || ~Val <= 255)
3338 return DAG.getConstant(Val, MVT::i32);
3339 } else {
3340 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3341 return DAG.getConstant(Val, MVT::i32);
3342 }
3343 return SDValue();
3344}
3345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346// If this is a case we can't handle, return null and let the default
3347// expansion code take care of it.
Dale Johannesenf630c712010-07-29 20:10:08 +00003348static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3349 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003350 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003351 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003353
3354 APInt SplatBits, SplatUndef;
3355 unsigned SplatBitSize;
3356 bool HasAnyUndefs;
3357 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003358 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003359 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003360 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003361 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003362 SplatUndef.getZExtValue(), SplatBitSize,
3363 DAG, VmovVT, VT.is128BitVector(), true);
3364 if (Val.getNode()) {
3365 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3366 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3367 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003368
3369 // Try an immediate VMVN.
3370 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3371 ((1LL << SplatBitSize) - 1));
3372 Val = isNEONModifiedImm(NegatedImm,
3373 SplatUndef.getZExtValue(), SplatBitSize,
3374 DAG, VmovVT, VT.is128BitVector(), false);
3375 if (Val.getNode()) {
3376 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3377 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3378 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003379 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003380 }
3381
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003382 // Scan through the operands to see if only one value is used.
3383 unsigned NumElts = VT.getVectorNumElements();
3384 bool isOnlyLowElement = true;
3385 bool usesOnlyOneValue = true;
3386 bool isConstant = true;
3387 SDValue Value;
3388 for (unsigned i = 0; i < NumElts; ++i) {
3389 SDValue V = Op.getOperand(i);
3390 if (V.getOpcode() == ISD::UNDEF)
3391 continue;
3392 if (i > 0)
3393 isOnlyLowElement = false;
3394 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3395 isConstant = false;
3396
3397 if (!Value.getNode())
3398 Value = V;
3399 else if (V != Value)
3400 usesOnlyOneValue = false;
3401 }
3402
3403 if (!Value.getNode())
3404 return DAG.getUNDEF(VT);
3405
3406 if (isOnlyLowElement)
3407 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3408
Dale Johannesenf630c712010-07-29 20:10:08 +00003409 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3410
3411 if (EnableARMVDUPsplat) {
3412 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3413 // i32 and try again.
3414 if (usesOnlyOneValue && EltSize <= 32) {
3415 if (!isConstant)
3416 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3417 if (VT.getVectorElementType().isFloatingPoint()) {
3418 SmallVector<SDValue, 8> Ops;
3419 for (unsigned i = 0; i < NumElts; ++i)
3420 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3421 Op.getOperand(i)));
3422 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3423 NumElts);
3424 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3425 LowerBUILD_VECTOR(Val, DAG, ST));
3426 }
3427 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3428 if (Val.getNode())
3429 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3430 }
3431 }
3432
3433 // If all elements are constants and the case above didn't get hit, fall back
3434 // to the default expansion, which will generate a load from the constant
3435 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003436 if (isConstant)
3437 return SDValue();
3438
Dale Johannesenf630c712010-07-29 20:10:08 +00003439 if (!EnableARMVDUPsplat) {
3440 // Use VDUP for non-constant splats.
3441 if (usesOnlyOneValue && EltSize <= 32)
3442 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3443 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003444
3445 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003446 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3447 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003448 if (EltSize >= 32) {
3449 // Do the expansion with floating-point types, since that is what the VFP
3450 // registers are defined to use, and since i64 is not legal.
3451 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3452 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003453 SmallVector<SDValue, 8> Ops;
3454 for (unsigned i = 0; i < NumElts; ++i)
3455 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3456 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003457 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 }
3459
3460 return SDValue();
3461}
3462
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003463/// isShuffleMaskLegal - Targets can use this to indicate that they only
3464/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3465/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3466/// are assumed to be legal.
3467bool
3468ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3469 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003470 if (VT.getVectorNumElements() == 4 &&
3471 (VT.is128BitVector() || VT.is64BitVector())) {
3472 unsigned PFIndexes[4];
3473 for (unsigned i = 0; i != 4; ++i) {
3474 if (M[i] < 0)
3475 PFIndexes[i] = 8;
3476 else
3477 PFIndexes[i] = M[i];
3478 }
3479
3480 // Compute the index in the perfect shuffle table.
3481 unsigned PFTableIndex =
3482 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3483 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3484 unsigned Cost = (PFEntry >> 30);
3485
3486 if (Cost <= 4)
3487 return true;
3488 }
3489
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003490 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003491 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003492
Bob Wilson53dd2452010-06-07 23:53:38 +00003493 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3494 return (EltSize >= 32 ||
3495 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003496 isVREVMask(M, VT, 64) ||
3497 isVREVMask(M, VT, 32) ||
3498 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003499 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3500 isVTRNMask(M, VT, WhichResult) ||
3501 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003502 isVZIPMask(M, VT, WhichResult) ||
3503 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3504 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3505 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003506}
3507
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003508/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3509/// the specified operations to build the shuffle.
3510static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3511 SDValue RHS, SelectionDAG &DAG,
3512 DebugLoc dl) {
3513 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3514 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3515 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3516
3517 enum {
3518 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3519 OP_VREV,
3520 OP_VDUP0,
3521 OP_VDUP1,
3522 OP_VDUP2,
3523 OP_VDUP3,
3524 OP_VEXT1,
3525 OP_VEXT2,
3526 OP_VEXT3,
3527 OP_VUZPL, // VUZP, left result
3528 OP_VUZPR, // VUZP, right result
3529 OP_VZIPL, // VZIP, left result
3530 OP_VZIPR, // VZIP, right result
3531 OP_VTRNL, // VTRN, left result
3532 OP_VTRNR // VTRN, right result
3533 };
3534
3535 if (OpNum == OP_COPY) {
3536 if (LHSID == (1*9+2)*9+3) return LHS;
3537 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3538 return RHS;
3539 }
3540
3541 SDValue OpLHS, OpRHS;
3542 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3543 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3544 EVT VT = OpLHS.getValueType();
3545
3546 switch (OpNum) {
3547 default: llvm_unreachable("Unknown shuffle opcode!");
3548 case OP_VREV:
3549 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3550 case OP_VDUP0:
3551 case OP_VDUP1:
3552 case OP_VDUP2:
3553 case OP_VDUP3:
3554 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003555 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003556 case OP_VEXT1:
3557 case OP_VEXT2:
3558 case OP_VEXT3:
3559 return DAG.getNode(ARMISD::VEXT, dl, VT,
3560 OpLHS, OpRHS,
3561 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3562 case OP_VUZPL:
3563 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003564 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003565 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3566 case OP_VZIPL:
3567 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003568 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003569 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3570 case OP_VTRNL:
3571 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003572 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3573 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003574 }
3575}
3576
Bob Wilson5bafff32009-06-22 23:27:02 +00003577static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003578 SDValue V1 = Op.getOperand(0);
3579 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003580 DebugLoc dl = Op.getDebugLoc();
3581 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003582 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003583 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003584
Bob Wilson28865062009-08-13 02:13:04 +00003585 // Convert shuffles that are directly supported on NEON to target-specific
3586 // DAG nodes, instead of keeping them as shuffles and matching them again
3587 // during code selection. This is more efficient and avoids the possibility
3588 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003589 // FIXME: floating-point vectors should be canonicalized to integer vectors
3590 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003591 SVN->getMask(ShuffleMask);
3592
Bob Wilson53dd2452010-06-07 23:53:38 +00003593 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3594 if (EltSize <= 32) {
3595 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3596 int Lane = SVN->getSplatIndex();
3597 // If this is undef splat, generate it via "just" vdup, if possible.
3598 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003599
Bob Wilson53dd2452010-06-07 23:53:38 +00003600 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3601 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3602 }
3603 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3604 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003605 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003606
3607 bool ReverseVEXT;
3608 unsigned Imm;
3609 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3610 if (ReverseVEXT)
3611 std::swap(V1, V2);
3612 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3613 DAG.getConstant(Imm, MVT::i32));
3614 }
3615
3616 if (isVREVMask(ShuffleMask, VT, 64))
3617 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3618 if (isVREVMask(ShuffleMask, VT, 32))
3619 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3620 if (isVREVMask(ShuffleMask, VT, 16))
3621 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3622
3623 // Check for Neon shuffles that modify both input vectors in place.
3624 // If both results are used, i.e., if there are two shuffles with the same
3625 // source operands and with masks corresponding to both results of one of
3626 // these operations, DAG memoization will ensure that a single node is
3627 // used for both shuffles.
3628 unsigned WhichResult;
3629 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3630 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3631 V1, V2).getValue(WhichResult);
3632 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3633 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3634 V1, V2).getValue(WhichResult);
3635 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3636 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3637 V1, V2).getValue(WhichResult);
3638
3639 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3640 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3641 V1, V1).getValue(WhichResult);
3642 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3643 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3644 V1, V1).getValue(WhichResult);
3645 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3646 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3647 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003648 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003649
Bob Wilsonc692cb72009-08-21 20:54:19 +00003650 // If the shuffle is not directly supported and it has 4 elements, use
3651 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003652 unsigned NumElts = VT.getVectorNumElements();
3653 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003654 unsigned PFIndexes[4];
3655 for (unsigned i = 0; i != 4; ++i) {
3656 if (ShuffleMask[i] < 0)
3657 PFIndexes[i] = 8;
3658 else
3659 PFIndexes[i] = ShuffleMask[i];
3660 }
3661
3662 // Compute the index in the perfect shuffle table.
3663 unsigned PFTableIndex =
3664 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003665 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3666 unsigned Cost = (PFEntry >> 30);
3667
3668 if (Cost <= 4)
3669 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3670 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003671
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003672 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003673 if (EltSize >= 32) {
3674 // Do the expansion with floating-point types, since that is what the VFP
3675 // registers are defined to use, and since i64 is not legal.
3676 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3677 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3678 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3679 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003680 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003681 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003682 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003683 Ops.push_back(DAG.getUNDEF(EltVT));
3684 else
3685 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3686 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3687 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3688 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003689 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003690 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003691 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3692 }
3693
Bob Wilson22cac0d2009-08-14 05:16:33 +00003694 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003695}
3696
Bob Wilson5bafff32009-06-22 23:27:02 +00003697static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003698 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003699 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 SDValue Vec = Op.getOperand(0);
3701 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003702 assert(VT == MVT::i32 &&
3703 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3704 "unexpected type for custom-lowering vector extract");
3705 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003706}
3707
Bob Wilsona6d65862009-08-03 20:36:38 +00003708static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3709 // The only time a CONCAT_VECTORS operation can have legal types is when
3710 // two 64-bit vectors are concatenated to a 128-bit vector.
3711 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3712 "unexpected CONCAT_VECTORS");
3713 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003715 SDValue Op0 = Op.getOperand(0);
3716 SDValue Op1 = Op.getOperand(1);
3717 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3719 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003720 DAG.getIntPtrConstant(0));
3721 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3723 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003724 DAG.getIntPtrConstant(1));
3725 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003726}
3727
Dan Gohmand858e902010-04-17 15:26:15 +00003728SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003729 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003730 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003731 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003732 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003733 case ISD::GlobalAddress:
3734 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3735 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003736 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003737 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003738 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3739 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003740 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003741 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003742 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003743 case ISD::SINT_TO_FP:
3744 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3745 case ISD::FP_TO_SINT:
3746 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003747 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003748 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003749 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003750 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003751 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003752 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003753 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3754 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003755 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003756 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003757 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003758 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003759 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003760 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003761 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003762 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003763 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003764 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003765 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003766 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003767 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Nate Begemand1fb5832010-08-03 21:31:55 +00003768 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003769 }
Dan Gohman475871a2008-07-27 21:46:04 +00003770 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003771}
3772
Duncan Sands1607f052008-12-01 11:39:25 +00003773/// ReplaceNodeResults - Replace the results of node with an illegal result
3774/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003775void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3776 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003777 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003778 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003779 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003780 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003781 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003782 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003783 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003784 Res = ExpandBIT_CONVERT(N, DAG);
3785 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003786 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003787 case ISD::SRA:
3788 Res = LowerShift(N, DAG, Subtarget);
3789 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003790 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003791 if (Res.getNode())
3792 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003793}
Chris Lattner27a6c732007-11-24 07:07:01 +00003794
Evan Chenga8e29892007-01-19 07:51:42 +00003795//===----------------------------------------------------------------------===//
3796// ARM Scheduler Hooks
3797//===----------------------------------------------------------------------===//
3798
3799MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003800ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3801 MachineBasicBlock *BB,
3802 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003803 unsigned dest = MI->getOperand(0).getReg();
3804 unsigned ptr = MI->getOperand(1).getReg();
3805 unsigned oldval = MI->getOperand(2).getReg();
3806 unsigned newval = MI->getOperand(3).getReg();
3807 unsigned scratch = BB->getParent()->getRegInfo()
3808 .createVirtualRegister(ARM::GPRRegisterClass);
3809 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3810 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003811 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003812
3813 unsigned ldrOpc, strOpc;
3814 switch (Size) {
3815 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003816 case 1:
3817 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3818 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3819 break;
3820 case 2:
3821 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3822 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3823 break;
3824 case 4:
3825 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3826 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3827 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003828 }
3829
3830 MachineFunction *MF = BB->getParent();
3831 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3832 MachineFunction::iterator It = BB;
3833 ++It; // insert the new blocks after the current block
3834
3835 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3836 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3837 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3838 MF->insert(It, loop1MBB);
3839 MF->insert(It, loop2MBB);
3840 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003841
3842 // Transfer the remainder of BB and its successor edges to exitMBB.
3843 exitMBB->splice(exitMBB->begin(), BB,
3844 llvm::next(MachineBasicBlock::iterator(MI)),
3845 BB->end());
3846 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003847
3848 // thisMBB:
3849 // ...
3850 // fallthrough --> loop1MBB
3851 BB->addSuccessor(loop1MBB);
3852
3853 // loop1MBB:
3854 // ldrex dest, [ptr]
3855 // cmp dest, oldval
3856 // bne exitMBB
3857 BB = loop1MBB;
3858 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003859 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003860 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003861 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3862 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003863 BB->addSuccessor(loop2MBB);
3864 BB->addSuccessor(exitMBB);
3865
3866 // loop2MBB:
3867 // strex scratch, newval, [ptr]
3868 // cmp scratch, #0
3869 // bne loop1MBB
3870 BB = loop2MBB;
3871 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3872 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003873 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003874 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003875 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3876 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003877 BB->addSuccessor(loop1MBB);
3878 BB->addSuccessor(exitMBB);
3879
3880 // exitMBB:
3881 // ...
3882 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003883
Dan Gohman14152b42010-07-06 20:24:04 +00003884 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003885
Jim Grosbach5278eb82009-12-11 01:42:04 +00003886 return BB;
3887}
3888
3889MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003890ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3891 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003892 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3893 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3894
3895 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003896 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003897 MachineFunction::iterator It = BB;
3898 ++It;
3899
3900 unsigned dest = MI->getOperand(0).getReg();
3901 unsigned ptr = MI->getOperand(1).getReg();
3902 unsigned incr = MI->getOperand(2).getReg();
3903 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003904
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003905 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003906 unsigned ldrOpc, strOpc;
3907 switch (Size) {
3908 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003909 case 1:
3910 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003911 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003912 break;
3913 case 2:
3914 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3915 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3916 break;
3917 case 4:
3918 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3919 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3920 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003921 }
3922
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003923 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3924 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3925 MF->insert(It, loopMBB);
3926 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003927
3928 // Transfer the remainder of BB and its successor edges to exitMBB.
3929 exitMBB->splice(exitMBB->begin(), BB,
3930 llvm::next(MachineBasicBlock::iterator(MI)),
3931 BB->end());
3932 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003933
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003934 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003935 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3936 unsigned scratch2 = (!BinOpcode) ? incr :
3937 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3938
3939 // thisMBB:
3940 // ...
3941 // fallthrough --> loopMBB
3942 BB->addSuccessor(loopMBB);
3943
3944 // loopMBB:
3945 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003946 // <binop> scratch2, dest, incr
3947 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003948 // cmp scratch, #0
3949 // bne- loopMBB
3950 // fallthrough --> exitMBB
3951 BB = loopMBB;
3952 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003953 if (BinOpcode) {
3954 // operand order needs to go the other way for NAND
3955 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3956 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3957 addReg(incr).addReg(dest)).addReg(0);
3958 else
3959 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3960 addReg(dest).addReg(incr)).addReg(0);
3961 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003962
3963 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3964 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003965 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003966 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003967 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3968 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003969
3970 BB->addSuccessor(loopMBB);
3971 BB->addSuccessor(exitMBB);
3972
3973 // exitMBB:
3974 // ...
3975 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003976
Dan Gohman14152b42010-07-06 20:24:04 +00003977 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003978
Jim Grosbachc3c23542009-12-14 04:22:04 +00003979 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003980}
3981
Evan Cheng218977b2010-07-13 19:27:42 +00003982static
3983MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3984 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3985 E = MBB->succ_end(); I != E; ++I)
3986 if (*I != Succ)
3987 return *I;
3988 llvm_unreachable("Expecting a BB with two successors!");
3989}
3990
Jim Grosbache801dc42009-12-12 01:40:06 +00003991MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003992ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003993 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003994 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003995 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003996 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003997 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003998 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003999 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004000 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004001
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004002 case ARM::ATOMIC_LOAD_ADD_I8:
4003 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4004 case ARM::ATOMIC_LOAD_ADD_I16:
4005 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4006 case ARM::ATOMIC_LOAD_ADD_I32:
4007 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004008
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004009 case ARM::ATOMIC_LOAD_AND_I8:
4010 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4011 case ARM::ATOMIC_LOAD_AND_I16:
4012 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4013 case ARM::ATOMIC_LOAD_AND_I32:
4014 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004015
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004016 case ARM::ATOMIC_LOAD_OR_I8:
4017 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4018 case ARM::ATOMIC_LOAD_OR_I16:
4019 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4020 case ARM::ATOMIC_LOAD_OR_I32:
4021 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004022
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004023 case ARM::ATOMIC_LOAD_XOR_I8:
4024 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4025 case ARM::ATOMIC_LOAD_XOR_I16:
4026 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4027 case ARM::ATOMIC_LOAD_XOR_I32:
4028 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004029
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004030 case ARM::ATOMIC_LOAD_NAND_I8:
4031 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4032 case ARM::ATOMIC_LOAD_NAND_I16:
4033 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4034 case ARM::ATOMIC_LOAD_NAND_I32:
4035 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004036
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004037 case ARM::ATOMIC_LOAD_SUB_I8:
4038 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4039 case ARM::ATOMIC_LOAD_SUB_I16:
4040 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4041 case ARM::ATOMIC_LOAD_SUB_I32:
4042 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004043
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004044 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4045 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4046 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004047
4048 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4049 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4050 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004051
Evan Cheng007ea272009-08-12 05:17:19 +00004052 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004053 // To "insert" a SELECT_CC instruction, we actually have to insert the
4054 // diamond control-flow pattern. The incoming instruction knows the
4055 // destination vreg to set, the condition code register to branch on, the
4056 // true/false values to select between, and a branch opcode to use.
4057 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004058 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004059 ++It;
4060
4061 // thisMBB:
4062 // ...
4063 // TrueVal = ...
4064 // cmpTY ccX, r1, r2
4065 // bCC copy1MBB
4066 // fallthrough --> copy0MBB
4067 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004068 MachineFunction *F = BB->getParent();
4069 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4070 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004071 F->insert(It, copy0MBB);
4072 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004073
4074 // Transfer the remainder of BB and its successor edges to sinkMBB.
4075 sinkMBB->splice(sinkMBB->begin(), BB,
4076 llvm::next(MachineBasicBlock::iterator(MI)),
4077 BB->end());
4078 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4079
Dan Gohman258c58c2010-07-06 15:49:48 +00004080 BB->addSuccessor(copy0MBB);
4081 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004082
Dan Gohman14152b42010-07-06 20:24:04 +00004083 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4084 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4085
Evan Chenga8e29892007-01-19 07:51:42 +00004086 // copy0MBB:
4087 // %FalseValue = ...
4088 // # fallthrough to sinkMBB
4089 BB = copy0MBB;
4090
4091 // Update machine-CFG edges
4092 BB->addSuccessor(sinkMBB);
4093
4094 // sinkMBB:
4095 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4096 // ...
4097 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004098 BuildMI(*BB, BB->begin(), dl,
4099 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004100 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4101 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4102
Dan Gohman14152b42010-07-06 20:24:04 +00004103 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004104 return BB;
4105 }
Evan Cheng86198642009-08-07 00:34:42 +00004106
Evan Cheng218977b2010-07-13 19:27:42 +00004107 case ARM::BCCi64:
4108 case ARM::BCCZi64: {
4109 // Compare both parts that make up the double comparison separately for
4110 // equality.
4111 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4112
4113 unsigned LHS1 = MI->getOperand(1).getReg();
4114 unsigned LHS2 = MI->getOperand(2).getReg();
4115 if (RHSisZero) {
4116 AddDefaultPred(BuildMI(BB, dl,
4117 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4118 .addReg(LHS1).addImm(0));
4119 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4120 .addReg(LHS2).addImm(0)
4121 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4122 } else {
4123 unsigned RHS1 = MI->getOperand(3).getReg();
4124 unsigned RHS2 = MI->getOperand(4).getReg();
4125 AddDefaultPred(BuildMI(BB, dl,
4126 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4127 .addReg(LHS1).addReg(RHS1));
4128 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4129 .addReg(LHS2).addReg(RHS2)
4130 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4131 }
4132
4133 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4134 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4135 if (MI->getOperand(0).getImm() == ARMCC::NE)
4136 std::swap(destMBB, exitMBB);
4137
4138 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4139 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4140 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4141 .addMBB(exitMBB);
4142
4143 MI->eraseFromParent(); // The pseudo instruction is gone now.
4144 return BB;
4145 }
Evan Chenga8e29892007-01-19 07:51:42 +00004146 }
4147}
4148
4149//===----------------------------------------------------------------------===//
4150// ARM Optimization Hooks
4151//===----------------------------------------------------------------------===//
4152
Chris Lattnerd1980a52009-03-12 06:52:53 +00004153static
4154SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4155 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004156 SelectionDAG &DAG = DCI.DAG;
4157 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004158 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004159 unsigned Opc = N->getOpcode();
4160 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4161 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4162 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4163 ISD::CondCode CC = ISD::SETCC_INVALID;
4164
4165 if (isSlctCC) {
4166 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4167 } else {
4168 SDValue CCOp = Slct.getOperand(0);
4169 if (CCOp.getOpcode() == ISD::SETCC)
4170 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4171 }
4172
4173 bool DoXform = false;
4174 bool InvCC = false;
4175 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4176 "Bad input!");
4177
4178 if (LHS.getOpcode() == ISD::Constant &&
4179 cast<ConstantSDNode>(LHS)->isNullValue()) {
4180 DoXform = true;
4181 } else if (CC != ISD::SETCC_INVALID &&
4182 RHS.getOpcode() == ISD::Constant &&
4183 cast<ConstantSDNode>(RHS)->isNullValue()) {
4184 std::swap(LHS, RHS);
4185 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004186 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004187 Op0.getOperand(0).getValueType();
4188 bool isInt = OpVT.isInteger();
4189 CC = ISD::getSetCCInverse(CC, isInt);
4190
4191 if (!TLI.isCondCodeLegal(CC, OpVT))
4192 return SDValue(); // Inverse operator isn't legal.
4193
4194 DoXform = true;
4195 InvCC = true;
4196 }
4197
4198 if (DoXform) {
4199 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4200 if (isSlctCC)
4201 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4202 Slct.getOperand(0), Slct.getOperand(1), CC);
4203 SDValue CCOp = Slct.getOperand(0);
4204 if (InvCC)
4205 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4206 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4207 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4208 CCOp, OtherOp, Result);
4209 }
4210 return SDValue();
4211}
4212
Bob Wilson3d5792a2010-07-29 20:34:14 +00004213/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4214/// operands N0 and N1. This is a helper for PerformADDCombine that is
4215/// called with the default operands, and if that fails, with commuted
4216/// operands.
4217static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4218 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson67b453b2010-08-04 00:12:08 +00004219 SelectionDAG &DAG = DCI.DAG;
4220
Chris Lattnerd1980a52009-03-12 06:52:53 +00004221 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4222 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4223 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4224 if (Result.getNode()) return Result;
4225 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004226
Bob Wilson67b453b2010-08-04 00:12:08 +00004227 // fold (add (arm_neon_vabd a, b) c) -> (arm_neon_vaba c, a, b)
4228 EVT VT = N->getValueType(0);
4229 if (N0.getOpcode() == ISD::INTRINSIC_WO_CHAIN && VT.isInteger()) {
4230 unsigned IntNo = cast<ConstantSDNode>(N0.getOperand(0))->getZExtValue();
4231 if (IntNo == Intrinsic::arm_neon_vabds)
4232 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4233 DAG.getConstant(Intrinsic::arm_neon_vabas, MVT::i32),
4234 N1, N0.getOperand(1), N0.getOperand(2));
4235 if (IntNo == Intrinsic::arm_neon_vabdu)
4236 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4237 DAG.getConstant(Intrinsic::arm_neon_vabau, MVT::i32),
4238 N1, N0.getOperand(1), N0.getOperand(2));
4239 }
4240
Chris Lattnerd1980a52009-03-12 06:52:53 +00004241 return SDValue();
4242}
4243
Bob Wilson3d5792a2010-07-29 20:34:14 +00004244/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4245///
4246static SDValue PerformADDCombine(SDNode *N,
4247 TargetLowering::DAGCombinerInfo &DCI) {
4248 SDValue N0 = N->getOperand(0);
4249 SDValue N1 = N->getOperand(1);
4250
4251 // First try with the default operand order.
4252 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4253 if (Result.getNode())
4254 return Result;
4255
4256 // If that didn't work, try again with the operands commuted.
4257 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4258}
4259
Chris Lattnerd1980a52009-03-12 06:52:53 +00004260/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004261///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004262static SDValue PerformSUBCombine(SDNode *N,
4263 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004264 SDValue N0 = N->getOperand(0);
4265 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004266
Chris Lattnerd1980a52009-03-12 06:52:53 +00004267 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4268 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4269 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4270 if (Result.getNode()) return Result;
4271 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004272
Chris Lattnerd1980a52009-03-12 06:52:53 +00004273 return SDValue();
4274}
4275
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004276static SDValue PerformMULCombine(SDNode *N,
4277 TargetLowering::DAGCombinerInfo &DCI,
4278 const ARMSubtarget *Subtarget) {
4279 SelectionDAG &DAG = DCI.DAG;
4280
4281 if (Subtarget->isThumb1Only())
4282 return SDValue();
4283
4284 if (DAG.getMachineFunction().
4285 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4286 return SDValue();
4287
4288 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4289 return SDValue();
4290
4291 EVT VT = N->getValueType(0);
4292 if (VT != MVT::i32)
4293 return SDValue();
4294
4295 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4296 if (!C)
4297 return SDValue();
4298
4299 uint64_t MulAmt = C->getZExtValue();
4300 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4301 ShiftAmt = ShiftAmt & (32 - 1);
4302 SDValue V = N->getOperand(0);
4303 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004304
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004305 SDValue Res;
4306 MulAmt >>= ShiftAmt;
4307 if (isPowerOf2_32(MulAmt - 1)) {
4308 // (mul x, 2^N + 1) => (add (shl x, N), x)
4309 Res = DAG.getNode(ISD::ADD, DL, VT,
4310 V, DAG.getNode(ISD::SHL, DL, VT,
4311 V, DAG.getConstant(Log2_32(MulAmt-1),
4312 MVT::i32)));
4313 } else if (isPowerOf2_32(MulAmt + 1)) {
4314 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4315 Res = DAG.getNode(ISD::SUB, DL, VT,
4316 DAG.getNode(ISD::SHL, DL, VT,
4317 V, DAG.getConstant(Log2_32(MulAmt+1),
4318 MVT::i32)),
4319 V);
4320 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004321 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004322
4323 if (ShiftAmt != 0)
4324 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4325 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004326
4327 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004328 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004329 return SDValue();
4330}
4331
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004332/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4333static SDValue PerformORCombine(SDNode *N,
4334 TargetLowering::DAGCombinerInfo &DCI,
4335 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004336 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4337 // reasonable.
4338
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004339 // BFI is only available on V6T2+
4340 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4341 return SDValue();
4342
4343 SelectionDAG &DAG = DCI.DAG;
4344 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004345 DebugLoc DL = N->getDebugLoc();
4346 // 1) or (and A, mask), val => ARMbfi A, val, mask
4347 // iff (val & mask) == val
4348 //
4349 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4350 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4351 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4352 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4353 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4354 // (i.e., copy a bitfield value into another bitfield of the same width)
4355 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004356 return SDValue();
4357
4358 EVT VT = N->getValueType(0);
4359 if (VT != MVT::i32)
4360 return SDValue();
4361
Jim Grosbach54238562010-07-17 03:30:54 +00004362
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004363 // The value and the mask need to be constants so we can verify this is
4364 // actually a bitfield set. If the mask is 0xffff, we can do better
4365 // via a movt instruction, so don't use BFI in that case.
4366 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4367 if (!C)
4368 return SDValue();
4369 unsigned Mask = C->getZExtValue();
4370 if (Mask == 0xffff)
4371 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004372 SDValue Res;
4373 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4374 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4375 unsigned Val = C->getZExtValue();
4376 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4377 return SDValue();
4378 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004379
Jim Grosbach54238562010-07-17 03:30:54 +00004380 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4381 DAG.getConstant(Val, MVT::i32),
4382 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004383
Jim Grosbach54238562010-07-17 03:30:54 +00004384 // Do not add new nodes to DAG combiner worklist.
4385 DCI.CombineTo(N, Res, false);
4386 } else if (N1.getOpcode() == ISD::AND) {
4387 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4388 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4389 if (!C)
4390 return SDValue();
4391 unsigned Mask2 = C->getZExtValue();
4392
4393 if (ARM::isBitFieldInvertedMask(Mask) &&
4394 ARM::isBitFieldInvertedMask(~Mask2) &&
4395 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4396 // The pack halfword instruction works better for masks that fit it,
4397 // so use that when it's available.
4398 if (Subtarget->hasT2ExtractPack() &&
4399 (Mask == 0xffff || Mask == 0xffff0000))
4400 return SDValue();
4401 // 2a
4402 unsigned lsb = CountTrailingZeros_32(Mask2);
4403 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4404 DAG.getConstant(lsb, MVT::i32));
4405 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4406 DAG.getConstant(Mask, MVT::i32));
4407 // Do not add new nodes to DAG combiner worklist.
4408 DCI.CombineTo(N, Res, false);
4409 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4410 ARM::isBitFieldInvertedMask(Mask2) &&
4411 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4412 // The pack halfword instruction works better for masks that fit it,
4413 // so use that when it's available.
4414 if (Subtarget->hasT2ExtractPack() &&
4415 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4416 return SDValue();
4417 // 2b
4418 unsigned lsb = CountTrailingZeros_32(Mask);
4419 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4420 DAG.getConstant(lsb, MVT::i32));
4421 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4422 DAG.getConstant(Mask2, MVT::i32));
4423 // Do not add new nodes to DAG combiner worklist.
4424 DCI.CombineTo(N, Res, false);
4425 }
4426 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004427
4428 return SDValue();
4429}
4430
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004431/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4432/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004433static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004434 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004435 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004437 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004438 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004439 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004440}
4441
Bob Wilson9e82bf12010-07-14 01:22:12 +00004442/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4443/// ARMISD::VDUPLANE.
4444static SDValue PerformVDUPLANECombine(SDNode *N,
4445 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004446 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4447 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004448 SDValue Op = N->getOperand(0);
4449 EVT VT = N->getValueType(0);
4450
4451 // Ignore bit_converts.
4452 while (Op.getOpcode() == ISD::BIT_CONVERT)
4453 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004454 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004455 return SDValue();
4456
4457 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4458 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4459 // The canonical VMOV for a zero vector uses a 32-bit element size.
4460 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4461 unsigned EltBits;
4462 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4463 EltSize = 8;
4464 if (EltSize > VT.getVectorElementType().getSizeInBits())
4465 return SDValue();
4466
4467 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4468 return DCI.CombineTo(N, Res, false);
4469}
4470
Bob Wilson5bafff32009-06-22 23:27:02 +00004471/// getVShiftImm - Check if this is a valid build_vector for the immediate
4472/// operand of a vector shift operation, where all the elements of the
4473/// build_vector must have the same constant integer value.
4474static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4475 // Ignore bit_converts.
4476 while (Op.getOpcode() == ISD::BIT_CONVERT)
4477 Op = Op.getOperand(0);
4478 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4479 APInt SplatBits, SplatUndef;
4480 unsigned SplatBitSize;
4481 bool HasAnyUndefs;
4482 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4483 HasAnyUndefs, ElementBits) ||
4484 SplatBitSize > ElementBits)
4485 return false;
4486 Cnt = SplatBits.getSExtValue();
4487 return true;
4488}
4489
4490/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4491/// operand of a vector shift left operation. That value must be in the range:
4492/// 0 <= Value < ElementBits for a left shift; or
4493/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004494static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004495 assert(VT.isVector() && "vector shift count is not a vector type");
4496 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4497 if (! getVShiftImm(Op, ElementBits, Cnt))
4498 return false;
4499 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4500}
4501
4502/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4503/// operand of a vector shift right operation. For a shift opcode, the value
4504/// is positive, but for an intrinsic the value count must be negative. The
4505/// absolute value must be in the range:
4506/// 1 <= |Value| <= ElementBits for a right shift; or
4507/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004508static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004509 int64_t &Cnt) {
4510 assert(VT.isVector() && "vector shift count is not a vector type");
4511 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4512 if (! getVShiftImm(Op, ElementBits, Cnt))
4513 return false;
4514 if (isIntrinsic)
4515 Cnt = -Cnt;
4516 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4517}
4518
4519/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4520static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4521 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4522 switch (IntNo) {
4523 default:
4524 // Don't do anything for most intrinsics.
4525 break;
4526
4527 // Vector shifts: check for immediate versions and lower them.
4528 // Note: This is done during DAG combining instead of DAG legalizing because
4529 // the build_vectors for 64-bit vector element shift counts are generally
4530 // not legal, and it is hard to see their values after they get legalized to
4531 // loads from a constant pool.
4532 case Intrinsic::arm_neon_vshifts:
4533 case Intrinsic::arm_neon_vshiftu:
4534 case Intrinsic::arm_neon_vshiftls:
4535 case Intrinsic::arm_neon_vshiftlu:
4536 case Intrinsic::arm_neon_vshiftn:
4537 case Intrinsic::arm_neon_vrshifts:
4538 case Intrinsic::arm_neon_vrshiftu:
4539 case Intrinsic::arm_neon_vrshiftn:
4540 case Intrinsic::arm_neon_vqshifts:
4541 case Intrinsic::arm_neon_vqshiftu:
4542 case Intrinsic::arm_neon_vqshiftsu:
4543 case Intrinsic::arm_neon_vqshiftns:
4544 case Intrinsic::arm_neon_vqshiftnu:
4545 case Intrinsic::arm_neon_vqshiftnsu:
4546 case Intrinsic::arm_neon_vqrshiftns:
4547 case Intrinsic::arm_neon_vqrshiftnu:
4548 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004549 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004550 int64_t Cnt;
4551 unsigned VShiftOpc = 0;
4552
4553 switch (IntNo) {
4554 case Intrinsic::arm_neon_vshifts:
4555 case Intrinsic::arm_neon_vshiftu:
4556 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4557 VShiftOpc = ARMISD::VSHL;
4558 break;
4559 }
4560 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4561 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4562 ARMISD::VSHRs : ARMISD::VSHRu);
4563 break;
4564 }
4565 return SDValue();
4566
4567 case Intrinsic::arm_neon_vshiftls:
4568 case Intrinsic::arm_neon_vshiftlu:
4569 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4570 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004571 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004572
4573 case Intrinsic::arm_neon_vrshifts:
4574 case Intrinsic::arm_neon_vrshiftu:
4575 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4576 break;
4577 return SDValue();
4578
4579 case Intrinsic::arm_neon_vqshifts:
4580 case Intrinsic::arm_neon_vqshiftu:
4581 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4582 break;
4583 return SDValue();
4584
4585 case Intrinsic::arm_neon_vqshiftsu:
4586 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4587 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004588 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004589
4590 case Intrinsic::arm_neon_vshiftn:
4591 case Intrinsic::arm_neon_vrshiftn:
4592 case Intrinsic::arm_neon_vqshiftns:
4593 case Intrinsic::arm_neon_vqshiftnu:
4594 case Intrinsic::arm_neon_vqshiftnsu:
4595 case Intrinsic::arm_neon_vqrshiftns:
4596 case Intrinsic::arm_neon_vqrshiftnu:
4597 case Intrinsic::arm_neon_vqrshiftnsu:
4598 // Narrowing shifts require an immediate right shift.
4599 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4600 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004601 llvm_unreachable("invalid shift count for narrowing vector shift "
4602 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004603
4604 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004605 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004606 }
4607
4608 switch (IntNo) {
4609 case Intrinsic::arm_neon_vshifts:
4610 case Intrinsic::arm_neon_vshiftu:
4611 // Opcode already set above.
4612 break;
4613 case Intrinsic::arm_neon_vshiftls:
4614 case Intrinsic::arm_neon_vshiftlu:
4615 if (Cnt == VT.getVectorElementType().getSizeInBits())
4616 VShiftOpc = ARMISD::VSHLLi;
4617 else
4618 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4619 ARMISD::VSHLLs : ARMISD::VSHLLu);
4620 break;
4621 case Intrinsic::arm_neon_vshiftn:
4622 VShiftOpc = ARMISD::VSHRN; break;
4623 case Intrinsic::arm_neon_vrshifts:
4624 VShiftOpc = ARMISD::VRSHRs; break;
4625 case Intrinsic::arm_neon_vrshiftu:
4626 VShiftOpc = ARMISD::VRSHRu; break;
4627 case Intrinsic::arm_neon_vrshiftn:
4628 VShiftOpc = ARMISD::VRSHRN; break;
4629 case Intrinsic::arm_neon_vqshifts:
4630 VShiftOpc = ARMISD::VQSHLs; break;
4631 case Intrinsic::arm_neon_vqshiftu:
4632 VShiftOpc = ARMISD::VQSHLu; break;
4633 case Intrinsic::arm_neon_vqshiftsu:
4634 VShiftOpc = ARMISD::VQSHLsu; break;
4635 case Intrinsic::arm_neon_vqshiftns:
4636 VShiftOpc = ARMISD::VQSHRNs; break;
4637 case Intrinsic::arm_neon_vqshiftnu:
4638 VShiftOpc = ARMISD::VQSHRNu; break;
4639 case Intrinsic::arm_neon_vqshiftnsu:
4640 VShiftOpc = ARMISD::VQSHRNsu; break;
4641 case Intrinsic::arm_neon_vqrshiftns:
4642 VShiftOpc = ARMISD::VQRSHRNs; break;
4643 case Intrinsic::arm_neon_vqrshiftnu:
4644 VShiftOpc = ARMISD::VQRSHRNu; break;
4645 case Intrinsic::arm_neon_vqrshiftnsu:
4646 VShiftOpc = ARMISD::VQRSHRNsu; break;
4647 }
4648
4649 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004651 }
4652
4653 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004654 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004655 int64_t Cnt;
4656 unsigned VShiftOpc = 0;
4657
4658 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4659 VShiftOpc = ARMISD::VSLI;
4660 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4661 VShiftOpc = ARMISD::VSRI;
4662 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004663 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004664 }
4665
4666 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4667 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 }
4670
4671 case Intrinsic::arm_neon_vqrshifts:
4672 case Intrinsic::arm_neon_vqrshiftu:
4673 // No immediate versions of these to check for.
4674 break;
4675 }
4676
4677 return SDValue();
4678}
4679
4680/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4681/// lowers them. As with the vector shift intrinsics, this is done during DAG
4682/// combining instead of DAG legalizing because the build_vectors for 64-bit
4683/// vector element shift counts are generally not legal, and it is hard to see
4684/// their values after they get legalized to loads from a constant pool.
4685static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4686 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004687 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
4689 // Nothing to be done for scalar shifts.
4690 if (! VT.isVector())
4691 return SDValue();
4692
4693 assert(ST->hasNEON() && "unexpected vector shift");
4694 int64_t Cnt;
4695
4696 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004697 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004698
4699 case ISD::SHL:
4700 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4701 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004703 break;
4704
4705 case ISD::SRA:
4706 case ISD::SRL:
4707 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4708 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4709 ARMISD::VSHRs : ARMISD::VSHRu);
4710 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004712 }
4713 }
4714 return SDValue();
4715}
4716
4717/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4718/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4719static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4720 const ARMSubtarget *ST) {
4721 SDValue N0 = N->getOperand(0);
4722
4723 // Check for sign- and zero-extensions of vector extract operations of 8-
4724 // and 16-bit vector elements. NEON supports these directly. They are
4725 // handled during DAG combining because type legalization will promote them
4726 // to 32-bit types and it is messy to recognize the operations after that.
4727 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4728 SDValue Vec = N0.getOperand(0);
4729 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004730 EVT VT = N->getValueType(0);
4731 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004732 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4733
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 if (VT == MVT::i32 &&
4735 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004736 TLI.isTypeLegal(Vec.getValueType())) {
4737
4738 unsigned Opc = 0;
4739 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004740 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004741 case ISD::SIGN_EXTEND:
4742 Opc = ARMISD::VGETLANEs;
4743 break;
4744 case ISD::ZERO_EXTEND:
4745 case ISD::ANY_EXTEND:
4746 Opc = ARMISD::VGETLANEu;
4747 break;
4748 }
4749 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4750 }
4751 }
4752
4753 return SDValue();
4754}
4755
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004756/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4757/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4758static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4759 const ARMSubtarget *ST) {
4760 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004761 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004762 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4763 // a NaN; only do the transformation when it matches that behavior.
4764
4765 // For now only do this when using NEON for FP operations; if using VFP, it
4766 // is not obvious that the benefit outweighs the cost of switching to the
4767 // NEON pipeline.
4768 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4769 N->getValueType(0) != MVT::f32)
4770 return SDValue();
4771
4772 SDValue CondLHS = N->getOperand(0);
4773 SDValue CondRHS = N->getOperand(1);
4774 SDValue LHS = N->getOperand(2);
4775 SDValue RHS = N->getOperand(3);
4776 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4777
4778 unsigned Opcode = 0;
4779 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004780 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004781 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004782 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004783 IsReversed = true ; // x CC y ? y : x
4784 } else {
4785 return SDValue();
4786 }
4787
Bob Wilsone742bb52010-02-24 22:15:53 +00004788 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004789 switch (CC) {
4790 default: break;
4791 case ISD::SETOLT:
4792 case ISD::SETOLE:
4793 case ISD::SETLT:
4794 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004795 case ISD::SETULT:
4796 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004797 // If LHS is NaN, an ordered comparison will be false and the result will
4798 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4799 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4800 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4801 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4802 break;
4803 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4804 // will return -0, so vmin can only be used for unsafe math or if one of
4805 // the operands is known to be nonzero.
4806 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4807 !UnsafeFPMath &&
4808 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4809 break;
4810 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004811 break;
4812
4813 case ISD::SETOGT:
4814 case ISD::SETOGE:
4815 case ISD::SETGT:
4816 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004817 case ISD::SETUGT:
4818 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004819 // If LHS is NaN, an ordered comparison will be false and the result will
4820 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4821 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4822 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4823 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4824 break;
4825 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4826 // will return +0, so vmax can only be used for unsafe math or if one of
4827 // the operands is known to be nonzero.
4828 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4829 !UnsafeFPMath &&
4830 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4831 break;
4832 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004833 break;
4834 }
4835
4836 if (!Opcode)
4837 return SDValue();
4838 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4839}
4840
Dan Gohman475871a2008-07-27 21:46:04 +00004841SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004842 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004843 switch (N->getOpcode()) {
4844 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004845 case ISD::ADD: return PerformADDCombine(N, DCI);
4846 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004847 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004848 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004849 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004850 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004851 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004852 case ISD::SHL:
4853 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004854 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004855 case ISD::SIGN_EXTEND:
4856 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004857 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4858 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004859 }
Dan Gohman475871a2008-07-27 21:46:04 +00004860 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004861}
4862
Bill Wendlingaf566342009-08-15 21:21:19 +00004863bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4864 if (!Subtarget->hasV6Ops())
4865 // Pre-v6 does not support unaligned mem access.
4866 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004867
4868 // v6+ may or may not support unaligned mem access depending on the system
4869 // configuration.
4870 // FIXME: This is pretty conservative. Should we provide cmdline option to
4871 // control the behaviour?
4872 if (!Subtarget->isTargetDarwin())
4873 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004874
4875 switch (VT.getSimpleVT().SimpleTy) {
4876 default:
4877 return false;
4878 case MVT::i8:
4879 case MVT::i16:
4880 case MVT::i32:
4881 return true;
4882 // FIXME: VLD1 etc with standard alignment is legal.
4883 }
4884}
4885
Evan Chenge6c835f2009-08-14 20:09:37 +00004886static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4887 if (V < 0)
4888 return false;
4889
4890 unsigned Scale = 1;
4891 switch (VT.getSimpleVT().SimpleTy) {
4892 default: return false;
4893 case MVT::i1:
4894 case MVT::i8:
4895 // Scale == 1;
4896 break;
4897 case MVT::i16:
4898 // Scale == 2;
4899 Scale = 2;
4900 break;
4901 case MVT::i32:
4902 // Scale == 4;
4903 Scale = 4;
4904 break;
4905 }
4906
4907 if ((V & (Scale - 1)) != 0)
4908 return false;
4909 V /= Scale;
4910 return V == (V & ((1LL << 5) - 1));
4911}
4912
4913static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4914 const ARMSubtarget *Subtarget) {
4915 bool isNeg = false;
4916 if (V < 0) {
4917 isNeg = true;
4918 V = - V;
4919 }
4920
4921 switch (VT.getSimpleVT().SimpleTy) {
4922 default: return false;
4923 case MVT::i1:
4924 case MVT::i8:
4925 case MVT::i16:
4926 case MVT::i32:
4927 // + imm12 or - imm8
4928 if (isNeg)
4929 return V == (V & ((1LL << 8) - 1));
4930 return V == (V & ((1LL << 12) - 1));
4931 case MVT::f32:
4932 case MVT::f64:
4933 // Same as ARM mode. FIXME: NEON?
4934 if (!Subtarget->hasVFP2())
4935 return false;
4936 if ((V & 3) != 0)
4937 return false;
4938 V >>= 2;
4939 return V == (V & ((1LL << 8) - 1));
4940 }
4941}
4942
Evan Chengb01fad62007-03-12 23:30:29 +00004943/// isLegalAddressImmediate - Return true if the integer value can be used
4944/// as the offset of the target addressing mode for load / store of the
4945/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004946static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004947 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004948 if (V == 0)
4949 return true;
4950
Evan Cheng65011532009-03-09 19:15:00 +00004951 if (!VT.isSimple())
4952 return false;
4953
Evan Chenge6c835f2009-08-14 20:09:37 +00004954 if (Subtarget->isThumb1Only())
4955 return isLegalT1AddressImmediate(V, VT);
4956 else if (Subtarget->isThumb2())
4957 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004958
Evan Chenge6c835f2009-08-14 20:09:37 +00004959 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004960 if (V < 0)
4961 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004963 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 case MVT::i1:
4965 case MVT::i8:
4966 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004967 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004968 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004970 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004971 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 case MVT::f32:
4973 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004974 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004975 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004976 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004977 return false;
4978 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004979 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004980 }
Evan Chenga8e29892007-01-19 07:51:42 +00004981}
4982
Evan Chenge6c835f2009-08-14 20:09:37 +00004983bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4984 EVT VT) const {
4985 int Scale = AM.Scale;
4986 if (Scale < 0)
4987 return false;
4988
4989 switch (VT.getSimpleVT().SimpleTy) {
4990 default: return false;
4991 case MVT::i1:
4992 case MVT::i8:
4993 case MVT::i16:
4994 case MVT::i32:
4995 if (Scale == 1)
4996 return true;
4997 // r + r << imm
4998 Scale = Scale & ~1;
4999 return Scale == 2 || Scale == 4 || Scale == 8;
5000 case MVT::i64:
5001 // r + r
5002 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5003 return true;
5004 return false;
5005 case MVT::isVoid:
5006 // Note, we allow "void" uses (basically, uses that aren't loads or
5007 // stores), because arm allows folding a scale into many arithmetic
5008 // operations. This should be made more precise and revisited later.
5009
5010 // Allow r << imm, but the imm has to be a multiple of two.
5011 if (Scale & 1) return false;
5012 return isPowerOf2_32(Scale);
5013 }
5014}
5015
Chris Lattner37caf8c2007-04-09 23:33:39 +00005016/// isLegalAddressingMode - Return true if the addressing mode represented
5017/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005018bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005019 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005020 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005021 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005022 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005023
Chris Lattner37caf8c2007-04-09 23:33:39 +00005024 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005025 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005026 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005027
Chris Lattner37caf8c2007-04-09 23:33:39 +00005028 switch (AM.Scale) {
5029 case 0: // no scale reg, must be "r+i" or "r", or "i".
5030 break;
5031 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005032 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005033 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005034 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005035 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005036 // ARM doesn't support any R+R*scale+imm addr modes.
5037 if (AM.BaseOffs)
5038 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005039
Bob Wilson2c7dab12009-04-08 17:55:28 +00005040 if (!VT.isSimple())
5041 return false;
5042
Evan Chenge6c835f2009-08-14 20:09:37 +00005043 if (Subtarget->isThumb2())
5044 return isLegalT2ScaledAddressingMode(AM, VT);
5045
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005046 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005048 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 case MVT::i1:
5050 case MVT::i8:
5051 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005052 if (Scale < 0) Scale = -Scale;
5053 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005054 return true;
5055 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005056 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005058 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005059 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005060 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005061 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005062 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005063
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005065 // Note, we allow "void" uses (basically, uses that aren't loads or
5066 // stores), because arm allows folding a scale into many arithmetic
5067 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005068
Chris Lattner37caf8c2007-04-09 23:33:39 +00005069 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005070 if (Scale & 1) return false;
5071 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005072 }
5073 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005074 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005075 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005076}
5077
Evan Cheng77e47512009-11-11 19:05:52 +00005078/// isLegalICmpImmediate - Return true if the specified immediate is legal
5079/// icmp immediate, that is the target has icmp instructions which can compare
5080/// a register against the immediate without having to materialize the
5081/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005082bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005083 if (!Subtarget->isThumb())
5084 return ARM_AM::getSOImmVal(Imm) != -1;
5085 if (Subtarget->isThumb2())
5086 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005087 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005088}
5089
Owen Andersone50ed302009-08-10 22:56:29 +00005090static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005091 bool isSEXTLoad, SDValue &Base,
5092 SDValue &Offset, bool &isInc,
5093 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005094 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5095 return false;
5096
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005098 // AddressingMode 3
5099 Base = Ptr->getOperand(0);
5100 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005101 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005102 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005103 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005104 isInc = false;
5105 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5106 return true;
5107 }
5108 }
5109 isInc = (Ptr->getOpcode() == ISD::ADD);
5110 Offset = Ptr->getOperand(1);
5111 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005113 // AddressingMode 2
5114 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005115 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005116 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005117 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005118 isInc = false;
5119 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5120 Base = Ptr->getOperand(0);
5121 return true;
5122 }
5123 }
5124
5125 if (Ptr->getOpcode() == ISD::ADD) {
5126 isInc = true;
5127 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5128 if (ShOpcVal != ARM_AM::no_shift) {
5129 Base = Ptr->getOperand(1);
5130 Offset = Ptr->getOperand(0);
5131 } else {
5132 Base = Ptr->getOperand(0);
5133 Offset = Ptr->getOperand(1);
5134 }
5135 return true;
5136 }
5137
5138 isInc = (Ptr->getOpcode() == ISD::ADD);
5139 Base = Ptr->getOperand(0);
5140 Offset = Ptr->getOperand(1);
5141 return true;
5142 }
5143
Jim Grosbache5165492009-11-09 00:11:35 +00005144 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005145 return false;
5146}
5147
Owen Andersone50ed302009-08-10 22:56:29 +00005148static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005149 bool isSEXTLoad, SDValue &Base,
5150 SDValue &Offset, bool &isInc,
5151 SelectionDAG &DAG) {
5152 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5153 return false;
5154
5155 Base = Ptr->getOperand(0);
5156 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5157 int RHSC = (int)RHS->getZExtValue();
5158 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5159 assert(Ptr->getOpcode() == ISD::ADD);
5160 isInc = false;
5161 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5162 return true;
5163 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5164 isInc = Ptr->getOpcode() == ISD::ADD;
5165 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5166 return true;
5167 }
5168 }
5169
5170 return false;
5171}
5172
Evan Chenga8e29892007-01-19 07:51:42 +00005173/// getPreIndexedAddressParts - returns true by value, base pointer and
5174/// offset pointer and addressing mode by reference if the node's address
5175/// can be legally represented as pre-indexed load / store address.
5176bool
Dan Gohman475871a2008-07-27 21:46:04 +00005177ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5178 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005179 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005180 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005181 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005182 return false;
5183
Owen Andersone50ed302009-08-10 22:56:29 +00005184 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005185 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005186 bool isSEXTLoad = false;
5187 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5188 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005189 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005190 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5191 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5192 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005193 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005194 } else
5195 return false;
5196
5197 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005198 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005199 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005200 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5201 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005202 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005203 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005204 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005205 if (!isLegal)
5206 return false;
5207
5208 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5209 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005210}
5211
5212/// getPostIndexedAddressParts - returns true by value, base pointer and
5213/// offset pointer and addressing mode by reference if this node can be
5214/// combined with a load / store to form a post-indexed load / store.
5215bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005216 SDValue &Base,
5217 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005218 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005219 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005220 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005221 return false;
5222
Owen Andersone50ed302009-08-10 22:56:29 +00005223 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005224 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005225 bool isSEXTLoad = false;
5226 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005227 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005228 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005229 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5230 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005231 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005232 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005233 } else
5234 return false;
5235
5236 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005237 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005238 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005239 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005240 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005241 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005242 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5243 isInc, DAG);
5244 if (!isLegal)
5245 return false;
5246
Evan Cheng28dad2a2010-05-18 21:31:17 +00005247 if (Ptr != Base) {
5248 // Swap base ptr and offset to catch more post-index load / store when
5249 // it's legal. In Thumb2 mode, offset must be an immediate.
5250 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5251 !Subtarget->isThumb2())
5252 std::swap(Base, Offset);
5253
5254 // Post-indexed load / store update the base pointer.
5255 if (Ptr != Base)
5256 return false;
5257 }
5258
Evan Chenge88d5ce2009-07-02 07:28:31 +00005259 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5260 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005261}
5262
Dan Gohman475871a2008-07-27 21:46:04 +00005263void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005264 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005265 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005266 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005267 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005268 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005269 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005270 switch (Op.getOpcode()) {
5271 default: break;
5272 case ARMISD::CMOV: {
5273 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005274 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005275 if (KnownZero == 0 && KnownOne == 0) return;
5276
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005277 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005278 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5279 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005280 KnownZero &= KnownZeroRHS;
5281 KnownOne &= KnownOneRHS;
5282 return;
5283 }
5284 }
5285}
5286
5287//===----------------------------------------------------------------------===//
5288// ARM Inline Assembly Support
5289//===----------------------------------------------------------------------===//
5290
5291/// getConstraintType - Given a constraint letter, return the type of
5292/// constraint it is for this target.
5293ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005294ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5295 if (Constraint.size() == 1) {
5296 switch (Constraint[0]) {
5297 default: break;
5298 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005299 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005300 }
Evan Chenga8e29892007-01-19 07:51:42 +00005301 }
Chris Lattner4234f572007-03-25 02:14:49 +00005302 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005303}
5304
Bob Wilson2dc4f542009-03-20 22:42:55 +00005305std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005306ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005307 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005308 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005309 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005310 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005311 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005312 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005313 return std::make_pair(0U, ARM::tGPRRegisterClass);
5314 else
5315 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005316 case 'r':
5317 return std::make_pair(0U, ARM::GPRRegisterClass);
5318 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005320 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005321 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005322 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005323 if (VT.getSizeInBits() == 128)
5324 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005325 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005326 }
5327 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005328 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005329 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005330
Evan Chenga8e29892007-01-19 07:51:42 +00005331 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5332}
5333
5334std::vector<unsigned> ARMTargetLowering::
5335getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005336 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005337 if (Constraint.size() != 1)
5338 return std::vector<unsigned>();
5339
5340 switch (Constraint[0]) { // GCC ARM Constraint Letters
5341 default: break;
5342 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005343 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5344 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5345 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005346 case 'r':
5347 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5348 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5349 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5350 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005351 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005353 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5354 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5355 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5356 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5357 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5358 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5359 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5360 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005361 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005362 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5363 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5364 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5365 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005366 if (VT.getSizeInBits() == 128)
5367 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5368 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005369 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005370 }
5371
5372 return std::vector<unsigned>();
5373}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005374
5375/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5376/// vector. If it is invalid, don't add anything to Ops.
5377void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5378 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005379 std::vector<SDValue>&Ops,
5380 SelectionDAG &DAG) const {
5381 SDValue Result(0, 0);
5382
5383 switch (Constraint) {
5384 default: break;
5385 case 'I': case 'J': case 'K': case 'L':
5386 case 'M': case 'N': case 'O':
5387 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5388 if (!C)
5389 return;
5390
5391 int64_t CVal64 = C->getSExtValue();
5392 int CVal = (int) CVal64;
5393 // None of these constraints allow values larger than 32 bits. Check
5394 // that the value fits in an int.
5395 if (CVal != CVal64)
5396 return;
5397
5398 switch (Constraint) {
5399 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005400 if (Subtarget->isThumb1Only()) {
5401 // This must be a constant between 0 and 255, for ADD
5402 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005403 if (CVal >= 0 && CVal <= 255)
5404 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005405 } else if (Subtarget->isThumb2()) {
5406 // A constant that can be used as an immediate value in a
5407 // data-processing instruction.
5408 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5409 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005410 } else {
5411 // A constant that can be used as an immediate value in a
5412 // data-processing instruction.
5413 if (ARM_AM::getSOImmVal(CVal) != -1)
5414 break;
5415 }
5416 return;
5417
5418 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005419 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005420 // This must be a constant between -255 and -1, for negated ADD
5421 // immediates. This can be used in GCC with an "n" modifier that
5422 // prints the negated value, for use with SUB instructions. It is
5423 // not useful otherwise but is implemented for compatibility.
5424 if (CVal >= -255 && CVal <= -1)
5425 break;
5426 } else {
5427 // This must be a constant between -4095 and 4095. It is not clear
5428 // what this constraint is intended for. Implemented for
5429 // compatibility with GCC.
5430 if (CVal >= -4095 && CVal <= 4095)
5431 break;
5432 }
5433 return;
5434
5435 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005436 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005437 // A 32-bit value where only one byte has a nonzero value. Exclude
5438 // zero to match GCC. This constraint is used by GCC internally for
5439 // constants that can be loaded with a move/shift combination.
5440 // It is not useful otherwise but is implemented for compatibility.
5441 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5442 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005443 } else if (Subtarget->isThumb2()) {
5444 // A constant whose bitwise inverse can be used as an immediate
5445 // value in a data-processing instruction. This can be used in GCC
5446 // with a "B" modifier that prints the inverted value, for use with
5447 // BIC and MVN instructions. It is not useful otherwise but is
5448 // implemented for compatibility.
5449 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5450 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005451 } else {
5452 // A constant whose bitwise inverse can be used as an immediate
5453 // value in a data-processing instruction. This can be used in GCC
5454 // with a "B" modifier that prints the inverted value, for use with
5455 // BIC and MVN instructions. It is not useful otherwise but is
5456 // implemented for compatibility.
5457 if (ARM_AM::getSOImmVal(~CVal) != -1)
5458 break;
5459 }
5460 return;
5461
5462 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005463 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005464 // This must be a constant between -7 and 7,
5465 // for 3-operand ADD/SUB immediate instructions.
5466 if (CVal >= -7 && CVal < 7)
5467 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005468 } else if (Subtarget->isThumb2()) {
5469 // A constant whose negation can be used as an immediate value in a
5470 // data-processing instruction. This can be used in GCC with an "n"
5471 // modifier that prints the negated value, for use with SUB
5472 // instructions. It is not useful otherwise but is implemented for
5473 // compatibility.
5474 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5475 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005476 } else {
5477 // A constant whose negation can be used as an immediate value in a
5478 // data-processing instruction. This can be used in GCC with an "n"
5479 // modifier that prints the negated value, for use with SUB
5480 // instructions. It is not useful otherwise but is implemented for
5481 // compatibility.
5482 if (ARM_AM::getSOImmVal(-CVal) != -1)
5483 break;
5484 }
5485 return;
5486
5487 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005488 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005489 // This must be a multiple of 4 between 0 and 1020, for
5490 // ADD sp + immediate.
5491 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5492 break;
5493 } else {
5494 // A power of two or a constant between 0 and 32. This is used in
5495 // GCC for the shift amount on shifted register operands, but it is
5496 // useful in general for any shift amounts.
5497 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5498 break;
5499 }
5500 return;
5501
5502 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005503 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005504 // This must be a constant between 0 and 31, for shift amounts.
5505 if (CVal >= 0 && CVal <= 31)
5506 break;
5507 }
5508 return;
5509
5510 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005511 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005512 // This must be a multiple of 4 between -508 and 508, for
5513 // ADD/SUB sp = sp + immediate.
5514 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5515 break;
5516 }
5517 return;
5518 }
5519 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5520 break;
5521 }
5522
5523 if (Result.getNode()) {
5524 Ops.push_back(Result);
5525 return;
5526 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005527 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005528}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005529
5530bool
5531ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5532 // The ARM target isn't yet aware of offsets.
5533 return false;
5534}
Evan Cheng39382422009-10-28 01:44:26 +00005535
5536int ARM::getVFPf32Imm(const APFloat &FPImm) {
5537 APInt Imm = FPImm.bitcastToAPInt();
5538 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5539 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5540 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5541
5542 // We can handle 4 bits of mantissa.
5543 // mantissa = (16+UInt(e:f:g:h))/16.
5544 if (Mantissa & 0x7ffff)
5545 return -1;
5546 Mantissa >>= 19;
5547 if ((Mantissa & 0xf) != Mantissa)
5548 return -1;
5549
5550 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5551 if (Exp < -3 || Exp > 4)
5552 return -1;
5553 Exp = ((Exp+3) & 0x7) ^ 4;
5554
5555 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5556}
5557
5558int ARM::getVFPf64Imm(const APFloat &FPImm) {
5559 APInt Imm = FPImm.bitcastToAPInt();
5560 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5561 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5562 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5563
5564 // We can handle 4 bits of mantissa.
5565 // mantissa = (16+UInt(e:f:g:h))/16.
5566 if (Mantissa & 0xffffffffffffLL)
5567 return -1;
5568 Mantissa >>= 48;
5569 if ((Mantissa & 0xf) != Mantissa)
5570 return -1;
5571
5572 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5573 if (Exp < -3 || Exp > 4)
5574 return -1;
5575 Exp = ((Exp+3) & 0x7) ^ 4;
5576
5577 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5578}
5579
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005580bool ARM::isBitFieldInvertedMask(unsigned v) {
5581 if (v == 0xffffffff)
5582 return 0;
5583 // there can be 1's on either or both "outsides", all the "inside"
5584 // bits must be 0's
5585 unsigned int lsb = 0, msb = 31;
5586 while (v & (1 << msb)) --msb;
5587 while (v & (1 << lsb)) ++lsb;
5588 for (unsigned int i = lsb; i <= msb; ++i) {
5589 if (v & (1 << i))
5590 return 0;
5591 }
5592 return 1;
5593}
5594
Evan Cheng39382422009-10-28 01:44:26 +00005595/// isFPImmLegal - Returns true if the target can instruction select the
5596/// specified FP immediate natively. If false, the legalizer will
5597/// materialize the FP immediate as a load from a constant pool.
5598bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5599 if (!Subtarget->hasVFP3())
5600 return false;
5601 if (VT == MVT::f32)
5602 return ARM::getVFPf32Imm(Imm) != -1;
5603 if (VT == MVT::f64)
5604 return ARM::getVFPf64Imm(Imm) != -1;
5605 return false;
5606}