blob: 1e75c44af56a60ea807afe4f2765c2ae2877e945 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700155static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700187static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700201static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700267static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Keith Packarda65e34c2011-07-25 10:04:56 -0700309 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800310 DRM_DEBUG_KMS("running encoder hotplug functions\n");
311
Chris Wilson4ef69c72010-09-09 15:14:28 +0100312 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
313 if (encoder->hot_plug)
314 encoder->hot_plug(encoder);
315
Keith Packard40ee3382011-07-28 15:31:19 -0700316 mutex_unlock(&mode_config->mutex);
317
Jesse Barnes5ca58282009-03-31 14:11:15 -0700318 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000319 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700320}
321
Jesse Barnesf97108d2010-01-29 11:27:07 -0800322static void i915_handle_rps_change(struct drm_device *dev)
323{
324 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000325 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326 u8 new_delay = dev_priv->cur_delay;
327
Jesse Barnes7648fa92010-05-20 14:28:11 -0700328 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000329 busy_up = I915_READ(RCPREVBSYTUPAVG);
330 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800331 max_avg = I915_READ(RCBMAXAVG);
332 min_avg = I915_READ(RCBMINAVG);
333
334 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000335 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 if (dev_priv->cur_delay != dev_priv->max_delay)
337 new_delay = dev_priv->cur_delay - 1;
338 if (new_delay < dev_priv->max_delay)
339 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000340 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341 if (dev_priv->cur_delay != dev_priv->min_delay)
342 new_delay = dev_priv->cur_delay + 1;
343 if (new_delay > dev_priv->min_delay)
344 new_delay = dev_priv->min_delay;
345 }
346
Jesse Barnes7648fa92010-05-20 14:28:11 -0700347 if (ironlake_set_drps(dev, new_delay))
348 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800349
350 return;
351}
352
Chris Wilson549f7362010-10-19 11:19:32 +0100353static void notify_ring(struct drm_device *dev,
354 struct intel_ring_buffer *ring)
355{
356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000357 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000358
Chris Wilson475553d2011-01-20 09:52:56 +0000359 if (ring->obj == NULL)
360 return;
361
362 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000363 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
365 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100366 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700367 if (i915_enable_hangcheck) {
368 dev_priv->hangcheck_count = 0;
369 mod_timer(&dev_priv->hangcheck_timer,
370 jiffies +
371 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
372 }
Chris Wilson549f7362010-10-19 11:19:32 +0100373}
374
Ben Widawsky4912d042011-04-25 11:25:20 -0700375static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376{
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
378 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800379 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700380 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800381
Ben Widawsky4912d042011-04-25 11:25:20 -0700382 spin_lock_irq(&dev_priv->rps_lock);
383 pm_iir = dev_priv->pm_iir;
384 dev_priv->pm_iir = 0;
385 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200386 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 spin_unlock_irq(&dev_priv->rps_lock);
388
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800389 if (!pm_iir)
390 return;
391
Ben Widawsky4912d042011-04-25 11:25:20 -0700392 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800393 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
394 if (dev_priv->cur_delay != dev_priv->max_delay)
395 new_delay = dev_priv->cur_delay + 1;
396 if (new_delay > dev_priv->max_delay)
397 new_delay = dev_priv->max_delay;
398 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700399 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800400 if (dev_priv->cur_delay != dev_priv->min_delay)
401 new_delay = dev_priv->cur_delay - 1;
402 if (new_delay < dev_priv->min_delay) {
403 new_delay = dev_priv->min_delay;
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
406 ((new_delay << 16) & 0x3f0000));
407 } else {
408 /* Make sure we continue to get down interrupts
409 * until we hit the minimum frequency */
410 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
411 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
412 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700413 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800414 }
415
Ben Widawsky4912d042011-04-25 11:25:20 -0700416 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800417 dev_priv->cur_delay = new_delay;
418
Ben Widawsky4912d042011-04-25 11:25:20 -0700419 /*
420 * rps_lock not held here because clearing is non-destructive. There is
421 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
422 * by holding struct_mutex for the duration of the write.
423 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700424 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800425}
426
Jesse Barnes776ad802011-01-04 15:09:39 -0800427static void pch_irq_handler(struct drm_device *dev)
428{
429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
430 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800431 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800432
433 pch_iir = I915_READ(SDEIIR);
434
435 if (pch_iir & SDE_AUDIO_POWER_MASK)
436 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
437 (pch_iir & SDE_AUDIO_POWER_MASK) >>
438 SDE_AUDIO_POWER_SHIFT);
439
440 if (pch_iir & SDE_GMBUS)
441 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
442
443 if (pch_iir & SDE_AUDIO_HDCP_MASK)
444 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
445
446 if (pch_iir & SDE_AUDIO_TRANS_MASK)
447 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
448
449 if (pch_iir & SDE_POISON)
450 DRM_ERROR("PCH poison interrupt\n");
451
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800452 if (pch_iir & SDE_FDI_MASK)
453 for_each_pipe(pipe)
454 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
455 pipe_name(pipe),
456 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800457
458 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
459 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
460
461 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
462 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
463
464 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
465 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
466 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
467 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
468}
469
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700470static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700471{
472 struct drm_device *dev = (struct drm_device *) arg;
473 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474 int ret = IRQ_NONE;
475 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
476 struct drm_i915_master_private *master_priv;
477
478 atomic_inc(&dev_priv->irq_received);
479
480 /* disable master interrupt before clearing iir */
481 de_ier = I915_READ(DEIER);
482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
483 POSTING_READ(DEIER);
484
485 de_iir = I915_READ(DEIIR);
486 gt_iir = I915_READ(GTIIR);
487 pch_iir = I915_READ(SDEIIR);
488 pm_iir = I915_READ(GEN6_PMIIR);
489
490 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
491 goto done;
492
493 ret = IRQ_HANDLED;
494
495 if (dev->primary->master) {
496 master_priv = dev->primary->master->driver_priv;
497 if (master_priv->sarea_priv)
498 master_priv->sarea_priv->last_dispatch =
499 READ_BREADCRUMB(dev_priv);
500 }
501
502 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
503 notify_ring(dev, &dev_priv->ring[RCS]);
504 if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
505 notify_ring(dev, &dev_priv->ring[VCS]);
506 if (gt_iir & GT_BLT_USER_INTERRUPT)
507 notify_ring(dev, &dev_priv->ring[BCS]);
508
509 if (de_iir & DE_GSE_IVB)
510 intel_opregion_gse_intr(dev);
511
512 if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
513 intel_prepare_page_flip(dev, 0);
514 intel_finish_page_flip_plane(dev, 0);
515 }
516
517 if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
518 intel_prepare_page_flip(dev, 1);
519 intel_finish_page_flip_plane(dev, 1);
520 }
521
522 if (de_iir & DE_PIPEA_VBLANK_IVB)
523 drm_handle_vblank(dev, 0);
524
Dan Carpenterf6b07f42011-05-25 12:56:56 +0300525 if (de_iir & DE_PIPEB_VBLANK_IVB)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700526 drm_handle_vblank(dev, 1);
527
528 /* check event from PCH */
529 if (de_iir & DE_PCH_EVENT_IVB) {
530 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
531 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
532 pch_irq_handler(dev);
533 }
534
535 if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
536 unsigned long flags;
537 spin_lock_irqsave(&dev_priv->rps_lock, flags);
538 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700539 dev_priv->pm_iir |= pm_iir;
Daniel Vetter4fb066a2011-09-08 14:00:20 +0200540 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
541 POSTING_READ(GEN6_PMIMR);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700542 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
543 queue_work(dev_priv->wq, &dev_priv->rps_work);
544 }
545
546 /* should clear PCH hotplug event before clear CPU irq */
547 I915_WRITE(SDEIIR, pch_iir);
548 I915_WRITE(GTIIR, gt_iir);
549 I915_WRITE(DEIIR, de_iir);
550 I915_WRITE(GEN6_PMIIR, pm_iir);
551
552done:
553 I915_WRITE(DEIER, de_ier);
554 POSTING_READ(DEIER);
555
556 return ret;
557}
558
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800560{
Jesse Barnes46979952011-04-07 13:53:55 -0700561 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800562 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
563 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800564 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100565 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800566 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100567 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
568
Jesse Barnes46979952011-04-07 13:53:55 -0700569 atomic_inc(&dev_priv->irq_received);
570
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100571 if (IS_GEN6(dev))
572 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800573
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000574 /* disable master interrupt before clearing iir */
575 de_ier = I915_READ(DEIER);
576 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000577 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000578
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800579 de_iir = I915_READ(DEIIR);
580 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000581 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800582 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800583
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800584 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
585 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800586 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800587
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100588 if (HAS_PCH_CPT(dev))
589 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
590 else
591 hotplug_mask = SDE_HOTPLUG_MASK;
592
Zou Nan haic7c85102010-01-15 10:29:06 +0800593 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800594
Zou Nan haic7c85102010-01-15 10:29:06 +0800595 if (dev->primary->master) {
596 master_priv = dev->primary->master->driver_priv;
597 if (master_priv->sarea_priv)
598 master_priv->sarea_priv->last_dispatch =
599 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800600 }
601
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000603 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100604 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 notify_ring(dev, &dev_priv->ring[VCS]);
606 if (gt_iir & GT_BLT_USER_INTERRUPT)
607 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800608
609 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100610 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800611
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800612 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800613 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100614 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800615 }
616
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800617 if (de_iir & DE_PLANEB_FLIP_DONE) {
618 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100619 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800620 }
Li Pengc062df62010-01-23 00:12:58 +0800621
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800622 if (de_iir & DE_PIPEA_VBLANK)
623 drm_handle_vblank(dev, 0);
624
625 if (de_iir & DE_PIPEB_VBLANK)
626 drm_handle_vblank(dev, 1);
627
Zou Nan haic7c85102010-01-15 10:29:06 +0800628 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800629 if (de_iir & DE_PCH_EVENT) {
630 if (pch_iir & hotplug_mask)
631 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
632 pch_irq_handler(dev);
633 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800634
Jesse Barnesf97108d2010-01-29 11:27:07 -0800635 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700636 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800637 i915_handle_rps_change(dev);
638 }
639
Ben Widawsky4912d042011-04-25 11:25:20 -0700640 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
641 /*
642 * IIR bits should never already be set because IMR should
643 * prevent an interrupt from being shown in IIR. The warning
644 * displays a case where we've unsafely cleared
645 * dev_priv->pm_iir. Although missing an interrupt of the same
646 * type is not a problem, it displays a problem in the logic.
647 *
648 * The mask bit in IMR is cleared by rps_work.
649 */
650 unsigned long flags;
651 spin_lock_irqsave(&dev_priv->rps_lock, flags);
652 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
Ben Widawsky4912d042011-04-25 11:25:20 -0700653 dev_priv->pm_iir |= pm_iir;
Daniel Vetter4fb066a2011-09-08 14:00:20 +0200654 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
655 POSTING_READ(GEN6_PMIMR);
Ben Widawsky4912d042011-04-25 11:25:20 -0700656 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
657 queue_work(dev_priv->wq, &dev_priv->rps_work);
658 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800659
Zou Nan haic7c85102010-01-15 10:29:06 +0800660 /* should clear PCH hotplug event before clear CPU irq */
661 I915_WRITE(SDEIIR, pch_iir);
662 I915_WRITE(GTIIR, gt_iir);
663 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700664 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800665
666done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000667 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000668 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000669
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800670 return ret;
671}
672
Jesse Barnes8a905232009-07-11 16:48:03 -0400673/**
674 * i915_error_work_func - do process context error handling work
675 * @work: work struct
676 *
677 * Fire an error uevent so userspace can see that a hang or error
678 * was detected.
679 */
680static void i915_error_work_func(struct work_struct *work)
681{
682 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
683 error_work);
684 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400685 char *error_event[] = { "ERROR=1", NULL };
686 char *reset_event[] = { "RESET=1", NULL };
687 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400688
Ben Gamarif316a422009-09-14 17:48:46 -0400689 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400690
Ben Gamariba1234d2009-09-14 17:48:47 -0400691 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100692 DRM_DEBUG_DRIVER("resetting chip\n");
693 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
694 if (!i915_reset(dev, GRDOM_RENDER)) {
695 atomic_set(&dev_priv->mm.wedged, 0);
696 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400697 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100698 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400699 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400700}
701
Chris Wilson3bd3c932010-08-19 08:19:30 +0100702#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000703static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000704i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000705 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000706{
707 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000708 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100709 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000710
Chris Wilson05394f32010-11-08 19:18:58 +0000711 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000712 return NULL;
713
Chris Wilson05394f32010-11-08 19:18:58 +0000714 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000715
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000717 if (dst == NULL)
718 return NULL;
719
Chris Wilson05394f32010-11-08 19:18:58 +0000720 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000721 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700722 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100723 void __iomem *s;
724 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700725
Chris Wilsone56660d2010-08-07 11:01:26 +0100726 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000727 if (d == NULL)
728 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100729
Andrew Morton788885a2010-05-11 14:07:05 -0700730 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100731 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700732 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100733 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700734 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700735 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100736
Chris Wilson9df30792010-02-18 10:24:56 +0000737 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100738
739 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000740 }
741 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000742 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000743
744 return dst;
745
746unwind:
747 while (page--)
748 kfree(dst->pages[page]);
749 kfree(dst);
750 return NULL;
751}
752
753static void
754i915_error_object_free(struct drm_i915_error_object *obj)
755{
756 int page;
757
758 if (obj == NULL)
759 return;
760
761 for (page = 0; page < obj->page_count; page++)
762 kfree(obj->pages[page]);
763
764 kfree(obj);
765}
766
767static void
768i915_error_state_free(struct drm_device *dev,
769 struct drm_i915_error_state *error)
770{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000771 int i;
772
773 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
774 i915_error_object_free(error->batchbuffer[i]);
775
776 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
777 i915_error_object_free(error->ringbuffer[i]);
778
Chris Wilson9df30792010-02-18 10:24:56 +0000779 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100780 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000781 kfree(error);
782}
783
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000784static u32 capture_bo_list(struct drm_i915_error_buffer *err,
785 int count,
786 struct list_head *head)
787{
788 struct drm_i915_gem_object *obj;
789 int i = 0;
790
791 list_for_each_entry(obj, head, mm_list) {
792 err->size = obj->base.size;
793 err->name = obj->base.name;
794 err->seqno = obj->last_rendering_seqno;
795 err->gtt_offset = obj->gtt_offset;
796 err->read_domains = obj->base.read_domains;
797 err->write_domain = obj->base.write_domain;
798 err->fence_reg = obj->fence_reg;
799 err->pinned = 0;
800 if (obj->pin_count > 0)
801 err->pinned = 1;
802 if (obj->user_pin_count > 0)
803 err->pinned = -1;
804 err->tiling = obj->tiling_mode;
805 err->dirty = obj->dirty;
806 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Daniel Vetter96154f22011-12-14 13:57:00 +0100807 err->ring = obj->ring ? obj->ring->id : -1;
Chris Wilson93dfb402011-03-29 16:59:50 -0700808 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000809
810 if (++i == count)
811 break;
812
813 err++;
814 }
815
816 return i;
817}
818
Chris Wilson748ebc62010-10-24 10:28:47 +0100819static void i915_gem_record_fences(struct drm_device *dev,
820 struct drm_i915_error_state *error)
821{
822 struct drm_i915_private *dev_priv = dev->dev_private;
823 int i;
824
825 /* Fences */
826 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200827 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100828 case 6:
829 for (i = 0; i < 16; i++)
830 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
831 break;
832 case 5:
833 case 4:
834 for (i = 0; i < 16; i++)
835 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
836 break;
837 case 3:
838 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
839 for (i = 0; i < 8; i++)
840 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
841 case 2:
842 for (i = 0; i < 8; i++)
843 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
844 break;
845
846 }
847}
848
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000849static struct drm_i915_error_object *
850i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
851 struct intel_ring_buffer *ring)
852{
853 struct drm_i915_gem_object *obj;
854 u32 seqno;
855
856 if (!ring->get_seqno)
857 return NULL;
858
859 seqno = ring->get_seqno(ring);
860 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
861 if (obj->ring != ring)
862 continue;
863
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000864 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000865 continue;
866
867 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
868 continue;
869
870 /* We need to copy these to an anonymous buffer as the simplest
871 * method to avoid being overwritten by userspace.
872 */
873 return i915_error_object_create(dev_priv, obj);
874 }
875
876 return NULL;
877}
878
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100879static void i915_record_ring_state(struct drm_device *dev,
880 struct drm_i915_error_state *error,
881 struct intel_ring_buffer *ring)
882{
883 struct drm_i915_private *dev_priv = dev->dev_private;
884
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100885 if (INTEL_INFO(dev)->gen >= 6)
886 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
887
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100888 if (INTEL_INFO(dev)->gen >= 4) {
889 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
890 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
891 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100892 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100893 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100894 error->instdone1 = I915_READ(INSTDONE1);
895 error->bbaddr = I915_READ64(BB_ADDR);
896 }
897 } else {
898 error->ipeir[ring->id] = I915_READ(IPEIR);
899 error->ipehr[ring->id] = I915_READ(IPEHR);
900 error->instdone[ring->id] = I915_READ(INSTDONE);
901 error->bbaddr = 0;
902 }
903
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100904 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100905 error->seqno[ring->id] = ring->get_seqno(ring);
906 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100907 error->head[ring->id] = I915_READ_HEAD(ring);
908 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100909}
910
Jesse Barnes8a905232009-07-11 16:48:03 -0400911/**
912 * i915_capture_error_state - capture an error record for later analysis
913 * @dev: drm device
914 *
915 * Should be called when an error is detected (either a hang or an error
916 * interrupt) to capture error state from the time of the error. Fills
917 * out a structure which becomes available in debugfs for user level tools
918 * to pick up.
919 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700920static void i915_capture_error_state(struct drm_device *dev)
921{
922 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000923 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700924 struct drm_i915_error_state *error;
925 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800926 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700927
928 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000929 error = dev_priv->first_error;
930 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
931 if (error)
932 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700933
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800934 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700935 error = kmalloc(sizeof(*error), GFP_ATOMIC);
936 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000937 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
938 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700939 }
940
Chris Wilsonb6f78332011-02-01 14:15:55 +0000941 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
942 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100943
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700944 error->eir = I915_READ(EIR);
945 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800946 for_each_pipe(pipe)
947 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100948
949 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonf4068392010-10-27 20:36:41 +0100950 error->error = I915_READ(ERROR_GEN6);
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100951 else
952 error->error = 0;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100953
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100954 i915_record_ring_state(dev, error, &dev_priv->ring[RCS]);
955 if (HAS_BLT(dev))
956 i915_record_ring_state(dev, error, &dev_priv->ring[BCS]);
957 if (HAS_BSD(dev))
958 i915_record_ring_state(dev, error, &dev_priv->ring[VCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100959
Chris Wilson748ebc62010-10-24 10:28:47 +0100960 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000961
Chris Wilsone2f973d2011-01-27 19:15:11 +0000962 /* Record the active batch and ring buffers */
963 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000964 error->batchbuffer[i] =
965 i915_error_first_batchbuffer(dev_priv,
966 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000967
Chris Wilsone2f973d2011-01-27 19:15:11 +0000968 error->ringbuffer[i] =
969 i915_error_object_create(dev_priv,
970 dev_priv->ring[i].obj);
971 }
Chris Wilson9df30792010-02-18 10:24:56 +0000972
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000973 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000974 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000975 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000976
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000977 i = 0;
978 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
979 i++;
980 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000981 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000982 i++;
983 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000984
Chris Wilson8e934db2011-01-24 12:34:00 +0000985 error->active_bo = NULL;
986 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000987 if (i) {
988 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000989 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000990 if (error->active_bo)
991 error->pinned_bo =
992 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700993 }
994
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000995 if (error->active_bo)
996 error->active_bo_count =
997 capture_bo_list(error->active_bo,
998 error->active_bo_count,
999 &dev_priv->mm.active_list);
1000
1001 if (error->pinned_bo)
1002 error->pinned_bo_count =
1003 capture_bo_list(error->pinned_bo,
1004 error->pinned_bo_count,
1005 &dev_priv->mm.pinned_list);
1006
Jesse Barnes8a905232009-07-11 16:48:03 -04001007 do_gettimeofday(&error->time);
1008
Chris Wilson6ef3d422010-08-04 20:26:07 +01001009 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001010 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001011
Chris Wilson9df30792010-02-18 10:24:56 +00001012 spin_lock_irqsave(&dev_priv->error_lock, flags);
1013 if (dev_priv->first_error == NULL) {
1014 dev_priv->first_error = error;
1015 error = NULL;
1016 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001017 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001018
1019 if (error)
1020 i915_error_state_free(dev, error);
1021}
1022
1023void i915_destroy_error_state(struct drm_device *dev)
1024{
1025 struct drm_i915_private *dev_priv = dev->dev_private;
1026 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001027 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001028
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001029 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001030 error = dev_priv->first_error;
1031 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001032 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001033
1034 if (error)
1035 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001036}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001037#else
1038#define i915_capture_error_state(x)
1039#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001040
Chris Wilson35aed2e2010-05-27 13:18:12 +01001041static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001042{
1043 struct drm_i915_private *dev_priv = dev->dev_private;
1044 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001045 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001046
Chris Wilson35aed2e2010-05-27 13:18:12 +01001047 if (!eir)
1048 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001049
1050 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
1051 eir);
1052
1053 if (IS_G4X(dev)) {
1054 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1055 u32 ipeir = I915_READ(IPEIR_I965);
1056
1057 printk(KERN_ERR " IPEIR: 0x%08x\n",
1058 I915_READ(IPEIR_I965));
1059 printk(KERN_ERR " IPEHR: 0x%08x\n",
1060 I915_READ(IPEHR_I965));
1061 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1062 I915_READ(INSTDONE_I965));
1063 printk(KERN_ERR " INSTPS: 0x%08x\n",
1064 I915_READ(INSTPS));
1065 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1066 I915_READ(INSTDONE1));
1067 printk(KERN_ERR " ACTHD: 0x%08x\n",
1068 I915_READ(ACTHD_I965));
1069 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001070 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001071 }
1072 if (eir & GM45_ERROR_PAGE_TABLE) {
1073 u32 pgtbl_err = I915_READ(PGTBL_ER);
1074 printk(KERN_ERR "page table error\n");
1075 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1076 pgtbl_err);
1077 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001078 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001079 }
1080 }
1081
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001082 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001083 if (eir & I915_ERROR_PAGE_TABLE) {
1084 u32 pgtbl_err = I915_READ(PGTBL_ER);
1085 printk(KERN_ERR "page table error\n");
1086 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
1087 pgtbl_err);
1088 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001089 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001090 }
1091 }
1092
1093 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 printk(KERN_ERR "memory refresh error:\n");
1095 for_each_pipe(pipe)
1096 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
1097 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001098 /* pipestat has already been acked */
1099 }
1100 if (eir & I915_ERROR_INSTRUCTION) {
1101 printk(KERN_ERR "instruction error\n");
1102 printk(KERN_ERR " INSTPM: 0x%08x\n",
1103 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001104 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001105 u32 ipeir = I915_READ(IPEIR);
1106
1107 printk(KERN_ERR " IPEIR: 0x%08x\n",
1108 I915_READ(IPEIR));
1109 printk(KERN_ERR " IPEHR: 0x%08x\n",
1110 I915_READ(IPEHR));
1111 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1112 I915_READ(INSTDONE));
1113 printk(KERN_ERR " ACTHD: 0x%08x\n",
1114 I915_READ(ACTHD));
1115 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001116 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001117 } else {
1118 u32 ipeir = I915_READ(IPEIR_I965);
1119
1120 printk(KERN_ERR " IPEIR: 0x%08x\n",
1121 I915_READ(IPEIR_I965));
1122 printk(KERN_ERR " IPEHR: 0x%08x\n",
1123 I915_READ(IPEHR_I965));
1124 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1125 I915_READ(INSTDONE_I965));
1126 printk(KERN_ERR " INSTPS: 0x%08x\n",
1127 I915_READ(INSTPS));
1128 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1129 I915_READ(INSTDONE1));
1130 printk(KERN_ERR " ACTHD: 0x%08x\n",
1131 I915_READ(ACTHD_I965));
1132 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001133 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001134 }
1135 }
1136
1137 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001138 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001139 eir = I915_READ(EIR);
1140 if (eir) {
1141 /*
1142 * some errors might have become stuck,
1143 * mask them.
1144 */
1145 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1146 I915_WRITE(EMR, I915_READ(EMR) | eir);
1147 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1148 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001149}
1150
1151/**
1152 * i915_handle_error - handle an error interrupt
1153 * @dev: drm device
1154 *
1155 * Do some basic checking of regsiter state at error interrupt time and
1156 * dump it to the syslog. Also call i915_capture_error_state() to make
1157 * sure we get a record and make it available in debugfs. Fire a uevent
1158 * so userspace knows something bad happened (should trigger collection
1159 * of a ring dump etc.).
1160 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001161void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001162{
1163 struct drm_i915_private *dev_priv = dev->dev_private;
1164
1165 i915_capture_error_state(dev);
1166 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001167
Ben Gamariba1234d2009-09-14 17:48:47 -04001168 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001169 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001170 atomic_set(&dev_priv->mm.wedged, 1);
1171
Ben Gamari11ed50e2009-09-14 17:48:45 -04001172 /*
1173 * Wakeup waiting processes so they don't hang
1174 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001175 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001176 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001177 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001178 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001179 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001180 }
1181
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001182 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001183}
1184
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001185static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1186{
1187 drm_i915_private_t *dev_priv = dev->dev_private;
1188 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001190 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001191 struct intel_unpin_work *work;
1192 unsigned long flags;
1193 bool stall_detected;
1194
1195 /* Ignore early vblank irqs */
1196 if (intel_crtc == NULL)
1197 return;
1198
1199 spin_lock_irqsave(&dev->event_lock, flags);
1200 work = intel_crtc->unpin_work;
1201
1202 if (work == NULL || work->pending || !work->enable_stall_check) {
1203 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1204 spin_unlock_irqrestore(&dev->event_lock, flags);
1205 return;
1206 }
1207
1208 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001209 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001210 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001211 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001212 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001213 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001214 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001215 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001216 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001217 crtc->x * crtc->fb->bits_per_pixel/8);
1218 }
1219
1220 spin_unlock_irqrestore(&dev->event_lock, flags);
1221
1222 if (stall_detected) {
1223 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1224 intel_prepare_page_flip(dev, intel_crtc->plane);
1225 }
1226}
1227
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001228static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001230 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001232 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001233 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001235 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001236 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001237 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001238 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 int ret = IRQ_NONE, pipe;
1240 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001241
Eric Anholt630681d2008-10-06 15:14:12 -07001242 atomic_inc(&dev_priv->irq_received);
1243
Eric Anholted4cb412008-07-29 12:10:39 -07001244 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001245
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001246 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001247 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001248 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001249 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Keith Packard05eff842008-11-19 14:03:05 -08001251 for (;;) {
1252 irq_received = iir != 0;
1253
1254 /* Can't rely on pipestat interrupt bit in iir as it might
1255 * have been cleared after the pipestat interrupt was received.
1256 * It doesn't set the bit in iir again, but it still produces
1257 * interrupts (for non-MSI).
1258 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001259 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001260 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001261 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001262
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001263 for_each_pipe(pipe) {
1264 int reg = PIPESTAT(pipe);
1265 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001266
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 /*
1268 * Clear the PIPE*STAT regs before the IIR
1269 */
1270 if (pipe_stats[pipe] & 0x8000ffff) {
1271 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1272 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1273 pipe_name(pipe));
1274 I915_WRITE(reg, pipe_stats[pipe]);
1275 irq_received = 1;
1276 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001277 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001278 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001279
1280 if (!irq_received)
1281 break;
1282
1283 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Jesse Barnes5ca58282009-03-31 14:11:15 -07001285 /* Consume port. Then clear IIR or we'll miss events */
1286 if ((I915_HAS_HOTPLUG(dev)) &&
1287 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1288 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1289
Zhao Yakui44d98a62009-10-09 11:39:40 +08001290 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001291 hotplug_status);
1292 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001293 queue_work(dev_priv->wq,
1294 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001295
1296 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1297 I915_READ(PORT_HOTPLUG_STAT);
1298 }
1299
Eric Anholtcdfbc412008-11-04 15:50:30 -08001300 I915_WRITE(IIR, iir);
1301 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001302
Dave Airlie7c1c2872008-11-28 14:22:24 +10001303 if (dev->primary->master) {
1304 master_priv = dev->primary->master->driver_priv;
1305 if (master_priv->sarea_priv)
1306 master_priv->sarea_priv->last_dispatch =
1307 READ_BREADCRUMB(dev_priv);
1308 }
Keith Packard7c463582008-11-04 02:03:27 -08001309
Chris Wilson549f7362010-10-19 11:19:32 +01001310 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311 notify_ring(dev, &dev_priv->ring[RCS]);
1312 if (iir & I915_BSD_USER_INTERRUPT)
1313 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001314
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001315 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001316 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001317 if (dev_priv->flip_pending_is_done)
1318 intel_finish_page_flip_plane(dev, 0);
1319 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001320
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001321 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001322 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001323 if (dev_priv->flip_pending_is_done)
1324 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001325 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001326
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001327 for_each_pipe(pipe) {
1328 if (pipe_stats[pipe] & vblank_status &&
1329 drm_handle_vblank(dev, pipe)) {
1330 vblank++;
1331 if (!dev_priv->flip_pending_is_done) {
1332 i915_pageflip_stall_check(dev, pipe);
1333 intel_finish_page_flip(dev, pipe);
1334 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001335 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001336
1337 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1338 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001339 }
Eric Anholt673a3942008-07-30 12:06:12 -07001340
Keith Packard7c463582008-11-04 02:03:27 -08001341
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001343 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001344
Eric Anholtcdfbc412008-11-04 15:50:30 -08001345 /* With MSI, interrupts are only generated when iir
1346 * transitions from zero to nonzero. If another bit got
1347 * set while we were handling the existing iir bits, then
1348 * we would never get another interrupt.
1349 *
1350 * This is fine on non-MSI as well, as if we hit this path
1351 * we avoid exiting the interrupt handler only to generate
1352 * another one.
1353 *
1354 * Note that for MSI this could cause a stray interrupt report
1355 * if an interrupt landed in the time between writing IIR and
1356 * the posting read. This should be rare enough to never
1357 * trigger the 99% of 100,000 interrupts test for disabling
1358 * stray interrupts.
1359 */
1360 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001361 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001362
Keith Packard05eff842008-11-19 14:03:05 -08001363 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364}
1365
Dave Airlieaf6061a2008-05-07 12:15:39 +10001366static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
1368 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001369 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
1371 i915_kernel_lost_context(dev);
1372
Zhao Yakui44d98a62009-10-09 11:39:40 +08001373 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001375 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001376 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001377 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001378 if (master_priv->sarea_priv)
1379 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001380
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001381 if (BEGIN_LP_RING(4) == 0) {
1382 OUT_RING(MI_STORE_DWORD_INDEX);
1383 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1384 OUT_RING(dev_priv->counter);
1385 OUT_RING(MI_USER_INTERRUPT);
1386 ADVANCE_LP_RING();
1387 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001388
Alan Hourihanec29b6692006-08-12 16:29:24 +10001389 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390}
1391
Dave Airlie84b1fd12007-07-11 15:53:27 +10001392static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
1394 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001395 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Zhao Yakui44d98a62009-10-09 11:39:40 +08001399 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 READ_BREADCRUMB(dev_priv));
1401
Eric Anholted4cb412008-07-29 12:10:39 -07001402 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001403 if (master_priv->sarea_priv)
1404 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Dave Airlie7c1c2872008-11-28 14:22:24 +10001408 if (master_priv->sarea_priv)
1409 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001411 if (ring->irq_get(ring)) {
1412 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1413 READ_BREADCRUMB(dev_priv) >= irq_nr);
1414 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001415 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1416 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Eric Anholt20caafa2007-08-25 19:22:43 +10001418 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001419 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1421 }
1422
Dave Airlieaf6061a2008-05-07 12:15:39 +10001423 return ret;
1424}
1425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426/* Needs the lock as it touches the ring.
1427 */
Eric Anholtc153f452007-09-03 12:06:45 +10001428int i915_irq_emit(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001432 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 int result;
1434
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001435 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001436 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001437 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 }
Eric Anholt299eb932009-02-24 22:14:12 -08001439
1440 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1441
Eric Anholt546b0972008-09-01 16:45:29 -07001442 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001444 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Eric Anholtc153f452007-09-03 12:06:45 +10001446 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001448 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 }
1450
1451 return 0;
1452}
1453
1454/* Doesn't need the hardware lock.
1455 */
Eric Anholtc153f452007-09-03 12:06:45 +10001456int i915_irq_wait(struct drm_device *dev, void *data,
1457 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001460 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001463 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001464 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 }
1466
Eric Anholtc153f452007-09-03 12:06:45 +10001467 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468}
1469
Keith Packard42f52ef2008-10-18 19:39:29 -07001470/* Called from drm generic code, passed 'crtc' which
1471 * we use as a pipe index
1472 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001473static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001474{
1475 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001476 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001477
Chris Wilson5eddb702010-09-11 13:48:45 +01001478 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001479 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001480
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001481 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001482 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001483 i915_enable_pipestat(dev_priv, pipe,
1484 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001485 else
Keith Packard7c463582008-11-04 02:03:27 -08001486 i915_enable_pipestat(dev_priv, pipe,
1487 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001488
1489 /* maintain vblank delivery even in deep C-states */
1490 if (dev_priv->info->gen == 3)
1491 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001492 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001493
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001494 return 0;
1495}
1496
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001497static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001498{
1499 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1500 unsigned long irqflags;
1501
1502 if (!i915_pipe_enabled(dev, pipe))
1503 return -EINVAL;
1504
1505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1506 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001507 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001508 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1509
1510 return 0;
1511}
1512
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001513static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001514{
1515 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1516 unsigned long irqflags;
1517
1518 if (!i915_pipe_enabled(dev, pipe))
1519 return -EINVAL;
1520
1521 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1522 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1523 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1524 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1525
1526 return 0;
1527}
1528
Keith Packard42f52ef2008-10-18 19:39:29 -07001529/* Called from drm generic code, passed 'crtc' which
1530 * we use as a pipe index
1531 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001532static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001533{
1534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001535 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001536
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001538 if (dev_priv->info->gen == 3)
1539 I915_WRITE(INSTPM,
1540 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1541
Jesse Barnesf796cf82011-04-07 13:58:17 -07001542 i915_disable_pipestat(dev_priv, pipe,
1543 PIPE_VBLANK_INTERRUPT_ENABLE |
1544 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1545 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1546}
1547
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001548static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001549{
1550 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1551 unsigned long irqflags;
1552
1553 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1554 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001555 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001556 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001557}
1558
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001559static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001560{
1561 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1562 unsigned long irqflags;
1563
1564 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1565 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1566 DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1567 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1568}
1569
Dave Airlie702880f2006-06-24 17:07:34 +10001570/* Set the vblank monitor pipe
1571 */
Eric Anholtc153f452007-09-03 12:06:45 +10001572int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1573 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001574{
Dave Airlie702880f2006-06-24 17:07:34 +10001575 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001576
1577 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001578 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001579 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001580 }
1581
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001582 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001583}
1584
Eric Anholtc153f452007-09-03 12:06:45 +10001585int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1586 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001587{
Dave Airlie702880f2006-06-24 17:07:34 +10001588 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001589 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001590
1591 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001592 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001593 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001594 }
1595
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001596 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001597
Dave Airlie702880f2006-06-24 17:07:34 +10001598 return 0;
1599}
1600
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001601/**
1602 * Schedule buffer swap at given vertical blank.
1603 */
Eric Anholtc153f452007-09-03 12:06:45 +10001604int i915_vblank_swap(struct drm_device *dev, void *data,
1605 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001606{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001607 /* The delayed swap mechanism was fundamentally racy, and has been
1608 * removed. The model was that the client requested a delayed flip/swap
1609 * from the kernel, then waited for vblank before continuing to perform
1610 * rendering. The problem was that the kernel might wake the client
1611 * up before it dispatched the vblank swap (since the lock has to be
1612 * held while touching the ringbuffer), in which case the client would
1613 * clear and start the next frame before the swap occurred, and
1614 * flicker would occur in addition to likely missing the vblank.
1615 *
1616 * In the absence of this ioctl, userland falls back to a correct path
1617 * of waiting for a vblank, then dispatching the swap on its own.
1618 * Context switching to userland and back is plenty fast enough for
1619 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001620 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001621 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001622}
1623
Chris Wilson893eead2010-10-27 14:44:35 +01001624static u32
1625ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001626{
Chris Wilson893eead2010-10-27 14:44:35 +01001627 return list_entry(ring->request_list.prev,
1628 struct drm_i915_gem_request, list)->seqno;
1629}
1630
1631static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1632{
1633 if (list_empty(&ring->request_list) ||
1634 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1635 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001636 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001637 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1638 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001639 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001640 ring->get_seqno(ring));
1641 wake_up_all(&ring->irq_queue);
1642 *err = true;
1643 }
1644 return true;
1645 }
1646 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001647}
1648
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001649static bool kick_ring(struct intel_ring_buffer *ring)
1650{
1651 struct drm_device *dev = ring->dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 u32 tmp = I915_READ_CTL(ring);
1654 if (tmp & RING_WAIT) {
1655 DRM_ERROR("Kicking stuck wait on %s\n",
1656 ring->name);
1657 I915_WRITE_CTL(ring, tmp);
1658 return true;
1659 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660 return false;
1661}
1662
Ben Gamarif65d9422009-09-14 17:48:44 -04001663/**
1664 * This is called when the chip hasn't reported back with completed
1665 * batchbuffers in a long time. The first time this is called we simply record
1666 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1667 * again, we assume the chip is wedged and try to fix it.
1668 */
1669void i915_hangcheck_elapsed(unsigned long data)
1670{
1671 struct drm_device *dev = (struct drm_device *)data;
1672 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter097354e2011-11-27 18:58:17 +01001673 uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
Chris Wilson893eead2010-10-27 14:44:35 +01001674 bool err = false;
1675
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001676 if (!i915_enable_hangcheck)
1677 return;
1678
Chris Wilson893eead2010-10-27 14:44:35 +01001679 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001680 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1681 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1682 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001683 dev_priv->hangcheck_count = 0;
1684 if (err)
1685 goto repeat;
1686 return;
1687 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001688
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001689 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001690 instdone = I915_READ(INSTDONE);
1691 instdone1 = 0;
1692 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001693 instdone = I915_READ(INSTDONE_I965);
1694 instdone1 = I915_READ(INSTDONE1);
1695 }
Daniel Vetter097354e2011-11-27 18:58:17 +01001696 acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1697 acthd_bsd = HAS_BSD(dev) ?
1698 intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1699 acthd_blt = HAS_BLT(dev) ?
1700 intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
Ben Gamarif65d9422009-09-14 17:48:44 -04001701
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001702 if (dev_priv->last_acthd == acthd &&
Daniel Vetter097354e2011-11-27 18:58:17 +01001703 dev_priv->last_acthd_bsd == acthd_bsd &&
1704 dev_priv->last_acthd_blt == acthd_blt &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001705 dev_priv->last_instdone == instdone &&
1706 dev_priv->last_instdone1 == instdone1) {
1707 if (dev_priv->hangcheck_count++ > 1) {
1708 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001709
1710 if (!IS_GEN2(dev)) {
1711 /* Is the chip hanging on a WAIT_FOR_EVENT?
1712 * If so we can simply poke the RB_WAIT bit
1713 * and break the hang. This should work on
1714 * all but the second generation chipsets.
1715 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716
1717 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001718 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719
1720 if (HAS_BSD(dev) &&
1721 kick_ring(&dev_priv->ring[VCS]))
1722 goto repeat;
1723
1724 if (HAS_BLT(dev) &&
1725 kick_ring(&dev_priv->ring[BCS]))
1726 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001727 }
1728
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001729 i915_handle_error(dev, true);
1730 return;
1731 }
1732 } else {
1733 dev_priv->hangcheck_count = 0;
1734
1735 dev_priv->last_acthd = acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +01001736 dev_priv->last_acthd_bsd = acthd_bsd;
1737 dev_priv->last_acthd_blt = acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001738 dev_priv->last_instdone = instdone;
1739 dev_priv->last_instdone1 = instdone1;
1740 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001741
Chris Wilson893eead2010-10-27 14:44:35 +01001742repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001743 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001744 mod_timer(&dev_priv->hangcheck_timer,
1745 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001746}
1747
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748/* drm_dma.h hooks
1749*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001750static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001751{
1752 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1753
Jesse Barnes46979952011-04-07 13:53:55 -07001754 atomic_set(&dev_priv->irq_received, 0);
1755
1756 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1757 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Jesse Barnes9e3c2562011-05-18 13:51:43 -07001758 if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1759 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Jesse Barnes46979952011-04-07 13:53:55 -07001760
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001761 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes2b1ecb72011-07-01 11:08:56 -07001762 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Daniel J Blueman498e7202011-06-17 11:32:19 -07001763 /* Workaround stalls observed on Sandy Bridge GPUs by
1764 * making the blitter command streamer generate a
1765 * write to the Hardware Status Page for
1766 * MI_USER_INTERRUPT. This appears to serialize the
1767 * previous seqno write out before the interrupt
1768 * happens.
1769 */
1770 I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
Chris Wilsonec6a8902011-06-21 18:37:59 +01001771 I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
Daniel J Blueman498e7202011-06-17 11:32:19 -07001772 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001773
1774 /* XXX hotplug from PCH */
1775
1776 I915_WRITE(DEIMR, 0xffffffff);
1777 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001778 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001779
1780 /* and GT */
1781 I915_WRITE(GTIMR, 0xffffffff);
1782 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001783 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001784
1785 /* south display irq */
1786 I915_WRITE(SDEIMR, 0xffffffff);
1787 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001788 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001789}
1790
Keith Packard7fe0b972011-09-19 13:31:02 -07001791/*
1792 * Enable digital hotplug on the PCH, and configure the DP short pulse
1793 * duration to 2ms (which is the minimum in the Display Port spec)
1794 *
1795 * This register is the same on all known PCH chips.
1796 */
1797
1798static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1799{
1800 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1801 u32 hotplug;
1802
1803 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1804 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1805 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1806 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1807 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1808 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1809}
1810
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001811static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001812{
1813 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1814 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001815 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1816 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001818 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001819
Jesse Barnes46979952011-04-07 13:53:55 -07001820 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1821 if (HAS_BSD(dev))
1822 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1823 if (HAS_BLT(dev))
1824 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1825
1826 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001827 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001828
1829 /* should always can generate irq */
1830 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831 I915_WRITE(DEIMR, dev_priv->irq_mask);
1832 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001833 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001834
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001835 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001836
1837 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001838 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001839
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001840 if (IS_GEN6(dev))
1841 render_irqs =
1842 GT_USER_INTERRUPT |
1843 GT_GEN6_BSD_USER_INTERRUPT |
1844 GT_BLT_USER_INTERRUPT;
1845 else
1846 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001847 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001848 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001849 GT_BSD_USER_INTERRUPT;
1850 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001851 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001852
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001853 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001854 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1855 SDE_PORTB_HOTPLUG_CPT |
1856 SDE_PORTC_HOTPLUG_CPT |
1857 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001858 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001859 hotplug_mask = (SDE_CRT_HOTPLUG |
1860 SDE_PORTB_HOTPLUG |
1861 SDE_PORTC_HOTPLUG |
1862 SDE_PORTD_HOTPLUG |
1863 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001864 }
1865
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001866 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001867
1868 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001869 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1870 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001871 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001872
Keith Packard7fe0b972011-09-19 13:31:02 -07001873 ironlake_enable_pch_hotplug(dev);
1874
Jesse Barnesf97108d2010-01-29 11:27:07 -08001875 if (IS_IRONLAKE_M(dev)) {
1876 /* Clear & enable PCU event interrupts */
1877 I915_WRITE(DEIIR, DE_PCU_EVENT);
1878 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1879 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1880 }
1881
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001882 return 0;
1883}
1884
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001885static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001886{
1887 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1888 /* enable kind of interrupts always enabled */
1889 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1890 DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1891 DE_PLANEB_FLIP_DONE_IVB;
1892 u32 render_irqs;
1893 u32 hotplug_mask;
1894
1895 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1896 if (HAS_BSD(dev))
1897 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1898 if (HAS_BLT(dev))
1899 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1900
1901 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1902 dev_priv->irq_mask = ~display_mask;
1903
1904 /* should always can generate irq */
1905 I915_WRITE(DEIIR, I915_READ(DEIIR));
1906 I915_WRITE(DEIMR, dev_priv->irq_mask);
1907 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1908 DE_PIPEB_VBLANK_IVB);
1909 POSTING_READ(DEIER);
1910
1911 dev_priv->gt_irq_mask = ~0;
1912
1913 I915_WRITE(GTIIR, I915_READ(GTIIR));
1914 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1915
1916 render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1917 GT_BLT_USER_INTERRUPT;
1918 I915_WRITE(GTIER, render_irqs);
1919 POSTING_READ(GTIER);
1920
1921 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1922 SDE_PORTB_HOTPLUG_CPT |
1923 SDE_PORTC_HOTPLUG_CPT |
1924 SDE_PORTD_HOTPLUG_CPT);
1925 dev_priv->pch_irq_mask = ~hotplug_mask;
1926
1927 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1928 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1929 I915_WRITE(SDEIER, hotplug_mask);
1930 POSTING_READ(SDEIER);
1931
Keith Packard7fe0b972011-09-19 13:31:02 -07001932 ironlake_enable_pch_hotplug(dev);
1933
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001934 return 0;
1935}
1936
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001937static void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938{
1939 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001940 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Jesse Barnes79e53942008-11-07 14:24:08 -08001942 atomic_set(&dev_priv->irq_received, 0);
1943
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001944 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001945 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001946
Jesse Barnes5ca58282009-03-31 14:11:15 -07001947 if (I915_HAS_HOTPLUG(dev)) {
1948 I915_WRITE(PORT_HOTPLUG_EN, 0);
1949 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1950 }
1951
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001952 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001953 for_each_pipe(pipe)
1954 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001955 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001956 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001957 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958}
1959
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001960/*
1961 * Must be called after intel_modeset_init or hotplug interrupts won't be
1962 * enabled correctly.
1963 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001964static int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965{
1966 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001967 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001968 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001969
1970 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001971
Keith Packard7c463582008-11-04 02:03:27 -08001972 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001973 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001974
Keith Packard7c463582008-11-04 02:03:27 -08001975 dev_priv->pipestat[0] = 0;
1976 dev_priv->pipestat[1] = 0;
1977
Jesse Barnes5ca58282009-03-31 14:11:15 -07001978 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001979 /* Enable in IER... */
1980 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1981 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001982 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001983 }
1984
1985 /*
1986 * Enable some error detection, note the instruction error mask
1987 * bit is reserved, so we leave it masked.
1988 */
1989 if (IS_G4X(dev)) {
1990 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1991 GM45_ERROR_MEM_PRIV |
1992 GM45_ERROR_CP_PRIV |
1993 I915_ERROR_MEMORY_REFRESH);
1994 } else {
1995 error_mask = ~(I915_ERROR_PAGE_TABLE |
1996 I915_ERROR_MEMORY_REFRESH);
1997 }
1998 I915_WRITE(EMR, error_mask);
1999
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002000 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002001 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002002 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04002003
2004 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07002005 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2006
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002007 /* Note HDMI and DP share bits */
2008 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2009 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2010 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2011 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2012 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2013 hotplug_en |= HDMID_HOTPLUG_INT_EN;
2014 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2015 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2016 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2017 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002018 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002019 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04002020
2021 /* Programming the CRT detection parameters tends
2022 to generate a spurious hotplug event about three
2023 seconds later. So just do it once.
2024 */
2025 if (IS_G4X(dev))
2026 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2027 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2028 }
2029
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002030 /* Ignore TV since it's buggy */
2031
Jesse Barnes5ca58282009-03-31 14:11:15 -07002032 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07002033 }
2034
Chris Wilson3b617962010-08-24 09:02:58 +01002035 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002036
2037 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038}
2039
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002040static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002041{
2042 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002043
2044 if (!dev_priv)
2045 return;
2046
2047 dev_priv->vblank_pipe = 0;
2048
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002049 I915_WRITE(HWSTAM, 0xffffffff);
2050
2051 I915_WRITE(DEIMR, 0xffffffff);
2052 I915_WRITE(DEIER, 0x0);
2053 I915_WRITE(DEIIR, I915_READ(DEIIR));
2054
2055 I915_WRITE(GTIMR, 0xffffffff);
2056 I915_WRITE(GTIER, 0x0);
2057 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002058
2059 I915_WRITE(SDEIMR, 0xffffffff);
2060 I915_WRITE(SDEIER, 0x0);
2061 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002062}
2063
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002064static void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065{
2066 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002067 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11002068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 if (!dev_priv)
2070 return;
2071
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002072 dev_priv->vblank_pipe = 0;
2073
Jesse Barnes5ca58282009-03-31 14:11:15 -07002074 if (I915_HAS_HOTPLUG(dev)) {
2075 I915_WRITE(PORT_HOTPLUG_EN, 0);
2076 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2077 }
2078
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002079 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002080 for_each_pipe(pipe)
2081 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002082 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07002083 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11002084
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002085 for_each_pipe(pipe)
2086 I915_WRITE(PIPESTAT(pipe),
2087 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08002088 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089}
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002090
2091void intel_irq_init(struct drm_device *dev)
2092{
2093 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2094 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2095 if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
2096 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2097 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2098 }
2099
Keith Packardc3613de2011-08-12 17:05:54 -07002100 if (drm_core_check_feature(dev, DRIVER_MODESET))
2101 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2102 else
2103 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002104 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2105
2106 if (IS_IVYBRIDGE(dev)) {
2107 /* Share pre & uninstall handlers with ILK/SNB */
2108 dev->driver->irq_handler = ivybridge_irq_handler;
2109 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2110 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2111 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2112 dev->driver->enable_vblank = ivybridge_enable_vblank;
2113 dev->driver->disable_vblank = ivybridge_disable_vblank;
2114 } else if (HAS_PCH_SPLIT(dev)) {
2115 dev->driver->irq_handler = ironlake_irq_handler;
2116 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2117 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2118 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2119 dev->driver->enable_vblank = ironlake_enable_vblank;
2120 dev->driver->disable_vblank = ironlake_disable_vblank;
2121 } else {
2122 dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2123 dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2124 dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2125 dev->driver->irq_handler = i915_driver_irq_handler;
2126 dev->driver->enable_vblank = i915_enable_vblank;
2127 dev->driver->disable_vblank = i915_disable_vblank;
2128 }
2129}