blob: 9f7c901a52e3286e1b4f0ddba76733e1a13aeb44 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
61static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
62static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010067static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
87 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010097module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
119static int power_save_controller = 1;
120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500124static int align_buffer_size = 1;
125module_param(align_buffer_size, bool, 0644);
126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700151 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100152 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200153 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200154 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200155 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200156 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200157 "{ATI, RS780},"
158 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100159 "{ATI, RV630},"
160 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100161 "{ATI, RV670},"
162 "{ATI, RV635},"
163 "{ATI, RV620},"
164 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200165 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200166 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200167 "{SiS, SIS966},"
168 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169MODULE_DESCRIPTION("Intel HDA driver");
170
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200171#ifdef CONFIG_SND_VERBOSE_PRINTK
172#define SFX /* nop */
173#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200175#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200176
177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * registers
179 */
180#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
182#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
183#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
184#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
185#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_VMIN 0x02
187#define ICH6_REG_VMAJ 0x03
188#define ICH6_REG_OUTPAY 0x04
189#define ICH6_REG_INPAY 0x06
190#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200191#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200192#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
193#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_WAKEEN 0x0c
195#define ICH6_REG_STATESTS 0x0e
196#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_INTCTL 0x20
199#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200200#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200201#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
202#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_CORBLBASE 0x40
204#define ICH6_REG_CORBUBASE 0x44
205#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200206#define ICH6_REG_CORBRP 0x4a
207#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
210#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200212#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSIZE 0x4e
214
215#define ICH6_REG_RIRBLBASE 0x50
216#define ICH6_REG_RIRBUBASE 0x54
217#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_RINTCNT 0x5a
220#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
222#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
223#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
226#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_RIRBSIZE 0x5e
228
229#define ICH6_REG_IC 0x60
230#define ICH6_REG_IR 0x64
231#define ICH6_REG_IRS 0x68
232#define ICH6_IRS_VALID (1<<1)
233#define ICH6_IRS_BUSY (1<<0)
234
235#define ICH6_REG_DPLBASE 0x70
236#define ICH6_REG_DPUBASE 0x74
237#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
238
239/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
240enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
241
242/* stream register offsets from stream base */
243#define ICH6_REG_SD_CTL 0x00
244#define ICH6_REG_SD_STS 0x03
245#define ICH6_REG_SD_LPIB 0x04
246#define ICH6_REG_SD_CBL 0x08
247#define ICH6_REG_SD_LVI 0x0c
248#define ICH6_REG_SD_FIFOW 0x0e
249#define ICH6_REG_SD_FIFOSIZE 0x10
250#define ICH6_REG_SD_FORMAT 0x12
251#define ICH6_REG_SD_BDLPL 0x18
252#define ICH6_REG_SD_BDLPU 0x1c
253
254/* PCI space */
255#define ICH6_PCIREG_TCSEL 0x44
256
257/*
258 * other constants
259 */
260
261/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200262/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_PLAYBACK 4
265
266/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_PLAYBACK 6
269
Felix Kuehling778b6e12006-05-17 11:22:21 +0200270/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_PLAYBACK 1
273
Kailang Yangf2690022008-05-27 11:44:55 +0200274/* TERA has 4 playback and 3 capture */
275#define TERA_NUM_CAPTURE 3
276#define TERA_NUM_PLAYBACK 4
277
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278/* this number is statically defined for simplicity */
279#define MAX_AZX_DEV 16
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100282#define BDL_SIZE 4096
283#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
284#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* max buffer size - no h/w limit, you can increase as you like */
286#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/* RIRB int mask: overrun[2], response[0] */
289#define RIRB_INT_RESPONSE 0x01
290#define RIRB_INT_OVERRUN 0x04
291#define RIRB_INT_MASK 0x05
292
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200293/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800294#define AZX_MAX_CODECS 8
295#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800296#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* SD_CTL bits */
299#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
300#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100301#define SD_CTL_STRIPE (3 << 16) /* stripe control */
302#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
303#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
305#define SD_CTL_STREAM_TAG_SHIFT 20
306
307/* SD_CTL and SD_STS */
308#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
309#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
310#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
312 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* SD_STS */
315#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
316
317/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
319#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
320#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/* below are so far hardcoded - should read registers in future */
323#define ICH6_MAX_CORB_ENTRIES 256
324#define ICH6_MAX_RIRB_ENTRIES 256
325
Takashi Iwaic74db862005-05-12 14:26:27 +0200326/* position fix mode */
327enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200328 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200329 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200331 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200332};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Frederick Lif5d40b32005-05-12 14:55:20 +0200334/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200335#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
336#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
337
Vinod Gda3fca22005-09-13 18:49:12 +0200338/* Defines for Nvidia HDA support */
339#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
340#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700341#define NVIDIA_HDA_ISTRM_COH 0x4d
342#define NVIDIA_HDA_OSTRM_COH 0x4c
343#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200344
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100345/* Defines for Intel SCH HDA snoop control */
346#define INTEL_SCH_HDA_DEVC 0x78
347#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
348
Joseph Chan0e153472008-08-26 14:38:03 +0200349/* Define IN stream 0 FIFO size offset in VIA controller */
350#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
351/* Define VIA HD Audio Device ID*/
352#define VIA_HDAC_DEVICE_ID 0x3288
353
Yang, Libinc4da29c2008-11-13 11:07:07 +0100354/* HD Audio class code */
355#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
359
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100361 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200362 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200365 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int frags; /* number for period in the play buffer */
367 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200368 unsigned long start_wallclk; /* start + minimum wallclk */
369 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Takashi Iwaid01ce992007-07-27 16:52:19 +0200371 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 struct snd_pcm_substream *substream; /* assigned substream,
377 * set in PCM open
378 */
379 unsigned int format_val; /* format value to be set in the
380 * controller and the codec
381 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned char stream_tag; /* assigned stream */
383 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200384 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Pavel Machek927fc862006-08-31 17:03:43 +0200386 unsigned int opened :1;
387 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200388 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200389 /*
390 * For VIA:
391 * A flag to ensure DMA position is 0
392 * when link position is not greater than FIFO size
393 */
394 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
398/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100399struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u32 *buf; /* CORB/RIRB buffer
401 * Each CORB entry is 4byte, RIRB is 8byte
402 */
403 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
404 /* for RIRB */
405 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800406 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
407 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100410struct azx_pcm {
411 struct azx *chip;
412 struct snd_pcm *pcm;
413 struct hda_codec *codec;
414 struct hda_pcm_stream *hinfo[2];
415 struct list_head list;
416};
417
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100418struct azx {
419 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200421 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200423 /* chip type specific */
424 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200425 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 int playback_streams;
427 int playback_index_offset;
428 int capture_streams;
429 int capture_index_offset;
430 int num_streams;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* pci resources */
433 unsigned long addr;
434 void __iomem *remap_addr;
435 int irq;
436
437 /* locks */
438 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100439 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100442 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100445 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* HD codec */
448 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100449 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100451 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454 struct azx_rb corb;
455 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100457 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 struct snd_dma_buffer rb;
459 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200460
461 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200462 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200463 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200464 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200465 unsigned int initialized :1;
466 unsigned int single_cmd :1;
467 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200468 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200469 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100470 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200471 unsigned int snoop:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200472
473 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800474 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200475
476 /* for pending irqs */
477 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100478
479 /* reboot notifier (for mysterious hangup problem at power-down) */
480 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481};
482
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200483/* driver types */
484enum {
485 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800486 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100487 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200488 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200489 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800490 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_VIA,
492 AZX_DRIVER_SIS,
493 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200494 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200495 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200496 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100497 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200498 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200499};
500
Takashi Iwai9477c582011-05-25 09:11:37 +0200501/* driver quirks (capabilities) */
502/* bits 0-7 are used for indicating driver type */
503#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
504#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
505#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
506#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
507#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
508#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
509#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
510#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
511#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
512#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
513#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
514#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200515#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500516#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200517
518/* quirks for ATI SB / AMD Hudson */
519#define AZX_DCAPS_PRESET_ATI_SB \
520 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
521 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
522
523/* quirks for ATI/AMD HDMI */
524#define AZX_DCAPS_PRESET_ATI_HDMI \
525 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
526
527/* quirks for Nvidia */
528#define AZX_DCAPS_PRESET_NVIDIA \
529 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI)
530
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200531static char *driver_short_names[] __devinitdata = {
532 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800533 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100534 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200536 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800537 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
539 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200540 [AZX_DRIVER_ULI] = "HDA ULI M5461",
541 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200542 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200543 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100544 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200545};
546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547/*
548 * macros for easy use
549 */
550#define azx_writel(chip,reg,value) \
551 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
552#define azx_readl(chip,reg) \
553 readl((chip)->remap_addr + ICH6_REG_##reg)
554#define azx_writew(chip,reg,value) \
555 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
556#define azx_readw(chip,reg) \
557 readw((chip)->remap_addr + ICH6_REG_##reg)
558#define azx_writeb(chip,reg,value) \
559 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
560#define azx_readb(chip,reg) \
561 readb((chip)->remap_addr + ICH6_REG_##reg)
562
563#define azx_sd_writel(dev,reg,value) \
564 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
565#define azx_sd_readl(dev,reg) \
566 readl((dev)->sd_addr + ICH6_REG_##reg)
567#define azx_sd_writew(dev,reg,value) \
568 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
569#define azx_sd_readw(dev,reg) \
570 readw((dev)->sd_addr + ICH6_REG_##reg)
571#define azx_sd_writeb(dev,reg,value) \
572 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
573#define azx_sd_readb(dev,reg) \
574 readb((dev)->sd_addr + ICH6_REG_##reg)
575
576/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100577#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200579#ifdef CONFIG_X86
580static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
581{
582 if (azx_snoop(chip))
583 return;
584 if (addr && size) {
585 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
586 if (on)
587 set_memory_wc((unsigned long)addr, pages);
588 else
589 set_memory_wb((unsigned long)addr, pages);
590 }
591}
592
593static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
594 bool on)
595{
596 __mark_pages_wc(chip, buf->area, buf->bytes, on);
597}
598static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
599 struct snd_pcm_runtime *runtime, bool on)
600{
601 if (azx_dev->wc_marked != on) {
602 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
603 azx_dev->wc_marked = on;
604 }
605}
606#else
607/* NOP for other archs */
608static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
609 bool on)
610{
611}
612static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
613 struct snd_pcm_runtime *runtime, bool on)
614{
615}
616#endif
617
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200618static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200619static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620/*
621 * Interface for HD codec
622 */
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624/*
625 * CORB / RIRB interface
626 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100627static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 int err;
630
631 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200632 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
633 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 PAGE_SIZE, &chip->rb);
635 if (err < 0) {
636 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
637 return err;
638 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200639 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return 0;
641}
642
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100643static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800645 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 /* CORB set up */
647 chip->corb.addr = chip->rb.addr;
648 chip->corb.buf = (u32 *)chip->rb.area;
649 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200650 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200652 /* set the corb size to 256 entries (ULI requires explicitly) */
653 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 /* set the corb write pointer to 0 */
655 azx_writew(chip, CORBWP, 0);
656 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200657 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200659 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661 /* RIRB set up */
662 chip->rirb.addr = chip->rb.addr + 2048;
663 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800664 chip->rirb.wp = chip->rirb.rp = 0;
665 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200667 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200669 /* set the rirb size to 256 entries (ULI requires explicitly) */
670 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200672 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200674 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200675 azx_writew(chip, RINTCNT, 0xc0);
676 else
677 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800680 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681}
682
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100683static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800685 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 /* disable ringbuffer DMAs */
687 azx_writeb(chip, RIRBCTL, 0);
688 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800689 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690}
691
Wu Fengguangdeadff12009-08-01 18:45:16 +0800692static unsigned int azx_command_addr(u32 cmd)
693{
694 unsigned int addr = cmd >> 28;
695
696 if (addr >= AZX_MAX_CODECS) {
697 snd_BUG();
698 addr = 0;
699 }
700
701 return addr;
702}
703
704static unsigned int azx_response_addr(u32 res)
705{
706 unsigned int addr = res & 0xf;
707
708 if (addr >= AZX_MAX_CODECS) {
709 snd_BUG();
710 addr = 0;
711 }
712
713 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
716/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100717static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100719 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800720 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Wu Fengguangc32649f2009-08-01 18:48:12 +0800723 spin_lock_irq(&chip->reg_lock);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* add command to corb */
726 wp = azx_readb(chip, CORBWP);
727 wp++;
728 wp %= ICH6_MAX_CORB_ENTRIES;
729
Wu Fengguangdeadff12009-08-01 18:45:16 +0800730 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 chip->corb.buf[wp] = cpu_to_le32(val);
732 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 spin_unlock_irq(&chip->reg_lock);
735
736 return 0;
737}
738
739#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
740
741/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100742static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
744 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800745 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 u32 res, res_ex;
747
748 wp = azx_readb(chip, RIRBWP);
749 if (wp == chip->rirb.wp)
750 return;
751 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 while (chip->rirb.rp != wp) {
754 chip->rirb.rp++;
755 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
756
757 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
758 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
759 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800760 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
762 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800763 else if (chip->rirb.cmds[addr]) {
764 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100765 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800766 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800767 } else
768 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
769 "last cmd=%#08x\n",
770 res, res_ex,
771 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
773}
774
775/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800776static unsigned int azx_rirb_get_response(struct hda_bus *bus,
777 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100779 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200780 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200781 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200783 again:
784 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100785 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200786 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200787 spin_lock_irq(&chip->reg_lock);
788 azx_update_rirb(chip);
789 spin_unlock_irq(&chip->reg_lock);
790 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100792 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100793 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200794
795 if (!do_poll)
796 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800797 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100798 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100799 if (time_after(jiffies, timeout))
800 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100801 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100802 msleep(2); /* temporary workaround */
803 else {
804 udelay(10);
805 cond_resched();
806 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100807 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200808
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200809 if (!chip->polling_mode && chip->poll_count < 2) {
810 snd_printdd(SFX "azx_get_response timeout, "
811 "polling the codec once: last cmd=0x%08x\n",
812 chip->last_cmd[addr]);
813 do_poll = 1;
814 chip->poll_count++;
815 goto again;
816 }
817
818
Takashi Iwai23c4a882009-10-30 13:21:49 +0100819 if (!chip->polling_mode) {
820 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
821 "switching to polling mode: last cmd=0x%08x\n",
822 chip->last_cmd[addr]);
823 chip->polling_mode = 1;
824 goto again;
825 }
826
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200827 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200828 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800829 "disabling MSI: last cmd=0x%08x\n",
830 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200831 free_irq(chip->irq, chip);
832 chip->irq = -1;
833 pci_disable_msi(chip->pci);
834 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100835 if (azx_acquire_irq(chip, 1) < 0) {
836 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200837 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100838 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200839 goto again;
840 }
841
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100842 if (chip->probing) {
843 /* If this critical timeout happens during the codec probing
844 * phase, this is likely an access to a non-existing codec
845 * slot. Better to return an error and reset the system.
846 */
847 return -1;
848 }
849
Takashi Iwai8dd78332009-06-02 01:16:07 +0200850 /* a fatal communication error; need either to reset or to fallback
851 * to the single_cmd mode
852 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100853 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200854 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200855 bus->response_reset = 1;
856 return -1; /* give a chance to retry */
857 }
858
859 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
860 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800861 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200862 chip->single_cmd = 1;
863 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100864 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200865 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100866 /* disable unsolicited responses */
867 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200868 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871/*
872 * Use the single immediate command instead of CORB/RIRB for simplicity
873 *
874 * Note: according to Intel, this is not preferred use. The command was
875 * intended for the BIOS only, and may get confused with unsolicited
876 * responses. So, we shouldn't use it for normal operation from the
877 * driver.
878 * I left the codes, however, for debugging/testing purposes.
879 */
880
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200881/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800882static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200883{
884 int timeout = 50;
885
886 while (timeout--) {
887 /* check IRV busy bit */
888 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
889 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800890 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200891 return 0;
892 }
893 udelay(1);
894 }
895 if (printk_ratelimit())
896 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
897 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800898 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200899 return -EIO;
900}
901
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100903static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100905 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800906 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 int timeout = 50;
908
Takashi Iwai8dd78332009-06-02 01:16:07 +0200909 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 while (timeout--) {
911 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200912 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200914 azx_writew(chip, IRS, azx_readw(chip, IRS) |
915 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200917 azx_writew(chip, IRS, azx_readw(chip, IRS) |
918 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800919 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921 udelay(1);
922 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100923 if (printk_ratelimit())
924 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
925 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return -EIO;
927}
928
929/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800930static unsigned int azx_single_get_response(struct hda_bus *bus,
931 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100933 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800934 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
Takashi Iwai111d3af2006-02-16 18:17:58 +0100937/*
938 * The below are the main callbacks from hda_codec.
939 *
940 * They are just the skeleton to call sub-callbacks according to the
941 * current setting of chip->single_cmd.
942 */
943
944/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100945static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100946{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100947 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200948
Wu Fengguangfeb27342009-08-01 19:17:14 +0800949 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100950 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100951 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100952 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100953 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100954}
955
956/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800957static unsigned int azx_get_response(struct hda_bus *bus,
958 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100959{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100960 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100961 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800962 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100963 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800964 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100965}
966
Takashi Iwaicb53c622007-08-10 17:21:45 +0200967#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100968static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200969#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100972static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
974 int count;
975
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100976 if (!full_reset)
977 goto __skip;
978
Danny Tholene8a7f132007-09-11 21:41:56 +0200979 /* clear STATESTS */
980 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 /* reset controller */
983 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
984
985 count = 50;
986 while (azx_readb(chip, GCTL) && --count)
987 msleep(1);
988
989 /* delay for >= 100us for codec PLL to settle per spec
990 * Rev 0.9 section 5.5.1
991 */
992 msleep(1);
993
994 /* Bring controller out of reset */
995 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
996
997 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200998 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 msleep(1);
1000
Pavel Machek927fc862006-08-31 17:03:43 +02001001 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 msleep(1);
1003
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001004 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001006 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001007 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 return -EBUSY;
1009 }
1010
Matt41e2fce2005-07-04 17:49:55 +02001011 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001012 if (!chip->single_cmd)
1013 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1014 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001017 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001019 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 }
1021
1022 return 0;
1023}
1024
1025
1026/*
1027 * Lowlevel interface
1028 */
1029
1030/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001031static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032{
1033 /* enable controller CIE and GIE */
1034 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1035 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1036}
1037
1038/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001039static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040{
1041 int i;
1042
1043 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001044 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001045 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 azx_sd_writeb(azx_dev, SD_CTL,
1047 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1048 }
1049
1050 /* disable SIE for all streams */
1051 azx_writeb(chip, INTCTL, 0);
1052
1053 /* disable controller CIE and GIE */
1054 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1055 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1056}
1057
1058/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001059static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
1061 int i;
1062
1063 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001064 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001065 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1067 }
1068
1069 /* clear STATESTS */
1070 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1071
1072 /* clear rirb status */
1073 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1074
1075 /* clear int status */
1076 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1077}
1078
1079/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001080static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Joseph Chan0e153472008-08-26 14:38:03 +02001082 /*
1083 * Before stream start, initialize parameter
1084 */
1085 azx_dev->insufficient = 1;
1086
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001088 azx_writel(chip, INTCTL,
1089 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* set DMA start and interrupt mask */
1091 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1092 SD_CTL_DMA_START | SD_INT_MASK);
1093}
1094
Takashi Iwai1dddab42009-03-18 15:15:37 +01001095/* stop DMA */
1096static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1099 ~(SD_CTL_DMA_START | SD_INT_MASK));
1100 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001101}
1102
1103/* stop a stream */
1104static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1105{
1106 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001108 azx_writel(chip, INTCTL,
1109 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110}
1111
1112
1113/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001114 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001116static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001118 if (chip->initialized)
1119 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001122 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /* initialize interrupts */
1125 azx_int_clear(chip);
1126 azx_int_enable(chip);
1127
1128 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001129 if (!chip->single_cmd)
1130 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001132 /* program the position buffer */
1133 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001134 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001135
Takashi Iwaicb53c622007-08-10 17:21:45 +02001136 chip->initialized = 1;
1137}
1138
1139/*
1140 * initialize the PCI registers
1141 */
1142/* update bits in a PCI register byte */
1143static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1144 unsigned char mask, unsigned char val)
1145{
1146 unsigned char data;
1147
1148 pci_read_config_byte(pci, reg, &data);
1149 data &= ~mask;
1150 data |= (val & mask);
1151 pci_write_config_byte(pci, reg, data);
1152}
1153
1154static void azx_init_pci(struct azx *chip)
1155{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001156 /* force to non-snoop mode for a new VIA controller when BIOS is set */
1157 if (chip->snoop && chip->driver_type == AZX_DRIVER_VIA) {
1158 u8 snoop;
1159 pci_read_config_byte(chip->pci, 0x42, &snoop);
1160 if (!(snoop & 0x80) && chip->pci->revision == 0x30) {
1161 chip->snoop = 0;
1162 snd_printdd(SFX "Force to non-snoop mode\n");
1163 }
1164 }
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001165
Takashi Iwaicb53c622007-08-10 17:21:45 +02001166 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1167 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1168 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001169 * codecs.
1170 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001171 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001172 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001173 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001174 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001175 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001176
Takashi Iwai9477c582011-05-25 09:11:37 +02001177 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1178 * we need to enable snoop.
1179 */
1180 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001181 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001182 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001183 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1184 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001185 }
1186
1187 /* For NVIDIA HDA, enable snoop */
1188 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001189 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001190 update_pci_byte(chip->pci,
1191 NVIDIA_HDA_TRANSREG_ADDR,
1192 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001193 update_pci_byte(chip->pci,
1194 NVIDIA_HDA_ISTRM_COH,
1195 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1196 update_pci_byte(chip->pci,
1197 NVIDIA_HDA_OSTRM_COH,
1198 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001199 }
1200
1201 /* Enable SCH/PCH snoop if needed */
1202 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001203 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001204 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001205 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1206 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1207 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1208 if (!azx_snoop(chip))
1209 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1210 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001211 pci_read_config_word(chip->pci,
1212 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001213 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001214 snd_printdd(SFX "SCH snoop: %s\n",
1215 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1216 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001217 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218}
1219
1220
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001221static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223/*
1224 * interrupt handler
1225 */
David Howells7d12e782006-10-05 14:55:46 +01001226static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001228 struct azx *chip = dev_id;
1229 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001231 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001232 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234 spin_lock(&chip->reg_lock);
1235
1236 status = azx_readl(chip, INTSTS);
1237 if (status == 0) {
1238 spin_unlock(&chip->reg_lock);
1239 return IRQ_NONE;
1240 }
1241
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001242 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 azx_dev = &chip->azx_dev[i];
1244 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001245 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001247 if (!azx_dev->substream || !azx_dev->running ||
1248 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001249 continue;
1250 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001251 ok = azx_position_ok(chip, azx_dev);
1252 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001253 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 spin_unlock(&chip->reg_lock);
1255 snd_pcm_period_elapsed(azx_dev->substream);
1256 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001257 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001258 /* bogus IRQ, process it later */
1259 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001260 queue_work(chip->bus->workq,
1261 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 }
1263 }
1264 }
1265
1266 /* clear rirb int */
1267 status = azx_readb(chip, RIRBSTS);
1268 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001269 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001270 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001271 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001273 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1275 }
1276
1277#if 0
1278 /* clear state status int */
1279 if (azx_readb(chip, STATESTS) & 0x04)
1280 azx_writeb(chip, STATESTS, 0x04);
1281#endif
1282 spin_unlock(&chip->reg_lock);
1283
1284 return IRQ_HANDLED;
1285}
1286
1287
1288/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001289 * set up a BDL entry
1290 */
1291static int setup_bdle(struct snd_pcm_substream *substream,
1292 struct azx_dev *azx_dev, u32 **bdlp,
1293 int ofs, int size, int with_ioc)
1294{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001295 u32 *bdl = *bdlp;
1296
1297 while (size > 0) {
1298 dma_addr_t addr;
1299 int chunk;
1300
1301 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1302 return -EINVAL;
1303
Takashi Iwai77a23f22008-08-21 13:00:13 +02001304 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001305 /* program the address field of the BDL entry */
1306 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001307 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001308 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001309 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001310 bdl[2] = cpu_to_le32(chunk);
1311 /* program the IOC to enable interrupt
1312 * only when the whole fragment is processed
1313 */
1314 size -= chunk;
1315 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1316 bdl += 4;
1317 azx_dev->frags++;
1318 ofs += chunk;
1319 }
1320 *bdlp = bdl;
1321 return ofs;
1322}
1323
1324/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 * set up BDL entries
1326 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001327static int azx_setup_periods(struct azx *chip,
1328 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001329 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001331 u32 *bdl;
1332 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001333 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 /* reset BDL address */
1336 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1337 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1338
Takashi Iwai97b71c92009-03-18 15:09:13 +01001339 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001340 periods = azx_dev->bufsize / period_bytes;
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001343 bdl = (u32 *)azx_dev->bdl.area;
1344 ofs = 0;
1345 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001346 pos_adj = bdl_pos_adj[chip->dev_index];
1347 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001348 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001349 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001350 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001351 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001352 pos_adj = pos_align;
1353 else
1354 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1355 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001356 pos_adj = frames_to_bytes(runtime, pos_adj);
1357 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001358 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001359 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001360 pos_adj = 0;
1361 } else {
1362 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001363 &bdl, ofs, pos_adj,
1364 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001365 if (ofs < 0)
1366 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001367 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001368 } else
1369 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001370 for (i = 0; i < periods; i++) {
1371 if (i == periods - 1 && pos_adj)
1372 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1373 period_bytes - pos_adj, 0);
1374 else
1375 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001376 period_bytes,
1377 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 if (ofs < 0)
1379 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001381 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001382
1383 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001384 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001385 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001386 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387}
1388
Takashi Iwai1dddab42009-03-18 15:15:37 +01001389/* reset stream */
1390static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391{
1392 unsigned char val;
1393 int timeout;
1394
Takashi Iwai1dddab42009-03-18 15:15:37 +01001395 azx_stream_clear(chip, azx_dev);
1396
Takashi Iwaid01ce992007-07-27 16:52:19 +02001397 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1398 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 udelay(3);
1400 timeout = 300;
1401 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1402 --timeout)
1403 ;
1404 val &= ~SD_CTL_STREAM_RESET;
1405 azx_sd_writeb(azx_dev, SD_CTL, val);
1406 udelay(3);
1407
1408 timeout = 300;
1409 /* waiting for hardware to report that the stream is out of reset */
1410 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1411 --timeout)
1412 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001413
1414 /* reset first position - may not be synced with hw at this time */
1415 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001416}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Takashi Iwai1dddab42009-03-18 15:15:37 +01001418/*
1419 * set up the SD for streaming
1420 */
1421static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1422{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001423 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001424 /* make sure the run bit is zero for SD */
1425 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001427 val = azx_sd_readl(azx_dev, SD_CTL);
1428 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1429 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1430 if (!azx_snoop(chip))
1431 val |= SD_CTL_TRAFFIC_PRIO;
1432 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
1434 /* program the length of samples in cyclic buffer */
1435 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1436
1437 /* program the stream format */
1438 /* this value needs to be the same as the one programmed */
1439 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1440
1441 /* program the stream LVI (last valid index) of the BDL */
1442 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1443
1444 /* program the BDL address */
1445 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001446 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001448 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001450 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001451 if (chip->position_fix[0] != POS_FIX_LPIB ||
1452 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001453 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1454 azx_writel(chip, DPLBASE,
1455 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1456 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001457
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001459 azx_sd_writel(azx_dev, SD_CTL,
1460 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462 return 0;
1463}
1464
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001465/*
1466 * Probe the given codec address
1467 */
1468static int probe_codec(struct azx *chip, int addr)
1469{
1470 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1471 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1472 unsigned int res;
1473
Wu Fengguanga678cde2009-08-01 18:46:46 +08001474 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001475 chip->probing = 1;
1476 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001477 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001478 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001479 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001480 if (res == -1)
1481 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001482 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001483 return 0;
1484}
1485
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001486static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1487 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001488static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
Takashi Iwai8dd78332009-06-02 01:16:07 +02001490static void azx_bus_reset(struct hda_bus *bus)
1491{
1492 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001493
1494 bus->in_reset = 1;
1495 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001496 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001497#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001498 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001499 struct azx_pcm *p;
1500 list_for_each_entry(p, &chip->pcm_list, list)
1501 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001502 snd_hda_suspend(chip->bus);
1503 snd_hda_resume(chip->bus);
1504 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001505#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001506 bus->in_reset = 0;
1507}
1508
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509/*
1510 * Codec initialization
1511 */
1512
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001513/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1514static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001515 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001516 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001517};
1518
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001519static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
1521 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001522 int c, codecs, err;
1523 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
1525 memset(&bus_temp, 0, sizeof(bus_temp));
1526 bus_temp.private_data = chip;
1527 bus_temp.modelname = model;
1528 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001529 bus_temp.ops.command = azx_send_cmd;
1530 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001531 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001532 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001533#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001534 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001535 bus_temp.ops.pm_notify = azx_power_notify;
1536#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Takashi Iwaid01ce992007-07-27 16:52:19 +02001538 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1539 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 return err;
1541
Takashi Iwai9477c582011-05-25 09:11:37 +02001542 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1543 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001544 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001545 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001546
Takashi Iwai34c25352008-10-28 11:38:58 +01001547 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001548 max_slots = azx_max_codecs[chip->driver_type];
1549 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001550 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001551
1552 /* First try to probe all given codec slots */
1553 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001554 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001555 if (probe_codec(chip, c) < 0) {
1556 /* Some BIOSen give you wrong codec addresses
1557 * that don't exist
1558 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001559 snd_printk(KERN_WARNING SFX
1560 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001561 "disabling it...\n", c);
1562 chip->codec_mask &= ~(1 << c);
1563 /* More badly, accessing to a non-existing
1564 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001565 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001566 * Thus if an error occurs during probing,
1567 * better to reset the controller chip to
1568 * get back to the sanity state.
1569 */
1570 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001571 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001572 }
1573 }
1574 }
1575
Takashi Iwaid507cd62011-04-26 15:25:02 +02001576 /* AMD chipsets often cause the communication stalls upon certain
1577 * sequence like the pin-detection. It seems that forcing the synced
1578 * access works around the stall. Grrr...
1579 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001580 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1581 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001582 chip->bus->sync_write = 1;
1583 chip->bus->allow_bus_reset = 1;
1584 }
1585
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001586 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001587 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001588 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001589 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001590 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 if (err < 0)
1592 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001593 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001595 }
1596 }
1597 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1599 return -ENXIO;
1600 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001601 return 0;
1602}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001604/* configure each codec instance */
1605static int __devinit azx_codec_configure(struct azx *chip)
1606{
1607 struct hda_codec *codec;
1608 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1609 snd_hda_codec_configure(codec);
1610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 return 0;
1612}
1613
1614
1615/*
1616 * PCM support
1617 */
1618
1619/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001620static inline struct azx_dev *
1621azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001623 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001624 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001625 /* make a non-zero unique key for the substream */
1626 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1627 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001628
1629 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001630 dev = chip->playback_index_offset;
1631 nums = chip->playback_streams;
1632 } else {
1633 dev = chip->capture_index_offset;
1634 nums = chip->capture_streams;
1635 }
1636 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001637 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001638 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001639 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001640 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001642 if (res) {
1643 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001644 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001645 }
1646 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647}
1648
1649/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001650static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651{
1652 azx_dev->opened = 0;
1653}
1654
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001655static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001656 .info = (SNDRV_PCM_INFO_MMAP |
1657 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1659 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001660 /* No full-resume yet implemented */
1661 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001662 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001663 SNDRV_PCM_INFO_SYNC_START |
1664 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1666 .rates = SNDRV_PCM_RATE_48000,
1667 .rate_min = 48000,
1668 .rate_max = 48000,
1669 .channels_min = 2,
1670 .channels_max = 2,
1671 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1672 .period_bytes_min = 128,
1673 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1674 .periods_min = 2,
1675 .periods_max = AZX_MAX_FRAG,
1676 .fifo_size = 0,
1677};
1678
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001679static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
1681 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1682 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001683 struct azx *chip = apcm->chip;
1684 struct azx_dev *azx_dev;
1685 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 unsigned long flags;
1687 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001688 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Ingo Molnar62932df2006-01-16 16:34:20 +01001690 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001691 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001693 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 return -EBUSY;
1695 }
1696 runtime->hw = azx_pcm_hw;
1697 runtime->hw.channels_min = hinfo->channels_min;
1698 runtime->hw.channels_max = hinfo->channels_max;
1699 runtime->hw.formats = hinfo->formats;
1700 runtime->hw.rates = hinfo->rates;
1701 snd_pcm_limit_hw_rates(runtime);
1702 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001703 if (align_buffer_size)
1704 /* constrain buffer sizes to be multiple of 128
1705 bytes. This is more efficient in terms of memory
1706 access but isn't required by the HDA spec and
1707 prevents users from specifying exact period/buffer
1708 sizes. For example for 44.1kHz, a period size set
1709 to 20ms will be rounded to 19.59ms. */
1710 buff_step = 128;
1711 else
1712 /* Don't enforce steps on buffer sizes, still need to
1713 be multiple of 4 bytes (HDA spec). Tested on Intel
1714 HDA controllers, may not work on all devices where
1715 option needs to be disabled */
1716 buff_step = 4;
1717
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001718 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001719 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001720 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001721 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001722 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001723 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1724 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001726 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001727 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 return err;
1729 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001730 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001731 /* sanity check */
1732 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1733 snd_BUG_ON(!runtime->hw.channels_max) ||
1734 snd_BUG_ON(!runtime->hw.formats) ||
1735 snd_BUG_ON(!runtime->hw.rates)) {
1736 azx_release_device(azx_dev);
1737 hinfo->ops.close(hinfo, apcm->codec, substream);
1738 snd_hda_power_down(apcm->codec);
1739 mutex_unlock(&chip->open_mutex);
1740 return -EINVAL;
1741 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 spin_lock_irqsave(&chip->reg_lock, flags);
1743 azx_dev->substream = substream;
1744 azx_dev->running = 0;
1745 spin_unlock_irqrestore(&chip->reg_lock, flags);
1746
1747 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001748 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001749 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 return 0;
1751}
1752
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001753static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
1755 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1756 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001757 struct azx *chip = apcm->chip;
1758 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 unsigned long flags;
1760
Ingo Molnar62932df2006-01-16 16:34:20 +01001761 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 spin_lock_irqsave(&chip->reg_lock, flags);
1763 azx_dev->substream = NULL;
1764 azx_dev->running = 0;
1765 spin_unlock_irqrestore(&chip->reg_lock, flags);
1766 azx_release_device(azx_dev);
1767 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001768 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001769 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 return 0;
1771}
1772
Takashi Iwaid01ce992007-07-27 16:52:19 +02001773static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1774 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001776 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1777 struct azx *chip = apcm->chip;
1778 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001779 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001780 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001781
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001782 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001783 azx_dev->bufsize = 0;
1784 azx_dev->period_bytes = 0;
1785 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001786 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001787 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001788 if (ret < 0)
1789 return ret;
1790 mark_runtime_wc(chip, azx_dev, runtime, true);
1791 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792}
1793
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001794static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795{
1796 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001797 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001798 struct azx *chip = apcm->chip;
1799 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1801
1802 /* reset BDL address */
1803 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1804 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1805 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001806 azx_dev->bufsize = 0;
1807 azx_dev->period_bytes = 0;
1808 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Takashi Iwaieb541332010-08-06 13:48:11 +02001810 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001812 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 return snd_pcm_lib_free_pages(substream);
1814}
1815
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001816static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817{
1818 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001819 struct azx *chip = apcm->chip;
1820 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001822 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001823 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001824 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001825 struct hda_spdif_out *spdif =
1826 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1827 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001829 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001830 format_val = snd_hda_calc_stream_format(runtime->rate,
1831 runtime->channels,
1832 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001833 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001834 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001835 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001836 snd_printk(KERN_ERR SFX
1837 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 runtime->rate, runtime->channels, runtime->format);
1839 return -EINVAL;
1840 }
1841
Takashi Iwai97b71c92009-03-18 15:09:13 +01001842 bufsize = snd_pcm_lib_buffer_bytes(substream);
1843 period_bytes = snd_pcm_lib_period_bytes(substream);
1844
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001845 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001846 bufsize, format_val);
1847
1848 if (bufsize != azx_dev->bufsize ||
1849 period_bytes != azx_dev->period_bytes ||
1850 format_val != azx_dev->format_val) {
1851 azx_dev->bufsize = bufsize;
1852 azx_dev->period_bytes = period_bytes;
1853 azx_dev->format_val = format_val;
1854 err = azx_setup_periods(chip, substream, azx_dev);
1855 if (err < 0)
1856 return err;
1857 }
1858
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001859 /* wallclk has 24Mhz clock source */
1860 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1861 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 azx_setup_controller(chip, azx_dev);
1863 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1864 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1865 else
1866 azx_dev->fifo_size = 0;
1867
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001868 stream_tag = azx_dev->stream_tag;
1869 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001870 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001871 stream_tag > chip->capture_streams)
1872 stream_tag -= chip->capture_streams;
1873 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001874 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875}
1876
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001877static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878{
1879 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001880 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001881 struct azx_dev *azx_dev;
1882 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001883 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001884 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001887 case SNDRV_PCM_TRIGGER_START:
1888 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1890 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001891 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 break;
1893 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001894 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001896 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 break;
1898 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001899 return -EINVAL;
1900 }
1901
1902 snd_pcm_group_for_each_entry(s, substream) {
1903 if (s->pcm->card != substream->pcm->card)
1904 continue;
1905 azx_dev = get_azx_dev(s);
1906 sbits |= 1 << azx_dev->index;
1907 nsync++;
1908 snd_pcm_trigger_done(s, substream);
1909 }
1910
1911 spin_lock(&chip->reg_lock);
1912 if (nsync > 1) {
1913 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001914 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1915 azx_writel(chip, OLD_SSYNC,
1916 azx_readl(chip, OLD_SSYNC) | sbits);
1917 else
1918 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001919 }
1920 snd_pcm_group_for_each_entry(s, substream) {
1921 if (s->pcm->card != substream->pcm->card)
1922 continue;
1923 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001924 if (start) {
1925 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1926 if (!rstart)
1927 azx_dev->start_wallclk -=
1928 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001929 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001930 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001931 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001932 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001933 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 }
1935 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001936 if (start) {
1937 if (nsync == 1)
1938 return 0;
1939 /* wait until all FIFOs get ready */
1940 for (timeout = 5000; timeout; timeout--) {
1941 nwait = 0;
1942 snd_pcm_group_for_each_entry(s, substream) {
1943 if (s->pcm->card != substream->pcm->card)
1944 continue;
1945 azx_dev = get_azx_dev(s);
1946 if (!(azx_sd_readb(azx_dev, SD_STS) &
1947 SD_STS_FIFO_READY))
1948 nwait++;
1949 }
1950 if (!nwait)
1951 break;
1952 cpu_relax();
1953 }
1954 } else {
1955 /* wait until all RUN bits are cleared */
1956 for (timeout = 5000; timeout; timeout--) {
1957 nwait = 0;
1958 snd_pcm_group_for_each_entry(s, substream) {
1959 if (s->pcm->card != substream->pcm->card)
1960 continue;
1961 azx_dev = get_azx_dev(s);
1962 if (azx_sd_readb(azx_dev, SD_CTL) &
1963 SD_CTL_DMA_START)
1964 nwait++;
1965 }
1966 if (!nwait)
1967 break;
1968 cpu_relax();
1969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001971 if (nsync > 1) {
1972 spin_lock(&chip->reg_lock);
1973 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001974 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1975 azx_writel(chip, OLD_SSYNC,
1976 azx_readl(chip, OLD_SSYNC) & ~sbits);
1977 else
1978 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 spin_unlock(&chip->reg_lock);
1980 }
1981 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982}
1983
Joseph Chan0e153472008-08-26 14:38:03 +02001984/* get the current DMA position with correction on VIA chips */
1985static unsigned int azx_via_get_position(struct azx *chip,
1986 struct azx_dev *azx_dev)
1987{
1988 unsigned int link_pos, mini_pos, bound_pos;
1989 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1990 unsigned int fifo_size;
1991
1992 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001993 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001994 /* Playback, no problem using link position */
1995 return link_pos;
1996 }
1997
1998 /* Capture */
1999 /* For new chipset,
2000 * use mod to get the DMA position just like old chipset
2001 */
2002 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2003 mod_dma_pos %= azx_dev->period_bytes;
2004
2005 /* azx_dev->fifo_size can't get FIFO size of in stream.
2006 * Get from base address + offset.
2007 */
2008 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2009
2010 if (azx_dev->insufficient) {
2011 /* Link position never gather than FIFO size */
2012 if (link_pos <= fifo_size)
2013 return 0;
2014
2015 azx_dev->insufficient = 0;
2016 }
2017
2018 if (link_pos <= fifo_size)
2019 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2020 else
2021 mini_pos = link_pos - fifo_size;
2022
2023 /* Find nearest previous boudary */
2024 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2025 mod_link_pos = link_pos % azx_dev->period_bytes;
2026 if (mod_link_pos >= fifo_size)
2027 bound_pos = link_pos - mod_link_pos;
2028 else if (mod_dma_pos >= mod_mini_pos)
2029 bound_pos = mini_pos - mod_mini_pos;
2030 else {
2031 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2032 if (bound_pos >= azx_dev->bufsize)
2033 bound_pos = 0;
2034 }
2035
2036 /* Calculate real DMA position we want */
2037 return bound_pos + mod_dma_pos;
2038}
2039
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002040static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002041 struct azx_dev *azx_dev,
2042 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002045 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
David Henningsson4cb36312010-09-30 10:12:50 +02002047 switch (chip->position_fix[stream]) {
2048 case POS_FIX_LPIB:
2049 /* read LPIB */
2050 pos = azx_sd_readl(azx_dev, SD_LPIB);
2051 break;
2052 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002053 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002054 break;
2055 default:
2056 /* use the position buffer */
2057 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002058 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002059 if (!pos || pos == (u32)-1) {
2060 printk(KERN_WARNING
2061 "hda-intel: Invalid position buffer, "
2062 "using LPIB read method instead.\n");
2063 chip->position_fix[stream] = POS_FIX_LPIB;
2064 pos = azx_sd_readl(azx_dev, SD_LPIB);
2065 } else
2066 chip->position_fix[stream] = POS_FIX_POSBUF;
2067 }
2068 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002069 }
David Henningsson4cb36312010-09-30 10:12:50 +02002070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 if (pos >= azx_dev->bufsize)
2072 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002073 return pos;
2074}
2075
2076static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2077{
2078 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2079 struct azx *chip = apcm->chip;
2080 struct azx_dev *azx_dev = get_azx_dev(substream);
2081 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002082 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002083}
2084
2085/*
2086 * Check whether the current DMA position is acceptable for updating
2087 * periods. Returns non-zero if it's OK.
2088 *
2089 * Many HD-audio controllers appear pretty inaccurate about
2090 * the update-IRQ timing. The IRQ is issued before actually the
2091 * data is processed. So, we need to process it afterwords in a
2092 * workqueue.
2093 */
2094static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2095{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002096 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002097 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002098 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002099
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002100 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2101 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002102 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002103
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002104 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002105 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002106
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002107 if (WARN_ONCE(!azx_dev->period_bytes,
2108 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002109 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002110 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002111 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2112 /* NG - it's below the first next period boundary */
2113 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002114 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002115 return 1; /* OK, it's fine */
2116}
2117
2118/*
2119 * The work for pending PCM period updates.
2120 */
2121static void azx_irq_pending_work(struct work_struct *work)
2122{
2123 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002124 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002125
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002126 if (!chip->irq_pending_warned) {
2127 printk(KERN_WARNING
2128 "hda-intel: IRQ timing workaround is activated "
2129 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2130 chip->card->number);
2131 chip->irq_pending_warned = 1;
2132 }
2133
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002134 for (;;) {
2135 pending = 0;
2136 spin_lock_irq(&chip->reg_lock);
2137 for (i = 0; i < chip->num_streams; i++) {
2138 struct azx_dev *azx_dev = &chip->azx_dev[i];
2139 if (!azx_dev->irq_pending ||
2140 !azx_dev->substream ||
2141 !azx_dev->running)
2142 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002143 ok = azx_position_ok(chip, azx_dev);
2144 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002145 azx_dev->irq_pending = 0;
2146 spin_unlock(&chip->reg_lock);
2147 snd_pcm_period_elapsed(azx_dev->substream);
2148 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002149 } else if (ok < 0) {
2150 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002151 } else
2152 pending++;
2153 }
2154 spin_unlock_irq(&chip->reg_lock);
2155 if (!pending)
2156 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002157 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002158 }
2159}
2160
2161/* clear irq_pending flags and assure no on-going workq */
2162static void azx_clear_irq_pending(struct azx *chip)
2163{
2164 int i;
2165
2166 spin_lock_irq(&chip->reg_lock);
2167 for (i = 0; i < chip->num_streams; i++)
2168 chip->azx_dev[i].irq_pending = 0;
2169 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170}
2171
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002172#ifdef CONFIG_X86
2173static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2174 struct vm_area_struct *area)
2175{
2176 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2177 struct azx *chip = apcm->chip;
2178 if (!azx_snoop(chip))
2179 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2180 return snd_pcm_lib_default_mmap(substream, area);
2181}
2182#else
2183#define azx_pcm_mmap NULL
2184#endif
2185
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002186static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 .open = azx_pcm_open,
2188 .close = azx_pcm_close,
2189 .ioctl = snd_pcm_lib_ioctl,
2190 .hw_params = azx_pcm_hw_params,
2191 .hw_free = azx_pcm_hw_free,
2192 .prepare = azx_pcm_prepare,
2193 .trigger = azx_pcm_trigger,
2194 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002195 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002196 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197};
2198
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002199static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200{
Takashi Iwai176d5332008-07-30 15:01:44 +02002201 struct azx_pcm *apcm = pcm->private_data;
2202 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002203 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002204 kfree(apcm);
2205 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206}
2207
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002208#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2209
Takashi Iwai176d5332008-07-30 15:01:44 +02002210static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002211azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2212 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002214 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002215 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002217 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002218 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002219 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002221 list_for_each_entry(apcm, &chip->pcm_list, list) {
2222 if (apcm->pcm->device == pcm_dev) {
2223 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2224 return -EBUSY;
2225 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002226 }
2227 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2228 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2229 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 &pcm);
2231 if (err < 0)
2232 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002233 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002234 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 if (apcm == NULL)
2236 return -ENOMEM;
2237 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002238 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 pcm->private_data = apcm;
2241 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002242 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2243 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002244 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002245 cpcm->pcm = pcm;
2246 for (s = 0; s < 2; s++) {
2247 apcm->hinfo[s] = &cpcm->stream[s];
2248 if (cpcm->stream[s].substreams)
2249 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2250 }
2251 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002252 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2253 if (size > MAX_PREALLOC_SIZE)
2254 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002255 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002257 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 return 0;
2259}
2260
2261/*
2262 * mixer creation - all stuff is implemented in hda module
2263 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002264static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265{
2266 return snd_hda_build_controls(chip->bus);
2267}
2268
2269
2270/*
2271 * initialize SD streams
2272 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002273static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274{
2275 int i;
2276
2277 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002278 * assign the starting bdl address to each stream (device)
2279 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002281 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002282 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002283 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2285 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2286 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2287 azx_dev->sd_int_sta_mask = 1 << i;
2288 /* stream tag: must be non-zero and unique */
2289 azx_dev->index = i;
2290 azx_dev->stream_tag = i + 1;
2291 }
2292
2293 return 0;
2294}
2295
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002296static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2297{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002298 if (request_irq(chip->pci->irq, azx_interrupt,
2299 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002300 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002301 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2302 "disabling device\n", chip->pci->irq);
2303 if (do_disconnect)
2304 snd_card_disconnect(chip->card);
2305 return -1;
2306 }
2307 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002308 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002309 return 0;
2310}
2311
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Takashi Iwaicb53c622007-08-10 17:21:45 +02002313static void azx_stop_chip(struct azx *chip)
2314{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002315 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002316 return;
2317
2318 /* disable interrupts */
2319 azx_int_disable(chip);
2320 azx_int_clear(chip);
2321
2322 /* disable CORB/RIRB */
2323 azx_free_cmd_io(chip);
2324
2325 /* disable position buffer */
2326 azx_writel(chip, DPLBASE, 0);
2327 azx_writel(chip, DPUBASE, 0);
2328
2329 chip->initialized = 0;
2330}
2331
2332#ifdef CONFIG_SND_HDA_POWER_SAVE
2333/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002334static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002335{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002336 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002337 struct hda_codec *c;
2338 int power_on = 0;
2339
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002340 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002341 if (c->power_on) {
2342 power_on = 1;
2343 break;
2344 }
2345 }
2346 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002347 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002348 else if (chip->running && power_save_controller &&
2349 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002350 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002351}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002352#endif /* CONFIG_SND_HDA_POWER_SAVE */
2353
2354#ifdef CONFIG_PM
2355/*
2356 * power management
2357 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002358
2359static int snd_hda_codecs_inuse(struct hda_bus *bus)
2360{
2361 struct hda_codec *codec;
2362
2363 list_for_each_entry(codec, &bus->codec_list, list) {
2364 if (snd_hda_codec_needs_resume(codec))
2365 return 1;
2366 }
2367 return 0;
2368}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002369
Takashi Iwai421a1252005-11-17 16:11:09 +01002370static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371{
Takashi Iwai421a1252005-11-17 16:11:09 +01002372 struct snd_card *card = pci_get_drvdata(pci);
2373 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002374 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375
Takashi Iwai421a1252005-11-17 16:11:09 +01002376 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002377 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002378 list_for_each_entry(p, &chip->pcm_list, list)
2379 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002380 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002381 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002382 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002383 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002384 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002385 chip->irq = -1;
2386 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002387 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002388 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002389 pci_disable_device(pci);
2390 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002391 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392 return 0;
2393}
2394
Takashi Iwai421a1252005-11-17 16:11:09 +01002395static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396{
Takashi Iwai421a1252005-11-17 16:11:09 +01002397 struct snd_card *card = pci_get_drvdata(pci);
2398 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002400 pci_set_power_state(pci, PCI_D0);
2401 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002402 if (pci_enable_device(pci) < 0) {
2403 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2404 "disabling device\n");
2405 snd_card_disconnect(card);
2406 return -EIO;
2407 }
2408 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002409 if (chip->msi)
2410 if (pci_enable_msi(pci) < 0)
2411 chip->msi = 0;
2412 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002413 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002414 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002415
2416 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002417 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002418
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002420 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 return 0;
2422}
2423#endif /* CONFIG_PM */
2424
2425
2426/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002427 * reboot notifier for hang-up problem at power-down
2428 */
2429static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2430{
2431 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002432 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002433 azx_stop_chip(chip);
2434 return NOTIFY_OK;
2435}
2436
2437static void azx_notifier_register(struct azx *chip)
2438{
2439 chip->reboot_notifier.notifier_call = azx_halt;
2440 register_reboot_notifier(&chip->reboot_notifier);
2441}
2442
2443static void azx_notifier_unregister(struct azx *chip)
2444{
2445 if (chip->reboot_notifier.notifier_call)
2446 unregister_reboot_notifier(&chip->reboot_notifier);
2447}
2448
2449/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 * destructor
2451 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002452static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002454 int i;
2455
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002456 azx_notifier_unregister(chip);
2457
Takashi Iwaice43fba2005-05-30 20:33:44 +02002458 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002459 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002460 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002462 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 }
2464
Jeff Garzikf000fd82008-04-22 13:50:34 +02002465 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002467 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002468 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002469 if (chip->remap_addr)
2470 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002472 if (chip->azx_dev) {
2473 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002474 if (chip->azx_dev[i].bdl.area) {
2475 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002476 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002477 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002478 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002479 if (chip->rb.area) {
2480 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002482 }
2483 if (chip->posbuf.area) {
2484 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487 pci_release_regions(chip->pci);
2488 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002489 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 kfree(chip);
2491
2492 return 0;
2493}
2494
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002495static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496{
2497 return azx_free(device->device_data);
2498}
2499
2500/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002501 * white/black-listing for position_fix
2502 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002503static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002504 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2505 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai051a8cb2011-10-18 10:44:05 +02002506 SND_PCI_QUIRK(0x1028, 0x02c6, "Dell Inspiron 1010", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002507 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002508 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002509 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002510 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002511 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002512 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002513 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002514 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002515 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002516 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002517 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002518 {}
2519};
2520
2521static int __devinit check_position_fix(struct azx *chip, int fix)
2522{
2523 const struct snd_pci_quirk *q;
2524
Takashi Iwaic673ba12009-03-17 07:49:14 +01002525 switch (fix) {
2526 case POS_FIX_LPIB:
2527 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002528 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002529 return fix;
2530 }
2531
Takashi Iwaic673ba12009-03-17 07:49:14 +01002532 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2533 if (q) {
2534 printk(KERN_INFO
2535 "hda_intel: position_fix set to %d "
2536 "for device %04x:%04x\n",
2537 q->value, q->subvendor, q->subdevice);
2538 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002539 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002540
2541 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002542 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2543 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002544 return POS_FIX_VIACOMBO;
2545 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002546 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2547 snd_printd(SFX "Using LPIB position fix\n");
2548 return POS_FIX_LPIB;
2549 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002550 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002551}
2552
2553/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002554 * black-lists for probe_mask
2555 */
2556static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2557 /* Thinkpad often breaks the controller communication when accessing
2558 * to the non-working (or non-existing) modem codec slot.
2559 */
2560 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2561 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2562 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002563 /* broken BIOS */
2564 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002565 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2566 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002567 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002568 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002569 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002570 {}
2571};
2572
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002573#define AZX_FORCE_CODEC_MASK 0x100
2574
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002575static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002576{
2577 const struct snd_pci_quirk *q;
2578
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002579 chip->codec_probe_mask = probe_mask[dev];
2580 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002581 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2582 if (q) {
2583 printk(KERN_INFO
2584 "hda_intel: probe_mask set to 0x%x "
2585 "for device %04x:%04x\n",
2586 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002587 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002588 }
2589 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002590
2591 /* check forced option */
2592 if (chip->codec_probe_mask != -1 &&
2593 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2594 chip->codec_mask = chip->codec_probe_mask & 0xff;
2595 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2596 chip->codec_mask);
2597 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002598}
2599
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002600/*
Takashi Iwai716238552009-09-28 13:14:04 +02002601 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002602 */
Takashi Iwai716238552009-09-28 13:14:04 +02002603static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002604 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002605 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002606 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002607 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002608 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002609 {}
2610};
2611
2612static void __devinit check_msi(struct azx *chip)
2613{
2614 const struct snd_pci_quirk *q;
2615
Takashi Iwai716238552009-09-28 13:14:04 +02002616 if (enable_msi >= 0) {
2617 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002618 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002619 }
2620 chip->msi = 1; /* enable MSI as default */
2621 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002622 if (q) {
2623 printk(KERN_INFO
2624 "hda_intel: msi for device %04x:%04x set to %d\n",
2625 q->subvendor, q->subdevice, q->value);
2626 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002627 return;
2628 }
2629
2630 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002631 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2632 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002633 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002634 }
2635}
2636
Takashi Iwai669ba272007-08-17 09:17:36 +02002637
2638/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 * constructor
2640 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002641static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002642 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002643 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002645 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002646 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002647 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002648 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 .dev_free = azx_dev_free,
2650 };
2651
2652 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002653
Pavel Machek927fc862006-08-31 17:03:43 +02002654 err = pci_enable_device(pci);
2655 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 return err;
2657
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002658 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002659 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2661 pci_disable_device(pci);
2662 return -ENOMEM;
2663 }
2664
2665 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002666 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 chip->card = card;
2668 chip->pci = pci;
2669 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002670 chip->driver_caps = driver_caps;
2671 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002672 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002673 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002674 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002675 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002677 chip->position_fix[0] = chip->position_fix[1] =
2678 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002679 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002680
Takashi Iwai27346162006-01-12 18:28:44 +01002681 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002682 chip->snoop = hda_snoop;
Andiry Xu1815b342011-12-14 16:10:27 +08002683 if (chip->driver_type == AZX_DRIVER_ATIHDMI_NS)
2684 chip->snoop = 0;
Takashi Iwaic74db862005-05-12 14:26:27 +02002685
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002686 if (bdl_pos_adj[dev] < 0) {
2687 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002688 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002689 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002690 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002691 break;
2692 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002693 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002694 break;
2695 }
2696 }
2697
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002698#if BITS_PER_LONG != 64
2699 /* Fix up base address on ULI M5461 */
2700 if (chip->driver_type == AZX_DRIVER_ULI) {
2701 u16 tmp3;
2702 pci_read_config_word(pci, 0x40, &tmp3);
2703 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2704 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2705 }
2706#endif
2707
Pavel Machek927fc862006-08-31 17:03:43 +02002708 err = pci_request_regions(pci, "ICH HD audio");
2709 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710 kfree(chip);
2711 pci_disable_device(pci);
2712 return err;
2713 }
2714
Pavel Machek927fc862006-08-31 17:03:43 +02002715 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002716 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717 if (chip->remap_addr == NULL) {
2718 snd_printk(KERN_ERR SFX "ioremap error\n");
2719 err = -ENXIO;
2720 goto errout;
2721 }
2722
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002723 if (chip->msi)
2724 if (pci_enable_msi(pci) < 0)
2725 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002726
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002727 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 err = -EBUSY;
2729 goto errout;
2730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731
2732 pci_set_master(pci);
2733 synchronize_irq(chip->irq);
2734
Tobin Davisbcd72002008-01-15 11:23:55 +01002735 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002736 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002737
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002738 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002739 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002740 struct pci_dev *p_smbus;
2741 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2742 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2743 NULL);
2744 if (p_smbus) {
2745 if (p_smbus->revision < 0x30)
2746 gcap &= ~ICH6_GCAP_64OK;
2747 pci_dev_put(p_smbus);
2748 }
2749 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002750
Takashi Iwai9477c582011-05-25 09:11:37 +02002751 /* disable 64bit DMA address on some devices */
2752 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2753 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002754 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002755 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002756
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002757 /* disable buffer size rounding to 128-byte multiples if supported */
2758 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2759 align_buffer_size = 0;
2760
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002761 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002762 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002763 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002764 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002765 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2766 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002767 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002768
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002769 /* read number of streams from GCAP register instead of using
2770 * hardcoded value
2771 */
2772 chip->capture_streams = (gcap >> 8) & 0x0f;
2773 chip->playback_streams = (gcap >> 12) & 0x0f;
2774 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002775 /* gcap didn't give any info, switching to old method */
2776
2777 switch (chip->driver_type) {
2778 case AZX_DRIVER_ULI:
2779 chip->playback_streams = ULI_NUM_PLAYBACK;
2780 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002781 break;
2782 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002783 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002784 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2785 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002786 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002787 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002788 default:
2789 chip->playback_streams = ICH6_NUM_PLAYBACK;
2790 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002791 break;
2792 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002793 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002794 chip->capture_index_offset = 0;
2795 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002796 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002797 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2798 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002799 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002800 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002801 goto errout;
2802 }
2803
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002804 for (i = 0; i < chip->num_streams; i++) {
2805 /* allocate memory for the BDL for each stream */
2806 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2807 snd_dma_pci_data(chip->pci),
2808 BDL_SIZE, &chip->azx_dev[i].bdl);
2809 if (err < 0) {
2810 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2811 goto errout;
2812 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002813 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002815 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002816 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2817 snd_dma_pci_data(chip->pci),
2818 chip->num_streams * 8, &chip->posbuf);
2819 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002820 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2821 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002823 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002825 err = azx_alloc_cmd_io(chip);
2826 if (err < 0)
2827 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828
2829 /* initialize streams */
2830 azx_init_stream(chip);
2831
2832 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002833 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002834 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002835
2836 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002837 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 snd_printk(KERN_ERR SFX "no codecs found!\n");
2839 err = -ENODEV;
2840 goto errout;
2841 }
2842
Takashi Iwaid01ce992007-07-27 16:52:19 +02002843 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2844 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2846 goto errout;
2847 }
2848
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002849 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002850 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2851 sizeof(card->shortname));
2852 snprintf(card->longname, sizeof(card->longname),
2853 "%s at 0x%lx irq %i",
2854 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002855
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 *rchip = chip;
2857 return 0;
2858
2859 errout:
2860 azx_free(chip);
2861 return err;
2862}
2863
Takashi Iwaicb53c622007-08-10 17:21:45 +02002864static void power_down_all_codecs(struct azx *chip)
2865{
2866#ifdef CONFIG_SND_HDA_POWER_SAVE
2867 /* The codecs were powered up in snd_hda_codec_new().
2868 * Now all initialization done, so turn them down if possible
2869 */
2870 struct hda_codec *codec;
2871 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2872 snd_hda_power_down(codec);
2873 }
2874#endif
2875}
2876
Takashi Iwaid01ce992007-07-27 16:52:19 +02002877static int __devinit azx_probe(struct pci_dev *pci,
2878 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002880 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002881 struct snd_card *card;
2882 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002883 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002885 if (dev >= SNDRV_CARDS)
2886 return -ENODEV;
2887 if (!enable[dev]) {
2888 dev++;
2889 return -ENOENT;
2890 }
2891
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002892 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2893 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002895 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 }
2897
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002898 /* set this here since it's referred in snd_hda_load_patch() */
2899 snd_card_set_dev(card, &pci->dev);
2900
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002901 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002902 if (err < 0)
2903 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002904 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002906#ifdef CONFIG_SND_HDA_INPUT_BEEP
2907 chip->beep_mode = beep_mode[dev];
2908#endif
2909
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002911 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002912 if (err < 0)
2913 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002914#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002915 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002916 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2917 patch[dev]);
2918 err = snd_hda_load_patch(chip->bus, patch[dev]);
2919 if (err < 0)
2920 goto out_free;
2921 }
2922#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002923 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002924 err = azx_codec_configure(chip);
2925 if (err < 0)
2926 goto out_free;
2927 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928
2929 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002930 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002931 if (err < 0)
2932 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933
2934 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002935 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002936 if (err < 0)
2937 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938
Takashi Iwaid01ce992007-07-27 16:52:19 +02002939 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002940 if (err < 0)
2941 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942
2943 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002944 chip->running = 1;
2945 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002946 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002948 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002950out_free:
2951 snd_card_free(card);
2952 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953}
2954
2955static void __devexit azx_remove(struct pci_dev *pci)
2956{
2957 snd_card_free(pci_get_drvdata(pci));
2958 pci_set_drvdata(pci, NULL);
2959}
2960
2961/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002962static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002963 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002964 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002965 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2966 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002967 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002968 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002969 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2970 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002971 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002972 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002973 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2974 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01002975 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02002976 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002977 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
2978 AZX_DCAPS_BUFSIZE},
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002979 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002980 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2981 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002982 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002983 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2984 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002985 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002986 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2987 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002988 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002989 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2990 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002991 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002992 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2993 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002994 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002995 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2996 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002997 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002998 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2999 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003000 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003001 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3002 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003003 /* Generic Intel */
3004 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3005 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3006 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003007 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003008 /* ATI SB 450/600/700/800/900 */
3009 { PCI_DEVICE(0x1002, 0x437b),
3010 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3011 { PCI_DEVICE(0x1002, 0x4383),
3012 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3013 /* AMD Hudson */
3014 { PCI_DEVICE(0x1022, 0x780d),
3015 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003016 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003017 { PCI_DEVICE(0x1002, 0x793b),
3018 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3019 { PCI_DEVICE(0x1002, 0x7919),
3020 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3021 { PCI_DEVICE(0x1002, 0x960f),
3022 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3023 { PCI_DEVICE(0x1002, 0x970f),
3024 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3025 { PCI_DEVICE(0x1002, 0xaa00),
3026 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3027 { PCI_DEVICE(0x1002, 0xaa08),
3028 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3029 { PCI_DEVICE(0x1002, 0xaa10),
3030 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3031 { PCI_DEVICE(0x1002, 0xaa18),
3032 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3033 { PCI_DEVICE(0x1002, 0xaa20),
3034 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3035 { PCI_DEVICE(0x1002, 0xaa28),
3036 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3037 { PCI_DEVICE(0x1002, 0xaa30),
3038 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3039 { PCI_DEVICE(0x1002, 0xaa38),
3040 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3041 { PCI_DEVICE(0x1002, 0xaa40),
3042 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3043 { PCI_DEVICE(0x1002, 0xaa48),
3044 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003045 { PCI_DEVICE(0x1002, 0x9902),
3046 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3047 { PCI_DEVICE(0x1002, 0xaaa0),
3048 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3049 { PCI_DEVICE(0x1002, 0xaaa8),
3050 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3051 { PCI_DEVICE(0x1002, 0xaab0),
3052 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003053 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003054 { PCI_DEVICE(0x1106, 0x3288),
3055 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003056 /* SIS966 */
3057 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3058 /* ULI M5461 */
3059 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3060 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003061 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3062 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3063 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003064 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003065 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003066 { PCI_DEVICE(0x6549, 0x1200),
3067 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003068 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003069#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3070 /* the following entry conflicts with snd-ctxfi driver,
3071 * as ctxfi driver mutates from HD-audio to native mode with
3072 * a special command sequence.
3073 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003074 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3075 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3076 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003077 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003078 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003079#else
3080 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003081 { PCI_DEVICE(0x1102, 0x0009),
3082 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003083 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003084#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003085 /* Vortex86MX */
3086 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003087 /* VMware HDAudio */
3088 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003089 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003090 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3091 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3092 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003093 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003094 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3095 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3096 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003097 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 { 0, }
3099};
3100MODULE_DEVICE_TABLE(pci, azx_ids);
3101
3102/* pci_driver definition */
3103static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003104 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 .id_table = azx_ids,
3106 .probe = azx_probe,
3107 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003108#ifdef CONFIG_PM
3109 .suspend = azx_suspend,
3110 .resume = azx_resume,
3111#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112};
3113
3114static int __init alsa_card_azx_init(void)
3115{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003116 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117}
3118
3119static void __exit alsa_card_azx_exit(void)
3120{
3121 pci_unregister_driver(&driver);
3122}
3123
3124module_init(alsa_card_azx_init)
3125module_exit(alsa_card_azx_exit)