blob: 2a076b005af92ac872c849ce49c91c3b71f76fb4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Lukas Wunner704ab612016-01-11 20:09:20 +010038#include <linux/apple-gmux.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040040#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030041#include <linux/pm_runtime.h>
Lukas Wunner704ab612016-01-11 20:09:20 +010042#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Kristian Høgsberg112b7152009-01-04 16:55:33 -050046static struct drm_driver driver;
47
Antti Koskipaaa57c7742014-02-04 14:22:24 +020048#define GEN_DEFAULT_PIPEOFFSETS \
49 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020053 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030055#define GEN_CHV_PIPEOFFSETS \
56 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57 CHV_PIPE_C_OFFSET }, \
58 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030060 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030063#define CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66#define IVB_CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
Tobias Klauser9a7e8492010-05-20 10:33:46 +020069static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070070 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010071 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070072 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020073 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030074 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050075};
76
Tobias Klauser9a7e8492010-05-20 10:33:46 +020077static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070078 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010079 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070080 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020081 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030082 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050083};
84
Tobias Klauser9a7e8492010-05-20 10:33:46 +020085static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070086 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040087 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010088 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020089 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070090 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020091 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030092 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050093};
94
Tobias Klauser9a7e8492010-05-20 10:33:46 +020095static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070096 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010097 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070098 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020099 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300100 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500101};
102
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200103static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700104 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100105 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700106 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200107 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300108 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500109};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200110static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700111 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500112 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100113 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100114 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200115 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700116 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200117 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300118 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500119};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200120static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700121 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100122 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700123 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200124 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300125 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500126};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200127static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700128 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500129 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100130 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100131 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200132 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700133 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200134 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300135 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500136};
137
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200138static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700139 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100140 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100141 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700142 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200143 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300144 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500145};
146
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200147static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700148 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000149 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100150 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100151 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700152 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200153 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300154 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500155};
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700158 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100159 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100160 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700161 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200162 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300163 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700167 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100168 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700169 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200170 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300171 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500172};
173
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200174static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700175 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000176 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100177 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100178 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700179 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200180 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300181 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500182};
183
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200184static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700185 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100186 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100187 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200188 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300189 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500190};
191
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200192static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700193 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200194 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700195 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200196 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300197 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198};
199
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200200static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700201 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000202 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700203 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700204 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200205 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300206 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500207};
208
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200209static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700210 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100211 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200212 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700213 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200214 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200215 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300216 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800217};
218
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200219static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700220 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100221 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800222 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700223 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200224 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200225 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300226 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800227};
228
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700229#define GEN7_FEATURES \
230 .gen = 7, .num_pipes = 3, \
231 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200232 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700233 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800234 .has_llc = 1, \
235 GEN_DEFAULT_PIPEOFFSETS, \
236 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700237
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700239 GEN7_FEATURES,
240 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700241};
242
243static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_ivybridge = 1,
246 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700247};
248
Ben Widawsky999bcde2013-04-05 13:12:45 -0700249static const struct intel_device_info intel_ivybridge_q_info = {
250 GEN7_FEATURES,
251 .is_ivybridge = 1,
252 .num_pipes = 0, /* legal, last one wins */
253};
254
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800255#define VLV_FEATURES \
256 .gen = 7, .num_pipes = 2, \
257 .need_gfx_hws = 1, .has_hotplug = 1, \
258 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
259 .display_mmio_offset = VLV_DISPLAY_BASE, \
260 GEN_DEFAULT_PIPEOFFSETS, \
261 CURSOR_OFFSETS
262
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700263static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800264 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700265 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800266 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700267};
268
269static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800270 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
272};
273
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800274#define HSW_FEATURES \
275 GEN7_FEATURES, \
276 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
277 .has_ddi = 1, \
278 .has_fpga_dbg = 1
279
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300280static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800281 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700282 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300283};
284
285static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800286 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700287 .is_haswell = 1,
288 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500289};
290
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800291static const struct intel_device_info intel_broadwell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800292 HSW_FEATURES,
293 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800294};
295
296static const struct intel_device_info intel_broadwell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800297 HSW_FEATURES,
298 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800299};
300
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800301static const struct intel_device_info intel_broadwell_gt3d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800302 HSW_FEATURES,
303 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800304 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800305};
306
307static const struct intel_device_info intel_broadwell_gt3m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800308 HSW_FEATURES,
309 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800310 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800311};
312
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300313static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300314 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300315 .need_gfx_hws = 1, .has_hotplug = 1,
316 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800317 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300318 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300319 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300320 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300321};
322
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000323static const struct intel_device_info intel_skylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800324 HSW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530325 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800326 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000327};
328
Damien Lespiau719388e2015-02-04 13:22:27 +0000329static const struct intel_device_info intel_skylake_gt3_info = {
Daniel Vettera9287db2015-12-04 16:15:55 +0100330 HSW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000331 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800332 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000333 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000334};
335
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200336static const struct intel_device_info intel_broxton_info = {
337 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700338 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200339 .gen = 9,
340 .need_gfx_hws = 1, .has_hotplug = 1,
341 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
342 .num_pipes = 3,
343 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300344 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200345 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200346 GEN_DEFAULT_PIPEOFFSETS,
347 IVB_CURSOR_OFFSETS,
348};
349
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700350static const struct intel_device_info intel_kabylake_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800351 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700352 .is_preliminary = 1,
353 .is_kabylake = 1,
354 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700355};
356
357static const struct intel_device_info intel_kabylake_gt3_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800358 HSW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700359 .is_preliminary = 1,
360 .is_kabylake = 1,
361 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700363};
364
Jesse Barnesa0a18072013-07-26 13:32:51 -0700365/*
366 * Make sure any device matches here are from most specific to most
367 * general. For example, since the Quanta match is based on the subsystem
368 * and subvendor IDs, we need it to come before the more general IVB
369 * PCI ID matches, otherwise we'll use the wrong info struct above.
370 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200371static const struct pci_device_id pciidlist[] = {
372 INTEL_I830_IDS(&intel_i830_info),
373 INTEL_I845G_IDS(&intel_845g_info),
374 INTEL_I85X_IDS(&intel_i85x_info),
375 INTEL_I865G_IDS(&intel_i865g_info),
376 INTEL_I915G_IDS(&intel_i915g_info),
377 INTEL_I915GM_IDS(&intel_i915gm_info),
378 INTEL_I945G_IDS(&intel_i945g_info),
379 INTEL_I945GM_IDS(&intel_i945gm_info),
380 INTEL_I965G_IDS(&intel_i965g_info),
381 INTEL_G33_IDS(&intel_g33_info),
382 INTEL_I965GM_IDS(&intel_i965gm_info),
383 INTEL_GM45_IDS(&intel_gm45_info),
384 INTEL_G45_IDS(&intel_g45_info),
385 INTEL_PINEVIEW_IDS(&intel_pineview_info),
386 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
387 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
388 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
389 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
390 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
391 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
392 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
393 INTEL_HSW_D_IDS(&intel_haswell_d_info),
394 INTEL_HSW_M_IDS(&intel_haswell_m_info),
395 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
396 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
397 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
398 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
399 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
400 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
401 INTEL_CHV_IDS(&intel_cherryview_info),
402 INTEL_SKL_GT1_IDS(&intel_skylake_info),
403 INTEL_SKL_GT2_IDS(&intel_skylake_info),
404 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200405 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200406 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700407 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
408 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
409 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700410 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500411 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412};
413
Jesse Barnes79e53942008-11-07 14:24:08 -0800414MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800415
Robert Beckett30c964a2015-08-28 13:10:22 +0100416static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
417{
418 enum intel_pch ret = PCH_NOP;
419
420 /*
421 * In a virtualized passthrough environment we can be in a
422 * setup where the ISA bridge is not able to be passed through.
423 * In this case, a south bridge can be emulated and we have to
424 * make an educated guess as to which PCH is really there.
425 */
426
427 if (IS_GEN5(dev)) {
428 ret = PCH_IBX;
429 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
430 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
431 ret = PCH_CPT;
432 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
433 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
434 ret = PCH_LPT;
435 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700436 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100437 ret = PCH_SPT;
438 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
439 }
440
441 return ret;
442}
443
Akshay Joshi0206e352011-08-16 15:34:10 -0400444void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445{
446 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200447 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800448
Ben Widawskyce1bb322013-04-05 13:12:44 -0700449 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
450 * (which really amounts to a PCH but no South Display).
451 */
452 if (INTEL_INFO(dev)->num_pipes == 0) {
453 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700454 return;
455 }
456
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800457 /*
458 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
459 * make graphics device passthrough work easy for VMM, that only
460 * need to expose ISA bridge to let driver know the real hardware
461 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800462 *
463 * In some virtualized environments (e.g. XEN), there is irrelevant
464 * ISA bridge in the system. To work reliably, we should scan trhough
465 * all the ISA bridge devices and check for the first match, instead
466 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800467 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200468 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200470 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200471 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800472
Jesse Barnes90711d52011-04-28 14:48:02 -0700473 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
474 dev_priv->pch_type = PCH_IBX;
475 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100476 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700477 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800478 dev_priv->pch_type = PCH_CPT;
479 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100480 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700481 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
482 /* PantherPoint is CPT compatible */
483 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300484 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100485 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300486 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
487 dev_priv->pch_type = PCH_LPT;
488 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800489 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
490 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800491 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
492 dev_priv->pch_type = PCH_LPT;
493 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800494 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
495 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530496 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
497 dev_priv->pch_type = PCH_SPT;
498 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700499 WARN_ON(!IS_SKYLAKE(dev) &&
500 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530501 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
502 dev_priv->pch_type = PCH_SPT;
503 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700504 WARN_ON(!IS_SKYLAKE(dev) &&
505 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100506 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700507 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100508 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
509 pch->subsystem_vendor == 0x1af4 &&
510 pch->subsystem_device == 0x1100)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100511 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200512 } else
513 continue;
514
Rui Guo6a9c4b32013-06-19 21:10:23 +0800515 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800516 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800517 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800518 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200519 DRM_DEBUG_KMS("No PCH found.\n");
520
521 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800522}
523
Ben Widawsky2911a352012-04-05 14:47:36 -0700524bool i915_semaphore_is_enabled(struct drm_device *dev)
525{
526 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100527 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700528
Jani Nikulad330a952014-01-21 11:24:25 +0200529 if (i915.semaphores >= 0)
530 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700531
Oscar Mateo71386ef2014-07-24 17:04:44 +0100532 /* TODO: make semaphores and Execlists play nicely together */
533 if (i915.enable_execlists)
534 return false;
535
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700536 /* Until we get further testing... */
537 if (IS_GEN8(dev))
538 return false;
539
Daniel Vetter59de3292012-04-02 20:48:43 +0200540#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700541 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200542 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
543 return false;
544#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700545
Daniel Vettera08acaf2013-12-17 09:56:53 +0100546 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700547}
548
Imre Deak07f9cd02014-08-18 14:42:45 +0300549static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
550{
551 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200552 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300553
554 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200555 for_each_intel_encoder(dev, encoder)
556 if (encoder->suspend)
557 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300558 drm_modeset_unlock_all(dev);
559}
560
Sagar Kambleebc32822014-08-13 23:07:05 +0530561static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200562static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
563 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100564static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530565
Imre Deakbc872292015-11-18 17:32:30 +0200566static bool suspend_to_idle(struct drm_i915_private *dev_priv)
567{
568#if IS_ENABLED(CONFIG_ACPI_SLEEP)
569 if (acpi_target_system_state() < ACPI_STATE_S3)
570 return true;
571#endif
572 return false;
573}
Sagar Kambleebc32822014-08-13 23:07:05 +0530574
Imre Deak5e365c32014-10-23 19:23:25 +0300575static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100576{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700578 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100579 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100580
Zhang Ruib8efb172013-02-05 15:41:53 +0800581 /* ignore lid events during suspend */
582 mutex_lock(&dev_priv->modeset_restore_lock);
583 dev_priv->modeset_restore = MODESET_SUSPENDED;
584 mutex_unlock(&dev_priv->modeset_restore_lock);
585
Imre Deak1f814da2015-12-16 02:52:19 +0200586 disable_rpm_wakeref_asserts(dev_priv);
587
Paulo Zanonic67a4702013-08-19 13:18:09 -0300588 /* We do a lot of poking in a lot of registers, make sure they work
589 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200590 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200591
Dave Airlie5bcf7192010-12-07 09:20:40 +1000592 drm_kms_helper_poll_disable(dev);
593
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100594 pci_save_state(dev->pdev);
595
Daniel Vetterd5818932015-02-23 12:03:26 +0100596 error = i915_gem_suspend(dev);
597 if (error) {
598 dev_err(&dev->pdev->dev,
599 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200600 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100601 }
602
Alex Daia1c41992015-09-30 09:46:37 -0700603 intel_guc_suspend(dev);
604
Daniel Vetterd5818932015-02-23 12:03:26 +0100605 intel_suspend_gt_powersave(dev);
606
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200607 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100608
609 intel_dp_mst_suspend(dev);
610
611 intel_runtime_pm_disable_interrupts(dev_priv);
612 intel_hpd_cancel_work(dev_priv);
613
614 intel_suspend_encoders(dev_priv);
615
616 intel_suspend_hw(dev);
617
Ben Widawsky828c7902013-10-16 09:21:30 -0700618 i915_gem_suspend_gtt_mappings(dev);
619
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100620 i915_save_state(dev);
621
Imre Deakbc872292015-11-18 17:32:30 +0200622 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700623 intel_opregion_notify_adapter(dev, opregion_target_state);
624
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700625 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100626 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100627
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100628 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100629
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200630 dev_priv->suspend_count++;
631
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700632 intel_display_set_init_power(dev_priv, false);
633
Imre Deakf514c2d2015-10-28 23:59:06 +0200634 if (HAS_CSR(dev_priv))
635 flush_work(&dev_priv->csr.work);
636
Imre Deak1f814da2015-12-16 02:52:19 +0200637out:
638 enable_rpm_wakeref_asserts(dev_priv);
639
640 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100641}
642
Imre Deakab3be732015-03-02 13:04:41 +0200643static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300644{
645 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200646 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300647 int ret;
648
Imre Deak1f814da2015-12-16 02:52:19 +0200649 disable_rpm_wakeref_asserts(dev_priv);
650
Imre Deakbc872292015-11-18 17:32:30 +0200651 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
652 /*
653 * In case of firmware assisted context save/restore don't manually
654 * deinit the power domains. This also means the CSR/DMC firmware will
655 * stay active, it will power down any HW resources as required and
656 * also enable deeper system power states that would be blocked if the
657 * firmware was inactive.
658 */
659 if (!fw_csr)
660 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200661
Imre Deakc3c09c92014-10-23 19:23:15 +0300662 ret = intel_suspend_complete(dev_priv);
663
664 if (ret) {
665 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200666 if (!fw_csr)
667 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300668
Imre Deak1f814da2015-12-16 02:52:19 +0200669 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300670 }
671
672 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200673 /*
Imre Deak54875572015-06-30 17:06:47 +0300674 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200675 * the device even though it's already in D3 and hang the machine. So
676 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300677 * power down the device properly. The issue was seen on multiple old
678 * GENs with different BIOS vendors, so having an explicit blacklist
679 * is inpractical; apply the workaround on everything pre GEN6. The
680 * platforms where the issue was seen:
681 * Lenovo Thinkpad X301, X61s, X60, T60, X41
682 * Fujitsu FSC S7110
683 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200684 */
Imre Deak54875572015-06-30 17:06:47 +0300685 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200686 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300687
Imre Deakbc872292015-11-18 17:32:30 +0200688 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
689
Imre Deak1f814da2015-12-16 02:52:19 +0200690out:
691 enable_rpm_wakeref_asserts(dev_priv);
692
693 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300694}
695
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200696int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100697{
698 int error;
699
700 if (!dev || !dev->dev_private) {
701 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700702 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000703 return -ENODEV;
704 }
705
Imre Deak0b14cbd2014-09-10 18:16:55 +0300706 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
707 state.event != PM_EVENT_FREEZE))
708 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000709
710 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
711 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100712
Imre Deak5e365c32014-10-23 19:23:25 +0300713 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100714 if (error)
715 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716
Imre Deakab3be732015-03-02 13:04:41 +0200717 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000718}
719
Imre Deak5e365c32014-10-23 19:23:25 +0300720static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000721{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800722 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100723
Imre Deak1f814da2015-12-16 02:52:19 +0200724 disable_rpm_wakeref_asserts(dev_priv);
725
Daniel Vetterd5818932015-02-23 12:03:26 +0100726 mutex_lock(&dev->struct_mutex);
727 i915_gem_restore_gtt_mappings(dev);
728 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300729
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100730 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100731 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100732
Daniel Vetterd5818932015-02-23 12:03:26 +0100733 intel_init_pch_refclk(dev);
734 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100735
Peter Antoine364aece2015-05-11 08:50:45 +0100736 /*
737 * Interrupts have to be enabled before any batches are run. If not the
738 * GPU will hang. i915_gem_init_hw() will initiate batches to
739 * update/restore the context.
740 *
741 * Modeset enabling in intel_modeset_init_hw() also needs working
742 * interrupts.
743 */
744 intel_runtime_pm_enable_interrupts(dev_priv);
745
Daniel Vetterd5818932015-02-23 12:03:26 +0100746 mutex_lock(&dev->struct_mutex);
747 if (i915_gem_init_hw(dev)) {
748 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200749 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800750 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100751 mutex_unlock(&dev->struct_mutex);
752
Alex Daia1c41992015-09-30 09:46:37 -0700753 intel_guc_resume(dev);
754
Daniel Vetterd5818932015-02-23 12:03:26 +0100755 intel_modeset_init_hw(dev);
756
757 spin_lock_irq(&dev_priv->irq_lock);
758 if (dev_priv->display.hpd_irq_setup)
759 dev_priv->display.hpd_irq_setup(dev);
760 spin_unlock_irq(&dev_priv->irq_lock);
761
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200762 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100763
764 intel_dp_mst_resume(dev);
765
766 /*
767 * ... but also need to make sure that hotplug processing
768 * doesn't cause havoc. Like in the driver load code we don't
769 * bother with the tiny race here where we might loose hotplug
770 * notifications.
771 * */
772 intel_hpd_init(dev_priv);
773 /* Config may have changed between suspend and resume */
774 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800775
Chris Wilson44834a62010-08-19 16:09:23 +0100776 intel_opregion_init(dev);
777
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100778 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700779
Zhang Ruib8efb172013-02-05 15:41:53 +0800780 mutex_lock(&dev_priv->modeset_restore_lock);
781 dev_priv->modeset_restore = MODESET_DONE;
782 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200783
Jesse Barnese5747e32014-06-12 08:35:47 -0700784 intel_opregion_notify_adapter(dev, PCI_D0);
785
Imre Deakee6f2802014-10-23 19:23:22 +0300786 drm_kms_helper_poll_enable(dev);
787
Imre Deak1f814da2015-12-16 02:52:19 +0200788 enable_rpm_wakeref_asserts(dev_priv);
789
Chris Wilson074c6ad2014-04-09 09:19:43 +0100790 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100791}
792
Imre Deak5e365c32014-10-23 19:23:25 +0300793static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100794{
Imre Deak36d61e62014-10-23 19:23:24 +0300795 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200796 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300797
Imre Deak76c4b252014-04-01 19:55:22 +0300798 /*
799 * We have a resume ordering issue with the snd-hda driver also
800 * requiring our device to be power up. Due to the lack of a
801 * parent/child relationship we currently solve this with an early
802 * resume hook.
803 *
804 * FIXME: This should be solved with a special hdmi sink device or
805 * similar so that power domains can be employed.
806 */
Imre Deakbc872292015-11-18 17:32:30 +0200807 if (pci_enable_device(dev->pdev)) {
808 ret = -EIO;
809 goto out;
810 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100811
812 pci_set_master(dev->pdev);
813
Imre Deak1f814da2015-12-16 02:52:19 +0200814 disable_rpm_wakeref_asserts(dev_priv);
815
Wayne Boyer666a4532015-12-09 12:29:35 -0800816 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200817 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300818 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100819 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
820 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300821
822 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200823
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100824 if (IS_BROXTON(dev))
825 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100826 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
827 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200828
Imre Deak36d61e62014-10-23 19:23:24 +0300829 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200830
831 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
832 intel_power_domains_init_hw(dev_priv, true);
833
834out:
835 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300836
Imre Deak1f814da2015-12-16 02:52:19 +0200837 enable_rpm_wakeref_asserts(dev_priv);
838
Imre Deak36d61e62014-10-23 19:23:24 +0300839 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300840}
841
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200842int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300843{
Imre Deak50a00722014-10-23 19:23:17 +0300844 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300845
Imre Deak097dd832014-10-23 19:23:19 +0300846 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
847 return 0;
848
Imre Deak5e365c32014-10-23 19:23:25 +0300849 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300850 if (ret)
851 return ret;
852
Imre Deak5a175142014-10-23 19:23:18 +0300853 return i915_drm_resume(dev);
854}
855
Ben Gamari11ed50e2009-09-14 17:48:45 -0400856/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200857 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400858 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400859 *
860 * Reset the chip. Useful if a hang is detected. Returns zero on successful
861 * reset or otherwise an error code.
862 *
863 * Procedure is fairly simple:
864 * - reset the chip using the reset reg
865 * - re-init context state
866 * - re-init hardware status page
867 * - re-init ring buffer
868 * - re-init interrupt state
869 * - re-init display
870 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200871int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400872{
Jani Nikula50227e12014-03-31 14:27:21 +0300873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100874 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700875 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400876
Imre Deakdbea3ce2014-12-15 18:59:28 +0200877 intel_reset_gt_powersave(dev);
878
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200879 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400880
Chris Wilson069efc12010-09-30 16:53:18 +0100881 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400882
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100883 simulated = dev_priv->gpu_error.stop_rings != 0;
884
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200885 ret = intel_gpu_reset(dev, ALL_ENGINES);
Daniel Vetter350d2702012-04-27 15:17:42 +0200886
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300887 /* Also reset the gpu hangman. */
888 if (simulated) {
889 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
890 dev_priv->gpu_error.stop_rings = 0;
891 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100892 DRM_INFO("Reset not implemented, but ignoring "
893 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300894 ret = 0;
895 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100896 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300897
Daniel Vetterd8f27162014-10-01 01:02:04 +0200898 if (i915_stop_ring_allow_warn(dev_priv))
899 pr_notice("drm/i915: Resetting chip after gpu hang\n");
900
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700901 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100902 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100903 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100904 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400905 }
906
Ville Syrjälä1362b772014-11-26 17:07:29 +0200907 intel_overlay_reset(dev_priv);
908
Ben Gamari11ed50e2009-09-14 17:48:45 -0400909 /* Ok, now get things going again... */
910
911 /*
912 * Everything depends on having the GTT running, so we need to start
913 * there. Fortunately we don't need to do this unless we reset the
914 * chip at a PCI level.
915 *
916 * Next we need to restore the context, but we don't use those
917 * yet either...
918 *
919 * Ring buffer needs to be re-initialized in the KMS case, or if X
920 * was running at the time of the reset (i.e. we weren't VT
921 * switched away).
922 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100923
Daniel Vetter33d30a92015-02-23 12:03:27 +0100924 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
925 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100926
Daniel Vetter33d30a92015-02-23 12:03:27 +0100927 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100928
Daniel Vetter33d30a92015-02-23 12:03:27 +0100929 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200930
Daniel Vetter33d30a92015-02-23 12:03:27 +0100931 mutex_unlock(&dev->struct_mutex);
932 if (ret) {
933 DRM_ERROR("Failed hw init on reset %d\n", ret);
934 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400935 }
936
Daniel Vetter33d30a92015-02-23 12:03:27 +0100937 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100938 * rps/rc6 re-init is necessary to restore state lost after the
939 * reset and the re-install of gt irqs. Skip for ironlake per
940 * previous concerns that it doesn't respond well to some forms
941 * of re-init after reset.
942 */
943 if (INTEL_INFO(dev)->gen > 5)
944 intel_enable_gt_powersave(dev);
945
Ben Gamari11ed50e2009-09-14 17:48:45 -0400946 return 0;
947}
948
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800949static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500950{
Daniel Vetter01a06852012-06-25 15:58:49 +0200951 struct intel_device_info *intel_info =
952 (struct intel_device_info *) ent->driver_data;
953
Jani Nikulad330a952014-01-21 11:24:25 +0200954 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700955 DRM_INFO("This hardware requires preliminary hardware support.\n"
956 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
957 return -ENODEV;
958 }
959
Chris Wilson5fe49d82011-02-01 19:43:02 +0000960 /* Only bind to function 0 of the device. Early generations
961 * used function 1 as a placeholder for multi-head. This causes
962 * us confusion instead, especially on the systems where both
963 * functions have the same PCI-ID!
964 */
965 if (PCI_FUNC(pdev->devfn))
966 return -ENODEV;
967
Lukas Wunner704ab612016-01-11 20:09:20 +0100968 /*
969 * apple-gmux is needed on dual GPU MacBook Pro
970 * to probe the panel if we're the inactive GPU.
971 */
972 if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
973 apple_gmux_present() && pdev != vga_default_device() &&
974 !vga_switcheroo_handler_flags())
975 return -EPROBE_DEFER;
976
Jordan Crousedcdb1672010-05-27 13:40:25 -0600977 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500978}
979
980static void
981i915_pci_remove(struct pci_dev *pdev)
982{
983 struct drm_device *dev = pci_get_drvdata(pdev);
984
985 drm_put_dev(dev);
986}
987
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100988static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500989{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100990 struct pci_dev *pdev = to_pci_dev(dev);
991 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500992
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100993 if (!drm_dev || !drm_dev->dev_private) {
994 dev_err(dev, "DRM not initialized, aborting suspend.\n");
995 return -ENODEV;
996 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500997
Dave Airlie5bcf7192010-12-07 09:20:40 +1000998 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
999 return 0;
1000
Imre Deak5e365c32014-10-23 19:23:25 +03001001 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001002}
1003
1004static int i915_pm_suspend_late(struct device *dev)
1005{
Imre Deak888d0d42015-01-08 17:54:13 +02001006 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001007
1008 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001009 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001010 * requiring our device to be power up. Due to the lack of a
1011 * parent/child relationship we currently solve this with an late
1012 * suspend hook.
1013 *
1014 * FIXME: This should be solved with a special hdmi sink device or
1015 * similar so that power domains can be employed.
1016 */
1017 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1018 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001019
Imre Deakab3be732015-03-02 13:04:41 +02001020 return i915_drm_suspend_late(drm_dev, false);
1021}
1022
1023static int i915_pm_poweroff_late(struct device *dev)
1024{
1025 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1026
1027 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1028 return 0;
1029
1030 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001031}
1032
Imre Deak76c4b252014-04-01 19:55:22 +03001033static int i915_pm_resume_early(struct device *dev)
1034{
Imre Deak888d0d42015-01-08 17:54:13 +02001035 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001036
Imre Deak097dd832014-10-23 19:23:19 +03001037 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1038 return 0;
1039
Imre Deak5e365c32014-10-23 19:23:25 +03001040 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001041}
1042
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001043static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001044{
Imre Deak888d0d42015-01-08 17:54:13 +02001045 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001046
Imre Deak097dd832014-10-23 19:23:19 +03001047 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1048 return 0;
1049
Imre Deak5a175142014-10-23 19:23:18 +03001050 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001051}
1052
Sagar Kambleebc32822014-08-13 23:07:05 +05301053static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001054{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001055 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001056
1057 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001058}
1059
Suketu Shah31335ce2014-11-24 13:37:45 +05301060static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1061{
1062 struct drm_device *dev = dev_priv->dev;
1063
1064 /* TODO: when DC5 support is added disable DC5 here. */
1065
1066 broxton_ddi_phy_uninit(dev);
1067 broxton_uninit_cdclk(dev);
1068 bxt_enable_dc9(dev_priv);
1069
1070 return 0;
1071}
1072
1073static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1074{
1075 struct drm_device *dev = dev_priv->dev;
1076
1077 /* TODO: when CSR FW support is added make sure the FW is loaded */
1078
1079 bxt_disable_dc9(dev_priv);
1080
1081 /*
1082 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1083 * is available.
1084 */
1085 broxton_init_cdclk(dev);
1086 broxton_ddi_phy_init(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301087
1088 return 0;
1089}
1090
Imre Deakddeea5b2014-05-05 15:19:56 +03001091/*
1092 * Save all Gunit registers that may be lost after a D3 and a subsequent
1093 * S0i[R123] transition. The list of registers needing a save/restore is
1094 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1095 * registers in the following way:
1096 * - Driver: saved/restored by the driver
1097 * - Punit : saved/restored by the Punit firmware
1098 * - No, w/o marking: no need to save/restore, since the register is R/O or
1099 * used internally by the HW in a way that doesn't depend
1100 * keeping the content across a suspend/resume.
1101 * - Debug : used for debugging
1102 *
1103 * We save/restore all registers marked with 'Driver', with the following
1104 * exceptions:
1105 * - Registers out of use, including also registers marked with 'Debug'.
1106 * These have no effect on the driver's operation, so we don't save/restore
1107 * them to reduce the overhead.
1108 * - Registers that are fully setup by an initialization function called from
1109 * the resume path. For example many clock gating and RPS/RC6 registers.
1110 * - Registers that provide the right functionality with their reset defaults.
1111 *
1112 * TODO: Except for registers that based on the above 3 criteria can be safely
1113 * ignored, we save/restore all others, practically treating the HW context as
1114 * a black-box for the driver. Further investigation is needed to reduce the
1115 * saved/restored registers even further, by following the same 3 criteria.
1116 */
1117static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1118{
1119 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1120 int i;
1121
1122 /* GAM 0x4000-0x4770 */
1123 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1124 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1125 s->arb_mode = I915_READ(ARB_MODE);
1126 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1127 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1128
1129 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001130 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001131
1132 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001133 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001134
1135 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1136 s->ecochk = I915_READ(GAM_ECOCHK);
1137 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1138 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1139
1140 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1141
1142 /* MBC 0x9024-0x91D0, 0x8500 */
1143 s->g3dctl = I915_READ(VLV_G3DCTL);
1144 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1145 s->mbctl = I915_READ(GEN6_MBCTL);
1146
1147 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1148 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1149 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1150 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1151 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1152 s->rstctl = I915_READ(GEN6_RSTCTL);
1153 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1154
1155 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1156 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1157 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1158 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1159 s->ecobus = I915_READ(ECOBUS);
1160 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1161 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1162 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1163 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1164 s->rcedata = I915_READ(VLV_RCEDATA);
1165 s->spare2gh = I915_READ(VLV_SPAREG2H);
1166
1167 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1168 s->gt_imr = I915_READ(GTIMR);
1169 s->gt_ier = I915_READ(GTIER);
1170 s->pm_imr = I915_READ(GEN6_PMIMR);
1171 s->pm_ier = I915_READ(GEN6_PMIER);
1172
1173 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001174 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001175
1176 /* GT SA CZ domain, 0x100000-0x138124 */
1177 s->tilectl = I915_READ(TILECTL);
1178 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1179 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1180 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1181 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1182
1183 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1184 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1185 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001186 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001187 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1188
1189 /*
1190 * Not saving any of:
1191 * DFT, 0x9800-0x9EC0
1192 * SARB, 0xB000-0xB1FC
1193 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1194 * PCI CFG
1195 */
1196}
1197
1198static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1199{
1200 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1201 u32 val;
1202 int i;
1203
1204 /* GAM 0x4000-0x4770 */
1205 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1206 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1207 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1208 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1209 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1210
1211 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001212 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001213
1214 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001215 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001216
1217 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1218 I915_WRITE(GAM_ECOCHK, s->ecochk);
1219 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1220 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1221
1222 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1223
1224 /* MBC 0x9024-0x91D0, 0x8500 */
1225 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1226 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1227 I915_WRITE(GEN6_MBCTL, s->mbctl);
1228
1229 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1230 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1231 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1232 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1233 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1234 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1235 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1236
1237 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1238 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1239 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1240 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1241 I915_WRITE(ECOBUS, s->ecobus);
1242 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1243 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1244 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1245 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1246 I915_WRITE(VLV_RCEDATA, s->rcedata);
1247 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1248
1249 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1250 I915_WRITE(GTIMR, s->gt_imr);
1251 I915_WRITE(GTIER, s->gt_ier);
1252 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1253 I915_WRITE(GEN6_PMIER, s->pm_ier);
1254
1255 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001256 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001257
1258 /* GT SA CZ domain, 0x100000-0x138124 */
1259 I915_WRITE(TILECTL, s->tilectl);
1260 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1261 /*
1262 * Preserve the GT allow wake and GFX force clock bit, they are not
1263 * be restored, as they are used to control the s0ix suspend/resume
1264 * sequence by the caller.
1265 */
1266 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1267 val &= VLV_GTLC_ALLOWWAKEREQ;
1268 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1269 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1270
1271 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1272 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1273 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1274 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1275
1276 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1277
1278 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1279 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1280 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001281 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001282 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1283}
1284
Imre Deak650ad972014-04-18 16:35:02 +03001285int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1286{
1287 u32 val;
1288 int err;
1289
Imre Deak650ad972014-04-18 16:35:02 +03001290#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001291
1292 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1293 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1294 if (force_on)
1295 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1296 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1297
1298 if (!force_on)
1299 return 0;
1300
Imre Deak8d4eee92014-04-14 20:24:43 +03001301 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001302 if (err)
1303 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1304 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1305
1306 return err;
1307#undef COND
1308}
1309
Imre Deakddeea5b2014-05-05 15:19:56 +03001310static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1311{
1312 u32 val;
1313 int err = 0;
1314
1315 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1316 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1317 if (allow)
1318 val |= VLV_GTLC_ALLOWWAKEREQ;
1319 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1320 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1321
1322#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1323 allow)
1324 err = wait_for(COND, 1);
1325 if (err)
1326 DRM_ERROR("timeout disabling GT waking\n");
1327 return err;
1328#undef COND
1329}
1330
1331static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1332 bool wait_for_on)
1333{
1334 u32 mask;
1335 u32 val;
1336 int err;
1337
1338 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1339 val = wait_for_on ? mask : 0;
1340#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1341 if (COND)
1342 return 0;
1343
1344 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001345 onoff(wait_for_on),
1346 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001347
1348 /*
1349 * RC6 transitioning can be delayed up to 2 msec (see
1350 * valleyview_enable_rps), use 3 msec for safety.
1351 */
1352 err = wait_for(COND, 3);
1353 if (err)
1354 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001355 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001356
1357 return err;
1358#undef COND
1359}
1360
1361static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1362{
1363 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1364 return;
1365
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001366 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001367 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1368}
1369
Sagar Kambleebc32822014-08-13 23:07:05 +05301370static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001371{
1372 u32 mask;
1373 int err;
1374
1375 /*
1376 * Bspec defines the following GT well on flags as debug only, so
1377 * don't treat them as hard failures.
1378 */
1379 (void)vlv_wait_for_gt_wells(dev_priv, false);
1380
1381 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1382 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1383
1384 vlv_check_no_gt_access(dev_priv);
1385
1386 err = vlv_force_gfx_clock(dev_priv, true);
1387 if (err)
1388 goto err1;
1389
1390 err = vlv_allow_gt_wake(dev_priv, false);
1391 if (err)
1392 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301393
1394 if (!IS_CHERRYVIEW(dev_priv->dev))
1395 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001396
1397 err = vlv_force_gfx_clock(dev_priv, false);
1398 if (err)
1399 goto err2;
1400
1401 return 0;
1402
1403err2:
1404 /* For safety always re-enable waking and disable gfx clock forcing */
1405 vlv_allow_gt_wake(dev_priv, true);
1406err1:
1407 vlv_force_gfx_clock(dev_priv, false);
1408
1409 return err;
1410}
1411
Sagar Kamble016970b2014-08-13 23:07:06 +05301412static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1413 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001414{
1415 struct drm_device *dev = dev_priv->dev;
1416 int err;
1417 int ret;
1418
1419 /*
1420 * If any of the steps fail just try to continue, that's the best we
1421 * can do at this point. Return the first error code (which will also
1422 * leave RPM permanently disabled).
1423 */
1424 ret = vlv_force_gfx_clock(dev_priv, true);
1425
Deepak S98711162014-12-12 14:18:16 +05301426 if (!IS_CHERRYVIEW(dev_priv->dev))
1427 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001428
1429 err = vlv_allow_gt_wake(dev_priv, true);
1430 if (!ret)
1431 ret = err;
1432
1433 err = vlv_force_gfx_clock(dev_priv, false);
1434 if (!ret)
1435 ret = err;
1436
1437 vlv_check_no_gt_access(dev_priv);
1438
Sagar Kamble016970b2014-08-13 23:07:06 +05301439 if (rpm_resume) {
1440 intel_init_clock_gating(dev);
1441 i915_gem_restore_fences(dev);
1442 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001443
1444 return ret;
1445}
1446
Paulo Zanoni97bea202014-03-07 20:12:33 -03001447static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001448{
1449 struct pci_dev *pdev = to_pci_dev(device);
1450 struct drm_device *dev = pci_get_drvdata(pdev);
1451 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001452 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001453
Imre Deakaeab0b52014-04-14 20:24:36 +03001454 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001455 return -ENODEV;
1456
Imre Deak604effb2014-08-26 13:26:56 +03001457 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1458 return -ENODEV;
1459
Paulo Zanoni8a187452013-12-06 20:32:13 -02001460 DRM_DEBUG_KMS("Suspending device\n");
1461
Imre Deak9486db62014-04-22 20:21:07 +03001462 /*
Imre Deakd6102972014-05-07 19:57:49 +03001463 * We could deadlock here in case another thread holding struct_mutex
1464 * calls RPM suspend concurrently, since the RPM suspend will wait
1465 * first for this RPM suspend to finish. In this case the concurrent
1466 * RPM resume will be followed by its RPM suspend counterpart. Still
1467 * for consistency return -EAGAIN, which will reschedule this suspend.
1468 */
1469 if (!mutex_trylock(&dev->struct_mutex)) {
1470 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1471 /*
1472 * Bump the expiration timestamp, otherwise the suspend won't
1473 * be rescheduled.
1474 */
1475 pm_runtime_mark_last_busy(device);
1476
1477 return -EAGAIN;
1478 }
Imre Deak1f814da2015-12-16 02:52:19 +02001479
1480 disable_rpm_wakeref_asserts(dev_priv);
1481
Imre Deakd6102972014-05-07 19:57:49 +03001482 /*
1483 * We are safe here against re-faults, since the fault handler takes
1484 * an RPM reference.
1485 */
1486 i915_gem_release_all_mmaps(dev_priv);
1487 mutex_unlock(&dev->struct_mutex);
1488
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001489 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1490
Alex Daia1c41992015-09-30 09:46:37 -07001491 intel_guc_suspend(dev);
1492
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001493 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001494 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001495
Sagar Kambleebc32822014-08-13 23:07:05 +05301496 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001497 if (ret) {
1498 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001499 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001500
Imre Deak1f814da2015-12-16 02:52:19 +02001501 enable_rpm_wakeref_asserts(dev_priv);
1502
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001503 return ret;
1504 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001505
Chris Wilsondc9fb092015-01-16 11:34:34 +02001506 intel_uncore_forcewake_reset(dev, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001507
1508 enable_rpm_wakeref_asserts(dev_priv);
1509 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001510
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001511 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001512 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1513
Paulo Zanoni8a187452013-12-06 20:32:13 -02001514 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001515
1516 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001517 * FIXME: We really should find a document that references the arguments
1518 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001519 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001520 if (IS_BROADWELL(dev)) {
1521 /*
1522 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1523 * being detected, and the call we do at intel_runtime_resume()
1524 * won't be able to restore them. Since PCI_D3hot matches the
1525 * actual specification and appears to be working, use it.
1526 */
1527 intel_opregion_notify_adapter(dev, PCI_D3hot);
1528 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001529 /*
1530 * current versions of firmware which depend on this opregion
1531 * notification have repurposed the D1 definition to mean
1532 * "runtime suspended" vs. what you would normally expect (D3)
1533 * to distinguish it from notifications that might be sent via
1534 * the suspend path.
1535 */
1536 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001537 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001538
Mika Kuoppala59bad942015-01-16 11:34:40 +02001539 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001540
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001541 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001542 return 0;
1543}
1544
Paulo Zanoni97bea202014-03-07 20:12:33 -03001545static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001546{
1547 struct pci_dev *pdev = to_pci_dev(device);
1548 struct drm_device *dev = pci_get_drvdata(pdev);
1549 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001550 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001551
Imre Deak604effb2014-08-26 13:26:56 +03001552 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1553 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001554
1555 DRM_DEBUG_KMS("Resuming device\n");
1556
Imre Deak1f814da2015-12-16 02:52:19 +02001557 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1558 disable_rpm_wakeref_asserts(dev_priv);
1559
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001560 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001561 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001562 if (intel_uncore_unclaimed_mmio(dev_priv))
1563 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001564
Alex Daia1c41992015-09-30 09:46:37 -07001565 intel_guc_resume(dev);
1566
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001567 if (IS_GEN6(dev_priv))
1568 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301569
1570 if (IS_BROXTON(dev))
1571 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001572 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1573 hsw_disable_pc8(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001574 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001575 ret = vlv_resume_prepare(dev_priv, true);
1576
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001577 /*
1578 * No point of rolling back things in case of an error, as the best
1579 * we can do is to hope that things will still work (and disable RPM).
1580 */
Imre Deak92b806d2014-04-14 20:24:39 +03001581 i915_gem_init_swizzling(dev);
1582 gen6_update_ring_freq(dev);
1583
Daniel Vetterb9632912014-09-30 10:56:44 +02001584 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001585
1586 /*
1587 * On VLV/CHV display interrupts are part of the display
1588 * power well, so hpd is reinitialized from there. For
1589 * everyone else do it here.
1590 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001591 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001592 intel_hpd_init(dev_priv);
1593
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001594 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001595
Imre Deak1f814da2015-12-16 02:52:19 +02001596 enable_rpm_wakeref_asserts(dev_priv);
1597
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001598 if (ret)
1599 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1600 else
1601 DRM_DEBUG_KMS("Device resumed\n");
1602
1603 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001604}
1605
Sagar Kamble016970b2014-08-13 23:07:06 +05301606/*
1607 * This function implements common functionality of runtime and system
1608 * suspend sequence.
1609 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301610static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1611{
Sagar Kambleebc32822014-08-13 23:07:05 +05301612 int ret;
1613
Damien Lespiau16e44e32015-05-20 14:45:16 +01001614 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301615 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001616 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301617 ret = hsw_suspend_complete(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001618 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301619 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001620 else
1621 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301622
1623 return ret;
1624}
1625
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001626static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001627 /*
1628 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1629 * PMSG_RESUME]
1630 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001631 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001632 .suspend_late = i915_pm_suspend_late,
1633 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001634 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001635
1636 /*
1637 * S4 event handlers
1638 * @freeze, @freeze_late : called (1) before creating the
1639 * hibernation image [PMSG_FREEZE] and
1640 * (2) after rebooting, before restoring
1641 * the image [PMSG_QUIESCE]
1642 * @thaw, @thaw_early : called (1) after creating the hibernation
1643 * image, before writing it [PMSG_THAW]
1644 * and (2) after failing to create or
1645 * restore the image [PMSG_RECOVER]
1646 * @poweroff, @poweroff_late: called after writing the hibernation
1647 * image, before rebooting [PMSG_HIBERNATE]
1648 * @restore, @restore_early : called after rebooting and restoring the
1649 * hibernation image [PMSG_RESTORE]
1650 */
Imre Deak36d61e62014-10-23 19:23:24 +03001651 .freeze = i915_pm_suspend,
1652 .freeze_late = i915_pm_suspend_late,
1653 .thaw_early = i915_pm_resume_early,
1654 .thaw = i915_pm_resume,
1655 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001656 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001657 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001658 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001659
1660 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001661 .runtime_suspend = intel_runtime_suspend,
1662 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001663};
1664
Laurent Pinchart78b68552012-05-17 13:27:22 +02001665static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001666 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001667 .open = drm_gem_vm_open,
1668 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001669};
1670
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001671static const struct file_operations i915_driver_fops = {
1672 .owner = THIS_MODULE,
1673 .open = drm_open,
1674 .release = drm_release,
1675 .unlocked_ioctl = drm_ioctl,
1676 .mmap = drm_gem_mmap,
1677 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001678 .read = drm_read,
1679#ifdef CONFIG_COMPAT
1680 .compat_ioctl = i915_compat_ioctl,
1681#endif
1682 .llseek = noop_llseek,
1683};
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001686 /* Don't use MTRRs here; the Xserver or userspace app should
1687 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001688 */
Eric Anholt673a3942008-07-30 12:06:12 -07001689 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001690 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001691 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001692 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001693 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001694 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001695 .lastclose = i915_driver_lastclose,
1696 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001697 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001698 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001699
Ben Gamari955b12d2009-02-17 20:08:49 -05001700#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001701 .debugfs_init = i915_debugfs_init,
1702 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001703#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001704 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001705 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001706
1707 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1708 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1709 .gem_prime_export = i915_gem_prime_export,
1710 .gem_prime_import = i915_gem_prime_import,
1711
Dave Airlieff72145b2011-02-07 12:16:14 +10001712 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001713 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001714 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001716 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001717 .name = DRIVER_NAME,
1718 .desc = DRIVER_DESC,
1719 .date = DRIVER_DATE,
1720 .major = DRIVER_MAJOR,
1721 .minor = DRIVER_MINOR,
1722 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723};
1724
Dave Airlie8410ea32010-12-15 03:16:38 +10001725static struct pci_driver i915_pci_driver = {
1726 .name = DRIVER_NAME,
1727 .id_table = pciidlist,
1728 .probe = i915_pci_probe,
1729 .remove = i915_pci_remove,
1730 .driver.pm = &i915_pm_ops,
1731};
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733static int __init i915_init(void)
1734{
1735 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001736
1737 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001738 * Enable KMS by default, unless explicitly overriden by
1739 * either the i915.modeset prarameter or by the
1740 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001741 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001742
1743 if (i915.modeset == 0)
1744 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001745
1746#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001747 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001748 driver.driver_features &= ~DRIVER_MODESET;
1749#endif
1750
Daniel Vetterb30324a2013-11-13 22:11:25 +01001751 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001752 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001753 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001754 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001755 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001756
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001757 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001758 driver.driver_features |= DRIVER_ATOMIC;
1759
Dave Airlie8410ea32010-12-15 03:16:38 +10001760 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761}
1762
1763static void __exit i915_exit(void)
1764{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001765 if (!(driver.driver_features & DRIVER_MODESET))
1766 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001767
Dave Airlie8410ea32010-12-15 03:16:38 +10001768 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771module_init(i915_init);
1772module_exit(i915_exit);
1773
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001774MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001775MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001776
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001777MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778MODULE_LICENSE("GPL and additional rights");