blob: a1ba1557154cbabfddcd48ff9c58832fb00eafbf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300350 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300355 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300356 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300357};
358
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530361 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Jesse Barnesa0a18072013-07-26 13:32:51 -0700371/*
372 * Make sure any device matches here are from most specific to most
373 * general. For example, since the Quanta match is based on the subsystem
374 * and subvendor IDs, we need it to come before the more general IVB
375 * PCI ID matches, otherwise we'll use the wrong info struct above.
376 */
377#define INTEL_PCI_IDS \
378 INTEL_I830_IDS(&intel_i830_info), \
379 INTEL_I845G_IDS(&intel_845g_info), \
380 INTEL_I85X_IDS(&intel_i85x_info), \
381 INTEL_I865G_IDS(&intel_i865g_info), \
382 INTEL_I915G_IDS(&intel_i915g_info), \
383 INTEL_I915GM_IDS(&intel_i915gm_info), \
384 INTEL_I945G_IDS(&intel_i945g_info), \
385 INTEL_I945GM_IDS(&intel_i945gm_info), \
386 INTEL_I965G_IDS(&intel_i965g_info), \
387 INTEL_G33_IDS(&intel_g33_info), \
388 INTEL_I965GM_IDS(&intel_i965gm_info), \
389 INTEL_GM45_IDS(&intel_gm45_info), \
390 INTEL_G45_IDS(&intel_g45_info), \
391 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
392 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
393 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
394 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
395 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
396 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
397 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
398 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
399 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
400 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
401 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800402 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800403 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
404 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
405 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300406 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000407 INTEL_CHV_IDS(&intel_cherryview_info), \
408 INTEL_SKL_IDS(&intel_skylake_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700409
Chris Wilson6103da02010-07-05 18:01:47 +0100410static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700411 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500412 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413};
414
Jesse Barnes79e53942008-11-07 14:24:08 -0800415#if defined(CONFIG_DRM_I915_KMS)
416MODULE_DEVICE_TABLE(pci, pciidlist);
417#endif
418
Akshay Joshi0206e352011-08-16 15:34:10 -0400419void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200422 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800423
Ben Widawskyce1bb322013-04-05 13:12:44 -0700424 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
425 * (which really amounts to a PCH but no South Display).
426 */
427 if (INTEL_INFO(dev)->num_pipes == 0) {
428 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700429 return;
430 }
431
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800432 /*
433 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
434 * make graphics device passthrough work easy for VMM, that only
435 * need to expose ISA bridge to let driver know the real hardware
436 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800437 *
438 * In some virtualized environments (e.g. XEN), there is irrelevant
439 * ISA bridge in the system. To work reliably, we should scan trhough
440 * all the ISA bridge devices and check for the first match, instead
441 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800442 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200443 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800444 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200445 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200446 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800447
Jesse Barnes90711d52011-04-28 14:48:02 -0700448 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_IBX;
450 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100451 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700452 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800453 dev_priv->pch_type = PCH_CPT;
454 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100455 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700456 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
457 /* PantherPoint is CPT compatible */
458 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300459 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100460 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300461 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
462 dev_priv->pch_type = PCH_LPT;
463 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100464 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300465 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700466 } else if (IS_BROADWELL(dev)) {
467 dev_priv->pch_type = PCH_LPT;
468 dev_priv->pch_id =
469 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
470 DRM_DEBUG_KMS("This is Broadwell, assuming "
471 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800472 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
473 dev_priv->pch_type = PCH_LPT;
474 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
475 WARN_ON(!IS_HASWELL(dev));
476 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200477 } else
478 continue;
479
Rui Guo6a9c4b32013-06-19 21:10:23 +0800480 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800481 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800482 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800483 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200484 DRM_DEBUG_KMS("No PCH found.\n");
485
486 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800487}
488
Ben Widawsky2911a352012-04-05 14:47:36 -0700489bool i915_semaphore_is_enabled(struct drm_device *dev)
490{
491 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100492 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700493
Jani Nikulad330a952014-01-21 11:24:25 +0200494 if (i915.semaphores >= 0)
495 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700496
Oscar Mateo71386ef2014-07-24 17:04:44 +0100497 /* TODO: make semaphores and Execlists play nicely together */
498 if (i915.enable_execlists)
499 return false;
500
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700501 /* Until we get further testing... */
502 if (IS_GEN8(dev))
503 return false;
504
Daniel Vetter59de3292012-04-02 20:48:43 +0200505#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700506 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200507 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
508 return false;
509#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700510
Daniel Vettera08acaf2013-12-17 09:56:53 +0100511 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700512}
513
Imre Deak1d0d3432014-08-18 14:42:44 +0300514void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
515{
516 spin_lock_irq(&dev_priv->irq_lock);
517
518 dev_priv->long_hpd_port_mask = 0;
519 dev_priv->short_hpd_port_mask = 0;
520 dev_priv->hpd_event_bits = 0;
521
522 spin_unlock_irq(&dev_priv->irq_lock);
523
524 cancel_work_sync(&dev_priv->dig_port_work);
525 cancel_work_sync(&dev_priv->hotplug_work);
526 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
527}
528
Imre Deak07f9cd02014-08-18 14:42:45 +0300529static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct drm_encoder *encoder;
533
534 drm_modeset_lock_all(dev);
535 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
536 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
537
538 if (intel_encoder->suspend)
539 intel_encoder->suspend(intel_encoder);
540 }
541 drm_modeset_unlock_all(dev);
542}
543
Sagar Kambleebc32822014-08-13 23:07:05 +0530544static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Sagar Kamble016970b2014-08-13 23:07:06 +0530545static int intel_resume_prepare(struct drm_i915_private *dev_priv,
546 bool rpm_resume);
Sagar Kambleebc32822014-08-13 23:07:05 +0530547
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100548static int i915_drm_freeze(struct drm_device *dev)
549{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100550 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700551 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700552 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100553
Zhang Ruib8efb172013-02-05 15:41:53 +0800554 /* ignore lid events during suspend */
555 mutex_lock(&dev_priv->modeset_restore_lock);
556 dev_priv->modeset_restore = MODESET_SUSPENDED;
557 mutex_unlock(&dev_priv->modeset_restore_lock);
558
Paulo Zanonic67a4702013-08-19 13:18:09 -0300559 /* We do a lot of poking in a lot of registers, make sure they work
560 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200561 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200562
Dave Airlie5bcf7192010-12-07 09:20:40 +1000563 drm_kms_helper_poll_disable(dev);
564
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100565 pci_save_state(dev->pdev);
566
567 /* If KMS is active, we do the leavevt stuff here */
568 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200569 int error;
570
Chris Wilson45c5f202013-10-16 11:50:01 +0100571 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100572 if (error) {
573 dev_err(&dev->pdev->dev,
574 "GEM idle failed, resume might fail\n");
575 return error;
576 }
Daniel Vettera261b242012-07-26 19:21:47 +0200577
Jesse Barnes24576d22013-03-26 09:25:45 -0700578 /*
579 * Disable CRTCs directly since we want to preserve sw state
Borun Fub04c5bd2014-07-12 10:02:27 +0530580 * for _thaw. Also, power gate the CRTC power wells.
Jesse Barnes24576d22013-03-26 09:25:45 -0700581 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200582 drm_modeset_lock_all(dev);
Borun Fub04c5bd2014-07-12 10:02:27 +0530583 for_each_crtc(dev, crtc)
584 intel_crtc_control(crtc, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200585 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300586
Dave Airlie0e32b392014-05-02 14:02:48 +1000587 intel_dp_mst_suspend(dev);
Dave Airlie09b64262014-07-23 14:25:24 +1000588
589 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
590
Dave Airlie0e32b392014-05-02 14:02:48 +1000591 intel_runtime_pm_disable_interrupts(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +0300592 intel_hpd_cancel_work(dev_priv);
Dave Airlie0e32b392014-05-02 14:02:48 +1000593
Imre Deak07f9cd02014-08-18 14:42:45 +0300594 intel_suspend_encoders(dev_priv);
595
Dave Airlie09b64262014-07-23 14:25:24 +1000596 intel_suspend_gt_powersave(dev);
597
Imre Deak7d708ee2013-04-17 14:04:50 +0300598 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100599 }
600
Ben Widawsky828c7902013-10-16 09:21:30 -0700601 i915_gem_suspend_gtt_mappings(dev);
602
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100603 i915_save_state(dev);
604
Imre Deak95fa2ee2014-06-23 15:46:02 +0300605 opregion_target_state = PCI_D3cold;
606#if IS_ENABLED(CONFIG_ACPI_SLEEP)
607 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700608 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300609#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700610 intel_opregion_notify_adapter(dev, opregion_target_state);
611
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700612 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100613 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100614
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100615 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100616
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200617 dev_priv->suspend_count++;
618
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700619 intel_display_set_init_power(dev_priv, false);
620
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100621 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100622}
623
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000624int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100625{
626 int error;
627
628 if (!dev || !dev->dev_private) {
629 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700630 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631 return -ENODEV;
632 }
633
Dave Airlieb932ccb2008-02-20 10:02:20 +1000634 if (state.event == PM_EVENT_PRETHAW)
635 return 0;
636
Dave Airlie5bcf7192010-12-07 09:20:40 +1000637
638 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
639 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100640
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100641 error = i915_drm_freeze(dev);
642 if (error)
643 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000644
Dave Airlieb932ccb2008-02-20 10:02:20 +1000645 if (state.event == PM_EVENT_SUSPEND) {
646 /* Shut down the device */
647 pci_disable_device(dev->pdev);
648 pci_set_power_state(dev->pdev, PCI_D3hot);
649 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000650
651 return 0;
652}
653
Imre Deak76c4b252014-04-01 19:55:22 +0300654static int i915_drm_thaw_early(struct drm_device *dev)
655{
656 struct drm_i915_private *dev_priv = dev->dev_private;
Sagar Kamble016970b2014-08-13 23:07:06 +0530657 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300658
Sagar Kamble016970b2014-08-13 23:07:06 +0530659 ret = intel_resume_prepare(dev_priv, false);
660 if (ret)
661 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700662
Imre Deak10018602014-06-06 12:59:39 +0300663 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300664 intel_uncore_sanitize(dev);
665 intel_power_domains_init_hw(dev_priv);
666
Sagar Kamble016970b2014-08-13 23:07:06 +0530667 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300668}
669
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300670static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000671{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800672 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100673
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300674 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
675 restore_gtt_mappings) {
676 mutex_lock(&dev->struct_mutex);
677 i915_gem_restore_gtt_mappings(dev);
678 mutex_unlock(&dev->struct_mutex);
679 }
680
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100681 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100682 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100683
Jesse Barnes5669fca2009-02-17 15:13:31 -0800684 /* KMS EnterVT equivalent */
685 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200686 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100687 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100688
Jesse Barnes5669fca2009-02-17 15:13:31 -0800689 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100690 if (i915_gem_init_hw(dev)) {
691 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
692 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
693 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800694 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800695
Jesse Barnese11aa362014-06-18 09:52:55 -0700696 intel_runtime_pm_restore_interrupts(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100697
Chris Wilson1833b132012-05-09 11:56:28 +0100698 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700699
Dave Airlie0e32b392014-05-02 14:02:48 +1000700 {
701 unsigned long irqflags;
702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
703 if (dev_priv->display.hpd_irq_setup)
704 dev_priv->display.hpd_irq_setup(dev);
705 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
706 }
707
708 intel_dp_mst_resume(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700709 drm_modeset_lock_all(dev);
710 intel_modeset_setup_hw_state(dev, true);
711 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100712
713 /*
714 * ... but also need to make sure that hotplug processing
715 * doesn't cause havoc. Like in the driver load code we don't
716 * bother with the tiny race here where we might loose hotplug
717 * notifications.
718 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100719 intel_hpd_init(dev);
Jesse Barnesbb60b962013-03-26 09:25:46 -0700720 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700721 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800722 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800723
Chris Wilson44834a62010-08-19 16:09:23 +0100724 intel_opregion_init(dev);
725
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100726 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700727
Zhang Ruib8efb172013-02-05 15:41:53 +0800728 mutex_lock(&dev_priv->modeset_restore_lock);
729 dev_priv->modeset_restore = MODESET_DONE;
730 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200731
Jesse Barnese5747e32014-06-12 08:35:47 -0700732 intel_opregion_notify_adapter(dev, PCI_D0);
733
Chris Wilson074c6ad2014-04-09 09:19:43 +0100734 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100735}
736
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700737static int i915_drm_thaw(struct drm_device *dev)
738{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100739 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700740 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700741
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300742 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100743}
744
Imre Deak76c4b252014-04-01 19:55:22 +0300745static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100746{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000747 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
748 return 0;
749
Imre Deak76c4b252014-04-01 19:55:22 +0300750 /*
751 * We have a resume ordering issue with the snd-hda driver also
752 * requiring our device to be power up. Due to the lack of a
753 * parent/child relationship we currently solve this with an early
754 * resume hook.
755 *
756 * FIXME: This should be solved with a special hdmi sink device or
757 * similar so that power domains can be employed.
758 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100759 if (pci_enable_device(dev->pdev))
760 return -EIO;
761
762 pci_set_master(dev->pdev);
763
Imre Deak76c4b252014-04-01 19:55:22 +0300764 return i915_drm_thaw_early(dev);
765}
766
767int i915_resume(struct drm_device *dev)
768{
769 struct drm_i915_private *dev_priv = dev->dev_private;
770 int ret;
771
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700772 /*
773 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300774 * earlier) need to restore the GTT mappings since the BIOS might clear
775 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700776 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300777 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100778 if (ret)
779 return ret;
780
781 drm_kms_helper_poll_enable(dev);
782 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000783}
784
Imre Deak76c4b252014-04-01 19:55:22 +0300785static int i915_resume_legacy(struct drm_device *dev)
786{
787 i915_resume_early(dev);
788 i915_resume(dev);
789
790 return 0;
791}
792
Ben Gamari11ed50e2009-09-14 17:48:45 -0400793/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200794 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400795 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400796 *
797 * Reset the chip. Useful if a hang is detected. Returns zero on successful
798 * reset or otherwise an error code.
799 *
800 * Procedure is fairly simple:
801 * - reset the chip using the reset reg
802 * - re-init context state
803 * - re-init hardware status page
804 * - re-init ring buffer
805 * - re-init interrupt state
806 * - re-init display
807 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200808int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400809{
Jani Nikula50227e12014-03-31 14:27:21 +0300810 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100811 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700812 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400813
Jani Nikulad330a952014-01-21 11:24:25 +0200814 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000815 return 0;
816
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200817 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400818
Chris Wilson069efc12010-09-30 16:53:18 +0100819 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400820
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100821 simulated = dev_priv->gpu_error.stop_rings != 0;
822
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300823 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200824
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300825 /* Also reset the gpu hangman. */
826 if (simulated) {
827 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
828 dev_priv->gpu_error.stop_rings = 0;
829 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100830 DRM_INFO("Reset not implemented, but ignoring "
831 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300832 ret = 0;
833 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100834 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300835
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700836 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100837 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100838 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100839 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400840 }
841
842 /* Ok, now get things going again... */
843
844 /*
845 * Everything depends on having the GTT running, so we need to start
846 * there. Fortunately we don't need to do this unless we reset the
847 * chip at a PCI level.
848 *
849 * Next we need to restore the context, but we don't use those
850 * yet either...
851 *
852 * Ring buffer needs to be re-initialized in the KMS case, or if X
853 * was running at the time of the reset (i.e. we weren't VT
854 * switched away).
855 */
856 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200857 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200858 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800859
McAulay, Alistair6689c162014-08-15 18:51:35 +0100860 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
861 dev_priv->gpu_error.reload_in_reset = true;
862
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700863 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100864
865 dev_priv->gpu_error.reload_in_reset = false;
866
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200867 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700868 if (ret) {
869 DRM_ERROR("Failed hw init on reset %d\n", ret);
870 return ret;
871 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200872
Daniel Vettere090c532013-11-03 20:27:05 +0100873 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200874 * FIXME: This races pretty badly against concurrent holders of
875 * ring interrupts. This is possible since we've started to drop
876 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100877 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600878
Daniel Vetter78ad4552014-05-22 22:18:21 +0200879 /*
880 * rps/rc6 re-init is necessary to restore state lost after the
881 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600882 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200883 * of re-init after reset.
884 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300885 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300886 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600887
Daniel Vetter20afbda2012-12-11 14:05:07 +0100888 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200889 } else {
890 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400891 }
892
Ben Gamari11ed50e2009-09-14 17:48:45 -0400893 return 0;
894}
895
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800896static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500897{
Daniel Vetter01a06852012-06-25 15:58:49 +0200898 struct intel_device_info *intel_info =
899 (struct intel_device_info *) ent->driver_data;
900
Jani Nikulad330a952014-01-21 11:24:25 +0200901 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700902 DRM_INFO("This hardware requires preliminary hardware support.\n"
903 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
904 return -ENODEV;
905 }
906
Chris Wilson5fe49d82011-02-01 19:43:02 +0000907 /* Only bind to function 0 of the device. Early generations
908 * used function 1 as a placeholder for multi-head. This causes
909 * us confusion instead, especially on the systems where both
910 * functions have the same PCI-ID!
911 */
912 if (PCI_FUNC(pdev->devfn))
913 return -ENODEV;
914
Daniel Vetter24986ee2013-12-11 11:34:33 +0100915 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200916
Jordan Crousedcdb1672010-05-27 13:40:25 -0600917 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500918}
919
920static void
921i915_pci_remove(struct pci_dev *pdev)
922{
923 struct drm_device *dev = pci_get_drvdata(pdev);
924
925 drm_put_dev(dev);
926}
927
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100928static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500929{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100930 struct pci_dev *pdev = to_pci_dev(dev);
931 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500932
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100933 if (!drm_dev || !drm_dev->dev_private) {
934 dev_err(dev, "DRM not initialized, aborting suspend.\n");
935 return -ENODEV;
936 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500937
Dave Airlie5bcf7192010-12-07 09:20:40 +1000938 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
939 return 0;
940
Imre Deak76c4b252014-04-01 19:55:22 +0300941 return i915_drm_freeze(drm_dev);
942}
943
944static int i915_pm_suspend_late(struct device *dev)
945{
946 struct pci_dev *pdev = to_pci_dev(dev);
947 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700948 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Sagar Kamble016970b2014-08-13 23:07:06 +0530949 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300950
951 /*
952 * We have a suspedn ordering issue with the snd-hda driver also
953 * requiring our device to be power up. Due to the lack of a
954 * parent/child relationship we currently solve this with an late
955 * suspend hook.
956 *
957 * FIXME: This should be solved with a special hdmi sink device or
958 * similar so that power domains can be employed.
959 */
960 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
961 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500962
Sagar Kamble016970b2014-08-13 23:07:06 +0530963 ret = intel_suspend_complete(dev_priv);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700964
Sagar Kamble016970b2014-08-13 23:07:06 +0530965 if (ret)
966 DRM_ERROR("Suspend complete failed: %d\n", ret);
967 else {
968 pci_disable_device(pdev);
969 pci_set_power_state(pdev, PCI_D3hot);
970 }
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800971
Sagar Kamble016970b2014-08-13 23:07:06 +0530972 return ret;
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800973}
974
Imre Deak76c4b252014-04-01 19:55:22 +0300975static int i915_pm_resume_early(struct device *dev)
976{
977 struct pci_dev *pdev = to_pci_dev(dev);
978 struct drm_device *drm_dev = pci_get_drvdata(pdev);
979
980 return i915_resume_early(drm_dev);
981}
982
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100983static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800984{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100985 struct pci_dev *pdev = to_pci_dev(dev);
986 struct drm_device *drm_dev = pci_get_drvdata(pdev);
987
988 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800989}
990
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100991static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800992{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100993 struct pci_dev *pdev = to_pci_dev(dev);
994 struct drm_device *drm_dev = pci_get_drvdata(pdev);
995
996 if (!drm_dev || !drm_dev->dev_private) {
997 dev_err(dev, "DRM not initialized, aborting suspend.\n");
998 return -ENODEV;
999 }
1000
1001 return i915_drm_freeze(drm_dev);
1002}
1003
Imre Deak76c4b252014-04-01 19:55:22 +03001004static int i915_pm_thaw_early(struct device *dev)
1005{
1006 struct pci_dev *pdev = to_pci_dev(dev);
1007 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1008
1009 return i915_drm_thaw_early(drm_dev);
1010}
1011
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001012static int i915_pm_thaw(struct device *dev)
1013{
1014 struct pci_dev *pdev = to_pci_dev(dev);
1015 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1016
1017 return i915_drm_thaw(drm_dev);
1018}
1019
1020static int i915_pm_poweroff(struct device *dev)
1021{
1022 struct pci_dev *pdev = to_pci_dev(dev);
1023 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001024
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001025 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001026}
1027
Sagar Kambleebc32822014-08-13 23:07:05 +05301028static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001029{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001030 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001031
1032 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001033}
1034
Sagar Kamble016970b2014-08-13 23:07:06 +05301035static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1036 bool rpm_resume)
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001037{
1038 struct drm_device *dev = dev_priv->dev;
1039
Sagar Kamble016970b2014-08-13 23:07:06 +05301040 if (rpm_resume)
1041 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001042
1043 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001044}
1045
Sagar Kamble016970b2014-08-13 23:07:06 +05301046static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1047 bool rpm_resume)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001048{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001049 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001050
1051 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001052}
1053
Imre Deakddeea5b2014-05-05 15:19:56 +03001054/*
1055 * Save all Gunit registers that may be lost after a D3 and a subsequent
1056 * S0i[R123] transition. The list of registers needing a save/restore is
1057 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1058 * registers in the following way:
1059 * - Driver: saved/restored by the driver
1060 * - Punit : saved/restored by the Punit firmware
1061 * - No, w/o marking: no need to save/restore, since the register is R/O or
1062 * used internally by the HW in a way that doesn't depend
1063 * keeping the content across a suspend/resume.
1064 * - Debug : used for debugging
1065 *
1066 * We save/restore all registers marked with 'Driver', with the following
1067 * exceptions:
1068 * - Registers out of use, including also registers marked with 'Debug'.
1069 * These have no effect on the driver's operation, so we don't save/restore
1070 * them to reduce the overhead.
1071 * - Registers that are fully setup by an initialization function called from
1072 * the resume path. For example many clock gating and RPS/RC6 registers.
1073 * - Registers that provide the right functionality with their reset defaults.
1074 *
1075 * TODO: Except for registers that based on the above 3 criteria can be safely
1076 * ignored, we save/restore all others, practically treating the HW context as
1077 * a black-box for the driver. Further investigation is needed to reduce the
1078 * saved/restored registers even further, by following the same 3 criteria.
1079 */
1080static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1081{
1082 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1083 int i;
1084
1085 /* GAM 0x4000-0x4770 */
1086 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1087 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1088 s->arb_mode = I915_READ(ARB_MODE);
1089 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1090 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1091
1092 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1093 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1094
1095 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1096 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1097
1098 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1099 s->ecochk = I915_READ(GAM_ECOCHK);
1100 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1101 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1102
1103 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1104
1105 /* MBC 0x9024-0x91D0, 0x8500 */
1106 s->g3dctl = I915_READ(VLV_G3DCTL);
1107 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1108 s->mbctl = I915_READ(GEN6_MBCTL);
1109
1110 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1111 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1112 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1113 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1114 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1115 s->rstctl = I915_READ(GEN6_RSTCTL);
1116 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1117
1118 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1119 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1120 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1121 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1122 s->ecobus = I915_READ(ECOBUS);
1123 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1124 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1125 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1126 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1127 s->rcedata = I915_READ(VLV_RCEDATA);
1128 s->spare2gh = I915_READ(VLV_SPAREG2H);
1129
1130 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1131 s->gt_imr = I915_READ(GTIMR);
1132 s->gt_ier = I915_READ(GTIER);
1133 s->pm_imr = I915_READ(GEN6_PMIMR);
1134 s->pm_ier = I915_READ(GEN6_PMIER);
1135
1136 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1137 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1138
1139 /* GT SA CZ domain, 0x100000-0x138124 */
1140 s->tilectl = I915_READ(TILECTL);
1141 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1142 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1143 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1144 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1145
1146 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1147 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1148 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1149 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1150
1151 /*
1152 * Not saving any of:
1153 * DFT, 0x9800-0x9EC0
1154 * SARB, 0xB000-0xB1FC
1155 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1156 * PCI CFG
1157 */
1158}
1159
1160static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1161{
1162 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1163 u32 val;
1164 int i;
1165
1166 /* GAM 0x4000-0x4770 */
1167 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1168 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1169 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1170 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1171 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1172
1173 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1174 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1175
1176 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1177 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1178
1179 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1180 I915_WRITE(GAM_ECOCHK, s->ecochk);
1181 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1182 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1183
1184 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1185
1186 /* MBC 0x9024-0x91D0, 0x8500 */
1187 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1188 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1189 I915_WRITE(GEN6_MBCTL, s->mbctl);
1190
1191 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1192 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1193 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1194 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1195 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1196 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1197 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1198
1199 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1200 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1201 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1202 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1203 I915_WRITE(ECOBUS, s->ecobus);
1204 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1205 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1206 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1207 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1208 I915_WRITE(VLV_RCEDATA, s->rcedata);
1209 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1210
1211 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1212 I915_WRITE(GTIMR, s->gt_imr);
1213 I915_WRITE(GTIER, s->gt_ier);
1214 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1215 I915_WRITE(GEN6_PMIER, s->pm_ier);
1216
1217 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1218 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1219
1220 /* GT SA CZ domain, 0x100000-0x138124 */
1221 I915_WRITE(TILECTL, s->tilectl);
1222 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1223 /*
1224 * Preserve the GT allow wake and GFX force clock bit, they are not
1225 * be restored, as they are used to control the s0ix suspend/resume
1226 * sequence by the caller.
1227 */
1228 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1229 val &= VLV_GTLC_ALLOWWAKEREQ;
1230 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1231 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1232
1233 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1234 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1235 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1236 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1237
1238 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1239
1240 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1241 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1242 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1243 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1244}
1245
Imre Deak650ad972014-04-18 16:35:02 +03001246int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1247{
1248 u32 val;
1249 int err;
1250
1251 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1252 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1253
1254#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1255 /* Wait for a previous force-off to settle */
1256 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001257 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001258 if (err) {
1259 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1260 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1261 return err;
1262 }
1263 }
1264
1265 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1266 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1267 if (force_on)
1268 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1269 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1270
1271 if (!force_on)
1272 return 0;
1273
Imre Deak8d4eee92014-04-14 20:24:43 +03001274 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001275 if (err)
1276 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1277 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1278
1279 return err;
1280#undef COND
1281}
1282
Imre Deakddeea5b2014-05-05 15:19:56 +03001283static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1284{
1285 u32 val;
1286 int err = 0;
1287
1288 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1289 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1290 if (allow)
1291 val |= VLV_GTLC_ALLOWWAKEREQ;
1292 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1293 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1294
1295#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1296 allow)
1297 err = wait_for(COND, 1);
1298 if (err)
1299 DRM_ERROR("timeout disabling GT waking\n");
1300 return err;
1301#undef COND
1302}
1303
1304static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1305 bool wait_for_on)
1306{
1307 u32 mask;
1308 u32 val;
1309 int err;
1310
1311 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1312 val = wait_for_on ? mask : 0;
1313#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1314 if (COND)
1315 return 0;
1316
1317 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1318 wait_for_on ? "on" : "off",
1319 I915_READ(VLV_GTLC_PW_STATUS));
1320
1321 /*
1322 * RC6 transitioning can be delayed up to 2 msec (see
1323 * valleyview_enable_rps), use 3 msec for safety.
1324 */
1325 err = wait_for(COND, 3);
1326 if (err)
1327 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1328 wait_for_on ? "on" : "off");
1329
1330 return err;
1331#undef COND
1332}
1333
1334static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1335{
1336 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1337 return;
1338
1339 DRM_ERROR("GT register access while GT waking disabled\n");
1340 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1341}
1342
Sagar Kambleebc32822014-08-13 23:07:05 +05301343static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001344{
1345 u32 mask;
1346 int err;
1347
1348 /*
1349 * Bspec defines the following GT well on flags as debug only, so
1350 * don't treat them as hard failures.
1351 */
1352 (void)vlv_wait_for_gt_wells(dev_priv, false);
1353
1354 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1355 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1356
1357 vlv_check_no_gt_access(dev_priv);
1358
1359 err = vlv_force_gfx_clock(dev_priv, true);
1360 if (err)
1361 goto err1;
1362
1363 err = vlv_allow_gt_wake(dev_priv, false);
1364 if (err)
1365 goto err2;
1366 vlv_save_gunit_s0ix_state(dev_priv);
1367
1368 err = vlv_force_gfx_clock(dev_priv, false);
1369 if (err)
1370 goto err2;
1371
1372 return 0;
1373
1374err2:
1375 /* For safety always re-enable waking and disable gfx clock forcing */
1376 vlv_allow_gt_wake(dev_priv, true);
1377err1:
1378 vlv_force_gfx_clock(dev_priv, false);
1379
1380 return err;
1381}
1382
Sagar Kamble016970b2014-08-13 23:07:06 +05301383static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1384 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001385{
1386 struct drm_device *dev = dev_priv->dev;
1387 int err;
1388 int ret;
1389
1390 /*
1391 * If any of the steps fail just try to continue, that's the best we
1392 * can do at this point. Return the first error code (which will also
1393 * leave RPM permanently disabled).
1394 */
1395 ret = vlv_force_gfx_clock(dev_priv, true);
1396
1397 vlv_restore_gunit_s0ix_state(dev_priv);
1398
1399 err = vlv_allow_gt_wake(dev_priv, true);
1400 if (!ret)
1401 ret = err;
1402
1403 err = vlv_force_gfx_clock(dev_priv, false);
1404 if (!ret)
1405 ret = err;
1406
1407 vlv_check_no_gt_access(dev_priv);
1408
Sagar Kamble016970b2014-08-13 23:07:06 +05301409 if (rpm_resume) {
1410 intel_init_clock_gating(dev);
1411 i915_gem_restore_fences(dev);
1412 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001413
1414 return ret;
1415}
1416
Paulo Zanoni97bea202014-03-07 20:12:33 -03001417static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001418{
1419 struct pci_dev *pdev = to_pci_dev(device);
1420 struct drm_device *dev = pci_get_drvdata(pdev);
1421 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001422 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001423
Imre Deakaeab0b52014-04-14 20:24:36 +03001424 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001425 return -ENODEV;
1426
Imre Deak604effb2014-08-26 13:26:56 +03001427 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1428 return -ENODEV;
1429
Paulo Zanonie998c402014-02-21 13:52:26 -03001430 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001431
1432 DRM_DEBUG_KMS("Suspending device\n");
1433
Imre Deak9486db62014-04-22 20:21:07 +03001434 /*
Imre Deakd6102972014-05-07 19:57:49 +03001435 * We could deadlock here in case another thread holding struct_mutex
1436 * calls RPM suspend concurrently, since the RPM suspend will wait
1437 * first for this RPM suspend to finish. In this case the concurrent
1438 * RPM resume will be followed by its RPM suspend counterpart. Still
1439 * for consistency return -EAGAIN, which will reschedule this suspend.
1440 */
1441 if (!mutex_trylock(&dev->struct_mutex)) {
1442 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1443 /*
1444 * Bump the expiration timestamp, otherwise the suspend won't
1445 * be rescheduled.
1446 */
1447 pm_runtime_mark_last_busy(device);
1448
1449 return -EAGAIN;
1450 }
1451 /*
1452 * We are safe here against re-faults, since the fault handler takes
1453 * an RPM reference.
1454 */
1455 i915_gem_release_all_mmaps(dev_priv);
1456 mutex_unlock(&dev->struct_mutex);
1457
1458 /*
Imre Deak9486db62014-04-22 20:21:07 +03001459 * rps.work can't be rearmed here, since we get here only after making
1460 * sure the GPU is idle and the RPS freq is set to the minimum. See
1461 * intel_mark_idle().
1462 */
1463 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001464 intel_runtime_pm_disable_interrupts(dev);
1465
Sagar Kambleebc32822014-08-13 23:07:05 +05301466 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001467 if (ret) {
1468 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1469 intel_runtime_pm_restore_interrupts(dev);
1470
1471 return ret;
1472 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001473
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001474 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001475 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001476
1477 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001478 * FIXME: We really should find a document that references the arguments
1479 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001480 */
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001481 if (IS_HASWELL(dev)) {
1482 /*
1483 * current versions of firmware which depend on this opregion
1484 * notification have repurposed the D1 definition to mean
1485 * "runtime suspended" vs. what you would normally expect (D3)
1486 * to distinguish it from notifications that might be sent via
1487 * the suspend path.
1488 */
1489 intel_opregion_notify_adapter(dev, PCI_D1);
1490 } else {
1491 /*
1492 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1493 * being detected, and the call we do at intel_runtime_resume()
1494 * won't be able to restore them. Since PCI_D3hot matches the
1495 * actual specification and appears to be working, use it. Let's
1496 * assume the other non-Haswell platforms will stay the same as
1497 * Broadwell.
1498 */
1499 intel_opregion_notify_adapter(dev, PCI_D3hot);
1500 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001501
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001502 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001503 return 0;
1504}
1505
Paulo Zanoni97bea202014-03-07 20:12:33 -03001506static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001507{
1508 struct pci_dev *pdev = to_pci_dev(device);
1509 struct drm_device *dev = pci_get_drvdata(pdev);
1510 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001511 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001512
Imre Deak604effb2014-08-26 13:26:56 +03001513 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1514 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001515
1516 DRM_DEBUG_KMS("Resuming device\n");
1517
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001518 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001519 dev_priv->pm.suspended = false;
1520
Sagar Kamble016970b2014-08-13 23:07:06 +05301521 ret = intel_resume_prepare(dev_priv, true);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001522 /*
1523 * No point of rolling back things in case of an error, as the best
1524 * we can do is to hope that things will still work (and disable RPM).
1525 */
Imre Deak92b806d2014-04-14 20:24:39 +03001526 i915_gem_init_swizzling(dev);
1527 gen6_update_ring_freq(dev);
1528
Imre Deakb5478bc2014-04-14 20:24:37 +03001529 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001530 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001531
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001532 if (ret)
1533 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1534 else
1535 DRM_DEBUG_KMS("Device resumed\n");
1536
1537 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001538}
1539
Sagar Kamble016970b2014-08-13 23:07:06 +05301540/*
1541 * This function implements common functionality of runtime and system
1542 * suspend sequence.
1543 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301544static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1545{
1546 struct drm_device *dev = dev_priv->dev;
1547 int ret;
1548
Imre Deak604effb2014-08-26 13:26:56 +03001549 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301550 ret = hsw_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001551 else if (IS_VALLEYVIEW(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301552 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001553 else
1554 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301555
1556 return ret;
1557}
1558
Sagar Kamble016970b2014-08-13 23:07:06 +05301559/*
1560 * This function implements common functionality of runtime and system
1561 * resume sequence. Variable rpm_resume used for implementing different
1562 * code paths.
1563 */
1564static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1565 bool rpm_resume)
Sagar Kambleebc32822014-08-13 23:07:05 +05301566{
1567 struct drm_device *dev = dev_priv->dev;
1568 int ret;
1569
Imre Deak604effb2014-08-26 13:26:56 +03001570 if (IS_GEN6(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301571 ret = snb_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001572 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301573 ret = hsw_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001574 else if (IS_VALLEYVIEW(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301575 ret = vlv_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001576 else
1577 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301578
1579 return ret;
1580}
1581
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001582static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001583 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001584 .suspend_late = i915_pm_suspend_late,
1585 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001586 .resume = i915_pm_resume,
1587 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001588 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001589 .thaw = i915_pm_thaw,
1590 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001591 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001592 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001593 .runtime_suspend = intel_runtime_suspend,
1594 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001595};
1596
Laurent Pinchart78b68552012-05-17 13:27:22 +02001597static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001598 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001599 .open = drm_gem_vm_open,
1600 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001601};
1602
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001603static const struct file_operations i915_driver_fops = {
1604 .owner = THIS_MODULE,
1605 .open = drm_open,
1606 .release = drm_release,
1607 .unlocked_ioctl = drm_ioctl,
1608 .mmap = drm_gem_mmap,
1609 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001610 .read = drm_read,
1611#ifdef CONFIG_COMPAT
1612 .compat_ioctl = i915_compat_ioctl,
1613#endif
1614 .llseek = noop_llseek,
1615};
1616
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001618 /* Don't use MTRRs here; the Xserver or userspace app should
1619 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001620 */
Eric Anholt673a3942008-07-30 12:06:12 -07001621 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001622 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001623 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1624 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001625 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001626 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001627 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001628 .lastclose = i915_driver_lastclose,
1629 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001630 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001631 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001632
1633 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1634 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001635 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001636
Dave Airliecda17382005-07-10 17:31:26 +10001637 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001638 .master_create = i915_master_create,
1639 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001640#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001641 .debugfs_init = i915_debugfs_init,
1642 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001643#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001644 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001646
1647 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1648 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1649 .gem_prime_export = i915_gem_prime_export,
1650 .gem_prime_import = i915_gem_prime_import,
1651
Dave Airlieff72145b2011-02-07 12:16:14 +10001652 .dumb_create = i915_gem_dumb_create,
1653 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001654 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001656 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001657 .name = DRIVER_NAME,
1658 .desc = DRIVER_DESC,
1659 .date = DRIVER_DATE,
1660 .major = DRIVER_MAJOR,
1661 .minor = DRIVER_MINOR,
1662 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663};
1664
Dave Airlie8410ea32010-12-15 03:16:38 +10001665static struct pci_driver i915_pci_driver = {
1666 .name = DRIVER_NAME,
1667 .id_table = pciidlist,
1668 .probe = i915_pci_probe,
1669 .remove = i915_pci_remove,
1670 .driver.pm = &i915_pm_ops,
1671};
1672
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673static int __init i915_init(void)
1674{
1675 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001676
1677 /*
1678 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1679 * explicitly disabled with the module pararmeter.
1680 *
1681 * Otherwise, just follow the parameter (defaulting to off).
1682 *
1683 * Allow optional vga_text_mode_force boot option to override
1684 * the default behavior.
1685 */
1686#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001687 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001688 driver.driver_features |= DRIVER_MODESET;
1689#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001690 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001691 driver.driver_features |= DRIVER_MODESET;
1692
1693#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001694 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001695 driver.driver_features &= ~DRIVER_MODESET;
1696#endif
1697
Daniel Vetterb30324a2013-11-13 22:11:25 +01001698 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001699 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001700#ifndef CONFIG_DRM_I915_UMS
1701 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001702 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001703 return 0;
1704#endif
1705 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001706
Dave Airlie8410ea32010-12-15 03:16:38 +10001707 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708}
1709
1710static void __exit i915_exit(void)
1711{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001712#ifndef CONFIG_DRM_I915_UMS
1713 if (!(driver.driver_features & DRIVER_MODESET))
1714 return; /* Never loaded a driver. */
1715#endif
1716
Dave Airlie8410ea32010-12-15 03:16:38 +10001717 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718}
1719
1720module_init(i915_init);
1721module_exit(i915_exit);
1722
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001723MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001724MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001725
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001726MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727MODULE_LICENSE("GPL and additional rights");