Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 31 | #include <linux/acpi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 35 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 36 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 39 | #include <linux/module.h> |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 40 | #include <linux/pm_runtime.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 41 | #include <drm/drm_crtc_helper.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 43 | static struct drm_driver driver; |
| 44 | |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 45 | #define GEN_DEFAULT_PIPEOFFSETS \ |
| 46 | .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \ |
| 47 | PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \ |
| 48 | .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \ |
| 49 | TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 50 | .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET } |
| 51 | |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 52 | #define GEN_CHV_PIPEOFFSETS \ |
| 53 | .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \ |
| 54 | CHV_PIPE_C_OFFSET }, \ |
| 55 | .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \ |
| 56 | CHV_TRANSCODER_C_OFFSET, }, \ |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 57 | .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \ |
| 58 | CHV_PALETTE_C_OFFSET } |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 59 | |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 60 | #define CURSOR_OFFSETS \ |
| 61 | .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET } |
| 62 | |
| 63 | #define IVB_CURSOR_OFFSETS \ |
| 64 | .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET } |
| 65 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 66 | static const struct intel_device_info intel_i830_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 67 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 68 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 69 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 70 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 71 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 72 | }; |
| 73 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 74 | static const struct intel_device_info intel_845g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 75 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 76 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 77 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 78 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 79 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 80 | }; |
| 81 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 82 | static const struct intel_device_info intel_i85x_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 83 | .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 84 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 85 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 86 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 87 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 88 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 89 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 90 | }; |
| 91 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 92 | static const struct intel_device_info intel_i865g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 93 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 94 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 95 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 96 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 97 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 98 | }; |
| 99 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 100 | static const struct intel_device_info intel_i915g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 101 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 102 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 103 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 104 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 105 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 106 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 107 | static const struct intel_device_info intel_i915gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 108 | .gen = 3, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 109 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 110 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 111 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 112 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 113 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 114 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 115 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 116 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 117 | static const struct intel_device_info intel_i945g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 118 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 119 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 120 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 121 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 122 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 123 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 124 | static const struct intel_device_info intel_i945gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 125 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 126 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 127 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 128 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 129 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 130 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 131 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 132 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 133 | }; |
| 134 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 135 | static const struct intel_device_info intel_i965g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 136 | .gen = 4, .is_broadwater = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 137 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 138 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 139 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 140 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 141 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 142 | }; |
| 143 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 144 | static const struct intel_device_info intel_i965gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 145 | .gen = 4, .is_crestline = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 146 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 147 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 148 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 149 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 150 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 151 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 152 | }; |
| 153 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 154 | static const struct intel_device_info intel_g33_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 155 | .gen = 3, .is_g33 = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 156 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 157 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 158 | .ring_mask = RENDER_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 159 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 160 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 161 | }; |
| 162 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 163 | static const struct intel_device_info intel_g45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 164 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 165 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 166 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 167 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 168 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 169 | }; |
| 170 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 171 | static const struct intel_device_info intel_gm45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 172 | .gen = 4, .is_g4x = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 173 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 174 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 175 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 176 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 177 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 178 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 179 | }; |
| 180 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 181 | static const struct intel_device_info intel_pineview_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 182 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 183 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 184 | .has_overlay = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 185 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 186 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 187 | }; |
| 188 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 189 | static const struct intel_device_info intel_ironlake_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 190 | .gen = 5, .num_pipes = 2, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 191 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 192 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 193 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 194 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 195 | }; |
| 196 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 197 | static const struct intel_device_info intel_ironlake_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 198 | .gen = 5, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 199 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 200 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 201 | .ring_mask = RENDER_RING | BSD_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 202 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 203 | CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 204 | }; |
| 205 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 206 | static const struct intel_device_info intel_sandybridge_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 207 | .gen = 6, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 208 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 209 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 210 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 211 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 212 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 213 | CURSOR_OFFSETS, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 214 | }; |
| 215 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 216 | static const struct intel_device_info intel_sandybridge_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 217 | .gen = 6, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 218 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 219 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 220 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 221 | .has_llc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 222 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 223 | CURSOR_OFFSETS, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 224 | }; |
| 225 | |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 226 | #define GEN7_FEATURES \ |
| 227 | .gen = 7, .num_pipes = 3, \ |
| 228 | .need_gfx_hws = 1, .has_hotplug = 1, \ |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 229 | .has_fbc = 1, \ |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 230 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \ |
Ben Widawsky | ab484f8 | 2013-10-05 17:57:11 -0700 | [diff] [blame] | 231 | .has_llc = 1 |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 232 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 233 | static const struct intel_device_info intel_ivybridge_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 234 | GEN7_FEATURES, |
| 235 | .is_ivybridge = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 236 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 237 | IVB_CURSOR_OFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 238 | }; |
| 239 | |
| 240 | static const struct intel_device_info intel_ivybridge_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 241 | GEN7_FEATURES, |
| 242 | .is_ivybridge = 1, |
| 243 | .is_mobile = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 244 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 245 | IVB_CURSOR_OFFSETS, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 246 | }; |
| 247 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 248 | static const struct intel_device_info intel_ivybridge_q_info = { |
| 249 | GEN7_FEATURES, |
| 250 | .is_ivybridge = 1, |
| 251 | .num_pipes = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 252 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 253 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 254 | }; |
| 255 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 256 | static const struct intel_device_info intel_valleyview_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 257 | GEN7_FEATURES, |
| 258 | .is_mobile = 1, |
| 259 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 260 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 261 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 262 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 263 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 264 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 265 | CURSOR_OFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 266 | }; |
| 267 | |
| 268 | static const struct intel_device_info intel_valleyview_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 269 | GEN7_FEATURES, |
| 270 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 271 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 272 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 273 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 274 | .has_llc = 0, /* legal, last one wins */ |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 275 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 276 | CURSOR_OFFSETS, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 277 | }; |
| 278 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 279 | static const struct intel_device_info intel_haswell_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 280 | GEN7_FEATURES, |
| 281 | .is_haswell = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 282 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 283 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 284 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 285 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 286 | IVB_CURSOR_OFFSETS, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 287 | }; |
| 288 | |
| 289 | static const struct intel_device_info intel_haswell_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 290 | GEN7_FEATURES, |
| 291 | .is_haswell = 1, |
| 292 | .is_mobile = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 293 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 294 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 295 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 296 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 297 | IVB_CURSOR_OFFSETS, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 298 | }; |
| 299 | |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 300 | static const struct intel_device_info intel_broadwell_d_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 301 | .gen = 8, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 302 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 303 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 304 | .has_llc = 1, |
| 305 | .has_ddi = 1, |
Paulo Zanoni | 66bc2ca | 2014-07-16 17:49:30 -0300 | [diff] [blame] | 306 | .has_fpga_dbg = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 307 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 308 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 309 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 310 | }; |
| 311 | |
| 312 | static const struct intel_device_info intel_broadwell_m_info = { |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 313 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 314 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 315 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 316 | .has_llc = 1, |
| 317 | .has_ddi = 1, |
Paulo Zanoni | 66bc2ca | 2014-07-16 17:49:30 -0300 | [diff] [blame] | 318 | .has_fpga_dbg = 1, |
Ben Widawsky | 8f94d24 | 2014-02-20 16:01:20 -0800 | [diff] [blame] | 319 | .has_fbc = 1, |
Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 320 | GEN_DEFAULT_PIPEOFFSETS, |
Rodrigo Vivi | 15d24aa | 2014-06-04 17:09:30 -0700 | [diff] [blame] | 321 | IVB_CURSOR_OFFSETS, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 322 | }; |
| 323 | |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 324 | static const struct intel_device_info intel_broadwell_gt3d_info = { |
| 325 | .gen = 8, .num_pipes = 3, |
| 326 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 327 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 328 | .has_llc = 1, |
| 329 | .has_ddi = 1, |
Paulo Zanoni | 66bc2ca | 2014-07-16 17:49:30 -0300 | [diff] [blame] | 330 | .has_fpga_dbg = 1, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 331 | .has_fbc = 1, |
| 332 | GEN_DEFAULT_PIPEOFFSETS, |
Rodrigo Vivi | 15d24aa | 2014-06-04 17:09:30 -0700 | [diff] [blame] | 333 | IVB_CURSOR_OFFSETS, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 334 | }; |
| 335 | |
| 336 | static const struct intel_device_info intel_broadwell_gt3m_info = { |
| 337 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
| 338 | .need_gfx_hws = 1, .has_hotplug = 1, |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 339 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 340 | .has_llc = 1, |
| 341 | .has_ddi = 1, |
Paulo Zanoni | 66bc2ca | 2014-07-16 17:49:30 -0300 | [diff] [blame] | 342 | .has_fpga_dbg = 1, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 343 | .has_fbc = 1, |
| 344 | GEN_DEFAULT_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 345 | IVB_CURSOR_OFFSETS, |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 346 | }; |
| 347 | |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 348 | static const struct intel_device_info intel_cherryview_info = { |
Ville Syrjälä | 07fddb1 | 2014-04-09 13:28:54 +0300 | [diff] [blame] | 349 | .gen = 8, .num_pipes = 3, |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 350 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 351 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 352 | .is_valleyview = 1, |
| 353 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Rafael Barbalho | 84fd4f4 | 2014-04-28 14:00:42 +0300 | [diff] [blame] | 354 | GEN_CHV_PIPEOFFSETS, |
Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 355 | CURSOR_OFFSETS, |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 356 | }; |
| 357 | |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 358 | static const struct intel_device_info intel_skylake_info = { |
Satheeshakrishna M | 7201c0b | 2014-04-02 11:24:50 +0530 | [diff] [blame] | 359 | .is_skylake = 1, |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 360 | .gen = 9, .num_pipes = 3, |
| 361 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 362 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 363 | .has_llc = 1, |
| 364 | .has_ddi = 1, |
Paulo Zanoni | 6c908bf | 2015-08-25 19:03:41 -0300 | [diff] [blame] | 365 | .has_fpga_dbg = 1, |
Daisy Sun | 043efb1 | 2014-04-23 17:13:09 -0700 | [diff] [blame] | 366 | .has_fbc = 1, |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 367 | GEN_DEFAULT_PIPEOFFSETS, |
| 368 | IVB_CURSOR_OFFSETS, |
| 369 | }; |
| 370 | |
Damien Lespiau | 719388e | 2015-02-04 13:22:27 +0000 | [diff] [blame] | 371 | static const struct intel_device_info intel_skylake_gt3_info = { |
Damien Lespiau | 719388e | 2015-02-04 13:22:27 +0000 | [diff] [blame] | 372 | .is_skylake = 1, |
| 373 | .gen = 9, .num_pipes = 3, |
| 374 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 375 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING, |
| 376 | .has_llc = 1, |
| 377 | .has_ddi = 1, |
Paulo Zanoni | 6c908bf | 2015-08-25 19:03:41 -0300 | [diff] [blame] | 378 | .has_fpga_dbg = 1, |
Damien Lespiau | 719388e | 2015-02-04 13:22:27 +0000 | [diff] [blame] | 379 | .has_fbc = 1, |
| 380 | GEN_DEFAULT_PIPEOFFSETS, |
| 381 | IVB_CURSOR_OFFSETS, |
| 382 | }; |
| 383 | |
Damien Lespiau | 1347f5b | 2015-03-17 11:39:27 +0200 | [diff] [blame] | 384 | static const struct intel_device_info intel_broxton_info = { |
| 385 | .is_preliminary = 1, |
| 386 | .gen = 9, |
| 387 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 388 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 389 | .num_pipes = 3, |
| 390 | .has_ddi = 1, |
Paulo Zanoni | 6c908bf | 2015-08-25 19:03:41 -0300 | [diff] [blame] | 391 | .has_fpga_dbg = 1, |
Daisy Sun | ce89db2 | 2015-03-17 11:39:28 +0200 | [diff] [blame] | 392 | .has_fbc = 1, |
Damien Lespiau | 1347f5b | 2015-03-17 11:39:27 +0200 | [diff] [blame] | 393 | GEN_DEFAULT_PIPEOFFSETS, |
| 394 | IVB_CURSOR_OFFSETS, |
| 395 | }; |
| 396 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 397 | /* |
| 398 | * Make sure any device matches here are from most specific to most |
| 399 | * general. For example, since the Quanta match is based on the subsystem |
| 400 | * and subvendor IDs, we need it to come before the more general IVB |
| 401 | * PCI ID matches, otherwise we'll use the wrong info struct above. |
| 402 | */ |
| 403 | #define INTEL_PCI_IDS \ |
| 404 | INTEL_I830_IDS(&intel_i830_info), \ |
| 405 | INTEL_I845G_IDS(&intel_845g_info), \ |
| 406 | INTEL_I85X_IDS(&intel_i85x_info), \ |
| 407 | INTEL_I865G_IDS(&intel_i865g_info), \ |
| 408 | INTEL_I915G_IDS(&intel_i915g_info), \ |
| 409 | INTEL_I915GM_IDS(&intel_i915gm_info), \ |
| 410 | INTEL_I945G_IDS(&intel_i945g_info), \ |
| 411 | INTEL_I945GM_IDS(&intel_i945gm_info), \ |
| 412 | INTEL_I965G_IDS(&intel_i965g_info), \ |
| 413 | INTEL_G33_IDS(&intel_g33_info), \ |
| 414 | INTEL_I965GM_IDS(&intel_i965gm_info), \ |
| 415 | INTEL_GM45_IDS(&intel_gm45_info), \ |
| 416 | INTEL_G45_IDS(&intel_g45_info), \ |
| 417 | INTEL_PINEVIEW_IDS(&intel_pineview_info), \ |
| 418 | INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \ |
| 419 | INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \ |
| 420 | INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \ |
| 421 | INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \ |
| 422 | INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \ |
| 423 | INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \ |
| 424 | INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \ |
| 425 | INTEL_HSW_D_IDS(&intel_haswell_d_info), \ |
| 426 | INTEL_HSW_M_IDS(&intel_haswell_m_info), \ |
| 427 | INTEL_VLV_M_IDS(&intel_valleyview_m_info), \ |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 428 | INTEL_VLV_D_IDS(&intel_valleyview_d_info), \ |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 429 | INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \ |
| 430 | INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \ |
| 431 | INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \ |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 432 | INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \ |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 433 | INTEL_CHV_IDS(&intel_cherryview_info), \ |
Damien Lespiau | 719388e | 2015-02-04 13:22:27 +0000 | [diff] [blame] | 434 | INTEL_SKL_GT1_IDS(&intel_skylake_info), \ |
| 435 | INTEL_SKL_GT2_IDS(&intel_skylake_info), \ |
Damien Lespiau | 1347f5b | 2015-03-17 11:39:27 +0200 | [diff] [blame] | 436 | INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \ |
| 437 | INTEL_BXT_IDS(&intel_broxton_info) |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 438 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 439 | static const struct pci_device_id pciidlist[] = { /* aka */ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 440 | INTEL_PCI_IDS, |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 441 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | }; |
| 443 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 444 | MODULE_DEVICE_TABLE(pci, pciidlist); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 445 | |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame^] | 446 | static enum intel_pch intel_virt_detect_pch(struct drm_device *dev) |
| 447 | { |
| 448 | enum intel_pch ret = PCH_NOP; |
| 449 | |
| 450 | /* |
| 451 | * In a virtualized passthrough environment we can be in a |
| 452 | * setup where the ISA bridge is not able to be passed through. |
| 453 | * In this case, a south bridge can be emulated and we have to |
| 454 | * make an educated guess as to which PCH is really there. |
| 455 | */ |
| 456 | |
| 457 | if (IS_GEN5(dev)) { |
| 458 | ret = PCH_IBX; |
| 459 | DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n"); |
| 460 | } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) { |
| 461 | ret = PCH_CPT; |
| 462 | DRM_DEBUG_KMS("Assuming CouarPoint PCH\n"); |
| 463 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
| 464 | ret = PCH_LPT; |
| 465 | DRM_DEBUG_KMS("Assuming LynxPoint PCH\n"); |
| 466 | } else if (IS_SKYLAKE(dev)) { |
| 467 | ret = PCH_SPT; |
| 468 | DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n"); |
| 469 | } |
| 470 | |
| 471 | return ret; |
| 472 | } |
| 473 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 474 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 475 | { |
| 476 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 477 | struct pci_dev *pch = NULL; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 478 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 479 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 480 | * (which really amounts to a PCH but no South Display). |
| 481 | */ |
| 482 | if (INTEL_INFO(dev)->num_pipes == 0) { |
| 483 | dev_priv->pch_type = PCH_NOP; |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 484 | return; |
| 485 | } |
| 486 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 487 | /* |
| 488 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 489 | * make graphics device passthrough work easy for VMM, that only |
| 490 | * need to expose ISA bridge to let driver know the real hardware |
| 491 | * underneath. This is a requirement from virtualization team. |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 492 | * |
| 493 | * In some virtualized environments (e.g. XEN), there is irrelevant |
| 494 | * ISA bridge in the system. To work reliably, we should scan trhough |
| 495 | * all the ISA bridge devices and check for the first match, instead |
| 496 | * of only checking the first one. |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 497 | */ |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 498 | while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 499 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 500 | unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 501 | dev_priv->pch_id = id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 502 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 503 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 504 | dev_priv->pch_type = PCH_IBX; |
| 505 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 506 | WARN_ON(!IS_GEN5(dev)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 507 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 508 | dev_priv->pch_type = PCH_CPT; |
| 509 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 510 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 511 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 512 | /* PantherPoint is CPT compatible */ |
| 513 | dev_priv->pch_type = PCH_CPT; |
Jani Nikula | 492ab66 | 2013-10-01 12:12:33 +0300 | [diff] [blame] | 514 | DRM_DEBUG_KMS("Found PantherPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 515 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 516 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 517 | dev_priv->pch_type = PCH_LPT; |
| 518 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Rodrigo Vivi | a35cc9d0 | 2015-01-21 10:33:53 -0800 | [diff] [blame] | 519 | WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev)); |
| 520 | WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev)); |
Ben Widawsky | e76e063 | 2013-11-07 21:40:41 -0800 | [diff] [blame] | 521 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 522 | dev_priv->pch_type = PCH_LPT; |
| 523 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
Rodrigo Vivi | a35cc9d0 | 2015-01-21 10:33:53 -0800 | [diff] [blame] | 524 | WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev)); |
| 525 | WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev)); |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 526 | } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) { |
| 527 | dev_priv->pch_type = PCH_SPT; |
| 528 | DRM_DEBUG_KMS("Found SunrisePoint PCH\n"); |
| 529 | WARN_ON(!IS_SKYLAKE(dev)); |
Satheeshakrishna M | e7e7ea2 | 2014-04-09 11:08:57 +0530 | [diff] [blame] | 530 | } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) { |
| 531 | dev_priv->pch_type = PCH_SPT; |
| 532 | DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n"); |
| 533 | WARN_ON(!IS_SKYLAKE(dev)); |
Robert Beckett | 30c964a | 2015-08-28 13:10:22 +0100 | [diff] [blame^] | 534 | } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) { |
| 535 | dev_priv->pch_type = intel_virt_detect_pch(dev); |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 536 | } else |
| 537 | continue; |
| 538 | |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 539 | break; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 540 | } |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 541 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 542 | if (!pch) |
Imre Deak | bcdb72a | 2014-02-14 20:23:54 +0200 | [diff] [blame] | 543 | DRM_DEBUG_KMS("No PCH found.\n"); |
| 544 | |
| 545 | pci_dev_put(pch); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 546 | } |
| 547 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 548 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 549 | { |
| 550 | if (INTEL_INFO(dev)->gen < 6) |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 551 | return false; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 552 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 553 | if (i915.semaphores >= 0) |
| 554 | return i915.semaphores; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 555 | |
Oscar Mateo | 71386ef | 2014-07-24 17:04:44 +0100 | [diff] [blame] | 556 | /* TODO: make semaphores and Execlists play nicely together */ |
| 557 | if (i915.enable_execlists) |
| 558 | return false; |
| 559 | |
Rodrigo Vivi | be71eab | 2014-08-04 11:15:19 -0700 | [diff] [blame] | 560 | /* Until we get further testing... */ |
| 561 | if (IS_GEN8(dev)) |
| 562 | return false; |
| 563 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 564 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 565 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 566 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 567 | return false; |
| 568 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 569 | |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 570 | return true; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 571 | } |
| 572 | |
Daniel Vetter | eb80562 | 2015-05-04 14:58:44 +0200 | [diff] [blame] | 573 | void i915_firmware_load_error_print(const char *fw_path, int err) |
| 574 | { |
| 575 | DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err); |
| 576 | |
| 577 | /* |
| 578 | * If the reason is not known assume -ENOENT since that's the most |
| 579 | * usual failure mode. |
| 580 | */ |
| 581 | if (!err) |
| 582 | err = -ENOENT; |
| 583 | |
| 584 | if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT)) |
| 585 | return; |
| 586 | |
| 587 | DRM_ERROR( |
| 588 | "The driver is built-in, so to load the firmware you need to\n" |
| 589 | "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n" |
| 590 | "in your initrd/initramfs image.\n"); |
| 591 | } |
| 592 | |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 593 | static void intel_suspend_encoders(struct drm_i915_private *dev_priv) |
| 594 | { |
| 595 | struct drm_device *dev = dev_priv->dev; |
| 596 | struct drm_encoder *encoder; |
| 597 | |
| 598 | drm_modeset_lock_all(dev); |
| 599 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 600 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
| 601 | |
| 602 | if (intel_encoder->suspend) |
| 603 | intel_encoder->suspend(intel_encoder); |
| 604 | } |
| 605 | drm_modeset_unlock_all(dev); |
| 606 | } |
| 607 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 608 | static int intel_suspend_complete(struct drm_i915_private *dev_priv); |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 609 | static int vlv_resume_prepare(struct drm_i915_private *dev_priv, |
| 610 | bool rpm_resume); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 611 | static int skl_resume_prepare(struct drm_i915_private *dev_priv); |
Damien Lespiau | a9a6b73 | 2015-05-20 14:45:14 +0100 | [diff] [blame] | 612 | static int bxt_resume_prepare(struct drm_i915_private *dev_priv); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 613 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 614 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 615 | static int i915_drm_suspend(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 616 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 617 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 618 | pci_power_t opregion_target_state; |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 619 | int error; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 620 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 621 | /* ignore lid events during suspend */ |
| 622 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 623 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 624 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 625 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 626 | /* We do a lot of poking in a lot of registers, make sure they work |
| 627 | * properly. */ |
Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 628 | intel_display_set_init_power(dev_priv, true); |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 629 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 630 | drm_kms_helper_poll_disable(dev); |
| 631 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 632 | pci_save_state(dev->pdev); |
| 633 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 634 | error = i915_gem_suspend(dev); |
| 635 | if (error) { |
| 636 | dev_err(&dev->pdev->dev, |
| 637 | "GEM idle failed, resume might fail\n"); |
| 638 | return error; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 639 | } |
| 640 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 641 | intel_suspend_gt_powersave(dev); |
| 642 | |
| 643 | /* |
| 644 | * Disable CRTCs directly since we want to preserve sw state |
| 645 | * for _thaw. Also, power gate the CRTC power wells. |
| 646 | */ |
| 647 | drm_modeset_lock_all(dev); |
Maarten Lankhorst | 6b72d48 | 2015-06-01 12:49:47 +0200 | [diff] [blame] | 648 | intel_display_suspend(dev); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 649 | drm_modeset_unlock_all(dev); |
| 650 | |
| 651 | intel_dp_mst_suspend(dev); |
| 652 | |
| 653 | intel_runtime_pm_disable_interrupts(dev_priv); |
| 654 | intel_hpd_cancel_work(dev_priv); |
| 655 | |
| 656 | intel_suspend_encoders(dev_priv); |
| 657 | |
| 658 | intel_suspend_hw(dev); |
| 659 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 660 | i915_gem_suspend_gtt_mappings(dev); |
| 661 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 662 | i915_save_state(dev); |
| 663 | |
Imre Deak | 95fa2ee | 2014-06-23 15:46:02 +0300 | [diff] [blame] | 664 | opregion_target_state = PCI_D3cold; |
| 665 | #if IS_ENABLED(CONFIG_ACPI_SLEEP) |
| 666 | if (acpi_target_system_state() < ACPI_STATE_S3) |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 667 | opregion_target_state = PCI_D1; |
Imre Deak | 95fa2ee | 2014-06-23 15:46:02 +0300 | [diff] [blame] | 668 | #endif |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 669 | intel_opregion_notify_adapter(dev, opregion_target_state); |
| 670 | |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 671 | intel_uncore_forcewake_reset(dev, false); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 672 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 673 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 674 | intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true); |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 675 | |
Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 676 | dev_priv->suspend_count++; |
| 677 | |
Kristen Carlson Accardi | 85e9067 | 2014-06-12 08:35:44 -0700 | [diff] [blame] | 678 | intel_display_set_init_power(dev_priv, false); |
| 679 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 680 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 681 | } |
| 682 | |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 683 | static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation) |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 684 | { |
| 685 | struct drm_i915_private *dev_priv = drm_dev->dev_private; |
| 686 | int ret; |
| 687 | |
| 688 | ret = intel_suspend_complete(dev_priv); |
| 689 | |
| 690 | if (ret) { |
| 691 | DRM_ERROR("Suspend complete failed: %d\n", ret); |
| 692 | |
| 693 | return ret; |
| 694 | } |
| 695 | |
| 696 | pci_disable_device(drm_dev->pdev); |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 697 | /* |
Imre Deak | 5487557 | 2015-06-30 17:06:47 +0300 | [diff] [blame] | 698 | * During hibernation on some platforms the BIOS may try to access |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 699 | * the device even though it's already in D3 and hang the machine. So |
| 700 | * leave the device in D0 on those platforms and hope the BIOS will |
Imre Deak | 5487557 | 2015-06-30 17:06:47 +0300 | [diff] [blame] | 701 | * power down the device properly. The issue was seen on multiple old |
| 702 | * GENs with different BIOS vendors, so having an explicit blacklist |
| 703 | * is inpractical; apply the workaround on everything pre GEN6. The |
| 704 | * platforms where the issue was seen: |
| 705 | * Lenovo Thinkpad X301, X61s, X60, T60, X41 |
| 706 | * Fujitsu FSC S7110 |
| 707 | * Acer Aspire 1830T |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 708 | */ |
Imre Deak | 5487557 | 2015-06-30 17:06:47 +0300 | [diff] [blame] | 709 | if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6)) |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 710 | pci_set_power_state(drm_dev->pdev, PCI_D3hot); |
Imre Deak | c3c09c9 | 2014-10-23 19:23:15 +0300 | [diff] [blame] | 711 | |
| 712 | return 0; |
| 713 | } |
| 714 | |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 715 | int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 716 | { |
| 717 | int error; |
| 718 | |
| 719 | if (!dev || !dev->dev_private) { |
| 720 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 721 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 722 | return -ENODEV; |
| 723 | } |
| 724 | |
Imre Deak | 0b14cbd | 2014-09-10 18:16:55 +0300 | [diff] [blame] | 725 | if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND && |
| 726 | state.event != PM_EVENT_FREEZE)) |
| 727 | return -EINVAL; |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 728 | |
| 729 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 730 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 731 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 732 | error = i915_drm_suspend(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 733 | if (error) |
| 734 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 735 | |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 736 | return i915_drm_suspend_late(dev, false); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 737 | } |
| 738 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 739 | static int i915_drm_resume(struct drm_device *dev) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 740 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 741 | struct drm_i915_private *dev_priv = dev->dev_private; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 742 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 743 | mutex_lock(&dev->struct_mutex); |
| 744 | i915_gem_restore_gtt_mappings(dev); |
| 745 | mutex_unlock(&dev->struct_mutex); |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 746 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 747 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 748 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 749 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 750 | intel_init_pch_refclk(dev); |
| 751 | drm_mode_config_reset(dev); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 752 | |
Peter Antoine | 364aece | 2015-05-11 08:50:45 +0100 | [diff] [blame] | 753 | /* |
| 754 | * Interrupts have to be enabled before any batches are run. If not the |
| 755 | * GPU will hang. i915_gem_init_hw() will initiate batches to |
| 756 | * update/restore the context. |
| 757 | * |
| 758 | * Modeset enabling in intel_modeset_init_hw() also needs working |
| 759 | * interrupts. |
| 760 | */ |
| 761 | intel_runtime_pm_enable_interrupts(dev_priv); |
| 762 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 763 | mutex_lock(&dev->struct_mutex); |
| 764 | if (i915_gem_init_hw(dev)) { |
| 765 | DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 766 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 767 | } |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 768 | mutex_unlock(&dev->struct_mutex); |
| 769 | |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 770 | intel_modeset_init_hw(dev); |
| 771 | |
| 772 | spin_lock_irq(&dev_priv->irq_lock); |
| 773 | if (dev_priv->display.hpd_irq_setup) |
| 774 | dev_priv->display.hpd_irq_setup(dev); |
| 775 | spin_unlock_irq(&dev_priv->irq_lock); |
| 776 | |
| 777 | drm_modeset_lock_all(dev); |
Maarten Lankhorst | 043e9bd | 2015-07-13 16:30:25 +0200 | [diff] [blame] | 778 | intel_display_resume(dev); |
Daniel Vetter | d581893 | 2015-02-23 12:03:26 +0100 | [diff] [blame] | 779 | drm_modeset_unlock_all(dev); |
| 780 | |
| 781 | intel_dp_mst_resume(dev); |
| 782 | |
| 783 | /* |
| 784 | * ... but also need to make sure that hotplug processing |
| 785 | * doesn't cause havoc. Like in the driver load code we don't |
| 786 | * bother with the tiny race here where we might loose hotplug |
| 787 | * notifications. |
| 788 | * */ |
| 789 | intel_hpd_init(dev_priv); |
| 790 | /* Config may have changed between suspend and resume */ |
| 791 | drm_helper_hpd_irq_event(dev); |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 792 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 793 | intel_opregion_init(dev); |
| 794 | |
Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 795 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 796 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 797 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 798 | dev_priv->modeset_restore = MODESET_DONE; |
| 799 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 800 | |
Jesse Barnes | e5747e3 | 2014-06-12 08:35:47 -0700 | [diff] [blame] | 801 | intel_opregion_notify_adapter(dev, PCI_D0); |
| 802 | |
Imre Deak | ee6f280 | 2014-10-23 19:23:22 +0300 | [diff] [blame] | 803 | drm_kms_helper_poll_enable(dev); |
| 804 | |
Chris Wilson | 074c6ad | 2014-04-09 09:19:43 +0100 | [diff] [blame] | 805 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 806 | } |
| 807 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 808 | static int i915_drm_resume_early(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 809 | { |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 810 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 811 | int ret = 0; |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 812 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 813 | /* |
| 814 | * We have a resume ordering issue with the snd-hda driver also |
| 815 | * requiring our device to be power up. Due to the lack of a |
| 816 | * parent/child relationship we currently solve this with an early |
| 817 | * resume hook. |
| 818 | * |
| 819 | * FIXME: This should be solved with a special hdmi sink device or |
| 820 | * similar so that power domains can be employed. |
| 821 | */ |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 822 | if (pci_enable_device(dev->pdev)) |
| 823 | return -EIO; |
| 824 | |
| 825 | pci_set_master(dev->pdev); |
| 826 | |
Paulo Zanoni | efee833 | 2014-10-27 17:54:33 -0200 | [diff] [blame] | 827 | if (IS_VALLEYVIEW(dev_priv)) |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 828 | ret = vlv_resume_prepare(dev_priv, false); |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 829 | if (ret) |
Damien Lespiau | ff0b187 | 2015-05-20 14:45:15 +0100 | [diff] [blame] | 830 | DRM_ERROR("Resume prepare failed: %d, continuing anyway\n", |
| 831 | ret); |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 832 | |
| 833 | intel_uncore_early_sanitize(dev, true); |
Paulo Zanoni | efee833 | 2014-10-27 17:54:33 -0200 | [diff] [blame] | 834 | |
Damien Lespiau | a9a6b73 | 2015-05-20 14:45:14 +0100 | [diff] [blame] | 835 | if (IS_BROXTON(dev)) |
| 836 | ret = bxt_resume_prepare(dev_priv); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 837 | else if (IS_SKYLAKE(dev_priv)) |
| 838 | ret = skl_resume_prepare(dev_priv); |
Damien Lespiau | a9a6b73 | 2015-05-20 14:45:14 +0100 | [diff] [blame] | 839 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 840 | hsw_disable_pc8(dev_priv); |
Paulo Zanoni | efee833 | 2014-10-27 17:54:33 -0200 | [diff] [blame] | 841 | |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 842 | intel_uncore_sanitize(dev); |
| 843 | intel_power_domains_init_hw(dev_priv); |
| 844 | |
| 845 | return ret; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 846 | } |
| 847 | |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 848 | int i915_resume_switcheroo(struct drm_device *dev) |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 849 | { |
Imre Deak | 50a0072 | 2014-10-23 19:23:17 +0300 | [diff] [blame] | 850 | int ret; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 851 | |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 852 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 853 | return 0; |
| 854 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 855 | ret = i915_drm_resume_early(dev); |
Imre Deak | 50a0072 | 2014-10-23 19:23:17 +0300 | [diff] [blame] | 856 | if (ret) |
| 857 | return ret; |
| 858 | |
Imre Deak | 5a17514 | 2014-10-23 19:23:18 +0300 | [diff] [blame] | 859 | return i915_drm_resume(dev); |
| 860 | } |
| 861 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 862 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 863 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 864 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 865 | * |
| 866 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 867 | * reset or otherwise an error code. |
| 868 | * |
| 869 | * Procedure is fairly simple: |
| 870 | * - reset the chip using the reset reg |
| 871 | * - re-init context state |
| 872 | * - re-init hardware status page |
| 873 | * - re-init ring buffer |
| 874 | * - re-init interrupt state |
| 875 | * - re-init display |
| 876 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 877 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 878 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 879 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 880 | bool simulated; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 881 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 882 | |
Imre Deak | dbea3ce | 2014-12-15 18:59:28 +0200 | [diff] [blame] | 883 | intel_reset_gt_powersave(dev); |
| 884 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 885 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 886 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 887 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 888 | |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 889 | simulated = dev_priv->gpu_error.stop_rings != 0; |
| 890 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 891 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 892 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 893 | /* Also reset the gpu hangman. */ |
| 894 | if (simulated) { |
| 895 | DRM_INFO("Simulated gpu hang, resetting stop_rings\n"); |
| 896 | dev_priv->gpu_error.stop_rings = 0; |
| 897 | if (ret == -ENODEV) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 898 | DRM_INFO("Reset not implemented, but ignoring " |
| 899 | "error for simulated gpu hangs\n"); |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 900 | ret = 0; |
| 901 | } |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 902 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 903 | |
Daniel Vetter | d8f2716 | 2014-10-01 01:02:04 +0200 | [diff] [blame] | 904 | if (i915_stop_ring_allow_warn(dev_priv)) |
| 905 | pr_notice("drm/i915: Resetting chip after gpu hang\n"); |
| 906 | |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 907 | if (ret) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 908 | DRM_ERROR("Failed to reset chip: %i\n", ret); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 909 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 910 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 911 | } |
| 912 | |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 913 | intel_overlay_reset(dev_priv); |
| 914 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 915 | /* Ok, now get things going again... */ |
| 916 | |
| 917 | /* |
| 918 | * Everything depends on having the GTT running, so we need to start |
| 919 | * there. Fortunately we don't need to do this unless we reset the |
| 920 | * chip at a PCI level. |
| 921 | * |
| 922 | * Next we need to restore the context, but we don't use those |
| 923 | * yet either... |
| 924 | * |
| 925 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 926 | * was running at the time of the reset (i.e. we weren't VT |
| 927 | * switched away). |
| 928 | */ |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 929 | |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 930 | /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */ |
| 931 | dev_priv->gpu_error.reload_in_reset = true; |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 932 | |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 933 | ret = i915_gem_init_hw(dev); |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 934 | |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 935 | dev_priv->gpu_error.reload_in_reset = false; |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 936 | |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 937 | mutex_unlock(&dev->struct_mutex); |
| 938 | if (ret) { |
| 939 | DRM_ERROR("Failed hw init on reset %d\n", ret); |
| 940 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 941 | } |
| 942 | |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 943 | /* |
Daniel Vetter | 33d30a9 | 2015-02-23 12:03:27 +0100 | [diff] [blame] | 944 | * rps/rc6 re-init is necessary to restore state lost after the |
| 945 | * reset and the re-install of gt irqs. Skip for ironlake per |
| 946 | * previous concerns that it doesn't respond well to some forms |
| 947 | * of re-init after reset. |
| 948 | */ |
| 949 | if (INTEL_INFO(dev)->gen > 5) |
| 950 | intel_enable_gt_powersave(dev); |
| 951 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 952 | return 0; |
| 953 | } |
| 954 | |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 955 | static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 956 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 957 | struct intel_device_info *intel_info = |
| 958 | (struct intel_device_info *) ent->driver_data; |
| 959 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 960 | if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) { |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 961 | DRM_INFO("This hardware requires preliminary hardware support.\n" |
| 962 | "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n"); |
| 963 | return -ENODEV; |
| 964 | } |
| 965 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 966 | /* Only bind to function 0 of the device. Early generations |
| 967 | * used function 1 as a placeholder for multi-head. This causes |
| 968 | * us confusion instead, especially on the systems where both |
| 969 | * functions have the same PCI-ID! |
| 970 | */ |
| 971 | if (PCI_FUNC(pdev->devfn)) |
| 972 | return -ENODEV; |
| 973 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 974 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 975 | } |
| 976 | |
| 977 | static void |
| 978 | i915_pci_remove(struct pci_dev *pdev) |
| 979 | { |
| 980 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 981 | |
| 982 | drm_put_dev(dev); |
| 983 | } |
| 984 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 985 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 986 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 987 | struct pci_dev *pdev = to_pci_dev(dev); |
| 988 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 989 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 990 | if (!drm_dev || !drm_dev->dev_private) { |
| 991 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 992 | return -ENODEV; |
| 993 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 994 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 995 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 996 | return 0; |
| 997 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 998 | return i915_drm_suspend(drm_dev); |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 999 | } |
| 1000 | |
| 1001 | static int i915_pm_suspend_late(struct device *dev) |
| 1002 | { |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1003 | struct drm_device *drm_dev = dev_to_i915(dev)->dev; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1004 | |
| 1005 | /* |
Damien Lespiau | c965d995 | 2015-05-18 19:53:48 +0100 | [diff] [blame] | 1006 | * We have a suspend ordering issue with the snd-hda driver also |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1007 | * requiring our device to be power up. Due to the lack of a |
| 1008 | * parent/child relationship we currently solve this with an late |
| 1009 | * suspend hook. |
| 1010 | * |
| 1011 | * FIXME: This should be solved with a special hdmi sink device or |
| 1012 | * similar so that power domains can be employed. |
| 1013 | */ |
| 1014 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1015 | return 0; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 1016 | |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1017 | return i915_drm_suspend_late(drm_dev, false); |
| 1018 | } |
| 1019 | |
| 1020 | static int i915_pm_poweroff_late(struct device *dev) |
| 1021 | { |
| 1022 | struct drm_device *drm_dev = dev_to_i915(dev)->dev; |
| 1023 | |
| 1024 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1025 | return 0; |
| 1026 | |
| 1027 | return i915_drm_suspend_late(drm_dev, true); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1028 | } |
| 1029 | |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1030 | static int i915_pm_resume_early(struct device *dev) |
| 1031 | { |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1032 | struct drm_device *drm_dev = dev_to_i915(dev)->dev; |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1033 | |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 1034 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1035 | return 0; |
| 1036 | |
Imre Deak | 5e365c3 | 2014-10-23 19:23:25 +0300 | [diff] [blame] | 1037 | return i915_drm_resume_early(drm_dev); |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1038 | } |
| 1039 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1040 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1041 | { |
Imre Deak | 888d0d4 | 2015-01-08 17:54:13 +0200 | [diff] [blame] | 1042 | struct drm_device *drm_dev = dev_to_i915(dev)->dev; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 1043 | |
Imre Deak | 097dd83 | 2014-10-23 19:23:19 +0300 | [diff] [blame] | 1044 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 1045 | return 0; |
| 1046 | |
Imre Deak | 5a17514 | 2014-10-23 19:23:18 +0300 | [diff] [blame] | 1047 | return i915_drm_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1048 | } |
| 1049 | |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1050 | static int skl_suspend_complete(struct drm_i915_private *dev_priv) |
| 1051 | { |
| 1052 | /* Enabling DC6 is not a hard requirement to enter runtime D3 */ |
| 1053 | |
| 1054 | /* |
| 1055 | * This is to ensure that CSR isn't identified as loaded before |
| 1056 | * CSR-loading program is called during runtime-resume. |
| 1057 | */ |
| 1058 | intel_csr_load_status_set(dev_priv, FW_UNINITIALIZED); |
| 1059 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 1060 | skl_uninit_cdclk(dev_priv); |
| 1061 | |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1062 | return 0; |
| 1063 | } |
| 1064 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1065 | static int hsw_suspend_complete(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1066 | { |
Paulo Zanoni | 414de7a | 2014-03-07 20:12:35 -0300 | [diff] [blame] | 1067 | hsw_enable_pc8(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1068 | |
| 1069 | return 0; |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1070 | } |
| 1071 | |
Suketu Shah | 31335ce | 2014-11-24 13:37:45 +0530 | [diff] [blame] | 1072 | static int bxt_suspend_complete(struct drm_i915_private *dev_priv) |
| 1073 | { |
| 1074 | struct drm_device *dev = dev_priv->dev; |
| 1075 | |
| 1076 | /* TODO: when DC5 support is added disable DC5 here. */ |
| 1077 | |
| 1078 | broxton_ddi_phy_uninit(dev); |
| 1079 | broxton_uninit_cdclk(dev); |
| 1080 | bxt_enable_dc9(dev_priv); |
| 1081 | |
| 1082 | return 0; |
| 1083 | } |
| 1084 | |
| 1085 | static int bxt_resume_prepare(struct drm_i915_private *dev_priv) |
| 1086 | { |
| 1087 | struct drm_device *dev = dev_priv->dev; |
| 1088 | |
| 1089 | /* TODO: when CSR FW support is added make sure the FW is loaded */ |
| 1090 | |
| 1091 | bxt_disable_dc9(dev_priv); |
| 1092 | |
| 1093 | /* |
| 1094 | * TODO: when DC5 support is added enable DC5 here if the CSR FW |
| 1095 | * is available. |
| 1096 | */ |
| 1097 | broxton_init_cdclk(dev); |
| 1098 | broxton_ddi_phy_init(dev); |
| 1099 | intel_prepare_ddi(dev); |
| 1100 | |
| 1101 | return 0; |
| 1102 | } |
| 1103 | |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1104 | static int skl_resume_prepare(struct drm_i915_private *dev_priv) |
| 1105 | { |
| 1106 | struct drm_device *dev = dev_priv->dev; |
| 1107 | |
Damien Lespiau | 5d96d8a | 2015-05-21 16:37:48 +0100 | [diff] [blame] | 1108 | skl_init_cdclk(dev_priv); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1109 | intel_csr_load_program(dev); |
| 1110 | |
| 1111 | return 0; |
| 1112 | } |
| 1113 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1114 | /* |
| 1115 | * Save all Gunit registers that may be lost after a D3 and a subsequent |
| 1116 | * S0i[R123] transition. The list of registers needing a save/restore is |
| 1117 | * defined in the VLV2_S0IXRegs document. This documents marks all Gunit |
| 1118 | * registers in the following way: |
| 1119 | * - Driver: saved/restored by the driver |
| 1120 | * - Punit : saved/restored by the Punit firmware |
| 1121 | * - No, w/o marking: no need to save/restore, since the register is R/O or |
| 1122 | * used internally by the HW in a way that doesn't depend |
| 1123 | * keeping the content across a suspend/resume. |
| 1124 | * - Debug : used for debugging |
| 1125 | * |
| 1126 | * We save/restore all registers marked with 'Driver', with the following |
| 1127 | * exceptions: |
| 1128 | * - Registers out of use, including also registers marked with 'Debug'. |
| 1129 | * These have no effect on the driver's operation, so we don't save/restore |
| 1130 | * them to reduce the overhead. |
| 1131 | * - Registers that are fully setup by an initialization function called from |
| 1132 | * the resume path. For example many clock gating and RPS/RC6 registers. |
| 1133 | * - Registers that provide the right functionality with their reset defaults. |
| 1134 | * |
| 1135 | * TODO: Except for registers that based on the above 3 criteria can be safely |
| 1136 | * ignored, we save/restore all others, practically treating the HW context as |
| 1137 | * a black-box for the driver. Further investigation is needed to reduce the |
| 1138 | * saved/restored registers even further, by following the same 3 criteria. |
| 1139 | */ |
| 1140 | static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 1141 | { |
| 1142 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 1143 | int i; |
| 1144 | |
| 1145 | /* GAM 0x4000-0x4770 */ |
| 1146 | s->wr_watermark = I915_READ(GEN7_WR_WATERMARK); |
| 1147 | s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL); |
| 1148 | s->arb_mode = I915_READ(ARB_MODE); |
| 1149 | s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0); |
| 1150 | s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1); |
| 1151 | |
| 1152 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 1153 | s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i)); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1154 | |
| 1155 | s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT); |
Imre Deak | b5f1c97 | 2015-04-15 16:52:30 -0700 | [diff] [blame] | 1156 | s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1157 | |
| 1158 | s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7); |
| 1159 | s->ecochk = I915_READ(GAM_ECOCHK); |
| 1160 | s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7); |
| 1161 | s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7); |
| 1162 | |
| 1163 | s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR); |
| 1164 | |
| 1165 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 1166 | s->g3dctl = I915_READ(VLV_G3DCTL); |
| 1167 | s->gsckgctl = I915_READ(VLV_GSCKGCTL); |
| 1168 | s->mbctl = I915_READ(GEN6_MBCTL); |
| 1169 | |
| 1170 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 1171 | s->ucgctl1 = I915_READ(GEN6_UCGCTL1); |
| 1172 | s->ucgctl3 = I915_READ(GEN6_UCGCTL3); |
| 1173 | s->rcgctl1 = I915_READ(GEN6_RCGCTL1); |
| 1174 | s->rcgctl2 = I915_READ(GEN6_RCGCTL2); |
| 1175 | s->rstctl = I915_READ(GEN6_RSTCTL); |
| 1176 | s->misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 1177 | |
| 1178 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 1179 | s->gfxpause = I915_READ(GEN6_GFXPAUSE); |
| 1180 | s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC); |
| 1181 | s->rpdeuc = I915_READ(GEN6_RPDEUC); |
| 1182 | s->ecobus = I915_READ(ECOBUS); |
| 1183 | s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL); |
| 1184 | s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT); |
| 1185 | s->rp_deucsw = I915_READ(GEN6_RPDEUCSW); |
| 1186 | s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR); |
| 1187 | s->rcedata = I915_READ(VLV_RCEDATA); |
| 1188 | s->spare2gh = I915_READ(VLV_SPAREG2H); |
| 1189 | |
| 1190 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 1191 | s->gt_imr = I915_READ(GTIMR); |
| 1192 | s->gt_ier = I915_READ(GTIER); |
| 1193 | s->pm_imr = I915_READ(GEN6_PMIMR); |
| 1194 | s->pm_ier = I915_READ(GEN6_PMIER); |
| 1195 | |
| 1196 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 1197 | s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i)); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1198 | |
| 1199 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 1200 | s->tilectl = I915_READ(TILECTL); |
| 1201 | s->gt_fifoctl = I915_READ(GTFIFOCTL); |
| 1202 | s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1203 | s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1204 | s->pmwgicz = I915_READ(VLV_PMWGICZ); |
| 1205 | |
| 1206 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 1207 | s->gu_ctl0 = I915_READ(VLV_GU_CTL0); |
| 1208 | s->gu_ctl1 = I915_READ(VLV_GU_CTL1); |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 1209 | s->pcbr = I915_READ(VLV_PCBR); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1210 | s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2); |
| 1211 | |
| 1212 | /* |
| 1213 | * Not saving any of: |
| 1214 | * DFT, 0x9800-0x9EC0 |
| 1215 | * SARB, 0xB000-0xB1FC |
| 1216 | * GAC, 0x5208-0x524C, 0x14000-0x14C000 |
| 1217 | * PCI CFG |
| 1218 | */ |
| 1219 | } |
| 1220 | |
| 1221 | static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv) |
| 1222 | { |
| 1223 | struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state; |
| 1224 | u32 val; |
| 1225 | int i; |
| 1226 | |
| 1227 | /* GAM 0x4000-0x4770 */ |
| 1228 | I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark); |
| 1229 | I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl); |
| 1230 | I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16)); |
| 1231 | I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0); |
| 1232 | I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1); |
| 1233 | |
| 1234 | for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 1235 | I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1236 | |
| 1237 | I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count); |
Imre Deak | b5f1c97 | 2015-04-15 16:52:30 -0700 | [diff] [blame] | 1238 | I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1239 | |
| 1240 | I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp); |
| 1241 | I915_WRITE(GAM_ECOCHK, s->ecochk); |
| 1242 | I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp); |
| 1243 | I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp); |
| 1244 | |
| 1245 | I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr); |
| 1246 | |
| 1247 | /* MBC 0x9024-0x91D0, 0x8500 */ |
| 1248 | I915_WRITE(VLV_G3DCTL, s->g3dctl); |
| 1249 | I915_WRITE(VLV_GSCKGCTL, s->gsckgctl); |
| 1250 | I915_WRITE(GEN6_MBCTL, s->mbctl); |
| 1251 | |
| 1252 | /* GCP 0x9400-0x9424, 0x8100-0x810C */ |
| 1253 | I915_WRITE(GEN6_UCGCTL1, s->ucgctl1); |
| 1254 | I915_WRITE(GEN6_UCGCTL3, s->ucgctl3); |
| 1255 | I915_WRITE(GEN6_RCGCTL1, s->rcgctl1); |
| 1256 | I915_WRITE(GEN6_RCGCTL2, s->rcgctl2); |
| 1257 | I915_WRITE(GEN6_RSTCTL, s->rstctl); |
| 1258 | I915_WRITE(GEN7_MISCCPCTL, s->misccpctl); |
| 1259 | |
| 1260 | /* GPM 0xA000-0xAA84, 0x8000-0x80FC */ |
| 1261 | I915_WRITE(GEN6_GFXPAUSE, s->gfxpause); |
| 1262 | I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc); |
| 1263 | I915_WRITE(GEN6_RPDEUC, s->rpdeuc); |
| 1264 | I915_WRITE(ECOBUS, s->ecobus); |
| 1265 | I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl); |
| 1266 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout); |
| 1267 | I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw); |
| 1268 | I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr); |
| 1269 | I915_WRITE(VLV_RCEDATA, s->rcedata); |
| 1270 | I915_WRITE(VLV_SPAREG2H, s->spare2gh); |
| 1271 | |
| 1272 | /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */ |
| 1273 | I915_WRITE(GTIMR, s->gt_imr); |
| 1274 | I915_WRITE(GTIER, s->gt_ier); |
| 1275 | I915_WRITE(GEN6_PMIMR, s->pm_imr); |
| 1276 | I915_WRITE(GEN6_PMIER, s->pm_ier); |
| 1277 | |
| 1278 | for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++) |
Ville Syrjälä | 22dfe79 | 2015-09-18 20:03:16 +0300 | [diff] [blame] | 1279 | I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1280 | |
| 1281 | /* GT SA CZ domain, 0x100000-0x138124 */ |
| 1282 | I915_WRITE(TILECTL, s->tilectl); |
| 1283 | I915_WRITE(GTFIFOCTL, s->gt_fifoctl); |
| 1284 | /* |
| 1285 | * Preserve the GT allow wake and GFX force clock bit, they are not |
| 1286 | * be restored, as they are used to control the s0ix suspend/resume |
| 1287 | * sequence by the caller. |
| 1288 | */ |
| 1289 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1290 | val &= VLV_GTLC_ALLOWWAKEREQ; |
| 1291 | val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ; |
| 1292 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 1293 | |
| 1294 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1295 | val &= VLV_GFX_CLK_FORCE_ON_BIT; |
| 1296 | val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 1297 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 1298 | |
| 1299 | I915_WRITE(VLV_PMWGICZ, s->pmwgicz); |
| 1300 | |
| 1301 | /* Gunit-Display CZ domain, 0x182028-0x1821CF */ |
| 1302 | I915_WRITE(VLV_GU_CTL0, s->gu_ctl0); |
| 1303 | I915_WRITE(VLV_GU_CTL1, s->gu_ctl1); |
Jesse Barnes | 9c25210 | 2015-04-01 14:22:57 -0700 | [diff] [blame] | 1304 | I915_WRITE(VLV_PCBR, s->pcbr); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1305 | I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2); |
| 1306 | } |
| 1307 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1308 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on) |
| 1309 | { |
| 1310 | u32 val; |
| 1311 | int err; |
| 1312 | |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1313 | #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT) |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1314 | |
| 1315 | val = I915_READ(VLV_GTLC_SURVIVABILITY_REG); |
| 1316 | val &= ~VLV_GFX_CLK_FORCE_ON_BIT; |
| 1317 | if (force_on) |
| 1318 | val |= VLV_GFX_CLK_FORCE_ON_BIT; |
| 1319 | I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val); |
| 1320 | |
| 1321 | if (!force_on) |
| 1322 | return 0; |
| 1323 | |
Imre Deak | 8d4eee9 | 2014-04-14 20:24:43 +0300 | [diff] [blame] | 1324 | err = wait_for(COND, 20); |
Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 1325 | if (err) |
| 1326 | DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n", |
| 1327 | I915_READ(VLV_GTLC_SURVIVABILITY_REG)); |
| 1328 | |
| 1329 | return err; |
| 1330 | #undef COND |
| 1331 | } |
| 1332 | |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1333 | static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow) |
| 1334 | { |
| 1335 | u32 val; |
| 1336 | int err = 0; |
| 1337 | |
| 1338 | val = I915_READ(VLV_GTLC_WAKE_CTRL); |
| 1339 | val &= ~VLV_GTLC_ALLOWWAKEREQ; |
| 1340 | if (allow) |
| 1341 | val |= VLV_GTLC_ALLOWWAKEREQ; |
| 1342 | I915_WRITE(VLV_GTLC_WAKE_CTRL, val); |
| 1343 | POSTING_READ(VLV_GTLC_WAKE_CTRL); |
| 1344 | |
| 1345 | #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \ |
| 1346 | allow) |
| 1347 | err = wait_for(COND, 1); |
| 1348 | if (err) |
| 1349 | DRM_ERROR("timeout disabling GT waking\n"); |
| 1350 | return err; |
| 1351 | #undef COND |
| 1352 | } |
| 1353 | |
| 1354 | static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv, |
| 1355 | bool wait_for_on) |
| 1356 | { |
| 1357 | u32 mask; |
| 1358 | u32 val; |
| 1359 | int err; |
| 1360 | |
| 1361 | mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK; |
| 1362 | val = wait_for_on ? mask : 0; |
| 1363 | #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val) |
| 1364 | if (COND) |
| 1365 | return 0; |
| 1366 | |
| 1367 | DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n", |
| 1368 | wait_for_on ? "on" : "off", |
| 1369 | I915_READ(VLV_GTLC_PW_STATUS)); |
| 1370 | |
| 1371 | /* |
| 1372 | * RC6 transitioning can be delayed up to 2 msec (see |
| 1373 | * valleyview_enable_rps), use 3 msec for safety. |
| 1374 | */ |
| 1375 | err = wait_for(COND, 3); |
| 1376 | if (err) |
| 1377 | DRM_ERROR("timeout waiting for GT wells to go %s\n", |
| 1378 | wait_for_on ? "on" : "off"); |
| 1379 | |
| 1380 | return err; |
| 1381 | #undef COND |
| 1382 | } |
| 1383 | |
| 1384 | static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv) |
| 1385 | { |
| 1386 | if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR)) |
| 1387 | return; |
| 1388 | |
| 1389 | DRM_ERROR("GT register access while GT waking disabled\n"); |
| 1390 | I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR); |
| 1391 | } |
| 1392 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1393 | static int vlv_suspend_complete(struct drm_i915_private *dev_priv) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1394 | { |
| 1395 | u32 mask; |
| 1396 | int err; |
| 1397 | |
| 1398 | /* |
| 1399 | * Bspec defines the following GT well on flags as debug only, so |
| 1400 | * don't treat them as hard failures. |
| 1401 | */ |
| 1402 | (void)vlv_wait_for_gt_wells(dev_priv, false); |
| 1403 | |
| 1404 | mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS; |
| 1405 | WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask); |
| 1406 | |
| 1407 | vlv_check_no_gt_access(dev_priv); |
| 1408 | |
| 1409 | err = vlv_force_gfx_clock(dev_priv, true); |
| 1410 | if (err) |
| 1411 | goto err1; |
| 1412 | |
| 1413 | err = vlv_allow_gt_wake(dev_priv, false); |
| 1414 | if (err) |
| 1415 | goto err2; |
Deepak S | 9871116 | 2014-12-12 14:18:16 +0530 | [diff] [blame] | 1416 | |
| 1417 | if (!IS_CHERRYVIEW(dev_priv->dev)) |
| 1418 | vlv_save_gunit_s0ix_state(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1419 | |
| 1420 | err = vlv_force_gfx_clock(dev_priv, false); |
| 1421 | if (err) |
| 1422 | goto err2; |
| 1423 | |
| 1424 | return 0; |
| 1425 | |
| 1426 | err2: |
| 1427 | /* For safety always re-enable waking and disable gfx clock forcing */ |
| 1428 | vlv_allow_gt_wake(dev_priv, true); |
| 1429 | err1: |
| 1430 | vlv_force_gfx_clock(dev_priv, false); |
| 1431 | |
| 1432 | return err; |
| 1433 | } |
| 1434 | |
Sagar Kamble | 016970b | 2014-08-13 23:07:06 +0530 | [diff] [blame] | 1435 | static int vlv_resume_prepare(struct drm_i915_private *dev_priv, |
| 1436 | bool rpm_resume) |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1437 | { |
| 1438 | struct drm_device *dev = dev_priv->dev; |
| 1439 | int err; |
| 1440 | int ret; |
| 1441 | |
| 1442 | /* |
| 1443 | * If any of the steps fail just try to continue, that's the best we |
| 1444 | * can do at this point. Return the first error code (which will also |
| 1445 | * leave RPM permanently disabled). |
| 1446 | */ |
| 1447 | ret = vlv_force_gfx_clock(dev_priv, true); |
| 1448 | |
Deepak S | 9871116 | 2014-12-12 14:18:16 +0530 | [diff] [blame] | 1449 | if (!IS_CHERRYVIEW(dev_priv->dev)) |
| 1450 | vlv_restore_gunit_s0ix_state(dev_priv); |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1451 | |
| 1452 | err = vlv_allow_gt_wake(dev_priv, true); |
| 1453 | if (!ret) |
| 1454 | ret = err; |
| 1455 | |
| 1456 | err = vlv_force_gfx_clock(dev_priv, false); |
| 1457 | if (!ret) |
| 1458 | ret = err; |
| 1459 | |
| 1460 | vlv_check_no_gt_access(dev_priv); |
| 1461 | |
Sagar Kamble | 016970b | 2014-08-13 23:07:06 +0530 | [diff] [blame] | 1462 | if (rpm_resume) { |
| 1463 | intel_init_clock_gating(dev); |
| 1464 | i915_gem_restore_fences(dev); |
| 1465 | } |
Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1466 | |
| 1467 | return ret; |
| 1468 | } |
| 1469 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1470 | static int intel_runtime_suspend(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1471 | { |
| 1472 | struct pci_dev *pdev = to_pci_dev(device); |
| 1473 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1474 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1475 | int ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1476 | |
Imre Deak | aeab0b5 | 2014-04-14 20:24:36 +0300 | [diff] [blame] | 1477 | if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev)))) |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 1478 | return -ENODEV; |
| 1479 | |
Imre Deak | 604effb | 2014-08-26 13:26:56 +0300 | [diff] [blame] | 1480 | if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev))) |
| 1481 | return -ENODEV; |
| 1482 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1483 | DRM_DEBUG_KMS("Suspending device\n"); |
| 1484 | |
Imre Deak | 9486db6 | 2014-04-22 20:21:07 +0300 | [diff] [blame] | 1485 | /* |
Imre Deak | d610297 | 2014-05-07 19:57:49 +0300 | [diff] [blame] | 1486 | * We could deadlock here in case another thread holding struct_mutex |
| 1487 | * calls RPM suspend concurrently, since the RPM suspend will wait |
| 1488 | * first for this RPM suspend to finish. In this case the concurrent |
| 1489 | * RPM resume will be followed by its RPM suspend counterpart. Still |
| 1490 | * for consistency return -EAGAIN, which will reschedule this suspend. |
| 1491 | */ |
| 1492 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 1493 | DRM_DEBUG_KMS("device lock contention, deffering suspend\n"); |
| 1494 | /* |
| 1495 | * Bump the expiration timestamp, otherwise the suspend won't |
| 1496 | * be rescheduled. |
| 1497 | */ |
| 1498 | pm_runtime_mark_last_busy(device); |
| 1499 | |
| 1500 | return -EAGAIN; |
| 1501 | } |
| 1502 | /* |
| 1503 | * We are safe here against re-faults, since the fault handler takes |
| 1504 | * an RPM reference. |
| 1505 | */ |
| 1506 | i915_gem_release_all_mmaps(dev_priv); |
| 1507 | mutex_unlock(&dev->struct_mutex); |
| 1508 | |
Paulo Zanoni | fac6adb | 2014-10-30 15:59:31 -0200 | [diff] [blame] | 1509 | intel_suspend_gt_powersave(dev); |
Imre Deak | 2eb5252 | 2014-11-19 15:30:05 +0200 | [diff] [blame] | 1510 | intel_runtime_pm_disable_interrupts(dev_priv); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1511 | |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1512 | ret = intel_suspend_complete(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1513 | if (ret) { |
| 1514 | DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret); |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 1515 | intel_runtime_pm_enable_interrupts(dev_priv); |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1516 | |
| 1517 | return ret; |
| 1518 | } |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1519 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 1520 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | dc9fb09 | 2015-01-16 11:34:34 +0200 | [diff] [blame] | 1521 | intel_uncore_forcewake_reset(dev, false); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1522 | dev_priv->pm.suspended = true; |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 1523 | |
| 1524 | /* |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 1525 | * FIXME: We really should find a document that references the arguments |
| 1526 | * used below! |
Kristen Carlson Accardi | 1fb2362 | 2014-01-14 15:36:15 -0800 | [diff] [blame] | 1527 | */ |
Paulo Zanoni | d37ae19 | 2015-07-30 18:20:29 -0300 | [diff] [blame] | 1528 | if (IS_BROADWELL(dev)) { |
| 1529 | /* |
| 1530 | * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop |
| 1531 | * being detected, and the call we do at intel_runtime_resume() |
| 1532 | * won't be able to restore them. Since PCI_D3hot matches the |
| 1533 | * actual specification and appears to be working, use it. |
| 1534 | */ |
| 1535 | intel_opregion_notify_adapter(dev, PCI_D3hot); |
| 1536 | } else { |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 1537 | /* |
| 1538 | * current versions of firmware which depend on this opregion |
| 1539 | * notification have repurposed the D1 definition to mean |
| 1540 | * "runtime suspended" vs. what you would normally expect (D3) |
| 1541 | * to distinguish it from notifications that might be sent via |
| 1542 | * the suspend path. |
| 1543 | */ |
| 1544 | intel_opregion_notify_adapter(dev, PCI_D1); |
Paulo Zanoni | c8a0bd4 | 2014-08-21 17:09:38 -0300 | [diff] [blame] | 1545 | } |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1546 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 1547 | assert_forcewakes_inactive(dev_priv); |
Chris Wilson | dc9fb09 | 2015-01-16 11:34:34 +0200 | [diff] [blame] | 1548 | |
Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1549 | DRM_DEBUG_KMS("Device suspended\n"); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1550 | return 0; |
| 1551 | } |
| 1552 | |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1553 | static int intel_runtime_resume(struct device *device) |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1554 | { |
| 1555 | struct pci_dev *pdev = to_pci_dev(device); |
| 1556 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1557 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 1558 | int ret = 0; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1559 | |
Imre Deak | 604effb | 2014-08-26 13:26:56 +0300 | [diff] [blame] | 1560 | if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev))) |
| 1561 | return -ENODEV; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1562 | |
| 1563 | DRM_DEBUG_KMS("Resuming device\n"); |
| 1564 | |
Paulo Zanoni | cd2e9e9 | 2013-12-06 20:34:21 -0200 | [diff] [blame] | 1565 | intel_opregion_notify_adapter(dev, PCI_D0); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1566 | dev_priv->pm.suspended = false; |
| 1567 | |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 1568 | if (IS_GEN6(dev_priv)) |
| 1569 | intel_init_pch_refclk(dev); |
Suketu Shah | 31335ce | 2014-11-24 13:37:45 +0530 | [diff] [blame] | 1570 | |
| 1571 | if (IS_BROXTON(dev)) |
| 1572 | ret = bxt_resume_prepare(dev_priv); |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1573 | else if (IS_SKYLAKE(dev)) |
| 1574 | ret = skl_resume_prepare(dev_priv); |
Paulo Zanoni | 1a5df18 | 2014-10-27 17:54:32 -0200 | [diff] [blame] | 1575 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 1576 | hsw_disable_pc8(dev_priv); |
| 1577 | else if (IS_VALLEYVIEW(dev_priv)) |
| 1578 | ret = vlv_resume_prepare(dev_priv, true); |
| 1579 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1580 | /* |
| 1581 | * No point of rolling back things in case of an error, as the best |
| 1582 | * we can do is to hope that things will still work (and disable RPM). |
| 1583 | */ |
Imre Deak | 92b806d | 2014-04-14 20:24:39 +0300 | [diff] [blame] | 1584 | i915_gem_init_swizzling(dev); |
| 1585 | gen6_update_ring_freq(dev); |
| 1586 | |
Daniel Vetter | b963291 | 2014-09-30 10:56:44 +0200 | [diff] [blame] | 1587 | intel_runtime_pm_enable_interrupts(dev_priv); |
Ville Syrjälä | 08d8a23 | 2015-08-27 23:56:08 +0300 | [diff] [blame] | 1588 | |
| 1589 | /* |
| 1590 | * On VLV/CHV display interrupts are part of the display |
| 1591 | * power well, so hpd is reinitialized from there. For |
| 1592 | * everyone else do it here. |
| 1593 | */ |
| 1594 | if (!IS_VALLEYVIEW(dev_priv)) |
| 1595 | intel_hpd_init(dev_priv); |
| 1596 | |
Paulo Zanoni | fac6adb | 2014-10-30 15:59:31 -0200 | [diff] [blame] | 1597 | intel_enable_gt_powersave(dev); |
Imre Deak | b5478bc | 2014-04-14 20:24:37 +0300 | [diff] [blame] | 1598 | |
Imre Deak | 0ab9cfe | 2014-04-15 16:39:45 +0300 | [diff] [blame] | 1599 | if (ret) |
| 1600 | DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret); |
| 1601 | else |
| 1602 | DRM_DEBUG_KMS("Device resumed\n"); |
| 1603 | |
| 1604 | return ret; |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1605 | } |
| 1606 | |
Sagar Kamble | 016970b | 2014-08-13 23:07:06 +0530 | [diff] [blame] | 1607 | /* |
| 1608 | * This function implements common functionality of runtime and system |
| 1609 | * suspend sequence. |
| 1610 | */ |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1611 | static int intel_suspend_complete(struct drm_i915_private *dev_priv) |
| 1612 | { |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1613 | int ret; |
| 1614 | |
Damien Lespiau | 16e44e3 | 2015-05-20 14:45:16 +0100 | [diff] [blame] | 1615 | if (IS_BROXTON(dev_priv)) |
Suketu Shah | 31335ce | 2014-11-24 13:37:45 +0530 | [diff] [blame] | 1616 | ret = bxt_suspend_complete(dev_priv); |
Damien Lespiau | 16e44e3 | 2015-05-20 14:45:16 +0100 | [diff] [blame] | 1617 | else if (IS_SKYLAKE(dev_priv)) |
Suketu Shah | f75a198 | 2015-04-16 14:22:11 +0530 | [diff] [blame] | 1618 | ret = skl_suspend_complete(dev_priv); |
Damien Lespiau | 16e44e3 | 2015-05-20 14:45:16 +0100 | [diff] [blame] | 1619 | else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1620 | ret = hsw_suspend_complete(dev_priv); |
Damien Lespiau | 16e44e3 | 2015-05-20 14:45:16 +0100 | [diff] [blame] | 1621 | else if (IS_VALLEYVIEW(dev_priv)) |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1622 | ret = vlv_suspend_complete(dev_priv); |
Imre Deak | 604effb | 2014-08-26 13:26:56 +0300 | [diff] [blame] | 1623 | else |
| 1624 | ret = 0; |
Sagar Kamble | ebc3282 | 2014-08-13 23:07:05 +0530 | [diff] [blame] | 1625 | |
| 1626 | return ret; |
| 1627 | } |
| 1628 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 1629 | static const struct dev_pm_ops i915_pm_ops = { |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 1630 | /* |
| 1631 | * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND, |
| 1632 | * PMSG_RESUME] |
| 1633 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1634 | .suspend = i915_pm_suspend, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1635 | .suspend_late = i915_pm_suspend_late, |
| 1636 | .resume_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1637 | .resume = i915_pm_resume, |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 1638 | |
| 1639 | /* |
| 1640 | * S4 event handlers |
| 1641 | * @freeze, @freeze_late : called (1) before creating the |
| 1642 | * hibernation image [PMSG_FREEZE] and |
| 1643 | * (2) after rebooting, before restoring |
| 1644 | * the image [PMSG_QUIESCE] |
| 1645 | * @thaw, @thaw_early : called (1) after creating the hibernation |
| 1646 | * image, before writing it [PMSG_THAW] |
| 1647 | * and (2) after failing to create or |
| 1648 | * restore the image [PMSG_RECOVER] |
| 1649 | * @poweroff, @poweroff_late: called after writing the hibernation |
| 1650 | * image, before rebooting [PMSG_HIBERNATE] |
| 1651 | * @restore, @restore_early : called after rebooting and restoring the |
| 1652 | * hibernation image [PMSG_RESTORE] |
| 1653 | */ |
Imre Deak | 36d61e6 | 2014-10-23 19:23:24 +0300 | [diff] [blame] | 1654 | .freeze = i915_pm_suspend, |
| 1655 | .freeze_late = i915_pm_suspend_late, |
| 1656 | .thaw_early = i915_pm_resume_early, |
| 1657 | .thaw = i915_pm_resume, |
| 1658 | .poweroff = i915_pm_suspend, |
Imre Deak | ab3be73 | 2015-03-02 13:04:41 +0200 | [diff] [blame] | 1659 | .poweroff_late = i915_pm_poweroff_late, |
Imre Deak | 76c4b25 | 2014-04-01 19:55:22 +0300 | [diff] [blame] | 1660 | .restore_early = i915_pm_resume_early, |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1661 | .restore = i915_pm_resume, |
Imre Deak | 5545dbb | 2014-10-23 19:23:28 +0300 | [diff] [blame] | 1662 | |
| 1663 | /* S0ix (via runtime suspend) event handlers */ |
Paulo Zanoni | 97bea20 | 2014-03-07 20:12:33 -0300 | [diff] [blame] | 1664 | .runtime_suspend = intel_runtime_suspend, |
| 1665 | .runtime_resume = intel_runtime_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 1666 | }; |
| 1667 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 1668 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1669 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1670 | .open = drm_gem_vm_open, |
| 1671 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1672 | }; |
| 1673 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1674 | static const struct file_operations i915_driver_fops = { |
| 1675 | .owner = THIS_MODULE, |
| 1676 | .open = drm_open, |
| 1677 | .release = drm_release, |
| 1678 | .unlocked_ioctl = drm_ioctl, |
| 1679 | .mmap = drm_gem_mmap, |
| 1680 | .poll = drm_poll, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1681 | .read = drm_read, |
| 1682 | #ifdef CONFIG_COMPAT |
| 1683 | .compat_ioctl = i915_compat_ioctl, |
| 1684 | #endif |
| 1685 | .llseek = noop_llseek, |
| 1686 | }; |
| 1687 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1688 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 1689 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 1690 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 1691 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1692 | .driver_features = |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 1693 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME | |
Maarten Lankhorst | 1751fcf | 2015-08-27 15:15:15 +0200 | [diff] [blame] | 1694 | DRIVER_RENDER | DRIVER_MODESET, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1695 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 1696 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1697 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1698 | .lastclose = i915_driver_lastclose, |
| 1699 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1700 | .postclose = i915_driver_postclose, |
David Herrmann | 915b4d1 | 2014-08-29 12:12:43 +0200 | [diff] [blame] | 1701 | .set_busid = drm_pci_set_busid, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 1702 | |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1703 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1704 | .debugfs_init = i915_debugfs_init, |
| 1705 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1706 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1707 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1708 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1709 | |
| 1710 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1711 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 1712 | .gem_prime_export = i915_gem_prime_export, |
| 1713 | .gem_prime_import = i915_gem_prime_import, |
| 1714 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1715 | .dumb_create = i915_gem_dumb_create, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1716 | .dumb_map_offset = i915_gem_mmap_gtt, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 1717 | .dumb_destroy = drm_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1718 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1719 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1720 | .name = DRIVER_NAME, |
| 1721 | .desc = DRIVER_DESC, |
| 1722 | .date = DRIVER_DATE, |
| 1723 | .major = DRIVER_MAJOR, |
| 1724 | .minor = DRIVER_MINOR, |
| 1725 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1726 | }; |
| 1727 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1728 | static struct pci_driver i915_pci_driver = { |
| 1729 | .name = DRIVER_NAME, |
| 1730 | .id_table = pciidlist, |
| 1731 | .probe = i915_pci_probe, |
| 1732 | .remove = i915_pci_remove, |
| 1733 | .driver.pm = &i915_pm_ops, |
| 1734 | }; |
| 1735 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1736 | static int __init i915_init(void) |
| 1737 | { |
| 1738 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1739 | |
| 1740 | /* |
Chris Wilson | fd93047 | 2015-06-19 20:27:27 +0100 | [diff] [blame] | 1741 | * Enable KMS by default, unless explicitly overriden by |
| 1742 | * either the i915.modeset prarameter or by the |
| 1743 | * vga_text_mode_force boot option. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1744 | */ |
Chris Wilson | fd93047 | 2015-06-19 20:27:27 +0100 | [diff] [blame] | 1745 | |
| 1746 | if (i915.modeset == 0) |
| 1747 | driver.driver_features &= ~DRIVER_MODESET; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1748 | |
| 1749 | #ifdef CONFIG_VGA_CONSOLE |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1750 | if (vgacon_text_force() && i915.modeset == -1) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1751 | driver.driver_features &= ~DRIVER_MODESET; |
| 1752 | #endif |
| 1753 | |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1754 | if (!(driver.driver_features & DRIVER_MODESET)) { |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1755 | /* Silently fail loading to not upset userspace. */ |
Jani Nikula | c9cd7b6 | 2014-06-02 16:58:30 +0300 | [diff] [blame] | 1756 | DRM_DEBUG_DRIVER("KMS and UMS disabled.\n"); |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1757 | return 0; |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1758 | } |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1759 | |
Maarten Lankhorst | c5b852f | 2015-08-26 09:29:56 +0200 | [diff] [blame] | 1760 | if (i915.nuclear_pageflip) |
Matt Roper | b2e7723 | 2015-01-22 16:53:12 -0800 | [diff] [blame] | 1761 | driver.driver_features |= DRIVER_ATOMIC; |
| 1762 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1763 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1764 | } |
| 1765 | |
| 1766 | static void __exit i915_exit(void) |
| 1767 | { |
Daniel Vetter | b33ecdd | 2013-11-15 17:16:33 +0100 | [diff] [blame] | 1768 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1769 | return; /* Never loaded a driver. */ |
Daniel Vetter | b33ecdd | 2013-11-15 17:16:33 +0100 | [diff] [blame] | 1770 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1771 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1772 | } |
| 1773 | |
| 1774 | module_init(i915_init); |
| 1775 | module_exit(i915_exit); |
| 1776 | |
Damien Lespiau | 0a6d163 | 2014-08-27 11:30:20 +0100 | [diff] [blame] | 1777 | MODULE_AUTHOR("Tungsten Graphics, Inc."); |
Damien Lespiau | 1eab923 | 2014-08-27 11:30:21 +0100 | [diff] [blame] | 1778 | MODULE_AUTHOR("Intel Corporation"); |
Damien Lespiau | 0a6d163 | 2014-08-27 11:30:20 +0100 | [diff] [blame] | 1779 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1780 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1781 | MODULE_LICENSE("GPL and additional rights"); |