blob: ce3bd0c713b9add0df8d560746b5bc3bdd1e5d2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300349 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300354 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300355 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300356};
357
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000358static const struct intel_device_info intel_skylake_info = {
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530359 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300365 .has_fpga_dbg = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700366 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Damien Lespiau719388e2015-02-04 13:22:27 +0000371static const struct intel_device_info intel_skylake_gt3_info = {
Damien Lespiau719388e2015-02-04 13:22:27 +0000372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300378 .has_fpga_dbg = 1,
Damien Lespiau719388e2015-02-04 13:22:27 +0000379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300391 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200392 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200393 GEN_DEFAULT_PIPEOFFSETS,
394 IVB_CURSOR_OFFSETS,
395};
396
Jesse Barnesa0a18072013-07-26 13:32:51 -0700397/*
398 * Make sure any device matches here are from most specific to most
399 * general. For example, since the Quanta match is based on the subsystem
400 * and subvendor IDs, we need it to come before the more general IVB
401 * PCI ID matches, otherwise we'll use the wrong info struct above.
402 */
403#define INTEL_PCI_IDS \
404 INTEL_I830_IDS(&intel_i830_info), \
405 INTEL_I845G_IDS(&intel_845g_info), \
406 INTEL_I85X_IDS(&intel_i85x_info), \
407 INTEL_I865G_IDS(&intel_i865g_info), \
408 INTEL_I915G_IDS(&intel_i915g_info), \
409 INTEL_I915GM_IDS(&intel_i915gm_info), \
410 INTEL_I945G_IDS(&intel_i945g_info), \
411 INTEL_I945GM_IDS(&intel_i945gm_info), \
412 INTEL_I965G_IDS(&intel_i965g_info), \
413 INTEL_G33_IDS(&intel_g33_info), \
414 INTEL_I965GM_IDS(&intel_i965gm_info), \
415 INTEL_GM45_IDS(&intel_gm45_info), \
416 INTEL_G45_IDS(&intel_g45_info), \
417 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
418 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
419 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
420 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
421 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
422 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
423 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
424 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
425 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
426 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
427 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800428 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800429 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
430 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
431 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300432 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000433 INTEL_CHV_IDS(&intel_cherryview_info), \
Damien Lespiau719388e2015-02-04 13:22:27 +0000434 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
435 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200436 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \
437 INTEL_BXT_IDS(&intel_broxton_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700438
Chris Wilson6103da02010-07-05 18:01:47 +0100439static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700440 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500441 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442};
443
Jesse Barnes79e53942008-11-07 14:24:08 -0800444MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445
Akshay Joshi0206e352011-08-16 15:34:10 -0400446void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800447{
448 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200449 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800450
Ben Widawskyce1bb322013-04-05 13:12:44 -0700451 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
452 * (which really amounts to a PCH but no South Display).
453 */
454 if (INTEL_INFO(dev)->num_pipes == 0) {
455 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700456 return;
457 }
458
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800459 /*
460 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
461 * make graphics device passthrough work easy for VMM, that only
462 * need to expose ISA bridge to let driver know the real hardware
463 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800464 *
465 * In some virtualized environments (e.g. XEN), there is irrelevant
466 * ISA bridge in the system. To work reliably, we should scan trhough
467 * all the ISA bridge devices and check for the first match, instead
468 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200470 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800471 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200472 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200473 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800474
Jesse Barnes90711d52011-04-28 14:48:02 -0700475 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
476 dev_priv->pch_type = PCH_IBX;
477 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100478 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700479 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800480 dev_priv->pch_type = PCH_CPT;
481 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700483 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
484 /* PantherPoint is CPT compatible */
485 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300486 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100487 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300488 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800493 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_LPT;
495 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800496 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
497 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530498 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
501 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530502 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
503 dev_priv->pch_type = PCH_SPT;
504 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
505 WARN_ON(!IS_SKYLAKE(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200506 } else
507 continue;
508
Rui Guo6a9c4b32013-06-19 21:10:23 +0800509 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800511 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800512 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200513 DRM_DEBUG_KMS("No PCH found.\n");
514
515 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800516}
517
Ben Widawsky2911a352012-04-05 14:47:36 -0700518bool i915_semaphore_is_enabled(struct drm_device *dev)
519{
520 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100521 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700522
Jani Nikulad330a952014-01-21 11:24:25 +0200523 if (i915.semaphores >= 0)
524 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700525
Oscar Mateo71386ef2014-07-24 17:04:44 +0100526 /* TODO: make semaphores and Execlists play nicely together */
527 if (i915.enable_execlists)
528 return false;
529
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700530 /* Until we get further testing... */
531 if (IS_GEN8(dev))
532 return false;
533
Daniel Vetter59de3292012-04-02 20:48:43 +0200534#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700535 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200536 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
537 return false;
538#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700539
Daniel Vettera08acaf2013-12-17 09:56:53 +0100540 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700541}
542
Daniel Vettereb805622015-05-04 14:58:44 +0200543void i915_firmware_load_error_print(const char *fw_path, int err)
544{
545 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
546
547 /*
548 * If the reason is not known assume -ENOENT since that's the most
549 * usual failure mode.
550 */
551 if (!err)
552 err = -ENOENT;
553
554 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
555 return;
556
557 DRM_ERROR(
558 "The driver is built-in, so to load the firmware you need to\n"
559 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
560 "in your initrd/initramfs image.\n");
561}
562
Imre Deak07f9cd02014-08-18 14:42:45 +0300563static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
564{
565 struct drm_device *dev = dev_priv->dev;
566 struct drm_encoder *encoder;
567
568 drm_modeset_lock_all(dev);
569 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
570 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
571
572 if (intel_encoder->suspend)
573 intel_encoder->suspend(intel_encoder);
574 }
575 drm_modeset_unlock_all(dev);
576}
577
Sagar Kambleebc32822014-08-13 23:07:05 +0530578static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200579static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
580 bool rpm_resume);
Suketu Shahf75a1982015-04-16 14:22:11 +0530581static int skl_resume_prepare(struct drm_i915_private *dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100582static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530583
Sagar Kambleebc32822014-08-13 23:07:05 +0530584
Imre Deak5e365c32014-10-23 19:23:25 +0300585static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100586{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100587 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700588 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100589 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100590
Zhang Ruib8efb172013-02-05 15:41:53 +0800591 /* ignore lid events during suspend */
592 mutex_lock(&dev_priv->modeset_restore_lock);
593 dev_priv->modeset_restore = MODESET_SUSPENDED;
594 mutex_unlock(&dev_priv->modeset_restore_lock);
595
Paulo Zanonic67a4702013-08-19 13:18:09 -0300596 /* We do a lot of poking in a lot of registers, make sure they work
597 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200598 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200599
Dave Airlie5bcf7192010-12-07 09:20:40 +1000600 drm_kms_helper_poll_disable(dev);
601
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100602 pci_save_state(dev->pdev);
603
Daniel Vetterd5818932015-02-23 12:03:26 +0100604 error = i915_gem_suspend(dev);
605 if (error) {
606 dev_err(&dev->pdev->dev,
607 "GEM idle failed, resume might fail\n");
608 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100609 }
610
Daniel Vetterd5818932015-02-23 12:03:26 +0100611 intel_suspend_gt_powersave(dev);
612
613 /*
614 * Disable CRTCs directly since we want to preserve sw state
615 * for _thaw. Also, power gate the CRTC power wells.
616 */
617 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200618 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100619 drm_modeset_unlock_all(dev);
620
621 intel_dp_mst_suspend(dev);
622
623 intel_runtime_pm_disable_interrupts(dev_priv);
624 intel_hpd_cancel_work(dev_priv);
625
626 intel_suspend_encoders(dev_priv);
627
628 intel_suspend_hw(dev);
629
Ben Widawsky828c7902013-10-16 09:21:30 -0700630 i915_gem_suspend_gtt_mappings(dev);
631
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100632 i915_save_state(dev);
633
Imre Deak95fa2ee2014-06-23 15:46:02 +0300634 opregion_target_state = PCI_D3cold;
635#if IS_ENABLED(CONFIG_ACPI_SLEEP)
636 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700637 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300638#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700639 intel_opregion_notify_adapter(dev, opregion_target_state);
640
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700641 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100642 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100643
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100644 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100645
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200646 dev_priv->suspend_count++;
647
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700648 intel_display_set_init_power(dev_priv, false);
649
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100650 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100651}
652
Imre Deakab3be732015-03-02 13:04:41 +0200653static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300654{
655 struct drm_i915_private *dev_priv = drm_dev->dev_private;
656 int ret;
657
658 ret = intel_suspend_complete(dev_priv);
659
660 if (ret) {
661 DRM_ERROR("Suspend complete failed: %d\n", ret);
662
663 return ret;
664 }
665
666 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200667 /*
668 * During hibernation on some GEN4 platforms the BIOS may try to access
669 * the device even though it's already in D3 and hang the machine. So
670 * leave the device in D0 on those platforms and hope the BIOS will
671 * power down the device properly. Platforms where this was seen:
672 * Lenovo Thinkpad X301, X61s
673 */
674 if (!(hibernation &&
675 drm_dev->pdev->subsystem_vendor == PCI_VENDOR_ID_LENOVO &&
676 INTEL_INFO(dev_priv)->gen == 4))
677 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300678
679 return 0;
680}
681
Imre Deakfc49b3d2014-10-23 19:23:27 +0300682int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100683{
684 int error;
685
686 if (!dev || !dev->dev_private) {
687 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700688 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000689 return -ENODEV;
690 }
691
Imre Deak0b14cbd2014-09-10 18:16:55 +0300692 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
693 state.event != PM_EVENT_FREEZE))
694 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000695
696 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
697 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100698
Imre Deak5e365c32014-10-23 19:23:25 +0300699 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100700 if (error)
701 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000702
Imre Deakab3be732015-03-02 13:04:41 +0200703 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000704}
705
Imre Deak5e365c32014-10-23 19:23:25 +0300706static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000707{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800708 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100709
Daniel Vetterd5818932015-02-23 12:03:26 +0100710 mutex_lock(&dev->struct_mutex);
711 i915_gem_restore_gtt_mappings(dev);
712 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300713
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100714 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100715 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100716
Daniel Vetterd5818932015-02-23 12:03:26 +0100717 intel_init_pch_refclk(dev);
718 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100719
Peter Antoine364aece2015-05-11 08:50:45 +0100720 /*
721 * Interrupts have to be enabled before any batches are run. If not the
722 * GPU will hang. i915_gem_init_hw() will initiate batches to
723 * update/restore the context.
724 *
725 * Modeset enabling in intel_modeset_init_hw() also needs working
726 * interrupts.
727 */
728 intel_runtime_pm_enable_interrupts(dev_priv);
729
Daniel Vetterd5818932015-02-23 12:03:26 +0100730 mutex_lock(&dev->struct_mutex);
731 if (i915_gem_init_hw(dev)) {
732 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
733 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800734 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100735 mutex_unlock(&dev->struct_mutex);
736
Daniel Vetterd5818932015-02-23 12:03:26 +0100737 intel_modeset_init_hw(dev);
738
739 spin_lock_irq(&dev_priv->irq_lock);
740 if (dev_priv->display.hpd_irq_setup)
741 dev_priv->display.hpd_irq_setup(dev);
742 spin_unlock_irq(&dev_priv->irq_lock);
743
744 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200745 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100746 drm_modeset_unlock_all(dev);
747
748 intel_dp_mst_resume(dev);
749
750 /*
751 * ... but also need to make sure that hotplug processing
752 * doesn't cause havoc. Like in the driver load code we don't
753 * bother with the tiny race here where we might loose hotplug
754 * notifications.
755 * */
756 intel_hpd_init(dev_priv);
757 /* Config may have changed between suspend and resume */
758 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800759
Chris Wilson44834a62010-08-19 16:09:23 +0100760 intel_opregion_init(dev);
761
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100762 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700763
Zhang Ruib8efb172013-02-05 15:41:53 +0800764 mutex_lock(&dev_priv->modeset_restore_lock);
765 dev_priv->modeset_restore = MODESET_DONE;
766 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200767
Jesse Barnese5747e32014-06-12 08:35:47 -0700768 intel_opregion_notify_adapter(dev, PCI_D0);
769
Imre Deakee6f2802014-10-23 19:23:22 +0300770 drm_kms_helper_poll_enable(dev);
771
Chris Wilson074c6ad2014-04-09 09:19:43 +0100772 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100773}
774
Imre Deak5e365c32014-10-23 19:23:25 +0300775static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100776{
Imre Deak36d61e62014-10-23 19:23:24 +0300777 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200778 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300779
Imre Deak76c4b252014-04-01 19:55:22 +0300780 /*
781 * We have a resume ordering issue with the snd-hda driver also
782 * requiring our device to be power up. Due to the lack of a
783 * parent/child relationship we currently solve this with an early
784 * resume hook.
785 *
786 * FIXME: This should be solved with a special hdmi sink device or
787 * similar so that power domains can be employed.
788 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100789 if (pci_enable_device(dev->pdev))
790 return -EIO;
791
792 pci_set_master(dev->pdev);
793
Paulo Zanoniefee8332014-10-27 17:54:33 -0200794 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200795 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300796 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100797 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
798 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300799
800 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200801
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100802 if (IS_BROXTON(dev))
803 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530804 else if (IS_SKYLAKE(dev_priv))
805 ret = skl_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100806 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
807 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200808
Imre Deak36d61e62014-10-23 19:23:24 +0300809 intel_uncore_sanitize(dev);
810 intel_power_domains_init_hw(dev_priv);
811
812 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300813}
814
Imre Deakfc49b3d2014-10-23 19:23:27 +0300815int i915_resume_legacy(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300816{
Imre Deak50a00722014-10-23 19:23:17 +0300817 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300818
Imre Deak097dd832014-10-23 19:23:19 +0300819 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
820 return 0;
821
Imre Deak5e365c32014-10-23 19:23:25 +0300822 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300823 if (ret)
824 return ret;
825
Imre Deak5a175142014-10-23 19:23:18 +0300826 return i915_drm_resume(dev);
827}
828
Ben Gamari11ed50e2009-09-14 17:48:45 -0400829/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200830 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400831 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400832 *
833 * Reset the chip. Useful if a hang is detected. Returns zero on successful
834 * reset or otherwise an error code.
835 *
836 * Procedure is fairly simple:
837 * - reset the chip using the reset reg
838 * - re-init context state
839 * - re-init hardware status page
840 * - re-init ring buffer
841 * - re-init interrupt state
842 * - re-init display
843 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200844int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400845{
Jani Nikula50227e12014-03-31 14:27:21 +0300846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100847 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700848 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400849
Imre Deakdbea3ce2014-12-15 18:59:28 +0200850 intel_reset_gt_powersave(dev);
851
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200852 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400853
Chris Wilson069efc12010-09-30 16:53:18 +0100854 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400855
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100856 simulated = dev_priv->gpu_error.stop_rings != 0;
857
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300858 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200859
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300860 /* Also reset the gpu hangman. */
861 if (simulated) {
862 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
863 dev_priv->gpu_error.stop_rings = 0;
864 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100865 DRM_INFO("Reset not implemented, but ignoring "
866 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300867 ret = 0;
868 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100869 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300870
Daniel Vetterd8f27162014-10-01 01:02:04 +0200871 if (i915_stop_ring_allow_warn(dev_priv))
872 pr_notice("drm/i915: Resetting chip after gpu hang\n");
873
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700874 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100875 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100876 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100877 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400878 }
879
Ville Syrjälä1362b772014-11-26 17:07:29 +0200880 intel_overlay_reset(dev_priv);
881
Ben Gamari11ed50e2009-09-14 17:48:45 -0400882 /* Ok, now get things going again... */
883
884 /*
885 * Everything depends on having the GTT running, so we need to start
886 * there. Fortunately we don't need to do this unless we reset the
887 * chip at a PCI level.
888 *
889 * Next we need to restore the context, but we don't use those
890 * yet either...
891 *
892 * Ring buffer needs to be re-initialized in the KMS case, or if X
893 * was running at the time of the reset (i.e. we weren't VT
894 * switched away).
895 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100896
Daniel Vetter33d30a92015-02-23 12:03:27 +0100897 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
898 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100899
Daniel Vetter33d30a92015-02-23 12:03:27 +0100900 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100901
Daniel Vetter33d30a92015-02-23 12:03:27 +0100902 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200903
Daniel Vetter33d30a92015-02-23 12:03:27 +0100904 mutex_unlock(&dev->struct_mutex);
905 if (ret) {
906 DRM_ERROR("Failed hw init on reset %d\n", ret);
907 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400908 }
909
Daniel Vetter33d30a92015-02-23 12:03:27 +0100910 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100911 * rps/rc6 re-init is necessary to restore state lost after the
912 * reset and the re-install of gt irqs. Skip for ironlake per
913 * previous concerns that it doesn't respond well to some forms
914 * of re-init after reset.
915 */
916 if (INTEL_INFO(dev)->gen > 5)
917 intel_enable_gt_powersave(dev);
918
Ben Gamari11ed50e2009-09-14 17:48:45 -0400919 return 0;
920}
921
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800922static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500923{
Daniel Vetter01a06852012-06-25 15:58:49 +0200924 struct intel_device_info *intel_info =
925 (struct intel_device_info *) ent->driver_data;
926
Jani Nikulad330a952014-01-21 11:24:25 +0200927 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700928 DRM_INFO("This hardware requires preliminary hardware support.\n"
929 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
930 return -ENODEV;
931 }
932
Chris Wilson5fe49d82011-02-01 19:43:02 +0000933 /* Only bind to function 0 of the device. Early generations
934 * used function 1 as a placeholder for multi-head. This causes
935 * us confusion instead, especially on the systems where both
936 * functions have the same PCI-ID!
937 */
938 if (PCI_FUNC(pdev->devfn))
939 return -ENODEV;
940
Jordan Crousedcdb1672010-05-27 13:40:25 -0600941 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500942}
943
944static void
945i915_pci_remove(struct pci_dev *pdev)
946{
947 struct drm_device *dev = pci_get_drvdata(pdev);
948
949 drm_put_dev(dev);
950}
951
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100952static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500953{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100954 struct pci_dev *pdev = to_pci_dev(dev);
955 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500956
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100957 if (!drm_dev || !drm_dev->dev_private) {
958 dev_err(dev, "DRM not initialized, aborting suspend.\n");
959 return -ENODEV;
960 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500961
Dave Airlie5bcf7192010-12-07 09:20:40 +1000962 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
963 return 0;
964
Imre Deak5e365c32014-10-23 19:23:25 +0300965 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300966}
967
968static int i915_pm_suspend_late(struct device *dev)
969{
Imre Deak888d0d42015-01-08 17:54:13 +0200970 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +0300971
972 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +0100973 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +0300974 * requiring our device to be power up. Due to the lack of a
975 * parent/child relationship we currently solve this with an late
976 * suspend hook.
977 *
978 * FIXME: This should be solved with a special hdmi sink device or
979 * similar so that power domains can be employed.
980 */
981 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
982 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500983
Imre Deakab3be732015-03-02 13:04:41 +0200984 return i915_drm_suspend_late(drm_dev, false);
985}
986
987static int i915_pm_poweroff_late(struct device *dev)
988{
989 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
990
991 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
992 return 0;
993
994 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800995}
996
Imre Deak76c4b252014-04-01 19:55:22 +0300997static int i915_pm_resume_early(struct device *dev)
998{
Imre Deak888d0d42015-01-08 17:54:13 +0200999 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001000
Imre Deak097dd832014-10-23 19:23:19 +03001001 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1002 return 0;
1003
Imre Deak5e365c32014-10-23 19:23:25 +03001004 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001005}
1006
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001007static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001008{
Imre Deak888d0d42015-01-08 17:54:13 +02001009 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001010
Imre Deak097dd832014-10-23 19:23:19 +03001011 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1012 return 0;
1013
Imre Deak5a175142014-10-23 19:23:18 +03001014 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001015}
1016
Suketu Shahf75a1982015-04-16 14:22:11 +05301017static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1018{
1019 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1020
1021 /*
1022 * This is to ensure that CSR isn't identified as loaded before
1023 * CSR-loading program is called during runtime-resume.
1024 */
1025 intel_csr_load_status_set(dev_priv, FW_UNINITIALIZED);
1026
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001027 skl_uninit_cdclk(dev_priv);
1028
Suketu Shahf75a1982015-04-16 14:22:11 +05301029 return 0;
1030}
1031
Sagar Kambleebc32822014-08-13 23:07:05 +05301032static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001033{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001034 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001035
1036 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001037}
1038
Suketu Shah31335ce2014-11-24 13:37:45 +05301039static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1040{
1041 struct drm_device *dev = dev_priv->dev;
1042
1043 /* TODO: when DC5 support is added disable DC5 here. */
1044
1045 broxton_ddi_phy_uninit(dev);
1046 broxton_uninit_cdclk(dev);
1047 bxt_enable_dc9(dev_priv);
1048
1049 return 0;
1050}
1051
1052static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1053{
1054 struct drm_device *dev = dev_priv->dev;
1055
1056 /* TODO: when CSR FW support is added make sure the FW is loaded */
1057
1058 bxt_disable_dc9(dev_priv);
1059
1060 /*
1061 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1062 * is available.
1063 */
1064 broxton_init_cdclk(dev);
1065 broxton_ddi_phy_init(dev);
1066 intel_prepare_ddi(dev);
1067
1068 return 0;
1069}
1070
Suketu Shahf75a1982015-04-16 14:22:11 +05301071static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1072{
1073 struct drm_device *dev = dev_priv->dev;
1074
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001075 skl_init_cdclk(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301076 intel_csr_load_program(dev);
1077
1078 return 0;
1079}
1080
Imre Deakddeea5b2014-05-05 15:19:56 +03001081/*
1082 * Save all Gunit registers that may be lost after a D3 and a subsequent
1083 * S0i[R123] transition. The list of registers needing a save/restore is
1084 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1085 * registers in the following way:
1086 * - Driver: saved/restored by the driver
1087 * - Punit : saved/restored by the Punit firmware
1088 * - No, w/o marking: no need to save/restore, since the register is R/O or
1089 * used internally by the HW in a way that doesn't depend
1090 * keeping the content across a suspend/resume.
1091 * - Debug : used for debugging
1092 *
1093 * We save/restore all registers marked with 'Driver', with the following
1094 * exceptions:
1095 * - Registers out of use, including also registers marked with 'Debug'.
1096 * These have no effect on the driver's operation, so we don't save/restore
1097 * them to reduce the overhead.
1098 * - Registers that are fully setup by an initialization function called from
1099 * the resume path. For example many clock gating and RPS/RC6 registers.
1100 * - Registers that provide the right functionality with their reset defaults.
1101 *
1102 * TODO: Except for registers that based on the above 3 criteria can be safely
1103 * ignored, we save/restore all others, practically treating the HW context as
1104 * a black-box for the driver. Further investigation is needed to reduce the
1105 * saved/restored registers even further, by following the same 3 criteria.
1106 */
1107static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1108{
1109 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1110 int i;
1111
1112 /* GAM 0x4000-0x4770 */
1113 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1114 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1115 s->arb_mode = I915_READ(ARB_MODE);
1116 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1117 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1118
1119 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1120 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1121
1122 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001123 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001124
1125 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1126 s->ecochk = I915_READ(GAM_ECOCHK);
1127 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1128 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1129
1130 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1131
1132 /* MBC 0x9024-0x91D0, 0x8500 */
1133 s->g3dctl = I915_READ(VLV_G3DCTL);
1134 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1135 s->mbctl = I915_READ(GEN6_MBCTL);
1136
1137 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1138 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1139 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1140 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1141 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1142 s->rstctl = I915_READ(GEN6_RSTCTL);
1143 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1144
1145 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1146 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1147 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1148 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1149 s->ecobus = I915_READ(ECOBUS);
1150 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1151 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1152 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1153 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1154 s->rcedata = I915_READ(VLV_RCEDATA);
1155 s->spare2gh = I915_READ(VLV_SPAREG2H);
1156
1157 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1158 s->gt_imr = I915_READ(GTIMR);
1159 s->gt_ier = I915_READ(GTIER);
1160 s->pm_imr = I915_READ(GEN6_PMIMR);
1161 s->pm_ier = I915_READ(GEN6_PMIER);
1162
1163 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1164 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1165
1166 /* GT SA CZ domain, 0x100000-0x138124 */
1167 s->tilectl = I915_READ(TILECTL);
1168 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1169 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1170 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1171 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1172
1173 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1174 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1175 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001176 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001177 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1178
1179 /*
1180 * Not saving any of:
1181 * DFT, 0x9800-0x9EC0
1182 * SARB, 0xB000-0xB1FC
1183 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1184 * PCI CFG
1185 */
1186}
1187
1188static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1189{
1190 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1191 u32 val;
1192 int i;
1193
1194 /* GAM 0x4000-0x4770 */
1195 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1196 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1197 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1198 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1199 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1200
1201 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1202 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1203
1204 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001205 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001206
1207 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1208 I915_WRITE(GAM_ECOCHK, s->ecochk);
1209 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1210 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1211
1212 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1213
1214 /* MBC 0x9024-0x91D0, 0x8500 */
1215 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1216 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1217 I915_WRITE(GEN6_MBCTL, s->mbctl);
1218
1219 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1220 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1221 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1222 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1223 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1224 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1225 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1226
1227 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1228 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1229 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1230 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1231 I915_WRITE(ECOBUS, s->ecobus);
1232 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1233 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1234 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1235 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1236 I915_WRITE(VLV_RCEDATA, s->rcedata);
1237 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1238
1239 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1240 I915_WRITE(GTIMR, s->gt_imr);
1241 I915_WRITE(GTIER, s->gt_ier);
1242 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1243 I915_WRITE(GEN6_PMIER, s->pm_ier);
1244
1245 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1246 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1247
1248 /* GT SA CZ domain, 0x100000-0x138124 */
1249 I915_WRITE(TILECTL, s->tilectl);
1250 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1251 /*
1252 * Preserve the GT allow wake and GFX force clock bit, they are not
1253 * be restored, as they are used to control the s0ix suspend/resume
1254 * sequence by the caller.
1255 */
1256 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1257 val &= VLV_GTLC_ALLOWWAKEREQ;
1258 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1259 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1260
1261 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1262 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1263 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1264 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1265
1266 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1267
1268 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1269 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1270 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001271 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001272 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1273}
1274
Imre Deak650ad972014-04-18 16:35:02 +03001275int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1276{
1277 u32 val;
1278 int err;
1279
Imre Deak650ad972014-04-18 16:35:02 +03001280#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001281
1282 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1283 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1284 if (force_on)
1285 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1286 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1287
1288 if (!force_on)
1289 return 0;
1290
Imre Deak8d4eee92014-04-14 20:24:43 +03001291 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001292 if (err)
1293 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1294 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1295
1296 return err;
1297#undef COND
1298}
1299
Imre Deakddeea5b2014-05-05 15:19:56 +03001300static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1301{
1302 u32 val;
1303 int err = 0;
1304
1305 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1306 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1307 if (allow)
1308 val |= VLV_GTLC_ALLOWWAKEREQ;
1309 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1310 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1311
1312#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1313 allow)
1314 err = wait_for(COND, 1);
1315 if (err)
1316 DRM_ERROR("timeout disabling GT waking\n");
1317 return err;
1318#undef COND
1319}
1320
1321static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1322 bool wait_for_on)
1323{
1324 u32 mask;
1325 u32 val;
1326 int err;
1327
1328 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1329 val = wait_for_on ? mask : 0;
1330#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1331 if (COND)
1332 return 0;
1333
1334 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1335 wait_for_on ? "on" : "off",
1336 I915_READ(VLV_GTLC_PW_STATUS));
1337
1338 /*
1339 * RC6 transitioning can be delayed up to 2 msec (see
1340 * valleyview_enable_rps), use 3 msec for safety.
1341 */
1342 err = wait_for(COND, 3);
1343 if (err)
1344 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1345 wait_for_on ? "on" : "off");
1346
1347 return err;
1348#undef COND
1349}
1350
1351static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1352{
1353 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1354 return;
1355
1356 DRM_ERROR("GT register access while GT waking disabled\n");
1357 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1358}
1359
Sagar Kambleebc32822014-08-13 23:07:05 +05301360static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001361{
1362 u32 mask;
1363 int err;
1364
1365 /*
1366 * Bspec defines the following GT well on flags as debug only, so
1367 * don't treat them as hard failures.
1368 */
1369 (void)vlv_wait_for_gt_wells(dev_priv, false);
1370
1371 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1372 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1373
1374 vlv_check_no_gt_access(dev_priv);
1375
1376 err = vlv_force_gfx_clock(dev_priv, true);
1377 if (err)
1378 goto err1;
1379
1380 err = vlv_allow_gt_wake(dev_priv, false);
1381 if (err)
1382 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301383
1384 if (!IS_CHERRYVIEW(dev_priv->dev))
1385 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001386
1387 err = vlv_force_gfx_clock(dev_priv, false);
1388 if (err)
1389 goto err2;
1390
1391 return 0;
1392
1393err2:
1394 /* For safety always re-enable waking and disable gfx clock forcing */
1395 vlv_allow_gt_wake(dev_priv, true);
1396err1:
1397 vlv_force_gfx_clock(dev_priv, false);
1398
1399 return err;
1400}
1401
Sagar Kamble016970b2014-08-13 23:07:06 +05301402static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1403 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001404{
1405 struct drm_device *dev = dev_priv->dev;
1406 int err;
1407 int ret;
1408
1409 /*
1410 * If any of the steps fail just try to continue, that's the best we
1411 * can do at this point. Return the first error code (which will also
1412 * leave RPM permanently disabled).
1413 */
1414 ret = vlv_force_gfx_clock(dev_priv, true);
1415
Deepak S98711162014-12-12 14:18:16 +05301416 if (!IS_CHERRYVIEW(dev_priv->dev))
1417 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001418
1419 err = vlv_allow_gt_wake(dev_priv, true);
1420 if (!ret)
1421 ret = err;
1422
1423 err = vlv_force_gfx_clock(dev_priv, false);
1424 if (!ret)
1425 ret = err;
1426
1427 vlv_check_no_gt_access(dev_priv);
1428
Sagar Kamble016970b2014-08-13 23:07:06 +05301429 if (rpm_resume) {
1430 intel_init_clock_gating(dev);
1431 i915_gem_restore_fences(dev);
1432 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001433
1434 return ret;
1435}
1436
Paulo Zanoni97bea202014-03-07 20:12:33 -03001437static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001438{
1439 struct pci_dev *pdev = to_pci_dev(device);
1440 struct drm_device *dev = pci_get_drvdata(pdev);
1441 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001442 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001443
Imre Deakaeab0b52014-04-14 20:24:36 +03001444 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001445 return -ENODEV;
1446
Imre Deak604effb2014-08-26 13:26:56 +03001447 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1448 return -ENODEV;
1449
Paulo Zanoni8a187452013-12-06 20:32:13 -02001450 DRM_DEBUG_KMS("Suspending device\n");
1451
Imre Deak9486db62014-04-22 20:21:07 +03001452 /*
Imre Deakd6102972014-05-07 19:57:49 +03001453 * We could deadlock here in case another thread holding struct_mutex
1454 * calls RPM suspend concurrently, since the RPM suspend will wait
1455 * first for this RPM suspend to finish. In this case the concurrent
1456 * RPM resume will be followed by its RPM suspend counterpart. Still
1457 * for consistency return -EAGAIN, which will reschedule this suspend.
1458 */
1459 if (!mutex_trylock(&dev->struct_mutex)) {
1460 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1461 /*
1462 * Bump the expiration timestamp, otherwise the suspend won't
1463 * be rescheduled.
1464 */
1465 pm_runtime_mark_last_busy(device);
1466
1467 return -EAGAIN;
1468 }
1469 /*
1470 * We are safe here against re-faults, since the fault handler takes
1471 * an RPM reference.
1472 */
1473 i915_gem_release_all_mmaps(dev_priv);
1474 mutex_unlock(&dev->struct_mutex);
1475
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001476 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001477 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001478
Sagar Kambleebc32822014-08-13 23:07:05 +05301479 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001480 if (ret) {
1481 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001482 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001483
1484 return ret;
1485 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001486
Chris Wilson737b1502015-01-26 18:03:03 +02001487 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001488 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001489 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001490
1491 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001492 * FIXME: We really should find a document that references the arguments
1493 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001494 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001495 if (IS_BROADWELL(dev)) {
1496 /*
1497 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1498 * being detected, and the call we do at intel_runtime_resume()
1499 * won't be able to restore them. Since PCI_D3hot matches the
1500 * actual specification and appears to be working, use it.
1501 */
1502 intel_opregion_notify_adapter(dev, PCI_D3hot);
1503 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001504 /*
1505 * current versions of firmware which depend on this opregion
1506 * notification have repurposed the D1 definition to mean
1507 * "runtime suspended" vs. what you would normally expect (D3)
1508 * to distinguish it from notifications that might be sent via
1509 * the suspend path.
1510 */
1511 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001512 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001513
Mika Kuoppala59bad942015-01-16 11:34:40 +02001514 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001515
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001516 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001517 return 0;
1518}
1519
Paulo Zanoni97bea202014-03-07 20:12:33 -03001520static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001521{
1522 struct pci_dev *pdev = to_pci_dev(device);
1523 struct drm_device *dev = pci_get_drvdata(pdev);
1524 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001525 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001526
Imre Deak604effb2014-08-26 13:26:56 +03001527 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1528 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001529
1530 DRM_DEBUG_KMS("Resuming device\n");
1531
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001532 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001533 dev_priv->pm.suspended = false;
1534
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001535 if (IS_GEN6(dev_priv))
1536 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301537
1538 if (IS_BROXTON(dev))
1539 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301540 else if (IS_SKYLAKE(dev))
1541 ret = skl_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001542 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1543 hsw_disable_pc8(dev_priv);
1544 else if (IS_VALLEYVIEW(dev_priv))
1545 ret = vlv_resume_prepare(dev_priv, true);
1546
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001547 /*
1548 * No point of rolling back things in case of an error, as the best
1549 * we can do is to hope that things will still work (and disable RPM).
1550 */
Imre Deak92b806d2014-04-14 20:24:39 +03001551 i915_gem_init_swizzling(dev);
1552 gen6_update_ring_freq(dev);
1553
Daniel Vetterb9632912014-09-30 10:56:44 +02001554 intel_runtime_pm_enable_interrupts(dev_priv);
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001555 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001556
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001557 if (ret)
1558 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1559 else
1560 DRM_DEBUG_KMS("Device resumed\n");
1561
1562 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001563}
1564
Sagar Kamble016970b2014-08-13 23:07:06 +05301565/*
1566 * This function implements common functionality of runtime and system
1567 * suspend sequence.
1568 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301569static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1570{
Sagar Kambleebc32822014-08-13 23:07:05 +05301571 int ret;
1572
Damien Lespiau16e44e32015-05-20 14:45:16 +01001573 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301574 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001575 else if (IS_SKYLAKE(dev_priv))
Suketu Shahf75a1982015-04-16 14:22:11 +05301576 ret = skl_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001577 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301578 ret = hsw_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001579 else if (IS_VALLEYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301580 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001581 else
1582 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301583
1584 return ret;
1585}
1586
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001587static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001588 /*
1589 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1590 * PMSG_RESUME]
1591 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001592 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001593 .suspend_late = i915_pm_suspend_late,
1594 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001595 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001596
1597 /*
1598 * S4 event handlers
1599 * @freeze, @freeze_late : called (1) before creating the
1600 * hibernation image [PMSG_FREEZE] and
1601 * (2) after rebooting, before restoring
1602 * the image [PMSG_QUIESCE]
1603 * @thaw, @thaw_early : called (1) after creating the hibernation
1604 * image, before writing it [PMSG_THAW]
1605 * and (2) after failing to create or
1606 * restore the image [PMSG_RECOVER]
1607 * @poweroff, @poweroff_late: called after writing the hibernation
1608 * image, before rebooting [PMSG_HIBERNATE]
1609 * @restore, @restore_early : called after rebooting and restoring the
1610 * hibernation image [PMSG_RESTORE]
1611 */
Imre Deak36d61e62014-10-23 19:23:24 +03001612 .freeze = i915_pm_suspend,
1613 .freeze_late = i915_pm_suspend_late,
1614 .thaw_early = i915_pm_resume_early,
1615 .thaw = i915_pm_resume,
1616 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001617 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001618 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001619 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001620
1621 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001622 .runtime_suspend = intel_runtime_suspend,
1623 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001624};
1625
Laurent Pinchart78b68552012-05-17 13:27:22 +02001626static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001627 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001628 .open = drm_gem_vm_open,
1629 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630};
1631
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001632static const struct file_operations i915_driver_fops = {
1633 .owner = THIS_MODULE,
1634 .open = drm_open,
1635 .release = drm_release,
1636 .unlocked_ioctl = drm_ioctl,
1637 .mmap = drm_gem_mmap,
1638 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001639 .read = drm_read,
1640#ifdef CONFIG_COMPAT
1641 .compat_ioctl = i915_compat_ioctl,
1642#endif
1643 .llseek = noop_llseek,
1644};
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001647 /* Don't use MTRRs here; the Xserver or userspace app should
1648 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001649 */
Eric Anholt673a3942008-07-30 12:06:12 -07001650 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001651 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1652 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001653 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001654 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001655 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001656 .lastclose = i915_driver_lastclose,
1657 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001658 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001659 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001660
1661 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
Imre Deakfc49b3d2014-10-23 19:23:27 +03001662 .suspend = i915_suspend_legacy,
Imre Deak76c4b252014-04-01 19:55:22 +03001663 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001664
Ben Gamari955b12d2009-02-17 20:08:49 -05001665#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001666 .debugfs_init = i915_debugfs_init,
1667 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001668#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001669 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001670 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001671
1672 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1673 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1674 .gem_prime_export = i915_gem_prime_export,
1675 .gem_prime_import = i915_gem_prime_import,
1676
Dave Airlieff72145b2011-02-07 12:16:14 +10001677 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001678 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001679 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001681 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001682 .name = DRIVER_NAME,
1683 .desc = DRIVER_DESC,
1684 .date = DRIVER_DATE,
1685 .major = DRIVER_MAJOR,
1686 .minor = DRIVER_MINOR,
1687 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688};
1689
Dave Airlie8410ea32010-12-15 03:16:38 +10001690static struct pci_driver i915_pci_driver = {
1691 .name = DRIVER_NAME,
1692 .id_table = pciidlist,
1693 .probe = i915_pci_probe,
1694 .remove = i915_pci_remove,
1695 .driver.pm = &i915_pm_ops,
1696};
1697
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698static int __init i915_init(void)
1699{
1700 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001701
1702 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001703 * Enable KMS by default, unless explicitly overriden by
1704 * either the i915.modeset prarameter or by the
1705 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001706 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001707 driver.driver_features |= DRIVER_MODESET;
1708
1709 if (i915.modeset == 0)
1710 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001711
1712#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001713 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001714 driver.driver_features &= ~DRIVER_MODESET;
1715#endif
1716
Daniel Vetterb30324a2013-11-13 22:11:25 +01001717 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001718 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001719 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001720 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001721 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001722 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001723
Matt Roperb2e77232015-01-22 16:53:12 -08001724 /*
1725 * FIXME: Note that we're lying to the DRM core here so that we can get access
1726 * to the atomic ioctl and the atomic properties. Only plane operations on
1727 * a single CRTC will actually work.
1728 */
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001729 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001730 driver.driver_features |= DRIVER_ATOMIC;
1731
Dave Airlie8410ea32010-12-15 03:16:38 +10001732 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733}
1734
1735static void __exit i915_exit(void)
1736{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001737 if (!(driver.driver_features & DRIVER_MODESET))
1738 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001739
Dave Airlie8410ea32010-12-15 03:16:38 +10001740 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741}
1742
1743module_init(i915_init);
1744module_exit(i915_exit);
1745
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001746MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001747MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001748
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001749MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750MODULE_LICENSE("GPL and additional rights");