blob: c1a5377caff03f928c6a33b6df0dd08d6d6742ab [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300350 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300355 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300356 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300357};
358
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530361 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700367 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
Damien Lespiau719388e2015-02-04 13:22:27 +0000372static const struct intel_device_info intel_skylake_gt3_info = {
373 .is_preliminary = 1,
374 .is_skylake = 1,
375 .gen = 9, .num_pipes = 3,
376 .need_gfx_hws = 1, .has_hotplug = 1,
377 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
378 .has_llc = 1,
379 .has_ddi = 1,
380 .has_fbc = 1,
381 GEN_DEFAULT_PIPEOFFSETS,
382 IVB_CURSOR_OFFSETS,
383};
384
Jesse Barnesa0a18072013-07-26 13:32:51 -0700385/*
386 * Make sure any device matches here are from most specific to most
387 * general. For example, since the Quanta match is based on the subsystem
388 * and subvendor IDs, we need it to come before the more general IVB
389 * PCI ID matches, otherwise we'll use the wrong info struct above.
390 */
391#define INTEL_PCI_IDS \
392 INTEL_I830_IDS(&intel_i830_info), \
393 INTEL_I845G_IDS(&intel_845g_info), \
394 INTEL_I85X_IDS(&intel_i85x_info), \
395 INTEL_I865G_IDS(&intel_i865g_info), \
396 INTEL_I915G_IDS(&intel_i915g_info), \
397 INTEL_I915GM_IDS(&intel_i915gm_info), \
398 INTEL_I945G_IDS(&intel_i945g_info), \
399 INTEL_I945GM_IDS(&intel_i945gm_info), \
400 INTEL_I965G_IDS(&intel_i965g_info), \
401 INTEL_G33_IDS(&intel_g33_info), \
402 INTEL_I965GM_IDS(&intel_i965gm_info), \
403 INTEL_GM45_IDS(&intel_gm45_info), \
404 INTEL_G45_IDS(&intel_g45_info), \
405 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
406 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
407 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
408 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
409 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
410 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
411 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
412 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
413 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
414 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
415 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800416 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800417 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
418 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
419 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300420 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000421 INTEL_CHV_IDS(&intel_cherryview_info), \
Damien Lespiau719388e2015-02-04 13:22:27 +0000422 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
423 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
424 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info) \
Jesse Barnesa0a18072013-07-26 13:32:51 -0700425
Chris Wilson6103da02010-07-05 18:01:47 +0100426static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700427 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500428 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
Jesse Barnes79e53942008-11-07 14:24:08 -0800431#if defined(CONFIG_DRM_I915_KMS)
432MODULE_DEVICE_TABLE(pci, pciidlist);
433#endif
434
Akshay Joshi0206e352011-08-16 15:34:10 -0400435void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200438 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800439
Ben Widawskyce1bb322013-04-05 13:12:44 -0700440 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
441 * (which really amounts to a PCH but no South Display).
442 */
443 if (INTEL_INFO(dev)->num_pipes == 0) {
444 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700445 return;
446 }
447
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800448 /*
449 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
450 * make graphics device passthrough work easy for VMM, that only
451 * need to expose ISA bridge to let driver know the real hardware
452 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800453 *
454 * In some virtualized environments (e.g. XEN), there is irrelevant
455 * ISA bridge in the system. To work reliably, we should scan trhough
456 * all the ISA bridge devices and check for the first match, instead
457 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800458 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200459 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800460 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200461 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200462 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800463
Jesse Barnes90711d52011-04-28 14:48:02 -0700464 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
465 dev_priv->pch_type = PCH_IBX;
466 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100467 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700468 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469 dev_priv->pch_type = PCH_CPT;
470 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100471 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700472 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
473 /* PantherPoint is CPT compatible */
474 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300475 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100476 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300477 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
478 dev_priv->pch_type = PCH_LPT;
479 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100480 WARN_ON(!IS_HASWELL(dev));
Damien Lespiaubcef6d52014-10-01 20:04:13 +0100481 WARN_ON(IS_HSW_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700482 } else if (IS_BROADWELL(dev)) {
483 dev_priv->pch_type = PCH_LPT;
484 dev_priv->pch_id =
485 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
486 DRM_DEBUG_KMS("This is Broadwell, assuming "
487 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
491 WARN_ON(!IS_HASWELL(dev));
Damien Lespiaubcef6d52014-10-01 20:04:13 +0100492 WARN_ON(!IS_HSW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
496 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530497 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
498 dev_priv->pch_type = PCH_SPT;
499 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
500 WARN_ON(!IS_SKYLAKE(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200501 } else
502 continue;
503
Rui Guo6a9c4b32013-06-19 21:10:23 +0800504 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800505 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800506 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800507 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200508 DRM_DEBUG_KMS("No PCH found.\n");
509
510 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800511}
512
Ben Widawsky2911a352012-04-05 14:47:36 -0700513bool i915_semaphore_is_enabled(struct drm_device *dev)
514{
515 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100516 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700517
Jani Nikulad330a952014-01-21 11:24:25 +0200518 if (i915.semaphores >= 0)
519 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700520
Oscar Mateo71386ef2014-07-24 17:04:44 +0100521 /* TODO: make semaphores and Execlists play nicely together */
522 if (i915.enable_execlists)
523 return false;
524
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700525 /* Until we get further testing... */
526 if (IS_GEN8(dev))
527 return false;
528
Daniel Vetter59de3292012-04-02 20:48:43 +0200529#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700530 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200531 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
532 return false;
533#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700534
Daniel Vettera08acaf2013-12-17 09:56:53 +0100535 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700536}
537
Imre Deak1d0d3432014-08-18 14:42:44 +0300538void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
539{
540 spin_lock_irq(&dev_priv->irq_lock);
541
542 dev_priv->long_hpd_port_mask = 0;
543 dev_priv->short_hpd_port_mask = 0;
544 dev_priv->hpd_event_bits = 0;
545
546 spin_unlock_irq(&dev_priv->irq_lock);
547
548 cancel_work_sync(&dev_priv->dig_port_work);
549 cancel_work_sync(&dev_priv->hotplug_work);
550 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
551}
552
Imre Deak07f9cd02014-08-18 14:42:45 +0300553static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
554{
555 struct drm_device *dev = dev_priv->dev;
556 struct drm_encoder *encoder;
557
558 drm_modeset_lock_all(dev);
559 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
560 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
561
562 if (intel_encoder->suspend)
563 intel_encoder->suspend(intel_encoder);
564 }
565 drm_modeset_unlock_all(dev);
566}
567
Sagar Kambleebc32822014-08-13 23:07:05 +0530568static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200569static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
570 bool rpm_resume);
Sagar Kambleebc32822014-08-13 23:07:05 +0530571
Imre Deak5e365c32014-10-23 19:23:25 +0300572static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100573{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700575 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700576 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100577 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100578
Zhang Ruib8efb172013-02-05 15:41:53 +0800579 /* ignore lid events during suspend */
580 mutex_lock(&dev_priv->modeset_restore_lock);
581 dev_priv->modeset_restore = MODESET_SUSPENDED;
582 mutex_unlock(&dev_priv->modeset_restore_lock);
583
Paulo Zanonic67a4702013-08-19 13:18:09 -0300584 /* We do a lot of poking in a lot of registers, make sure they work
585 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200586 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200587
Dave Airlie5bcf7192010-12-07 09:20:40 +1000588 drm_kms_helper_poll_disable(dev);
589
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100590 pci_save_state(dev->pdev);
591
Daniel Vetterd5818932015-02-23 12:03:26 +0100592 error = i915_gem_suspend(dev);
593 if (error) {
594 dev_err(&dev->pdev->dev,
595 "GEM idle failed, resume might fail\n");
596 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100597 }
598
Daniel Vetterd5818932015-02-23 12:03:26 +0100599 intel_suspend_gt_powersave(dev);
600
601 /*
602 * Disable CRTCs directly since we want to preserve sw state
603 * for _thaw. Also, power gate the CRTC power wells.
604 */
605 drm_modeset_lock_all(dev);
606 for_each_crtc(dev, crtc)
607 intel_crtc_control(crtc, false);
608 drm_modeset_unlock_all(dev);
609
610 intel_dp_mst_suspend(dev);
611
612 intel_runtime_pm_disable_interrupts(dev_priv);
613 intel_hpd_cancel_work(dev_priv);
614
615 intel_suspend_encoders(dev_priv);
616
617 intel_suspend_hw(dev);
618
Ben Widawsky828c7902013-10-16 09:21:30 -0700619 i915_gem_suspend_gtt_mappings(dev);
620
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100621 i915_save_state(dev);
622
Imre Deak95fa2ee2014-06-23 15:46:02 +0300623 opregion_target_state = PCI_D3cold;
624#if IS_ENABLED(CONFIG_ACPI_SLEEP)
625 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700626 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300627#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700628 intel_opregion_notify_adapter(dev, opregion_target_state);
629
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700630 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100631 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100632
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100633 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100634
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200635 dev_priv->suspend_count++;
636
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700637 intel_display_set_init_power(dev_priv, false);
638
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100639 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100640}
641
Imre Deakc3c09c92014-10-23 19:23:15 +0300642static int i915_drm_suspend_late(struct drm_device *drm_dev)
643{
644 struct drm_i915_private *dev_priv = drm_dev->dev_private;
645 int ret;
646
647 ret = intel_suspend_complete(dev_priv);
648
649 if (ret) {
650 DRM_ERROR("Suspend complete failed: %d\n", ret);
651
652 return ret;
653 }
654
655 pci_disable_device(drm_dev->pdev);
656 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
657
658 return 0;
659}
660
Imre Deakfc49b3d2014-10-23 19:23:27 +0300661int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100662{
663 int error;
664
665 if (!dev || !dev->dev_private) {
666 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700667 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000668 return -ENODEV;
669 }
670
Imre Deak0b14cbd2014-09-10 18:16:55 +0300671 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
672 state.event != PM_EVENT_FREEZE))
673 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000674
675 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
676 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100677
Imre Deak5e365c32014-10-23 19:23:25 +0300678 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100679 if (error)
680 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000681
Imre Deak5a175142014-10-23 19:23:18 +0300682 return i915_drm_suspend_late(dev);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000683}
684
Imre Deak5e365c32014-10-23 19:23:25 +0300685static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000686{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800687 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100688
Daniel Vetterd5818932015-02-23 12:03:26 +0100689 mutex_lock(&dev->struct_mutex);
690 i915_gem_restore_gtt_mappings(dev);
691 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300692
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100693 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100694 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100695
Daniel Vetterd5818932015-02-23 12:03:26 +0100696 intel_init_pch_refclk(dev);
697 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100698
Daniel Vetterd5818932015-02-23 12:03:26 +0100699 mutex_lock(&dev->struct_mutex);
700 if (i915_gem_init_hw(dev)) {
701 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
702 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800703 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100704 mutex_unlock(&dev->struct_mutex);
705
706 /* We need working interrupts for modeset enabling ... */
707 intel_runtime_pm_enable_interrupts(dev_priv);
708
709 intel_modeset_init_hw(dev);
710
711 spin_lock_irq(&dev_priv->irq_lock);
712 if (dev_priv->display.hpd_irq_setup)
713 dev_priv->display.hpd_irq_setup(dev);
714 spin_unlock_irq(&dev_priv->irq_lock);
715
716 drm_modeset_lock_all(dev);
717 intel_modeset_setup_hw_state(dev, true);
718 drm_modeset_unlock_all(dev);
719
720 intel_dp_mst_resume(dev);
721
722 /*
723 * ... but also need to make sure that hotplug processing
724 * doesn't cause havoc. Like in the driver load code we don't
725 * bother with the tiny race here where we might loose hotplug
726 * notifications.
727 * */
728 intel_hpd_init(dev_priv);
729 /* Config may have changed between suspend and resume */
730 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800731
Chris Wilson44834a62010-08-19 16:09:23 +0100732 intel_opregion_init(dev);
733
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100734 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700735
Zhang Ruib8efb172013-02-05 15:41:53 +0800736 mutex_lock(&dev_priv->modeset_restore_lock);
737 dev_priv->modeset_restore = MODESET_DONE;
738 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200739
Jesse Barnese5747e32014-06-12 08:35:47 -0700740 intel_opregion_notify_adapter(dev, PCI_D0);
741
Imre Deakee6f2802014-10-23 19:23:22 +0300742 drm_kms_helper_poll_enable(dev);
743
Chris Wilson074c6ad2014-04-09 09:19:43 +0100744 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100745}
746
Imre Deak5e365c32014-10-23 19:23:25 +0300747static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100748{
Imre Deak36d61e62014-10-23 19:23:24 +0300749 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200750 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300751
Imre Deak76c4b252014-04-01 19:55:22 +0300752 /*
753 * We have a resume ordering issue with the snd-hda driver also
754 * requiring our device to be power up. Due to the lack of a
755 * parent/child relationship we currently solve this with an early
756 * resume hook.
757 *
758 * FIXME: This should be solved with a special hdmi sink device or
759 * similar so that power domains can be employed.
760 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100761 if (pci_enable_device(dev->pdev))
762 return -EIO;
763
764 pci_set_master(dev->pdev);
765
Paulo Zanoniefee8332014-10-27 17:54:33 -0200766 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200767 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300768 if (ret)
769 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
770
771 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200772
773 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
774 hsw_disable_pc8(dev_priv);
775
Imre Deak36d61e62014-10-23 19:23:24 +0300776 intel_uncore_sanitize(dev);
777 intel_power_domains_init_hw(dev_priv);
778
779 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300780}
781
Imre Deakfc49b3d2014-10-23 19:23:27 +0300782int i915_resume_legacy(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300783{
Imre Deak50a00722014-10-23 19:23:17 +0300784 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300785
Imre Deak097dd832014-10-23 19:23:19 +0300786 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
787 return 0;
788
Imre Deak5e365c32014-10-23 19:23:25 +0300789 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300790 if (ret)
791 return ret;
792
Imre Deak5a175142014-10-23 19:23:18 +0300793 return i915_drm_resume(dev);
794}
795
Ben Gamari11ed50e2009-09-14 17:48:45 -0400796/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200797 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400798 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400799 *
800 * Reset the chip. Useful if a hang is detected. Returns zero on successful
801 * reset or otherwise an error code.
802 *
803 * Procedure is fairly simple:
804 * - reset the chip using the reset reg
805 * - re-init context state
806 * - re-init hardware status page
807 * - re-init ring buffer
808 * - re-init interrupt state
809 * - re-init display
810 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200811int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400812{
Jani Nikula50227e12014-03-31 14:27:21 +0300813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100814 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700815 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400816
Jani Nikulad330a952014-01-21 11:24:25 +0200817 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000818 return 0;
819
Imre Deakdbea3ce2014-12-15 18:59:28 +0200820 intel_reset_gt_powersave(dev);
821
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200822 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400823
Chris Wilson069efc12010-09-30 16:53:18 +0100824 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400825
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100826 simulated = dev_priv->gpu_error.stop_rings != 0;
827
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300828 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200829
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300830 /* Also reset the gpu hangman. */
831 if (simulated) {
832 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
833 dev_priv->gpu_error.stop_rings = 0;
834 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100835 DRM_INFO("Reset not implemented, but ignoring "
836 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300837 ret = 0;
838 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100839 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300840
Daniel Vetterd8f27162014-10-01 01:02:04 +0200841 if (i915_stop_ring_allow_warn(dev_priv))
842 pr_notice("drm/i915: Resetting chip after gpu hang\n");
843
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700844 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100845 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100846 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100847 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400848 }
849
Ville Syrjälä1362b772014-11-26 17:07:29 +0200850 intel_overlay_reset(dev_priv);
851
Ben Gamari11ed50e2009-09-14 17:48:45 -0400852 /* Ok, now get things going again... */
853
854 /*
855 * Everything depends on having the GTT running, so we need to start
856 * there. Fortunately we don't need to do this unless we reset the
857 * chip at a PCI level.
858 *
859 * Next we need to restore the context, but we don't use those
860 * yet either...
861 *
862 * Ring buffer needs to be re-initialized in the KMS case, or if X
863 * was running at the time of the reset (i.e. we weren't VT
864 * switched away).
865 */
Daniel Vetter87255482014-11-19 20:36:48 +0100866 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
McAulay, Alistair6689c162014-08-15 18:51:35 +0100867 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
868 dev_priv->gpu_error.reload_in_reset = true;
869
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700870 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100871
872 dev_priv->gpu_error.reload_in_reset = false;
873
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200874 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700875 if (ret) {
876 DRM_ERROR("Failed hw init on reset %d\n", ret);
877 return ret;
878 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200879
Daniel Vettere090c532013-11-03 20:27:05 +0100880 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200881 * FIXME: This races pretty badly against concurrent holders of
882 * ring interrupts. This is possible since we've started to drop
883 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100884 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600885
Daniel Vetter78ad4552014-05-22 22:18:21 +0200886 /*
887 * rps/rc6 re-init is necessary to restore state lost after the
888 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600889 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200890 * of re-init after reset.
891 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300892 if (INTEL_INFO(dev)->gen > 5)
Imre Deakdbea3ce2014-12-15 18:59:28 +0200893 intel_enable_gt_powersave(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200894 } else {
895 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400896 }
897
Ben Gamari11ed50e2009-09-14 17:48:45 -0400898 return 0;
899}
900
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800901static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500902{
Daniel Vetter01a06852012-06-25 15:58:49 +0200903 struct intel_device_info *intel_info =
904 (struct intel_device_info *) ent->driver_data;
905
Jani Nikulad330a952014-01-21 11:24:25 +0200906 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700907 DRM_INFO("This hardware requires preliminary hardware support.\n"
908 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
909 return -ENODEV;
910 }
911
Chris Wilson5fe49d82011-02-01 19:43:02 +0000912 /* Only bind to function 0 of the device. Early generations
913 * used function 1 as a placeholder for multi-head. This causes
914 * us confusion instead, especially on the systems where both
915 * functions have the same PCI-ID!
916 */
917 if (PCI_FUNC(pdev->devfn))
918 return -ENODEV;
919
Daniel Vetter24986ee2013-12-11 11:34:33 +0100920 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200921
Jordan Crousedcdb1672010-05-27 13:40:25 -0600922 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500923}
924
925static void
926i915_pci_remove(struct pci_dev *pdev)
927{
928 struct drm_device *dev = pci_get_drvdata(pdev);
929
930 drm_put_dev(dev);
931}
932
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100933static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500934{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500937
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100938 if (!drm_dev || !drm_dev->dev_private) {
939 dev_err(dev, "DRM not initialized, aborting suspend.\n");
940 return -ENODEV;
941 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500942
Dave Airlie5bcf7192010-12-07 09:20:40 +1000943 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
944 return 0;
945
Imre Deak5e365c32014-10-23 19:23:25 +0300946 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300947}
948
949static int i915_pm_suspend_late(struct device *dev)
950{
Imre Deak888d0d42015-01-08 17:54:13 +0200951 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +0300952
953 /*
954 * We have a suspedn ordering issue with the snd-hda driver also
955 * requiring our device to be power up. Due to the lack of a
956 * parent/child relationship we currently solve this with an late
957 * suspend hook.
958 *
959 * FIXME: This should be solved with a special hdmi sink device or
960 * similar so that power domains can be employed.
961 */
962 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
963 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500964
Imre Deakc3c09c92014-10-23 19:23:15 +0300965 return i915_drm_suspend_late(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800966}
967
Imre Deak76c4b252014-04-01 19:55:22 +0300968static int i915_pm_resume_early(struct device *dev)
969{
Imre Deak888d0d42015-01-08 17:54:13 +0200970 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +0300971
Imre Deak097dd832014-10-23 19:23:19 +0300972 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
973 return 0;
974
Imre Deak5e365c32014-10-23 19:23:25 +0300975 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300976}
977
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100978static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800979{
Imre Deak888d0d42015-01-08 17:54:13 +0200980 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100981
Imre Deak097dd832014-10-23 19:23:19 +0300982 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
983 return 0;
984
Imre Deak5a175142014-10-23 19:23:18 +0300985 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800986}
987
Sagar Kambleebc32822014-08-13 23:07:05 +0530988static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300989{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300990 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300991
992 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300993}
994
Imre Deakddeea5b2014-05-05 15:19:56 +0300995/*
996 * Save all Gunit registers that may be lost after a D3 and a subsequent
997 * S0i[R123] transition. The list of registers needing a save/restore is
998 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
999 * registers in the following way:
1000 * - Driver: saved/restored by the driver
1001 * - Punit : saved/restored by the Punit firmware
1002 * - No, w/o marking: no need to save/restore, since the register is R/O or
1003 * used internally by the HW in a way that doesn't depend
1004 * keeping the content across a suspend/resume.
1005 * - Debug : used for debugging
1006 *
1007 * We save/restore all registers marked with 'Driver', with the following
1008 * exceptions:
1009 * - Registers out of use, including also registers marked with 'Debug'.
1010 * These have no effect on the driver's operation, so we don't save/restore
1011 * them to reduce the overhead.
1012 * - Registers that are fully setup by an initialization function called from
1013 * the resume path. For example many clock gating and RPS/RC6 registers.
1014 * - Registers that provide the right functionality with their reset defaults.
1015 *
1016 * TODO: Except for registers that based on the above 3 criteria can be safely
1017 * ignored, we save/restore all others, practically treating the HW context as
1018 * a black-box for the driver. Further investigation is needed to reduce the
1019 * saved/restored registers even further, by following the same 3 criteria.
1020 */
1021static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1022{
1023 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1024 int i;
1025
1026 /* GAM 0x4000-0x4770 */
1027 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1028 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1029 s->arb_mode = I915_READ(ARB_MODE);
1030 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1031 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1032
1033 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1034 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1035
1036 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1037 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1038
1039 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1040 s->ecochk = I915_READ(GAM_ECOCHK);
1041 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1042 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1043
1044 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1045
1046 /* MBC 0x9024-0x91D0, 0x8500 */
1047 s->g3dctl = I915_READ(VLV_G3DCTL);
1048 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1049 s->mbctl = I915_READ(GEN6_MBCTL);
1050
1051 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1052 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1053 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1054 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1055 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1056 s->rstctl = I915_READ(GEN6_RSTCTL);
1057 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1058
1059 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1060 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1061 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1062 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1063 s->ecobus = I915_READ(ECOBUS);
1064 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1065 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1066 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1067 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1068 s->rcedata = I915_READ(VLV_RCEDATA);
1069 s->spare2gh = I915_READ(VLV_SPAREG2H);
1070
1071 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1072 s->gt_imr = I915_READ(GTIMR);
1073 s->gt_ier = I915_READ(GTIER);
1074 s->pm_imr = I915_READ(GEN6_PMIMR);
1075 s->pm_ier = I915_READ(GEN6_PMIER);
1076
1077 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1078 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1079
1080 /* GT SA CZ domain, 0x100000-0x138124 */
1081 s->tilectl = I915_READ(TILECTL);
1082 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1083 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1084 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1085 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1086
1087 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1088 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1089 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1090 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1091
1092 /*
1093 * Not saving any of:
1094 * DFT, 0x9800-0x9EC0
1095 * SARB, 0xB000-0xB1FC
1096 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1097 * PCI CFG
1098 */
1099}
1100
1101static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1102{
1103 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1104 u32 val;
1105 int i;
1106
1107 /* GAM 0x4000-0x4770 */
1108 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1109 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1110 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1111 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1112 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1113
1114 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1115 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1116
1117 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1118 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1119
1120 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1121 I915_WRITE(GAM_ECOCHK, s->ecochk);
1122 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1123 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1124
1125 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1126
1127 /* MBC 0x9024-0x91D0, 0x8500 */
1128 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1129 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1130 I915_WRITE(GEN6_MBCTL, s->mbctl);
1131
1132 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1133 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1134 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1135 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1136 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1137 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1138 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1139
1140 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1141 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1142 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1143 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1144 I915_WRITE(ECOBUS, s->ecobus);
1145 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1146 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1147 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1148 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1149 I915_WRITE(VLV_RCEDATA, s->rcedata);
1150 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1151
1152 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1153 I915_WRITE(GTIMR, s->gt_imr);
1154 I915_WRITE(GTIER, s->gt_ier);
1155 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1156 I915_WRITE(GEN6_PMIER, s->pm_ier);
1157
1158 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1159 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1160
1161 /* GT SA CZ domain, 0x100000-0x138124 */
1162 I915_WRITE(TILECTL, s->tilectl);
1163 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1164 /*
1165 * Preserve the GT allow wake and GFX force clock bit, they are not
1166 * be restored, as they are used to control the s0ix suspend/resume
1167 * sequence by the caller.
1168 */
1169 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1170 val &= VLV_GTLC_ALLOWWAKEREQ;
1171 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1172 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1173
1174 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1175 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1176 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1177 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1178
1179 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1180
1181 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1182 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1183 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1184 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1185}
1186
Imre Deak650ad972014-04-18 16:35:02 +03001187int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1188{
1189 u32 val;
1190 int err;
1191
1192 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1193 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1194
1195#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1196 /* Wait for a previous force-off to settle */
1197 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001198 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001199 if (err) {
1200 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1201 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1202 return err;
1203 }
1204 }
1205
1206 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1207 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1208 if (force_on)
1209 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1210 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1211
1212 if (!force_on)
1213 return 0;
1214
Imre Deak8d4eee92014-04-14 20:24:43 +03001215 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001216 if (err)
1217 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1218 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1219
1220 return err;
1221#undef COND
1222}
1223
Imre Deakddeea5b2014-05-05 15:19:56 +03001224static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1225{
1226 u32 val;
1227 int err = 0;
1228
1229 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1230 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1231 if (allow)
1232 val |= VLV_GTLC_ALLOWWAKEREQ;
1233 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1234 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1235
1236#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1237 allow)
1238 err = wait_for(COND, 1);
1239 if (err)
1240 DRM_ERROR("timeout disabling GT waking\n");
1241 return err;
1242#undef COND
1243}
1244
1245static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1246 bool wait_for_on)
1247{
1248 u32 mask;
1249 u32 val;
1250 int err;
1251
1252 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1253 val = wait_for_on ? mask : 0;
1254#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1255 if (COND)
1256 return 0;
1257
1258 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1259 wait_for_on ? "on" : "off",
1260 I915_READ(VLV_GTLC_PW_STATUS));
1261
1262 /*
1263 * RC6 transitioning can be delayed up to 2 msec (see
1264 * valleyview_enable_rps), use 3 msec for safety.
1265 */
1266 err = wait_for(COND, 3);
1267 if (err)
1268 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1269 wait_for_on ? "on" : "off");
1270
1271 return err;
1272#undef COND
1273}
1274
1275static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1276{
1277 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1278 return;
1279
1280 DRM_ERROR("GT register access while GT waking disabled\n");
1281 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1282}
1283
Sagar Kambleebc32822014-08-13 23:07:05 +05301284static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001285{
1286 u32 mask;
1287 int err;
1288
1289 /*
1290 * Bspec defines the following GT well on flags as debug only, so
1291 * don't treat them as hard failures.
1292 */
1293 (void)vlv_wait_for_gt_wells(dev_priv, false);
1294
1295 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1296 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1297
1298 vlv_check_no_gt_access(dev_priv);
1299
1300 err = vlv_force_gfx_clock(dev_priv, true);
1301 if (err)
1302 goto err1;
1303
1304 err = vlv_allow_gt_wake(dev_priv, false);
1305 if (err)
1306 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301307
1308 if (!IS_CHERRYVIEW(dev_priv->dev))
1309 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001310
1311 err = vlv_force_gfx_clock(dev_priv, false);
1312 if (err)
1313 goto err2;
1314
1315 return 0;
1316
1317err2:
1318 /* For safety always re-enable waking and disable gfx clock forcing */
1319 vlv_allow_gt_wake(dev_priv, true);
1320err1:
1321 vlv_force_gfx_clock(dev_priv, false);
1322
1323 return err;
1324}
1325
Sagar Kamble016970b2014-08-13 23:07:06 +05301326static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1327 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001328{
1329 struct drm_device *dev = dev_priv->dev;
1330 int err;
1331 int ret;
1332
1333 /*
1334 * If any of the steps fail just try to continue, that's the best we
1335 * can do at this point. Return the first error code (which will also
1336 * leave RPM permanently disabled).
1337 */
1338 ret = vlv_force_gfx_clock(dev_priv, true);
1339
Deepak S98711162014-12-12 14:18:16 +05301340 if (!IS_CHERRYVIEW(dev_priv->dev))
1341 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001342
1343 err = vlv_allow_gt_wake(dev_priv, true);
1344 if (!ret)
1345 ret = err;
1346
1347 err = vlv_force_gfx_clock(dev_priv, false);
1348 if (!ret)
1349 ret = err;
1350
1351 vlv_check_no_gt_access(dev_priv);
1352
Sagar Kamble016970b2014-08-13 23:07:06 +05301353 if (rpm_resume) {
1354 intel_init_clock_gating(dev);
1355 i915_gem_restore_fences(dev);
1356 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001357
1358 return ret;
1359}
1360
Paulo Zanoni97bea202014-03-07 20:12:33 -03001361static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001362{
1363 struct pci_dev *pdev = to_pci_dev(device);
1364 struct drm_device *dev = pci_get_drvdata(pdev);
1365 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001366 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001367
Imre Deakaeab0b52014-04-14 20:24:36 +03001368 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001369 return -ENODEV;
1370
Imre Deak604effb2014-08-26 13:26:56 +03001371 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1372 return -ENODEV;
1373
Paulo Zanoni8a187452013-12-06 20:32:13 -02001374 DRM_DEBUG_KMS("Suspending device\n");
1375
Imre Deak9486db62014-04-22 20:21:07 +03001376 /*
Imre Deakd6102972014-05-07 19:57:49 +03001377 * We could deadlock here in case another thread holding struct_mutex
1378 * calls RPM suspend concurrently, since the RPM suspend will wait
1379 * first for this RPM suspend to finish. In this case the concurrent
1380 * RPM resume will be followed by its RPM suspend counterpart. Still
1381 * for consistency return -EAGAIN, which will reschedule this suspend.
1382 */
1383 if (!mutex_trylock(&dev->struct_mutex)) {
1384 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1385 /*
1386 * Bump the expiration timestamp, otherwise the suspend won't
1387 * be rescheduled.
1388 */
1389 pm_runtime_mark_last_busy(device);
1390
1391 return -EAGAIN;
1392 }
1393 /*
1394 * We are safe here against re-faults, since the fault handler takes
1395 * an RPM reference.
1396 */
1397 i915_gem_release_all_mmaps(dev_priv);
1398 mutex_unlock(&dev->struct_mutex);
1399
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001400 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001401 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001402
Sagar Kambleebc32822014-08-13 23:07:05 +05301403 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001404 if (ret) {
1405 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001406 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001407
1408 return ret;
1409 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001410
Chris Wilson737b1502015-01-26 18:03:03 +02001411 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001412 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001413 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001414
1415 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001416 * FIXME: We really should find a document that references the arguments
1417 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001418 */
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001419 if (IS_HASWELL(dev)) {
1420 /*
1421 * current versions of firmware which depend on this opregion
1422 * notification have repurposed the D1 definition to mean
1423 * "runtime suspended" vs. what you would normally expect (D3)
1424 * to distinguish it from notifications that might be sent via
1425 * the suspend path.
1426 */
1427 intel_opregion_notify_adapter(dev, PCI_D1);
1428 } else {
1429 /*
1430 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1431 * being detected, and the call we do at intel_runtime_resume()
1432 * won't be able to restore them. Since PCI_D3hot matches the
1433 * actual specification and appears to be working, use it. Let's
1434 * assume the other non-Haswell platforms will stay the same as
1435 * Broadwell.
1436 */
1437 intel_opregion_notify_adapter(dev, PCI_D3hot);
1438 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001439
Mika Kuoppala59bad942015-01-16 11:34:40 +02001440 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001441
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001442 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001443 return 0;
1444}
1445
Paulo Zanoni97bea202014-03-07 20:12:33 -03001446static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001447{
1448 struct pci_dev *pdev = to_pci_dev(device);
1449 struct drm_device *dev = pci_get_drvdata(pdev);
1450 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001451 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001452
Imre Deak604effb2014-08-26 13:26:56 +03001453 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1454 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001455
1456 DRM_DEBUG_KMS("Resuming device\n");
1457
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001458 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001459 dev_priv->pm.suspended = false;
1460
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001461 if (IS_GEN6(dev_priv))
1462 intel_init_pch_refclk(dev);
1463 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1464 hsw_disable_pc8(dev_priv);
1465 else if (IS_VALLEYVIEW(dev_priv))
1466 ret = vlv_resume_prepare(dev_priv, true);
1467
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001468 /*
1469 * No point of rolling back things in case of an error, as the best
1470 * we can do is to hope that things will still work (and disable RPM).
1471 */
Imre Deak92b806d2014-04-14 20:24:39 +03001472 i915_gem_init_swizzling(dev);
1473 gen6_update_ring_freq(dev);
1474
Daniel Vetterb9632912014-09-30 10:56:44 +02001475 intel_runtime_pm_enable_interrupts(dev_priv);
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001476 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001477
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001478 if (ret)
1479 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1480 else
1481 DRM_DEBUG_KMS("Device resumed\n");
1482
1483 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001484}
1485
Sagar Kamble016970b2014-08-13 23:07:06 +05301486/*
1487 * This function implements common functionality of runtime and system
1488 * suspend sequence.
1489 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301490static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1491{
1492 struct drm_device *dev = dev_priv->dev;
1493 int ret;
1494
Imre Deak604effb2014-08-26 13:26:56 +03001495 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301496 ret = hsw_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001497 else if (IS_VALLEYVIEW(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301498 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001499 else
1500 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301501
1502 return ret;
1503}
1504
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001505static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001506 /*
1507 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1508 * PMSG_RESUME]
1509 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001510 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001511 .suspend_late = i915_pm_suspend_late,
1512 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001513 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001514
1515 /*
1516 * S4 event handlers
1517 * @freeze, @freeze_late : called (1) before creating the
1518 * hibernation image [PMSG_FREEZE] and
1519 * (2) after rebooting, before restoring
1520 * the image [PMSG_QUIESCE]
1521 * @thaw, @thaw_early : called (1) after creating the hibernation
1522 * image, before writing it [PMSG_THAW]
1523 * and (2) after failing to create or
1524 * restore the image [PMSG_RECOVER]
1525 * @poweroff, @poweroff_late: called after writing the hibernation
1526 * image, before rebooting [PMSG_HIBERNATE]
1527 * @restore, @restore_early : called after rebooting and restoring the
1528 * hibernation image [PMSG_RESTORE]
1529 */
Imre Deak36d61e62014-10-23 19:23:24 +03001530 .freeze = i915_pm_suspend,
1531 .freeze_late = i915_pm_suspend_late,
1532 .thaw_early = i915_pm_resume_early,
1533 .thaw = i915_pm_resume,
1534 .poweroff = i915_pm_suspend,
Imre Deakda2bc1b2014-10-23 19:23:26 +03001535 .poweroff_late = i915_pm_suspend_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001536 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001537 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001538
1539 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001540 .runtime_suspend = intel_runtime_suspend,
1541 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001542};
1543
Laurent Pinchart78b68552012-05-17 13:27:22 +02001544static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001546 .open = drm_gem_vm_open,
1547 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548};
1549
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001550static const struct file_operations i915_driver_fops = {
1551 .owner = THIS_MODULE,
1552 .open = drm_open,
1553 .release = drm_release,
1554 .unlocked_ioctl = drm_ioctl,
1555 .mmap = drm_gem_mmap,
1556 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001557 .read = drm_read,
1558#ifdef CONFIG_COMPAT
1559 .compat_ioctl = i915_compat_ioctl,
1560#endif
1561 .llseek = noop_llseek,
1562};
1563
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001565 /* Don't use MTRRs here; the Xserver or userspace app should
1566 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001567 */
Eric Anholt673a3942008-07-30 12:06:12 -07001568 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001569 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001570 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1571 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001572 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001573 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001574 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001575 .lastclose = i915_driver_lastclose,
1576 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001577 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001578 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001579
1580 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
Imre Deakfc49b3d2014-10-23 19:23:27 +03001581 .suspend = i915_suspend_legacy,
Imre Deak76c4b252014-04-01 19:55:22 +03001582 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001583
Dave Airliecda17382005-07-10 17:31:26 +10001584 .device_is_agp = i915_driver_device_is_agp,
Ben Gamari955b12d2009-02-17 20:08:49 -05001585#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001586 .debugfs_init = i915_debugfs_init,
1587 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001588#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001589 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001591
1592 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1593 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1594 .gem_prime_export = i915_gem_prime_export,
1595 .gem_prime_import = i915_gem_prime_import,
1596
Dave Airlieff72145b2011-02-07 12:16:14 +10001597 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001598 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001599 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001601 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001602 .name = DRIVER_NAME,
1603 .desc = DRIVER_DESC,
1604 .date = DRIVER_DATE,
1605 .major = DRIVER_MAJOR,
1606 .minor = DRIVER_MINOR,
1607 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608};
1609
Dave Airlie8410ea32010-12-15 03:16:38 +10001610static struct pci_driver i915_pci_driver = {
1611 .name = DRIVER_NAME,
1612 .id_table = pciidlist,
1613 .probe = i915_pci_probe,
1614 .remove = i915_pci_remove,
1615 .driver.pm = &i915_pm_ops,
1616};
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618static int __init i915_init(void)
1619{
1620 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001621
1622 /*
1623 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1624 * explicitly disabled with the module pararmeter.
1625 *
1626 * Otherwise, just follow the parameter (defaulting to off).
1627 *
1628 * Allow optional vga_text_mode_force boot option to override
1629 * the default behavior.
1630 */
1631#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001632 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001633 driver.driver_features |= DRIVER_MODESET;
1634#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001635 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001636 driver.driver_features |= DRIVER_MODESET;
1637
1638#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001639 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001640 driver.driver_features &= ~DRIVER_MODESET;
1641#endif
1642
Daniel Vetterb30324a2013-11-13 22:11:25 +01001643 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001644 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001645 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001646 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001647 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001648 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001649
Matt Roperb2e77232015-01-22 16:53:12 -08001650 /*
1651 * FIXME: Note that we're lying to the DRM core here so that we can get access
1652 * to the atomic ioctl and the atomic properties. Only plane operations on
1653 * a single CRTC will actually work.
1654 */
1655 if (i915.nuclear_pageflip)
1656 driver.driver_features |= DRIVER_ATOMIC;
1657
Dave Airlie8410ea32010-12-15 03:16:38 +10001658 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659}
1660
1661static void __exit i915_exit(void)
1662{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001663 if (!(driver.driver_features & DRIVER_MODESET))
1664 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001665
Dave Airlie8410ea32010-12-15 03:16:38 +10001666 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667}
1668
1669module_init(i915_init);
1670module_exit(i915_exit);
1671
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001672MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001673MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001674
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001675MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676MODULE_LICENSE("GPL and additional rights");