blob: 3843383e13ccbca09d221ef2b30a16d5499b1229 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070051#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Jesse Barnes317c35d2008-08-25 15:11:06 -070053enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056 PIPE_C,
57 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070058};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070060
Paulo Zanonia5c961d2012-10-24 15:59:34 -020061enum transcoder {
62 TRANSCODER_A = 0,
63 TRANSCODER_B,
64 TRANSCODER_C,
65 TRANSCODER_EDP = 0xF,
66};
67#define transcoder_name(t) ((t) + 'A')
68
Jesse Barnes80824002009-09-10 15:28:06 -070069enum plane {
70 PLANE_A = 0,
71 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080072 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070073};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080074#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080075
Eugeni Dodonov2b139522012-03-29 12:32:22 -030076enum port {
77 PORT_A = 0,
78 PORT_B,
79 PORT_C,
80 PORT_D,
81 PORT_E,
82 I915_MAX_PORTS
83};
84#define port_name(p) ((p) + 'A')
85
Chris Wilson2a2d5482012-12-03 11:49:06 +000086#define I915_GEM_GPU_DOMAINS \
87 (I915_GEM_DOMAIN_RENDER | \
88 I915_GEM_DOMAIN_SAMPLER | \
89 I915_GEM_DOMAIN_COMMAND | \
90 I915_GEM_DOMAIN_INSTRUCTION | \
91 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080093#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
94
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020095#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
96 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
97 if ((intel_encoder)->base.crtc == (__crtc))
98
Jesse Barnesee7b9f92012-04-20 17:11:53 +010099struct intel_pch_pll {
100 int refcount; /* count of number of CRTCs sharing this PLL */
101 int active; /* count of number of active CRTCs (i.e. DPMS on) */
102 bool on; /* is the PLL actually active? Disabled during modeset */
103 int pll_reg;
104 int fp0_reg;
105 int fp1_reg;
106};
107#define I915_NUM_PLLS 2
108
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300109struct intel_ddi_plls {
110 int spll_refcount;
111 int wrpll1_refcount;
112 int wrpll2_refcount;
113};
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/* Interface history:
116 *
117 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100118 * 1.2: Add Power Management
119 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100120 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000121 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000122 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
123 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 */
125#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000126#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define DRIVER_PATCHLEVEL 0
128
Eric Anholt673a3942008-07-30 12:06:12 -0700129#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100130#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100131#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700132
Dave Airlie71acb5e2008-12-30 20:31:46 +1000133#define I915_GEM_PHYS_CURSOR_0 1
134#define I915_GEM_PHYS_CURSOR_1 2
135#define I915_GEM_PHYS_OVERLAY_REGS 3
136#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
137
138struct drm_i915_gem_phys_object {
139 int id;
140 struct page **page_list;
141 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000142 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000143};
144
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700145struct opregion_header;
146struct opregion_acpi;
147struct opregion_swsci;
148struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800149struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100151struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700152 struct opregion_header __iomem *header;
153 struct opregion_acpi __iomem *acpi;
154 struct opregion_swsci __iomem *swsci;
155 struct opregion_asle __iomem *asle;
156 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000157 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100158};
Chris Wilson44834a62010-08-19 16:09:23 +0100159#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100160
Chris Wilson6ef3d422010-08-04 20:26:07 +0100161struct intel_overlay;
162struct intel_overlay_error_state;
163
Dave Airlie7c1c2872008-11-28 14:22:24 +1000164struct drm_i915_master_private {
165 drm_local_map_t *sarea;
166 struct _drm_i915_sarea *sarea_priv;
167};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800168#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200169#define I915_MAX_NUM_FENCES 16
170/* 16 fences + sign bit for FENCE_REG_NONE */
171#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800172
173struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200174 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000175 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100176 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800177};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000178
yakui_zhao9b9d1722009-05-31 17:17:17 +0800179struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100180 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800181 u8 dvo_port;
182 u8 slave_addr;
183 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100184 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400185 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800186};
187
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000188struct intel_display_error_state;
189
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700190struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200191 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700192 u32 eir;
193 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700194 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700195 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700196 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800197 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100198 u32 tail[I915_NUM_RINGS];
199 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100200 u32 ipeir[I915_NUM_RINGS];
201 u32 ipehr[I915_NUM_RINGS];
202 u32 instdone[I915_NUM_RINGS];
203 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100204 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000205 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100206 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100207 /* our own tracking of ring head and tail */
208 u32 cpu_ring_head[I915_NUM_RINGS];
209 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100210 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700211 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100212 u32 instpm[I915_NUM_RINGS];
213 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700214 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100215 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000216 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100217 u32 fault_reg[I915_NUM_RINGS];
218 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100219 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200220 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700221 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000222 struct drm_i915_error_ring {
223 struct drm_i915_error_object {
224 int page_count;
225 u32 gtt_offset;
226 u32 *pages[0];
227 } *ringbuffer, *batchbuffer;
228 struct drm_i915_error_request {
229 long jiffies;
230 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000231 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000232 } *requests;
233 int num_requests;
234 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000235 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000236 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000237 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100238 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000239 u32 gtt_offset;
240 u32 read_domains;
241 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200242 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000243 s32 pinned:2;
244 u32 tiling:2;
245 u32 dirty:1;
246 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100247 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700248 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000249 } *active_bo, *pinned_bo;
250 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100251 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000252 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700253};
254
Jesse Barnese70236a2009-09-21 10:42:27 -0700255struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400256 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700257 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
258 void (*disable_fbc)(struct drm_device *dev);
259 int (*get_display_clock_speed)(struct drm_device *dev);
260 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000261 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800262 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
263 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300264 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
265 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200266 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700267 int (*crtc_mode_set)(struct drm_crtc *crtc,
268 struct drm_display_mode *mode,
269 struct drm_display_mode *adjusted_mode,
270 int x, int y,
271 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200272 void (*crtc_enable)(struct drm_crtc *crtc);
273 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100274 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800275 void (*write_eld)(struct drm_connector *connector,
276 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700277 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700278 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700279 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
280 struct drm_framebuffer *fb,
281 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700282 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
283 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700284 /* clock updates for mode set */
285 /* cursor updates */
286 /* render clock increase/decrease */
287 /* display clock increase/decrease */
288 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700289};
290
Chris Wilson990bbda2012-07-02 11:51:02 -0300291struct drm_i915_gt_funcs {
292 void (*force_wake_get)(struct drm_i915_private *dev_priv);
293 void (*force_wake_put)(struct drm_i915_private *dev_priv);
294};
295
Daniel Vetterc96ea642012-08-08 22:01:51 +0200296#define DEV_INFO_FLAGS \
297 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
298 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
302 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
303 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
305 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
306 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
307 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
308 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
309 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
310 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
311 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
312 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
314 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
315 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
316 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
317 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
318 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
319 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
320 DEV_INFO_FLAG(has_llc)
321
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500322struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100323 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400324 u8 is_mobile:1;
325 u8 is_i85x:1;
326 u8 is_i915g:1;
327 u8 is_i945gm:1;
328 u8 is_g33:1;
329 u8 need_gfx_hws:1;
330 u8 is_g4x:1;
331 u8 is_pineview:1;
332 u8 is_broadwater:1;
333 u8 is_crestline:1;
334 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700335 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200336 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300337 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400338 u8 has_fbc:1;
339 u8 has_pipe_cxsr:1;
340 u8 has_hotplug:1;
341 u8 cursor_needs_physical:1;
342 u8 has_overlay:1;
343 u8 overlay_needs_physical:1;
344 u8 supports_tv:1;
345 u8 has_bsd_ring:1;
346 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200347 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500348};
349
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100350#define I915_PPGTT_PD_ENTRIES 512
351#define I915_PPGTT_PT_ENTRIES 1024
352struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700353 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100354 unsigned num_pd_entries;
355 struct page **pt_pages;
356 uint32_t pd_offset;
357 dma_addr_t *pt_dma_addr;
358 dma_addr_t scratch_page_dma_addr;
359};
360
Ben Widawsky40521052012-06-04 14:42:43 -0700361
362/* This must match up with the value previously used for execbuf2.rsvd1. */
363#define DEFAULT_CONTEXT_ID 0
364struct i915_hw_context {
365 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700366 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700367 struct drm_i915_file_private *file_priv;
368 struct intel_ring_buffer *ring;
369 struct drm_i915_gem_object *obj;
370};
371
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800372enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100373 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800374 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
375 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
376 FBC_MODE_TOO_LARGE, /* mode too large for compression */
377 FBC_BAD_PLANE, /* fbc not supported on plane */
378 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700379 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700380 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800381};
382
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800383enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300384 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800385 PCH_IBX, /* Ibexpeak PCH */
386 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300387 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800388};
389
Jesse Barnesb690e962010-07-19 13:53:12 -0700390#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700391#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100392#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700393
Dave Airlie8be48d92010-03-30 05:34:14 +0000394struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100395struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000396
Daniel Vetterc2b91522012-02-14 22:37:19 +0100397struct intel_gmbus {
398 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000399 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100400 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100401 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100402 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100403 struct drm_i915_private *dev_priv;
404};
405
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100406struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000407 u8 saveLBB;
408 u32 saveDSPACNTR;
409 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000410 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000411 u32 savePIPEACONF;
412 u32 savePIPEBCONF;
413 u32 savePIPEASRC;
414 u32 savePIPEBSRC;
415 u32 saveFPA0;
416 u32 saveFPA1;
417 u32 saveDPLL_A;
418 u32 saveDPLL_A_MD;
419 u32 saveHTOTAL_A;
420 u32 saveHBLANK_A;
421 u32 saveHSYNC_A;
422 u32 saveVTOTAL_A;
423 u32 saveVBLANK_A;
424 u32 saveVSYNC_A;
425 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000426 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800427 u32 saveTRANS_HTOTAL_A;
428 u32 saveTRANS_HBLANK_A;
429 u32 saveTRANS_HSYNC_A;
430 u32 saveTRANS_VTOTAL_A;
431 u32 saveTRANS_VBLANK_A;
432 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000433 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000434 u32 saveDSPASTRIDE;
435 u32 saveDSPASIZE;
436 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700437 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000438 u32 saveDSPASURF;
439 u32 saveDSPATILEOFF;
440 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700441 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000442 u32 saveBLC_PWM_CTL;
443 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800444 u32 saveBLC_CPU_PWM_CTL;
445 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000446 u32 saveFPB0;
447 u32 saveFPB1;
448 u32 saveDPLL_B;
449 u32 saveDPLL_B_MD;
450 u32 saveHTOTAL_B;
451 u32 saveHBLANK_B;
452 u32 saveHSYNC_B;
453 u32 saveVTOTAL_B;
454 u32 saveVBLANK_B;
455 u32 saveVSYNC_B;
456 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000457 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800458 u32 saveTRANS_HTOTAL_B;
459 u32 saveTRANS_HBLANK_B;
460 u32 saveTRANS_HSYNC_B;
461 u32 saveTRANS_VTOTAL_B;
462 u32 saveTRANS_VBLANK_B;
463 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000464 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000465 u32 saveDSPBSTRIDE;
466 u32 saveDSPBSIZE;
467 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700468 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000469 u32 saveDSPBSURF;
470 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700471 u32 saveVGA0;
472 u32 saveVGA1;
473 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000474 u32 saveVGACNTRL;
475 u32 saveADPA;
476 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700477 u32 savePP_ON_DELAYS;
478 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveDVOA;
480 u32 saveDVOB;
481 u32 saveDVOC;
482 u32 savePP_ON;
483 u32 savePP_OFF;
484 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700485 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000486 u32 savePFIT_CONTROL;
487 u32 save_palette_a[256];
488 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700489 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000490 u32 saveFBC_CFB_BASE;
491 u32 saveFBC_LL_BASE;
492 u32 saveFBC_CONTROL;
493 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000494 u32 saveIER;
495 u32 saveIIR;
496 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800497 u32 saveDEIER;
498 u32 saveDEIMR;
499 u32 saveGTIER;
500 u32 saveGTIMR;
501 u32 saveFDI_RXA_IMR;
502 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800503 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800504 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000505 u32 saveSWF0[16];
506 u32 saveSWF1[16];
507 u32 saveSWF2[3];
508 u8 saveMSR;
509 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800510 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000511 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000512 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000513 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000514 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200515 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000516 u32 saveCURACNTR;
517 u32 saveCURAPOS;
518 u32 saveCURABASE;
519 u32 saveCURBCNTR;
520 u32 saveCURBPOS;
521 u32 saveCURBBASE;
522 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 u32 saveDP_B;
524 u32 saveDP_C;
525 u32 saveDP_D;
526 u32 savePIPEA_GMCH_DATA_M;
527 u32 savePIPEB_GMCH_DATA_M;
528 u32 savePIPEA_GMCH_DATA_N;
529 u32 savePIPEB_GMCH_DATA_N;
530 u32 savePIPEA_DP_LINK_M;
531 u32 savePIPEB_DP_LINK_M;
532 u32 savePIPEA_DP_LINK_N;
533 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800534 u32 saveFDI_RXA_CTL;
535 u32 saveFDI_TXA_CTL;
536 u32 saveFDI_RXB_CTL;
537 u32 saveFDI_TXB_CTL;
538 u32 savePFA_CTL_1;
539 u32 savePFB_CTL_1;
540 u32 savePFA_WIN_SZ;
541 u32 savePFB_WIN_SZ;
542 u32 savePFA_WIN_POS;
543 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000544 u32 savePCH_DREF_CONTROL;
545 u32 saveDISP_ARB_CTL;
546 u32 savePIPEA_DATA_M1;
547 u32 savePIPEA_DATA_N1;
548 u32 savePIPEA_LINK_M1;
549 u32 savePIPEA_LINK_N1;
550 u32 savePIPEB_DATA_M1;
551 u32 savePIPEB_DATA_N1;
552 u32 savePIPEB_LINK_M1;
553 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000554 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400555 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100556};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100557
558struct intel_gen6_power_mgmt {
559 struct work_struct work;
560 u32 pm_iir;
561 /* lock - irqsave spinlock that protectects the work_struct and
562 * pm_iir. */
563 spinlock_t lock;
564
565 /* The below variables an all the rps hw state are protected by
566 * dev->struct mutext. */
567 u8 cur_delay;
568 u8 min_delay;
569 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700570
571 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700572
573 /*
574 * Protects RPS/RC6 register access and PCU communication.
575 * Must be taken after struct_mutex if nested.
576 */
577 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100578};
579
Daniel Vetter1a240d42012-11-29 22:18:51 +0100580/* defined intel_pm.c */
581extern spinlock_t mchdev_lock;
582
Daniel Vetterc85aa882012-11-02 19:55:03 +0100583struct intel_ilk_power_mgmt {
584 u8 cur_delay;
585 u8 min_delay;
586 u8 max_delay;
587 u8 fmax;
588 u8 fstart;
589
590 u64 last_count1;
591 unsigned long last_time1;
592 unsigned long chipset_power;
593 u64 last_count2;
594 struct timespec last_time2;
595 unsigned long gfx_power;
596 u8 corr;
597
598 int c_m;
599 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100600
601 struct drm_i915_gem_object *pwrctx;
602 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100603};
604
Daniel Vetter231f42a2012-11-02 19:55:05 +0100605struct i915_dri1_state {
606 unsigned allow_batchbuffer : 1;
607 u32 __iomem *gfx_hws_cpu_addr;
608
609 unsigned int cpp;
610 int back_offset;
611 int front_offset;
612 int current_page;
613 int page_flipping;
614
615 uint32_t counter;
616};
617
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100618struct intel_l3_parity {
619 u32 *remap_info;
620 struct work_struct error_work;
621};
622
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100623typedef struct drm_i915_private {
624 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000625 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100626
627 const struct intel_device_info *info;
628
629 int relative_constants_mode;
630
631 void __iomem *regs;
632
633 struct drm_i915_gt_funcs gt;
634 /** gt_fifo_count and the subsequent register write are synchronized
635 * with dev->struct_mutex. */
636 unsigned gt_fifo_count;
637 /** forcewake_count is protected by gt_lock */
638 unsigned forcewake_count;
639 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800640 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100641
642 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
643
Daniel Vetter28c70f12012-12-01 13:53:45 +0100644
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100645 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
646 * controller on different i2c buses. */
647 struct mutex gmbus_mutex;
648
649 /**
650 * Base address of the gmbus and gpio block.
651 */
652 uint32_t gpio_mmio_base;
653
Daniel Vetter28c70f12012-12-01 13:53:45 +0100654 wait_queue_head_t gmbus_wait_queue;
655
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100656 struct pci_dev *bridge_dev;
657 struct intel_ring_buffer ring[I915_NUM_RINGS];
658 uint32_t next_seqno;
659
660 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100661 struct resource mch_res;
662
663 atomic_t irq_received;
664
665 /* protects the irq masks */
666 spinlock_t irq_lock;
667
668 /* DPIO indirect register protection */
669 spinlock_t dpio_lock;
670
671 /** Cached value of IMR to avoid reads in updating the bitfield */
672 u32 pipestat[2];
673 u32 irq_mask;
674 u32 gt_irq_mask;
675 u32 pch_irq_mask;
676
677 u32 hotplug_supported_mask;
678 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100679 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100680
681 int num_pipe;
682 int num_pch_pll;
683
684 /* For hangcheck timer */
685#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
686#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
687 struct timer_list hangcheck_timer;
688 int hangcheck_count;
689 uint32_t last_acthd[I915_NUM_RINGS];
690 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
691
692 unsigned int stop_rings;
693
694 unsigned long cfb_size;
695 unsigned int cfb_fb;
696 enum plane cfb_plane;
697 int cfb_y;
698 struct intel_fbc_work *fbc_work;
699
700 struct intel_opregion opregion;
701
702 /* overlay */
703 struct intel_overlay *overlay;
704 bool sprite_scaling_enabled;
705
706 /* LVDS info */
707 int backlight_level; /* restore backlight to this value */
708 bool backlight_enabled;
709 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
710 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
711
712 /* Feature bits from the VBIOS */
713 unsigned int int_tv_support:1;
714 unsigned int lvds_dither:1;
715 unsigned int lvds_vbt:1;
716 unsigned int int_crt_support:1;
717 unsigned int lvds_use_ssc:1;
718 unsigned int display_clock_mode:1;
719 int lvds_ssc_freq;
720 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100721 struct {
722 int rate;
723 int lanes;
724 int preemphasis;
725 int vswing;
726
727 bool initialized;
728 bool support;
729 int bpp;
730 struct edp_power_seq pps;
731 } edp;
732 bool no_aux_handshake;
733
734 int crt_ddc_pin;
735 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
736 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
737 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
738
739 unsigned int fsb_freq, mem_freq, is_ddr3;
740
741 spinlock_t error_lock;
742 /* Protected by dev->error_lock. */
743 struct drm_i915_error_state *first_error;
744 struct work_struct error_work;
745 struct completion error_completion;
746 struct workqueue_struct *wq;
747
748 /* Display functions */
749 struct drm_i915_display_funcs display;
750
751 /* PCH chipset type */
752 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200753 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100754
755 unsigned long quirks;
756
757 /* Register state */
758 bool modeset_on_lid;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
760 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200761 /** Bridge to intel-gtt-ko */
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800762 struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200763 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000764 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200765 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700766 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100767 /** List of all objects in gtt_space. Used to restore gtt
768 * mappings on resume */
Chris Wilson6c085a72012-08-20 11:40:46 +0200769 struct list_head bound_list;
770 /**
771 * List of objects which are not bound to the GTT (thus
772 * are idle and not used by the GPU) but still have
773 * (presumably uncached) pages still attached.
774 */
775 struct list_head unbound_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000776
777 /** Usable portion of the GTT for GEM */
778 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200779 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000780 unsigned long gtt_end;
Chris Wilsone12a2d52012-11-15 11:32:18 +0000781 unsigned long stolen_base; /* limited to low memory (32-bit) */
Eric Anholt673a3942008-07-30 12:06:12 -0700782
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200784 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800785 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100787 /** PPGTT used for aliasing the PPGTT with the GTT */
788 struct i915_hw_ppgtt *aliasing_ppgtt;
789
Chris Wilson17250b72010-10-28 12:51:39 +0100790 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100791
Eric Anholt673a3942008-07-30 12:06:12 -0700792 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100793 * List of objects currently involved in rendering.
794 *
795 * Includes buffers having the contents of their GPU caches
796 * flushed, not necessarily primitives. last_rendering_seqno
797 * represents when the rendering involved will be completed.
798 *
799 * A reference is held on the buffer while on this list.
800 */
801 struct list_head active_list;
802
803 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700804 * LRU list of objects which are not in the ringbuffer and
805 * are ready to unbind, but are still in the GTT.
806 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800807 * last_rendering_seqno is 0 while an object is in this list.
808 *
Eric Anholt673a3942008-07-30 12:06:12 -0700809 * A reference is not held on the buffer while on this list,
810 * as merely being GTT-bound shouldn't prevent its being
811 * freed, and we'll pull it off the list in the free path.
812 */
813 struct list_head inactive_list;
814
Eric Anholta09ba7f2009-08-29 12:49:51 -0700815 /** LRU list of objects with fence regs on them. */
816 struct list_head fence_list;
817
Eric Anholt673a3942008-07-30 12:06:12 -0700818 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700819 * We leave the user IRQ off as much as possible,
820 * but this means that requests will finish and never
821 * be retired once the system goes idle. Set a timer to
822 * fire periodically while the ring is running. When it
823 * fires, go retire requests.
824 */
825 struct delayed_work retire_work;
826
Eric Anholt673a3942008-07-30 12:06:12 -0700827 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000828 * Are we in a non-interruptible section of code like
829 * modesetting?
830 */
831 bool interruptible;
832
833 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700834 * Flag if the X Server, and thus DRM, is not currently in
835 * control of the device.
836 *
837 * This is set between LeaveVT and EnterVT. It needs to be
838 * replaced with a semaphore. It also needs to be
839 * transitioned away from for kernel modesetting.
840 */
841 int suspended;
842
843 /**
844 * Flag if the hardware appears to be wedged.
845 *
846 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300847 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700848 * every pending request fail
849 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400850 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
852 /** Bit 6 swizzling required for X tiling */
853 uint32_t bit_6_swizzle_x;
854 /** Bit 6 swizzling required for Y tiling */
855 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000856
857 /* storage for physical objects */
858 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100859
Chris Wilson73aa8082010-09-30 11:46:12 +0100860 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100861 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000862 size_t mappable_gtt_total;
863 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100864 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700865 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200866
Daniel Vetter87813422012-05-02 11:49:32 +0200867 /* Kernel Modesetting */
868
yakui_zhao9b9d1722009-05-31 17:17:17 +0800869 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800870 /* indicate whether the LVDS_BORDER should be enabled or not */
871 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100872 /* Panel fitter placement and size for Ironlake+ */
873 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700874
Jesse Barnes27f82272011-09-02 12:54:37 -0700875 struct drm_crtc *plane_to_crtc_mapping[3];
876 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500877 wait_queue_head_t pending_flip_queue;
878
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100879 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300880 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100881
Jesse Barnes652c3932009-08-17 13:31:43 -0700882 /* Reclocking support */
883 bool render_reclock_avail;
884 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000885 /* indicates the reduced downclock for LVDS*/
886 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700887 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800888 int child_dev_num;
889 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800890
Zhenyu Wangc48044112009-12-17 14:48:43 +0800891 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800892
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100893 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200894
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200895 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100896 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200897
Daniel Vetter20e4d402012-08-08 23:35:39 +0200898 /* ilk-only ips/rps state. Everything in here is protected by the global
899 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100900 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800901
902 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000903
Jesse Barnes20bf3772010-04-21 11:39:22 -0700904 struct drm_mm_node *compressed_fb;
905 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700906
Chris Wilsonae681d92010-10-01 14:57:56 +0100907 unsigned long last_gpu_reset;
908
Dave Airlie8be48d92010-03-30 05:34:14 +0000909 /* list of fbdev register on this device */
910 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000911
Jesse Barnes073f34d2012-11-02 11:13:59 -0700912 /*
913 * The console may be contended at resume, but we don't
914 * want it to block on it.
915 */
916 struct work_struct console_resume_work;
917
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200918 struct backlight_device *backlight;
919
Chris Wilsone953fd72011-02-21 22:23:52 +0000920 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100921 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700922
Ben Widawsky254f9652012-06-04 14:42:42 -0700923 bool hw_contexts_disabled;
924 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100925
926 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +0100927
928 /* Old dri1 support infrastructure, beware the dragons ya fools entering
929 * here! */
930 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931} drm_i915_private_t;
932
Chris Wilsonb4519512012-05-11 14:29:30 +0100933/* Iterate over initialised rings */
934#define for_each_ring(ring__, dev_priv__, i__) \
935 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
936 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
937
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800938enum hdmi_force_audio {
939 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
940 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
941 HDMI_AUDIO_AUTO, /* trust EDID */
942 HDMI_AUDIO_ON, /* force turn on HDMI audio */
943};
944
Chris Wilson93dfb402011-03-29 16:59:50 -0700945enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +0100946 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -0700947 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +0100948 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -0700949};
950
Chris Wilsoned2f3452012-11-15 11:32:19 +0000951#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
952
Chris Wilson37e680a2012-06-07 15:38:42 +0100953struct drm_i915_gem_object_ops {
954 /* Interface between the GEM object and its backing storage.
955 * get_pages() is called once prior to the use of the associated set
956 * of pages before to binding them into the GTT, and put_pages() is
957 * called after we no longer need them. As we expect there to be
958 * associated cost with migrating pages between the backing storage
959 * and making them available for the GPU (e.g. clflush), we may hold
960 * onto the pages after they are no longer referenced by the GPU
961 * in case they may be used again shortly (for example migrating the
962 * pages to a different memory domain within the GTT). put_pages()
963 * will therefore most likely be called when the object itself is
964 * being released or under memory pressure (where we attempt to
965 * reap pages for the shrinker).
966 */
967 int (*get_pages)(struct drm_i915_gem_object *);
968 void (*put_pages)(struct drm_i915_gem_object *);
969};
970
Eric Anholt673a3942008-07-30 12:06:12 -0700971struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000972 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700973
Chris Wilson37e680a2012-06-07 15:38:42 +0100974 const struct drm_i915_gem_object_ops *ops;
975
Eric Anholt673a3942008-07-30 12:06:12 -0700976 /** Current space allocated to this object in the GTT, if any. */
977 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000978 /** Stolen memory for this object, instead of being backed by shmem. */
979 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100980 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700981
Chris Wilson65ce3022012-07-20 12:41:02 +0100982 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100983 struct list_head ring_list;
984 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000985 /** This object's place in the batchbuffer or on the eviction list */
986 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700987
988 /**
Chris Wilson65ce3022012-07-20 12:41:02 +0100989 * This is set if the object is on the active lists (has pending
990 * rendering and so a non-zero seqno), and is not set if it i s on
991 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -0700992 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400993 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700994
995 /**
996 * This is set if the object has been written to since last bound
997 * to the GTT
998 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400999 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001000
1001 /**
1002 * Fence register bits (if any) for this object. Will be set
1003 * as needed when mapped into the GTT.
1004 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001005 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001006 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001007
1008 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001009 * Advice: are the backing pages purgeable?
1010 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001011 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001012
1013 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001014 * Current tiling mode for the object.
1015 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001016 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001017 /**
1018 * Whether the tiling parameters for the currently associated fence
1019 * register have changed. Note that for the purposes of tracking
1020 * tiling changes we also treat the unfenced register, the register
1021 * slot that the object occupies whilst it executes a fenced
1022 * command (such as BLT on gen2/3), as a "fence".
1023 */
1024 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001025
1026 /** How many users have pinned this object in GTT space. The following
1027 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1028 * (via user_pin_count), execbuffer (objects are not allowed multiple
1029 * times for the same batchbuffer), and the framebuffer code. When
1030 * switching/pageflipping, the framebuffer code has at most two buffers
1031 * pinned per crtc.
1032 *
1033 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1034 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001035 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001036#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001037
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001038 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001039 * Is the object at the current location in the gtt mappable and
1040 * fenceable? Used to avoid costly recalculations.
1041 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001042 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001043
1044 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001045 * Whether the current gtt mapping needs to be mappable (and isn't just
1046 * mappable by accident). Track pin and fault separate for a more
1047 * accurate mappable working set.
1048 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001049 unsigned int fault_mappable:1;
1050 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001051
Chris Wilsoncaea7472010-11-12 13:53:37 +00001052 /*
1053 * Is the GPU currently using a fence to access this buffer,
1054 */
1055 unsigned int pending_fenced_gpu_access:1;
1056 unsigned int fenced_gpu_access:1;
1057
Chris Wilson93dfb402011-03-29 16:59:50 -07001058 unsigned int cache_level:2;
1059
Daniel Vetter7bddb012012-02-09 17:15:47 +01001060 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001061 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001062 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001063
Chris Wilson9da3da62012-06-01 15:20:22 +01001064 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001065 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001066
Daniel Vetter1286ff72012-05-10 15:25:09 +02001067 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001068 void *dma_buf_vmapping;
1069 int vmapping_count;
1070
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001071 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001072 * Used for performing relocations during execbuffer insertion.
1073 */
1074 struct hlist_node exec_node;
1075 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001076 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001077
1078 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001079 * Current offset of the object in GTT space.
1080 *
1081 * This is the same as gtt_space->start
1082 */
1083 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001084
Chris Wilsoncaea7472010-11-12 13:53:37 +00001085 struct intel_ring_buffer *ring;
1086
Chris Wilson1c293ea2012-04-17 15:31:27 +01001087 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001088 uint32_t last_read_seqno;
1089 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001090 /** Breadcrumb of last fenced GPU access to the buffer. */
1091 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001092
Daniel Vetter778c3542010-05-13 11:49:44 +02001093 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001094 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001095
Eric Anholt280b7132009-03-12 16:56:27 -07001096 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001097 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001098
Jesse Barnes79e53942008-11-07 14:24:08 -08001099 /** User space pin count and filp owning the pin */
1100 uint32_t user_pin_count;
1101 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001102
1103 /** for phy allocated objects */
1104 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001105
1106 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001107 * Number of crtcs where this object is currently the fb, but
1108 * will be page flipped away on the next vblank. When it
1109 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1110 */
1111 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001112};
1113
Daniel Vetter62b8b212010-04-09 19:05:08 +00001114#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001115
Eric Anholt673a3942008-07-30 12:06:12 -07001116/**
1117 * Request queue structure.
1118 *
1119 * The request queue allows us to note sequence numbers that have been emitted
1120 * and may be associated with active buffers to be retired.
1121 *
1122 * By keeping this list, we can avoid having to do questionable
1123 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1124 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1125 */
1126struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001127 /** On Which ring this request was generated */
1128 struct intel_ring_buffer *ring;
1129
Eric Anholt673a3942008-07-30 12:06:12 -07001130 /** GEM sequence number associated with this request. */
1131 uint32_t seqno;
1132
Chris Wilsona71d8d92012-02-15 11:25:36 +00001133 /** Postion in the ringbuffer of the end of the request */
1134 u32 tail;
1135
Eric Anholt673a3942008-07-30 12:06:12 -07001136 /** Time at which this request was emitted, in jiffies. */
1137 unsigned long emitted_jiffies;
1138
Eric Anholtb9624422009-06-03 07:27:35 +00001139 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001140 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001141
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001142 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001143 /** file_priv list entry for this request */
1144 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001145};
1146
1147struct drm_i915_file_private {
1148 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001149 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001150 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001151 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001152 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001153};
1154
Zou Nan haicae58522010-11-09 17:17:32 +08001155#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1156
1157#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1158#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1159#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1160#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1161#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1162#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1163#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1164#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1165#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1166#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1167#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1168#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1169#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1170#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1171#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1172#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1173#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1174#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001175#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001176#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1177 (dev)->pci_device == 0x0152 || \
1178 (dev)->pci_device == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001179#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001180#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001181#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001182#define IS_ULT(dev) (IS_HASWELL(dev) && \
1183 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001184
Jesse Barnes85436692011-04-06 12:11:14 -07001185/*
1186 * The genX designation typically refers to the render engine, so render
1187 * capability related checks should use IS_GEN, while display and other checks
1188 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1189 * chips, etc.).
1190 */
Zou Nan haicae58522010-11-09 17:17:32 +08001191#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1192#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1193#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1194#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1195#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001196#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001197
1198#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1199#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001200#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001201#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1202
Ben Widawsky254f9652012-06-04 14:42:42 -07001203#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001204#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001205
Chris Wilson05394f32010-11-08 19:18:58 +00001206#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001207#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1208
1209/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1210 * rows, which changed the alignment requirements and fence programming.
1211 */
1212#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1213 IS_I915GM(dev)))
1214#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1215#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1216#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1217#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1218#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1219#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1220/* dsparb controlled by hw only */
1221#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1222
1223#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1224#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1225#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001226
Jesse Barneseceae482011-04-06 12:15:08 -07001227#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001228
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001229#define HAS_DDI(dev) (IS_HASWELL(dev))
1230
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001231#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1232#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1233#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1234#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1235#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1236#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1237
Zou Nan haicae58522010-11-09 17:17:32 +08001238#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001239#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001240#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1241#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001242#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001243
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001244#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1245
Ben Widawskyf27b9262012-07-24 20:47:32 -07001246#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001247
Ben Widawskyc8735b02012-09-07 19:43:39 -07001248#define GT_FREQUENCY_MULTIPLIER 50
1249
Chris Wilson05394f32010-11-08 19:18:58 +00001250#include "i915_trace.h"
1251
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001252/**
1253 * RC6 is a special power stage which allows the GPU to enter an very
1254 * low-voltage mode when idle, using down to 0V while at this stage. This
1255 * stage is entered automatically when the GPU is idle when RC6 support is
1256 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1257 *
1258 * There are different RC6 modes available in Intel GPU, which differentiate
1259 * among each other with the latency required to enter and leave RC6 and
1260 * voltage consumed by the GPU in different states.
1261 *
1262 * The combination of the following flags define which states GPU is allowed
1263 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1264 * RC6pp is deepest RC6. Their support by hardware varies according to the
1265 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1266 * which brings the most power savings; deeper states save more power, but
1267 * require higher latency to switch to and wake up.
1268 */
1269#define INTEL_RC6_ENABLE (1<<0)
1270#define INTEL_RC6p_ENABLE (1<<1)
1271#define INTEL_RC6pp_ENABLE (1<<2)
1272
Eric Anholtc153f452007-09-03 12:06:45 +10001273extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001274extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001275extern unsigned int i915_fbpercrtc __always_unused;
1276extern int i915_panel_ignore_lid __read_mostly;
1277extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001278extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001279extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001280extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001281extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001282extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001283extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001284extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001285extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001286extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001287extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001288
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001289extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1290extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001291extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1292extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001295void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001296extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001297extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001298extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001299extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001300extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001301extern void i915_driver_preclose(struct drm_device *dev,
1302 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001303extern void i915_driver_postclose(struct drm_device *dev,
1304 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001305extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001306#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001307extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1308 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001309#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001310extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001311 struct drm_clip_rect *box,
1312 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001313extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001314extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001315extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1316extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1317extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1318extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1319
Jesse Barnes073f34d2012-11-02 11:13:59 -07001320extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001323void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001324void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001326extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001327extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001328extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001329
Daniel Vetter742cbee2012-04-27 15:17:39 +02001330void i915_error_state_free(struct kref *error_ref);
1331
Keith Packard7c463582008-11-04 02:03:27 -08001332void
1333i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1334
1335void
1336i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1337
Akshay Joshi0206e352011-08-16 15:34:10 -04001338void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001339
Chris Wilson3bd3c932010-08-19 08:19:30 +01001340#ifdef CONFIG_DEBUG_FS
1341extern void i915_destroy_error_state(struct drm_device *dev);
1342#else
1343#define i915_destroy_error_state(x)
1344#endif
1345
Keith Packard7c463582008-11-04 02:03:27 -08001346
Eric Anholt673a3942008-07-30 12:06:12 -07001347/* i915_gem.c */
1348int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1349 struct drm_file *file_priv);
1350int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1351 struct drm_file *file_priv);
1352int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv);
1354int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *file_priv);
1356int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001360int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1361 struct drm_file *file_priv);
1362int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1363 struct drm_file *file_priv);
1364int i915_gem_execbuffer(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001366int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001368int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
1370int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
1372int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001374int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1375 struct drm_file *file);
1376int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1377 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001378int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1379 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001380int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1381 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001382int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv);
1384int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1385 struct drm_file *file_priv);
1386int i915_gem_set_tiling(struct drm_device *dev, void *data,
1387 struct drm_file *file_priv);
1388int i915_gem_get_tiling(struct drm_device *dev, void *data,
1389 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001390int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1391 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001392int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1393 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001394void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001395void *i915_gem_object_alloc(struct drm_device *dev);
1396void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001397int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001398void i915_gem_object_init(struct drm_i915_gem_object *obj,
1399 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001400struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1401 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001402void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001403
Chris Wilson20217462010-11-23 15:26:33 +00001404int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1405 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001406 bool map_and_fenceable,
1407 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001408void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001409int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001410void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001411void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001412
Chris Wilson37e680a2012-06-07 15:38:42 +01001413int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001414static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1415{
1416 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001417 int nents = obj->pages->nents;
1418 while (nents > SG_MAX_SINGLE_ALLOC) {
1419 if (n < SG_MAX_SINGLE_ALLOC - 1)
1420 break;
1421
Chris Wilson9da3da62012-06-01 15:20:22 +01001422 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1423 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001424 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001425 }
1426 return sg_page(sg+n);
1427}
Chris Wilsona5570172012-09-04 21:02:54 +01001428static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1429{
1430 BUG_ON(obj->pages == NULL);
1431 obj->pages_pin_count++;
1432}
1433static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1434{
1435 BUG_ON(obj->pages_pin_count == 0);
1436 obj->pages_pin_count--;
1437}
1438
Chris Wilson54cf91d2010-11-25 18:00:26 +00001439int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001440int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1441 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001442void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001443 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001444
Dave Airlieff72145b2011-02-07 12:16:14 +10001445int i915_gem_dumb_create(struct drm_file *file_priv,
1446 struct drm_device *dev,
1447 struct drm_mode_create_dumb *args);
1448int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1449 uint32_t handle, uint64_t *offset);
1450int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001451 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001452/**
1453 * Returns true if seq1 is later than seq2.
1454 */
1455static inline bool
1456i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1457{
1458 return (int32_t)(seq1 - seq2) >= 0;
1459}
1460
Chris Wilson9d7730912012-11-27 16:22:52 +00001461extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001462
Chris Wilson06d98132012-04-17 15:31:24 +01001463int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001464int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001465
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001466static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001467i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1468{
1469 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1470 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1471 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001472 return true;
1473 } else
1474 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001475}
1476
1477static inline void
1478i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1479{
1480 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1481 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1482 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1483 }
1484}
1485
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001486void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001487void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001488int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1489 bool interruptible);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001490
Chris Wilson069efc12010-09-30 16:53:18 +01001491void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001492void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001493int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1494 uint32_t read_domains,
1495 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001496int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001497int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001498int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001499void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001500void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001501void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001502void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001503int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001504int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001505int i915_add_request(struct intel_ring_buffer *ring,
1506 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001507 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001508int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1509 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001511int __must_check
1512i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1513 bool write);
1514int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001515i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1516int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001517i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1518 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001519 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001520int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001522 int id,
1523 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001524void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001525 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001526void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001527void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001528
Chris Wilson467cffb2011-03-07 10:42:03 +00001529uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001530i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1531 uint32_t size,
1532 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001533
Chris Wilsone4ffd172011-04-04 09:44:39 +01001534int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1535 enum i915_cache_level cache_level);
1536
Daniel Vetter1286ff72012-05-10 15:25:09 +02001537struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1538 struct dma_buf *dma_buf);
1539
1540struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1541 struct drm_gem_object *gem_obj, int flags);
1542
Ben Widawsky254f9652012-06-04 14:42:42 -07001543/* i915_gem_context.c */
1544void i915_gem_context_init(struct drm_device *dev);
1545void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001546void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001547int i915_switch_context(struct intel_ring_buffer *ring,
1548 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001549int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1550 struct drm_file *file);
1551int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001553
Daniel Vetter76aaf222010-11-05 22:23:30 +01001554/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001555int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1556void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001557void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1558 struct drm_i915_gem_object *obj,
1559 enum i915_cache_level cache_level);
1560void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1561 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001562
Daniel Vetter76aaf222010-11-05 22:23:30 +01001563void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001564int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1565void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001566 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001567void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001568void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001569void i915_gem_init_global_gtt(struct drm_device *dev,
1570 unsigned long start,
1571 unsigned long mappable_end,
1572 unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001573int i915_gem_gtt_init(struct drm_device *dev);
1574void i915_gem_gtt_fini(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001575static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001576{
1577 if (INTEL_INFO(dev)->gen < 6)
1578 intel_gtt_chipset_flush();
1579}
1580
Daniel Vetter76aaf222010-11-05 22:23:30 +01001581
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001582/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001583int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001584 unsigned alignment,
1585 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001586 bool mappable,
1587 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001588int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001589
Chris Wilson9797fbf2012-04-24 15:47:39 +01001590/* i915_gem_stolen.c */
1591int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001592int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1593void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001594void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001595struct drm_i915_gem_object *
1596i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1597void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001598
Eric Anholt673a3942008-07-30 12:06:12 -07001599/* i915_gem_tiling.c */
1600void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001601void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1602void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001603
1604/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001605void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001606 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001607#if WATCH_LISTS
1608int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001609#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001610#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001611#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001612void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1613 int handle);
1614void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001615 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Ben Gamari20172632009-02-17 20:08:50 -05001617/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001618int i915_debugfs_init(struct drm_minor *minor);
1619void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001620
Jesse Barnes317c35d2008-08-25 15:11:06 -07001621/* i915_suspend.c */
1622extern int i915_save_state(struct drm_device *dev);
1623extern int i915_restore_state(struct drm_device *dev);
1624
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001625/* i915_suspend.c */
1626extern int i915_save_state(struct drm_device *dev);
1627extern int i915_restore_state(struct drm_device *dev);
1628
Ben Widawsky0136db582012-04-10 21:17:01 -07001629/* i915_sysfs.c */
1630void i915_setup_sysfs(struct drm_device *dev_priv);
1631void i915_teardown_sysfs(struct drm_device *dev_priv);
1632
Chris Wilsonf899fc62010-07-20 15:44:45 -07001633/* intel_i2c.c */
1634extern int intel_setup_gmbus(struct drm_device *dev);
1635extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001636extern inline bool intel_gmbus_is_port_valid(unsigned port)
1637{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001638 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001639}
1640
1641extern struct i2c_adapter *intel_gmbus_get_adapter(
1642 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001643extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1644extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001645extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1646{
1647 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1648}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001649extern void intel_i2c_reset(struct drm_device *dev);
1650
Chris Wilson3b617962010-08-24 09:02:58 +01001651/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001652extern int intel_opregion_setup(struct drm_device *dev);
1653#ifdef CONFIG_ACPI
1654extern void intel_opregion_init(struct drm_device *dev);
1655extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001656extern void intel_opregion_asle_intr(struct drm_device *dev);
1657extern void intel_opregion_gse_intr(struct drm_device *dev);
1658extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001659#else
Chris Wilson44834a62010-08-19 16:09:23 +01001660static inline void intel_opregion_init(struct drm_device *dev) { return; }
1661static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001662static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1663static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1664static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001665#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001666
Jesse Barnes723bfd72010-10-07 16:01:13 -07001667/* intel_acpi.c */
1668#ifdef CONFIG_ACPI
1669extern void intel_register_dsm_handler(void);
1670extern void intel_unregister_dsm_handler(void);
1671#else
1672static inline void intel_register_dsm_handler(void) { return; }
1673static inline void intel_unregister_dsm_handler(void) { return; }
1674#endif /* CONFIG_ACPI */
1675
Jesse Barnes79e53942008-11-07 14:24:08 -08001676/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001677extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001678extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001679extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001680extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001681extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001682extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1683 bool force_restore);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001684extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001685extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001686extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001687extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001688extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001689extern void intel_detect_pch(struct drm_device *dev);
1690extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001691extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001692
Ben Widawsky2911a352012-04-05 14:47:36 -07001693extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001694int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001696
Chris Wilson6ef3d422010-08-04 20:26:07 +01001697/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001698#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001699extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1700extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001701
1702extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1703extern void intel_display_print_error_state(struct seq_file *m,
1704 struct drm_device *dev,
1705 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001706#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001707
Ben Widawskyb7287d82011-04-25 11:22:22 -07001708/* On SNB platform, before reading ring registers forcewake bit
1709 * must be set to prevent GT core from power down and stale values being
1710 * returned.
1711 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001712void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1713void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001714int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001715
Ben Widawsky42c05262012-09-26 10:34:00 -07001716int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1717int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1718
Keith Packard5f753772010-11-22 09:24:22 +00001719#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001720 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001721
Keith Packard5f753772010-11-22 09:24:22 +00001722__i915_read(8, b)
1723__i915_read(16, w)
1724__i915_read(32, l)
1725__i915_read(64, q)
1726#undef __i915_read
1727
1728#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001729 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1730
Keith Packard5f753772010-11-22 09:24:22 +00001731__i915_write(8, b)
1732__i915_write(16, w)
1733__i915_write(32, l)
1734__i915_write(64, q)
1735#undef __i915_write
1736
1737#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1738#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1739
1740#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1741#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1742#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1743#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1744
1745#define I915_READ(reg) i915_read32(dev_priv, (reg))
1746#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001747#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1748#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001749
1750#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1751#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001752
1753#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1754#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1755
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001756
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757#endif