blob: 84975e1e1f0579c3fd969fd4d87a91188a99e9e6 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Jesse Barnesf97108d2010-01-29 11:27:07 -0800299static void i915_handle_rps_change(struct drm_device *dev)
300{
301 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000302 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303 u8 new_delay = dev_priv->cur_delay;
304
Jesse Barnes7648fa92010-05-20 14:28:11 -0700305 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000306 busy_up = I915_READ(RCPREVBSYTUPAVG);
307 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308 max_avg = I915_READ(RCBMAXAVG);
309 min_avg = I915_READ(RCBMINAVG);
310
311 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000312 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800313 if (dev_priv->cur_delay != dev_priv->max_delay)
314 new_delay = dev_priv->cur_delay - 1;
315 if (new_delay < dev_priv->max_delay)
316 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000317 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 if (dev_priv->cur_delay != dev_priv->min_delay)
319 new_delay = dev_priv->cur_delay + 1;
320 if (new_delay > dev_priv->min_delay)
321 new_delay = dev_priv->min_delay;
322 }
323
Jesse Barnes7648fa92010-05-20 14:28:11 -0700324 if (ironlake_set_drps(dev, new_delay))
325 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326
327 return;
328}
329
Chris Wilson549f7362010-10-19 11:19:32 +0100330static void notify_ring(struct drm_device *dev,
331 struct intel_ring_buffer *ring)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000334
Chris Wilson475553d2011-01-20 09:52:56 +0000335 if (ring->obj == NULL)
336 return;
337
Chris Wilson6d171cb2012-04-28 09:00:03 +0100338 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000339
Chris Wilson549f7362010-10-19 11:19:32 +0100340 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700341 if (i915_enable_hangcheck) {
342 dev_priv->hangcheck_count = 0;
343 mod_timer(&dev_priv->hangcheck_timer,
344 jiffies +
345 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
346 }
Chris Wilson549f7362010-10-19 11:19:32 +0100347}
348
Ben Widawsky4912d042011-04-25 11:25:20 -0700349static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800350{
Ben Widawsky4912d042011-04-25 11:25:20 -0700351 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
352 rps_work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700353 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100354 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800355
Ben Widawsky4912d042011-04-25 11:25:20 -0700356 spin_lock_irq(&dev_priv->rps_lock);
357 pm_iir = dev_priv->pm_iir;
358 dev_priv->pm_iir = 0;
359 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200360 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700361 spin_unlock_irq(&dev_priv->rps_lock);
362
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100363 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800364 return;
365
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100367
368 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
369 new_delay = dev_priv->cur_delay + 1;
370 else
371 new_delay = dev_priv->cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800372
Ben Widawsky4912d042011-04-25 11:25:20 -0700373 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376}
377
Ben Widawskye3689192012-05-25 16:56:22 -0700378
379/**
380 * ivybridge_parity_work - Workqueue called when a parity error interrupt
381 * occurred.
382 * @work: workqueue struct
383 *
384 * Doesn't actually do anything except notify userspace. As a consequence of
385 * this event, userspace should try to remap the bad rows since statistically
386 * it is likely the same row is more likely to go bad again.
387 */
388static void ivybridge_parity_work(struct work_struct *work)
389{
390 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
391 parity_error_work);
392 u32 error_status, row, bank, subbank;
393 char *parity_event[5];
394 uint32_t misccpctl;
395 unsigned long flags;
396
397 /* We must turn off DOP level clock gating to access the L3 registers.
398 * In order to prevent a get/put style interface, acquire struct mutex
399 * any time we access those registers.
400 */
401 mutex_lock(&dev_priv->dev->struct_mutex);
402
403 misccpctl = I915_READ(GEN7_MISCCPCTL);
404 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
405 POSTING_READ(GEN7_MISCCPCTL);
406
407 error_status = I915_READ(GEN7_L3CDERRST1);
408 row = GEN7_PARITY_ERROR_ROW(error_status);
409 bank = GEN7_PARITY_ERROR_BANK(error_status);
410 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
411
412 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
413 GEN7_L3CDERRST1_ENABLE);
414 POSTING_READ(GEN7_L3CDERRST1);
415
416 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
417
418 spin_lock_irqsave(&dev_priv->irq_lock, flags);
419 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
420 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
421 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
422
423 mutex_unlock(&dev_priv->dev->struct_mutex);
424
425 parity_event[0] = "L3_PARITY_ERROR=1";
426 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
427 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
428 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
429 parity_event[4] = NULL;
430
431 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
432 KOBJ_CHANGE, parity_event);
433
434 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
435 row, bank, subbank);
436
437 kfree(parity_event[3]);
438 kfree(parity_event[2]);
439 kfree(parity_event[1]);
440}
441
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200442static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700443{
444 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
445 unsigned long flags;
446
447 if (!IS_IVYBRIDGE(dev))
448 return;
449
450 spin_lock_irqsave(&dev_priv->irq_lock, flags);
451 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
452 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
453 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
454
455 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
456}
457
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200458static void snb_gt_irq_handler(struct drm_device *dev,
459 struct drm_i915_private *dev_priv,
460 u32 gt_iir)
461{
462
463 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
464 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
465 notify_ring(dev, &dev_priv->ring[RCS]);
466 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
467 notify_ring(dev, &dev_priv->ring[VCS]);
468 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
469 notify_ring(dev, &dev_priv->ring[BCS]);
470
471 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
472 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
473 GT_RENDER_CS_ERROR_INTERRUPT)) {
474 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
475 i915_handle_error(dev, false);
476 }
Ben Widawskye3689192012-05-25 16:56:22 -0700477
478 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
479 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480}
481
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100482static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
483 u32 pm_iir)
484{
485 unsigned long flags;
486
487 /*
488 * IIR bits should never already be set because IMR should
489 * prevent an interrupt from being shown in IIR. The warning
490 * displays a case where we've unsafely cleared
491 * dev_priv->pm_iir. Although missing an interrupt of the same
492 * type is not a problem, it displays a problem in the logic.
493 *
494 * The mask bit in IMR is cleared by rps_work.
495 */
496
497 spin_lock_irqsave(&dev_priv->rps_lock, flags);
498 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
499 dev_priv->pm_iir |= pm_iir;
500 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
501 POSTING_READ(GEN6_PMIMR);
502 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
503
504 queue_work(dev_priv->wq, &dev_priv->rps_work);
505}
506
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700507static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
508{
509 struct drm_device *dev = (struct drm_device *) arg;
510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
511 u32 iir, gt_iir, pm_iir;
512 irqreturn_t ret = IRQ_NONE;
513 unsigned long irqflags;
514 int pipe;
515 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700516 bool blc_event;
517
518 atomic_inc(&dev_priv->irq_received);
519
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700520 while (true) {
521 iir = I915_READ(VLV_IIR);
522 gt_iir = I915_READ(GTIIR);
523 pm_iir = I915_READ(GEN6_PMIIR);
524
525 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
526 goto out;
527
528 ret = IRQ_HANDLED;
529
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200530 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700531
532 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
533 for_each_pipe(pipe) {
534 int reg = PIPESTAT(pipe);
535 pipe_stats[pipe] = I915_READ(reg);
536
537 /*
538 * Clear the PIPE*STAT regs before the IIR
539 */
540 if (pipe_stats[pipe] & 0x8000ffff) {
541 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
542 DRM_DEBUG_DRIVER("pipe %c underrun\n",
543 pipe_name(pipe));
544 I915_WRITE(reg, pipe_stats[pipe]);
545 }
546 }
547 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
548
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700549 for_each_pipe(pipe) {
550 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
551 drm_handle_vblank(dev, pipe);
552
553 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
554 intel_prepare_page_flip(dev, pipe);
555 intel_finish_page_flip(dev, pipe);
556 }
557 }
558
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700559 /* Consume port. Then clear IIR or we'll miss events */
560 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
561 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
562
563 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
564 hotplug_status);
565 if (hotplug_status & dev_priv->hotplug_supported_mask)
566 queue_work(dev_priv->wq,
567 &dev_priv->hotplug_work);
568
569 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
570 I915_READ(PORT_HOTPLUG_STAT);
571 }
572
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700573 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
574 blc_event = true;
575
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100576 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
577 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700578
579 I915_WRITE(GTIIR, gt_iir);
580 I915_WRITE(GEN6_PMIIR, pm_iir);
581 I915_WRITE(VLV_IIR, iir);
582 }
583
584out:
585 return ret;
586}
587
Chris Wilson9adab8b2012-05-09 21:45:43 +0100588static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800589{
590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800591 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800592
Jesse Barnes776ad802011-01-04 15:09:39 -0800593 if (pch_iir & SDE_AUDIO_POWER_MASK)
594 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
595 (pch_iir & SDE_AUDIO_POWER_MASK) >>
596 SDE_AUDIO_POWER_SHIFT);
597
598 if (pch_iir & SDE_GMBUS)
599 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
600
601 if (pch_iir & SDE_AUDIO_HDCP_MASK)
602 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
603
604 if (pch_iir & SDE_AUDIO_TRANS_MASK)
605 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
606
607 if (pch_iir & SDE_POISON)
608 DRM_ERROR("PCH poison interrupt\n");
609
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800610 if (pch_iir & SDE_FDI_MASK)
611 for_each_pipe(pipe)
612 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
613 pipe_name(pipe),
614 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800615
616 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
617 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
618
619 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
620 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
621
622 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
623 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
624 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
625 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
626}
627
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700628static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700629{
630 struct drm_device *dev = (struct drm_device *) arg;
631 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100632 u32 de_iir, gt_iir, de_ier, pm_iir;
633 irqreturn_t ret = IRQ_NONE;
634 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700635
636 atomic_inc(&dev_priv->irq_received);
637
638 /* disable master interrupt before clearing iir */
639 de_ier = I915_READ(DEIER);
640 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100641
642 gt_iir = I915_READ(GTIIR);
643 if (gt_iir) {
644 snb_gt_irq_handler(dev, dev_priv, gt_iir);
645 I915_WRITE(GTIIR, gt_iir);
646 ret = IRQ_HANDLED;
647 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700648
649 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100650 if (de_iir) {
651 if (de_iir & DE_GSE_IVB)
652 intel_opregion_gse_intr(dev);
653
654 for (i = 0; i < 3; i++) {
655 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
656 intel_prepare_page_flip(dev, i);
657 intel_finish_page_flip_plane(dev, i);
658 }
659 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
660 drm_handle_vblank(dev, i);
661 }
662
663 /* check event from PCH */
664 if (de_iir & DE_PCH_EVENT_IVB) {
665 u32 pch_iir = I915_READ(SDEIIR);
666
667 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
668 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
669 pch_irq_handler(dev, pch_iir);
670
671 /* clear PCH hotplug event before clear CPU irq */
672 I915_WRITE(SDEIIR, pch_iir);
673 }
674
675 I915_WRITE(DEIIR, de_iir);
676 ret = IRQ_HANDLED;
677 }
678
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700679 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100680 if (pm_iir) {
681 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
682 gen6_queue_rps_work(dev_priv, pm_iir);
683 I915_WRITE(GEN6_PMIIR, pm_iir);
684 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700685 }
686
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700687 I915_WRITE(DEIER, de_ier);
688 POSTING_READ(DEIER);
689
690 return ret;
691}
692
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200693static void ilk_gt_irq_handler(struct drm_device *dev,
694 struct drm_i915_private *dev_priv,
695 u32 gt_iir)
696{
697 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
698 notify_ring(dev, &dev_priv->ring[RCS]);
699 if (gt_iir & GT_BSD_USER_INTERRUPT)
700 notify_ring(dev, &dev_priv->ring[VCS]);
701}
702
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700703static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800704{
Jesse Barnes46979952011-04-07 13:53:55 -0700705 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800706 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
707 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800708 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100709 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100710
Jesse Barnes46979952011-04-07 13:53:55 -0700711 atomic_inc(&dev_priv->irq_received);
712
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000713 /* disable master interrupt before clearing iir */
714 de_ier = I915_READ(DEIER);
715 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000716 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000717
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800718 de_iir = I915_READ(DEIIR);
719 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000720 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800721 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800722
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800723 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
724 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800725 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800726
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100727 if (HAS_PCH_CPT(dev))
728 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
729 else
730 hotplug_mask = SDE_HOTPLUG_MASK;
731
Zou Nan haic7c85102010-01-15 10:29:06 +0800732 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800733
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200734 if (IS_GEN5(dev))
735 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
736 else
737 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800738
739 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100740 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800741
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800742 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800743 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100744 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800745 }
746
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800747 if (de_iir & DE_PLANEB_FLIP_DONE) {
748 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100749 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800750 }
Li Pengc062df62010-01-23 00:12:58 +0800751
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800752 if (de_iir & DE_PIPEA_VBLANK)
753 drm_handle_vblank(dev, 0);
754
755 if (de_iir & DE_PIPEB_VBLANK)
756 drm_handle_vblank(dev, 1);
757
Zou Nan haic7c85102010-01-15 10:29:06 +0800758 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800759 if (de_iir & DE_PCH_EVENT) {
760 if (pch_iir & hotplug_mask)
761 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Chris Wilson9adab8b2012-05-09 21:45:43 +0100762 pch_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800763 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800764
Jesse Barnesf97108d2010-01-29 11:27:07 -0800765 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700766 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800767 i915_handle_rps_change(dev);
768 }
769
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100770 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
771 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800772
Zou Nan haic7c85102010-01-15 10:29:06 +0800773 /* should clear PCH hotplug event before clear CPU irq */
774 I915_WRITE(SDEIIR, pch_iir);
775 I915_WRITE(GTIIR, gt_iir);
776 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700777 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800778
779done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000780 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000781 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000782
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800783 return ret;
784}
785
Jesse Barnes8a905232009-07-11 16:48:03 -0400786/**
787 * i915_error_work_func - do process context error handling work
788 * @work: work struct
789 *
790 * Fire an error uevent so userspace can see that a hang or error
791 * was detected.
792 */
793static void i915_error_work_func(struct work_struct *work)
794{
795 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
796 error_work);
797 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400798 char *error_event[] = { "ERROR=1", NULL };
799 char *reset_event[] = { "RESET=1", NULL };
800 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400801
Ben Gamarif316a422009-09-14 17:48:46 -0400802 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400803
Ben Gamariba1234d2009-09-14 17:48:47 -0400804 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100805 DRM_DEBUG_DRIVER("resetting chip\n");
806 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200807 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100808 atomic_set(&dev_priv->mm.wedged, 0);
809 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400810 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100811 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400812 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400813}
814
Chris Wilson3bd3c932010-08-19 08:19:30 +0100815#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000816static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000817i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000818 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000819{
820 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000821 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100822 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000823
Chris Wilson05394f32010-11-08 19:18:58 +0000824 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000825 return NULL;
826
Chris Wilson05394f32010-11-08 19:18:58 +0000827 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000828
Akshay Joshi0206e352011-08-16 15:34:10 -0400829 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000830 if (dst == NULL)
831 return NULL;
832
Chris Wilson05394f32010-11-08 19:18:58 +0000833 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000834 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700835 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100836 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700837
Chris Wilsone56660d2010-08-07 11:01:26 +0100838 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000839 if (d == NULL)
840 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100841
Andrew Morton788885a2010-05-11 14:07:05 -0700842 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100843 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
844 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100845 void __iomem *s;
846
847 /* Simply ignore tiling or any overlapping fence.
848 * It's part of the error state, and this hopefully
849 * captures what the GPU read.
850 */
851
852 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
853 reloc_offset);
854 memcpy_fromio(d, s, PAGE_SIZE);
855 io_mapping_unmap_atomic(s);
856 } else {
857 void *s;
858
859 drm_clflush_pages(&src->pages[page], 1);
860
861 s = kmap_atomic(src->pages[page]);
862 memcpy(d, s, PAGE_SIZE);
863 kunmap_atomic(s);
864
865 drm_clflush_pages(&src->pages[page], 1);
866 }
Andrew Morton788885a2010-05-11 14:07:05 -0700867 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100868
Chris Wilson9df30792010-02-18 10:24:56 +0000869 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100870
871 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000872 }
873 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000874 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000875
876 return dst;
877
878unwind:
879 while (page--)
880 kfree(dst->pages[page]);
881 kfree(dst);
882 return NULL;
883}
884
885static void
886i915_error_object_free(struct drm_i915_error_object *obj)
887{
888 int page;
889
890 if (obj == NULL)
891 return;
892
893 for (page = 0; page < obj->page_count; page++)
894 kfree(obj->pages[page]);
895
896 kfree(obj);
897}
898
Daniel Vetter742cbee2012-04-27 15:17:39 +0200899void
900i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000901{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200902 struct drm_i915_error_state *error = container_of(error_ref,
903 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000904 int i;
905
Chris Wilson52d39a22012-02-15 11:25:37 +0000906 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
907 i915_error_object_free(error->ring[i].batchbuffer);
908 i915_error_object_free(error->ring[i].ringbuffer);
909 kfree(error->ring[i].requests);
910 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000911
Chris Wilson9df30792010-02-18 10:24:56 +0000912 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100913 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000914 kfree(error);
915}
Chris Wilson1b502472012-04-24 15:47:30 +0100916static void capture_bo(struct drm_i915_error_buffer *err,
917 struct drm_i915_gem_object *obj)
918{
919 err->size = obj->base.size;
920 err->name = obj->base.name;
921 err->seqno = obj->last_rendering_seqno;
922 err->gtt_offset = obj->gtt_offset;
923 err->read_domains = obj->base.read_domains;
924 err->write_domain = obj->base.write_domain;
925 err->fence_reg = obj->fence_reg;
926 err->pinned = 0;
927 if (obj->pin_count > 0)
928 err->pinned = 1;
929 if (obj->user_pin_count > 0)
930 err->pinned = -1;
931 err->tiling = obj->tiling_mode;
932 err->dirty = obj->dirty;
933 err->purgeable = obj->madv != I915_MADV_WILLNEED;
934 err->ring = obj->ring ? obj->ring->id : -1;
935 err->cache_level = obj->cache_level;
936}
Chris Wilson9df30792010-02-18 10:24:56 +0000937
Chris Wilson1b502472012-04-24 15:47:30 +0100938static u32 capture_active_bo(struct drm_i915_error_buffer *err,
939 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000940{
941 struct drm_i915_gem_object *obj;
942 int i = 0;
943
944 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100945 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000946 if (++i == count)
947 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100948 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000949
Chris Wilson1b502472012-04-24 15:47:30 +0100950 return i;
951}
952
953static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
954 int count, struct list_head *head)
955{
956 struct drm_i915_gem_object *obj;
957 int i = 0;
958
959 list_for_each_entry(obj, head, gtt_list) {
960 if (obj->pin_count == 0)
961 continue;
962
963 capture_bo(err++, obj);
964 if (++i == count)
965 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000966 }
967
968 return i;
969}
970
Chris Wilson748ebc62010-10-24 10:28:47 +0100971static void i915_gem_record_fences(struct drm_device *dev,
972 struct drm_i915_error_state *error)
973{
974 struct drm_i915_private *dev_priv = dev->dev_private;
975 int i;
976
977 /* Fences */
978 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +0200979 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +0100980 case 6:
981 for (i = 0; i < 16; i++)
982 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
983 break;
984 case 5:
985 case 4:
986 for (i = 0; i < 16; i++)
987 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
988 break;
989 case 3:
990 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
991 for (i = 0; i < 8; i++)
992 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
993 case 2:
994 for (i = 0; i < 8; i++)
995 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
996 break;
997
998 }
999}
1000
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001001static struct drm_i915_error_object *
1002i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1003 struct intel_ring_buffer *ring)
1004{
1005 struct drm_i915_gem_object *obj;
1006 u32 seqno;
1007
1008 if (!ring->get_seqno)
1009 return NULL;
1010
1011 seqno = ring->get_seqno(ring);
1012 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1013 if (obj->ring != ring)
1014 continue;
1015
Chris Wilsonc37d9a52011-01-12 20:33:01 +00001016 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001017 continue;
1018
1019 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1020 continue;
1021
1022 /* We need to copy these to an anonymous buffer as the simplest
1023 * method to avoid being overwritten by userspace.
1024 */
1025 return i915_error_object_create(dev_priv, obj);
1026 }
1027
1028 return NULL;
1029}
1030
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001031static void i915_record_ring_state(struct drm_device *dev,
1032 struct drm_i915_error_state *error,
1033 struct intel_ring_buffer *ring)
1034{
1035 struct drm_i915_private *dev_priv = dev->dev_private;
1036
Daniel Vetter33f3f512011-12-14 13:57:39 +01001037 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter33f3f512011-12-14 13:57:39 +01001038 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001039 error->semaphore_mboxes[ring->id][0]
1040 = I915_READ(RING_SYNC_0(ring->mmio_base));
1041 error->semaphore_mboxes[ring->id][1]
1042 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001043 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001044
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001045 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001046 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001047 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1048 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1049 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001050 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001051 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001052 error->instdone1 = I915_READ(INSTDONE1);
1053 error->bbaddr = I915_READ64(BB_ADDR);
1054 }
1055 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001056 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001057 error->ipeir[ring->id] = I915_READ(IPEIR);
1058 error->ipehr[ring->id] = I915_READ(IPEHR);
1059 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001060 }
1061
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001062 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001063 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001064 error->seqno[ring->id] = ring->get_seqno(ring);
1065 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001066 error->head[ring->id] = I915_READ_HEAD(ring);
1067 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001068
1069 error->cpu_ring_head[ring->id] = ring->head;
1070 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001071}
1072
Chris Wilson52d39a22012-02-15 11:25:37 +00001073static void i915_gem_record_rings(struct drm_device *dev,
1074 struct drm_i915_error_state *error)
1075{
1076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001077 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001078 struct drm_i915_gem_request *request;
1079 int i, count;
1080
Chris Wilsonb4519512012-05-11 14:29:30 +01001081 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001082 i915_record_ring_state(dev, error, ring);
1083
1084 error->ring[i].batchbuffer =
1085 i915_error_first_batchbuffer(dev_priv, ring);
1086
1087 error->ring[i].ringbuffer =
1088 i915_error_object_create(dev_priv, ring->obj);
1089
1090 count = 0;
1091 list_for_each_entry(request, &ring->request_list, list)
1092 count++;
1093
1094 error->ring[i].num_requests = count;
1095 error->ring[i].requests =
1096 kmalloc(count*sizeof(struct drm_i915_error_request),
1097 GFP_ATOMIC);
1098 if (error->ring[i].requests == NULL) {
1099 error->ring[i].num_requests = 0;
1100 continue;
1101 }
1102
1103 count = 0;
1104 list_for_each_entry(request, &ring->request_list, list) {
1105 struct drm_i915_error_request *erq;
1106
1107 erq = &error->ring[i].requests[count++];
1108 erq->seqno = request->seqno;
1109 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001110 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001111 }
1112 }
1113}
1114
Jesse Barnes8a905232009-07-11 16:48:03 -04001115/**
1116 * i915_capture_error_state - capture an error record for later analysis
1117 * @dev: drm device
1118 *
1119 * Should be called when an error is detected (either a hang or an error
1120 * interrupt) to capture error state from the time of the error. Fills
1121 * out a structure which becomes available in debugfs for user level tools
1122 * to pick up.
1123 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001124static void i915_capture_error_state(struct drm_device *dev)
1125{
1126 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001127 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001128 struct drm_i915_error_state *error;
1129 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001131
1132 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001133 error = dev_priv->first_error;
1134 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1135 if (error)
1136 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001137
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001138 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001139 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001140 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001141 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1142 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001143 }
1144
Chris Wilsonb6f78332011-02-01 14:15:55 +00001145 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1146 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001147
Daniel Vetter742cbee2012-04-27 15:17:39 +02001148 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001149 error->eir = I915_READ(EIR);
1150 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001151 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001152
1153 if (HAS_PCH_SPLIT(dev))
1154 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1155 else if (IS_VALLEYVIEW(dev))
1156 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1157 else if (IS_GEN2(dev))
1158 error->ier = I915_READ16(IER);
1159 else
1160 error->ier = I915_READ(IER);
1161
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001162 for_each_pipe(pipe)
1163 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001164
Daniel Vetter33f3f512011-12-14 13:57:39 +01001165 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001166 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001167 error->done_reg = I915_READ(DONE_REG);
1168 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001169
Chris Wilson748ebc62010-10-24 10:28:47 +01001170 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001171 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001172
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001173 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001174 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001175 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001176
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001177 i = 0;
1178 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1179 i++;
1180 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001181 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1182 if (obj->pin_count)
1183 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001184 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001185
Chris Wilson8e934db2011-01-24 12:34:00 +00001186 error->active_bo = NULL;
1187 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001188 if (i) {
1189 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001190 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001191 if (error->active_bo)
1192 error->pinned_bo =
1193 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001194 }
1195
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001196 if (error->active_bo)
1197 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001198 capture_active_bo(error->active_bo,
1199 error->active_bo_count,
1200 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001201
1202 if (error->pinned_bo)
1203 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001204 capture_pinned_bo(error->pinned_bo,
1205 error->pinned_bo_count,
1206 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001207
Jesse Barnes8a905232009-07-11 16:48:03 -04001208 do_gettimeofday(&error->time);
1209
Chris Wilson6ef3d422010-08-04 20:26:07 +01001210 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001211 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001212
Chris Wilson9df30792010-02-18 10:24:56 +00001213 spin_lock_irqsave(&dev_priv->error_lock, flags);
1214 if (dev_priv->first_error == NULL) {
1215 dev_priv->first_error = error;
1216 error = NULL;
1217 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001218 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001219
1220 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001221 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001222}
1223
1224void i915_destroy_error_state(struct drm_device *dev)
1225{
1226 struct drm_i915_private *dev_priv = dev->dev_private;
1227 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001228 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001229
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001230 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001231 error = dev_priv->first_error;
1232 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001233 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001234
1235 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001236 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001237}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001238#else
1239#define i915_capture_error_state(x)
1240#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001241
Chris Wilson35aed2e2010-05-27 13:18:12 +01001242static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001243{
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001246 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001247
Chris Wilson35aed2e2010-05-27 13:18:12 +01001248 if (!eir)
1249 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001250
Joe Perchesa70491c2012-03-18 13:00:11 -07001251 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001252
1253 if (IS_G4X(dev)) {
1254 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1255 u32 ipeir = I915_READ(IPEIR_I965);
1256
Joe Perchesa70491c2012-03-18 13:00:11 -07001257 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1258 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1259 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001260 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001261 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1262 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1263 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001264 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001265 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001266 }
1267 if (eir & GM45_ERROR_PAGE_TABLE) {
1268 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001269 pr_err("page table error\n");
1270 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001271 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001272 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001273 }
1274 }
1275
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001276 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001277 if (eir & I915_ERROR_PAGE_TABLE) {
1278 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001279 pr_err("page table error\n");
1280 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001281 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001282 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001283 }
1284 }
1285
1286 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001287 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001289 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001291 /* pipestat has already been acked */
1292 }
1293 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001294 pr_err("instruction error\n");
1295 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001296 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001297 u32 ipeir = I915_READ(IPEIR);
1298
Joe Perchesa70491c2012-03-18 13:00:11 -07001299 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1300 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1301 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1302 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001303 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001304 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001305 } else {
1306 u32 ipeir = I915_READ(IPEIR_I965);
1307
Joe Perchesa70491c2012-03-18 13:00:11 -07001308 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1309 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1310 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001311 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001312 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1313 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1314 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001315 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001316 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001317 }
1318 }
1319
1320 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001321 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001322 eir = I915_READ(EIR);
1323 if (eir) {
1324 /*
1325 * some errors might have become stuck,
1326 * mask them.
1327 */
1328 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1329 I915_WRITE(EMR, I915_READ(EMR) | eir);
1330 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1331 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001332}
1333
1334/**
1335 * i915_handle_error - handle an error interrupt
1336 * @dev: drm device
1337 *
1338 * Do some basic checking of regsiter state at error interrupt time and
1339 * dump it to the syslog. Also call i915_capture_error_state() to make
1340 * sure we get a record and make it available in debugfs. Fire a uevent
1341 * so userspace knows something bad happened (should trigger collection
1342 * of a ring dump etc.).
1343 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001344void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001345{
1346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001347 struct intel_ring_buffer *ring;
1348 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001349
1350 i915_capture_error_state(dev);
1351 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001352
Ben Gamariba1234d2009-09-14 17:48:47 -04001353 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001354 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001355 atomic_set(&dev_priv->mm.wedged, 1);
1356
Ben Gamari11ed50e2009-09-14 17:48:45 -04001357 /*
1358 * Wakeup waiting processes so they don't hang
1359 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001360 for_each_ring(ring, dev_priv, i)
1361 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001362 }
1363
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001364 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001365}
1366
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001367static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1368{
1369 drm_i915_private_t *dev_priv = dev->dev_private;
1370 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001372 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001373 struct intel_unpin_work *work;
1374 unsigned long flags;
1375 bool stall_detected;
1376
1377 /* Ignore early vblank irqs */
1378 if (intel_crtc == NULL)
1379 return;
1380
1381 spin_lock_irqsave(&dev->event_lock, flags);
1382 work = intel_crtc->unpin_work;
1383
1384 if (work == NULL || work->pending || !work->enable_stall_check) {
1385 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1386 spin_unlock_irqrestore(&dev->event_lock, flags);
1387 return;
1388 }
1389
1390 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001391 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001392 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001394 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1395 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001396 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001397 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001398 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001399 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001400 crtc->x * crtc->fb->bits_per_pixel/8);
1401 }
1402
1403 spin_unlock_irqrestore(&dev->event_lock, flags);
1404
1405 if (stall_detected) {
1406 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1407 intel_prepare_page_flip(dev, intel_crtc->plane);
1408 }
1409}
1410
Keith Packard42f52ef2008-10-18 19:39:29 -07001411/* Called from drm generic code, passed 'crtc' which
1412 * we use as a pipe index
1413 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001414static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001415{
1416 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001417 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001418
Chris Wilson5eddb702010-09-11 13:48:45 +01001419 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001420 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001421
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001423 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001424 i915_enable_pipestat(dev_priv, pipe,
1425 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001426 else
Keith Packard7c463582008-11-04 02:03:27 -08001427 i915_enable_pipestat(dev_priv, pipe,
1428 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001429
1430 /* maintain vblank delivery even in deep C-states */
1431 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001432 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001433 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001434
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001435 return 0;
1436}
1437
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001438static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001439{
1440 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1441 unsigned long irqflags;
1442
1443 if (!i915_pipe_enabled(dev, pipe))
1444 return -EINVAL;
1445
1446 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1447 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001448 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001449 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1450
1451 return 0;
1452}
1453
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001454static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001455{
1456 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1457 unsigned long irqflags;
1458
1459 if (!i915_pipe_enabled(dev, pipe))
1460 return -EINVAL;
1461
1462 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001463 ironlake_enable_display_irq(dev_priv,
1464 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001465 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1466
1467 return 0;
1468}
1469
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001470static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1471{
1472 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1473 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001474 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001475
1476 if (!i915_pipe_enabled(dev, pipe))
1477 return -EINVAL;
1478
1479 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001480 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001481 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001482 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001483 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001484 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001485 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001486 i915_enable_pipestat(dev_priv, pipe,
1487 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001488 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1489
1490 return 0;
1491}
1492
Keith Packard42f52ef2008-10-18 19:39:29 -07001493/* Called from drm generic code, passed 'crtc' which
1494 * we use as a pipe index
1495 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001496static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001497{
1498 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001499 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001500
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001501 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001502 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001503 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001504
Jesse Barnesf796cf82011-04-07 13:58:17 -07001505 i915_disable_pipestat(dev_priv, pipe,
1506 PIPE_VBLANK_INTERRUPT_ENABLE |
1507 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1508 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1509}
1510
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001511static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001512{
1513 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1514 unsigned long irqflags;
1515
1516 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1517 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001518 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001520}
1521
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001522static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001523{
1524 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1525 unsigned long irqflags;
1526
1527 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001528 ironlake_disable_display_irq(dev_priv,
1529 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001530 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1531}
1532
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001533static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1534{
1535 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1536 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001537 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001538
1539 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001540 i915_disable_pipestat(dev_priv, pipe,
1541 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001542 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001543 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001544 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001545 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001546 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001547 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001548 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1549}
1550
Chris Wilson893eead2010-10-27 14:44:35 +01001551static u32
1552ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001553{
Chris Wilson893eead2010-10-27 14:44:35 +01001554 return list_entry(ring->request_list.prev,
1555 struct drm_i915_gem_request, list)->seqno;
1556}
1557
1558static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1559{
1560 if (list_empty(&ring->request_list) ||
1561 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1562 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001563 if (waitqueue_active(&ring->irq_queue)) {
1564 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1565 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001566 wake_up_all(&ring->irq_queue);
1567 *err = true;
1568 }
1569 return true;
1570 }
1571 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001572}
1573
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001574static bool kick_ring(struct intel_ring_buffer *ring)
1575{
1576 struct drm_device *dev = ring->dev;
1577 struct drm_i915_private *dev_priv = dev->dev_private;
1578 u32 tmp = I915_READ_CTL(ring);
1579 if (tmp & RING_WAIT) {
1580 DRM_ERROR("Kicking stuck wait on %s\n",
1581 ring->name);
1582 I915_WRITE_CTL(ring, tmp);
1583 return true;
1584 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001585 return false;
1586}
1587
Chris Wilsond1e61e72012-04-10 17:00:41 +01001588static bool i915_hangcheck_hung(struct drm_device *dev)
1589{
1590 drm_i915_private_t *dev_priv = dev->dev_private;
1591
1592 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001593 bool hung = true;
1594
Chris Wilsond1e61e72012-04-10 17:00:41 +01001595 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1596 i915_handle_error(dev, true);
1597
1598 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001599 struct intel_ring_buffer *ring;
1600 int i;
1601
Chris Wilsond1e61e72012-04-10 17:00:41 +01001602 /* Is the chip hanging on a WAIT_FOR_EVENT?
1603 * If so we can simply poke the RB_WAIT bit
1604 * and break the hang. This should work on
1605 * all but the second generation chipsets.
1606 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001607 for_each_ring(ring, dev_priv, i)
1608 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001609 }
1610
Chris Wilsonb4519512012-05-11 14:29:30 +01001611 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001612 }
1613
1614 return false;
1615}
1616
Ben Gamarif65d9422009-09-14 17:48:44 -04001617/**
1618 * This is called when the chip hasn't reported back with completed
1619 * batchbuffers in a long time. The first time this is called we simply record
1620 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1621 * again, we assume the chip is wedged and try to fix it.
1622 */
1623void i915_hangcheck_elapsed(unsigned long data)
1624{
1625 struct drm_device *dev = (struct drm_device *)data;
1626 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001627 uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
1628 struct intel_ring_buffer *ring;
1629 bool err = false, idle;
1630 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001631
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001632 if (!i915_enable_hangcheck)
1633 return;
1634
Chris Wilsonb4519512012-05-11 14:29:30 +01001635 memset(acthd, 0, sizeof(acthd));
1636 idle = true;
1637 for_each_ring(ring, dev_priv, i) {
1638 idle &= i915_hangcheck_ring_idle(ring, &err);
1639 acthd[i] = intel_ring_get_active_head(ring);
1640 }
1641
Chris Wilson893eead2010-10-27 14:44:35 +01001642 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001643 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001644 if (err) {
1645 if (i915_hangcheck_hung(dev))
1646 return;
1647
Chris Wilson893eead2010-10-27 14:44:35 +01001648 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001649 }
1650
1651 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001652 return;
1653 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001654
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001655 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001656 instdone = I915_READ(INSTDONE);
1657 instdone1 = 0;
1658 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001659 instdone = I915_READ(INSTDONE_I965);
1660 instdone1 = I915_READ(INSTDONE1);
1661 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001662
Chris Wilsonb4519512012-05-11 14:29:30 +01001663 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001664 dev_priv->last_instdone == instdone &&
1665 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001666 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001667 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001668 } else {
1669 dev_priv->hangcheck_count = 0;
1670
Chris Wilsonb4519512012-05-11 14:29:30 +01001671 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001672 dev_priv->last_instdone = instdone;
1673 dev_priv->last_instdone1 = instdone1;
1674 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001675
Chris Wilson893eead2010-10-27 14:44:35 +01001676repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001677 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001678 mod_timer(&dev_priv->hangcheck_timer,
1679 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001680}
1681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682/* drm_dma.h hooks
1683*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001684static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001685{
1686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1687
Jesse Barnes46979952011-04-07 13:53:55 -07001688 atomic_set(&dev_priv->irq_received, 0);
1689
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001690 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001691
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001692 /* XXX hotplug from PCH */
1693
1694 I915_WRITE(DEIMR, 0xffffffff);
1695 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001696 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001697
1698 /* and GT */
1699 I915_WRITE(GTIMR, 0xffffffff);
1700 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001701 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001702
1703 /* south display irq */
1704 I915_WRITE(SDEIMR, 0xffffffff);
1705 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001706 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001707}
1708
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001709static void valleyview_irq_preinstall(struct drm_device *dev)
1710{
1711 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1712 int pipe;
1713
1714 atomic_set(&dev_priv->irq_received, 0);
1715
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001716 /* VLV magic */
1717 I915_WRITE(VLV_IMR, 0);
1718 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1719 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1720 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1721
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001722 /* and GT */
1723 I915_WRITE(GTIIR, I915_READ(GTIIR));
1724 I915_WRITE(GTIIR, I915_READ(GTIIR));
1725 I915_WRITE(GTIMR, 0xffffffff);
1726 I915_WRITE(GTIER, 0x0);
1727 POSTING_READ(GTIER);
1728
1729 I915_WRITE(DPINVGTT, 0xff);
1730
1731 I915_WRITE(PORT_HOTPLUG_EN, 0);
1732 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1733 for_each_pipe(pipe)
1734 I915_WRITE(PIPESTAT(pipe), 0xffff);
1735 I915_WRITE(VLV_IIR, 0xffffffff);
1736 I915_WRITE(VLV_IMR, 0xffffffff);
1737 I915_WRITE(VLV_IER, 0x0);
1738 POSTING_READ(VLV_IER);
1739}
1740
Keith Packard7fe0b972011-09-19 13:31:02 -07001741/*
1742 * Enable digital hotplug on the PCH, and configure the DP short pulse
1743 * duration to 2ms (which is the minimum in the Display Port spec)
1744 *
1745 * This register is the same on all known PCH chips.
1746 */
1747
1748static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1749{
1750 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1751 u32 hotplug;
1752
1753 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1754 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1755 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1756 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1757 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1758 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1759}
1760
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001761static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001762{
1763 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1764 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001765 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1766 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001767 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001768 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001769
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001770 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001771
1772 /* should always can generate irq */
1773 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001774 I915_WRITE(DEIMR, dev_priv->irq_mask);
1775 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001776 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001777
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001778 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001779
1780 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001781 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001782
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 if (IS_GEN6(dev))
1784 render_irqs =
1785 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001786 GEN6_BSD_USER_INTERRUPT |
1787 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001788 else
1789 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001790 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001791 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001792 GT_BSD_USER_INTERRUPT;
1793 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001794 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001795
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001796 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001797 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1798 SDE_PORTB_HOTPLUG_CPT |
1799 SDE_PORTC_HOTPLUG_CPT |
1800 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001801 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001802 hotplug_mask = (SDE_CRT_HOTPLUG |
1803 SDE_PORTB_HOTPLUG |
1804 SDE_PORTC_HOTPLUG |
1805 SDE_PORTD_HOTPLUG |
1806 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001807 }
1808
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001810
1811 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001812 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1813 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001814 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001815
Keith Packard7fe0b972011-09-19 13:31:02 -07001816 ironlake_enable_pch_hotplug(dev);
1817
Jesse Barnesf97108d2010-01-29 11:27:07 -08001818 if (IS_IRONLAKE_M(dev)) {
1819 /* Clear & enable PCU event interrupts */
1820 I915_WRITE(DEIIR, DE_PCU_EVENT);
1821 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1822 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1823 }
1824
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001825 return 0;
1826}
1827
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001828static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001829{
1830 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1831 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001832 u32 display_mask =
1833 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1834 DE_PLANEC_FLIP_DONE_IVB |
1835 DE_PLANEB_FLIP_DONE_IVB |
1836 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001837 u32 render_irqs;
1838 u32 hotplug_mask;
1839
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001840 dev_priv->irq_mask = ~display_mask;
1841
1842 /* should always can generate irq */
1843 I915_WRITE(DEIIR, I915_READ(DEIIR));
1844 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001845 I915_WRITE(DEIER,
1846 display_mask |
1847 DE_PIPEC_VBLANK_IVB |
1848 DE_PIPEB_VBLANK_IVB |
1849 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001850 POSTING_READ(DEIER);
1851
Ben Widawsky15b9f802012-05-25 16:56:23 -07001852 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001853
1854 I915_WRITE(GTIIR, I915_READ(GTIIR));
1855 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1856
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001857 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001858 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001859 I915_WRITE(GTIER, render_irqs);
1860 POSTING_READ(GTIER);
1861
1862 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1863 SDE_PORTB_HOTPLUG_CPT |
1864 SDE_PORTC_HOTPLUG_CPT |
1865 SDE_PORTD_HOTPLUG_CPT);
1866 dev_priv->pch_irq_mask = ~hotplug_mask;
1867
1868 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1869 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1870 I915_WRITE(SDEIER, hotplug_mask);
1871 POSTING_READ(SDEIER);
1872
Keith Packard7fe0b972011-09-19 13:31:02 -07001873 ironlake_enable_pch_hotplug(dev);
1874
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001875 return 0;
1876}
1877
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878static int valleyview_irq_postinstall(struct drm_device *dev)
1879{
1880 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001881 u32 enable_mask;
1882 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001883 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001884 u16 msid;
1885
1886 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001887 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1888 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1889 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001890 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1891
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001892 /*
1893 *Leave vblank interrupts masked initially. enable/disable will
1894 * toggle them based on usage.
1895 */
1896 dev_priv->irq_mask = (~enable_mask) |
1897 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1898 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001899
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001900 dev_priv->pipestat[0] = 0;
1901 dev_priv->pipestat[1] = 0;
1902
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001903 /* Hack for broken MSIs on VLV */
1904 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1905 pci_read_config_word(dev->pdev, 0x98, &msid);
1906 msid &= 0xff; /* mask out delivery bits */
1907 msid |= (1<<14);
1908 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1909
1910 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1911 I915_WRITE(VLV_IER, enable_mask);
1912 I915_WRITE(VLV_IIR, 0xffffffff);
1913 I915_WRITE(PIPESTAT(0), 0xffff);
1914 I915_WRITE(PIPESTAT(1), 0xffff);
1915 POSTING_READ(VLV_IER);
1916
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001917 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1918 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1919
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001920 I915_WRITE(VLV_IIR, 0xffffffff);
1921 I915_WRITE(VLV_IIR, 0xffffffff);
1922
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001923 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001924
1925 I915_WRITE(GTIIR, I915_READ(GTIIR));
1926 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001927 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1928 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1929 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1930 GT_GEN6_BLT_USER_INTERRUPT |
1931 GT_GEN6_BSD_USER_INTERRUPT |
1932 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1933 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1934 GT_PIPE_NOTIFY |
1935 GT_RENDER_CS_ERROR_INTERRUPT |
1936 GT_SYNC_STATUS |
1937 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001938 POSTING_READ(GTIER);
1939
1940 /* ack & enable invalid PTE error interrupts */
1941#if 0 /* FIXME: add support to irq handler for checking these bits */
1942 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1943 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1944#endif
1945
1946 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1947#if 0 /* FIXME: check register definitions; some have moved */
1948 /* Note HDMI and DP share bits */
1949 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1950 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1951 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1952 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1953 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1954 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1955 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1956 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1957 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1958 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1959 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1960 hotplug_en |= CRT_HOTPLUG_INT_EN;
1961 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1962 }
1963#endif
1964
1965 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1966
1967 return 0;
1968}
1969
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001970static void valleyview_irq_uninstall(struct drm_device *dev)
1971{
1972 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1973 int pipe;
1974
1975 if (!dev_priv)
1976 return;
1977
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001978 for_each_pipe(pipe)
1979 I915_WRITE(PIPESTAT(pipe), 0xffff);
1980
1981 I915_WRITE(HWSTAM, 0xffffffff);
1982 I915_WRITE(PORT_HOTPLUG_EN, 0);
1983 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1984 for_each_pipe(pipe)
1985 I915_WRITE(PIPESTAT(pipe), 0xffff);
1986 I915_WRITE(VLV_IIR, 0xffffffff);
1987 I915_WRITE(VLV_IMR, 0xffffffff);
1988 I915_WRITE(VLV_IER, 0x0);
1989 POSTING_READ(VLV_IER);
1990}
1991
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001992static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001993{
1994 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07001995
1996 if (!dev_priv)
1997 return;
1998
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001999 I915_WRITE(HWSTAM, 0xffffffff);
2000
2001 I915_WRITE(DEIMR, 0xffffffff);
2002 I915_WRITE(DEIER, 0x0);
2003 I915_WRITE(DEIIR, I915_READ(DEIIR));
2004
2005 I915_WRITE(GTIMR, 0xffffffff);
2006 I915_WRITE(GTIER, 0x0);
2007 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002008
2009 I915_WRITE(SDEIMR, 0xffffffff);
2010 I915_WRITE(SDEIER, 0x0);
2011 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002012}
2013
Chris Wilsonc2798b12012-04-22 21:13:57 +01002014static void i8xx_irq_preinstall(struct drm_device * dev)
2015{
2016 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2017 int pipe;
2018
2019 atomic_set(&dev_priv->irq_received, 0);
2020
2021 for_each_pipe(pipe)
2022 I915_WRITE(PIPESTAT(pipe), 0);
2023 I915_WRITE16(IMR, 0xffff);
2024 I915_WRITE16(IER, 0x0);
2025 POSTING_READ16(IER);
2026}
2027
2028static int i8xx_irq_postinstall(struct drm_device *dev)
2029{
2030 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2031
Chris Wilsonc2798b12012-04-22 21:13:57 +01002032 dev_priv->pipestat[0] = 0;
2033 dev_priv->pipestat[1] = 0;
2034
2035 I915_WRITE16(EMR,
2036 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2037
2038 /* Unmask the interrupts that we always want on. */
2039 dev_priv->irq_mask =
2040 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2041 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2042 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2043 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2044 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2045 I915_WRITE16(IMR, dev_priv->irq_mask);
2046
2047 I915_WRITE16(IER,
2048 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2049 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2050 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2051 I915_USER_INTERRUPT);
2052 POSTING_READ16(IER);
2053
2054 return 0;
2055}
2056
2057static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2058{
2059 struct drm_device *dev = (struct drm_device *) arg;
2060 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002061 u16 iir, new_iir;
2062 u32 pipe_stats[2];
2063 unsigned long irqflags;
2064 int irq_received;
2065 int pipe;
2066 u16 flip_mask =
2067 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2068 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2069
2070 atomic_inc(&dev_priv->irq_received);
2071
2072 iir = I915_READ16(IIR);
2073 if (iir == 0)
2074 return IRQ_NONE;
2075
2076 while (iir & ~flip_mask) {
2077 /* Can't rely on pipestat interrupt bit in iir as it might
2078 * have been cleared after the pipestat interrupt was received.
2079 * It doesn't set the bit in iir again, but it still produces
2080 * interrupts (for non-MSI).
2081 */
2082 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2083 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2084 i915_handle_error(dev, false);
2085
2086 for_each_pipe(pipe) {
2087 int reg = PIPESTAT(pipe);
2088 pipe_stats[pipe] = I915_READ(reg);
2089
2090 /*
2091 * Clear the PIPE*STAT regs before the IIR
2092 */
2093 if (pipe_stats[pipe] & 0x8000ffff) {
2094 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2095 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2096 pipe_name(pipe));
2097 I915_WRITE(reg, pipe_stats[pipe]);
2098 irq_received = 1;
2099 }
2100 }
2101 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2102
2103 I915_WRITE16(IIR, iir & ~flip_mask);
2104 new_iir = I915_READ16(IIR); /* Flush posted writes */
2105
Daniel Vetterd05c6172012-04-26 23:28:09 +02002106 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002107
2108 if (iir & I915_USER_INTERRUPT)
2109 notify_ring(dev, &dev_priv->ring[RCS]);
2110
2111 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2112 drm_handle_vblank(dev, 0)) {
2113 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2114 intel_prepare_page_flip(dev, 0);
2115 intel_finish_page_flip(dev, 0);
2116 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2117 }
2118 }
2119
2120 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2121 drm_handle_vblank(dev, 1)) {
2122 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2123 intel_prepare_page_flip(dev, 1);
2124 intel_finish_page_flip(dev, 1);
2125 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2126 }
2127 }
2128
2129 iir = new_iir;
2130 }
2131
2132 return IRQ_HANDLED;
2133}
2134
2135static void i8xx_irq_uninstall(struct drm_device * dev)
2136{
2137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2138 int pipe;
2139
Chris Wilsonc2798b12012-04-22 21:13:57 +01002140 for_each_pipe(pipe) {
2141 /* Clear enable bits; then clear status bits */
2142 I915_WRITE(PIPESTAT(pipe), 0);
2143 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2144 }
2145 I915_WRITE16(IMR, 0xffff);
2146 I915_WRITE16(IER, 0x0);
2147 I915_WRITE16(IIR, I915_READ16(IIR));
2148}
2149
Chris Wilsona266c7d2012-04-24 22:59:44 +01002150static void i915_irq_preinstall(struct drm_device * dev)
2151{
2152 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2153 int pipe;
2154
2155 atomic_set(&dev_priv->irq_received, 0);
2156
2157 if (I915_HAS_HOTPLUG(dev)) {
2158 I915_WRITE(PORT_HOTPLUG_EN, 0);
2159 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2160 }
2161
Chris Wilson00d98eb2012-04-24 22:59:48 +01002162 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002163 for_each_pipe(pipe)
2164 I915_WRITE(PIPESTAT(pipe), 0);
2165 I915_WRITE(IMR, 0xffffffff);
2166 I915_WRITE(IER, 0x0);
2167 POSTING_READ(IER);
2168}
2169
2170static int i915_irq_postinstall(struct drm_device *dev)
2171{
2172 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002173 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002174
Chris Wilsona266c7d2012-04-24 22:59:44 +01002175 dev_priv->pipestat[0] = 0;
2176 dev_priv->pipestat[1] = 0;
2177
Chris Wilson38bde182012-04-24 22:59:50 +01002178 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2179
2180 /* Unmask the interrupts that we always want on. */
2181 dev_priv->irq_mask =
2182 ~(I915_ASLE_INTERRUPT |
2183 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2184 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2185 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2186 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2187 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2188
2189 enable_mask =
2190 I915_ASLE_INTERRUPT |
2191 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2192 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2193 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2194 I915_USER_INTERRUPT;
2195
Chris Wilsona266c7d2012-04-24 22:59:44 +01002196 if (I915_HAS_HOTPLUG(dev)) {
2197 /* Enable in IER... */
2198 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2199 /* and unmask in IMR */
2200 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2201 }
2202
Chris Wilsona266c7d2012-04-24 22:59:44 +01002203 I915_WRITE(IMR, dev_priv->irq_mask);
2204 I915_WRITE(IER, enable_mask);
2205 POSTING_READ(IER);
2206
2207 if (I915_HAS_HOTPLUG(dev)) {
2208 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2209
Chris Wilsona266c7d2012-04-24 22:59:44 +01002210 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2211 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2212 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2213 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2214 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2215 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002216 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002217 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002218 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002219 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2220 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2221 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002222 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2223 }
2224
2225 /* Ignore TV since it's buggy */
2226
2227 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2228 }
2229
2230 intel_opregion_enable_asle(dev);
2231
2232 return 0;
2233}
2234
2235static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2236{
2237 struct drm_device *dev = (struct drm_device *) arg;
2238 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002239 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002240 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002241 u32 flip_mask =
2242 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2243 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2244 u32 flip[2] = {
2245 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2246 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2247 };
2248 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002249
2250 atomic_inc(&dev_priv->irq_received);
2251
2252 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002253 do {
2254 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002255 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002256
2257 /* Can't rely on pipestat interrupt bit in iir as it might
2258 * have been cleared after the pipestat interrupt was received.
2259 * It doesn't set the bit in iir again, but it still produces
2260 * interrupts (for non-MSI).
2261 */
2262 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2263 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2264 i915_handle_error(dev, false);
2265
2266 for_each_pipe(pipe) {
2267 int reg = PIPESTAT(pipe);
2268 pipe_stats[pipe] = I915_READ(reg);
2269
Chris Wilson38bde182012-04-24 22:59:50 +01002270 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002271 if (pipe_stats[pipe] & 0x8000ffff) {
2272 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2273 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2274 pipe_name(pipe));
2275 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002276 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002277 }
2278 }
2279 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2280
2281 if (!irq_received)
2282 break;
2283
Chris Wilsona266c7d2012-04-24 22:59:44 +01002284 /* Consume port. Then clear IIR or we'll miss events */
2285 if ((I915_HAS_HOTPLUG(dev)) &&
2286 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2287 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2288
2289 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2290 hotplug_status);
2291 if (hotplug_status & dev_priv->hotplug_supported_mask)
2292 queue_work(dev_priv->wq,
2293 &dev_priv->hotplug_work);
2294
2295 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002296 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002297 }
2298
Chris Wilson38bde182012-04-24 22:59:50 +01002299 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002300 new_iir = I915_READ(IIR); /* Flush posted writes */
2301
Chris Wilsona266c7d2012-04-24 22:59:44 +01002302 if (iir & I915_USER_INTERRUPT)
2303 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002304
Chris Wilsona266c7d2012-04-24 22:59:44 +01002305 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002306 int plane = pipe;
2307 if (IS_MOBILE(dev))
2308 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002309 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002310 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002311 if (iir & flip[plane]) {
2312 intel_prepare_page_flip(dev, plane);
2313 intel_finish_page_flip(dev, pipe);
2314 flip_mask &= ~flip[plane];
2315 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002316 }
2317
2318 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2319 blc_event = true;
2320 }
2321
Chris Wilsona266c7d2012-04-24 22:59:44 +01002322 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2323 intel_opregion_asle_intr(dev);
2324
2325 /* With MSI, interrupts are only generated when iir
2326 * transitions from zero to nonzero. If another bit got
2327 * set while we were handling the existing iir bits, then
2328 * we would never get another interrupt.
2329 *
2330 * This is fine on non-MSI as well, as if we hit this path
2331 * we avoid exiting the interrupt handler only to generate
2332 * another one.
2333 *
2334 * Note that for MSI this could cause a stray interrupt report
2335 * if an interrupt landed in the time between writing IIR and
2336 * the posting read. This should be rare enough to never
2337 * trigger the 99% of 100,000 interrupts test for disabling
2338 * stray interrupts.
2339 */
Chris Wilson38bde182012-04-24 22:59:50 +01002340 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002342 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002343
Daniel Vetterd05c6172012-04-26 23:28:09 +02002344 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002345
Chris Wilsona266c7d2012-04-24 22:59:44 +01002346 return ret;
2347}
2348
2349static void i915_irq_uninstall(struct drm_device * dev)
2350{
2351 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2352 int pipe;
2353
Chris Wilsona266c7d2012-04-24 22:59:44 +01002354 if (I915_HAS_HOTPLUG(dev)) {
2355 I915_WRITE(PORT_HOTPLUG_EN, 0);
2356 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2357 }
2358
Chris Wilson00d98eb2012-04-24 22:59:48 +01002359 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002360 for_each_pipe(pipe) {
2361 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002362 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002363 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2364 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 I915_WRITE(IMR, 0xffffffff);
2366 I915_WRITE(IER, 0x0);
2367
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 I915_WRITE(IIR, I915_READ(IIR));
2369}
2370
2371static void i965_irq_preinstall(struct drm_device * dev)
2372{
2373 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2374 int pipe;
2375
2376 atomic_set(&dev_priv->irq_received, 0);
2377
Chris Wilsonadca4732012-05-11 18:01:31 +01002378 I915_WRITE(PORT_HOTPLUG_EN, 0);
2379 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380
2381 I915_WRITE(HWSTAM, 0xeffe);
2382 for_each_pipe(pipe)
2383 I915_WRITE(PIPESTAT(pipe), 0);
2384 I915_WRITE(IMR, 0xffffffff);
2385 I915_WRITE(IER, 0x0);
2386 POSTING_READ(IER);
2387}
2388
2389static int i965_irq_postinstall(struct drm_device *dev)
2390{
2391 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002392 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002393 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002394 u32 error_mask;
2395
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002397 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002398 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002399 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2400 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2401 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2402 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2403 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2404
2405 enable_mask = ~dev_priv->irq_mask;
2406 enable_mask |= I915_USER_INTERRUPT;
2407
2408 if (IS_G4X(dev))
2409 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002410
2411 dev_priv->pipestat[0] = 0;
2412 dev_priv->pipestat[1] = 0;
2413
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 /*
2415 * Enable some error detection, note the instruction error mask
2416 * bit is reserved, so we leave it masked.
2417 */
2418 if (IS_G4X(dev)) {
2419 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2420 GM45_ERROR_MEM_PRIV |
2421 GM45_ERROR_CP_PRIV |
2422 I915_ERROR_MEMORY_REFRESH);
2423 } else {
2424 error_mask = ~(I915_ERROR_PAGE_TABLE |
2425 I915_ERROR_MEMORY_REFRESH);
2426 }
2427 I915_WRITE(EMR, error_mask);
2428
2429 I915_WRITE(IMR, dev_priv->irq_mask);
2430 I915_WRITE(IER, enable_mask);
2431 POSTING_READ(IER);
2432
Chris Wilsonadca4732012-05-11 18:01:31 +01002433 /* Note HDMI and DP share hotplug bits */
2434 hotplug_en = 0;
2435 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2436 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2437 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2438 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2439 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2440 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002441 if (IS_G4X(dev)) {
2442 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2443 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2444 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2445 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2446 } else {
2447 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2448 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2449 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2450 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2451 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002452 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2453 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002454
Chris Wilsonadca4732012-05-11 18:01:31 +01002455 /* Programming the CRT detection parameters tends
2456 to generate a spurious hotplug event about three
2457 seconds later. So just do it once.
2458 */
2459 if (IS_G4X(dev))
2460 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2461 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002462 }
2463
Chris Wilsonadca4732012-05-11 18:01:31 +01002464 /* Ignore TV since it's buggy */
2465
2466 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2467
Chris Wilsona266c7d2012-04-24 22:59:44 +01002468 intel_opregion_enable_asle(dev);
2469
2470 return 0;
2471}
2472
2473static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2474{
2475 struct drm_device *dev = (struct drm_device *) arg;
2476 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002477 u32 iir, new_iir;
2478 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479 unsigned long irqflags;
2480 int irq_received;
2481 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002482
2483 atomic_inc(&dev_priv->irq_received);
2484
2485 iir = I915_READ(IIR);
2486
Chris Wilsona266c7d2012-04-24 22:59:44 +01002487 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002488 bool blc_event = false;
2489
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490 irq_received = iir != 0;
2491
2492 /* Can't rely on pipestat interrupt bit in iir as it might
2493 * have been cleared after the pipestat interrupt was received.
2494 * It doesn't set the bit in iir again, but it still produces
2495 * interrupts (for non-MSI).
2496 */
2497 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2498 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2499 i915_handle_error(dev, false);
2500
2501 for_each_pipe(pipe) {
2502 int reg = PIPESTAT(pipe);
2503 pipe_stats[pipe] = I915_READ(reg);
2504
2505 /*
2506 * Clear the PIPE*STAT regs before the IIR
2507 */
2508 if (pipe_stats[pipe] & 0x8000ffff) {
2509 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2510 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2511 pipe_name(pipe));
2512 I915_WRITE(reg, pipe_stats[pipe]);
2513 irq_received = 1;
2514 }
2515 }
2516 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2517
2518 if (!irq_received)
2519 break;
2520
2521 ret = IRQ_HANDLED;
2522
2523 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002524 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002525 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2526
2527 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2528 hotplug_status);
2529 if (hotplug_status & dev_priv->hotplug_supported_mask)
2530 queue_work(dev_priv->wq,
2531 &dev_priv->hotplug_work);
2532
2533 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2534 I915_READ(PORT_HOTPLUG_STAT);
2535 }
2536
2537 I915_WRITE(IIR, iir);
2538 new_iir = I915_READ(IIR); /* Flush posted writes */
2539
Chris Wilsona266c7d2012-04-24 22:59:44 +01002540 if (iir & I915_USER_INTERRUPT)
2541 notify_ring(dev, &dev_priv->ring[RCS]);
2542 if (iir & I915_BSD_USER_INTERRUPT)
2543 notify_ring(dev, &dev_priv->ring[VCS]);
2544
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002545 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002546 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002548 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002549 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550
2551 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002552 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002553 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002554 i915_pageflip_stall_check(dev, pipe);
2555 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002556 }
2557
2558 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2559 blc_event = true;
2560 }
2561
2562
2563 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2564 intel_opregion_asle_intr(dev);
2565
2566 /* With MSI, interrupts are only generated when iir
2567 * transitions from zero to nonzero. If another bit got
2568 * set while we were handling the existing iir bits, then
2569 * we would never get another interrupt.
2570 *
2571 * This is fine on non-MSI as well, as if we hit this path
2572 * we avoid exiting the interrupt handler only to generate
2573 * another one.
2574 *
2575 * Note that for MSI this could cause a stray interrupt report
2576 * if an interrupt landed in the time between writing IIR and
2577 * the posting read. This should be rare enough to never
2578 * trigger the 99% of 100,000 interrupts test for disabling
2579 * stray interrupts.
2580 */
2581 iir = new_iir;
2582 }
2583
Daniel Vetterd05c6172012-04-26 23:28:09 +02002584 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002585
Chris Wilsona266c7d2012-04-24 22:59:44 +01002586 return ret;
2587}
2588
2589static void i965_irq_uninstall(struct drm_device * dev)
2590{
2591 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2592 int pipe;
2593
2594 if (!dev_priv)
2595 return;
2596
Chris Wilsonadca4732012-05-11 18:01:31 +01002597 I915_WRITE(PORT_HOTPLUG_EN, 0);
2598 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002599
2600 I915_WRITE(HWSTAM, 0xffffffff);
2601 for_each_pipe(pipe)
2602 I915_WRITE(PIPESTAT(pipe), 0);
2603 I915_WRITE(IMR, 0xffffffff);
2604 I915_WRITE(IER, 0x0);
2605
2606 for_each_pipe(pipe)
2607 I915_WRITE(PIPESTAT(pipe),
2608 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2609 I915_WRITE(IIR, I915_READ(IIR));
2610}
2611
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002612void intel_irq_init(struct drm_device *dev)
2613{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002614 struct drm_i915_private *dev_priv = dev->dev_private;
2615
2616 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2617 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2618 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002619 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002620
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002621 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2622 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002623 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002624 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2625 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2626 }
2627
Keith Packardc3613de2011-08-12 17:05:54 -07002628 if (drm_core_check_feature(dev, DRIVER_MODESET))
2629 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2630 else
2631 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002632 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2633
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634 if (IS_VALLEYVIEW(dev)) {
2635 dev->driver->irq_handler = valleyview_irq_handler;
2636 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2637 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2638 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2639 dev->driver->enable_vblank = valleyview_enable_vblank;
2640 dev->driver->disable_vblank = valleyview_disable_vblank;
2641 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002642 /* Share pre & uninstall handlers with ILK/SNB */
2643 dev->driver->irq_handler = ivybridge_irq_handler;
2644 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2645 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2646 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2647 dev->driver->enable_vblank = ivybridge_enable_vblank;
2648 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002649 } else if (IS_HASWELL(dev)) {
2650 /* Share interrupts handling with IVB */
2651 dev->driver->irq_handler = ivybridge_irq_handler;
2652 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2653 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2654 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2655 dev->driver->enable_vblank = ivybridge_enable_vblank;
2656 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002657 } else if (HAS_PCH_SPLIT(dev)) {
2658 dev->driver->irq_handler = ironlake_irq_handler;
2659 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2660 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2661 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2662 dev->driver->enable_vblank = ironlake_enable_vblank;
2663 dev->driver->disable_vblank = ironlake_disable_vblank;
2664 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002665 if (INTEL_INFO(dev)->gen == 2) {
2666 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2667 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2668 dev->driver->irq_handler = i8xx_irq_handler;
2669 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002671 /* IIR "flip pending" means done if this bit is set */
2672 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2673
Chris Wilsona266c7d2012-04-24 22:59:44 +01002674 dev->driver->irq_preinstall = i915_irq_preinstall;
2675 dev->driver->irq_postinstall = i915_irq_postinstall;
2676 dev->driver->irq_uninstall = i915_irq_uninstall;
2677 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002678 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002679 dev->driver->irq_preinstall = i965_irq_preinstall;
2680 dev->driver->irq_postinstall = i965_irq_postinstall;
2681 dev->driver->irq_uninstall = i965_irq_uninstall;
2682 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002683 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002684 dev->driver->enable_vblank = i915_enable_vblank;
2685 dev->driver->disable_vblank = i915_disable_vblank;
2686 }
2687}