blob: 88196808cc40b0ace446dfb724cf63a89e64d906 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateoa4872ba2014-05-22 14:13:33 +010051static inline int ring_space(struct intel_engine_cs *ring)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 struct intel_ringbuffer *ringbuf = ring->buffer;
54 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000055}
56
Oscar Mateoa4872ba2014-05-22 14:13:33 +010057static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010058{
59 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
61}
Chris Wilson09246732013-08-10 22:16:32 +010062
Oscar Mateoa4872ba2014-05-22 14:13:33 +010063void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020064{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 struct intel_ringbuffer *ringbuf = ring->buffer;
66 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020067 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010068 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010069 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010070}
71
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 u32 invalidate_domains,
75 u32 flush_domains)
76{
77 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
87 ret = intel_ring_begin(ring, 2);
88 if (ret)
89 return ret;
90
91 intel_ring_emit(ring, cmd);
92 intel_ring_emit(ring, MI_NOOP);
93 intel_ring_advance(ring);
94
95 return 0;
96}
97
98static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010099gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Chris Wilson78501ea2010-10-27 12:18:21 +0100103 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100104 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000105 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100106
Chris Wilson36d527d2011-03-19 22:26:49 +0000107 /*
108 * read/write caches:
109 *
110 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
111 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
112 * also flushed at 2d versus 3d pipeline switches.
113 *
114 * read-only caches:
115 *
116 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
117 * MI_READ_FLUSH is set, and is always flushed on 965.
118 *
119 * I915_GEM_DOMAIN_COMMAND may not exist?
120 *
121 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
122 * invalidated when MI_EXE_FLUSH is set.
123 *
124 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
125 * invalidated with every MI_FLUSH.
126 *
127 * TLBs:
128 *
129 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
130 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
131 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
132 * are flushed at any MI_FLUSH.
133 */
134
135 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100136 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
139 cmd |= MI_EXE_FLUSH;
140
141 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
142 (IS_G4X(dev) || IS_GEN5(dev)))
143 cmd |= MI_INVALIDATE_ISP;
144
145 ret = intel_ring_begin(ring, 2);
146 if (ret)
147 return ret;
148
149 intel_ring_emit(ring, cmd);
150 intel_ring_emit(ring, MI_NOOP);
151 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000152
153 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
Jesse Barnes8d315282011-10-16 10:23:31 +0200156/**
157 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
158 * implementing two workarounds on gen6. From section 1.4.7.1
159 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
160 *
161 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
162 * produced by non-pipelined state commands), software needs to first
163 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
164 * 0.
165 *
166 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
167 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
168 *
169 * And the workaround for these two requires this workaround first:
170 *
171 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
172 * BEFORE the pipe-control with a post-sync op and no write-cache
173 * flushes.
174 *
175 * And this last workaround is tricky because of the requirements on
176 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
177 * volume 2 part 1:
178 *
179 * "1 of the following must also be set:
180 * - Render Target Cache Flush Enable ([12] of DW1)
181 * - Depth Cache Flush Enable ([0] of DW1)
182 * - Stall at Pixel Scoreboard ([1] of DW1)
183 * - Depth Stall ([13] of DW1)
184 * - Post-Sync Operation ([13] of DW1)
185 * - Notify Enable ([8] of DW1)"
186 *
187 * The cache flushes require the workaround flush that triggered this
188 * one, so we can't use it. Depth stall would trigger the same.
189 * Post-sync nonzero is what triggered this second workaround, so we
190 * can't use that one either. Notify enable is IRQs, which aren't
191 * really our business. That leaves only stall at scoreboard.
192 */
193static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100194intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200195{
Chris Wilson18393f62014-04-09 09:19:40 +0100196 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200197 int ret;
198
199
200 ret = intel_ring_begin(ring, 6);
201 if (ret)
202 return ret;
203
204 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
205 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
206 PIPE_CONTROL_STALL_AT_SCOREBOARD);
207 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
208 intel_ring_emit(ring, 0); /* low dword */
209 intel_ring_emit(ring, 0); /* high dword */
210 intel_ring_emit(ring, MI_NOOP);
211 intel_ring_advance(ring);
212
213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
218 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
219 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, 0);
222 intel_ring_emit(ring, MI_NOOP);
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100229gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200230 u32 invalidate_domains, u32 flush_domains)
231{
232 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100233 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 int ret;
235
Paulo Zanonib3111502012-08-17 18:35:42 -0300236 /* Force SNB workarounds for PIPE_CONTROL flushes */
237 ret = intel_emit_post_sync_nonzero_flush(ring);
238 if (ret)
239 return ret;
240
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 /* Just flush everything. Experiments have shown that reducing the
242 * number of bits based on the write domains has little performance
243 * impact.
244 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 if (flush_domains) {
246 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
247 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
248 /*
249 * Ensure that any following seqno writes only happen
250 * when the render cache is indeed flushed.
251 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200252 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 }
254 if (invalidate_domains) {
255 flags |= PIPE_CONTROL_TLB_INVALIDATE;
256 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
261 /*
262 * TLB invalidate requires a post-sync write.
263 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700264 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100265 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200266
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 if (ret)
269 return ret;
270
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200272 intel_ring_emit(ring, flags);
273 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100274 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 intel_ring_advance(ring);
276
277 return 0;
278}
279
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100280static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100281gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
290 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
291 PIPE_CONTROL_STALL_AT_SCOREBOARD);
292 intel_ring_emit(ring, 0);
293 intel_ring_emit(ring, 0);
294 intel_ring_advance(ring);
295
296 return 0;
297}
298
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100299static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300{
301 int ret;
302
303 if (!ring->fbc_dirty)
304 return 0;
305
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300307 if (ret)
308 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 /* WaFbcNukeOn3DBlt:ivb/hsw */
310 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
311 intel_ring_emit(ring, MSG_FBC_REND_STATE);
312 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200313 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
314 intel_ring_emit(ring, MSG_FBC_REND_STATE);
315 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316 intel_ring_advance(ring);
317
318 ring->fbc_dirty = false;
319 return 0;
320}
321
Paulo Zanonif3987632012-08-17 18:35:43 -0300322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100323gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300324 u32 invalidate_domains, u32 flush_domains)
325{
326 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100327 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300328 int ret;
329
Paulo Zanonif3987632012-08-17 18:35:43 -0300330 /*
331 * Ensure that any following seqno writes only happen when the render
332 * cache is indeed flushed.
333 *
334 * Workaround: 4th PIPE_CONTROL command (except the ones with only
335 * read-cache invalidate bits set) must have the CS_STALL bit set. We
336 * don't try to be clever and just set it unconditionally.
337 */
338 flags |= PIPE_CONTROL_CS_STALL;
339
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 /* Just flush everything. Experiments have shown that reducing the
341 * number of bits based on the write domains has little performance
342 * impact.
343 */
344 if (flush_domains) {
345 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
346 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348 if (invalidate_domains) {
349 flags |= PIPE_CONTROL_TLB_INVALIDATE;
350 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
355 /*
356 * TLB invalidate requires a post-sync write.
357 */
358 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200359 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300360
361 /* Workaround: we must issue a pipe_control with CS-stall bit
362 * set before a pipe_control command that has the state cache
363 * invalidate bit set. */
364 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 }
366
367 ret = intel_ring_begin(ring, 4);
368 if (ret)
369 return ret;
370
371 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
372 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200373 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 intel_ring_emit(ring, 0);
375 intel_ring_advance(ring);
376
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200377 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300378 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
379
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 return 0;
381}
382
Ben Widawskya5f3d682013-11-02 21:07:27 -0700383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100384gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 u32 invalidate_domains, u32 flush_domains)
386{
387 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100388 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700389 int ret;
390
391 flags |= PIPE_CONTROL_CS_STALL;
392
393 if (flush_domains) {
394 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
395 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
396 }
397 if (invalidate_domains) {
398 flags |= PIPE_CONTROL_TLB_INVALIDATE;
399 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_QW_WRITE;
405 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
406 }
407
408 ret = intel_ring_begin(ring, 6);
409 if (ret)
410 return ret;
411
412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
413 intel_ring_emit(ring, flags);
414 intel_ring_emit(ring, scratch_addr);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_emit(ring, 0);
418 intel_ring_advance(ring);
419
420 return 0;
421
422}
423
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100424static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100425 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300427 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100428 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800429}
430
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100431u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000434 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435
Chris Wilson50877442014-03-21 12:41:53 +0000436 if (INTEL_INFO(ring->dev)->gen >= 8)
437 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
438 RING_ACTHD_UDW(ring->mmio_base));
439 else if (INTEL_INFO(ring->dev)->gen >= 4)
440 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
441 else
442 acthd = I915_READ(ACTHD);
443
444 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445}
446
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100447static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200448{
449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
450 u32 addr;
451
452 addr = dev_priv->status_page_dmah->busaddr;
453 if (INTEL_INFO(ring->dev)->gen >= 4)
454 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
455 I915_WRITE(HWS_PGA, addr);
456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
461
462 if (!IS_GEN2(ring->dev)) {
463 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
464 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
465 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
466 return false;
467 }
468 }
469
470 I915_WRITE_CTL(ring, 0);
471 I915_WRITE_HEAD(ring, 0);
472 ring->write_tail(ring, 0);
473
474 if (!IS_GEN2(ring->dev)) {
475 (void)I915_READ_CTL(ring);
476 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
477 }
478
479 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
480}
481
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100482static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100486 struct intel_ringbuffer *ringbuf = ring->buffer;
487 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200488 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489
Deepak Sc8d9a592013-11-23 14:55:42 +0530490 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200491
Chris Wilson9991ae72014-04-02 16:36:07 +0100492 if (!stop_ring(ring)) {
493 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000494 DRM_DEBUG_KMS("%s head not reset to zero "
495 "ctl %08x head %08x tail %08x start %08x\n",
496 ring->name,
497 I915_READ_CTL(ring),
498 I915_READ_HEAD(ring),
499 I915_READ_TAIL(ring),
500 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000503 DRM_ERROR("failed to set %s head to zero "
504 "ctl %08x head %08x tail %08x start %08x\n",
505 ring->name,
506 I915_READ_CTL(ring),
507 I915_READ_HEAD(ring),
508 I915_READ_TAIL(ring),
509 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 ret = -EIO;
511 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000512 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 }
514
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 if (I915_NEED_GFX_HWS(dev))
516 intel_ring_setup_status_page(ring);
517 else
518 ring_setup_phys_status_page(ring);
519
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200520 /* Initialize the ring. This must happen _after_ we've cleared the ring
521 * registers with the above sequence (the readback of the HEAD registers
522 * also enforces ordering), otherwise the hw might lose the new ring
523 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200525 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100526 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000527 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400530 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700531 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400532 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000533 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100534 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
535 ring->name,
536 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
537 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
538 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200539 ret = -EIO;
540 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541 }
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
544 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100546 ringbuf->head = I915_READ_HEAD(ring);
547 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
548 ringbuf->space = ring_space(ring);
549 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551
Chris Wilson50f018d2013-06-10 11:20:19 +0100552 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
553
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200554out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530555 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200556
557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700558}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100561init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563 int ret;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566 return 0;
567
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100568 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
569 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 DRM_ERROR("Failed to allocate seqno page\n");
571 ret = -ENOMEM;
572 goto err;
573 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100574
Daniel Vettera9cc7262014-02-14 14:01:13 +0100575 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
576 if (ret)
577 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100579 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580 if (ret)
581 goto err_unref;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
584 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
585 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800586 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800588 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200590 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592 return 0;
593
594err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800595 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599 return ret;
600}
601
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100602static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603{
Chris Wilson78501ea2010-10-27 12:18:21 +0100604 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100606 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200607 if (ret)
608 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800609
Akash Goel61a563a2014-03-25 18:01:50 +0530610 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
611 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200612 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000613
614 /* We need to disable the AsyncFlip performance optimisations in order
615 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
616 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100617 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300618 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000619 */
620 if (INTEL_INFO(dev)->gen >= 6)
621 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
622
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000623 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530624 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000625 if (INTEL_INFO(dev)->gen == 6)
626 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000627 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000628
Akash Goel01fa0302014-03-24 23:00:04 +0530629 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000630 if (IS_GEN7(dev))
631 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530632 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000633 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100634
Jesse Barnes8d315282011-10-16 10:23:31 +0200635 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 ret = init_pipe_control(ring);
637 if (ret)
638 return ret;
639 }
640
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200641 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700642 /* From the Sandybridge PRM, volume 1 part 3, page 24:
643 * "If this bit is set, STCunit will have LRA as replacement
644 * policy. [...] This bit must be reset. LRA replacement
645 * policy is not supported."
646 */
647 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200648 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800649 }
650
Daniel Vetter6b26c862012-04-24 14:04:12 +0200651 if (INTEL_INFO(dev)->gen >= 6)
652 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700654 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700655 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700656
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 return ret;
658}
659
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100660static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100662 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700663 struct drm_i915_private *dev_priv = dev->dev_private;
664
665 if (dev_priv->semaphore_obj) {
666 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
667 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
668 dev_priv->semaphore_obj = NULL;
669 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100670
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100671 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672 return;
673
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100674 if (INTEL_INFO(dev)->gen >= 5) {
675 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800676 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100677 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100678
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100679 drm_gem_object_unreference(&ring->scratch.obj->base);
680 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681}
682
Ben Widawsky3e789982014-06-30 09:53:37 -0700683static int gen8_rcs_signal(struct intel_engine_cs *signaller,
684 unsigned int num_dwords)
685{
686#define MBOX_UPDATE_DWORDS 8
687 struct drm_device *dev = signaller->dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 struct intel_engine_cs *waiter;
690 int i, ret, num_rings;
691
692 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
693 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
694#undef MBOX_UPDATE_DWORDS
695
696 ret = intel_ring_begin(signaller, num_dwords);
697 if (ret)
698 return ret;
699
700 for_each_ring(waiter, dev_priv, i) {
701 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
702 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
703 continue;
704
705 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
706 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
707 PIPE_CONTROL_QW_WRITE |
708 PIPE_CONTROL_FLUSH_ENABLE);
709 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
710 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
711 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
712 intel_ring_emit(signaller, 0);
713 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
714 MI_SEMAPHORE_TARGET(waiter->id));
715 intel_ring_emit(signaller, 0);
716 }
717
718 return 0;
719}
720
721static int gen8_xcs_signal(struct intel_engine_cs *signaller,
722 unsigned int num_dwords)
723{
724#define MBOX_UPDATE_DWORDS 6
725 struct drm_device *dev = signaller->dev;
726 struct drm_i915_private *dev_priv = dev->dev_private;
727 struct intel_engine_cs *waiter;
728 int i, ret, num_rings;
729
730 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
731 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
732#undef MBOX_UPDATE_DWORDS
733
734 ret = intel_ring_begin(signaller, num_dwords);
735 if (ret)
736 return ret;
737
738 for_each_ring(waiter, dev_priv, i) {
739 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
740 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
741 continue;
742
743 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
744 MI_FLUSH_DW_OP_STOREDW);
745 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
746 MI_FLUSH_DW_USE_GTT);
747 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
748 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
749 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
750 MI_SEMAPHORE_TARGET(waiter->id));
751 intel_ring_emit(signaller, 0);
752 }
753
754 return 0;
755}
756
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100757static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700758 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000759{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700760 struct drm_device *dev = signaller->dev;
761 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100762 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700763 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700764
Ben Widawskya1444b72014-06-30 09:53:35 -0700765#define MBOX_UPDATE_DWORDS 3
766 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
767 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
768#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700769
770 ret = intel_ring_begin(signaller, num_dwords);
771 if (ret)
772 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700773
Ben Widawsky78325f22014-04-29 14:52:29 -0700774 for_each_ring(useless, dev_priv, i) {
775 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
776 if (mbox_reg != GEN6_NOSYNC) {
777 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
778 intel_ring_emit(signaller, mbox_reg);
779 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700780 }
781 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700782
Ben Widawskya1444b72014-06-30 09:53:35 -0700783 /* If num_dwords was rounded, make sure the tail pointer is correct */
784 if (num_rings % 2 == 0)
785 intel_ring_emit(signaller, MI_NOOP);
786
Ben Widawsky024a43e2014-04-29 14:52:30 -0700787 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000788}
789
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700790/**
791 * gen6_add_request - Update the semaphore mailbox registers
792 *
793 * @ring - ring that is adding a request
794 * @seqno - return seqno stuck into the ring
795 *
796 * Update the mailbox registers in the *other* rings with the current seqno.
797 * This acts like a signal in the canonical semaphore.
798 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000799static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100800gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000801{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700802 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000803
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700804 if (ring->semaphore.signal)
805 ret = ring->semaphore.signal(ring, 4);
806 else
807 ret = intel_ring_begin(ring, 4);
808
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000809 if (ret)
810 return ret;
811
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000812 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
813 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100814 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000815 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100816 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000817
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000818 return 0;
819}
820
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200821static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
822 u32 seqno)
823{
824 struct drm_i915_private *dev_priv = dev->dev_private;
825 return dev_priv->last_seqno < seqno;
826}
827
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700828/**
829 * intel_ring_sync - sync the waiter to the signaller on seqno
830 *
831 * @waiter - ring that is waiting
832 * @signaller - ring which has, or will signal
833 * @seqno - seqno which the waiter will block on
834 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700835
836static int
837gen8_ring_sync(struct intel_engine_cs *waiter,
838 struct intel_engine_cs *signaller,
839 u32 seqno)
840{
841 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
842 int ret;
843
844 ret = intel_ring_begin(waiter, 4);
845 if (ret)
846 return ret;
847
848 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
849 MI_SEMAPHORE_GLOBAL_GTT |
850 MI_SEMAPHORE_SAD_GTE_SDD);
851 intel_ring_emit(waiter, seqno);
852 intel_ring_emit(waiter,
853 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
854 intel_ring_emit(waiter,
855 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
856 intel_ring_advance(waiter);
857 return 0;
858}
859
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700860static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100861gen6_ring_sync(struct intel_engine_cs *waiter,
862 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200863 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000864{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700865 u32 dw1 = MI_SEMAPHORE_MBOX |
866 MI_SEMAPHORE_COMPARE |
867 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700868 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
869 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000870
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700871 /* Throughout all of the GEM code, seqno passed implies our current
872 * seqno is >= the last seqno executed. However for hardware the
873 * comparison is strictly greater than.
874 */
875 seqno -= 1;
876
Ben Widawskyebc348b2014-04-29 14:52:28 -0700877 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200878
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700879 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000880 if (ret)
881 return ret;
882
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200883 /* If seqno wrap happened, omit the wait with no-ops */
884 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700885 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200886 intel_ring_emit(waiter, seqno);
887 intel_ring_emit(waiter, 0);
888 intel_ring_emit(waiter, MI_NOOP);
889 } else {
890 intel_ring_emit(waiter, MI_NOOP);
891 intel_ring_emit(waiter, MI_NOOP);
892 intel_ring_emit(waiter, MI_NOOP);
893 intel_ring_emit(waiter, MI_NOOP);
894 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700895 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000896
897 return 0;
898}
899
Chris Wilsonc6df5412010-12-15 09:56:50 +0000900#define PIPE_CONTROL_FLUSH(ring__, addr__) \
901do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200902 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
903 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000904 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
905 intel_ring_emit(ring__, 0); \
906 intel_ring_emit(ring__, 0); \
907} while (0)
908
909static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100910pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000911{
Chris Wilson18393f62014-04-09 09:19:40 +0100912 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000913 int ret;
914
915 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
916 * incoherent with writes to memory, i.e. completely fubar,
917 * so we need to use PIPE_NOTIFY instead.
918 *
919 * However, we also need to workaround the qword write
920 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
921 * memory before requesting an interrupt.
922 */
923 ret = intel_ring_begin(ring, 32);
924 if (ret)
925 return ret;
926
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200927 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200928 PIPE_CONTROL_WRITE_FLUSH |
929 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100930 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100931 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000932 intel_ring_emit(ring, 0);
933 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100934 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000935 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100936 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000937 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100938 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000939 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100940 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000941 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100942 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000943 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000944
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200945 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200946 PIPE_CONTROL_WRITE_FLUSH |
947 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000948 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100949 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100950 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000951 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100952 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000953
Chris Wilsonc6df5412010-12-15 09:56:50 +0000954 return 0;
955}
956
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800957static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100958gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100959{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100960 /* Workaround to force correct ordering between irq and seqno writes on
961 * ivb (and maybe also on snb) by reading from a CS register (like
962 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000963 if (!lazy_coherency) {
964 struct drm_i915_private *dev_priv = ring->dev->dev_private;
965 POSTING_READ(RING_ACTHD(ring->mmio_base));
966 }
967
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100968 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
969}
970
971static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100972ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800973{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000974 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
975}
976
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200977static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100978ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200979{
980 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
981}
982
Chris Wilsonc6df5412010-12-15 09:56:50 +0000983static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100984pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000985{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100986 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000987}
988
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200989static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100990pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200991{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100992 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200993}
994
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000995static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100996gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200997{
998 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300999 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001000 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001001
1002 if (!dev->irq_enabled)
1003 return false;
1004
Chris Wilson7338aef2012-04-24 21:48:47 +01001005 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001006 if (ring->irq_refcount++ == 0)
1007 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001008 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001009
1010 return true;
1011}
1012
1013static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001014gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001015{
1016 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001017 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001018 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001019
Chris Wilson7338aef2012-04-24 21:48:47 +01001020 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001021 if (--ring->irq_refcount == 0)
1022 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001023 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001024}
1025
1026static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001027i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028{
Chris Wilson78501ea2010-10-27 12:18:21 +01001029 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001030 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001031 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001032
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001033 if (!dev->irq_enabled)
1034 return false;
1035
Chris Wilson7338aef2012-04-24 21:48:47 +01001036 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001037 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001038 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1039 I915_WRITE(IMR, dev_priv->irq_mask);
1040 POSTING_READ(IMR);
1041 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001042 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001043
1044 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001045}
1046
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001047static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001048i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001049{
Chris Wilson78501ea2010-10-27 12:18:21 +01001050 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001051 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001052 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001053
Chris Wilson7338aef2012-04-24 21:48:47 +01001054 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001055 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001056 dev_priv->irq_mask |= ring->irq_enable_mask;
1057 I915_WRITE(IMR, dev_priv->irq_mask);
1058 POSTING_READ(IMR);
1059 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001061}
1062
Chris Wilsonc2798b12012-04-22 21:13:57 +01001063static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001064i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001065{
1066 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001067 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001068 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001069
1070 if (!dev->irq_enabled)
1071 return false;
1072
Chris Wilson7338aef2012-04-24 21:48:47 +01001073 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001074 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001075 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1076 I915_WRITE16(IMR, dev_priv->irq_mask);
1077 POSTING_READ16(IMR);
1078 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001079 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001080
1081 return true;
1082}
1083
1084static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001085i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001086{
1087 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001089 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001090
Chris Wilson7338aef2012-04-24 21:48:47 +01001091 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001092 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001093 dev_priv->irq_mask |= ring->irq_enable_mask;
1094 I915_WRITE16(IMR, dev_priv->irq_mask);
1095 POSTING_READ16(IMR);
1096 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001097 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001098}
1099
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001100void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001101{
Eric Anholt45930102011-05-06 17:12:35 -07001102 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001103 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001104 u32 mmio = 0;
1105
1106 /* The ring status page addresses are no longer next to the rest of
1107 * the ring registers as of gen7.
1108 */
1109 if (IS_GEN7(dev)) {
1110 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001111 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001112 mmio = RENDER_HWS_PGA_GEN7;
1113 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001114 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001115 mmio = BLT_HWS_PGA_GEN7;
1116 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001117 /*
1118 * VCS2 actually doesn't exist on Gen7. Only shut up
1119 * gcc switch check warning
1120 */
1121 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001122 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001123 mmio = BSD_HWS_PGA_GEN7;
1124 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001125 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001126 mmio = VEBOX_HWS_PGA_GEN7;
1127 break;
Eric Anholt45930102011-05-06 17:12:35 -07001128 }
1129 } else if (IS_GEN6(ring->dev)) {
1130 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1131 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001132 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001133 mmio = RING_HWS_PGA(ring->mmio_base);
1134 }
1135
Chris Wilson78501ea2010-10-27 12:18:21 +01001136 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1137 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001138
Damien Lespiaudc616b82014-03-13 01:40:28 +00001139 /*
1140 * Flush the TLB for this page
1141 *
1142 * FIXME: These two bits have disappeared on gen8, so a question
1143 * arises: do we still need this and if so how should we go about
1144 * invalidating the TLB?
1145 */
1146 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001147 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301148
1149 /* ring should be idle before issuing a sync flush*/
1150 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1151
Chris Wilson884020b2013-08-06 19:01:14 +01001152 I915_WRITE(reg,
1153 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1154 INSTPM_SYNC_FLUSH));
1155 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1156 1000))
1157 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1158 ring->name);
1159 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001160}
1161
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001162static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001163bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001164 u32 invalidate_domains,
1165 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001166{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001167 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001168
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001169 ret = intel_ring_begin(ring, 2);
1170 if (ret)
1171 return ret;
1172
1173 intel_ring_emit(ring, MI_FLUSH);
1174 intel_ring_emit(ring, MI_NOOP);
1175 intel_ring_advance(ring);
1176 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001177}
1178
Chris Wilson3cce4692010-10-27 16:11:02 +01001179static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001180i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001181{
Chris Wilson3cce4692010-10-27 16:11:02 +01001182 int ret;
1183
1184 ret = intel_ring_begin(ring, 4);
1185 if (ret)
1186 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001187
Chris Wilson3cce4692010-10-27 16:11:02 +01001188 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1189 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001190 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001191 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001192 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001193
Chris Wilson3cce4692010-10-27 16:11:02 +01001194 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001195}
1196
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001197static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001198gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001199{
1200 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001202 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001203
1204 if (!dev->irq_enabled)
1205 return false;
1206
Chris Wilson7338aef2012-04-24 21:48:47 +01001207 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001208 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001209 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001210 I915_WRITE_IMR(ring,
1211 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001212 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001213 else
1214 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001215 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001216 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001217 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001218
1219 return true;
1220}
1221
1222static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001223gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001224{
1225 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001226 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001227 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001228
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001230 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001231 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001233 else
1234 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001235 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001236 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001238}
1239
Ben Widawskya19d2932013-05-28 19:22:30 -07001240static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001241hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001242{
1243 struct drm_device *dev = ring->dev;
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 unsigned long flags;
1246
1247 if (!dev->irq_enabled)
1248 return false;
1249
Daniel Vetter59cdb632013-07-04 23:35:28 +02001250 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001251 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001252 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001253 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001254 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001256
1257 return true;
1258}
1259
1260static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001262{
1263 struct drm_device *dev = ring->dev;
1264 struct drm_i915_private *dev_priv = dev->dev_private;
1265 unsigned long flags;
1266
1267 if (!dev->irq_enabled)
1268 return;
1269
Daniel Vetter59cdb632013-07-04 23:35:28 +02001270 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001271 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001272 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001273 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001274 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001275 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001276}
1277
Ben Widawskyabd58f02013-11-02 21:07:09 -07001278static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001279gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001280{
1281 struct drm_device *dev = ring->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 unsigned long flags;
1284
1285 if (!dev->irq_enabled)
1286 return false;
1287
1288 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1289 if (ring->irq_refcount++ == 0) {
1290 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1291 I915_WRITE_IMR(ring,
1292 ~(ring->irq_enable_mask |
1293 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1294 } else {
1295 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1296 }
1297 POSTING_READ(RING_IMR(ring->mmio_base));
1298 }
1299 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1300
1301 return true;
1302}
1303
1304static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306{
1307 struct drm_device *dev = ring->dev;
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 unsigned long flags;
1310
1311 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1312 if (--ring->irq_refcount == 0) {
1313 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1314 I915_WRITE_IMR(ring,
1315 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1316 } else {
1317 I915_WRITE_IMR(ring, ~0);
1318 }
1319 POSTING_READ(RING_IMR(ring->mmio_base));
1320 }
1321 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1322}
1323
Zou Nan haid1b851f2010-05-21 09:08:57 +08001324static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001325i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001326 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001327 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001328{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001329 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001330
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001331 ret = intel_ring_begin(ring, 2);
1332 if (ret)
1333 return ret;
1334
Chris Wilson78501ea2010-10-27 12:18:21 +01001335 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001336 MI_BATCH_BUFFER_START |
1337 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001338 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001339 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001340 intel_ring_advance(ring);
1341
Zou Nan haid1b851f2010-05-21 09:08:57 +08001342 return 0;
1343}
1344
Daniel Vetterb45305f2012-12-17 16:21:27 +01001345/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1346#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001347static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001348i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001349 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001350 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001351{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001352 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001353
Daniel Vetterb45305f2012-12-17 16:21:27 +01001354 if (flags & I915_DISPATCH_PINNED) {
1355 ret = intel_ring_begin(ring, 4);
1356 if (ret)
1357 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001358
Daniel Vetterb45305f2012-12-17 16:21:27 +01001359 intel_ring_emit(ring, MI_BATCH_BUFFER);
1360 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1361 intel_ring_emit(ring, offset + len - 8);
1362 intel_ring_emit(ring, MI_NOOP);
1363 intel_ring_advance(ring);
1364 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001365 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001366
1367 if (len > I830_BATCH_LIMIT)
1368 return -ENOSPC;
1369
1370 ret = intel_ring_begin(ring, 9+3);
1371 if (ret)
1372 return ret;
1373 /* Blit the batch (which has now all relocs applied) to the stable batch
1374 * scratch bo area (so that the CS never stumbles over its tlb
1375 * invalidation bug) ... */
1376 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1377 XY_SRC_COPY_BLT_WRITE_ALPHA |
1378 XY_SRC_COPY_BLT_WRITE_RGB);
1379 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1380 intel_ring_emit(ring, 0);
1381 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1382 intel_ring_emit(ring, cs_offset);
1383 intel_ring_emit(ring, 0);
1384 intel_ring_emit(ring, 4096);
1385 intel_ring_emit(ring, offset);
1386 intel_ring_emit(ring, MI_FLUSH);
1387
1388 /* ... and execute it. */
1389 intel_ring_emit(ring, MI_BATCH_BUFFER);
1390 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1391 intel_ring_emit(ring, cs_offset + len - 8);
1392 intel_ring_advance(ring);
1393 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001394
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001395 return 0;
1396}
1397
1398static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001399i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001400 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001401 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001402{
1403 int ret;
1404
1405 ret = intel_ring_begin(ring, 2);
1406 if (ret)
1407 return ret;
1408
Chris Wilson65f56872012-04-17 16:38:12 +01001409 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001410 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001411 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001412
Eric Anholt62fdfea2010-05-21 13:26:39 -07001413 return 0;
1414}
1415
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001416static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001417{
Chris Wilson05394f32010-11-08 19:18:58 +00001418 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001419
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001420 obj = ring->status_page.obj;
1421 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001422 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001423
Chris Wilson9da3da62012-06-01 15:20:22 +01001424 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001425 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001426 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001427 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001428}
1429
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001431{
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001433
Chris Wilsone3efda42014-04-09 09:19:41 +01001434 if ((obj = ring->status_page.obj) == NULL) {
1435 int ret;
1436
1437 obj = i915_gem_alloc_object(ring->dev, 4096);
1438 if (obj == NULL) {
1439 DRM_ERROR("Failed to allocate status page\n");
1440 return -ENOMEM;
1441 }
1442
1443 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1444 if (ret)
1445 goto err_unref;
1446
1447 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1448 if (ret) {
1449err_unref:
1450 drm_gem_object_unreference(&obj->base);
1451 return ret;
1452 }
1453
1454 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001455 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001456
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001457 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001458 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001459 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001460
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001461 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1462 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001463
1464 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001465}
1466
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001467static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001468{
1469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001470
1471 if (!dev_priv->status_page_dmah) {
1472 dev_priv->status_page_dmah =
1473 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1474 if (!dev_priv->status_page_dmah)
1475 return -ENOMEM;
1476 }
1477
Chris Wilson6b8294a2012-11-16 11:43:20 +00001478 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1479 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1480
1481 return 0;
1482}
1483
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001484static int allocate_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01001485{
1486 struct drm_device *dev = ring->dev;
1487 struct drm_i915_private *dev_priv = to_i915(dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001488 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsone3efda42014-04-09 09:19:41 +01001489 struct drm_i915_gem_object *obj;
1490 int ret;
1491
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001492 if (intel_ring_initialized(ring))
Chris Wilsone3efda42014-04-09 09:19:41 +01001493 return 0;
1494
1495 obj = NULL;
1496 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001497 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001498 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001499 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001500 if (obj == NULL)
1501 return -ENOMEM;
1502
Akash Goel24f3a8c2014-06-17 10:59:42 +05301503 /* mark ring buffers as read-only from GPU side by default */
1504 obj->gt_ro = 1;
1505
Chris Wilsone3efda42014-04-09 09:19:41 +01001506 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1507 if (ret)
1508 goto err_unref;
1509
1510 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1511 if (ret)
1512 goto err_unpin;
1513
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001514 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001515 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001516 ringbuf->size);
1517 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001518 ret = -EINVAL;
1519 goto err_unpin;
1520 }
1521
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001522 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001523 return 0;
1524
1525err_unpin:
1526 i915_gem_object_ggtt_unpin(obj);
1527err_unref:
1528 drm_gem_object_unreference(&obj->base);
1529 return ret;
1530}
1531
Ben Widawskyc43b5632012-04-16 14:07:40 -07001532static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001534{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001535 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001536 int ret;
1537
Oscar Mateo8ee14972014-05-22 14:13:34 +01001538 if (ringbuf == NULL) {
1539 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1540 if (!ringbuf)
1541 return -ENOMEM;
1542 ring->buffer = ringbuf;
1543 }
1544
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001545 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001546 INIT_LIST_HEAD(&ring->active_list);
1547 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001548 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001549 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001550
Chris Wilsonb259f672011-03-29 13:19:09 +01001551 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001552
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001553 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001554 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001555 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001556 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001557 } else {
1558 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001559 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001560 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001561 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001562 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001563
Chris Wilsone3efda42014-04-09 09:19:41 +01001564 ret = allocate_ring_buffer(ring);
1565 if (ret) {
1566 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001567 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001569
Chris Wilson55249ba2010-12-22 14:04:47 +00001570 /* Workaround an erratum on the i830 which causes a hang if
1571 * the TAIL pointer points to within the last 2 cachelines
1572 * of the buffer.
1573 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001574 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001575 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001576 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001577
Brad Volkin44e895a2014-05-10 14:10:43 -07001578 ret = i915_cmd_parser_init_ring(ring);
1579 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001580 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001581
Oscar Mateo8ee14972014-05-22 14:13:34 +01001582 ret = ring->init(ring);
1583 if (ret)
1584 goto error;
1585
1586 return 0;
1587
1588error:
1589 kfree(ringbuf);
1590 ring->buffer = NULL;
1591 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001592}
1593
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001594void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001595{
Chris Wilsone3efda42014-04-09 09:19:41 +01001596 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001597 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001598
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001599 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001600 return;
1601
Chris Wilsone3efda42014-04-09 09:19:41 +01001602 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001603 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001604
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001605 iounmap(ringbuf->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001606
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001607 i915_gem_object_ggtt_unpin(ringbuf->obj);
1608 drm_gem_object_unreference(&ringbuf->obj->base);
1609 ringbuf->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001610 ring->preallocated_lazy_request = NULL;
1611 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001612
Zou Nan hai8d192152010-11-02 16:31:01 +08001613 if (ring->cleanup)
1614 ring->cleanup(ring);
1615
Chris Wilson78501ea2010-10-27 12:18:21 +01001616 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001617
1618 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001619
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001620 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001621 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001622}
1623
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001624static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001625{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001626 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001627 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001628 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001629 int ret;
1630
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001631 if (ringbuf->last_retired_head != -1) {
1632 ringbuf->head = ringbuf->last_retired_head;
1633 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001634
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001635 ringbuf->space = ring_space(ring);
1636 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001637 return 0;
1638 }
1639
1640 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001641 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001642 seqno = request->seqno;
1643 break;
1644 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001645 }
1646
1647 if (seqno == 0)
1648 return -ENOSPC;
1649
Chris Wilson1f709992014-01-27 22:43:07 +00001650 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001651 if (ret)
1652 return ret;
1653
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001654 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001655 ringbuf->head = ringbuf->last_retired_head;
1656 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001657
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001658 ringbuf->space = ring_space(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001659 return 0;
1660}
1661
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663{
Chris Wilson78501ea2010-10-27 12:18:21 +01001664 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001665 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001666 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001667 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001668 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001669
Chris Wilsona71d8d92012-02-15 11:25:36 +00001670 ret = intel_ring_wait_request(ring, n);
1671 if (ret != -ENOSPC)
1672 return ret;
1673
Chris Wilson09246732013-08-10 22:16:32 +01001674 /* force the tail write in case we have been skipping them */
1675 __intel_ring_advance(ring);
1676
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001677 /* With GEM the hangcheck timer should kick us out of the loop,
1678 * leaving it early runs the risk of corrupting GEM state (due
1679 * to running on almost untested codepaths). But on resume
1680 * timers don't work yet, so prevent a complete hang in that
1681 * case by choosing an insanely large timeout. */
1682 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001683
Chris Wilsondcfe0502014-05-05 09:07:32 +01001684 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001685 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001686 ringbuf->head = I915_READ_HEAD(ring);
1687 ringbuf->space = ring_space(ring);
1688 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001689 ret = 0;
1690 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001691 }
1692
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001693 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1694 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001695 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1696 if (master_priv->sarea_priv)
1697 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1698 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001699
Chris Wilsone60a0b12010-10-13 10:09:14 +01001700 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001701
Chris Wilsondcfe0502014-05-05 09:07:32 +01001702 if (dev_priv->mm.interruptible && signal_pending(current)) {
1703 ret = -ERESTARTSYS;
1704 break;
1705 }
1706
Daniel Vetter33196de2012-11-14 17:14:05 +01001707 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1708 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001709 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001710 break;
1711
1712 if (time_after(jiffies, end)) {
1713 ret = -EBUSY;
1714 break;
1715 }
1716 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001717 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001718 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001719}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001720
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001721static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001722{
1723 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001724 struct intel_ringbuffer *ringbuf = ring->buffer;
1725 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001726
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001727 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001728 int ret = ring_wait_for_space(ring, rem);
1729 if (ret)
1730 return ret;
1731 }
1732
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001733 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001734 rem /= 4;
1735 while (rem--)
1736 iowrite32(MI_NOOP, virt++);
1737
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001738 ringbuf->tail = 0;
1739 ringbuf->space = ring_space(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00001740
1741 return 0;
1742}
1743
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001744int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001745{
1746 u32 seqno;
1747 int ret;
1748
1749 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001750 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001751 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001752 if (ret)
1753 return ret;
1754 }
1755
1756 /* Wait upon the last request to be completed */
1757 if (list_empty(&ring->request_list))
1758 return 0;
1759
1760 seqno = list_entry(ring->request_list.prev,
1761 struct drm_i915_gem_request,
1762 list)->seqno;
1763
1764 return i915_wait_seqno(ring, seqno);
1765}
1766
Chris Wilson9d7730912012-11-27 16:22:52 +00001767static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001768intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001769{
Chris Wilson18235212013-09-04 10:45:51 +01001770 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001771 return 0;
1772
Chris Wilson3c0e2342013-09-04 10:45:52 +01001773 if (ring->preallocated_lazy_request == NULL) {
1774 struct drm_i915_gem_request *request;
1775
1776 request = kmalloc(sizeof(*request), GFP_KERNEL);
1777 if (request == NULL)
1778 return -ENOMEM;
1779
1780 ring->preallocated_lazy_request = request;
1781 }
1782
Chris Wilson18235212013-09-04 10:45:51 +01001783 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001784}
1785
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001786static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001787 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001788{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001789 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001790 int ret;
1791
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001792 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001793 ret = intel_wrap_ring_buffer(ring);
1794 if (unlikely(ret))
1795 return ret;
1796 }
1797
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001798 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001799 ret = ring_wait_for_space(ring, bytes);
1800 if (unlikely(ret))
1801 return ret;
1802 }
1803
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001804 return 0;
1805}
1806
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001807int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001808 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001809{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001810 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001811 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001812
Daniel Vetter33196de2012-11-14 17:14:05 +01001813 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1814 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001815 if (ret)
1816 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001817
Chris Wilson304d6952014-01-02 14:32:35 +00001818 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1819 if (ret)
1820 return ret;
1821
Chris Wilson9d7730912012-11-27 16:22:52 +00001822 /* Preallocate the olr before touching the ring */
1823 ret = intel_ring_alloc_seqno(ring);
1824 if (ret)
1825 return ret;
1826
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001827 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001828 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001829}
1830
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001831/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001833{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001834 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001835 int ret;
1836
1837 if (num_dwords == 0)
1838 return 0;
1839
Chris Wilson18393f62014-04-09 09:19:40 +01001840 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001841 ret = intel_ring_begin(ring, num_dwords);
1842 if (ret)
1843 return ret;
1844
1845 while (num_dwords--)
1846 intel_ring_emit(ring, MI_NOOP);
1847
1848 intel_ring_advance(ring);
1849
1850 return 0;
1851}
1852
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001853void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001854{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001855 struct drm_device *dev = ring->dev;
1856 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001857
Chris Wilson18235212013-09-04 10:45:51 +01001858 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001859
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001860 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001861 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1862 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001863 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001864 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001865 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001866
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001867 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001868 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001869}
1870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001872 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001873{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001874 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001875
1876 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001877
Chris Wilson12f55812012-07-05 17:14:01 +01001878 /* Disable notification that the ring is IDLE. The GT
1879 * will then assume that it is busy and bring it out of rc6.
1880 */
1881 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1882 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1883
1884 /* Clear the context id. Here be magic! */
1885 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1886
1887 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001888 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001889 GEN6_BSD_SLEEP_INDICATOR) == 0,
1890 50))
1891 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001892
Chris Wilson12f55812012-07-05 17:14:01 +01001893 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001894 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001895 POSTING_READ(RING_TAIL(ring->mmio_base));
1896
1897 /* Let the ring send IDLE messages to the GT again,
1898 * and so let it sleep to conserve power when idle.
1899 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001900 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001901 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001902}
1903
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001904static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001905 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001906{
Chris Wilson71a77e02011-02-02 12:13:49 +00001907 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001908 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001910 ret = intel_ring_begin(ring, 4);
1911 if (ret)
1912 return ret;
1913
Chris Wilson71a77e02011-02-02 12:13:49 +00001914 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001915 if (INTEL_INFO(ring->dev)->gen >= 8)
1916 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001917 /*
1918 * Bspec vol 1c.5 - video engine command streamer:
1919 * "If ENABLED, all TLBs will be invalidated once the flush
1920 * operation is complete. This bit is only valid when the
1921 * Post-Sync Operation field is a value of 1h or 3h."
1922 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001923 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001924 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1925 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001926 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001927 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001928 if (INTEL_INFO(ring->dev)->gen >= 8) {
1929 intel_ring_emit(ring, 0); /* upper addr */
1930 intel_ring_emit(ring, 0); /* value */
1931 } else {
1932 intel_ring_emit(ring, 0);
1933 intel_ring_emit(ring, MI_NOOP);
1934 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001935 intel_ring_advance(ring);
1936 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001937}
1938
1939static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001940gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001941 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001942 unsigned flags)
1943{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001944 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1945 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1946 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001947 int ret;
1948
1949 ret = intel_ring_begin(ring, 4);
1950 if (ret)
1951 return ret;
1952
1953 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001954 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001955 intel_ring_emit(ring, lower_32_bits(offset));
1956 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001957 intel_ring_emit(ring, MI_NOOP);
1958 intel_ring_advance(ring);
1959
1960 return 0;
1961}
1962
1963static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001964hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001965 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001966 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001967{
Akshay Joshi0206e352011-08-16 15:34:10 -04001968 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001969
Akshay Joshi0206e352011-08-16 15:34:10 -04001970 ret = intel_ring_begin(ring, 2);
1971 if (ret)
1972 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001973
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001974 intel_ring_emit(ring,
1975 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1976 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1977 /* bit0-7 is the length on GEN6+ */
1978 intel_ring_emit(ring, offset);
1979 intel_ring_advance(ring);
1980
1981 return 0;
1982}
1983
1984static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001985gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001986 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001987 unsigned flags)
1988{
1989 int ret;
1990
1991 ret = intel_ring_begin(ring, 2);
1992 if (ret)
1993 return ret;
1994
1995 intel_ring_emit(ring,
1996 MI_BATCH_BUFFER_START |
1997 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001998 /* bit0-7 is the length on GEN6+ */
1999 intel_ring_emit(ring, offset);
2000 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002001
Akshay Joshi0206e352011-08-16 15:34:10 -04002002 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002003}
2004
Chris Wilson549f7362010-10-19 11:19:32 +01002005/* Blitter support (SandyBridge+) */
2006
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002007static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002008 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002009{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002010 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002011 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002012 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002013
Daniel Vetter6a233c72011-12-14 13:57:07 +01002014 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002015 if (ret)
2016 return ret;
2017
Chris Wilson71a77e02011-02-02 12:13:49 +00002018 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002019 if (INTEL_INFO(ring->dev)->gen >= 8)
2020 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002021 /*
2022 * Bspec vol 1c.3 - blitter engine command streamer:
2023 * "If ENABLED, all TLBs will be invalidated once the flush
2024 * operation is complete. This bit is only valid when the
2025 * Post-Sync Operation field is a value of 1h or 3h."
2026 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002027 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002028 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002029 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002030 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002031 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002032 if (INTEL_INFO(ring->dev)->gen >= 8) {
2033 intel_ring_emit(ring, 0); /* upper addr */
2034 intel_ring_emit(ring, 0); /* value */
2035 } else {
2036 intel_ring_emit(ring, 0);
2037 intel_ring_emit(ring, MI_NOOP);
2038 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002039 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002040
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002041 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002042 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2043
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002044 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002045}
2046
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002047int intel_init_render_ring_buffer(struct drm_device *dev)
2048{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002049 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002050 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002051 struct drm_i915_gem_object *obj;
2052 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002053
Daniel Vetter59465b52012-04-11 22:12:48 +02002054 ring->name = "render ring";
2055 ring->id = RCS;
2056 ring->mmio_base = RENDER_RING_BASE;
2057
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002058 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002059 if (i915_semaphore_is_enabled(dev)) {
2060 obj = i915_gem_alloc_object(dev, 4096);
2061 if (obj == NULL) {
2062 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2063 i915.semaphores = 0;
2064 } else {
2065 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2066 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2067 if (ret != 0) {
2068 drm_gem_object_unreference(&obj->base);
2069 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2070 i915.semaphores = 0;
2071 } else
2072 dev_priv->semaphore_obj = obj;
2073 }
2074 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002075 ring->add_request = gen6_add_request;
2076 ring->flush = gen8_render_ring_flush;
2077 ring->irq_get = gen8_ring_get_irq;
2078 ring->irq_put = gen8_ring_put_irq;
2079 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2080 ring->get_seqno = gen6_ring_get_seqno;
2081 ring->set_seqno = ring_set_seqno;
2082 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002083 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002084 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002085 ring->semaphore.signal = gen8_rcs_signal;
2086 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002087 }
2088 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002089 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002090 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002091 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002092 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002093 ring->irq_get = gen6_ring_get_irq;
2094 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002095 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002096 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002097 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002098 if (i915_semaphore_is_enabled(dev)) {
2099 ring->semaphore.sync_to = gen6_ring_sync;
2100 ring->semaphore.signal = gen6_signal;
2101 /*
2102 * The current semaphore is only applied on pre-gen8
2103 * platform. And there is no VCS2 ring on the pre-gen8
2104 * platform. So the semaphore between RCS and VCS2 is
2105 * initialized as INVALID. Gen8 will initialize the
2106 * sema between VCS2 and RCS later.
2107 */
2108 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2109 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2110 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2111 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2112 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2113 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2114 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2115 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2116 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2117 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2118 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002119 } else if (IS_GEN5(dev)) {
2120 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002121 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002122 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002123 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002124 ring->irq_get = gen5_ring_get_irq;
2125 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002126 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2127 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002128 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002129 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002130 if (INTEL_INFO(dev)->gen < 4)
2131 ring->flush = gen2_render_ring_flush;
2132 else
2133 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002134 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002135 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002136 if (IS_GEN2(dev)) {
2137 ring->irq_get = i8xx_ring_get_irq;
2138 ring->irq_put = i8xx_ring_put_irq;
2139 } else {
2140 ring->irq_get = i9xx_ring_get_irq;
2141 ring->irq_put = i9xx_ring_put_irq;
2142 }
Daniel Vettere3670312012-04-11 22:12:53 +02002143 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002144 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002145 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002146
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002147 if (IS_HASWELL(dev))
2148 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002149 else if (IS_GEN8(dev))
2150 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002151 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002152 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2153 else if (INTEL_INFO(dev)->gen >= 4)
2154 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2155 else if (IS_I830(dev) || IS_845G(dev))
2156 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2157 else
2158 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002159 ring->init = init_render_ring;
2160 ring->cleanup = render_ring_cleanup;
2161
Daniel Vetterb45305f2012-12-17 16:21:27 +01002162 /* Workaround batchbuffer to combat CS tlb bug. */
2163 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002164 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2165 if (obj == NULL) {
2166 DRM_ERROR("Failed to allocate batch bo\n");
2167 return -ENOMEM;
2168 }
2169
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002170 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002171 if (ret != 0) {
2172 drm_gem_object_unreference(&obj->base);
2173 DRM_ERROR("Failed to ping batch bo\n");
2174 return ret;
2175 }
2176
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002177 ring->scratch.obj = obj;
2178 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002179 }
2180
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002181 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002182}
2183
Chris Wilsone8616b62011-01-20 09:57:11 +00002184int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2185{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002186 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002187 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002188 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002189 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002190
Oscar Mateo8ee14972014-05-22 14:13:34 +01002191 if (ringbuf == NULL) {
2192 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2193 if (!ringbuf)
2194 return -ENOMEM;
2195 ring->buffer = ringbuf;
2196 }
2197
Daniel Vetter59465b52012-04-11 22:12:48 +02002198 ring->name = "render ring";
2199 ring->id = RCS;
2200 ring->mmio_base = RENDER_RING_BASE;
2201
Chris Wilsone8616b62011-01-20 09:57:11 +00002202 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002203 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002204 ret = -ENODEV;
2205 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002206 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002207
2208 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2209 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2210 * the special gen5 functions. */
2211 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002212 if (INTEL_INFO(dev)->gen < 4)
2213 ring->flush = gen2_render_ring_flush;
2214 else
2215 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002216 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002217 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002218 if (IS_GEN2(dev)) {
2219 ring->irq_get = i8xx_ring_get_irq;
2220 ring->irq_put = i8xx_ring_put_irq;
2221 } else {
2222 ring->irq_get = i9xx_ring_get_irq;
2223 ring->irq_put = i9xx_ring_put_irq;
2224 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002225 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002226 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002227 if (INTEL_INFO(dev)->gen >= 4)
2228 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2229 else if (IS_I830(dev) || IS_845G(dev))
2230 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2231 else
2232 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002233 ring->init = init_render_ring;
2234 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002235
2236 ring->dev = dev;
2237 INIT_LIST_HEAD(&ring->active_list);
2238 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002239
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002240 ringbuf->size = size;
2241 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002242 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002243 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002244
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002245 ringbuf->virtual_start = ioremap_wc(start, size);
2246 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002247 DRM_ERROR("can not ioremap virtual address for"
2248 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002249 ret = -ENOMEM;
2250 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002251 }
2252
Chris Wilson6b8294a2012-11-16 11:43:20 +00002253 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002254 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002255 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002256 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002257 }
2258
Chris Wilsone8616b62011-01-20 09:57:11 +00002259 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002260
2261err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002262 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002263err_ringbuf:
2264 kfree(ringbuf);
2265 ring->buffer = NULL;
2266 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002267}
2268
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002269int intel_init_bsd_ring_buffer(struct drm_device *dev)
2270{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002271 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002272 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002273
Daniel Vetter58fa3832012-04-11 22:12:49 +02002274 ring->name = "bsd ring";
2275 ring->id = VCS;
2276
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002277 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002278 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002279 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002280 /* gen6 bsd needs a special wa for tail updates */
2281 if (IS_GEN6(dev))
2282 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002283 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002284 ring->add_request = gen6_add_request;
2285 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002286 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002287 if (INTEL_INFO(dev)->gen >= 8) {
2288 ring->irq_enable_mask =
2289 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2290 ring->irq_get = gen8_ring_get_irq;
2291 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002292 ring->dispatch_execbuffer =
2293 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002294 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002295 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002296 ring->semaphore.signal = gen8_xcs_signal;
2297 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002298 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002299 } else {
2300 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2301 ring->irq_get = gen6_ring_get_irq;
2302 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002303 ring->dispatch_execbuffer =
2304 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002305 if (i915_semaphore_is_enabled(dev)) {
2306 ring->semaphore.sync_to = gen6_ring_sync;
2307 ring->semaphore.signal = gen6_signal;
2308 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2309 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2310 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2311 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2312 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2313 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2314 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2315 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2316 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2317 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2318 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002319 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002320 } else {
2321 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002322 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002323 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002324 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002325 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002326 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002327 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002328 ring->irq_get = gen5_ring_get_irq;
2329 ring->irq_put = gen5_ring_put_irq;
2330 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002331 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002332 ring->irq_get = i9xx_ring_get_irq;
2333 ring->irq_put = i9xx_ring_put_irq;
2334 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002335 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002336 }
2337 ring->init = init_ring_common;
2338
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002339 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002340}
Chris Wilson549f7362010-10-19 11:19:32 +01002341
Zhao Yakui845f74a2014-04-17 10:37:37 +08002342/**
2343 * Initialize the second BSD ring for Broadwell GT3.
2344 * It is noted that this only exists on Broadwell GT3.
2345 */
2346int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002349 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002350
2351 if ((INTEL_INFO(dev)->gen != 8)) {
2352 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2353 return -EINVAL;
2354 }
2355
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002356 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002357 ring->id = VCS2;
2358
2359 ring->write_tail = ring_write_tail;
2360 ring->mmio_base = GEN8_BSD2_RING_BASE;
2361 ring->flush = gen6_bsd_ring_flush;
2362 ring->add_request = gen6_add_request;
2363 ring->get_seqno = gen6_ring_get_seqno;
2364 ring->set_seqno = ring_set_seqno;
2365 ring->irq_enable_mask =
2366 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2367 ring->irq_get = gen8_ring_get_irq;
2368 ring->irq_put = gen8_ring_put_irq;
2369 ring->dispatch_execbuffer =
2370 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002371 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002372 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002373 ring->semaphore.signal = gen8_xcs_signal;
2374 GEN8_RING_SEMAPHORE_INIT;
2375 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002376 ring->init = init_ring_common;
2377
2378 return intel_init_ring_buffer(dev, ring);
2379}
2380
Chris Wilson549f7362010-10-19 11:19:32 +01002381int intel_init_blt_ring_buffer(struct drm_device *dev)
2382{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002383 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002384 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002385
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002386 ring->name = "blitter ring";
2387 ring->id = BCS;
2388
2389 ring->mmio_base = BLT_RING_BASE;
2390 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002391 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002392 ring->add_request = gen6_add_request;
2393 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002394 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002395 if (INTEL_INFO(dev)->gen >= 8) {
2396 ring->irq_enable_mask =
2397 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2398 ring->irq_get = gen8_ring_get_irq;
2399 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002400 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002401 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002402 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002403 ring->semaphore.signal = gen8_xcs_signal;
2404 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002405 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002406 } else {
2407 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2408 ring->irq_get = gen6_ring_get_irq;
2409 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002410 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002411 if (i915_semaphore_is_enabled(dev)) {
2412 ring->semaphore.signal = gen6_signal;
2413 ring->semaphore.sync_to = gen6_ring_sync;
2414 /*
2415 * The current semaphore is only applied on pre-gen8
2416 * platform. And there is no VCS2 ring on the pre-gen8
2417 * platform. So the semaphore between BCS and VCS2 is
2418 * initialized as INVALID. Gen8 will initialize the
2419 * sema between BCS and VCS2 later.
2420 */
2421 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2422 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2423 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2424 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2425 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2426 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2427 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2428 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2429 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2430 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2431 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002432 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002433 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002434
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002435 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002436}
Chris Wilsona7b97612012-07-20 12:41:08 +01002437
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002438int intel_init_vebox_ring_buffer(struct drm_device *dev)
2439{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002440 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002441 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002442
2443 ring->name = "video enhancement ring";
2444 ring->id = VECS;
2445
2446 ring->mmio_base = VEBOX_RING_BASE;
2447 ring->write_tail = ring_write_tail;
2448 ring->flush = gen6_ring_flush;
2449 ring->add_request = gen6_add_request;
2450 ring->get_seqno = gen6_ring_get_seqno;
2451 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002452
2453 if (INTEL_INFO(dev)->gen >= 8) {
2454 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002455 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002456 ring->irq_get = gen8_ring_get_irq;
2457 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002458 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002459 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002460 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002461 ring->semaphore.signal = gen8_xcs_signal;
2462 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002463 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002464 } else {
2465 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2466 ring->irq_get = hsw_vebox_get_irq;
2467 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002468 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002469 if (i915_semaphore_is_enabled(dev)) {
2470 ring->semaphore.sync_to = gen6_ring_sync;
2471 ring->semaphore.signal = gen6_signal;
2472 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2473 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2474 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2475 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2476 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2477 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2478 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2479 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2480 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2481 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2482 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002484 ring->init = init_ring_common;
2485
2486 return intel_init_ring_buffer(dev, ring);
2487}
2488
Chris Wilsona7b97612012-07-20 12:41:08 +01002489int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002490intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002491{
2492 int ret;
2493
2494 if (!ring->gpu_caches_dirty)
2495 return 0;
2496
2497 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2498 if (ret)
2499 return ret;
2500
2501 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2502
2503 ring->gpu_caches_dirty = false;
2504 return 0;
2505}
2506
2507int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002508intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002509{
2510 uint32_t flush_domains;
2511 int ret;
2512
2513 flush_domains = 0;
2514 if (ring->gpu_caches_dirty)
2515 flush_domains = I915_GEM_GPU_DOMAINS;
2516
2517 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2518 if (ret)
2519 return ret;
2520
2521 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2522
2523 ring->gpu_caches_dirty = false;
2524 return 0;
2525}
Chris Wilsone3efda42014-04-09 09:19:41 +01002526
2527void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002528intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002529{
2530 int ret;
2531
2532 if (!intel_ring_initialized(ring))
2533 return;
2534
2535 ret = intel_ring_idle(ring);
2536 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2537 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2538 ring->name, ret);
2539
2540 stop_ring(ring);
2541}