blob: a42f1c7ac18f75b0a40d74159fc1f478743c8d73 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger1e354782007-11-05 15:52:14 -080054#define DRV_VERSION "1.20"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138 { 0 }
139};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141MODULE_DEVICE_TABLE(pci, sky2_id_table);
142
143/* Avoid conditionals by using array */
144static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
145static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700146static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800148/* This driver supports yukon2 chipset only */
149static const char *yukon2_name[] = {
150 "XL", /* 0xb3 */
151 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800152 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800153 "EC", /* 0xb6 */
154 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700155 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156};
157
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100158static void sky2_set_multicast(struct net_device *dev);
159
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800160/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
165 gma_write16(hw, port, GM_SMI_DATA, val);
166 gma_write16(hw, port, GM_SMI_CTRL,
167 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168
169 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
171 if (ctrl == 0xffff)
172 goto io_error;
173
174 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800180 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182
183io_error:
184 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
185 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800188static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189{
190 int i;
191
Stephen Hemminger793b8832005-09-14 16:06:14 -0700192 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194
195 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
197 if (ctrl == 0xffff)
198 goto io_error;
199
200 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 *val = gma_read16(hw, port, GM_SMI_DATA);
202 return 0;
203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700206 }
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210io_error:
211 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
212 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213}
214
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216{
217 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800218 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800219 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700220}
221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222
223static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* switch power to VCC (WA for VAUX problem) */
226 sky2_write8(hw, B0_POWER_CTRL,
227 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229 /* disable Core Clock Division, */
230 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
233 /* enable bits are inverted */
234 sky2_write8(hw, B2_Y2_CLK_GATE,
235 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
236 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
237 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 else
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700241 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257
258 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
259 reg = sky2_read32(hw, B2_GP_IO);
260 reg |= GLB_GPIO_STAT_RACE_DIS;
261 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700262
263 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267static void sky2_power_aux(struct sky2_hw *hw)
268{
269 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
270 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
271 else
272 /* enable bits are inverted */
273 sky2_write8(hw, B2_Y2_CLK_GATE,
274 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
275 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
276 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
277
278 /* switch power to VAUX */
279 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700285static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700302/* flow control to advertise bits */
303static const u16 copper_fc_adv[] = {
304 [FC_NONE] = 0,
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
308};
309
310/* flow control to advertise bits when using 1000BaseX */
311static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316};
317
318/* flow control to GMA disable bits */
319static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
323 [FC_BOTH] = 0,
324};
325
326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
328{
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700332 if (sky2->autoneg == AUTONEG_ENABLE &&
333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
335
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700337 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
339
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
344 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700352 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700356
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
359 u16 spec;
360
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
369
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
372
Stephen Hemminger53419c62007-05-14 12:38:11 -0700373 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800374 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700375 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
379 }
380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 } else {
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
384
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 }
387
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
389
390 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
400
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
413
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700414 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 ct1000 = 0;
416 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
419 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700434 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700440
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700441 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
446 } else {
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
449
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 /* Disable auto update for duplex flow control and speed */
451 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 switch (sky2->speed) {
454 case SPEED_1000:
455 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458 case SPEED_100:
459 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 }
463
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700471 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
473 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700474 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
476 else
477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 }
479
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 gma_write16(hw, port, GM_GP_CTRL, reg);
481
Stephen Hemminger05745c42007-09-19 15:36:45 -0700482 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
484
485 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
486 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
487
488 /* Setup Phy LED's */
489 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
490 ledover = 0;
491
492 switch (hw->chip_id) {
493 case CHIP_ID_YUKON_FE:
494 /* on 88E3082 these bits are at 11..9 (shifted left) */
495 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
496
497 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
498
499 /* delete ACT LED control bits */
500 ctrl &= ~PHY_M_FELP_LED1_MSK;
501 /* change ACT LED control to blink mode */
502 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
503 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
504 break;
505
Stephen Hemminger05745c42007-09-19 15:36:45 -0700506 case CHIP_ID_YUKON_FE_P:
507 /* Enable Link Partner Next Page */
508 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
509 ctrl |= PHY_M_PC_ENA_LIP_NP;
510
511 /* disable Energy Detect and enable scrambler */
512 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
514
515 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
516 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
517 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
518 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
519
520 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
521 break;
522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700524 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525
526 /* select page 3 to access LED control register */
527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
528
529 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700530 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
531 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
532 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
533 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
534 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
536 /* set Polarity Control register */
537 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 (PHY_M_POLC_LS1_P_MIX(4) |
539 PHY_M_POLC_IS0_P_MIX(4) |
540 PHY_M_POLC_LOS_CTRL(2) |
541 PHY_M_POLC_INIT_CTRL(2) |
542 PHY_M_POLC_STA1_CTRL(2) |
543 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800548
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700549 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800550 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
552
553 /* select page 3 to access LED control register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
555
556 /* set LED Function Control register */
557 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
558 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
559 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
560 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
561 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
562
563 /* set Blink Rate in LED Timer Control Register */
564 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
565 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
566 /* restore page register */
567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
568 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569
570 default:
571 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
572 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
573 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800574 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
578 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
581
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800582 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700583 gm_phy_write(hw, port, 0x18, 0xaa99);
584 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589
590 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700592 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
593 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
594 /* apply workaround for integrated resistors calibration */
595 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
596 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800597 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
601 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
602 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800603 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800604 }
605
606 if (ledover)
607 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700610
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700611 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 if (sky2->autoneg == AUTONEG_ENABLE)
613 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
614 else
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
616}
617
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700618static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
619{
620 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700621 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
622 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800624 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700625 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700626 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627 reg1 &= ~phy_power[port];
628 else
629 reg1 |= phy_power[port];
630
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
632 reg1 |= coma_mode[port];
633
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800634 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
635 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700636
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700637 udelay(100);
638}
639
Stephen Hemminger1b537562005-12-20 15:08:07 -0800640/* Force a renegotiation */
641static void sky2_phy_reinit(struct sky2_port *sky2)
642{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800643 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800644 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800645 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800646}
647
Stephen Hemmingere3173832007-02-06 10:45:39 -0800648/* Put device in state to listen for Wake On Lan */
649static void sky2_wol_init(struct sky2_port *sky2)
650{
651 struct sky2_hw *hw = sky2->hw;
652 unsigned port = sky2->port;
653 enum flow_control save_mode;
654 u16 ctrl;
655 u32 reg1;
656
657 /* Bring hardware out of reset */
658 sky2_write16(hw, B0_CTST, CS_RST_CLR);
659 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
660
661 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
662 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
663
664 /* Force to 10/100
665 * sky2_reset will re-enable on resume
666 */
667 save_mode = sky2->flow_mode;
668 ctrl = sky2->advertising;
669
670 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
671 sky2->flow_mode = FC_NONE;
672 sky2_phy_power(hw, port, 1);
673 sky2_phy_reinit(sky2);
674
675 sky2->flow_mode = save_mode;
676 sky2->advertising = ctrl;
677
678 /* Set GMAC to no flow control and auto update for speed/duplex */
679 gma_write16(hw, port, GM_GP_CTRL,
680 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
681 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
682
683 /* Set WOL address */
684 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
685 sky2->netdev->dev_addr, ETH_ALEN);
686
687 /* Turn on appropriate WOL control bits */
688 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
689 ctrl = 0;
690 if (sky2->wol & WAKE_PHY)
691 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
692 else
693 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
694
695 if (sky2->wol & WAKE_MAGIC)
696 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
697 else
698 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
699
700 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
701 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
702
703 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800704 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800705 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800706 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800707
708 /* block receiver */
709 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
710
711}
712
Stephen Hemminger69161612007-06-04 17:23:26 -0700713static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
714{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700715 struct net_device *dev = hw->dev[port];
716
717 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700718 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700719 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700720
Stephen Hemminger05745c42007-09-19 15:36:45 -0700721 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
722 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
723 TX_STFW_ENA | TX_JUMBO_ENA);
724 else {
725 /* set Tx GMAC FIFO Almost Empty Threshold */
726 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
727 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700728
Stephen Hemminger05745c42007-09-19 15:36:45 -0700729 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
730 TX_JUMBO_ENA | TX_STFW_DIS);
731
732 /* Can't do offload because of lack of store/forward */
733 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700734 }
735}
736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
738{
739 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
740 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100741 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742 int i;
743 const u8 *addr = hw->dev[port]->dev_addr;
744
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700745 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
746 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700747
748 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
749
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751 /* WA DEV_472 -- looks like crossed wires on port 2 */
752 /* clear GMAC 1 Control reset */
753 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
754 do {
755 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
756 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
757 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
758 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
759 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
760 }
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700764 /* Enable Transmit FIFO Underrun */
765 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
766
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800767 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800769 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770
771 /* MIB clear */
772 reg = gma_read16(hw, port, GM_PHY_ADDR);
773 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
774
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700775 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
776 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777 gma_write16(hw, port, GM_PHY_ADDR, reg);
778
779 /* transmit control */
780 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
781
782 /* receive control reg: unicast + multicast + no FCS */
783 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700784 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785
786 /* transmit flow control */
787 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
788
789 /* transmit parameter */
790 gma_write16(hw, port, GM_TX_PARAM,
791 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
792 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
793 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
794 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
795
796 /* serial mode register */
797 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700798 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700800 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 reg |= GM_SMOD_JUMBO_ENA;
802
803 gma_write16(hw, port, GM_SERIAL_MODE, reg);
804
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700805 /* virtual address for data */
806 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
807
Stephen Hemminger793b8832005-09-14 16:06:14 -0700808 /* physical address: used for pause frames */
809 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
810
811 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
813 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
814 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
815
816 /* Configure Rx MAC FIFO */
817 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100818 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700819 if (hw->chip_id == CHIP_ID_YUKON_EX ||
820 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100821 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700822
Al Viro25cccec2007-07-20 16:07:33 +0100823 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700825 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800826 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800828 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700829 reg = RX_GMF_FL_THR_DEF + 1;
830 /* Another magic mystery workaround from sk98lin */
831 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
832 hw->chip_rev == CHIP_REV_YU_FE2_A0)
833 reg = 0x178;
834 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835
836 /* Configure Tx MAC FIFO */
837 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
838 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800839
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700840 /* On chips without ram buffer, pause is controled by MAC level */
841 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800842 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800843 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700844
Stephen Hemminger69161612007-06-04 17:23:26 -0700845 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800846 }
847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848}
849
Stephen Hemminger67712902006-12-04 15:53:45 -0800850/* Assign Ram Buffer allocation to queue */
851static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700852{
Stephen Hemminger67712902006-12-04 15:53:45 -0800853 u32 end;
854
855 /* convert from K bytes to qwords used for hw register */
856 start *= 1024/8;
857 space *= 1024/8;
858 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
861 sky2_write32(hw, RB_ADDR(q, RB_START), start);
862 sky2_write32(hw, RB_ADDR(q, RB_END), end);
863 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
864 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
865
866 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800867 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700868
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800869 /* On receive queue's set the thresholds
870 * give receiver priority when > 3/4 full
871 * send pause when down to 2K
872 */
873 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
874 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700875
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800876 tp = space - 2048/8;
877 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
878 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879 } else {
880 /* Enable store & forward on Tx queue's because
881 * Tx FIFO is only 1K on Yukon
882 */
883 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
884 }
885
886 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700887 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888}
889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700890/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800891static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700892{
893 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
894 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
895 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800896 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897}
898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899/* Setup prefetch unit registers. This is the interface between
900 * hardware and driver list elements
901 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800902static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903 u64 addr, u32 last)
904{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
906 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
907 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
908 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
909 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
910 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700911
912 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913}
914
Stephen Hemminger793b8832005-09-14 16:06:14 -0700915static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
916{
917 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
918
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700919 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700920 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700921 return le;
922}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700924static void tx_init(struct sky2_port *sky2)
925{
926 struct sky2_tx_le *le;
927
928 sky2->tx_prod = sky2->tx_cons = 0;
929 sky2->tx_tcpsum = 0;
930 sky2->tx_last_mss = 0;
931
932 le = get_tx_le(sky2);
933 le->addr = 0;
934 le->opcode = OP_ADDR64 | HW_OWNER;
935 sky2->tx_addr64 = 0;
936}
937
Stephen Hemminger291ea612006-09-26 11:57:41 -0700938static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
939 struct sky2_tx_le *le)
940{
941 return sky2->tx_ring + (le - sky2->tx_le);
942}
943
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800944/* Update chip's next pointer */
945static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700947 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800948 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700949 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
950
951 /* Synchronize I/O on since next processor may write to tail */
952 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953}
954
Stephen Hemminger793b8832005-09-14 16:06:14 -0700955
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
957{
958 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700959 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700960 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 return le;
962}
963
Stephen Hemminger14d02632006-09-26 11:57:43 -0700964/* Build description to hardware for one receive segment */
965static void sky2_rx_add(struct sky2_port *sky2, u8 op,
966 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967{
968 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700969 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970
Stephen Hemminger793b8832005-09-14 16:06:14 -0700971 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700975 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800979 le->addr = cpu_to_le32((u32) map);
980 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700981 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982}
983
Stephen Hemminger14d02632006-09-26 11:57:43 -0700984/* Build description to hardware for one possibly fragmented skb */
985static void sky2_rx_submit(struct sky2_port *sky2,
986 const struct rx_ring_info *re)
987{
988 int i;
989
990 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
991
992 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
993 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
994}
995
996
997static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
998 unsigned size)
999{
1000 struct sk_buff *skb = re->skb;
1001 int i;
1002
1003 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1004 pci_unmap_len_set(re, data_size, size);
1005
1006 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1007 re->frag_addr[i] = pci_map_page(pdev,
1008 skb_shinfo(skb)->frags[i].page,
1009 skb_shinfo(skb)->frags[i].page_offset,
1010 skb_shinfo(skb)->frags[i].size,
1011 PCI_DMA_FROMDEVICE);
1012}
1013
1014static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1015{
1016 struct sk_buff *skb = re->skb;
1017 int i;
1018
1019 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1020 PCI_DMA_FROMDEVICE);
1021
1022 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1023 pci_unmap_page(pdev, re->frag_addr[i],
1024 skb_shinfo(skb)->frags[i].size,
1025 PCI_DMA_FROMDEVICE);
1026}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001028/* Tell chip where to start receive checksum.
1029 * Actually has two checksums, but set both same to avoid possible byte
1030 * order problems.
1031 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001032static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001034 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001035
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001036 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1037 le->ctrl = 0;
1038 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001039
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001040 sky2_write32(sky2->hw,
1041 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1042 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043}
1044
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001045/*
1046 * The RX Stop command will not work for Yukon-2 if the BMU does not
1047 * reach the end of packet and since we can't make sure that we have
1048 * incoming data, we must reset the BMU while it is not doing a DMA
1049 * transfer. Since it is possible that the RX path is still active,
1050 * the RX RAM buffer will be stopped first, so any possible incoming
1051 * data will not trigger a DMA. After the RAM buffer is stopped, the
1052 * BMU is polled until any DMA in progress is ended and only then it
1053 * will be reset.
1054 */
1055static void sky2_rx_stop(struct sky2_port *sky2)
1056{
1057 struct sky2_hw *hw = sky2->hw;
1058 unsigned rxq = rxqaddr[sky2->port];
1059 int i;
1060
1061 /* disable the RAM Buffer receive queue */
1062 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1063
1064 for (i = 0; i < 0xffff; i++)
1065 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1066 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1067 goto stopped;
1068
1069 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1070 sky2->netdev->name);
1071stopped:
1072 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1073
1074 /* reset the Rx prefetch unit */
1075 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001076 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001077}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001078
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001079/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080static void sky2_rx_clean(struct sky2_port *sky2)
1081{
1082 unsigned i;
1083
1084 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001085 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001086 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087
1088 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001089 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 kfree_skb(re->skb);
1091 re->skb = NULL;
1092 }
1093 }
1094}
1095
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001096/* Basic MII support */
1097static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1098{
1099 struct mii_ioctl_data *data = if_mii(ifr);
1100 struct sky2_port *sky2 = netdev_priv(dev);
1101 struct sky2_hw *hw = sky2->hw;
1102 int err = -EOPNOTSUPP;
1103
1104 if (!netif_running(dev))
1105 return -ENODEV; /* Phy still in reset */
1106
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001107 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001108 case SIOCGMIIPHY:
1109 data->phy_id = PHY_ADDR_MARV;
1110
1111 /* fallthru */
1112 case SIOCGMIIREG: {
1113 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001114
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001115 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001116 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001117 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001118
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001119 data->val_out = val;
1120 break;
1121 }
1122
1123 case SIOCSMIIREG:
1124 if (!capable(CAP_NET_ADMIN))
1125 return -EPERM;
1126
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001127 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001128 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1129 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001130 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001131 break;
1132 }
1133 return err;
1134}
1135
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001136#ifdef SKY2_VLAN_TAG_USED
1137static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1138{
1139 struct sky2_port *sky2 = netdev_priv(dev);
1140 struct sky2_hw *hw = sky2->hw;
1141 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001142
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001143 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001144 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001145
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001146 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001147 if (grp) {
1148 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1149 RX_VLAN_STRIP_ON);
1150 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1151 TX_VLAN_TAG_ON);
1152 } else {
1153 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1154 RX_VLAN_STRIP_OFF);
1155 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1156 TX_VLAN_TAG_OFF);
1157 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001158
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001159 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001160 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001161}
1162#endif
1163
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001164/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001165 * Allocate an skb for receiving. If the MTU is large enough
1166 * make the skb non-linear with a fragment list of pages.
1167 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001168 * It appears the hardware has a bug in the FIFO logic that
1169 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001170 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1171 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001172 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001173static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001174{
1175 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001176 unsigned long p;
1177 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001178
Stephen Hemminger14d02632006-09-26 11:57:43 -07001179 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1180 if (!skb)
1181 goto nomem;
1182
1183 p = (unsigned long) skb->data;
1184 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1185
1186 for (i = 0; i < sky2->rx_nfrags; i++) {
1187 struct page *page = alloc_page(GFP_ATOMIC);
1188
1189 if (!page)
1190 goto free_partial;
1191 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001192 }
1193
1194 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001195free_partial:
1196 kfree_skb(skb);
1197nomem:
1198 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001199}
1200
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001201static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1202{
1203 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1204}
1205
Stephen Hemminger82788c72006-01-17 13:43:10 -08001206/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001208 * Normal case this ends up creating one list element for skb
1209 * in the receive ring. Worst case if using large MTU and each
1210 * allocation falls on a different 64 bit region, that results
1211 * in 6 list elements per ring entry.
1212 * One element is used for checksum enable/disable, and one
1213 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001215static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001217 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001218 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001219 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001220 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001222 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001223 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001224
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001225 /* On PCI express lowering the watermark gives better performance */
1226 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1227 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1228
1229 /* These chips have no ram buffer?
1230 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001231 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001232 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1233 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001234 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001235
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001236 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1237
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001238 if (!(hw->flags & SKY2_HW_NEW_LE))
1239 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240
Stephen Hemminger14d02632006-09-26 11:57:43 -07001241 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001242 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001243
1244 /* Stopping point for hardware truncation */
1245 thresh = (size - 8) / sizeof(u32);
1246
1247 /* Account for overhead of skb - to avoid order > 0 allocation */
1248 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1249 + sizeof(struct skb_shared_info);
1250
1251 sky2->rx_nfrags = space >> PAGE_SHIFT;
1252 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1253
1254 if (sky2->rx_nfrags != 0) {
1255 /* Compute residue after pages */
1256 space = sky2->rx_nfrags << PAGE_SHIFT;
1257
1258 if (space < size)
1259 size -= space;
1260 else
1261 size = 0;
1262
1263 /* Optimize to handle small packets and headers */
1264 if (size < copybreak)
1265 size = copybreak;
1266 if (size < ETH_HLEN)
1267 size = ETH_HLEN;
1268 }
1269 sky2->rx_data_size = size;
1270
1271 /* Fill Rx ring */
1272 for (i = 0; i < sky2->rx_pending; i++) {
1273 re = sky2->rx_ring + i;
1274
1275 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276 if (!re->skb)
1277 goto nomem;
1278
Stephen Hemminger14d02632006-09-26 11:57:43 -07001279 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1280 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001281 }
1282
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001283 /*
1284 * The receiver hangs if it receives frames larger than the
1285 * packet buffer. As a workaround, truncate oversize frames, but
1286 * the register is limited to 9 bits, so if you do frames > 2052
1287 * you better get the MTU right!
1288 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001289 if (thresh > 0x1ff)
1290 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1291 else {
1292 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1293 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1294 }
1295
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001296 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001297 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 return 0;
1299nomem:
1300 sky2_rx_clean(sky2);
1301 return -ENOMEM;
1302}
1303
1304/* Bring up network interface. */
1305static int sky2_up(struct net_device *dev)
1306{
1307 struct sky2_port *sky2 = netdev_priv(dev);
1308 struct sky2_hw *hw = sky2->hw;
1309 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001310 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001311 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001312 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001314 /*
1315 * On dual port PCI-X card, there is an problem where status
1316 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001317 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001318 if (otherdev && netif_running(otherdev) &&
1319 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001320 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001321
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001322 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001323 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001324 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1325
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001326 }
1327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 if (netif_msg_ifup(sky2))
1329 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1330
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001331 netif_carrier_off(dev);
1332
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 /* must be power of 2 */
1334 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001335 TX_RING_SIZE *
1336 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 &sky2->tx_le_map);
1338 if (!sky2->tx_le)
1339 goto err_out;
1340
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001341 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342 GFP_KERNEL);
1343 if (!sky2->tx_ring)
1344 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001345
1346 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347
1348 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1349 &sky2->rx_le_map);
1350 if (!sky2->rx_le)
1351 goto err_out;
1352 memset(sky2->rx_le, 0, RX_LE_BYTES);
1353
Stephen Hemminger291ea612006-09-26 11:57:41 -07001354 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 GFP_KERNEL);
1356 if (!sky2->rx_ring)
1357 goto err_out;
1358
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001359 sky2_phy_power(hw, port, 1);
1360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361 sky2_mac_init(hw, port);
1362
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001363 /* Register is number of 4K blocks on internal RAM buffer. */
1364 ramsize = sky2_read8(hw, B2_E_0) * 4;
1365 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001366 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001368 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001369 if (ramsize < 16)
1370 rxspace = ramsize / 2;
1371 else
1372 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373
Stephen Hemminger67712902006-12-04 15:53:45 -08001374 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1375 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1376
1377 /* Make sure SyncQ is disabled */
1378 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1379 RB_RST_SET);
1380 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001381
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001382 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001383
Stephen Hemminger69161612007-06-04 17:23:26 -07001384 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1385 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1386 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1387
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001388 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001389 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1390 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001391 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1394 TX_RING_SIZE - 1);
1395
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001396 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001397 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001398 goto err_out;
1399
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001401 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001402 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001403 sky2_write32(hw, B0_IMSK, imask);
1404
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 return 0;
1406
1407err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001408 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1410 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001411 sky2->rx_le = NULL;
1412 }
1413 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001414 pci_free_consistent(hw->pdev,
1415 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1416 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001417 sky2->tx_le = NULL;
1418 }
1419 kfree(sky2->tx_ring);
1420 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421
Stephen Hemminger1b537562005-12-20 15:08:07 -08001422 sky2->tx_ring = NULL;
1423 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424 return err;
1425}
1426
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427/* Modular subtraction in ring */
1428static inline int tx_dist(unsigned tail, unsigned head)
1429{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001430 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001431}
1432
1433/* Number of list elements available for next tx */
1434static inline int tx_avail(const struct sky2_port *sky2)
1435{
1436 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1437}
1438
1439/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001440static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001441{
1442 unsigned count;
1443
1444 count = sizeof(dma_addr_t) / sizeof(u32);
1445 count += skb_shinfo(skb)->nr_frags * count;
1446
Herbert Xu89114af2006-07-08 13:34:32 -07001447 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 ++count;
1449
Patrick McHardy84fa7932006-08-29 16:44:56 -07001450 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001451 ++count;
1452
1453 return count;
1454}
1455
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001456/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001457 * Put one packet in ring for transmit.
1458 * A single packet can generate multiple list elements, and
1459 * the number of ring elements will probably be less than the number
1460 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001461 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1463{
1464 struct sky2_port *sky2 = netdev_priv(dev);
1465 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001466 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001467 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468 unsigned i, len;
1469 dma_addr_t mapping;
1470 u32 addr64;
1471 u16 mss;
1472 u8 ctrl;
1473
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001474 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1475 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001476
Stephen Hemminger793b8832005-09-14 16:06:14 -07001477 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001478 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1479 dev->name, sky2->tx_prod, skb->len);
1480
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481 len = skb_headlen(skb);
1482 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001483 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001484
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001485 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001486 if (addr64 != sky2->tx_addr64 ||
1487 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001488 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001489 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001490 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001491 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001492 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493
1494 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001495 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001496 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001497
1498 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001499 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500
Stephen Hemminger69161612007-06-04 17:23:26 -07001501 if (mss != sky2->tx_last_mss) {
1502 le = get_tx_le(sky2);
1503 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001504
1505 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001506 le->opcode = OP_MSS | HW_OWNER;
1507 else
1508 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001509 sky2->tx_last_mss = mss;
1510 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001511 }
1512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001514#ifdef SKY2_VLAN_TAG_USED
1515 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1516 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1517 if (!le) {
1518 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001519 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001520 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001521 } else
1522 le->opcode |= OP_VLAN;
1523 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1524 ctrl |= INS_VLAN;
1525 }
1526#endif
1527
1528 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001529 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001530 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001531 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001532 ctrl |= CALSUM; /* auto checksum */
1533 else {
1534 const unsigned offset = skb_transport_offset(skb);
1535 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001536
Stephen Hemminger69161612007-06-04 17:23:26 -07001537 tcpsum = offset << 16; /* sum start */
1538 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539
Stephen Hemminger69161612007-06-04 17:23:26 -07001540 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1541 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1542 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
Stephen Hemminger69161612007-06-04 17:23:26 -07001544 if (tcpsum != sky2->tx_tcpsum) {
1545 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001546
Stephen Hemminger69161612007-06-04 17:23:26 -07001547 le = get_tx_le(sky2);
1548 le->addr = cpu_to_le32(tcpsum);
1549 le->length = 0; /* initial checksum value */
1550 le->ctrl = 1; /* one packet */
1551 le->opcode = OP_TCPLISW | HW_OWNER;
1552 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001553 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 }
1555
1556 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001557 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 le->length = cpu_to_le16(len);
1559 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001560 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561
Stephen Hemminger291ea612006-09-26 11:57:41 -07001562 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001564 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001565 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
1567 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001568 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569
1570 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1571 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001572 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001573 if (addr64 != sky2->tx_addr64) {
1574 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001575 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576 le->ctrl = 0;
1577 le->opcode = OP_ADDR64 | HW_OWNER;
1578 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 }
1580
1581 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001582 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 le->length = cpu_to_le16(frag->size);
1584 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586
Stephen Hemminger291ea612006-09-26 11:57:41 -07001587 re = tx_le_re(sky2, le);
1588 re->skb = skb;
1589 pci_unmap_addr_set(re, mapaddr, mapping);
1590 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 le->ctrl |= EOP;
1594
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001595 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1596 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001597
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001598 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600 dev->trans_start = jiffies;
1601 return NETDEV_TX_OK;
1602}
1603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 * Free ring elements from starting at tx_cons until "done"
1606 *
1607 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001608 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001610static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001612 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001613 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001614 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001616 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001617
Stephen Hemminger291ea612006-09-26 11:57:41 -07001618 for (idx = sky2->tx_cons; idx != done;
1619 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1620 struct sky2_tx_le *le = sky2->tx_le + idx;
1621 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622
Stephen Hemminger291ea612006-09-26 11:57:41 -07001623 switch(le->opcode & ~HW_OWNER) {
1624 case OP_LARGESEND:
1625 case OP_PACKET:
1626 pci_unmap_single(pdev,
1627 pci_unmap_addr(re, mapaddr),
1628 pci_unmap_len(re, maplen),
1629 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001630 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001631 case OP_BUFFER:
1632 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1633 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001634 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001635 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001636 }
1637
Stephen Hemminger291ea612006-09-26 11:57:41 -07001638 if (le->ctrl & EOP) {
1639 if (unlikely(netif_msg_tx_done(sky2)))
1640 printk(KERN_DEBUG "%s: tx done %u\n",
1641 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001642
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001643 dev->stats.tx_packets++;
1644 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001645
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001646 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001647 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001648 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001649 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001650
Stephen Hemminger291ea612006-09-26 11:57:41 -07001651 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001652 smp_mb();
1653
Stephen Hemminger22e11702006-07-12 15:23:48 -07001654 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656}
1657
1658/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001659static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001661 struct sky2_port *sky2 = netdev_priv(dev);
1662
1663 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001664 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001665 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666}
1667
1668/* Network shutdown */
1669static int sky2_down(struct net_device *dev)
1670{
1671 struct sky2_port *sky2 = netdev_priv(dev);
1672 struct sky2_hw *hw = sky2->hw;
1673 unsigned port = sky2->port;
1674 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001675 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676
Stephen Hemminger1b537562005-12-20 15:08:07 -08001677 /* Never really got started! */
1678 if (!sky2->tx_le)
1679 return 0;
1680
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681 if (netif_msg_ifdown(sky2))
1682 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1683
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001684 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 netif_stop_queue(dev);
1686
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001687 /* Disable port IRQ */
1688 imask = sky2_read32(hw, B0_IMSK);
1689 imask &= ~portirq_msk[port];
1690 sky2_write32(hw, B0_IMSK, imask);
1691
Stephen Hemminger6de16232007-10-17 13:26:42 -07001692 synchronize_irq(hw->pdev->irq);
1693
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001694 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 /* Stop transmitter */
1697 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1698 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1699
1700 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702
1703 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001704 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1706
Stephen Hemminger6de16232007-10-17 13:26:42 -07001707 /* Make sure no packets are pending */
1708 napi_synchronize(&hw->napi);
1709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1711
1712 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1714 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1716
1717 /* Disable Force Sync bit and Enable Alloc bit */
1718 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1719 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1720
1721 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1722 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1723 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1724
1725 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001726 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1727 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728
1729 /* Reset the Tx prefetch units */
1730 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1731 PREF_UNIT_RST_SET);
1732
1733 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1734
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001735 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736
1737 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1738 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1739
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001740 sky2_phy_power(hw, port, 0);
1741
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001742 netif_carrier_off(dev);
1743
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001744 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1746
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001747 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001748 sky2_rx_clean(sky2);
1749
1750 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1751 sky2->rx_le, sky2->rx_le_map);
1752 kfree(sky2->rx_ring);
1753
1754 pci_free_consistent(hw->pdev,
1755 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1756 sky2->tx_le, sky2->tx_le_map);
1757 kfree(sky2->tx_ring);
1758
Stephen Hemminger1b537562005-12-20 15:08:07 -08001759 sky2->tx_le = NULL;
1760 sky2->rx_le = NULL;
1761
1762 sky2->rx_ring = NULL;
1763 sky2->tx_ring = NULL;
1764
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765 return 0;
1766}
1767
1768static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1769{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001770 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 return SPEED_1000;
1772
Stephen Hemminger05745c42007-09-19 15:36:45 -07001773 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1774 if (aux & PHY_M_PS_SPEED_100)
1775 return SPEED_100;
1776 else
1777 return SPEED_10;
1778 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779
1780 switch (aux & PHY_M_PS_SPEED_MSK) {
1781 case PHY_M_PS_SPEED_1000:
1782 return SPEED_1000;
1783 case PHY_M_PS_SPEED_100:
1784 return SPEED_100;
1785 default:
1786 return SPEED_10;
1787 }
1788}
1789
1790static void sky2_link_up(struct sky2_port *sky2)
1791{
1792 struct sky2_hw *hw = sky2->hw;
1793 unsigned port = sky2->port;
1794 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001795 static const char *fc_name[] = {
1796 [FC_NONE] = "none",
1797 [FC_TX] = "tx",
1798 [FC_RX] = "rx",
1799 [FC_BOTH] = "both",
1800 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001803 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1805 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806
1807 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1808
1809 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810
Stephen Hemminger75e80682007-09-19 15:36:46 -07001811 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1816
1817 if (netif_msg_link(sky2))
1818 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001819 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 sky2->netdev->name, sky2->speed,
1821 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001822 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823}
1824
1825static void sky2_link_down(struct sky2_port *sky2)
1826{
1827 struct sky2_hw *hw = sky2->hw;
1828 unsigned port = sky2->port;
1829 u16 reg;
1830
1831 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1832
1833 reg = gma_read16(hw, port, GM_GP_CTRL);
1834 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1835 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838
1839 /* Turn on link LED */
1840 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1841
1842 if (netif_msg_link(sky2))
1843 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001844
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845 sky2_phy_init(hw, port);
1846}
1847
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001848static enum flow_control sky2_flow(int rx, int tx)
1849{
1850 if (rx)
1851 return tx ? FC_BOTH : FC_RX;
1852 else
1853 return tx ? FC_TX : FC_NONE;
1854}
1855
Stephen Hemminger793b8832005-09-14 16:06:14 -07001856static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1857{
1858 struct sky2_hw *hw = sky2->hw;
1859 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001860 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001862 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001863 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 if (lpa & PHY_M_AN_RF) {
1865 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1866 return -1;
1867 }
1868
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1870 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1871 sky2->netdev->name);
1872 return -1;
1873 }
1874
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001876 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001878 /* Since the pause result bits seem to in different positions on
1879 * different chips. look at registers.
1880 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001881 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001882 /* Shift for bits in fiber PHY */
1883 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1884 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001886 if (advert & ADVERTISE_1000XPAUSE)
1887 advert |= ADVERTISE_PAUSE_CAP;
1888 if (advert & ADVERTISE_1000XPSE_ASYM)
1889 advert |= ADVERTISE_PAUSE_ASYM;
1890 if (lpa & LPA_1000XPAUSE)
1891 lpa |= LPA_PAUSE_CAP;
1892 if (lpa & LPA_1000XPAUSE_ASYM)
1893 lpa |= LPA_PAUSE_ASYM;
1894 }
1895
1896 sky2->flow_status = FC_NONE;
1897 if (advert & ADVERTISE_PAUSE_CAP) {
1898 if (lpa & LPA_PAUSE_CAP)
1899 sky2->flow_status = FC_BOTH;
1900 else if (advert & ADVERTISE_PAUSE_ASYM)
1901 sky2->flow_status = FC_RX;
1902 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1903 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1904 sky2->flow_status = FC_TX;
1905 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001906
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001907 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001908 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001909 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001910
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001911 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001912 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1913 else
1914 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1915
1916 return 0;
1917}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001919/* Interrupt from PHY */
1920static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001922 struct net_device *dev = hw->dev[port];
1923 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924 u16 istatus, phystat;
1925
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001926 if (!netif_running(dev))
1927 return;
1928
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001929 spin_lock(&sky2->phy_lock);
1930 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1931 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1932
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933 if (netif_msg_intr(sky2))
1934 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1935 sky2->netdev->name, istatus, phystat);
1936
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001937 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001938 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001940 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941 }
1942
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 if (istatus & PHY_M_IS_LSP_CHANGE)
1944 sky2->speed = sky2_phy_speed(hw, phystat);
1945
1946 if (istatus & PHY_M_IS_DUP_CHANGE)
1947 sky2->duplex =
1948 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1949
1950 if (istatus & PHY_M_IS_LST_CHANGE) {
1951 if (phystat & PHY_M_PS_LINK_UP)
1952 sky2_link_up(sky2);
1953 else
1954 sky2_link_down(sky2);
1955 }
1956out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001957 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958}
1959
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001960/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001961 * and tx queue is full (stopped).
1962 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963static void sky2_tx_timeout(struct net_device *dev)
1964{
1965 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001966 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967
1968 if (netif_msg_timer(sky2))
1969 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1970
Stephen Hemminger8f246642006-03-20 15:48:21 -08001971 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001972 dev->name, sky2->tx_cons, sky2->tx_prod,
1973 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1974 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001975
Stephen Hemminger81906792007-02-15 16:40:33 -08001976 /* can't restart safely under softirq */
1977 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978}
1979
1980static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1981{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001982 struct sky2_port *sky2 = netdev_priv(dev);
1983 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001984 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001985 int err;
1986 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001987 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
1989 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1990 return -EINVAL;
1991
Stephen Hemminger05745c42007-09-19 15:36:45 -07001992 if (new_mtu > ETH_DATA_LEN &&
1993 (hw->chip_id == CHIP_ID_YUKON_FE ||
1994 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001995 return -EINVAL;
1996
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001997 if (!netif_running(dev)) {
1998 dev->mtu = new_mtu;
1999 return 0;
2000 }
2001
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002002 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002003 sky2_write32(hw, B0_IMSK, 0);
2004
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002005 dev->trans_start = jiffies; /* prevent tx timeout */
2006 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002007 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002008
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002009 synchronize_irq(hw->pdev->irq);
2010
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002011 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002012 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002013
2014 ctl = gma_read16(hw, port, GM_GP_CTRL);
2015 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002016 sky2_rx_stop(sky2);
2017 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018
2019 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002020
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002021 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2022 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002024 if (dev->mtu > ETH_DATA_LEN)
2025 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002027 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002028
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002029 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002030
2031 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002032 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002033
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002034 napi_enable(&hw->napi);
2035
Stephen Hemminger1b537562005-12-20 15:08:07 -08002036 if (err)
2037 dev_close(dev);
2038 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002039 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002040
Stephen Hemminger1b537562005-12-20 15:08:07 -08002041 netif_wake_queue(dev);
2042 }
2043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044 return err;
2045}
2046
Stephen Hemminger14d02632006-09-26 11:57:43 -07002047/* For small just reuse existing skb for next receive */
2048static struct sk_buff *receive_copy(struct sky2_port *sky2,
2049 const struct rx_ring_info *re,
2050 unsigned length)
2051{
2052 struct sk_buff *skb;
2053
2054 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2055 if (likely(skb)) {
2056 skb_reserve(skb, 2);
2057 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2058 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002059 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002060 skb->ip_summed = re->skb->ip_summed;
2061 skb->csum = re->skb->csum;
2062 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2063 length, PCI_DMA_FROMDEVICE);
2064 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002065 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002066 }
2067 return skb;
2068}
2069
2070/* Adjust length of skb with fragments to match received data */
2071static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2072 unsigned int length)
2073{
2074 int i, num_frags;
2075 unsigned int size;
2076
2077 /* put header into skb */
2078 size = min(length, hdr_space);
2079 skb->tail += size;
2080 skb->len += size;
2081 length -= size;
2082
2083 num_frags = skb_shinfo(skb)->nr_frags;
2084 for (i = 0; i < num_frags; i++) {
2085 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2086
2087 if (length == 0) {
2088 /* don't need this page */
2089 __free_page(frag->page);
2090 --skb_shinfo(skb)->nr_frags;
2091 } else {
2092 size = min(length, (unsigned) PAGE_SIZE);
2093
2094 frag->size = size;
2095 skb->data_len += size;
2096 skb->truesize += size;
2097 skb->len += size;
2098 length -= size;
2099 }
2100 }
2101}
2102
2103/* Normal packet - take skb from ring element and put in a new one */
2104static struct sk_buff *receive_new(struct sky2_port *sky2,
2105 struct rx_ring_info *re,
2106 unsigned int length)
2107{
2108 struct sk_buff *skb, *nskb;
2109 unsigned hdr_space = sky2->rx_data_size;
2110
Stephen Hemminger14d02632006-09-26 11:57:43 -07002111 /* Don't be tricky about reusing pages (yet) */
2112 nskb = sky2_rx_alloc(sky2);
2113 if (unlikely(!nskb))
2114 return NULL;
2115
2116 skb = re->skb;
2117 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2118
2119 prefetch(skb->data);
2120 re->skb = nskb;
2121 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2122
2123 if (skb_shinfo(skb)->nr_frags)
2124 skb_put_frags(skb, hdr_space, length);
2125 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002126 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002127 return skb;
2128}
2129
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130/*
2131 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002132 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002134static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 u16 length, u32 status)
2136{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002137 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002138 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002139 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002140 u16 count = (status & GMR_FS_LEN) >> 16;
2141
2142#ifdef SKY2_VLAN_TAG_USED
2143 /* Account for vlan tag */
2144 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2145 count -= VLAN_HLEN;
2146#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147
2148 if (unlikely(netif_msg_rx_status(sky2)))
2149 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002150 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151
Stephen Hemminger793b8832005-09-14 16:06:14 -07002152 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002153 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002155 /* This chip has hardware problems that generates bogus status.
2156 * So do only marginal checking and expect higher level protocols
2157 * to handle crap frames.
2158 */
2159 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2160 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2161 length != count)
2162 goto okay;
2163
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002164 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165 goto error;
2166
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002167 if (!(status & GMR_FS_RX_OK))
2168 goto resubmit;
2169
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002170 /* if length reported by DMA does not match PHY, packet was truncated */
2171 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002172 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002173
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002174okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002175 if (length < copybreak)
2176 skb = receive_copy(sky2, re, length);
2177 else
2178 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002179resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002180 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182 return skb;
2183
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002184len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002185 /* Truncation of overlength packets
2186 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002187 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002188 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002189 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2190 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002191 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002192
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002194 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002195 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002196 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002197 goto resubmit;
2198 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002199
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002200 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002202 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002203
2204 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002205 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002207 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002209 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002210
Stephen Hemminger793b8832005-09-14 16:06:14 -07002211 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212}
2213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002214/* Transmit complete */
2215static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002216{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002217 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002218
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002219 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002220 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002221 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002222 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002223 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224}
2225
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002226/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002227static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002229 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002230 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002232 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002233 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002234 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002235 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002236 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002237 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002239 u32 status;
2240 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002241 u8 opcode = le->opcode;
2242
2243 if (!(opcode & HW_OWNER))
2244 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002245
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002246 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002247
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002248 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002249 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002250 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002251 length = le16_to_cpu(le->length);
2252 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002254 le->opcode = 0;
2255 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002257 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002258 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002259 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002260 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002261 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002262 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002263
Stephen Hemminger69161612007-06-04 17:23:26 -07002264 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002265 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002266 if (sky2->rx_csum &&
2267 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2268 (le->css & CSS_TCPUDPCSOK))
2269 skb->ip_summed = CHECKSUM_UNNECESSARY;
2270 else
2271 skb->ip_summed = CHECKSUM_NONE;
2272 }
2273
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002274 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002275 dev->stats.rx_packets++;
2276 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002277 dev->last_rx = jiffies;
2278
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002279#ifdef SKY2_VLAN_TAG_USED
2280 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2281 vlan_hwaccel_receive_skb(skb,
2282 sky2->vlgrp,
2283 be16_to_cpu(sky2->rx_tag));
2284 } else
2285#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002287
Stephen Hemminger22e11702006-07-12 15:23:48 -07002288 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002289 if (++work_done >= to_do)
2290 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291 break;
2292
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002293#ifdef SKY2_VLAN_TAG_USED
2294 case OP_RXVLAN:
2295 sky2->rx_tag = length;
2296 break;
2297
2298 case OP_RXCHKSVLAN:
2299 sky2->rx_tag = length;
2300 /* fall through */
2301#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002302 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002303 if (!sky2->rx_csum)
2304 break;
2305
Stephen Hemminger05745c42007-09-19 15:36:45 -07002306 /* If this happens then driver assuming wrong format */
2307 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2308 if (net_ratelimit())
2309 printk(KERN_NOTICE "%s: unexpected"
2310 " checksum status\n",
2311 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002312 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002313 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002314
Stephen Hemminger87418302007-03-08 12:42:30 -08002315 /* Both checksum counters are programmed to start at
2316 * the same offset, so unless there is a problem they
2317 * should match. This failure is an early indication that
2318 * hardware receive checksumming won't work.
2319 */
2320 if (likely(status >> 16 == (status & 0xffff))) {
2321 skb = sky2->rx_ring[sky2->rx_next].skb;
2322 skb->ip_summed = CHECKSUM_COMPLETE;
2323 skb->csum = status & 0xffff;
2324 } else {
2325 printk(KERN_NOTICE PFX "%s: hardware receive "
2326 "checksum problem (status = %#x)\n",
2327 dev->name, status);
2328 sky2->rx_csum = 0;
2329 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002330 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002331 BMU_DIS_RX_CHKSUM);
2332 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 break;
2334
2335 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002336 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002337 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2338 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002339 if (hw->dev[1])
2340 sky2_tx_done(hw->dev[1],
2341 ((status >> 24) & 0xff)
2342 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343 break;
2344
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002345 default:
2346 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002347 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002348 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002350 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002352 /* Fully processed status ring so clear irq */
2353 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2354
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002355exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002356 if (rx[0])
2357 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002358
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002359 if (rx[1])
2360 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002361
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002362 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363}
2364
2365static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2366{
2367 struct net_device *dev = hw->dev[port];
2368
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002369 if (net_ratelimit())
2370 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2371 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
2373 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002374 if (net_ratelimit())
2375 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2376 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377 /* Clear IRQ */
2378 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2379 }
2380
2381 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002382 if (net_ratelimit())
2383 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2384 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385
2386 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2387 }
2388
2389 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002390 if (net_ratelimit())
2391 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2393 }
2394
2395 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002396 if (net_ratelimit())
2397 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2399 }
2400
2401 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002402 if (net_ratelimit())
2403 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2404 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002405 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2406 }
2407}
2408
2409static void sky2_hw_intr(struct sky2_hw *hw)
2410{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002411 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002413 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2414
2415 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416
Stephen Hemminger793b8832005-09-14 16:06:14 -07002417 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419
2420 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002421 u16 pci_err;
2422
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002423 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002424 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002425 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002426 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002428 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002429 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 }
2431
2432 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002433 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002434 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002436 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2437 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2438 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002439 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002440 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002441
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002442 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443 }
2444
2445 if (status & Y2_HWE_L1_MASK)
2446 sky2_hw_error(hw, 0, status);
2447 status >>= 8;
2448 if (status & Y2_HWE_L1_MASK)
2449 sky2_hw_error(hw, 1, status);
2450}
2451
2452static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2453{
2454 struct net_device *dev = hw->dev[port];
2455 struct sky2_port *sky2 = netdev_priv(dev);
2456 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2457
2458 if (netif_msg_intr(sky2))
2459 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2460 dev->name, status);
2461
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002462 if (status & GM_IS_RX_CO_OV)
2463 gma_read16(hw, port, GM_RX_IRQ_SRC);
2464
2465 if (status & GM_IS_TX_CO_OV)
2466 gma_read16(hw, port, GM_TX_IRQ_SRC);
2467
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002469 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2471 }
2472
2473 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002474 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2476 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477}
2478
Stephen Hemminger40b01722007-04-11 14:47:59 -07002479/* This should never happen it is a bug. */
2480static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2481 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002482{
2483 struct net_device *dev = hw->dev[port];
2484 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002485 unsigned idx;
2486 const u64 *le = (q == Q_R1 || q == Q_R2)
2487 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002488
Stephen Hemminger40b01722007-04-11 14:47:59 -07002489 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2490 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2491 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2492 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002493
Stephen Hemminger40b01722007-04-11 14:47:59 -07002494 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002495}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002496
Stephen Hemminger75e80682007-09-19 15:36:46 -07002497static int sky2_rx_hung(struct net_device *dev)
2498{
2499 struct sky2_port *sky2 = netdev_priv(dev);
2500 struct sky2_hw *hw = sky2->hw;
2501 unsigned port = sky2->port;
2502 unsigned rxq = rxqaddr[port];
2503 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2504 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2505 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2506 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2507
2508 /* If idle and MAC or PCI is stuck */
2509 if (sky2->check.last == dev->last_rx &&
2510 ((mac_rp == sky2->check.mac_rp &&
2511 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2512 /* Check if the PCI RX hang */
2513 (fifo_rp == sky2->check.fifo_rp &&
2514 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2515 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2516 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2517 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2518 return 1;
2519 } else {
2520 sky2->check.last = dev->last_rx;
2521 sky2->check.mac_rp = mac_rp;
2522 sky2->check.mac_lev = mac_lev;
2523 sky2->check.fifo_rp = fifo_rp;
2524 sky2->check.fifo_lev = fifo_lev;
2525 return 0;
2526 }
2527}
2528
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002529static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002530{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002531 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002532
Stephen Hemminger75e80682007-09-19 15:36:46 -07002533 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002534 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002535 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002536 } else {
2537 int i, active = 0;
2538
2539 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002540 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002541 if (!netif_running(dev))
2542 continue;
2543 ++active;
2544
2545 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002546 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002547 sky2_rx_hung(dev)) {
2548 pr_info(PFX "%s: receiver hang detected\n",
2549 dev->name);
2550 schedule_work(&hw->restart_work);
2551 return;
2552 }
2553 }
2554
2555 if (active == 0)
2556 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002557 }
2558
Stephen Hemminger75e80682007-09-19 15:36:46 -07002559 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002560}
2561
Stephen Hemminger40b01722007-04-11 14:47:59 -07002562/* Hardware/software error handling */
2563static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002565 if (net_ratelimit())
2566 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002568 if (status & Y2_IS_HW_ERR)
2569 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002571 if (status & Y2_IS_IRQ_MAC1)
2572 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002574 if (status & Y2_IS_IRQ_MAC2)
2575 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002576
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002577 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002578 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002579
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002580 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002581 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002584 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002587 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2588}
2589
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002590static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002591{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002592 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002594 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002595 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002596
2597 if (unlikely(status & Y2_IS_ERROR))
2598 sky2_err_intr(hw, status);
2599
2600 if (status & Y2_IS_IRQ_PHY1)
2601 sky2_phy_intr(hw, 0);
2602
2603 if (status & Y2_IS_IRQ_PHY2)
2604 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605
Stephen Hemminger26691832007-10-11 18:31:13 -07002606 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2607 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002608
David S. Miller6f535762007-10-11 18:08:29 -07002609 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002610 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002611 }
David S. Miller6f535762007-10-11 18:08:29 -07002612
Stephen Hemminger26691832007-10-11 18:31:13 -07002613 /* Bug/Errata workaround?
2614 * Need to kick the TX irq moderation timer.
2615 */
2616 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2617 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2618 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2619 }
2620 napi_complete(napi);
2621 sky2_read32(hw, B0_Y2_SP_LISR);
2622done:
2623
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002624 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002625}
2626
David Howells7d12e782006-10-05 14:55:46 +01002627static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002628{
2629 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002630 u32 status;
2631
2632 /* Reading this mask interrupts as side effect */
2633 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2634 if (status == 0 || status == ~0)
2635 return IRQ_NONE;
2636
2637 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002638
2639 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002640
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641 return IRQ_HANDLED;
2642}
2643
2644#ifdef CONFIG_NET_POLL_CONTROLLER
2645static void sky2_netpoll(struct net_device *dev)
2646{
2647 struct sky2_port *sky2 = netdev_priv(dev);
2648
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002649 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650}
2651#endif
2652
2653/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002654static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002658 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002659 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002660 return 125;
2661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002663 return 100;
2664
2665 case CHIP_ID_YUKON_FE_P:
2666 return 50;
2667
2668 case CHIP_ID_YUKON_XL:
2669 return 156;
2670
2671 default:
2672 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673 }
2674}
2675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2677{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002678 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002679}
2680
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002681static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2682{
2683 return clk / sky2_mhz(hw);
2684}
2685
2686
Stephen Hemmingere3173832007-02-06 10:45:39 -08002687static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002689 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002691 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002692 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002697 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2698
2699 switch(hw->chip_id) {
2700 case CHIP_ID_YUKON_XL:
2701 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002702 | SKY2_HW_NEWER_PHY;
2703 if (hw->chip_rev < 3)
2704 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2705
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002706 break;
2707
2708 case CHIP_ID_YUKON_EC_U:
2709 hw->flags = SKY2_HW_GIGABIT
2710 | SKY2_HW_NEWER_PHY
2711 | SKY2_HW_ADV_POWER_CTL;
2712 break;
2713
2714 case CHIP_ID_YUKON_EX:
2715 hw->flags = SKY2_HW_GIGABIT
2716 | SKY2_HW_NEWER_PHY
2717 | SKY2_HW_NEW_LE
2718 | SKY2_HW_ADV_POWER_CTL;
2719
2720 /* New transmit checksum */
2721 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2722 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2723 break;
2724
2725 case CHIP_ID_YUKON_EC:
2726 /* This rev is really old, and requires untested workarounds */
2727 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2728 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2729 return -EOPNOTSUPP;
2730 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002731 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002732 break;
2733
2734 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002735 break;
2736
Stephen Hemminger05745c42007-09-19 15:36:45 -07002737 case CHIP_ID_YUKON_FE_P:
2738 hw->flags = SKY2_HW_NEWER_PHY
2739 | SKY2_HW_NEW_LE
2740 | SKY2_HW_AUTO_TX_SUM
2741 | SKY2_HW_ADV_POWER_CTL;
2742 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002743 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002744 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2745 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746 return -EOPNOTSUPP;
2747 }
2748
Stephen Hemmingere3173832007-02-06 10:45:39 -08002749 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002750 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2751 hw->flags |= SKY2_HW_FIBRE_PHY;
2752
2753
Stephen Hemmingere3173832007-02-06 10:45:39 -08002754 hw->ports = 1;
2755 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2756 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2757 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2758 ++hw->ports;
2759 }
2760
2761 return 0;
2762}
2763
2764static void sky2_reset(struct sky2_hw *hw)
2765{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002766 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002767 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002768 int i, cap;
2769 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002772 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2773 status = sky2_read16(hw, HCU_CCSR);
2774 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2775 HCU_CCSR_UC_STATE_MSK);
2776 sky2_write16(hw, HCU_CCSR, status);
2777 } else
2778 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2779 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780
2781 /* do a SW reset */
2782 sky2_write8(hw, B0_CTST, CS_RST_SET);
2783 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2784
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002785 /* allow writes to PCI config */
2786 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2787
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002789 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002790 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002791 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792
2793 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2794
Stephen Hemminger555382c2007-08-29 12:58:14 -07002795 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2796 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002797 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2798 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002799
Stephen Hemminger555382c2007-08-29 12:58:14 -07002800 /* If error bit is stuck on ignore it */
2801 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2802 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002803 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002804 hwe_mask |= Y2_IS_PCI_EXP;
2805 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002807 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808
2809 for (i = 0; i < hw->ports; i++) {
2810 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2811 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002812
2813 if (hw->chip_id == CHIP_ID_YUKON_EX)
2814 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2815 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2816 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817 }
2818
Stephen Hemminger793b8832005-09-14 16:06:14 -07002819 /* Clear I2C IRQ noise */
2820 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821
2822 /* turn off hardware timer (unused) */
2823 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2824 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2827
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002828 /* Turn off descriptor polling */
2829 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
2831 /* Turn off receive timestamp */
2832 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
2835 /* enable the Tx Arbiters */
2836 for (i = 0; i < hw->ports; i++)
2837 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2838
2839 /* Initialize ram interface */
2840 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002841 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2844 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2845 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2846 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2847 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2848 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2849 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2850 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2851 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2852 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2853 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2854 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2855 }
2856
Stephen Hemminger555382c2007-08-29 12:58:14 -07002857 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002860 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 memset(hw->st_le, 0, STATUS_LE_BYTES);
2863 hw->st_idx = 0;
2864
2865 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2866 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2867
2868 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
2871 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002872 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002874 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2875 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002877 /* set Status-FIFO ISR watermark */
2878 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2879 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2880 else
2881 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002883 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002884 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2885 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
Stephen Hemminger793b8832005-09-14 16:06:14 -07002887 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2889
2890 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2891 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2892 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002893}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894
Stephen Hemminger81906792007-02-15 16:40:33 -08002895static void sky2_restart(struct work_struct *work)
2896{
2897 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2898 struct net_device *dev;
2899 int i, err;
2900
Stephen Hemminger81906792007-02-15 16:40:33 -08002901 rtnl_lock();
2902 sky2_write32(hw, B0_IMSK, 0);
2903 sky2_read32(hw, B0_IMSK);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002904 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002905
Stephen Hemminger81906792007-02-15 16:40:33 -08002906 for (i = 0; i < hw->ports; i++) {
2907 dev = hw->dev[i];
2908 if (netif_running(dev))
2909 sky2_down(dev);
2910 }
2911
2912 sky2_reset(hw);
2913 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002914 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002915
2916 for (i = 0; i < hw->ports; i++) {
2917 dev = hw->dev[i];
2918 if (netif_running(dev)) {
2919 err = sky2_up(dev);
2920 if (err) {
2921 printk(KERN_INFO PFX "%s: could not restart %d\n",
2922 dev->name, err);
2923 dev_close(dev);
2924 }
2925 }
2926 }
2927
Stephen Hemminger81906792007-02-15 16:40:33 -08002928 rtnl_unlock();
2929}
2930
Stephen Hemmingere3173832007-02-06 10:45:39 -08002931static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2932{
2933 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2934}
2935
2936static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2937{
2938 const struct sky2_port *sky2 = netdev_priv(dev);
2939
2940 wol->supported = sky2_wol_supported(sky2->hw);
2941 wol->wolopts = sky2->wol;
2942}
2943
2944static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2945{
2946 struct sky2_port *sky2 = netdev_priv(dev);
2947 struct sky2_hw *hw = sky2->hw;
2948
2949 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2950 return -EOPNOTSUPP;
2951
2952 sky2->wol = wol->wolopts;
2953
Stephen Hemminger05745c42007-09-19 15:36:45 -07002954 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2955 hw->chip_id == CHIP_ID_YUKON_EX ||
2956 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002957 sky2_write32(hw, B0_CTST, sky2->wol
2958 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2959
2960 if (!netif_running(dev))
2961 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962 return 0;
2963}
2964
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002965static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002966{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002967 if (sky2_is_copper(hw)) {
2968 u32 modes = SUPPORTED_10baseT_Half
2969 | SUPPORTED_10baseT_Full
2970 | SUPPORTED_100baseT_Half
2971 | SUPPORTED_100baseT_Full
2972 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002974 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002976 | SUPPORTED_1000baseT_Full;
2977 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002979 return SUPPORTED_1000baseT_Half
2980 | SUPPORTED_1000baseT_Full
2981 | SUPPORTED_Autoneg
2982 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002983}
2984
Stephen Hemminger793b8832005-09-14 16:06:14 -07002985static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986{
2987 struct sky2_port *sky2 = netdev_priv(dev);
2988 struct sky2_hw *hw = sky2->hw;
2989
2990 ecmd->transceiver = XCVR_INTERNAL;
2991 ecmd->supported = sky2_supported_modes(hw);
2992 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002993 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002995 ecmd->speed = sky2->speed;
2996 } else {
2997 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002999 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
3001 ecmd->advertising = sky2->advertising;
3002 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003 ecmd->duplex = sky2->duplex;
3004 return 0;
3005}
3006
3007static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3008{
3009 struct sky2_port *sky2 = netdev_priv(dev);
3010 const struct sky2_hw *hw = sky2->hw;
3011 u32 supported = sky2_supported_modes(hw);
3012
3013 if (ecmd->autoneg == AUTONEG_ENABLE) {
3014 ecmd->advertising = supported;
3015 sky2->duplex = -1;
3016 sky2->speed = -1;
3017 } else {
3018 u32 setting;
3019
Stephen Hemminger793b8832005-09-14 16:06:14 -07003020 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021 case SPEED_1000:
3022 if (ecmd->duplex == DUPLEX_FULL)
3023 setting = SUPPORTED_1000baseT_Full;
3024 else if (ecmd->duplex == DUPLEX_HALF)
3025 setting = SUPPORTED_1000baseT_Half;
3026 else
3027 return -EINVAL;
3028 break;
3029 case SPEED_100:
3030 if (ecmd->duplex == DUPLEX_FULL)
3031 setting = SUPPORTED_100baseT_Full;
3032 else if (ecmd->duplex == DUPLEX_HALF)
3033 setting = SUPPORTED_100baseT_Half;
3034 else
3035 return -EINVAL;
3036 break;
3037
3038 case SPEED_10:
3039 if (ecmd->duplex == DUPLEX_FULL)
3040 setting = SUPPORTED_10baseT_Full;
3041 else if (ecmd->duplex == DUPLEX_HALF)
3042 setting = SUPPORTED_10baseT_Half;
3043 else
3044 return -EINVAL;
3045 break;
3046 default:
3047 return -EINVAL;
3048 }
3049
3050 if ((setting & supported) == 0)
3051 return -EINVAL;
3052
3053 sky2->speed = ecmd->speed;
3054 sky2->duplex = ecmd->duplex;
3055 }
3056
3057 sky2->autoneg = ecmd->autoneg;
3058 sky2->advertising = ecmd->advertising;
3059
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003060 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003061 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003062 sky2_set_multicast(dev);
3063 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064
3065 return 0;
3066}
3067
3068static void sky2_get_drvinfo(struct net_device *dev,
3069 struct ethtool_drvinfo *info)
3070{
3071 struct sky2_port *sky2 = netdev_priv(dev);
3072
3073 strcpy(info->driver, DRV_NAME);
3074 strcpy(info->version, DRV_VERSION);
3075 strcpy(info->fw_version, "N/A");
3076 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3077}
3078
3079static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003080 char name[ETH_GSTRING_LEN];
3081 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082} sky2_stats[] = {
3083 { "tx_bytes", GM_TXO_OK_HI },
3084 { "rx_bytes", GM_RXO_OK_HI },
3085 { "tx_broadcast", GM_TXF_BC_OK },
3086 { "rx_broadcast", GM_RXF_BC_OK },
3087 { "tx_multicast", GM_TXF_MC_OK },
3088 { "rx_multicast", GM_RXF_MC_OK },
3089 { "tx_unicast", GM_TXF_UC_OK },
3090 { "rx_unicast", GM_RXF_UC_OK },
3091 { "tx_mac_pause", GM_TXF_MPAUSE },
3092 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003093 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003094 { "late_collision",GM_TXF_LAT_COL },
3095 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003096 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003098
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003099 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003101 { "rx_64_byte_packets", GM_RXF_64B },
3102 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3103 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3104 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3105 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3106 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3107 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003109 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3110 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003111 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003112
3113 { "tx_64_byte_packets", GM_TXF_64B },
3114 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3115 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3116 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3117 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3118 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3119 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3120 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003121};
3122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123static u32 sky2_get_rx_csum(struct net_device *dev)
3124{
3125 struct sky2_port *sky2 = netdev_priv(dev);
3126
3127 return sky2->rx_csum;
3128}
3129
3130static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3131{
3132 struct sky2_port *sky2 = netdev_priv(dev);
3133
3134 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3137 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3138
3139 return 0;
3140}
3141
3142static u32 sky2_get_msglevel(struct net_device *netdev)
3143{
3144 struct sky2_port *sky2 = netdev_priv(netdev);
3145 return sky2->msg_enable;
3146}
3147
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003148static int sky2_nway_reset(struct net_device *dev)
3149{
3150 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003151
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003152 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003153 return -EINVAL;
3154
Stephen Hemminger1b537562005-12-20 15:08:07 -08003155 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003156 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003157
3158 return 0;
3159}
3160
Stephen Hemminger793b8832005-09-14 16:06:14 -07003161static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162{
3163 struct sky2_hw *hw = sky2->hw;
3164 unsigned port = sky2->port;
3165 int i;
3166
3167 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003170 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3174}
3175
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003176static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3177{
3178 struct sky2_port *sky2 = netdev_priv(netdev);
3179 sky2->msg_enable = value;
3180}
3181
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003182static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003184 switch (sset) {
3185 case ETH_SS_STATS:
3186 return ARRAY_SIZE(sky2_stats);
3187 default:
3188 return -EOPNOTSUPP;
3189 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190}
3191
3192static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003193 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194{
3195 struct sky2_port *sky2 = netdev_priv(dev);
3196
Stephen Hemminger793b8832005-09-14 16:06:14 -07003197 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198}
3199
Stephen Hemminger793b8832005-09-14 16:06:14 -07003200static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003201{
3202 int i;
3203
3204 switch (stringset) {
3205 case ETH_SS_STATS:
3206 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3207 memcpy(data + i * ETH_GSTRING_LEN,
3208 sky2_stats[i].name, ETH_GSTRING_LEN);
3209 break;
3210 }
3211}
3212
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213static int sky2_set_mac_address(struct net_device *dev, void *p)
3214{
3215 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003216 struct sky2_hw *hw = sky2->hw;
3217 unsigned port = sky2->port;
3218 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219
3220 if (!is_valid_ether_addr(addr->sa_data))
3221 return -EADDRNOTAVAIL;
3222
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003224 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003226 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003228
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003229 /* virtual address for data */
3230 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3231
3232 /* physical address: used for pause frames */
3233 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003234
3235 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236}
3237
Stephen Hemmingera052b522006-10-17 10:24:23 -07003238static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3239{
3240 u32 bit;
3241
3242 bit = ether_crc(ETH_ALEN, addr) & 63;
3243 filter[bit >> 3] |= 1 << (bit & 7);
3244}
3245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246static void sky2_set_multicast(struct net_device *dev)
3247{
3248 struct sky2_port *sky2 = netdev_priv(dev);
3249 struct sky2_hw *hw = sky2->hw;
3250 unsigned port = sky2->port;
3251 struct dev_mc_list *list = dev->mc_list;
3252 u16 reg;
3253 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003254 int rx_pause;
3255 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256
Stephen Hemmingera052b522006-10-17 10:24:23 -07003257 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 memset(filter, 0, sizeof(filter));
3259
3260 reg = gma_read16(hw, port, GM_RX_CTRL);
3261 reg |= GM_RXCR_UCF_ENA;
3262
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003263 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003265 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003267 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 reg &= ~GM_RXCR_MCF_ENA;
3269 else {
3270 int i;
3271 reg |= GM_RXCR_MCF_ENA;
3272
Stephen Hemmingera052b522006-10-17 10:24:23 -07003273 if (rx_pause)
3274 sky2_add_filter(filter, pause_mc_addr);
3275
3276 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3277 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 }
3279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003281 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003283 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003285 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003286 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288
3289 gma_write16(hw, port, GM_RX_CTRL, reg);
3290}
3291
3292/* Can have one global because blinking is controlled by
3293 * ethtool and that is always under RTNL mutex
3294 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003295static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003297 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299 switch (hw->chip_id) {
3300 case CHIP_ID_YUKON_XL:
3301 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3302 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3303 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3304 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3305 PHY_M_LEDC_INIT_CTRL(7) |
3306 PHY_M_LEDC_STA1_CTRL(7) |
3307 PHY_M_LEDC_STA0_CTRL(7))
3308 : 0);
3309
3310 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3311 break;
3312
3313 default:
3314 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003315 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3316 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003317 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318}
3319
3320/* blink LED's for finding board */
3321static int sky2_phys_id(struct net_device *dev, u32 data)
3322{
3323 struct sky2_port *sky2 = netdev_priv(dev);
3324 struct sky2_hw *hw = sky2->hw;
3325 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003328 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329 int onoff = 1;
3330
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3333 else
3334 ms = data * 1000;
3335
3336 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003337 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3339 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3340 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3341 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3343 } else {
3344 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3345 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003348 interrupted = 0;
3349 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 sky2_led(hw, port, onoff);
3351 onoff = !onoff;
3352
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003353 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003354 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003355 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003356
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 ms -= 250;
3358 }
3359
3360 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3362 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3363 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3364 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3366 } else {
3367 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3368 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3369 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003370 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371
3372 return 0;
3373}
3374
3375static void sky2_get_pauseparam(struct net_device *dev,
3376 struct ethtool_pauseparam *ecmd)
3377{
3378 struct sky2_port *sky2 = netdev_priv(dev);
3379
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003380 switch (sky2->flow_mode) {
3381 case FC_NONE:
3382 ecmd->tx_pause = ecmd->rx_pause = 0;
3383 break;
3384 case FC_TX:
3385 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3386 break;
3387 case FC_RX:
3388 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3389 break;
3390 case FC_BOTH:
3391 ecmd->tx_pause = ecmd->rx_pause = 1;
3392 }
3393
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 ecmd->autoneg = sky2->autoneg;
3395}
3396
3397static int sky2_set_pauseparam(struct net_device *dev,
3398 struct ethtool_pauseparam *ecmd)
3399{
3400 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401
3402 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003403 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003405 if (netif_running(dev))
3406 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003408 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409}
3410
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003411static int sky2_get_coalesce(struct net_device *dev,
3412 struct ethtool_coalesce *ecmd)
3413{
3414 struct sky2_port *sky2 = netdev_priv(dev);
3415 struct sky2_hw *hw = sky2->hw;
3416
3417 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3418 ecmd->tx_coalesce_usecs = 0;
3419 else {
3420 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3421 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3422 }
3423 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3424
3425 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3426 ecmd->rx_coalesce_usecs = 0;
3427 else {
3428 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3429 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3430 }
3431 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3432
3433 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3434 ecmd->rx_coalesce_usecs_irq = 0;
3435 else {
3436 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3437 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3438 }
3439
3440 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3441
3442 return 0;
3443}
3444
3445/* Note: this affect both ports */
3446static int sky2_set_coalesce(struct net_device *dev,
3447 struct ethtool_coalesce *ecmd)
3448{
3449 struct sky2_port *sky2 = netdev_priv(dev);
3450 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003451 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003452
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003453 if (ecmd->tx_coalesce_usecs > tmax ||
3454 ecmd->rx_coalesce_usecs > tmax ||
3455 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003456 return -EINVAL;
3457
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003458 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003459 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003460 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003461 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003462 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003463 return -EINVAL;
3464
3465 if (ecmd->tx_coalesce_usecs == 0)
3466 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3467 else {
3468 sky2_write32(hw, STAT_TX_TIMER_INI,
3469 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3470 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3471 }
3472 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3473
3474 if (ecmd->rx_coalesce_usecs == 0)
3475 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3476 else {
3477 sky2_write32(hw, STAT_LEV_TIMER_INI,
3478 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3479 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3480 }
3481 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3482
3483 if (ecmd->rx_coalesce_usecs_irq == 0)
3484 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3485 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003486 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003487 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3488 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3489 }
3490 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3491 return 0;
3492}
3493
Stephen Hemminger793b8832005-09-14 16:06:14 -07003494static void sky2_get_ringparam(struct net_device *dev,
3495 struct ethtool_ringparam *ering)
3496{
3497 struct sky2_port *sky2 = netdev_priv(dev);
3498
3499 ering->rx_max_pending = RX_MAX_PENDING;
3500 ering->rx_mini_max_pending = 0;
3501 ering->rx_jumbo_max_pending = 0;
3502 ering->tx_max_pending = TX_RING_SIZE - 1;
3503
3504 ering->rx_pending = sky2->rx_pending;
3505 ering->rx_mini_pending = 0;
3506 ering->rx_jumbo_pending = 0;
3507 ering->tx_pending = sky2->tx_pending;
3508}
3509
3510static int sky2_set_ringparam(struct net_device *dev,
3511 struct ethtool_ringparam *ering)
3512{
3513 struct sky2_port *sky2 = netdev_priv(dev);
3514 int err = 0;
3515
3516 if (ering->rx_pending > RX_MAX_PENDING ||
3517 ering->rx_pending < 8 ||
3518 ering->tx_pending < MAX_SKB_TX_LE ||
3519 ering->tx_pending > TX_RING_SIZE - 1)
3520 return -EINVAL;
3521
3522 if (netif_running(dev))
3523 sky2_down(dev);
3524
3525 sky2->rx_pending = ering->rx_pending;
3526 sky2->tx_pending = ering->tx_pending;
3527
Stephen Hemminger1b537562005-12-20 15:08:07 -08003528 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003529 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003530 if (err)
3531 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003532 else
3533 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003534 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003535
3536 return err;
3537}
3538
Stephen Hemminger793b8832005-09-14 16:06:14 -07003539static int sky2_get_regs_len(struct net_device *dev)
3540{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003541 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542}
3543
3544/*
3545 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003546 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003547 */
3548static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3549 void *p)
3550{
3551 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003552 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003553 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003554
3555 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003556
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003557 for (b = 0; b < 128; b++) {
3558 /* This complicated switch statement is to make sure and
3559 * only access regions that are unreserved.
3560 * Some blocks are only valid on dual port cards.
3561 * and block 3 has some special diagnostic registers that
3562 * are poison.
3563 */
3564 switch (b) {
3565 case 3:
3566 /* skip diagnostic ram region */
3567 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3568 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003569
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003570 /* dual port cards only */
3571 case 5: /* Tx Arbiter 2 */
3572 case 9: /* RX2 */
3573 case 14 ... 15: /* TX2 */
3574 case 17: case 19: /* Ram Buffer 2 */
3575 case 22 ... 23: /* Tx Ram Buffer 2 */
3576 case 25: /* Rx MAC Fifo 1 */
3577 case 27: /* Tx MAC Fifo 2 */
3578 case 31: /* GPHY 2 */
3579 case 40 ... 47: /* Pattern Ram 2 */
3580 case 52: case 54: /* TCP Segmentation 2 */
3581 case 112 ... 116: /* GMAC 2 */
3582 if (sky2->hw->ports == 1)
3583 goto reserved;
3584 /* fall through */
3585 case 0: /* Control */
3586 case 2: /* Mac address */
3587 case 4: /* Tx Arbiter 1 */
3588 case 7: /* PCI express reg */
3589 case 8: /* RX1 */
3590 case 12 ... 13: /* TX1 */
3591 case 16: case 18:/* Rx Ram Buffer 1 */
3592 case 20 ... 21: /* Tx Ram Buffer 1 */
3593 case 24: /* Rx MAC Fifo 1 */
3594 case 26: /* Tx MAC Fifo 1 */
3595 case 28 ... 29: /* Descriptor and status unit */
3596 case 30: /* GPHY 1*/
3597 case 32 ... 39: /* Pattern Ram 1 */
3598 case 48: case 50: /* TCP Segmentation 1 */
3599 case 56 ... 60: /* PCI space */
3600 case 80 ... 84: /* GMAC 1 */
3601 memcpy_fromio(p, io, 128);
3602 break;
3603 default:
3604reserved:
3605 memset(p, 0, 128);
3606 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003607
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003608 p += 128;
3609 io += 128;
3610 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003611}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003613/* In order to do Jumbo packets on these chips, need to turn off the
3614 * transmit store/forward. Therefore checksum offload won't work.
3615 */
3616static int no_tx_offload(struct net_device *dev)
3617{
3618 const struct sky2_port *sky2 = netdev_priv(dev);
3619 const struct sky2_hw *hw = sky2->hw;
3620
Stephen Hemminger69161612007-06-04 17:23:26 -07003621 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003622}
3623
3624static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3625{
3626 if (data && no_tx_offload(dev))
3627 return -EINVAL;
3628
3629 return ethtool_op_set_tx_csum(dev, data);
3630}
3631
3632
3633static int sky2_set_tso(struct net_device *dev, u32 data)
3634{
3635 if (data && no_tx_offload(dev))
3636 return -EINVAL;
3637
3638 return ethtool_op_set_tso(dev, data);
3639}
3640
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003641static int sky2_get_eeprom_len(struct net_device *dev)
3642{
3643 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003644 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003645 u16 reg2;
3646
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003647 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003648 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3649}
3650
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003651static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003652{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003653 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003654
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003655 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003656
3657 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003658 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003659 } while (!(offset & PCI_VPD_ADDR_F));
3660
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003661 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003662 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003663}
3664
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003665static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003666{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003667 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3668 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003669 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003670 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003671 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003672}
3673
3674static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3675 u8 *data)
3676{
3677 struct sky2_port *sky2 = netdev_priv(dev);
3678 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3679 int length = eeprom->len;
3680 u16 offset = eeprom->offset;
3681
3682 if (!cap)
3683 return -EINVAL;
3684
3685 eeprom->magic = SKY2_EEPROM_MAGIC;
3686
3687 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003688 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003689 int n = min_t(int, length, sizeof(val));
3690
3691 memcpy(data, &val, n);
3692 length -= n;
3693 data += n;
3694 offset += n;
3695 }
3696 return 0;
3697}
3698
3699static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3700 u8 *data)
3701{
3702 struct sky2_port *sky2 = netdev_priv(dev);
3703 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3704 int length = eeprom->len;
3705 u16 offset = eeprom->offset;
3706
3707 if (!cap)
3708 return -EINVAL;
3709
3710 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3711 return -EINVAL;
3712
3713 while (length > 0) {
3714 u32 val;
3715 int n = min_t(int, length, sizeof(val));
3716
3717 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003718 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003719 memcpy(&val, data, n);
3720
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003721 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003722
3723 length -= n;
3724 data += n;
3725 offset += n;
3726 }
3727 return 0;
3728}
3729
3730
Jeff Garzik7282d492006-09-13 14:30:00 -04003731static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003732 .get_settings = sky2_get_settings,
3733 .set_settings = sky2_set_settings,
3734 .get_drvinfo = sky2_get_drvinfo,
3735 .get_wol = sky2_get_wol,
3736 .set_wol = sky2_set_wol,
3737 .get_msglevel = sky2_get_msglevel,
3738 .set_msglevel = sky2_set_msglevel,
3739 .nway_reset = sky2_nway_reset,
3740 .get_regs_len = sky2_get_regs_len,
3741 .get_regs = sky2_get_regs,
3742 .get_link = ethtool_op_get_link,
3743 .get_eeprom_len = sky2_get_eeprom_len,
3744 .get_eeprom = sky2_get_eeprom,
3745 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003746 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003747 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003748 .set_tso = sky2_set_tso,
3749 .get_rx_csum = sky2_get_rx_csum,
3750 .set_rx_csum = sky2_set_rx_csum,
3751 .get_strings = sky2_get_strings,
3752 .get_coalesce = sky2_get_coalesce,
3753 .set_coalesce = sky2_set_coalesce,
3754 .get_ringparam = sky2_get_ringparam,
3755 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003756 .get_pauseparam = sky2_get_pauseparam,
3757 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003758 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003759 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003760 .get_ethtool_stats = sky2_get_ethtool_stats,
3761};
3762
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003763#ifdef CONFIG_SKY2_DEBUG
3764
3765static struct dentry *sky2_debug;
3766
3767static int sky2_debug_show(struct seq_file *seq, void *v)
3768{
3769 struct net_device *dev = seq->private;
3770 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003771 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003772 unsigned port = sky2->port;
3773 unsigned idx, last;
3774 int sop;
3775
3776 if (!netif_running(dev))
3777 return -ENETDOWN;
3778
3779 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3780 sky2_read32(hw, B0_ISRC),
3781 sky2_read32(hw, B0_IMSK),
3782 sky2_read32(hw, B0_Y2_SP_ICR));
3783
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003784 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003785 last = sky2_read16(hw, STAT_PUT_IDX);
3786
3787 if (hw->st_idx == last)
3788 seq_puts(seq, "Status ring (empty)\n");
3789 else {
3790 seq_puts(seq, "Status ring\n");
3791 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3792 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3793 const struct sky2_status_le *le = hw->st_le + idx;
3794 seq_printf(seq, "[%d] %#x %d %#x\n",
3795 idx, le->opcode, le->length, le->status);
3796 }
3797 seq_puts(seq, "\n");
3798 }
3799
3800 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3801 sky2->tx_cons, sky2->tx_prod,
3802 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3803 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3804
3805 /* Dump contents of tx ring */
3806 sop = 1;
3807 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3808 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3809 const struct sky2_tx_le *le = sky2->tx_le + idx;
3810 u32 a = le32_to_cpu(le->addr);
3811
3812 if (sop)
3813 seq_printf(seq, "%u:", idx);
3814 sop = 0;
3815
3816 switch(le->opcode & ~HW_OWNER) {
3817 case OP_ADDR64:
3818 seq_printf(seq, " %#x:", a);
3819 break;
3820 case OP_LRGLEN:
3821 seq_printf(seq, " mtu=%d", a);
3822 break;
3823 case OP_VLAN:
3824 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3825 break;
3826 case OP_TCPLISW:
3827 seq_printf(seq, " csum=%#x", a);
3828 break;
3829 case OP_LARGESEND:
3830 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3831 break;
3832 case OP_PACKET:
3833 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3834 break;
3835 case OP_BUFFER:
3836 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3837 break;
3838 default:
3839 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3840 a, le16_to_cpu(le->length));
3841 }
3842
3843 if (le->ctrl & EOP) {
3844 seq_putc(seq, '\n');
3845 sop = 1;
3846 }
3847 }
3848
3849 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3850 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3851 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3852 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3853
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003854 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003855 return 0;
3856}
3857
3858static int sky2_debug_open(struct inode *inode, struct file *file)
3859{
3860 return single_open(file, sky2_debug_show, inode->i_private);
3861}
3862
3863static const struct file_operations sky2_debug_fops = {
3864 .owner = THIS_MODULE,
3865 .open = sky2_debug_open,
3866 .read = seq_read,
3867 .llseek = seq_lseek,
3868 .release = single_release,
3869};
3870
3871/*
3872 * Use network device events to create/remove/rename
3873 * debugfs file entries
3874 */
3875static int sky2_device_event(struct notifier_block *unused,
3876 unsigned long event, void *ptr)
3877{
3878 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003879 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003880
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003881 if (dev->open != sky2_up || !sky2_debug)
3882 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003883
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003884 switch(event) {
3885 case NETDEV_CHANGENAME:
3886 if (sky2->debugfs) {
3887 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3888 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003889 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003890 break;
3891
3892 case NETDEV_GOING_DOWN:
3893 if (sky2->debugfs) {
3894 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3895 dev->name);
3896 debugfs_remove(sky2->debugfs);
3897 sky2->debugfs = NULL;
3898 }
3899 break;
3900
3901 case NETDEV_UP:
3902 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3903 sky2_debug, dev,
3904 &sky2_debug_fops);
3905 if (IS_ERR(sky2->debugfs))
3906 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003907 }
3908
3909 return NOTIFY_DONE;
3910}
3911
3912static struct notifier_block sky2_notifier = {
3913 .notifier_call = sky2_device_event,
3914};
3915
3916
3917static __init void sky2_debug_init(void)
3918{
3919 struct dentry *ent;
3920
3921 ent = debugfs_create_dir("sky2", NULL);
3922 if (!ent || IS_ERR(ent))
3923 return;
3924
3925 sky2_debug = ent;
3926 register_netdevice_notifier(&sky2_notifier);
3927}
3928
3929static __exit void sky2_debug_cleanup(void)
3930{
3931 if (sky2_debug) {
3932 unregister_netdevice_notifier(&sky2_notifier);
3933 debugfs_remove(sky2_debug);
3934 sky2_debug = NULL;
3935 }
3936}
3937
3938#else
3939#define sky2_debug_init()
3940#define sky2_debug_cleanup()
3941#endif
3942
3943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944/* Initialize network device */
3945static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003946 unsigned port,
3947 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003948{
3949 struct sky2_port *sky2;
3950 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3951
3952 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003953 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954 return NULL;
3955 }
3956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003957 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003958 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003959 dev->open = sky2_up;
3960 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003961 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003962 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003963 dev->set_multicast_list = sky2_set_multicast;
3964 dev->set_mac_address = sky2_set_mac_address;
3965 dev->change_mtu = sky2_change_mtu;
3966 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3967 dev->tx_timeout = sky2_tx_timeout;
3968 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003969#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08003970 if (port == 0)
3971 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003973
3974 sky2 = netdev_priv(dev);
3975 sky2->netdev = dev;
3976 sky2->hw = hw;
3977 sky2->msg_enable = netif_msg_init(debug, default_msg);
3978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979 /* Auto speed and flow control */
3980 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003981 sky2->flow_mode = FC_BOTH;
3982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003983 sky2->duplex = -1;
3984 sky2->speed = -1;
3985 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08003986 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003987 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003988
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003989 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003990 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003991 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003992
3993 hw->dev[port] = dev;
3994
3995 sky2->port = port;
3996
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003997 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003998 if (highmem)
3999 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004000
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004001#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004002 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4003 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4004 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4005 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4006 dev->vlan_rx_register = sky2_vlan_rx_register;
4007 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004008#endif
4009
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004010 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004011 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004012 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004013
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004014 return dev;
4015}
4016
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004017static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004018{
4019 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004020 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004021
4022 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004023 printk(KERN_INFO PFX "%s: addr %s\n",
4024 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004025}
4026
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004027/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004028static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004029{
4030 struct sky2_hw *hw = dev_id;
4031 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4032
4033 if (status == 0)
4034 return IRQ_NONE;
4035
4036 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004037 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004038 wake_up(&hw->msi_wait);
4039 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4040 }
4041 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4042
4043 return IRQ_HANDLED;
4044}
4045
4046/* Test interrupt path by forcing a a software IRQ */
4047static int __devinit sky2_test_msi(struct sky2_hw *hw)
4048{
4049 struct pci_dev *pdev = hw->pdev;
4050 int err;
4051
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004052 init_waitqueue_head (&hw->msi_wait);
4053
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004054 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4055
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004056 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004057 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004058 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004059 return err;
4060 }
4061
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004062 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004063 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004064
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004065 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004066
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004067 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004068 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004069 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4070 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004071
4072 err = -EOPNOTSUPP;
4073 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4074 }
4075
4076 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004077 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004078
4079 free_irq(pdev->irq, hw);
4080
4081 return err;
4082}
4083
Stephen Hemmingere3173832007-02-06 10:45:39 -08004084static int __devinit pci_wake_enabled(struct pci_dev *dev)
4085{
4086 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4087 u16 value;
4088
4089 if (!pm)
4090 return 0;
4091 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4092 return 0;
4093 return value & PCI_PM_CTRL_PME_ENABLE;
4094}
4095
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004096static int __devinit sky2_probe(struct pci_dev *pdev,
4097 const struct pci_device_id *ent)
4098{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004099 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004100 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004101 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004102
Stephen Hemminger793b8832005-09-14 16:06:14 -07004103 err = pci_enable_device(pdev);
4104 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004105 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004106 goto err_out;
4107 }
4108
Stephen Hemminger793b8832005-09-14 16:06:14 -07004109 err = pci_request_regions(pdev, DRV_NAME);
4110 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004111 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004112 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004113 }
4114
4115 pci_set_master(pdev);
4116
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004117 if (sizeof(dma_addr_t) > sizeof(u32) &&
4118 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4119 using_dac = 1;
4120 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4121 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004122 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4123 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004124 goto err_out_free_regions;
4125 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004126 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004127 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4128 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004129 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004130 goto err_out_free_regions;
4131 }
4132 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004133
Stephen Hemmingere3173832007-02-06 10:45:39 -08004134 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004136 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004137 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004138 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004139 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140 goto err_out_free_regions;
4141 }
4142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004143 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004144
4145 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4146 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004147 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004148 goto err_out_free_hw;
4149 }
4150
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004151#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004152 /* The sk98lin vendor driver uses hardware byte swapping but
4153 * this driver uses software swapping.
4154 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004155 {
4156 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004157 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004158 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004159 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004160 }
4161#endif
4162
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004163 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004164 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004165 if (!hw->st_le)
4166 goto err_out_iounmap;
4167
Stephen Hemmingere3173832007-02-06 10:45:39 -08004168 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004169 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004170 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004171
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004172 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004173 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4174 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004175 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004176
Stephen Hemmingere3173832007-02-06 10:45:39 -08004177 sky2_reset(hw);
4178
4179 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004180 if (!dev) {
4181 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004182 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004183 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004184
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004185 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4186 err = sky2_test_msi(hw);
4187 if (err == -EOPNOTSUPP)
4188 pci_disable_msi(pdev);
4189 else if (err)
4190 goto err_out_free_netdev;
4191 }
4192
Stephen Hemminger793b8832005-09-14 16:06:14 -07004193 err = register_netdev(dev);
4194 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004195 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196 goto err_out_free_netdev;
4197 }
4198
Stephen Hemminger6de16232007-10-17 13:26:42 -07004199 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4200
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004201 err = request_irq(pdev->irq, sky2_intr,
4202 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004203 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004204 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004205 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004206 goto err_out_unregister;
4207 }
4208 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004209 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004210
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004211 sky2_show_addr(dev);
4212
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004213 if (hw->ports > 1) {
4214 struct net_device *dev1;
4215
Stephen Hemmingere3173832007-02-06 10:45:39 -08004216 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004217 if (!dev1)
4218 dev_warn(&pdev->dev, "allocation for second device failed\n");
4219 else if ((err = register_netdev(dev1))) {
4220 dev_warn(&pdev->dev,
4221 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004222 hw->dev[1] = NULL;
4223 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004224 } else
4225 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004226 }
4227
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004228 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004229 INIT_WORK(&hw->restart_work, sky2_restart);
4230
Stephen Hemminger793b8832005-09-14 16:06:14 -07004231 pci_set_drvdata(pdev, hw);
4232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233 return 0;
4234
Stephen Hemminger793b8832005-09-14 16:06:14 -07004235err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004236 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004237 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004238 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239err_out_free_netdev:
4240 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004241err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004242 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004243 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004244err_out_iounmap:
4245 iounmap(hw->regs);
4246err_out_free_hw:
4247 kfree(hw);
4248err_out_free_regions:
4249 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004250err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004253 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004254 return err;
4255}
4256
4257static void __devexit sky2_remove(struct pci_dev *pdev)
4258{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004259 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004260 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261
Stephen Hemminger793b8832005-09-14 16:06:14 -07004262 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004263 return;
4264
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004265 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004266 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004267
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004268 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004269 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004270
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004271 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004273 sky2_power_aux(hw);
4274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004276 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004277 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278
4279 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004280 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004281 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004282 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283 pci_release_regions(pdev);
4284 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004285
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004286 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004287 free_netdev(hw->dev[i]);
4288
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004289 iounmap(hw->regs);
4290 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004292 pci_set_drvdata(pdev, NULL);
4293}
4294
4295#ifdef CONFIG_PM
4296static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4297{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004298 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004299 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004300
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004301 if (!hw)
4302 return 0;
4303
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004304 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004305 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004306 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004307
Stephen Hemmingere3173832007-02-06 10:45:39 -08004308 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004309 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004310
4311 if (sky2->wol)
4312 sky2_wol_init(sky2);
4313
4314 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315 }
4316
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004317 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004318 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004319 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004320
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004321 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004322 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004323 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4324
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004325 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004326}
4327
4328static int sky2_resume(struct pci_dev *pdev)
4329{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004330 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004331 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004333 if (!hw)
4334 return 0;
4335
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004336 err = pci_set_power_state(pdev, PCI_D0);
4337 if (err)
4338 goto out;
4339
4340 err = pci_restore_state(pdev);
4341 if (err)
4342 goto out;
4343
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004345
4346 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004347 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4348 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4349 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004350 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004351
Stephen Hemmingere3173832007-02-06 10:45:39 -08004352 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004353 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004354 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004355
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004356 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004358 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004359 err = sky2_up(dev);
4360 if (err) {
4361 printk(KERN_ERR PFX "%s: could not up: %d\n",
4362 dev->name, err);
4363 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004364 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004365 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004366
4367 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004368 }
4369 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004370
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004371 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004372out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004373 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004374 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004375 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004376}
4377#endif
4378
Stephen Hemmingere3173832007-02-06 10:45:39 -08004379static void sky2_shutdown(struct pci_dev *pdev)
4380{
4381 struct sky2_hw *hw = pci_get_drvdata(pdev);
4382 int i, wol = 0;
4383
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004384 if (!hw)
4385 return;
4386
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004387 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004388
4389 for (i = 0; i < hw->ports; i++) {
4390 struct net_device *dev = hw->dev[i];
4391 struct sky2_port *sky2 = netdev_priv(dev);
4392
4393 if (sky2->wol) {
4394 wol = 1;
4395 sky2_wol_init(sky2);
4396 }
4397 }
4398
4399 if (wol)
4400 sky2_power_aux(hw);
4401
4402 pci_enable_wake(pdev, PCI_D3hot, wol);
4403 pci_enable_wake(pdev, PCI_D3cold, wol);
4404
4405 pci_disable_device(pdev);
4406 pci_set_power_state(pdev, PCI_D3hot);
4407
4408}
4409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004410static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004411 .name = DRV_NAME,
4412 .id_table = sky2_id_table,
4413 .probe = sky2_probe,
4414 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004416 .suspend = sky2_suspend,
4417 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004418#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004419 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004420};
4421
4422static int __init sky2_init_module(void)
4423{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004424 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004425 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004426}
4427
4428static void __exit sky2_cleanup_module(void)
4429{
4430 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004431 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004432}
4433
4434module_init(sky2_init_module);
4435module_exit(sky2_cleanup_module);
4436
4437MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004438MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004440MODULE_VERSION(DRV_VERSION);