| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright © 2008 Intel Corporation | 
|  | 3 | * | 
|  | 4 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 5 | * copy of this software and associated documentation files (the "Software"), | 
|  | 6 | * to deal in the Software without restriction, including without limitation | 
|  | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 8 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 9 | * Software is furnished to do so, subject to the following conditions: | 
|  | 10 | * | 
|  | 11 | * The above copyright notice and this permission notice (including the next | 
|  | 12 | * paragraph) shall be included in all copies or substantial portions of the | 
|  | 13 | * Software. | 
|  | 14 | * | 
|  | 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
|  | 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | 
|  | 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS | 
|  | 21 | * IN THE SOFTWARE. | 
|  | 22 | * | 
|  | 23 | * Authors: | 
|  | 24 | *    Keith Packard <keithp@keithp.com> | 
|  | 25 | * | 
|  | 26 | */ | 
|  | 27 |  | 
|  | 28 | #include <linux/i2c.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> | 
| Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 30 | #include <linux/export.h> | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 31 | #include <linux/notifier.h> | 
|  | 32 | #include <linux/reboot.h> | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> | 
| Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> | 
|  | 36 | #include <drm/drm_crtc_helper.h> | 
|  | 37 | #include <drm/drm_edid.h> | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 38 | #include "intel_drv.h" | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/i915_drm.h> | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 40 | #include "i915_drv.h" | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 41 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 42 | #define DP_LINK_CHECK_TIMEOUT	(10 * 1000) | 
|  | 43 |  | 
| Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 44 | struct dp_link_dpll { | 
|  | 45 | int link_bw; | 
|  | 46 | struct dpll dpll; | 
|  | 47 | }; | 
|  | 48 |  | 
|  | 49 | static const struct dp_link_dpll gen4_dpll[] = { | 
|  | 50 | { DP_LINK_BW_1_62, | 
|  | 51 | { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } }, | 
|  | 52 | { DP_LINK_BW_2_7, | 
|  | 53 | { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } } | 
|  | 54 | }; | 
|  | 55 |  | 
|  | 56 | static const struct dp_link_dpll pch_dpll[] = { | 
|  | 57 | { DP_LINK_BW_1_62, | 
|  | 58 | { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } }, | 
|  | 59 | { DP_LINK_BW_2_7, | 
|  | 60 | { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } } | 
|  | 61 | }; | 
|  | 62 |  | 
| Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 63 | static const struct dp_link_dpll vlv_dpll[] = { | 
|  | 64 | { DP_LINK_BW_1_62, | 
| Chon Ming Lee | 58f6e63 | 2013-09-25 15:47:51 +0800 | [diff] [blame] | 65 | { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } }, | 
| Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 66 | { DP_LINK_BW_2_7, | 
|  | 67 | { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } } | 
|  | 68 | }; | 
|  | 69 |  | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 70 | /* | 
|  | 71 | * CHV supports eDP 1.4 that have  more link rates. | 
|  | 72 | * Below only provides the fixed rate but exclude variable rate. | 
|  | 73 | */ | 
|  | 74 | static const struct dp_link_dpll chv_dpll[] = { | 
|  | 75 | /* | 
|  | 76 | * CHV requires to program fractional division for m2. | 
|  | 77 | * m2 is stored in fixed point format using formula below | 
|  | 78 | * (m2_int << 22) | m2_fraction | 
|  | 79 | */ | 
|  | 80 | { DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */ | 
|  | 81 | { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } }, | 
|  | 82 | { DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */ | 
|  | 83 | { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }, | 
|  | 84 | { DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */ | 
|  | 85 | { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } } | 
|  | 86 | }; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 87 | /* Skylake supports following rates */ | 
| Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 88 | static const int gen9_rates[] = { 162000, 216000, 270000, | 
|  | 89 | 324000, 432000, 540000 }; | 
| Ville Syrjälä | fe51bfb | 2015-03-12 17:10:38 +0200 | [diff] [blame] | 90 | static const int chv_rates[] = { 162000, 202500, 210000, 216000, | 
|  | 91 | 243000, 270000, 324000, 405000, | 
|  | 92 | 420000, 432000, 540000 }; | 
| Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 93 | static const int default_rates[] = { 162000, 270000, 540000 }; | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 94 |  | 
| Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 95 | /** | 
|  | 96 | * is_edp - is the given port attached to an eDP panel (either CPU or PCH) | 
|  | 97 | * @intel_dp: DP struct | 
|  | 98 | * | 
|  | 99 | * If a CPU or PCH DP output is attached to an eDP panel, this function | 
|  | 100 | * will return true, and false otherwise. | 
|  | 101 | */ | 
|  | 102 | static bool is_edp(struct intel_dp *intel_dp) | 
|  | 103 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 104 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 105 |  | 
|  | 106 | return intel_dig_port->base.type == INTEL_OUTPUT_EDP; | 
| Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 107 | } | 
|  | 108 |  | 
| Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 109 | static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp) | 
| Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 110 | { | 
| Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 111 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 112 |  | 
|  | 113 | return intel_dig_port->base.base.dev; | 
| Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 114 | } | 
|  | 115 |  | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 116 | static struct intel_dp *intel_attached_dp(struct drm_connector *connector) | 
|  | 117 | { | 
| Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 118 | return enc_to_intel_dp(&intel_attached_encoder(connector)->base); | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 119 | } | 
|  | 120 |  | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 121 | static void intel_dp_link_down(struct intel_dp *intel_dp); | 
| Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 122 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 123 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync); | 
| Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 124 | static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp); | 
| Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 125 | static void vlv_steal_power_sequencer(struct drm_device *dev, | 
|  | 126 | enum pipe pipe); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 127 |  | 
| Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 128 | static int | 
|  | 129 | intel_dp_max_link_bw(struct intel_dp  *intel_dp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 130 | { | 
| Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 131 | int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE]; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 132 |  | 
|  | 133 | switch (max_link_bw) { | 
|  | 134 | case DP_LINK_BW_1_62: | 
|  | 135 | case DP_LINK_BW_2_7: | 
| Ville Syrjälä | 1db10e2 | 2015-03-12 17:10:32 +0200 | [diff] [blame] | 136 | case DP_LINK_BW_5_4: | 
| Imre Deak | d4eead5 | 2013-07-09 17:05:26 +0300 | [diff] [blame] | 137 | break; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 138 | default: | 
| Imre Deak | d4eead5 | 2013-07-09 17:05:26 +0300 | [diff] [blame] | 139 | WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n", | 
|  | 140 | max_link_bw); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 141 | max_link_bw = DP_LINK_BW_1_62; | 
|  | 142 | break; | 
|  | 143 | } | 
|  | 144 | return max_link_bw; | 
|  | 145 | } | 
|  | 146 |  | 
| Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 147 | static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp) | 
|  | 148 | { | 
|  | 149 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 150 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 151 | u8 source_max, sink_max; | 
|  | 152 |  | 
|  | 153 | source_max = 4; | 
|  | 154 | if (HAS_DDI(dev) && intel_dig_port->port == PORT_A && | 
|  | 155 | (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0) | 
|  | 156 | source_max = 2; | 
|  | 157 |  | 
|  | 158 | sink_max = drm_dp_max_lane_count(intel_dp->dpcd); | 
|  | 159 |  | 
|  | 160 | return min(source_max, sink_max); | 
|  | 161 | } | 
|  | 162 |  | 
| Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 163 | /* | 
|  | 164 | * The units on the numbers in the next two are... bizarre.  Examples will | 
|  | 165 | * make it clearer; this one parallels an example in the eDP spec. | 
|  | 166 | * | 
|  | 167 | * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as: | 
|  | 168 | * | 
|  | 169 | *     270000 * 1 * 8 / 10 == 216000 | 
|  | 170 | * | 
|  | 171 | * The actual data capacity of that configuration is 2.16Gbit/s, so the | 
|  | 172 | * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz - | 
|  | 173 | * or equivalently, kilopixels per second - so for 1680x1050R it'd be | 
|  | 174 | * 119000.  At 18bpp that's 2142000 kilobits per second. | 
|  | 175 | * | 
|  | 176 | * Thus the strange-looking division by 10 in intel_dp_link_required, to | 
|  | 177 | * get the result in decakilobits instead of kilobits. | 
|  | 178 | */ | 
|  | 179 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 180 | static int | 
| Keith Packard | c898261 | 2012-01-25 08:16:25 -0800 | [diff] [blame] | 181 | intel_dp_link_required(int pixel_clock, int bpp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 182 | { | 
| Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 183 | return (pixel_clock * bpp + 9) / 10; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 184 | } | 
|  | 185 |  | 
|  | 186 | static int | 
| Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 187 | intel_dp_max_data_rate(int max_link_clock, int max_lanes) | 
|  | 188 | { | 
|  | 189 | return (max_link_clock * max_lanes * 8) / 10; | 
|  | 190 | } | 
|  | 191 |  | 
| Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 192 | static enum drm_mode_status | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 193 | intel_dp_mode_valid(struct drm_connector *connector, | 
|  | 194 | struct drm_display_mode *mode) | 
|  | 195 | { | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 196 | struct intel_dp *intel_dp = intel_attached_dp(connector); | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 197 | struct intel_connector *intel_connector = to_intel_connector(connector); | 
|  | 198 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 199 | int target_clock = mode->clock; | 
|  | 200 | int max_rate, mode_rate, max_lanes, max_link_clock; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 201 |  | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 202 | if (is_edp(intel_dp) && fixed_mode) { | 
|  | 203 | if (mode->hdisplay > fixed_mode->hdisplay) | 
| Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 204 | return MODE_PANEL; | 
|  | 205 |  | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 206 | if (mode->vdisplay > fixed_mode->vdisplay) | 
| Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 207 | return MODE_PANEL; | 
| Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 208 |  | 
|  | 209 | target_clock = fixed_mode->clock; | 
| Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 210 | } | 
|  | 211 |  | 
| Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 212 | max_link_clock = intel_dp_max_link_rate(intel_dp); | 
| Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 213 | max_lanes = intel_dp_max_lane_count(intel_dp); | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 214 |  | 
|  | 215 | max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); | 
|  | 216 | mode_rate = intel_dp_link_required(target_clock, 18); | 
|  | 217 |  | 
|  | 218 | if (mode_rate > max_rate) | 
| Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 219 | return MODE_CLOCK_HIGH; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 220 |  | 
|  | 221 | if (mode->clock < 10000) | 
|  | 222 | return MODE_CLOCK_LOW; | 
|  | 223 |  | 
| Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 224 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) | 
|  | 225 | return MODE_H_ILLEGAL; | 
|  | 226 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 227 | return MODE_OK; | 
|  | 228 | } | 
|  | 229 |  | 
| Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 230 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 231 | { | 
|  | 232 | int	i; | 
|  | 233 | uint32_t v = 0; | 
|  | 234 |  | 
|  | 235 | if (src_bytes > 4) | 
|  | 236 | src_bytes = 4; | 
|  | 237 | for (i = 0; i < src_bytes; i++) | 
|  | 238 | v |= ((uint32_t) src[i]) << ((3-i) * 8); | 
|  | 239 | return v; | 
|  | 240 | } | 
|  | 241 |  | 
| Damien Lespiau | c2af70e | 2015-02-10 19:32:23 +0000 | [diff] [blame] | 242 | static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 243 | { | 
|  | 244 | int i; | 
|  | 245 | if (dst_bytes > 4) | 
|  | 246 | dst_bytes = 4; | 
|  | 247 | for (i = 0; i < dst_bytes; i++) | 
|  | 248 | dst[i] = src >> ((3-i) * 8); | 
|  | 249 | } | 
|  | 250 |  | 
| Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 251 | /* hrawclock is 1/4 the FSB frequency */ | 
|  | 252 | static int | 
|  | 253 | intel_hrawclk(struct drm_device *dev) | 
|  | 254 | { | 
|  | 255 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 256 | uint32_t clkcfg; | 
|  | 257 |  | 
| Vijay Purushothaman | 9473c8f | 2012-09-27 19:13:01 +0530 | [diff] [blame] | 258 | /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */ | 
|  | 259 | if (IS_VALLEYVIEW(dev)) | 
|  | 260 | return 200; | 
|  | 261 |  | 
| Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 262 | clkcfg = I915_READ(CLKCFG); | 
|  | 263 | switch (clkcfg & CLKCFG_FSB_MASK) { | 
|  | 264 | case CLKCFG_FSB_400: | 
|  | 265 | return 100; | 
|  | 266 | case CLKCFG_FSB_533: | 
|  | 267 | return 133; | 
|  | 268 | case CLKCFG_FSB_667: | 
|  | 269 | return 166; | 
|  | 270 | case CLKCFG_FSB_800: | 
|  | 271 | return 200; | 
|  | 272 | case CLKCFG_FSB_1067: | 
|  | 273 | return 266; | 
|  | 274 | case CLKCFG_FSB_1333: | 
|  | 275 | return 333; | 
|  | 276 | /* these two are just a guess; one of them might be right */ | 
|  | 277 | case CLKCFG_FSB_1600: | 
|  | 278 | case CLKCFG_FSB_1600_ALT: | 
|  | 279 | return 400; | 
|  | 280 | default: | 
|  | 281 | return 133; | 
|  | 282 | } | 
|  | 283 | } | 
|  | 284 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 285 | static void | 
|  | 286 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 287 | struct intel_dp *intel_dp); | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 288 | static void | 
|  | 289 | intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev, | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 290 | struct intel_dp *intel_dp); | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 291 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 292 | static void pps_lock(struct intel_dp *intel_dp) | 
|  | 293 | { | 
|  | 294 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 295 | struct intel_encoder *encoder = &intel_dig_port->base; | 
|  | 296 | struct drm_device *dev = encoder->base.dev; | 
|  | 297 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 298 | enum intel_display_power_domain power_domain; | 
|  | 299 |  | 
|  | 300 | /* | 
|  | 301 | * See vlv_power_sequencer_reset() why we need | 
|  | 302 | * a power domain reference here. | 
|  | 303 | */ | 
|  | 304 | power_domain = intel_display_port_power_domain(encoder); | 
|  | 305 | intel_display_power_get(dev_priv, power_domain); | 
|  | 306 |  | 
|  | 307 | mutex_lock(&dev_priv->pps_mutex); | 
|  | 308 | } | 
|  | 309 |  | 
|  | 310 | static void pps_unlock(struct intel_dp *intel_dp) | 
|  | 311 | { | 
|  | 312 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 313 | struct intel_encoder *encoder = &intel_dig_port->base; | 
|  | 314 | struct drm_device *dev = encoder->base.dev; | 
|  | 315 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 316 | enum intel_display_power_domain power_domain; | 
|  | 317 |  | 
|  | 318 | mutex_unlock(&dev_priv->pps_mutex); | 
|  | 319 |  | 
|  | 320 | power_domain = intel_display_port_power_domain(encoder); | 
|  | 321 | intel_display_power_put(dev_priv, power_domain); | 
|  | 322 | } | 
|  | 323 |  | 
| Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 324 | static void | 
|  | 325 | vlv_power_sequencer_kick(struct intel_dp *intel_dp) | 
|  | 326 | { | 
|  | 327 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 328 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 329 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 330 | enum pipe pipe = intel_dp->pps_pipe; | 
| Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 331 | bool pll_enabled; | 
| Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 332 | uint32_t DP; | 
|  | 333 |  | 
|  | 334 | if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN, | 
|  | 335 | "skipping pipe %c power seqeuncer kick due to port %c being active\n", | 
|  | 336 | pipe_name(pipe), port_name(intel_dig_port->port))) | 
|  | 337 | return; | 
|  | 338 |  | 
|  | 339 | DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n", | 
|  | 340 | pipe_name(pipe), port_name(intel_dig_port->port)); | 
|  | 341 |  | 
|  | 342 | /* Preserve the BIOS-computed detected bit. This is | 
|  | 343 | * supposed to be read-only. | 
|  | 344 | */ | 
|  | 345 | DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; | 
|  | 346 | DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; | 
|  | 347 | DP |= DP_PORT_WIDTH(1); | 
|  | 348 | DP |= DP_LINK_TRAIN_PAT_1; | 
|  | 349 |  | 
|  | 350 | if (IS_CHERRYVIEW(dev)) | 
|  | 351 | DP |= DP_PIPE_SELECT_CHV(pipe); | 
|  | 352 | else if (pipe == PIPE_B) | 
|  | 353 | DP |= DP_PIPEB_SELECT; | 
|  | 354 |  | 
| Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 355 | pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE; | 
|  | 356 |  | 
|  | 357 | /* | 
|  | 358 | * The DPLL for the pipe must be enabled for this to work. | 
|  | 359 | * So enable temporarily it if it's not already enabled. | 
|  | 360 | */ | 
|  | 361 | if (!pll_enabled) | 
|  | 362 | vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ? | 
|  | 363 | &chv_dpll[0].dpll : &vlv_dpll[0].dpll); | 
|  | 364 |  | 
| Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 365 | /* | 
|  | 366 | * Similar magic as in intel_dp_enable_port(). | 
|  | 367 | * We _must_ do this port enable + disable trick | 
|  | 368 | * to make this power seqeuencer lock onto the port. | 
|  | 369 | * Otherwise even VDD force bit won't work. | 
|  | 370 | */ | 
|  | 371 | I915_WRITE(intel_dp->output_reg, DP); | 
|  | 372 | POSTING_READ(intel_dp->output_reg); | 
|  | 373 |  | 
|  | 374 | I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN); | 
|  | 375 | POSTING_READ(intel_dp->output_reg); | 
|  | 376 |  | 
|  | 377 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); | 
|  | 378 | POSTING_READ(intel_dp->output_reg); | 
| Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 379 |  | 
|  | 380 | if (!pll_enabled) | 
|  | 381 | vlv_force_pll_off(dev, pipe); | 
| Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 382 | } | 
|  | 383 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 384 | static enum pipe | 
|  | 385 | vlv_power_sequencer_pipe(struct intel_dp *intel_dp) | 
|  | 386 | { | 
|  | 387 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 388 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 389 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 390 | struct intel_encoder *encoder; | 
|  | 391 | unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B); | 
| Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 392 | enum pipe pipe; | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 393 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 394 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 395 |  | 
| Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 396 | /* We should never land here with regular DP ports */ | 
|  | 397 | WARN_ON(!is_edp(intel_dp)); | 
|  | 398 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 399 | if (intel_dp->pps_pipe != INVALID_PIPE) | 
|  | 400 | return intel_dp->pps_pipe; | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 401 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 402 | /* | 
|  | 403 | * We don't have power sequencer currently. | 
|  | 404 | * Pick one that's not used by other ports. | 
|  | 405 | */ | 
|  | 406 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 407 | base.head) { | 
|  | 408 | struct intel_dp *tmp; | 
|  | 409 |  | 
|  | 410 | if (encoder->type != INTEL_OUTPUT_EDP) | 
|  | 411 | continue; | 
|  | 412 |  | 
|  | 413 | tmp = enc_to_intel_dp(&encoder->base); | 
|  | 414 |  | 
|  | 415 | if (tmp->pps_pipe != INVALID_PIPE) | 
|  | 416 | pipes &= ~(1 << tmp->pps_pipe); | 
|  | 417 | } | 
|  | 418 |  | 
|  | 419 | /* | 
|  | 420 | * Didn't find one. This should not happen since there | 
|  | 421 | * are two power sequencers and up to two eDP ports. | 
|  | 422 | */ | 
|  | 423 | if (WARN_ON(pipes == 0)) | 
| Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 424 | pipe = PIPE_A; | 
|  | 425 | else | 
|  | 426 | pipe = ffs(pipes) - 1; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 427 |  | 
| Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 428 | vlv_steal_power_sequencer(dev, pipe); | 
|  | 429 | intel_dp->pps_pipe = pipe; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 430 |  | 
|  | 431 | DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n", | 
|  | 432 | pipe_name(intel_dp->pps_pipe), | 
|  | 433 | port_name(intel_dig_port->port)); | 
|  | 434 |  | 
|  | 435 | /* init power sequencer on this pipe and port */ | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 436 | intel_dp_init_panel_power_sequencer(dev, intel_dp); | 
|  | 437 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 438 |  | 
| Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 439 | /* | 
|  | 440 | * Even vdd force doesn't work until we've made | 
|  | 441 | * the power sequencer lock in on the port. | 
|  | 442 | */ | 
|  | 443 | vlv_power_sequencer_kick(intel_dp); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 444 |  | 
|  | 445 | return intel_dp->pps_pipe; | 
|  | 446 | } | 
|  | 447 |  | 
| Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 448 | typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv, | 
|  | 449 | enum pipe pipe); | 
|  | 450 |  | 
|  | 451 | static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv, | 
|  | 452 | enum pipe pipe) | 
|  | 453 | { | 
|  | 454 | return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON; | 
|  | 455 | } | 
|  | 456 |  | 
|  | 457 | static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv, | 
|  | 458 | enum pipe pipe) | 
|  | 459 | { | 
|  | 460 | return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD; | 
|  | 461 | } | 
|  | 462 |  | 
|  | 463 | static bool vlv_pipe_any(struct drm_i915_private *dev_priv, | 
|  | 464 | enum pipe pipe) | 
|  | 465 | { | 
|  | 466 | return true; | 
|  | 467 | } | 
|  | 468 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 469 | static enum pipe | 
| Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 470 | vlv_initial_pps_pipe(struct drm_i915_private *dev_priv, | 
|  | 471 | enum port port, | 
|  | 472 | vlv_pipe_check pipe_check) | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 473 | { | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 474 | enum pipe pipe; | 
|  | 475 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 476 | for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) { | 
|  | 477 | u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) & | 
|  | 478 | PANEL_PORT_SELECT_MASK; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 479 |  | 
|  | 480 | if (port_sel != PANEL_PORT_SELECT_VLV(port)) | 
|  | 481 | continue; | 
|  | 482 |  | 
| Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 483 | if (!pipe_check(dev_priv, pipe)) | 
|  | 484 | continue; | 
|  | 485 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 486 | return pipe; | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 487 | } | 
|  | 488 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 489 | return INVALID_PIPE; | 
|  | 490 | } | 
|  | 491 |  | 
|  | 492 | static void | 
|  | 493 | vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp) | 
|  | 494 | { | 
|  | 495 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 496 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 497 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 498 | enum port port = intel_dig_port->port; | 
|  | 499 |  | 
|  | 500 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 501 |  | 
|  | 502 | /* try to find a pipe with this port selected */ | 
| Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 503 | /* first pick one where the panel is on */ | 
|  | 504 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, | 
|  | 505 | vlv_pipe_has_pp_on); | 
|  | 506 | /* didn't find one? pick one where vdd is on */ | 
|  | 507 | if (intel_dp->pps_pipe == INVALID_PIPE) | 
|  | 508 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, | 
|  | 509 | vlv_pipe_has_vdd_on); | 
|  | 510 | /* didn't find one? pick one with just the correct port */ | 
|  | 511 | if (intel_dp->pps_pipe == INVALID_PIPE) | 
|  | 512 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, | 
|  | 513 | vlv_pipe_any); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 514 |  | 
|  | 515 | /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */ | 
|  | 516 | if (intel_dp->pps_pipe == INVALID_PIPE) { | 
|  | 517 | DRM_DEBUG_KMS("no initial power sequencer for port %c\n", | 
|  | 518 | port_name(port)); | 
|  | 519 | return; | 
|  | 520 | } | 
|  | 521 |  | 
|  | 522 | DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n", | 
|  | 523 | port_name(port), pipe_name(intel_dp->pps_pipe)); | 
|  | 524 |  | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 525 | intel_dp_init_panel_power_sequencer(dev, intel_dp); | 
|  | 526 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 527 | } | 
|  | 528 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 529 | void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv) | 
|  | 530 | { | 
|  | 531 | struct drm_device *dev = dev_priv->dev; | 
|  | 532 | struct intel_encoder *encoder; | 
|  | 533 |  | 
|  | 534 | if (WARN_ON(!IS_VALLEYVIEW(dev))) | 
|  | 535 | return; | 
|  | 536 |  | 
|  | 537 | /* | 
|  | 538 | * We can't grab pps_mutex here due to deadlock with power_domain | 
|  | 539 | * mutex when power_domain functions are called while holding pps_mutex. | 
|  | 540 | * That also means that in order to use pps_pipe the code needs to | 
|  | 541 | * hold both a power domain reference and pps_mutex, and the power domain | 
|  | 542 | * reference get/put must be done while _not_ holding pps_mutex. | 
|  | 543 | * pps_{lock,unlock}() do these steps in the correct order, so one | 
|  | 544 | * should use them always. | 
|  | 545 | */ | 
|  | 546 |  | 
|  | 547 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { | 
|  | 548 | struct intel_dp *intel_dp; | 
|  | 549 |  | 
|  | 550 | if (encoder->type != INTEL_OUTPUT_EDP) | 
|  | 551 | continue; | 
|  | 552 |  | 
|  | 553 | intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 554 | intel_dp->pps_pipe = INVALID_PIPE; | 
|  | 555 | } | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 556 | } | 
|  | 557 |  | 
|  | 558 | static u32 _pp_ctrl_reg(struct intel_dp *intel_dp) | 
|  | 559 | { | 
|  | 560 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 561 |  | 
|  | 562 | if (HAS_PCH_SPLIT(dev)) | 
|  | 563 | return PCH_PP_CONTROL; | 
|  | 564 | else | 
|  | 565 | return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp)); | 
|  | 566 | } | 
|  | 567 |  | 
|  | 568 | static u32 _pp_stat_reg(struct intel_dp *intel_dp) | 
|  | 569 | { | 
|  | 570 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 571 |  | 
|  | 572 | if (HAS_PCH_SPLIT(dev)) | 
|  | 573 | return PCH_PP_STATUS; | 
|  | 574 | else | 
|  | 575 | return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp)); | 
|  | 576 | } | 
|  | 577 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 578 | /* Reboot notifier handler to shutdown panel power to guarantee T12 timing | 
|  | 579 | This function only applicable when panel PM state is not to be tracked */ | 
|  | 580 | static int edp_notify_handler(struct notifier_block *this, unsigned long code, | 
|  | 581 | void *unused) | 
|  | 582 | { | 
|  | 583 | struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp), | 
|  | 584 | edp_notifier); | 
|  | 585 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 586 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 587 | u32 pp_div; | 
|  | 588 | u32 pp_ctrl_reg, pp_div_reg; | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 589 |  | 
|  | 590 | if (!is_edp(intel_dp) || code != SYS_RESTART) | 
|  | 591 | return 0; | 
|  | 592 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 593 | pps_lock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 594 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 595 | if (IS_VALLEYVIEW(dev)) { | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 596 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); | 
|  | 597 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 598 | pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe); | 
|  | 599 | pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe); | 
|  | 600 | pp_div = I915_READ(pp_div_reg); | 
|  | 601 | pp_div &= PP_REFERENCE_DIVIDER_MASK; | 
|  | 602 |  | 
|  | 603 | /* 0x1F write to PP_DIV_REG sets max cycle delay */ | 
|  | 604 | I915_WRITE(pp_div_reg, pp_div | 0x1F); | 
|  | 605 | I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF); | 
|  | 606 | msleep(intel_dp->panel_power_cycle_delay); | 
|  | 607 | } | 
|  | 608 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 609 | pps_unlock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 610 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 611 | return 0; | 
|  | 612 | } | 
|  | 613 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 614 | static bool edp_have_panel_power(struct intel_dp *intel_dp) | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 615 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 616 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 617 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 618 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 619 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 620 |  | 
| Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 621 | if (IS_VALLEYVIEW(dev) && | 
|  | 622 | intel_dp->pps_pipe == INVALID_PIPE) | 
|  | 623 | return false; | 
|  | 624 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 625 | return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0; | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 626 | } | 
|  | 627 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 628 | static bool edp_have_panel_vdd(struct intel_dp *intel_dp) | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 629 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 630 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 631 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 632 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 633 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 634 |  | 
| Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 635 | if (IS_VALLEYVIEW(dev) && | 
|  | 636 | intel_dp->pps_pipe == INVALID_PIPE) | 
|  | 637 | return false; | 
|  | 638 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 639 | return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD; | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 640 | } | 
|  | 641 |  | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 642 | static void | 
|  | 643 | intel_dp_check_edp(struct intel_dp *intel_dp) | 
|  | 644 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 645 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 646 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 647 |  | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 648 | if (!is_edp(intel_dp)) | 
|  | 649 | return; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 650 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 651 | if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) { | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 652 | WARN(1, "eDP powered off while attempting aux channel communication.\n"); | 
|  | 653 | DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n", | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 654 | I915_READ(_pp_stat_reg(intel_dp)), | 
|  | 655 | I915_READ(_pp_ctrl_reg(intel_dp))); | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 656 | } | 
|  | 657 | } | 
|  | 658 |  | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 659 | static uint32_t | 
|  | 660 | intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq) | 
|  | 661 | { | 
|  | 662 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 663 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 664 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 9ed35ab | 2013-02-18 19:00:25 -0300 | [diff] [blame] | 665 | uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg; | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 666 | uint32_t status; | 
|  | 667 | bool done; | 
|  | 668 |  | 
| Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 669 | #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0) | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 670 | if (has_aux_irq) | 
| Paulo Zanoni | b18ac46 | 2013-02-18 19:00:24 -0300 | [diff] [blame] | 671 | done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, | 
| Imre Deak | 3598706 | 2013-05-21 20:03:20 +0300 | [diff] [blame] | 672 | msecs_to_jiffies_timeout(10)); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 673 | else | 
|  | 674 | done = wait_for_atomic(C, 10) == 0; | 
|  | 675 | if (!done) | 
|  | 676 | DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n", | 
|  | 677 | has_aux_irq); | 
|  | 678 | #undef C | 
|  | 679 |  | 
|  | 680 | return status; | 
|  | 681 | } | 
|  | 682 |  | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 683 | static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index) | 
|  | 684 | { | 
|  | 685 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 686 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 687 |  | 
|  | 688 | /* | 
|  | 689 | * The clock divider is based off the hrawclk, and would like to run at | 
|  | 690 | * 2MHz.  So, take the hrawclk value and divide by 2 and use that | 
|  | 691 | */ | 
|  | 692 | return index ? 0 : intel_hrawclk(dev) / 2; | 
|  | 693 | } | 
|  | 694 |  | 
|  | 695 | static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index) | 
|  | 696 | { | 
|  | 697 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 698 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 699 |  | 
|  | 700 | if (index) | 
|  | 701 | return 0; | 
|  | 702 |  | 
|  | 703 | if (intel_dig_port->port == PORT_A) { | 
|  | 704 | if (IS_GEN6(dev) || IS_GEN7(dev)) | 
|  | 705 | return 200; /* SNB & IVB eDP input clock at 400Mhz */ | 
|  | 706 | else | 
|  | 707 | return 225; /* eDP input clock at 450Mhz */ | 
|  | 708 | } else { | 
|  | 709 | return DIV_ROUND_UP(intel_pch_rawclk(dev), 2); | 
|  | 710 | } | 
|  | 711 | } | 
|  | 712 |  | 
|  | 713 | static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index) | 
| Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 714 | { | 
|  | 715 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 716 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 717 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 718 |  | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 719 | if (intel_dig_port->port == PORT_A) { | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 720 | if (index) | 
|  | 721 | return 0; | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 722 | return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000); | 
| Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 723 | } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { | 
|  | 724 | /* Workaround for non-ULT HSW */ | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 725 | switch (index) { | 
|  | 726 | case 0: return 63; | 
|  | 727 | case 1: return 72; | 
|  | 728 | default: return 0; | 
|  | 729 | } | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 730 | } else  { | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 731 | return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2); | 
| Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 732 | } | 
|  | 733 | } | 
|  | 734 |  | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 735 | static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index) | 
|  | 736 | { | 
|  | 737 | return index ? 0 : 100; | 
|  | 738 | } | 
|  | 739 |  | 
| Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 740 | static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index) | 
|  | 741 | { | 
|  | 742 | /* | 
|  | 743 | * SKL doesn't need us to program the AUX clock divider (Hardware will | 
|  | 744 | * derive the clock from CDCLK automatically). We still implement the | 
|  | 745 | * get_aux_clock_divider vfunc to plug-in into the existing code. | 
|  | 746 | */ | 
|  | 747 | return index ? 0 : 1; | 
|  | 748 | } | 
|  | 749 |  | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 750 | static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp, | 
|  | 751 | bool has_aux_irq, | 
|  | 752 | int send_bytes, | 
|  | 753 | uint32_t aux_clock_divider) | 
|  | 754 | { | 
|  | 755 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 756 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 757 | uint32_t precharge, timeout; | 
|  | 758 |  | 
|  | 759 | if (IS_GEN6(dev)) | 
|  | 760 | precharge = 3; | 
|  | 761 | else | 
|  | 762 | precharge = 5; | 
|  | 763 |  | 
|  | 764 | if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL) | 
|  | 765 | timeout = DP_AUX_CH_CTL_TIME_OUT_600us; | 
|  | 766 | else | 
|  | 767 | timeout = DP_AUX_CH_CTL_TIME_OUT_400us; | 
|  | 768 |  | 
|  | 769 | return DP_AUX_CH_CTL_SEND_BUSY | | 
| Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 770 | DP_AUX_CH_CTL_DONE | | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 771 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | | 
| Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 772 | DP_AUX_CH_CTL_TIME_OUT_ERROR | | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 773 | timeout | | 
| Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 774 | DP_AUX_CH_CTL_RECEIVE_ERROR | | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 775 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | | 
|  | 776 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | | 
| Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 777 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT); | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 778 | } | 
|  | 779 |  | 
| Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 780 | static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp, | 
|  | 781 | bool has_aux_irq, | 
|  | 782 | int send_bytes, | 
|  | 783 | uint32_t unused) | 
|  | 784 | { | 
|  | 785 | return DP_AUX_CH_CTL_SEND_BUSY | | 
|  | 786 | DP_AUX_CH_CTL_DONE | | 
|  | 787 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | | 
|  | 788 | DP_AUX_CH_CTL_TIME_OUT_ERROR | | 
|  | 789 | DP_AUX_CH_CTL_TIME_OUT_1600us | | 
|  | 790 | DP_AUX_CH_CTL_RECEIVE_ERROR | | 
|  | 791 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | | 
|  | 792 | DP_AUX_CH_CTL_SYNC_PULSE_SKL(32); | 
|  | 793 | } | 
|  | 794 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 795 | static int | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 796 | intel_dp_aux_ch(struct intel_dp *intel_dp, | 
| Daniel Vetter | bd9f74a | 2014-10-02 09:45:35 +0200 | [diff] [blame] | 797 | const uint8_t *send, int send_bytes, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 798 | uint8_t *recv, int recv_size) | 
|  | 799 | { | 
| Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 800 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 801 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 802 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 9ed35ab | 2013-02-18 19:00:25 -0300 | [diff] [blame] | 803 | uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 804 | uint32_t ch_data = ch_ctl + 4; | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 805 | uint32_t aux_clock_divider; | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 806 | int i, ret, recv_bytes; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 807 | uint32_t status; | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 808 | int try, clock = 0; | 
| Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 809 | bool has_aux_irq = HAS_AUX_IRQ(dev); | 
| Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 810 | bool vdd; | 
|  | 811 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 812 | pps_lock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 813 |  | 
| Ville Syrjälä | 72c3500 | 2014-08-18 22:16:00 +0300 | [diff] [blame] | 814 | /* | 
|  | 815 | * We will be called with VDD already enabled for dpcd/edid/oui reads. | 
|  | 816 | * In such cases we want to leave VDD enabled and it's up to upper layers | 
|  | 817 | * to turn it off. But for eg. i2c-dev access we need to turn it on/off | 
|  | 818 | * ourselves. | 
|  | 819 | */ | 
| Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 820 | vdd = edp_panel_vdd_on(intel_dp); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 821 |  | 
|  | 822 | /* dp aux is extremely sensitive to irq latency, hence request the | 
|  | 823 | * lowest possible wakeup latency and so prevent the cpu from going into | 
|  | 824 | * deep sleep states. | 
|  | 825 | */ | 
|  | 826 | pm_qos_update_request(&dev_priv->pm_qos, 0); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 827 |  | 
| Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 828 | intel_dp_check_edp(intel_dp); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 829 |  | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 830 | intel_aux_display_runtime_get(dev_priv); | 
|  | 831 |  | 
| Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 832 | /* Try to wait for any previous AUX channel activity */ | 
|  | 833 | for (try = 0; try < 3; try++) { | 
| Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 834 | status = I915_READ_NOTRACE(ch_ctl); | 
| Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 835 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) | 
|  | 836 | break; | 
|  | 837 | msleep(1); | 
|  | 838 | } | 
|  | 839 |  | 
|  | 840 | if (try == 3) { | 
|  | 841 | WARN(1, "dp_aux_ch not started status 0x%08x\n", | 
|  | 842 | I915_READ(ch_ctl)); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 843 | ret = -EBUSY; | 
|  | 844 | goto out; | 
| Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 845 | } | 
|  | 846 |  | 
| Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 847 | /* Only 5 data registers! */ | 
|  | 848 | if (WARN_ON(send_bytes > 20 || recv_size > 20)) { | 
|  | 849 | ret = -E2BIG; | 
|  | 850 | goto out; | 
|  | 851 | } | 
|  | 852 |  | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 853 | while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) { | 
| Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 854 | u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp, | 
|  | 855 | has_aux_irq, | 
|  | 856 | send_bytes, | 
|  | 857 | aux_clock_divider); | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 858 |  | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 859 | /* Must try at least 3 times according to DP spec */ | 
|  | 860 | for (try = 0; try < 5; try++) { | 
|  | 861 | /* Load the send data into the aux channel data registers */ | 
|  | 862 | for (i = 0; i < send_bytes; i += 4) | 
|  | 863 | I915_WRITE(ch_data + i, | 
| Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 864 | intel_dp_pack_aux(send + i, | 
|  | 865 | send_bytes - i)); | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 866 |  | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 867 | /* Send the command and wait for it to complete */ | 
| Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 868 | I915_WRITE(ch_ctl, send_ctl); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 869 |  | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 870 | status = intel_dp_aux_wait_done(intel_dp, has_aux_irq); | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 871 |  | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 872 | /* Clear done status and any errors */ | 
|  | 873 | I915_WRITE(ch_ctl, | 
|  | 874 | status | | 
|  | 875 | DP_AUX_CH_CTL_DONE | | 
|  | 876 | DP_AUX_CH_CTL_TIME_OUT_ERROR | | 
|  | 877 | DP_AUX_CH_CTL_RECEIVE_ERROR); | 
| Adam Jackson | d7e96fe | 2011-07-26 15:39:46 -0400 | [diff] [blame] | 878 |  | 
| Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 879 | if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR | | 
|  | 880 | DP_AUX_CH_CTL_RECEIVE_ERROR)) | 
|  | 881 | continue; | 
|  | 882 | if (status & DP_AUX_CH_CTL_DONE) | 
|  | 883 | break; | 
|  | 884 | } | 
| Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 885 | if (status & DP_AUX_CH_CTL_DONE) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 886 | break; | 
|  | 887 | } | 
|  | 888 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 889 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { | 
| Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 890 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 891 | ret = -EBUSY; | 
|  | 892 | goto out; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 893 | } | 
|  | 894 |  | 
|  | 895 | /* Check for timeout or receive error. | 
|  | 896 | * Timeouts occur when the sink is not connected | 
|  | 897 | */ | 
| Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 898 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { | 
| Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 899 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 900 | ret = -EIO; | 
|  | 901 | goto out; | 
| Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 902 | } | 
| Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 903 |  | 
|  | 904 | /* Timeouts occur when the device isn't connected, so they're | 
|  | 905 | * "normal" -- don't fill the kernel log with these */ | 
| Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 906 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 907 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 908 | ret = -ETIMEDOUT; | 
|  | 909 | goto out; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 910 | } | 
|  | 911 |  | 
|  | 912 | /* Unload any bytes sent back from the other side */ | 
|  | 913 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> | 
|  | 914 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 915 | if (recv_bytes > recv_size) | 
|  | 916 | recv_bytes = recv_size; | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 917 |  | 
| Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 918 | for (i = 0; i < recv_bytes; i += 4) | 
| Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 919 | intel_dp_unpack_aux(I915_READ(ch_data + i), | 
|  | 920 | recv + i, recv_bytes - i); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 921 |  | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 922 | ret = recv_bytes; | 
|  | 923 | out: | 
|  | 924 | pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE); | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 925 | intel_aux_display_runtime_put(dev_priv); | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 926 |  | 
| Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 927 | if (vdd) | 
|  | 928 | edp_panel_vdd_off(intel_dp, false); | 
|  | 929 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 930 | pps_unlock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 931 |  | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 932 | return ret; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 933 | } | 
|  | 934 |  | 
| Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 935 | #define BARE_ADDRESS_SIZE	3 | 
|  | 936 | #define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1) | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 937 | static ssize_t | 
|  | 938 | intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 939 | { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 940 | struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux); | 
|  | 941 | uint8_t txbuf[20], rxbuf[20]; | 
|  | 942 | size_t txsize, rxsize; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 943 | int ret; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 944 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 945 | txbuf[0] = msg->request << 4; | 
|  | 946 | txbuf[1] = msg->address >> 8; | 
|  | 947 | txbuf[2] = msg->address & 0xff; | 
|  | 948 | txbuf[3] = msg->size - 1; | 
| Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 949 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 950 | switch (msg->request & ~DP_AUX_I2C_MOT) { | 
|  | 951 | case DP_AUX_NATIVE_WRITE: | 
|  | 952 | case DP_AUX_I2C_WRITE: | 
| Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 953 | txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE; | 
| Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame^] | 954 | rxsize = 2; /* 0 or 1 data bytes */ | 
| Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 955 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 956 | if (WARN_ON(txsize > 20)) | 
|  | 957 | return -E2BIG; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 958 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 959 | memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 960 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 961 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); | 
|  | 962 | if (ret > 0) { | 
|  | 963 | msg->reply = rxbuf[0] >> 4; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 964 |  | 
| Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame^] | 965 | if (ret > 1) { | 
|  | 966 | /* Number of bytes written in a short write. */ | 
|  | 967 | ret = clamp_t(int, rxbuf[1], 0, msg->size); | 
|  | 968 | } else { | 
|  | 969 | /* Return payload size. */ | 
|  | 970 | ret = msg->size; | 
|  | 971 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 972 | } | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 973 | break; | 
|  | 974 |  | 
|  | 975 | case DP_AUX_NATIVE_READ: | 
|  | 976 | case DP_AUX_I2C_READ: | 
| Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 977 | txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 978 | rxsize = msg->size + 1; | 
|  | 979 |  | 
|  | 980 | if (WARN_ON(rxsize > 20)) | 
|  | 981 | return -E2BIG; | 
|  | 982 |  | 
|  | 983 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); | 
|  | 984 | if (ret > 0) { | 
|  | 985 | msg->reply = rxbuf[0] >> 4; | 
|  | 986 | /* | 
|  | 987 | * Assume happy day, and copy the data. The caller is | 
|  | 988 | * expected to check msg->reply before touching it. | 
|  | 989 | * | 
|  | 990 | * Return payload size. | 
|  | 991 | */ | 
|  | 992 | ret--; | 
|  | 993 | memcpy(msg->buffer, rxbuf + 1, ret); | 
|  | 994 | } | 
|  | 995 | break; | 
|  | 996 |  | 
|  | 997 | default: | 
|  | 998 | ret = -EINVAL; | 
|  | 999 | break; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1000 | } | 
| Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 1001 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1002 | return ret; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1003 | } | 
|  | 1004 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1005 | static void | 
|  | 1006 | intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1007 | { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1008 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1009 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 1010 | enum port port = intel_dig_port->port; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1011 | const char *name = NULL; | 
| Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1012 | int ret; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1013 |  | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1014 | switch (port) { | 
|  | 1015 | case PORT_A: | 
|  | 1016 | intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1017 | name = "DPDDC-A"; | 
| Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1018 | break; | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1019 | case PORT_B: | 
|  | 1020 | intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1021 | name = "DPDDC-B"; | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1022 | break; | 
|  | 1023 | case PORT_C: | 
|  | 1024 | intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1025 | name = "DPDDC-C"; | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1026 | break; | 
|  | 1027 | case PORT_D: | 
|  | 1028 | intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1029 | name = "DPDDC-D"; | 
| Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1030 | break; | 
|  | 1031 | default: | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1032 | BUG(); | 
| Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1033 | } | 
|  | 1034 |  | 
| Damien Lespiau | 1b1aad7 | 2013-12-03 13:56:29 +0000 | [diff] [blame] | 1035 | /* | 
|  | 1036 | * The AUX_CTL register is usually DP_CTL + 0x10. | 
|  | 1037 | * | 
|  | 1038 | * On Haswell and Broadwell though: | 
|  | 1039 | *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU | 
|  | 1040 | *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU | 
|  | 1041 | * | 
|  | 1042 | * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU. | 
|  | 1043 | */ | 
|  | 1044 | if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) | 
| Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1045 | intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10; | 
| David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1046 |  | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1047 | intel_dp->aux.name = name; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1048 | intel_dp->aux.dev = dev->dev; | 
|  | 1049 | intel_dp->aux.transfer = intel_dp_aux_transfer; | 
| David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1050 |  | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1051 | DRM_DEBUG_KMS("registering %s bus for %s\n", name, | 
|  | 1052 | connector->base.kdev->kobj.name); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1053 |  | 
| Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 1054 | ret = drm_dp_aux_register(&intel_dp->aux); | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1055 | if (ret < 0) { | 
| Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 1056 | DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n", | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1057 | name, ret); | 
|  | 1058 | return; | 
| Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1059 | } | 
| David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1060 |  | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1061 | ret = sysfs_create_link(&connector->base.kdev->kobj, | 
|  | 1062 | &intel_dp->aux.ddc.dev.kobj, | 
|  | 1063 | intel_dp->aux.ddc.dev.kobj.name); | 
|  | 1064 | if (ret < 0) { | 
|  | 1065 | DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret); | 
| Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 1066 | drm_dp_aux_unregister(&intel_dp->aux); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1067 | } | 
|  | 1068 | } | 
|  | 1069 |  | 
| Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 1070 | static void | 
|  | 1071 | intel_dp_connector_unregister(struct intel_connector *intel_connector) | 
|  | 1072 | { | 
|  | 1073 | struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base); | 
|  | 1074 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1075 | if (!intel_connector->mst_port) | 
|  | 1076 | sysfs_remove_link(&intel_connector->base.kdev->kobj, | 
|  | 1077 | intel_dp->aux.ddc.dev.kobj.name); | 
| Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 1078 | intel_connector_unregister(intel_connector); | 
|  | 1079 | } | 
|  | 1080 |  | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1081 | static void | 
| Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1082 | skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock) | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1083 | { | 
|  | 1084 | u32 ctrl1; | 
|  | 1085 |  | 
|  | 1086 | pipe_config->ddi_pll_sel = SKL_DPLL0; | 
|  | 1087 | pipe_config->dpll_hw_state.cfgcr1 = 0; | 
|  | 1088 | pipe_config->dpll_hw_state.cfgcr2 = 0; | 
|  | 1089 |  | 
|  | 1090 | ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0); | 
| Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1091 | switch (link_clock / 2) { | 
|  | 1092 | case 81000: | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1093 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810, | 
|  | 1094 | SKL_DPLL0); | 
|  | 1095 | break; | 
| Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1096 | case 135000: | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1097 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350, | 
|  | 1098 | SKL_DPLL0); | 
|  | 1099 | break; | 
| Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1100 | case 270000: | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1101 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700, | 
|  | 1102 | SKL_DPLL0); | 
|  | 1103 | break; | 
| Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1104 | case 162000: | 
|  | 1105 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620, | 
|  | 1106 | SKL_DPLL0); | 
|  | 1107 | break; | 
|  | 1108 | /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which | 
|  | 1109 | results in CDCLK change. Need to handle the change of CDCLK by | 
|  | 1110 | disabling pipes and re-enabling them */ | 
|  | 1111 | case 108000: | 
|  | 1112 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080, | 
|  | 1113 | SKL_DPLL0); | 
|  | 1114 | break; | 
|  | 1115 | case 216000: | 
|  | 1116 | ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160, | 
|  | 1117 | SKL_DPLL0); | 
|  | 1118 | break; | 
|  | 1119 |  | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1120 | } | 
|  | 1121 | pipe_config->dpll_hw_state.ctrl1 = ctrl1; | 
|  | 1122 | } | 
|  | 1123 |  | 
|  | 1124 | static void | 
| Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1125 | hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw) | 
| Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1126 | { | 
|  | 1127 | switch (link_bw) { | 
|  | 1128 | case DP_LINK_BW_1_62: | 
|  | 1129 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810; | 
|  | 1130 | break; | 
|  | 1131 | case DP_LINK_BW_2_7: | 
|  | 1132 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350; | 
|  | 1133 | break; | 
|  | 1134 | case DP_LINK_BW_5_4: | 
|  | 1135 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700; | 
|  | 1136 | break; | 
|  | 1137 | } | 
|  | 1138 | } | 
|  | 1139 |  | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1140 | static int | 
| Ville Syrjälä | 12f6a2e | 2015-03-12 17:10:30 +0200 | [diff] [blame] | 1141 | intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates) | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1142 | { | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1143 | if (intel_dp->num_sink_rates) { | 
|  | 1144 | *sink_rates = intel_dp->sink_rates; | 
|  | 1145 | return intel_dp->num_sink_rates; | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1146 | } | 
| Ville Syrjälä | 12f6a2e | 2015-03-12 17:10:30 +0200 | [diff] [blame] | 1147 |  | 
|  | 1148 | *sink_rates = default_rates; | 
|  | 1149 |  | 
|  | 1150 | return (intel_dp_max_link_bw(intel_dp) >> 3) + 1; | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1151 | } | 
|  | 1152 |  | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1153 | static int | 
| Ville Syrjälä | 1db10e2 | 2015-03-12 17:10:32 +0200 | [diff] [blame] | 1154 | intel_dp_source_rates(struct drm_device *dev, const int **source_rates) | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1155 | { | 
| Ville Syrjälä | 636280b | 2015-03-12 17:10:29 +0200 | [diff] [blame] | 1156 | if (INTEL_INFO(dev)->gen >= 9) { | 
|  | 1157 | *source_rates = gen9_rates; | 
|  | 1158 | return ARRAY_SIZE(gen9_rates); | 
| Ville Syrjälä | fe51bfb | 2015-03-12 17:10:38 +0200 | [diff] [blame] | 1159 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 1160 | *source_rates = chv_rates; | 
|  | 1161 | return ARRAY_SIZE(chv_rates); | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1162 | } | 
| Ville Syrjälä | 636280b | 2015-03-12 17:10:29 +0200 | [diff] [blame] | 1163 |  | 
|  | 1164 | *source_rates = default_rates; | 
|  | 1165 |  | 
| Ville Syrjälä | 1db10e2 | 2015-03-12 17:10:32 +0200 | [diff] [blame] | 1166 | if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) | 
|  | 1167 | /* WaDisableHBR2:skl */ | 
|  | 1168 | return (DP_LINK_BW_2_7 >> 3) + 1; | 
|  | 1169 | else if (INTEL_INFO(dev)->gen >= 8 || | 
|  | 1170 | (IS_HASWELL(dev) && !IS_HSW_ULX(dev))) | 
|  | 1171 | return (DP_LINK_BW_5_4 >> 3) + 1; | 
|  | 1172 | else | 
|  | 1173 | return (DP_LINK_BW_2_7 >> 3) + 1; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1174 | } | 
|  | 1175 |  | 
| Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1176 | static void | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1177 | intel_dp_set_clock(struct intel_encoder *encoder, | 
| Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1178 | struct intel_crtc_state *pipe_config, int link_bw) | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1179 | { | 
|  | 1180 | struct drm_device *dev = encoder->base.dev; | 
| Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1181 | const struct dp_link_dpll *divisor = NULL; | 
|  | 1182 | int i, count = 0; | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1183 |  | 
|  | 1184 | if (IS_G4X(dev)) { | 
| Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1185 | divisor = gen4_dpll; | 
|  | 1186 | count = ARRAY_SIZE(gen4_dpll); | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1187 | } else if (HAS_PCH_SPLIT(dev)) { | 
| Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1188 | divisor = pch_dpll; | 
|  | 1189 | count = ARRAY_SIZE(pch_dpll); | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 1190 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 1191 | divisor = chv_dpll; | 
|  | 1192 | count = ARRAY_SIZE(chv_dpll); | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1193 | } else if (IS_VALLEYVIEW(dev)) { | 
| Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 1194 | divisor = vlv_dpll; | 
|  | 1195 | count = ARRAY_SIZE(vlv_dpll); | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1196 | } | 
| Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1197 |  | 
|  | 1198 | if (divisor && count) { | 
|  | 1199 | for (i = 0; i < count; i++) { | 
|  | 1200 | if (link_bw == divisor[i].link_bw) { | 
|  | 1201 | pipe_config->dpll = divisor[i].dpll; | 
|  | 1202 | pipe_config->clock_set = true; | 
|  | 1203 | break; | 
|  | 1204 | } | 
|  | 1205 | } | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1206 | } | 
|  | 1207 | } | 
|  | 1208 |  | 
| Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1209 | static int intersect_rates(const int *source_rates, int source_len, | 
|  | 1210 | const int *sink_rates, int sink_len, | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1211 | int *common_rates) | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1212 | { | 
|  | 1213 | int i = 0, j = 0, k = 0; | 
|  | 1214 |  | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1215 | while (i < source_len && j < sink_len) { | 
|  | 1216 | if (source_rates[i] == sink_rates[j]) { | 
| Ville Syrjälä | e6bda3e | 2015-03-12 17:10:37 +0200 | [diff] [blame] | 1217 | if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES)) | 
|  | 1218 | return k; | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1219 | common_rates[k] = source_rates[i]; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1220 | ++k; | 
|  | 1221 | ++i; | 
|  | 1222 | ++j; | 
|  | 1223 | } else if (source_rates[i] < sink_rates[j]) { | 
|  | 1224 | ++i; | 
|  | 1225 | } else { | 
|  | 1226 | ++j; | 
|  | 1227 | } | 
|  | 1228 | } | 
|  | 1229 | return k; | 
|  | 1230 | } | 
|  | 1231 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1232 | static int intel_dp_common_rates(struct intel_dp *intel_dp, | 
|  | 1233 | int *common_rates) | 
| Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1234 | { | 
|  | 1235 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 1236 | const int *source_rates, *sink_rates; | 
|  | 1237 | int source_len, sink_len; | 
|  | 1238 |  | 
|  | 1239 | sink_len = intel_dp_sink_rates(intel_dp, &sink_rates); | 
|  | 1240 | source_len = intel_dp_source_rates(dev, &source_rates); | 
|  | 1241 |  | 
|  | 1242 | return intersect_rates(source_rates, source_len, | 
|  | 1243 | sink_rates, sink_len, | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1244 | common_rates); | 
| Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1245 | } | 
|  | 1246 |  | 
| Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1247 | static void snprintf_int_array(char *str, size_t len, | 
|  | 1248 | const int *array, int nelem) | 
|  | 1249 | { | 
|  | 1250 | int i; | 
|  | 1251 |  | 
|  | 1252 | str[0] = '\0'; | 
|  | 1253 |  | 
|  | 1254 | for (i = 0; i < nelem; i++) { | 
|  | 1255 | int r = snprintf(str, len, "%d,", array[i]); | 
|  | 1256 | if (r >= len) | 
|  | 1257 | return; | 
|  | 1258 | str += r; | 
|  | 1259 | len -= r; | 
|  | 1260 | } | 
|  | 1261 | } | 
|  | 1262 |  | 
|  | 1263 | static void intel_dp_print_rates(struct intel_dp *intel_dp) | 
|  | 1264 | { | 
|  | 1265 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 1266 | const int *source_rates, *sink_rates; | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1267 | int source_len, sink_len, common_len; | 
|  | 1268 | int common_rates[DP_MAX_SUPPORTED_RATES]; | 
| Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1269 | char str[128]; /* FIXME: too big for stack? */ | 
|  | 1270 |  | 
|  | 1271 | if ((drm_debug & DRM_UT_KMS) == 0) | 
|  | 1272 | return; | 
|  | 1273 |  | 
|  | 1274 | source_len = intel_dp_source_rates(dev, &source_rates); | 
|  | 1275 | snprintf_int_array(str, sizeof(str), source_rates, source_len); | 
|  | 1276 | DRM_DEBUG_KMS("source rates: %s\n", str); | 
|  | 1277 |  | 
|  | 1278 | sink_len = intel_dp_sink_rates(intel_dp, &sink_rates); | 
|  | 1279 | snprintf_int_array(str, sizeof(str), sink_rates, sink_len); | 
|  | 1280 | DRM_DEBUG_KMS("sink rates: %s\n", str); | 
|  | 1281 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1282 | common_len = intel_dp_common_rates(intel_dp, common_rates); | 
|  | 1283 | snprintf_int_array(str, sizeof(str), common_rates, common_len); | 
|  | 1284 | DRM_DEBUG_KMS("common rates: %s\n", str); | 
| Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1285 | } | 
|  | 1286 |  | 
| Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 1287 | static int rate_to_index(int find, const int *rates) | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1288 | { | 
|  | 1289 | int i = 0; | 
|  | 1290 |  | 
|  | 1291 | for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i) | 
|  | 1292 | if (find == rates[i]) | 
|  | 1293 | break; | 
|  | 1294 |  | 
|  | 1295 | return i; | 
|  | 1296 | } | 
|  | 1297 |  | 
| Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1298 | int | 
|  | 1299 | intel_dp_max_link_rate(struct intel_dp *intel_dp) | 
|  | 1300 | { | 
|  | 1301 | int rates[DP_MAX_SUPPORTED_RATES] = {}; | 
|  | 1302 | int len; | 
|  | 1303 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1304 | len = intel_dp_common_rates(intel_dp, rates); | 
| Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1305 | if (WARN_ON(len <= 0)) | 
|  | 1306 | return 162000; | 
|  | 1307 |  | 
|  | 1308 | return rates[rate_to_index(0, rates) - 1]; | 
|  | 1309 | } | 
|  | 1310 |  | 
| Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1311 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate) | 
|  | 1312 | { | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1313 | return rate_to_index(rate, intel_dp->sink_rates); | 
| Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1314 | } | 
|  | 1315 |  | 
| Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1316 | bool | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1317 | intel_dp_compute_config(struct intel_encoder *encoder, | 
| Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1318 | struct intel_crtc_state *pipe_config) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1319 | { | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1320 | struct drm_device *dev = encoder->base.dev; | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1321 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1322 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1323 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1324 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 1325 | struct intel_crtc *intel_crtc = encoder->new_crtc; | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1326 | struct intel_connector *intel_connector = intel_dp->attached_connector; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1327 | int lane_count, clock; | 
| Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1328 | int min_lane_count = 1; | 
| Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 1329 | int max_lane_count = intel_dp_max_lane_count(intel_dp); | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 1330 | /* Conveniently, the link BW constants become indices with a shift...*/ | 
| Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1331 | int min_clock = 0; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1332 | int max_clock; | 
| Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1333 | int bpp, mode_rate; | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1334 | int link_avail, link_clock; | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1335 | int common_rates[DP_MAX_SUPPORTED_RATES] = {}; | 
|  | 1336 | int common_len; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1337 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1338 | common_len = intel_dp_common_rates(intel_dp, common_rates); | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1339 |  | 
|  | 1340 | /* No common link rates between source and sink */ | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1341 | WARN_ON(common_len <= 0); | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1342 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1343 | max_clock = common_len - 1; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1344 |  | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1345 | if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A) | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1346 | pipe_config->has_pch_encoder = true; | 
|  | 1347 |  | 
| Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1348 | pipe_config->has_dp_encoder = true; | 
| Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1349 | pipe_config->has_drrs = false; | 
| Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 1350 | pipe_config->has_audio = intel_dp->has_audio; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1351 |  | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1352 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { | 
|  | 1353 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, | 
|  | 1354 | adjusted_mode); | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 1355 | if (!HAS_PCH_SPLIT(dev)) | 
|  | 1356 | intel_gmch_panel_fitting(intel_crtc, pipe_config, | 
|  | 1357 | intel_connector->panel.fitting_mode); | 
|  | 1358 | else | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 1359 | intel_pch_panel_fitting(intel_crtc, pipe_config, | 
|  | 1360 | intel_connector->panel.fitting_mode); | 
| Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 1361 | } | 
|  | 1362 |  | 
| Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 1363 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) | 
| Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 1364 | return false; | 
|  | 1365 |  | 
| Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1366 | DRM_DEBUG_KMS("DP link computation with max lane count %i " | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1367 | "max bw %d pixel clock %iKHz\n", | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1368 | max_lane_count, common_rates[max_clock], | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1369 | adjusted_mode->crtc_clock); | 
| Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1370 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1371 | /* Walk through all bpp values. Luckily they're all nicely spaced with 2 | 
|  | 1372 | * bpc in between. */ | 
| Daniel Vetter | 3e7ca98 | 2013-06-01 19:45:56 +0200 | [diff] [blame] | 1373 | bpp = pipe_config->pipe_bpp; | 
| Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1374 | if (is_edp(intel_dp)) { | 
|  | 1375 | if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) { | 
|  | 1376 | DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n", | 
|  | 1377 | dev_priv->vbt.edp_bpp); | 
|  | 1378 | bpp = dev_priv->vbt.edp_bpp; | 
|  | 1379 | } | 
|  | 1380 |  | 
| Jani Nikula | 344c5bb | 2014-09-09 11:25:13 +0300 | [diff] [blame] | 1381 | /* | 
|  | 1382 | * Use the maximum clock and number of lanes the eDP panel | 
|  | 1383 | * advertizes being capable of. The panels are generally | 
|  | 1384 | * designed to support only a single clock and lane | 
|  | 1385 | * configuration, and typically these values correspond to the | 
|  | 1386 | * native resolution of the panel. | 
|  | 1387 | */ | 
|  | 1388 | min_lane_count = max_lane_count; | 
|  | 1389 | min_clock = max_clock; | 
| Imre Deak | 7984211 | 2013-07-18 17:44:13 +0300 | [diff] [blame] | 1390 | } | 
| Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1391 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1392 | for (; bpp >= 6*3; bpp -= 2*3) { | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1393 | mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock, | 
|  | 1394 | bpp); | 
| Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1395 |  | 
| Dave Airlie | c693099 | 2014-07-14 11:04:39 +1000 | [diff] [blame] | 1396 | for (clock = min_clock; clock <= max_clock; clock++) { | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1397 | for (lane_count = min_lane_count; | 
|  | 1398 | lane_count <= max_lane_count; | 
|  | 1399 | lane_count <<= 1) { | 
|  | 1400 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1401 | link_clock = common_rates[clock]; | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1402 | link_avail = intel_dp_max_data_rate(link_clock, | 
|  | 1403 | lane_count); | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1404 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1405 | if (mode_rate <= link_avail) { | 
|  | 1406 | goto found; | 
|  | 1407 | } | 
|  | 1408 | } | 
|  | 1409 | } | 
|  | 1410 | } | 
|  | 1411 |  | 
|  | 1412 | return false; | 
|  | 1413 |  | 
|  | 1414 | found: | 
| Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1415 | if (intel_dp->color_range_auto) { | 
|  | 1416 | /* | 
|  | 1417 | * See: | 
|  | 1418 | * CEA-861-E - 5.1 Default Encoding Parameters | 
|  | 1419 | * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry | 
|  | 1420 | */ | 
| Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 1421 | if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1) | 
| Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1422 | intel_dp->color_range = DP_COLOR_RANGE_16_235; | 
|  | 1423 | else | 
|  | 1424 | intel_dp->color_range = 0; | 
|  | 1425 | } | 
|  | 1426 |  | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1427 | if (intel_dp->color_range) | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 1428 | pipe_config->limited_color_range = true; | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1429 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1430 | intel_dp->lane_count = lane_count; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1431 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1432 | if (intel_dp->num_sink_rates) { | 
| Ville Syrjälä | bc27b7d | 2015-03-12 17:10:35 +0200 | [diff] [blame] | 1433 | intel_dp->link_bw = 0; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1434 | intel_dp->rate_select = | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1435 | intel_dp_rate_select(intel_dp, common_rates[clock]); | 
| Ville Syrjälä | bc27b7d | 2015-03-12 17:10:35 +0200 | [diff] [blame] | 1436 | } else { | 
|  | 1437 | intel_dp->link_bw = | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1438 | drm_dp_link_rate_to_bw_code(common_rates[clock]); | 
| Ville Syrjälä | bc27b7d | 2015-03-12 17:10:35 +0200 | [diff] [blame] | 1439 | intel_dp->rate_select = 0; | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1440 | } | 
|  | 1441 |  | 
| Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1442 | pipe_config->pipe_bpp = bpp; | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1443 | pipe_config->port_clock = common_rates[clock]; | 
| Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1444 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1445 | DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n", | 
|  | 1446 | intel_dp->link_bw, intel_dp->lane_count, | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1447 | pipe_config->port_clock, bpp); | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1448 | DRM_DEBUG_KMS("DP link bw required %i available %i\n", | 
|  | 1449 | mode_rate, link_avail); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1450 |  | 
| Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1451 | intel_link_compute_m_n(bpp, lane_count, | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1452 | adjusted_mode->crtc_clock, | 
|  | 1453 | pipe_config->port_clock, | 
| Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1454 | &pipe_config->dp_m_n); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1455 |  | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1456 | if (intel_connector->panel.downclock_mode != NULL && | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1457 | dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) { | 
| Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1458 | pipe_config->has_drrs = true; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1459 | intel_link_compute_m_n(bpp, lane_count, | 
|  | 1460 | intel_connector->panel.downclock_mode->clock, | 
|  | 1461 | pipe_config->port_clock, | 
|  | 1462 | &pipe_config->dp_m2_n2); | 
|  | 1463 | } | 
|  | 1464 |  | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1465 | if (IS_SKYLAKE(dev) && is_edp(intel_dp)) | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1466 | skl_edp_set_pll_config(pipe_config, common_rates[clock]); | 
| Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1467 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1468 | hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw); | 
|  | 1469 | else | 
|  | 1470 | intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw); | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1471 |  | 
| Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1472 | return true; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1473 | } | 
|  | 1474 |  | 
| Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1475 | static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp) | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1476 | { | 
| Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1477 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); | 
|  | 1478 | struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc); | 
|  | 1479 | struct drm_device *dev = crtc->base.dev; | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1480 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1481 | u32 dpa_ctl; | 
|  | 1482 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1483 | DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", | 
|  | 1484 | crtc->config->port_clock); | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1485 | dpa_ctl = I915_READ(DP_A); | 
|  | 1486 | dpa_ctl &= ~DP_PLL_FREQ_MASK; | 
|  | 1487 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1488 | if (crtc->config->port_clock == 162000) { | 
| Daniel Vetter | 1ce1703 | 2012-11-29 15:59:32 +0100 | [diff] [blame] | 1489 | /* For a long time we've carried around a ILK-DevA w/a for the | 
|  | 1490 | * 160MHz clock. If we're really unlucky, it's still required. | 
|  | 1491 | */ | 
|  | 1492 | DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n"); | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1493 | dpa_ctl |= DP_PLL_FREQ_160MHZ; | 
| Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1494 | intel_dp->DP |= DP_PLL_FREQ_160MHZ; | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1495 | } else { | 
|  | 1496 | dpa_ctl |= DP_PLL_FREQ_270MHZ; | 
| Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1497 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1498 | } | 
| Daniel Vetter | 1ce1703 | 2012-11-29 15:59:32 +0100 | [diff] [blame] | 1499 |  | 
| Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1500 | I915_WRITE(DP_A, dpa_ctl); | 
|  | 1501 |  | 
|  | 1502 | POSTING_READ(DP_A); | 
|  | 1503 | udelay(500); | 
|  | 1504 | } | 
|  | 1505 |  | 
| Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 1506 | static void intel_dp_prepare(struct intel_encoder *encoder) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1507 | { | 
| Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1508 | struct drm_device *dev = encoder->base.dev; | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1509 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1510 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1511 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1512 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1513 | struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1514 |  | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1515 | /* | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1516 | * There are four kinds of DP registers: | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1517 | * | 
|  | 1518 | * 	IBX PCH | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1519 | * 	SNB CPU | 
|  | 1520 | *	IVB CPU | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1521 | * 	CPT PCH | 
|  | 1522 | * | 
|  | 1523 | * IBX PCH and CPU are the same for almost everything, | 
|  | 1524 | * except that the CPU DP PLL is configured in this | 
|  | 1525 | * register | 
|  | 1526 | * | 
|  | 1527 | * CPT PCH is quite different, having many bits moved | 
|  | 1528 | * to the TRANS_DP_CTL register instead. That | 
|  | 1529 | * configuration happens (oddly) in ironlake_pch_enable | 
|  | 1530 | */ | 
| Adam Jackson | 9c9e792 | 2010-04-05 17:57:59 -0400 | [diff] [blame] | 1531 |  | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1532 | /* Preserve the BIOS-computed detected bit. This is | 
|  | 1533 | * supposed to be read-only. | 
|  | 1534 | */ | 
|  | 1535 | intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1536 |  | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1537 | /* Handle DP bits in common between all three register formats */ | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1538 | intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; | 
| Daniel Vetter | 17aa6be | 2013-04-30 14:01:40 +0200 | [diff] [blame] | 1539 | intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1540 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1541 | if (crtc->config->has_audio) | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1542 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; | 
| Paulo Zanoni | 247d89f | 2012-10-15 15:51:33 -0300 | [diff] [blame] | 1543 |  | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1544 | /* Split out the IBX/CPU vs CPT settings */ | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1545 |  | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1546 | if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) { | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1547 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) | 
|  | 1548 | intel_dp->DP |= DP_SYNC_HS_HIGH; | 
|  | 1549 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) | 
|  | 1550 | intel_dp->DP |= DP_SYNC_VS_HIGH; | 
|  | 1551 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; | 
|  | 1552 |  | 
| Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1553 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1554 | intel_dp->DP |= DP_ENHANCED_FRAMING; | 
|  | 1555 |  | 
| Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1556 | intel_dp->DP |= crtc->pipe << 29; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1557 | } else if (!HAS_PCH_CPT(dev) || port == PORT_A) { | 
| Jesse Barnes | b263401 | 2013-03-28 09:55:40 -0700 | [diff] [blame] | 1558 | if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev)) | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1559 | intel_dp->DP |= intel_dp->color_range; | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1560 |  | 
|  | 1561 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) | 
|  | 1562 | intel_dp->DP |= DP_SYNC_HS_HIGH; | 
|  | 1563 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) | 
|  | 1564 | intel_dp->DP |= DP_SYNC_VS_HIGH; | 
|  | 1565 | intel_dp->DP |= DP_LINK_TRAIN_OFF; | 
|  | 1566 |  | 
| Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1567 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1568 | intel_dp->DP |= DP_ENHANCED_FRAMING; | 
|  | 1569 |  | 
| Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1570 | if (!IS_CHERRYVIEW(dev)) { | 
|  | 1571 | if (crtc->pipe == 1) | 
|  | 1572 | intel_dp->DP |= DP_PIPEB_SELECT; | 
|  | 1573 | } else { | 
|  | 1574 | intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe); | 
|  | 1575 | } | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1576 | } else { | 
|  | 1577 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1578 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1579 | } | 
|  | 1580 |  | 
| Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1581 | #define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK) | 
|  | 1582 | #define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE) | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1583 |  | 
| Paulo Zanoni | 1a5ef5b | 2013-12-19 14:29:43 -0200 | [diff] [blame] | 1584 | #define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0) | 
|  | 1585 | #define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0) | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1586 |  | 
| Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1587 | #define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) | 
|  | 1588 | #define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE) | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1589 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1590 | static void wait_panel_status(struct intel_dp *intel_dp, | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1591 | u32 mask, | 
|  | 1592 | u32 value) | 
|  | 1593 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1594 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1595 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1596 | u32 pp_stat_reg, pp_ctrl_reg; | 
|  | 1597 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1598 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1599 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1600 | pp_stat_reg = _pp_stat_reg(intel_dp); | 
|  | 1601 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1602 |  | 
|  | 1603 | DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n", | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1604 | mask, value, | 
|  | 1605 | I915_READ(pp_stat_reg), | 
|  | 1606 | I915_READ(pp_ctrl_reg)); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1607 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1608 | if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) { | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1609 | DRM_ERROR("Panel status timeout: status %08x control %08x\n", | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1610 | I915_READ(pp_stat_reg), | 
|  | 1611 | I915_READ(pp_ctrl_reg)); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1612 | } | 
| Chris Wilson | 54c136d | 2013-12-02 09:57:16 +0000 | [diff] [blame] | 1613 |  | 
|  | 1614 | DRM_DEBUG_KMS("Wait complete\n"); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1615 | } | 
|  | 1616 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1617 | static void wait_panel_on(struct intel_dp *intel_dp) | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1618 | { | 
|  | 1619 | DRM_DEBUG_KMS("Wait for panel power on\n"); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1620 | wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1621 | } | 
|  | 1622 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1623 | static void wait_panel_off(struct intel_dp *intel_dp) | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1624 | { | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1625 | DRM_DEBUG_KMS("Wait for panel power off time\n"); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1626 | wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1627 | } | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1628 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1629 | static void wait_panel_power_cycle(struct intel_dp *intel_dp) | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1630 | { | 
|  | 1631 | DRM_DEBUG_KMS("Wait for panel power cycle\n"); | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1632 |  | 
|  | 1633 | /* When we disable the VDD override bit last we have to do the manual | 
|  | 1634 | * wait. */ | 
|  | 1635 | wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle, | 
|  | 1636 | intel_dp->panel_power_cycle_delay); | 
|  | 1637 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1638 | wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1639 | } | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1640 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1641 | static void wait_backlight_on(struct intel_dp *intel_dp) | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1642 | { | 
|  | 1643 | wait_remaining_ms_from_jiffies(intel_dp->last_power_on, | 
|  | 1644 | intel_dp->backlight_on_delay); | 
|  | 1645 | } | 
|  | 1646 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1647 | static void edp_wait_backlight_off(struct intel_dp *intel_dp) | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1648 | { | 
|  | 1649 | wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off, | 
|  | 1650 | intel_dp->backlight_off_delay); | 
|  | 1651 | } | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1652 |  | 
| Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1653 | /* Read the current pp_control value, unlocking the register if it | 
|  | 1654 | * is locked | 
|  | 1655 | */ | 
|  | 1656 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1657 | static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp) | 
| Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1658 | { | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1659 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 1660 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1661 | u32 control; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1662 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1663 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1664 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1665 | control = I915_READ(_pp_ctrl_reg(intel_dp)); | 
| Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1666 | control &= ~PANEL_UNLOCK_MASK; | 
|  | 1667 | control |= PANEL_UNLOCK_REGS; | 
|  | 1668 | return control; | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1669 | } | 
|  | 1670 |  | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 1671 | /* | 
|  | 1672 | * Must be paired with edp_panel_vdd_off(). | 
|  | 1673 | * Must hold pps_mutex around the whole on/off sequence. | 
|  | 1674 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. | 
|  | 1675 | */ | 
| Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 1676 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp) | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1677 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1678 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1679 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 1680 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1681 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1682 | enum intel_display_power_domain power_domain; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1683 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1684 | u32 pp_stat_reg, pp_ctrl_reg; | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1685 | bool need_to_disable = !intel_dp->want_panel_vdd; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1686 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1687 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1688 |  | 
| Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1689 | if (!is_edp(intel_dp)) | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1690 | return false; | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1691 |  | 
| Egbert Eich | 2c623c1 | 2014-11-25 12:54:57 +0100 | [diff] [blame] | 1692 | cancel_delayed_work(&intel_dp->panel_vdd_work); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1693 | intel_dp->want_panel_vdd = true; | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1694 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1695 | if (edp_have_panel_vdd(intel_dp)) | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1696 | return need_to_disable; | 
| Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 1697 |  | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1698 | power_domain = intel_display_port_power_domain(intel_encoder); | 
|  | 1699 | intel_display_power_get(dev_priv, power_domain); | 
| Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1700 |  | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1701 | DRM_DEBUG_KMS("Turning eDP port %c VDD on\n", | 
|  | 1702 | port_name(intel_dig_port->port)); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1703 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1704 | if (!edp_have_panel_power(intel_dp)) | 
|  | 1705 | wait_panel_power_cycle(intel_dp); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1706 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1707 | pp = ironlake_get_pp_control(intel_dp); | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1708 | pp |= EDP_FORCE_VDD; | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1709 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1710 | pp_stat_reg = _pp_stat_reg(intel_dp); | 
|  | 1711 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1712 |  | 
|  | 1713 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1714 | POSTING_READ(pp_ctrl_reg); | 
|  | 1715 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", | 
|  | 1716 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); | 
| Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1717 | /* | 
|  | 1718 | * If the panel wasn't on, delay before accessing aux channel | 
|  | 1719 | */ | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1720 | if (!edp_have_panel_power(intel_dp)) { | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1721 | DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n", | 
|  | 1722 | port_name(intel_dig_port->port)); | 
| Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1723 | msleep(intel_dp->panel_power_up_delay); | 
| Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1724 | } | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1725 |  | 
|  | 1726 | return need_to_disable; | 
|  | 1727 | } | 
|  | 1728 |  | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 1729 | /* | 
|  | 1730 | * Must be paired with intel_edp_panel_vdd_off() or | 
|  | 1731 | * intel_edp_panel_off(). | 
|  | 1732 | * Nested calls to these functions are not allowed since | 
|  | 1733 | * we drop the lock. Caller must use some higher level | 
|  | 1734 | * locking to prevent nested calls from other threads. | 
|  | 1735 | */ | 
| Daniel Vetter | b80d6c7 | 2014-03-19 15:54:37 +0100 | [diff] [blame] | 1736 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp) | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1737 | { | 
| Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1738 | bool vdd; | 
| Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1739 |  | 
| Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1740 | if (!is_edp(intel_dp)) | 
|  | 1741 | return; | 
|  | 1742 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1743 | pps_lock(intel_dp); | 
| Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1744 | vdd = edp_panel_vdd_on(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1745 | pps_unlock(intel_dp); | 
| Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1746 |  | 
| Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1747 | I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n", | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1748 | port_name(dp_to_dig_port(intel_dp)->port)); | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1749 | } | 
|  | 1750 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1751 | static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp) | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1752 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1753 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1754 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1755 | struct intel_digital_port *intel_dig_port = | 
|  | 1756 | dp_to_dig_port(intel_dp); | 
|  | 1757 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
|  | 1758 | enum intel_display_power_domain power_domain; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1759 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1760 | u32 pp_stat_reg, pp_ctrl_reg; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1761 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1762 | lockdep_assert_held(&dev_priv->pps_mutex); | 
| Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1763 |  | 
| Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1764 | WARN_ON(intel_dp->want_panel_vdd); | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1765 |  | 
| Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1766 | if (!edp_have_panel_vdd(intel_dp)) | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1767 | return; | 
| Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 1768 |  | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1769 | DRM_DEBUG_KMS("Turning eDP port %c VDD off\n", | 
|  | 1770 | port_name(intel_dig_port->port)); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1771 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1772 | pp = ironlake_get_pp_control(intel_dp); | 
|  | 1773 | pp &= ~EDP_FORCE_VDD; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1774 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1775 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
|  | 1776 | pp_stat_reg = _pp_stat_reg(intel_dp); | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1777 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1778 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1779 | POSTING_READ(pp_ctrl_reg); | 
| Paulo Zanoni | 90791a5 | 2013-12-06 17:32:42 -0200 | [diff] [blame] | 1780 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1781 | /* Make sure sequencer is idle before allowing subsequent activity */ | 
|  | 1782 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", | 
|  | 1783 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); | 
| Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1784 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1785 | if ((pp & POWER_TARGET_ON) == 0) | 
|  | 1786 | intel_dp->last_power_cycle = jiffies; | 
| Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1787 |  | 
| Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1788 | power_domain = intel_display_port_power_domain(intel_encoder); | 
|  | 1789 | intel_display_power_put(dev_priv, power_domain); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1790 | } | 
|  | 1791 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1792 | static void edp_panel_vdd_work(struct work_struct *__work) | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1793 | { | 
|  | 1794 | struct intel_dp *intel_dp = container_of(to_delayed_work(__work), | 
|  | 1795 | struct intel_dp, panel_vdd_work); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1796 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1797 | pps_lock(intel_dp); | 
| Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1798 | if (!intel_dp->want_panel_vdd) | 
|  | 1799 | edp_panel_vdd_off_sync(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1800 | pps_unlock(intel_dp); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1801 | } | 
|  | 1802 |  | 
| Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 1803 | static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp) | 
|  | 1804 | { | 
|  | 1805 | unsigned long delay; | 
|  | 1806 |  | 
|  | 1807 | /* | 
|  | 1808 | * Queue the timer to fire a long time from now (relative to the power | 
|  | 1809 | * down delay) to keep the panel power up across a sequence of | 
|  | 1810 | * operations. | 
|  | 1811 | */ | 
|  | 1812 | delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5); | 
|  | 1813 | schedule_delayed_work(&intel_dp->panel_vdd_work, delay); | 
|  | 1814 | } | 
|  | 1815 |  | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 1816 | /* | 
|  | 1817 | * Must be paired with edp_panel_vdd_on(). | 
|  | 1818 | * Must hold pps_mutex around the whole on/off sequence. | 
|  | 1819 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. | 
|  | 1820 | */ | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1821 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync) | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1822 | { | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1823 | struct drm_i915_private *dev_priv = | 
|  | 1824 | intel_dp_to_dev(intel_dp)->dev_private; | 
|  | 1825 |  | 
|  | 1826 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1827 |  | 
| Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1828 | if (!is_edp(intel_dp)) | 
|  | 1829 | return; | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1830 |  | 
| Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1831 | I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on", | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1832 | port_name(dp_to_dig_port(intel_dp)->port)); | 
| Keith Packard | f2e8b18 | 2011-11-01 20:01:35 -0700 | [diff] [blame] | 1833 |  | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1834 | intel_dp->want_panel_vdd = false; | 
|  | 1835 |  | 
| Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 1836 | if (sync) | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1837 | edp_panel_vdd_off_sync(intel_dp); | 
| Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 1838 | else | 
|  | 1839 | edp_panel_vdd_schedule_off(intel_dp); | 
| Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1840 | } | 
|  | 1841 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1842 | static void edp_panel_on(struct intel_dp *intel_dp) | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1843 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1844 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1845 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1846 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1847 | u32 pp_ctrl_reg; | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1848 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1849 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1850 |  | 
| Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1851 | if (!is_edp(intel_dp)) | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1852 | return; | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1853 |  | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1854 | DRM_DEBUG_KMS("Turn eDP port %c panel power on\n", | 
|  | 1855 | port_name(dp_to_dig_port(intel_dp)->port)); | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1856 |  | 
| Ville Syrjälä | e7a89ac | 2014-10-16 21:30:07 +0300 | [diff] [blame] | 1857 | if (WARN(edp_have_panel_power(intel_dp), | 
|  | 1858 | "eDP port %c panel power already on\n", | 
|  | 1859 | port_name(dp_to_dig_port(intel_dp)->port))) | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1860 | return; | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1861 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1862 | wait_panel_power_cycle(intel_dp); | 
| Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1863 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1864 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1865 | pp = ironlake_get_pp_control(intel_dp); | 
| Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1866 | if (IS_GEN5(dev)) { | 
|  | 1867 | /* ILK workaround: disable reset around power sequence */ | 
|  | 1868 | pp &= ~PANEL_POWER_RESET; | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1869 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1870 | POSTING_READ(pp_ctrl_reg); | 
| Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1871 | } | 
| Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1872 |  | 
| Keith Packard | 1c0ae80 | 2011-09-19 13:59:29 -0700 | [diff] [blame] | 1873 | pp |= POWER_TARGET_ON; | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1874 | if (!IS_GEN5(dev)) | 
|  | 1875 | pp |= PANEL_POWER_RESET; | 
|  | 1876 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1877 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1878 | POSTING_READ(pp_ctrl_reg); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1879 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1880 | wait_panel_on(intel_dp); | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1881 | intel_dp->last_power_on = jiffies; | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1882 |  | 
| Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1883 | if (IS_GEN5(dev)) { | 
|  | 1884 | pp |= PANEL_POWER_RESET; /* restore panel reset bit */ | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1885 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1886 | POSTING_READ(pp_ctrl_reg); | 
| Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1887 | } | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1888 | } | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1889 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1890 | void intel_edp_panel_on(struct intel_dp *intel_dp) | 
|  | 1891 | { | 
|  | 1892 | if (!is_edp(intel_dp)) | 
|  | 1893 | return; | 
|  | 1894 |  | 
|  | 1895 | pps_lock(intel_dp); | 
|  | 1896 | edp_panel_on(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1897 | pps_unlock(intel_dp); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1898 | } | 
|  | 1899 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1900 |  | 
|  | 1901 | static void edp_panel_off(struct intel_dp *intel_dp) | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1902 | { | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1903 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 1904 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1905 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1906 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1907 | enum intel_display_power_domain power_domain; | 
| Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1908 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1909 | u32 pp_ctrl_reg; | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1910 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1911 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 1912 |  | 
| Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1913 | if (!is_edp(intel_dp)) | 
|  | 1914 | return; | 
| Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1915 |  | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1916 | DRM_DEBUG_KMS("Turn eDP port %c panel power off\n", | 
|  | 1917 | port_name(dp_to_dig_port(intel_dp)->port)); | 
| Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1918 |  | 
| Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1919 | WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n", | 
|  | 1920 | port_name(dp_to_dig_port(intel_dp)->port)); | 
| Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 1921 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1922 | pp = ironlake_get_pp_control(intel_dp); | 
| Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1923 | /* We need to switch off panel power _and_ force vdd, for otherwise some | 
|  | 1924 | * panels get very unhappy and cease to work. */ | 
| Patrik Jakobsson | b306415 | 2014-03-04 00:42:44 +0100 | [diff] [blame] | 1925 | pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD | | 
|  | 1926 | EDP_BLC_ENABLE); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1927 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1928 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1929 |  | 
| Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 1930 | intel_dp->want_panel_vdd = false; | 
|  | 1931 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1932 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1933 | POSTING_READ(pp_ctrl_reg); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1934 |  | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1935 | intel_dp->last_power_cycle = jiffies; | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1936 | wait_panel_off(intel_dp); | 
| Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 1937 |  | 
|  | 1938 | /* We got a reference when we enabled the VDD. */ | 
| Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1939 | power_domain = intel_display_port_power_domain(intel_encoder); | 
|  | 1940 | intel_display_power_put(dev_priv, power_domain); | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1941 | } | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1942 |  | 
| Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 1943 | void intel_edp_panel_off(struct intel_dp *intel_dp) | 
|  | 1944 | { | 
|  | 1945 | if (!is_edp(intel_dp)) | 
|  | 1946 | return; | 
|  | 1947 |  | 
|  | 1948 | pps_lock(intel_dp); | 
|  | 1949 | edp_panel_off(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1950 | pps_unlock(intel_dp); | 
| Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1951 | } | 
|  | 1952 |  | 
| Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 1953 | /* Enable backlight in the panel power control. */ | 
|  | 1954 | static void _intel_edp_backlight_on(struct intel_dp *intel_dp) | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1955 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1956 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 1957 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1958 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1959 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1960 | u32 pp_ctrl_reg; | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1961 |  | 
| Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1962 | /* | 
|  | 1963 | * If we enable the backlight right away following a panel power | 
|  | 1964 | * on, we may see slight flicker as the panel syncs with the eDP | 
|  | 1965 | * link.  So delay a bit to make sure the image is solid before | 
|  | 1966 | * allowing it to appear. | 
|  | 1967 | */ | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1968 | wait_backlight_on(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1969 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1970 | pps_lock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1971 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1972 | pp = ironlake_get_pp_control(intel_dp); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1973 | pp |= EDP_BLC_ENABLE; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1974 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1975 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1976 |  | 
|  | 1977 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 1978 | POSTING_READ(pp_ctrl_reg); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1979 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1980 | pps_unlock(intel_dp); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1981 | } | 
|  | 1982 |  | 
| Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 1983 | /* Enable backlight PWM and backlight PP control. */ | 
|  | 1984 | void intel_edp_backlight_on(struct intel_dp *intel_dp) | 
|  | 1985 | { | 
|  | 1986 | if (!is_edp(intel_dp)) | 
|  | 1987 | return; | 
|  | 1988 |  | 
|  | 1989 | DRM_DEBUG_KMS("\n"); | 
|  | 1990 |  | 
|  | 1991 | intel_panel_enable_backlight(intel_dp->attached_connector); | 
|  | 1992 | _intel_edp_backlight_on(intel_dp); | 
|  | 1993 | } | 
|  | 1994 |  | 
|  | 1995 | /* Disable backlight in the panel power control. */ | 
|  | 1996 | static void _intel_edp_backlight_off(struct intel_dp *intel_dp) | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1997 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1998 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1999 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2000 | u32 pp; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2001 | u32 pp_ctrl_reg; | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2002 |  | 
| Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2003 | if (!is_edp(intel_dp)) | 
|  | 2004 | return; | 
|  | 2005 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2006 | pps_lock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2007 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2008 | pp = ironlake_get_pp_control(intel_dp); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2009 | pp &= ~EDP_BLC_ENABLE; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2010 |  | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2011 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2012 |  | 
|  | 2013 | I915_WRITE(pp_ctrl_reg, pp); | 
|  | 2014 | POSTING_READ(pp_ctrl_reg); | 
| Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2015 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2016 | pps_unlock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2017 |  | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2018 | intel_dp->last_backlight_off = jiffies; | 
| Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2019 | edp_wait_backlight_off(intel_dp); | 
| Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2020 | } | 
| Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2021 |  | 
| Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2022 | /* Disable backlight PP control and backlight PWM. */ | 
|  | 2023 | void intel_edp_backlight_off(struct intel_dp *intel_dp) | 
|  | 2024 | { | 
|  | 2025 | if (!is_edp(intel_dp)) | 
|  | 2026 | return; | 
|  | 2027 |  | 
|  | 2028 | DRM_DEBUG_KMS("\n"); | 
|  | 2029 |  | 
|  | 2030 | _intel_edp_backlight_off(intel_dp); | 
| Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2031 | intel_panel_disable_backlight(intel_dp->attached_connector); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2032 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2033 |  | 
| Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2034 | /* | 
|  | 2035 | * Hook for controlling the panel power control backlight through the bl_power | 
|  | 2036 | * sysfs attribute. Take care to handle multiple calls. | 
|  | 2037 | */ | 
|  | 2038 | static void intel_edp_backlight_power(struct intel_connector *connector, | 
|  | 2039 | bool enable) | 
|  | 2040 | { | 
|  | 2041 | struct intel_dp *intel_dp = intel_attached_dp(&connector->base); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2042 | bool is_enabled; | 
|  | 2043 |  | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2044 | pps_lock(intel_dp); | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2045 | is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE; | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2046 | pps_unlock(intel_dp); | 
| Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2047 |  | 
|  | 2048 | if (is_enabled == enable) | 
|  | 2049 | return; | 
|  | 2050 |  | 
| Jani Nikula | 23ba937 | 2014-08-27 14:08:43 +0300 | [diff] [blame] | 2051 | DRM_DEBUG_KMS("panel power control backlight %s\n", | 
|  | 2052 | enable ? "enable" : "disable"); | 
| Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2053 |  | 
|  | 2054 | if (enable) | 
|  | 2055 | _intel_edp_backlight_on(intel_dp); | 
|  | 2056 | else | 
|  | 2057 | _intel_edp_backlight_off(intel_dp); | 
|  | 2058 | } | 
|  | 2059 |  | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2060 | static void ironlake_edp_pll_on(struct intel_dp *intel_dp) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2061 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2062 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 2063 | struct drm_crtc *crtc = intel_dig_port->base.base.crtc; | 
|  | 2064 | struct drm_device *dev = crtc->dev; | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2065 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2066 | u32 dpa_ctl; | 
|  | 2067 |  | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2068 | assert_pipe_disabled(dev_priv, | 
|  | 2069 | to_intel_crtc(crtc)->pipe); | 
|  | 2070 |  | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2071 | DRM_DEBUG_KMS("\n"); | 
|  | 2072 | dpa_ctl = I915_READ(DP_A); | 
| Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2073 | WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n"); | 
|  | 2074 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); | 
|  | 2075 |  | 
|  | 2076 | /* We don't adjust intel_dp->DP while tearing down the link, to | 
|  | 2077 | * facilitate link retraining (e.g. after hotplug). Hence clear all | 
|  | 2078 | * enable bits here to ensure that we don't enable too much. */ | 
|  | 2079 | intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE); | 
|  | 2080 | intel_dp->DP |= DP_PLL_ENABLE; | 
|  | 2081 | I915_WRITE(DP_A, intel_dp->DP); | 
| Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 2082 | POSTING_READ(DP_A); | 
|  | 2083 | udelay(200); | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2084 | } | 
|  | 2085 |  | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2086 | static void ironlake_edp_pll_off(struct intel_dp *intel_dp) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2087 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2088 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 2089 | struct drm_crtc *crtc = intel_dig_port->base.base.crtc; | 
|  | 2090 | struct drm_device *dev = crtc->dev; | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2091 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2092 | u32 dpa_ctl; | 
|  | 2093 |  | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2094 | assert_pipe_disabled(dev_priv, | 
|  | 2095 | to_intel_crtc(crtc)->pipe); | 
|  | 2096 |  | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2097 | dpa_ctl = I915_READ(DP_A); | 
| Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2098 | WARN((dpa_ctl & DP_PLL_ENABLE) == 0, | 
|  | 2099 | "dp pll off, should be on\n"); | 
|  | 2100 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); | 
|  | 2101 |  | 
|  | 2102 | /* We can't rely on the value tracked for the DP register in | 
|  | 2103 | * intel_dp->DP because link_down must not change that (otherwise link | 
|  | 2104 | * re-training will fail. */ | 
| Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 2105 | dpa_ctl &= ~DP_PLL_ENABLE; | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2106 | I915_WRITE(DP_A, dpa_ctl); | 
| Chris Wilson | 1af5fa1 | 2010-09-08 21:07:28 +0100 | [diff] [blame] | 2107 | POSTING_READ(DP_A); | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2108 | udelay(200); | 
|  | 2109 | } | 
|  | 2110 |  | 
| Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2111 | /* If the sink supports it, try to set the power state appropriately */ | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2112 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) | 
| Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2113 | { | 
|  | 2114 | int ret, i; | 
|  | 2115 |  | 
|  | 2116 | /* Should have a valid DPCD by this point */ | 
|  | 2117 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) | 
|  | 2118 | return; | 
|  | 2119 |  | 
|  | 2120 | if (mode != DRM_MODE_DPMS_ON) { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2121 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, | 
|  | 2122 | DP_SET_POWER_D3); | 
| Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2123 | } else { | 
|  | 2124 | /* | 
|  | 2125 | * When turning on, we need to retry for 1ms to give the sink | 
|  | 2126 | * time to wake up. | 
|  | 2127 | */ | 
|  | 2128 | for (i = 0; i < 3; i++) { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2129 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, | 
|  | 2130 | DP_SET_POWER_D0); | 
| Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2131 | if (ret == 1) | 
|  | 2132 | break; | 
|  | 2133 | msleep(1); | 
|  | 2134 | } | 
|  | 2135 | } | 
| Jani Nikula | f9cac72 | 2014-09-02 16:33:52 +0300 | [diff] [blame] | 2136 |  | 
|  | 2137 | if (ret != 1) | 
|  | 2138 | DRM_DEBUG_KMS("failed to %s sink power state\n", | 
|  | 2139 | mode == DRM_MODE_DPMS_ON ? "enable" : "disable"); | 
| Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2140 | } | 
|  | 2141 |  | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2142 | static bool intel_dp_get_hw_state(struct intel_encoder *encoder, | 
|  | 2143 | enum pipe *pipe) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2144 | { | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2145 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2146 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2147 | struct drm_device *dev = encoder->base.dev; | 
|  | 2148 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2149 | enum intel_display_power_domain power_domain; | 
|  | 2150 | u32 tmp; | 
|  | 2151 |  | 
|  | 2152 | power_domain = intel_display_port_power_domain(encoder); | 
| Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2153 | if (!intel_display_power_is_enabled(dev_priv, power_domain)) | 
| Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2154 | return false; | 
|  | 2155 |  | 
|  | 2156 | tmp = I915_READ(intel_dp->output_reg); | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2157 |  | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2158 | if (!(tmp & DP_PORT_EN)) | 
|  | 2159 | return false; | 
|  | 2160 |  | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2161 | if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) { | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2162 | *pipe = PORT_TO_PIPE_CPT(tmp); | 
| Ville Syrjälä | 71485e0 | 2014-04-09 13:28:55 +0300 | [diff] [blame] | 2163 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 2164 | *pipe = DP_PORT_TO_PIPE_CHV(tmp); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2165 | } else if (!HAS_PCH_CPT(dev) || port == PORT_A) { | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2166 | *pipe = PORT_TO_PIPE(tmp); | 
|  | 2167 | } else { | 
|  | 2168 | u32 trans_sel; | 
|  | 2169 | u32 trans_dp; | 
|  | 2170 | int i; | 
|  | 2171 |  | 
|  | 2172 | switch (intel_dp->output_reg) { | 
|  | 2173 | case PCH_DP_B: | 
|  | 2174 | trans_sel = TRANS_DP_PORT_SEL_B; | 
|  | 2175 | break; | 
|  | 2176 | case PCH_DP_C: | 
|  | 2177 | trans_sel = TRANS_DP_PORT_SEL_C; | 
|  | 2178 | break; | 
|  | 2179 | case PCH_DP_D: | 
|  | 2180 | trans_sel = TRANS_DP_PORT_SEL_D; | 
|  | 2181 | break; | 
|  | 2182 | default: | 
|  | 2183 | return true; | 
|  | 2184 | } | 
|  | 2185 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2186 | for_each_pipe(dev_priv, i) { | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2187 | trans_dp = I915_READ(TRANS_DP_CTL(i)); | 
|  | 2188 | if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) { | 
|  | 2189 | *pipe = i; | 
|  | 2190 | return true; | 
|  | 2191 | } | 
|  | 2192 | } | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2193 |  | 
| Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 2194 | DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", | 
|  | 2195 | intel_dp->output_reg); | 
|  | 2196 | } | 
| Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2197 |  | 
|  | 2198 | return true; | 
|  | 2199 | } | 
|  | 2200 |  | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2201 | static void intel_dp_get_config(struct intel_encoder *encoder, | 
| Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2202 | struct intel_crtc_state *pipe_config) | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2203 | { | 
|  | 2204 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2205 | u32 tmp, flags = 0; | 
| Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2206 | struct drm_device *dev = encoder->base.dev; | 
|  | 2207 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2208 | enum port port = dp_to_dig_port(intel_dp)->port; | 
|  | 2209 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2210 | int dotclock; | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2211 |  | 
| Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2212 | tmp = I915_READ(intel_dp->output_reg); | 
|  | 2213 | if (tmp & DP_AUDIO_OUTPUT_ENABLE) | 
|  | 2214 | pipe_config->has_audio = true; | 
|  | 2215 |  | 
| Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2216 | if ((port == PORT_A) || !HAS_PCH_CPT(dev)) { | 
| Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2217 | if (tmp & DP_SYNC_HS_HIGH) | 
|  | 2218 | flags |= DRM_MODE_FLAG_PHSYNC; | 
|  | 2219 | else | 
|  | 2220 | flags |= DRM_MODE_FLAG_NHSYNC; | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2221 |  | 
| Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2222 | if (tmp & DP_SYNC_VS_HIGH) | 
|  | 2223 | flags |= DRM_MODE_FLAG_PVSYNC; | 
|  | 2224 | else | 
|  | 2225 | flags |= DRM_MODE_FLAG_NVSYNC; | 
|  | 2226 | } else { | 
|  | 2227 | tmp = I915_READ(TRANS_DP_CTL(crtc->pipe)); | 
|  | 2228 | if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH) | 
|  | 2229 | flags |= DRM_MODE_FLAG_PHSYNC; | 
|  | 2230 | else | 
|  | 2231 | flags |= DRM_MODE_FLAG_NHSYNC; | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2232 |  | 
| Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2233 | if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH) | 
|  | 2234 | flags |= DRM_MODE_FLAG_PVSYNC; | 
|  | 2235 | else | 
|  | 2236 | flags |= DRM_MODE_FLAG_NVSYNC; | 
|  | 2237 | } | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2238 |  | 
| Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2239 | pipe_config->base.adjusted_mode.flags |= flags; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2240 |  | 
| Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 2241 | if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) && | 
|  | 2242 | tmp & DP_COLOR_RANGE_16_235) | 
|  | 2243 | pipe_config->limited_color_range = true; | 
|  | 2244 |  | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2245 | pipe_config->has_dp_encoder = true; | 
|  | 2246 |  | 
|  | 2247 | intel_dp_get_m_n(crtc, pipe_config); | 
|  | 2248 |  | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2249 | if (port == PORT_A) { | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2250 | if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ) | 
|  | 2251 | pipe_config->port_clock = 162000; | 
|  | 2252 | else | 
|  | 2253 | pipe_config->port_clock = 270000; | 
|  | 2254 | } | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2255 |  | 
|  | 2256 | dotclock = intel_dotclock_calculate(pipe_config->port_clock, | 
|  | 2257 | &pipe_config->dp_m_n); | 
|  | 2258 |  | 
|  | 2259 | if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A) | 
|  | 2260 | ironlake_check_encoder_dotclock(pipe_config, dotclock); | 
|  | 2261 |  | 
| Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2262 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; | 
| Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 2263 |  | 
| Jani Nikula | c6cd2ee | 2013-10-21 10:52:07 +0300 | [diff] [blame] | 2264 | if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp && | 
|  | 2265 | pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) { | 
|  | 2266 | /* | 
|  | 2267 | * This is a big fat ugly hack. | 
|  | 2268 | * | 
|  | 2269 | * Some machines in UEFI boot mode provide us a VBT that has 18 | 
|  | 2270 | * bpp and 1.62 GHz link bandwidth for eDP, which for reasons | 
|  | 2271 | * unknown we fail to light up. Yet the same BIOS boots up with | 
|  | 2272 | * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as | 
|  | 2273 | * max, not what it tells us to use. | 
|  | 2274 | * | 
|  | 2275 | * Note: This will still be broken if the eDP panel is not lit | 
|  | 2276 | * up by the BIOS, and thus we can't get the mode at module | 
|  | 2277 | * load. | 
|  | 2278 | */ | 
|  | 2279 | DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", | 
|  | 2280 | pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp); | 
|  | 2281 | dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp; | 
|  | 2282 | } | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2283 | } | 
|  | 2284 |  | 
| Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2285 | static void intel_disable_dp(struct intel_encoder *encoder) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2286 | { | 
| Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2287 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | 982a386 | 2013-05-23 19:39:40 +0300 | [diff] [blame] | 2288 | struct drm_device *dev = encoder->base.dev; | 
| Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 2289 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); | 
|  | 2290 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2291 | if (crtc->config->has_audio) | 
| Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 2292 | intel_audio_codec_disable(encoder); | 
| Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 2293 |  | 
| Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2294 | if (HAS_PSR(dev) && !HAS_DDI(dev)) | 
|  | 2295 | intel_psr_disable(intel_dp); | 
|  | 2296 |  | 
| Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 2297 | /* Make sure the panel is off before trying to change the mode. But also | 
|  | 2298 | * ensure that we have vdd while we switch off the panel. */ | 
| Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 2299 | intel_edp_panel_vdd_on(intel_dp); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2300 | intel_edp_backlight_off(intel_dp); | 
| Jani Nikula | fdbc3b1 | 2013-11-12 17:10:13 +0200 | [diff] [blame] | 2301 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2302 | intel_edp_panel_off(intel_dp); | 
| Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 2303 |  | 
| Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2304 | /* disable the port before the pipe on g4x */ | 
|  | 2305 | if (INTEL_INFO(dev)->gen < 5) | 
| Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 2306 | intel_dp_link_down(intel_dp); | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2307 | } | 
|  | 2308 |  | 
| Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2309 | static void ilk_post_disable_dp(struct intel_encoder *encoder) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2310 | { | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2311 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | 982a386 | 2013-05-23 19:39:40 +0300 | [diff] [blame] | 2312 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2313 |  | 
| Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2314 | intel_dp_link_down(intel_dp); | 
| Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2315 | if (port == PORT_A) | 
|  | 2316 | ironlake_edp_pll_off(intel_dp); | 
| Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2317 | } | 
|  | 2318 |  | 
|  | 2319 | static void vlv_post_disable_dp(struct intel_encoder *encoder) | 
|  | 2320 | { | 
|  | 2321 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2322 |  | 
|  | 2323 | intel_dp_link_down(intel_dp); | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2324 | } | 
|  | 2325 |  | 
| Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2326 | static void chv_post_disable_dp(struct intel_encoder *encoder) | 
|  | 2327 | { | 
|  | 2328 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2329 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
|  | 2330 | struct drm_device *dev = encoder->base.dev; | 
|  | 2331 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2332 | struct intel_crtc *intel_crtc = | 
|  | 2333 | to_intel_crtc(encoder->base.crtc); | 
|  | 2334 | enum dpio_channel ch = vlv_dport_to_channel(dport); | 
|  | 2335 | enum pipe pipe = intel_crtc->pipe; | 
|  | 2336 | u32 val; | 
|  | 2337 |  | 
|  | 2338 | intel_dp_link_down(intel_dp); | 
|  | 2339 |  | 
|  | 2340 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 2341 |  | 
|  | 2342 | /* Propagate soft reset to data lane reset */ | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2343 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch)); | 
| Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 2344 | val |= CHV_PCS_REQ_SOFTRESET_EN; | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2345 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val); | 
| Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 2346 |  | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2347 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch)); | 
|  | 2348 | val |= CHV_PCS_REQ_SOFTRESET_EN; | 
|  | 2349 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val); | 
|  | 2350 |  | 
|  | 2351 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch)); | 
| Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2352 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2353 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val); | 
|  | 2354 |  | 
|  | 2355 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch)); | 
|  | 2356 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); | 
|  | 2357 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val); | 
| Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2358 |  | 
|  | 2359 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 2360 | } | 
|  | 2361 |  | 
| Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2362 | static void | 
|  | 2363 | _intel_dp_set_link_train(struct intel_dp *intel_dp, | 
|  | 2364 | uint32_t *DP, | 
|  | 2365 | uint8_t dp_train_pat) | 
|  | 2366 | { | 
|  | 2367 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 2368 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 2369 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2370 | enum port port = intel_dig_port->port; | 
|  | 2371 |  | 
|  | 2372 | if (HAS_DDI(dev)) { | 
|  | 2373 | uint32_t temp = I915_READ(DP_TP_CTL(port)); | 
|  | 2374 |  | 
|  | 2375 | if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE) | 
|  | 2376 | temp |= DP_TP_CTL_SCRAMBLE_DISABLE; | 
|  | 2377 | else | 
|  | 2378 | temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE; | 
|  | 2379 |  | 
|  | 2380 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; | 
|  | 2381 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { | 
|  | 2382 | case DP_TRAINING_PATTERN_DISABLE: | 
|  | 2383 | temp |= DP_TP_CTL_LINK_TRAIN_NORMAL; | 
|  | 2384 |  | 
|  | 2385 | break; | 
|  | 2386 | case DP_TRAINING_PATTERN_1: | 
|  | 2387 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; | 
|  | 2388 | break; | 
|  | 2389 | case DP_TRAINING_PATTERN_2: | 
|  | 2390 | temp |= DP_TP_CTL_LINK_TRAIN_PAT2; | 
|  | 2391 | break; | 
|  | 2392 | case DP_TRAINING_PATTERN_3: | 
|  | 2393 | temp |= DP_TP_CTL_LINK_TRAIN_PAT3; | 
|  | 2394 | break; | 
|  | 2395 | } | 
|  | 2396 | I915_WRITE(DP_TP_CTL(port), temp); | 
|  | 2397 |  | 
|  | 2398 | } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) { | 
|  | 2399 | *DP &= ~DP_LINK_TRAIN_MASK_CPT; | 
|  | 2400 |  | 
|  | 2401 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { | 
|  | 2402 | case DP_TRAINING_PATTERN_DISABLE: | 
|  | 2403 | *DP |= DP_LINK_TRAIN_OFF_CPT; | 
|  | 2404 | break; | 
|  | 2405 | case DP_TRAINING_PATTERN_1: | 
|  | 2406 | *DP |= DP_LINK_TRAIN_PAT_1_CPT; | 
|  | 2407 | break; | 
|  | 2408 | case DP_TRAINING_PATTERN_2: | 
|  | 2409 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; | 
|  | 2410 | break; | 
|  | 2411 | case DP_TRAINING_PATTERN_3: | 
|  | 2412 | DRM_ERROR("DP training pattern 3 not supported\n"); | 
|  | 2413 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; | 
|  | 2414 | break; | 
|  | 2415 | } | 
|  | 2416 |  | 
|  | 2417 | } else { | 
|  | 2418 | if (IS_CHERRYVIEW(dev)) | 
|  | 2419 | *DP &= ~DP_LINK_TRAIN_MASK_CHV; | 
|  | 2420 | else | 
|  | 2421 | *DP &= ~DP_LINK_TRAIN_MASK; | 
|  | 2422 |  | 
|  | 2423 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { | 
|  | 2424 | case DP_TRAINING_PATTERN_DISABLE: | 
|  | 2425 | *DP |= DP_LINK_TRAIN_OFF; | 
|  | 2426 | break; | 
|  | 2427 | case DP_TRAINING_PATTERN_1: | 
|  | 2428 | *DP |= DP_LINK_TRAIN_PAT_1; | 
|  | 2429 | break; | 
|  | 2430 | case DP_TRAINING_PATTERN_2: | 
|  | 2431 | *DP |= DP_LINK_TRAIN_PAT_2; | 
|  | 2432 | break; | 
|  | 2433 | case DP_TRAINING_PATTERN_3: | 
|  | 2434 | if (IS_CHERRYVIEW(dev)) { | 
|  | 2435 | *DP |= DP_LINK_TRAIN_PAT_3_CHV; | 
|  | 2436 | } else { | 
|  | 2437 | DRM_ERROR("DP training pattern 3 not supported\n"); | 
|  | 2438 | *DP |= DP_LINK_TRAIN_PAT_2; | 
|  | 2439 | } | 
|  | 2440 | break; | 
|  | 2441 | } | 
|  | 2442 | } | 
|  | 2443 | } | 
|  | 2444 |  | 
|  | 2445 | static void intel_dp_enable_port(struct intel_dp *intel_dp) | 
|  | 2446 | { | 
|  | 2447 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 2448 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2449 |  | 
| Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2450 | /* enable with pattern 1 (as per spec) */ | 
|  | 2451 | _intel_dp_set_link_train(intel_dp, &intel_dp->DP, | 
|  | 2452 | DP_TRAINING_PATTERN_1); | 
|  | 2453 |  | 
|  | 2454 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); | 
|  | 2455 | POSTING_READ(intel_dp->output_reg); | 
| Ville Syrjälä | 7b713f5 | 2014-10-16 21:27:35 +0300 | [diff] [blame] | 2456 |  | 
|  | 2457 | /* | 
|  | 2458 | * Magic for VLV/CHV. We _must_ first set up the register | 
|  | 2459 | * without actually enabling the port, and then do another | 
|  | 2460 | * write to enable the port. Otherwise link training will | 
|  | 2461 | * fail when the power sequencer is freshly used for this port. | 
|  | 2462 | */ | 
|  | 2463 | intel_dp->DP |= DP_PORT_EN; | 
|  | 2464 |  | 
|  | 2465 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); | 
|  | 2466 | POSTING_READ(intel_dp->output_reg); | 
| Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2467 | } | 
|  | 2468 |  | 
| Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2469 | static void intel_enable_dp(struct intel_encoder *encoder) | 
| Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2470 | { | 
| Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2471 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2472 | struct drm_device *dev = encoder->base.dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2473 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2474 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2475 | uint32_t dp_reg = I915_READ(intel_dp->output_reg); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2476 |  | 
| Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 2477 | if (WARN_ON(dp_reg & DP_PORT_EN)) | 
|  | 2478 | return; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2479 |  | 
| Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2480 | pps_lock(intel_dp); | 
|  | 2481 |  | 
|  | 2482 | if (IS_VALLEYVIEW(dev)) | 
|  | 2483 | vlv_init_panel_power_sequencer(intel_dp); | 
|  | 2484 |  | 
| Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2485 | intel_dp_enable_port(intel_dp); | 
| Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2486 |  | 
|  | 2487 | edp_panel_vdd_on(intel_dp); | 
|  | 2488 | edp_panel_on(intel_dp); | 
|  | 2489 | edp_panel_vdd_off(intel_dp, true); | 
|  | 2490 |  | 
|  | 2491 | pps_unlock(intel_dp); | 
|  | 2492 |  | 
| Ville Syrjälä | 61234fa | 2014-10-16 21:27:34 +0300 | [diff] [blame] | 2493 | if (IS_VALLEYVIEW(dev)) | 
|  | 2494 | vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp)); | 
|  | 2495 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2496 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); | 
|  | 2497 | intel_dp_start_link_train(intel_dp); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2498 | intel_dp_complete_link_train(intel_dp); | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 2499 | intel_dp_stop_link_train(intel_dp); | 
| Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2500 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2501 | if (crtc->config->has_audio) { | 
| Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2502 | DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n", | 
|  | 2503 | pipe_name(crtc->pipe)); | 
|  | 2504 | intel_audio_codec_enable(encoder); | 
|  | 2505 | } | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2506 | } | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2507 |  | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2508 | static void g4x_enable_dp(struct intel_encoder *encoder) | 
|  | 2509 | { | 
| Jani Nikula | 828f5c6 | 2013-09-05 16:44:45 +0300 | [diff] [blame] | 2510 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2511 |  | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2512 | intel_enable_dp(encoder); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2513 | intel_edp_backlight_on(intel_dp); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2514 | } | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2515 |  | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2516 | static void vlv_enable_dp(struct intel_encoder *encoder) | 
|  | 2517 | { | 
| Jani Nikula | 828f5c6 | 2013-09-05 16:44:45 +0300 | [diff] [blame] | 2518 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2519 |  | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2520 | intel_edp_backlight_on(intel_dp); | 
| Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2521 | intel_psr_enable(intel_dp); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2522 | } | 
|  | 2523 |  | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2524 | static void g4x_pre_enable_dp(struct intel_encoder *encoder) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2525 | { | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2526 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2527 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2528 |  | 
| Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 2529 | intel_dp_prepare(encoder); | 
|  | 2530 |  | 
| Daniel Vetter | d41f1ef | 2014-04-24 23:54:53 +0200 | [diff] [blame] | 2531 | /* Only ilk+ has port A */ | 
|  | 2532 | if (dport->port == PORT_A) { | 
|  | 2533 | ironlake_set_pll_cpu_edp(intel_dp); | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2534 | ironlake_edp_pll_on(intel_dp); | 
| Daniel Vetter | d41f1ef | 2014-04-24 23:54:53 +0200 | [diff] [blame] | 2535 | } | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2536 | } | 
|  | 2537 |  | 
| Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2538 | static void vlv_detach_power_sequencer(struct intel_dp *intel_dp) | 
|  | 2539 | { | 
|  | 2540 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 2541 | struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private; | 
|  | 2542 | enum pipe pipe = intel_dp->pps_pipe; | 
|  | 2543 | int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); | 
|  | 2544 |  | 
|  | 2545 | edp_panel_vdd_off_sync(intel_dp); | 
|  | 2546 |  | 
|  | 2547 | /* | 
|  | 2548 | * VLV seems to get confused when multiple power seqeuencers | 
|  | 2549 | * have the same port selected (even if only one has power/vdd | 
|  | 2550 | * enabled). The failure manifests as vlv_wait_port_ready() failing | 
|  | 2551 | * CHV on the other hand doesn't seem to mind having the same port | 
|  | 2552 | * selected in multiple power seqeuencers, but let's clear the | 
|  | 2553 | * port select always when logically disconnecting a power sequencer | 
|  | 2554 | * from a port. | 
|  | 2555 | */ | 
|  | 2556 | DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n", | 
|  | 2557 | pipe_name(pipe), port_name(intel_dig_port->port)); | 
|  | 2558 | I915_WRITE(pp_on_reg, 0); | 
|  | 2559 | POSTING_READ(pp_on_reg); | 
|  | 2560 |  | 
|  | 2561 | intel_dp->pps_pipe = INVALID_PIPE; | 
|  | 2562 | } | 
|  | 2563 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2564 | static void vlv_steal_power_sequencer(struct drm_device *dev, | 
|  | 2565 | enum pipe pipe) | 
|  | 2566 | { | 
|  | 2567 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2568 | struct intel_encoder *encoder; | 
|  | 2569 |  | 
|  | 2570 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 2571 |  | 
| Ville Syrjälä | ac3c12e | 2014-10-16 21:29:56 +0300 | [diff] [blame] | 2572 | if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B)) | 
|  | 2573 | return; | 
|  | 2574 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2575 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 2576 | base.head) { | 
|  | 2577 | struct intel_dp *intel_dp; | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2578 | enum port port; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2579 |  | 
|  | 2580 | if (encoder->type != INTEL_OUTPUT_EDP) | 
|  | 2581 | continue; | 
|  | 2582 |  | 
|  | 2583 | intel_dp = enc_to_intel_dp(&encoder->base); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2584 | port = dp_to_dig_port(intel_dp)->port; | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2585 |  | 
|  | 2586 | if (intel_dp->pps_pipe != pipe) | 
|  | 2587 | continue; | 
|  | 2588 |  | 
|  | 2589 | DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n", | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2590 | pipe_name(pipe), port_name(port)); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2591 |  | 
| Ville Syrjälä | 034e43c | 2014-10-16 21:27:28 +0300 | [diff] [blame] | 2592 | WARN(encoder->connectors_active, | 
|  | 2593 | "stealing pipe %c power sequencer from active eDP port %c\n", | 
|  | 2594 | pipe_name(pipe), port_name(port)); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2595 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2596 | /* make sure vdd is off before we steal it */ | 
| Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2597 | vlv_detach_power_sequencer(intel_dp); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2598 | } | 
|  | 2599 | } | 
|  | 2600 |  | 
|  | 2601 | static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp) | 
|  | 2602 | { | 
|  | 2603 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 2604 | struct intel_encoder *encoder = &intel_dig_port->base; | 
|  | 2605 | struct drm_device *dev = encoder->base.dev; | 
|  | 2606 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2607 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2608 |  | 
|  | 2609 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 2610 |  | 
| Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2611 | if (!is_edp(intel_dp)) | 
|  | 2612 | return; | 
|  | 2613 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2614 | if (intel_dp->pps_pipe == crtc->pipe) | 
|  | 2615 | return; | 
|  | 2616 |  | 
|  | 2617 | /* | 
|  | 2618 | * If another power sequencer was being used on this | 
|  | 2619 | * port previously make sure to turn off vdd there while | 
|  | 2620 | * we still have control of it. | 
|  | 2621 | */ | 
|  | 2622 | if (intel_dp->pps_pipe != INVALID_PIPE) | 
| Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2623 | vlv_detach_power_sequencer(intel_dp); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2624 |  | 
|  | 2625 | /* | 
|  | 2626 | * We may be stealing the power | 
|  | 2627 | * sequencer from another port. | 
|  | 2628 | */ | 
|  | 2629 | vlv_steal_power_sequencer(dev, crtc->pipe); | 
|  | 2630 |  | 
|  | 2631 | /* now it's all ours */ | 
|  | 2632 | intel_dp->pps_pipe = crtc->pipe; | 
|  | 2633 |  | 
|  | 2634 | DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n", | 
|  | 2635 | pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port)); | 
|  | 2636 |  | 
|  | 2637 | /* init power sequencer on this pipe and port */ | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 2638 | intel_dp_init_panel_power_sequencer(dev, intel_dp); | 
|  | 2639 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2640 | } | 
|  | 2641 |  | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2642 | static void vlv_pre_enable_dp(struct intel_encoder *encoder) | 
|  | 2643 | { | 
|  | 2644 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2645 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
| Jesse Barnes | b263401 | 2013-03-28 09:55:40 -0700 | [diff] [blame] | 2646 | struct drm_device *dev = encoder->base.dev; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2647 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2648 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2649 | enum dpio_channel port = vlv_dport_to_channel(dport); | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2650 | int pipe = intel_crtc->pipe; | 
|  | 2651 | u32 val; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2652 |  | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2653 | mutex_lock(&dev_priv->dpio_lock); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2654 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2655 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port)); | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2656 | val = 0; | 
|  | 2657 | if (pipe) | 
|  | 2658 | val |= (1<<21); | 
|  | 2659 | else | 
|  | 2660 | val &= ~(1<<21); | 
|  | 2661 | val |= 0x001000c4; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2662 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val); | 
|  | 2663 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018); | 
|  | 2664 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2665 |  | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2666 | mutex_unlock(&dev_priv->dpio_lock); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2667 |  | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2668 | intel_enable_dp(encoder); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2669 | } | 
|  | 2670 |  | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2671 | static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder) | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2672 | { | 
|  | 2673 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); | 
|  | 2674 | struct drm_device *dev = encoder->base.dev; | 
|  | 2675 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2676 | struct intel_crtc *intel_crtc = | 
|  | 2677 | to_intel_crtc(encoder->base.crtc); | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2678 | enum dpio_channel port = vlv_dport_to_channel(dport); | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2679 | int pipe = intel_crtc->pipe; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2680 |  | 
| Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 2681 | intel_dp_prepare(encoder); | 
|  | 2682 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2683 | /* Program Tx lane resets to default */ | 
| Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 2684 | mutex_lock(&dev_priv->dpio_lock); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2685 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2686 | DPIO_PCS_TX_LANE2_RESET | | 
|  | 2687 | DPIO_PCS_TX_LANE1_RESET); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2688 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2689 | DPIO_PCS_CLK_CRI_RXEB_EIOS_EN | | 
|  | 2690 | DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN | | 
|  | 2691 | (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) | | 
|  | 2692 | DPIO_PCS_CLK_SOFT_RESET); | 
|  | 2693 |  | 
|  | 2694 | /* Fix up inter-pair skew failure */ | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2695 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00); | 
|  | 2696 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500); | 
|  | 2697 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000); | 
| Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 2698 | mutex_unlock(&dev_priv->dpio_lock); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2699 | } | 
|  | 2700 |  | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2701 | static void chv_pre_enable_dp(struct intel_encoder *encoder) | 
|  | 2702 | { | 
|  | 2703 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); | 
|  | 2704 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
|  | 2705 | struct drm_device *dev = encoder->base.dev; | 
|  | 2706 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2707 | struct intel_crtc *intel_crtc = | 
|  | 2708 | to_intel_crtc(encoder->base.crtc); | 
|  | 2709 | enum dpio_channel ch = vlv_dport_to_channel(dport); | 
|  | 2710 | int pipe = intel_crtc->pipe; | 
|  | 2711 | int data, i; | 
| Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 2712 | u32 val; | 
|  | 2713 |  | 
|  | 2714 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 2715 |  | 
| Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 2716 | /* allow hardware to manage TX FIFO reset source */ | 
|  | 2717 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch)); | 
|  | 2718 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; | 
|  | 2719 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val); | 
|  | 2720 |  | 
|  | 2721 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch)); | 
|  | 2722 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; | 
|  | 2723 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val); | 
|  | 2724 |  | 
| Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 2725 | /* Deassert soft data lane reset*/ | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2726 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch)); | 
| Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 2727 | val |= CHV_PCS_REQ_SOFTRESET_EN; | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2728 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val); | 
| Ville Syrjälä | d2152b2 | 2014-04-28 14:15:24 +0300 | [diff] [blame] | 2729 |  | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2730 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch)); | 
|  | 2731 | val |= CHV_PCS_REQ_SOFTRESET_EN; | 
|  | 2732 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val); | 
|  | 2733 |  | 
|  | 2734 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch)); | 
| Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 2735 | val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); | 
| Ville Syrjälä | 97fd4d5 | 2014-04-09 13:29:02 +0300 | [diff] [blame] | 2736 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val); | 
|  | 2737 |  | 
|  | 2738 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch)); | 
|  | 2739 | val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); | 
|  | 2740 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val); | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2741 |  | 
|  | 2742 | /* Program Tx lane latency optimal setting*/ | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2743 | for (i = 0; i < 4; i++) { | 
|  | 2744 | /* Set the latency optimal bit */ | 
|  | 2745 | data = (i == 1) ? 0x0 : 0x6; | 
|  | 2746 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i), | 
|  | 2747 | data << DPIO_FRC_LATENCY_SHFIT); | 
|  | 2748 |  | 
|  | 2749 | /* Set the upar bit */ | 
|  | 2750 | data = (i == 1) ? 0x0 : 0x1; | 
|  | 2751 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i), | 
|  | 2752 | data << DPIO_UPAR_SHIFT); | 
|  | 2753 | } | 
|  | 2754 |  | 
|  | 2755 | /* Data lane stagger programming */ | 
|  | 2756 | /* FIXME: Fix up value only after power analysis */ | 
|  | 2757 |  | 
|  | 2758 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 2759 |  | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2760 | intel_enable_dp(encoder); | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2761 | } | 
|  | 2762 |  | 
| Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 2763 | static void chv_dp_pre_pll_enable(struct intel_encoder *encoder) | 
|  | 2764 | { | 
|  | 2765 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); | 
|  | 2766 | struct drm_device *dev = encoder->base.dev; | 
|  | 2767 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2768 | struct intel_crtc *intel_crtc = | 
|  | 2769 | to_intel_crtc(encoder->base.crtc); | 
|  | 2770 | enum dpio_channel ch = vlv_dport_to_channel(dport); | 
|  | 2771 | enum pipe pipe = intel_crtc->pipe; | 
|  | 2772 | u32 val; | 
|  | 2773 |  | 
| Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 2774 | intel_dp_prepare(encoder); | 
|  | 2775 |  | 
| Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 2776 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 2777 |  | 
| Ville Syrjälä | b9e5ac3 | 2014-05-27 16:30:18 +0300 | [diff] [blame] | 2778 | /* program left/right clock distribution */ | 
|  | 2779 | if (pipe != PIPE_B) { | 
|  | 2780 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0); | 
|  | 2781 | val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK); | 
|  | 2782 | if (ch == DPIO_CH0) | 
|  | 2783 | val |= CHV_BUFLEFTENA1_FORCE; | 
|  | 2784 | if (ch == DPIO_CH1) | 
|  | 2785 | val |= CHV_BUFRIGHTENA1_FORCE; | 
|  | 2786 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val); | 
|  | 2787 | } else { | 
|  | 2788 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1); | 
|  | 2789 | val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK); | 
|  | 2790 | if (ch == DPIO_CH0) | 
|  | 2791 | val |= CHV_BUFLEFTENA2_FORCE; | 
|  | 2792 | if (ch == DPIO_CH1) | 
|  | 2793 | val |= CHV_BUFRIGHTENA2_FORCE; | 
|  | 2794 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val); | 
|  | 2795 | } | 
|  | 2796 |  | 
| Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 2797 | /* program clock channel usage */ | 
|  | 2798 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch)); | 
|  | 2799 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; | 
|  | 2800 | if (pipe != PIPE_B) | 
|  | 2801 | val &= ~CHV_PCS_USEDCLKCHANNEL; | 
|  | 2802 | else | 
|  | 2803 | val |= CHV_PCS_USEDCLKCHANNEL; | 
|  | 2804 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val); | 
|  | 2805 |  | 
|  | 2806 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch)); | 
|  | 2807 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; | 
|  | 2808 | if (pipe != PIPE_B) | 
|  | 2809 | val &= ~CHV_PCS_USEDCLKCHANNEL; | 
|  | 2810 | else | 
|  | 2811 | val |= CHV_PCS_USEDCLKCHANNEL; | 
|  | 2812 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val); | 
|  | 2813 |  | 
|  | 2814 | /* | 
|  | 2815 | * This a a bit weird since generally CL | 
|  | 2816 | * matches the pipe, but here we need to | 
|  | 2817 | * pick the CL based on the port. | 
|  | 2818 | */ | 
|  | 2819 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch)); | 
|  | 2820 | if (pipe != PIPE_B) | 
|  | 2821 | val &= ~CHV_CMN_USEDCLKCHANNEL; | 
|  | 2822 | else | 
|  | 2823 | val |= CHV_CMN_USEDCLKCHANNEL; | 
|  | 2824 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val); | 
|  | 2825 |  | 
|  | 2826 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 2827 | } | 
|  | 2828 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2829 | /* | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2830 | * Native read with retry for link status and receiver capability reads for | 
|  | 2831 | * cases where the sink may still be asleep. | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2832 | * | 
|  | 2833 | * Sinks are *supposed* to come up within 1ms from an off state, but we're also | 
|  | 2834 | * supposed to retry 3 times per the spec. | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2835 | */ | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2836 | static ssize_t | 
|  | 2837 | intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset, | 
|  | 2838 | void *buffer, size_t size) | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2839 | { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2840 | ssize_t ret; | 
|  | 2841 | int i; | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2842 |  | 
| Ville Syrjälä | f6a1906 | 2014-10-16 20:46:09 +0300 | [diff] [blame] | 2843 | /* | 
|  | 2844 | * Sometime we just get the same incorrect byte repeated | 
|  | 2845 | * over the entire buffer. Doing just one throw away read | 
|  | 2846 | * initially seems to "solve" it. | 
|  | 2847 | */ | 
|  | 2848 | drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1); | 
|  | 2849 |  | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2850 | for (i = 0; i < 3; i++) { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2851 | ret = drm_dp_dpcd_read(aux, offset, buffer, size); | 
|  | 2852 | if (ret == size) | 
|  | 2853 | return ret; | 
| Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 2854 | msleep(1); | 
|  | 2855 | } | 
|  | 2856 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2857 | return ret; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2858 | } | 
|  | 2859 |  | 
|  | 2860 | /* | 
|  | 2861 | * Fetch AUX CH registers 0x202 - 0x207 which contain | 
|  | 2862 | * link status information | 
|  | 2863 | */ | 
|  | 2864 | static bool | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2865 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2866 | { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2867 | return intel_dp_dpcd_read_wake(&intel_dp->aux, | 
|  | 2868 | DP_LANE0_1_STATUS, | 
|  | 2869 | link_status, | 
|  | 2870 | DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2871 | } | 
|  | 2872 |  | 
| Paulo Zanoni | 1100244 | 2014-06-13 18:45:41 -0300 | [diff] [blame] | 2873 | /* These are source-specific values. */ | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2874 | static uint8_t | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2875 | intel_dp_voltage_max(struct intel_dp *intel_dp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2876 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2877 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 2878 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2879 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2880 |  | 
| Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 2881 | if (INTEL_INFO(dev)->gen >= 9) { | 
|  | 2882 | if (dev_priv->vbt.edp_low_vswing && port == PORT_A) | 
|  | 2883 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; | 
| Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 2884 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; | 
| Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 2885 | } else if (IS_VALLEYVIEW(dev)) | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2886 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2887 | else if (IS_GEN7(dev) && port == PORT_A) | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2888 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2889 | else if (HAS_PCH_CPT(dev) && port != PORT_A) | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2890 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2891 | else | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2892 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2893 | } | 
|  | 2894 |  | 
|  | 2895 | static uint8_t | 
|  | 2896 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing) | 
|  | 2897 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2898 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2899 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2900 |  | 
| Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 2901 | if (INTEL_INFO(dev)->gen >= 9) { | 
|  | 2902 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
|  | 2903 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
|  | 2904 | return DP_TRAIN_PRE_EMPH_LEVEL_3; | 
|  | 2905 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
|  | 2906 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2907 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
|  | 2908 | return DP_TRAIN_PRE_EMPH_LEVEL_1; | 
| Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 2909 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
|  | 2910 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
| Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 2911 | default: | 
|  | 2912 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
|  | 2913 | } | 
|  | 2914 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 2915 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2916 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
|  | 2917 | return DP_TRAIN_PRE_EMPH_LEVEL_3; | 
|  | 2918 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
|  | 2919 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2920 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
|  | 2921 | return DP_TRAIN_PRE_EMPH_LEVEL_1; | 
|  | 2922 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 2923 | default: | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2924 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 2925 | } | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2926 | } else if (IS_VALLEYVIEW(dev)) { | 
|  | 2927 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2928 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
|  | 2929 | return DP_TRAIN_PRE_EMPH_LEVEL_3; | 
|  | 2930 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
|  | 2931 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2932 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
|  | 2933 | return DP_TRAIN_PRE_EMPH_LEVEL_1; | 
|  | 2934 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2935 | default: | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2936 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2937 | } | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2938 | } else if (IS_GEN7(dev) && port == PORT_A) { | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2939 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2940 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
|  | 2941 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2942 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
|  | 2943 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
|  | 2944 | return DP_TRAIN_PRE_EMPH_LEVEL_1; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2945 | default: | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2946 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2947 | } | 
|  | 2948 | } else { | 
|  | 2949 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2950 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
|  | 2951 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2952 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
|  | 2953 | return DP_TRAIN_PRE_EMPH_LEVEL_2; | 
|  | 2954 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
|  | 2955 | return DP_TRAIN_PRE_EMPH_LEVEL_1; | 
|  | 2956 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2957 | default: | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2958 | return DP_TRAIN_PRE_EMPH_LEVEL_0; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2959 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2960 | } | 
|  | 2961 | } | 
|  | 2962 |  | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2963 | static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp) | 
|  | 2964 | { | 
|  | 2965 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 2966 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2967 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2968 | struct intel_crtc *intel_crtc = | 
|  | 2969 | to_intel_crtc(dport->base.base.crtc); | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2970 | unsigned long demph_reg_value, preemph_reg_value, | 
|  | 2971 | uniqtranscale_reg_value; | 
|  | 2972 | uint8_t train_set = intel_dp->train_set[0]; | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2973 | enum dpio_channel port = vlv_dport_to_channel(dport); | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2974 | int pipe = intel_crtc->pipe; | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2975 |  | 
|  | 2976 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2977 | case DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2978 | preemph_reg_value = 0x0004000; | 
|  | 2979 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2980 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2981 | demph_reg_value = 0x2B405555; | 
|  | 2982 | uniqtranscale_reg_value = 0x552AB83A; | 
|  | 2983 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2984 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2985 | demph_reg_value = 0x2B404040; | 
|  | 2986 | uniqtranscale_reg_value = 0x5548B83A; | 
|  | 2987 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2988 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2989 | demph_reg_value = 0x2B245555; | 
|  | 2990 | uniqtranscale_reg_value = 0x5560B83A; | 
|  | 2991 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 2992 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 2993 | demph_reg_value = 0x2B405555; | 
|  | 2994 | uniqtranscale_reg_value = 0x5598DA3A; | 
|  | 2995 | break; | 
|  | 2996 | default: | 
|  | 2997 | return 0; | 
|  | 2998 | } | 
|  | 2999 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3000 | case DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3001 | preemph_reg_value = 0x0002000; | 
|  | 3002 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3003 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3004 | demph_reg_value = 0x2B404040; | 
|  | 3005 | uniqtranscale_reg_value = 0x5552B83A; | 
|  | 3006 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3007 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3008 | demph_reg_value = 0x2B404848; | 
|  | 3009 | uniqtranscale_reg_value = 0x5580B83A; | 
|  | 3010 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3011 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3012 | demph_reg_value = 0x2B404040; | 
|  | 3013 | uniqtranscale_reg_value = 0x55ADDA3A; | 
|  | 3014 | break; | 
|  | 3015 | default: | 
|  | 3016 | return 0; | 
|  | 3017 | } | 
|  | 3018 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3019 | case DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3020 | preemph_reg_value = 0x0000000; | 
|  | 3021 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3022 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3023 | demph_reg_value = 0x2B305555; | 
|  | 3024 | uniqtranscale_reg_value = 0x5570B83A; | 
|  | 3025 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3026 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3027 | demph_reg_value = 0x2B2B4040; | 
|  | 3028 | uniqtranscale_reg_value = 0x55ADDA3A; | 
|  | 3029 | break; | 
|  | 3030 | default: | 
|  | 3031 | return 0; | 
|  | 3032 | } | 
|  | 3033 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3034 | case DP_TRAIN_PRE_EMPH_LEVEL_3: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3035 | preemph_reg_value = 0x0006000; | 
|  | 3036 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3037 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3038 | demph_reg_value = 0x1B405555; | 
|  | 3039 | uniqtranscale_reg_value = 0x55ADDA3A; | 
|  | 3040 | break; | 
|  | 3041 | default: | 
|  | 3042 | return 0; | 
|  | 3043 | } | 
|  | 3044 | break; | 
|  | 3045 | default: | 
|  | 3046 | return 0; | 
|  | 3047 | } | 
|  | 3048 |  | 
| Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 3049 | mutex_lock(&dev_priv->dpio_lock); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 3050 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000); | 
|  | 3051 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value); | 
|  | 3052 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3053 | uniqtranscale_reg_value); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 3054 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040); | 
|  | 3055 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000); | 
|  | 3056 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value); | 
|  | 3057 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000); | 
| Chris Wilson | 0980a60 | 2013-07-26 19:57:35 +0100 | [diff] [blame] | 3058 | mutex_unlock(&dev_priv->dpio_lock); | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3059 |  | 
|  | 3060 | return 0; | 
|  | 3061 | } | 
|  | 3062 |  | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3063 | static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp) | 
|  | 3064 | { | 
|  | 3065 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 3066 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3067 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); | 
|  | 3068 | struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc); | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3069 | u32 deemph_reg_value, margin_reg_value, val; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3070 | uint8_t train_set = intel_dp->train_set[0]; | 
|  | 3071 | enum dpio_channel ch = vlv_dport_to_channel(dport); | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3072 | enum pipe pipe = intel_crtc->pipe; | 
|  | 3073 | int i; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3074 |  | 
|  | 3075 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3076 | case DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3077 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3078 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3079 | deemph_reg_value = 128; | 
|  | 3080 | margin_reg_value = 52; | 
|  | 3081 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3082 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3083 | deemph_reg_value = 128; | 
|  | 3084 | margin_reg_value = 77; | 
|  | 3085 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3086 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3087 | deemph_reg_value = 128; | 
|  | 3088 | margin_reg_value = 102; | 
|  | 3089 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3090 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3091 | deemph_reg_value = 128; | 
|  | 3092 | margin_reg_value = 154; | 
|  | 3093 | /* FIXME extra to set for 1200 */ | 
|  | 3094 | break; | 
|  | 3095 | default: | 
|  | 3096 | return 0; | 
|  | 3097 | } | 
|  | 3098 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3099 | case DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3100 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3101 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3102 | deemph_reg_value = 85; | 
|  | 3103 | margin_reg_value = 78; | 
|  | 3104 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3105 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3106 | deemph_reg_value = 85; | 
|  | 3107 | margin_reg_value = 116; | 
|  | 3108 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3109 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3110 | deemph_reg_value = 85; | 
|  | 3111 | margin_reg_value = 154; | 
|  | 3112 | break; | 
|  | 3113 | default: | 
|  | 3114 | return 0; | 
|  | 3115 | } | 
|  | 3116 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3117 | case DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3118 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3119 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3120 | deemph_reg_value = 64; | 
|  | 3121 | margin_reg_value = 104; | 
|  | 3122 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3123 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3124 | deemph_reg_value = 64; | 
|  | 3125 | margin_reg_value = 154; | 
|  | 3126 | break; | 
|  | 3127 | default: | 
|  | 3128 | return 0; | 
|  | 3129 | } | 
|  | 3130 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3131 | case DP_TRAIN_PRE_EMPH_LEVEL_3: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3132 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3133 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3134 | deemph_reg_value = 43; | 
|  | 3135 | margin_reg_value = 154; | 
|  | 3136 | break; | 
|  | 3137 | default: | 
|  | 3138 | return 0; | 
|  | 3139 | } | 
|  | 3140 | break; | 
|  | 3141 | default: | 
|  | 3142 | return 0; | 
|  | 3143 | } | 
|  | 3144 |  | 
|  | 3145 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 3146 |  | 
|  | 3147 | /* Clear calc init */ | 
| Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3148 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); | 
|  | 3149 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); | 
| Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3150 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); | 
|  | 3151 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; | 
| Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3152 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); | 
|  | 3153 |  | 
|  | 3154 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); | 
|  | 3155 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); | 
| Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3156 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); | 
|  | 3157 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; | 
| Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3158 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3159 |  | 
| Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3160 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch)); | 
|  | 3161 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); | 
|  | 3162 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; | 
|  | 3163 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val); | 
|  | 3164 |  | 
|  | 3165 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch)); | 
|  | 3166 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); | 
|  | 3167 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; | 
|  | 3168 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val); | 
|  | 3169 |  | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3170 | /* Program swing deemph */ | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3171 | for (i = 0; i < 4; i++) { | 
|  | 3172 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i)); | 
|  | 3173 | val &= ~DPIO_SWING_DEEMPH9P5_MASK; | 
|  | 3174 | val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT; | 
|  | 3175 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val); | 
|  | 3176 | } | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3177 |  | 
|  | 3178 | /* Program swing margin */ | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3179 | for (i = 0; i < 4; i++) { | 
|  | 3180 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i)); | 
| Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 3181 | val &= ~DPIO_SWING_MARGIN000_MASK; | 
|  | 3182 | val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT; | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3183 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val); | 
|  | 3184 | } | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3185 |  | 
|  | 3186 | /* Disable unique transition scale */ | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3187 | for (i = 0; i < 4; i++) { | 
|  | 3188 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i)); | 
|  | 3189 | val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN; | 
|  | 3190 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val); | 
|  | 3191 | } | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3192 |  | 
|  | 3193 | if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK) | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3194 | == DP_TRAIN_PRE_EMPH_LEVEL_0) && | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3195 | ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK) | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3196 | == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) { | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3197 |  | 
|  | 3198 | /* | 
|  | 3199 | * The document said it needs to set bit 27 for ch0 and bit 26 | 
|  | 3200 | * for ch1. Might be a typo in the doc. | 
|  | 3201 | * For now, for this unique transition scale selection, set bit | 
|  | 3202 | * 27 for ch0 and ch1. | 
|  | 3203 | */ | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3204 | for (i = 0; i < 4; i++) { | 
|  | 3205 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i)); | 
|  | 3206 | val |= DPIO_TX_UNIQ_TRANS_SCALE_EN; | 
|  | 3207 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val); | 
|  | 3208 | } | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3209 |  | 
| Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3210 | for (i = 0; i < 4; i++) { | 
|  | 3211 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i)); | 
|  | 3212 | val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT); | 
|  | 3213 | val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT); | 
|  | 3214 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val); | 
|  | 3215 | } | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3216 | } | 
|  | 3217 |  | 
|  | 3218 | /* Start swing calculation */ | 
| Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3219 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); | 
|  | 3220 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; | 
|  | 3221 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); | 
|  | 3222 |  | 
|  | 3223 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); | 
|  | 3224 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; | 
|  | 3225 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3226 |  | 
|  | 3227 | /* LRC Bypass */ | 
|  | 3228 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30); | 
|  | 3229 | val |= DPIO_LRC_BYPASS; | 
|  | 3230 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val); | 
|  | 3231 |  | 
|  | 3232 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 3233 |  | 
|  | 3234 | return 0; | 
|  | 3235 | } | 
|  | 3236 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3237 | static void | 
| Jani Nikula | 0301b3a | 2013-10-15 09:36:08 +0300 | [diff] [blame] | 3238 | intel_get_adjust_train(struct intel_dp *intel_dp, | 
|  | 3239 | const uint8_t link_status[DP_LINK_STATUS_SIZE]) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3240 | { | 
|  | 3241 | uint8_t v = 0; | 
|  | 3242 | uint8_t p = 0; | 
|  | 3243 | int lane; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3244 | uint8_t voltage_max; | 
|  | 3245 | uint8_t preemph_max; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3246 |  | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3247 | for (lane = 0; lane < intel_dp->lane_count; lane++) { | 
| Daniel Vetter | 0f037bd | 2012-10-18 10:15:27 +0200 | [diff] [blame] | 3248 | uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane); | 
|  | 3249 | uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3250 |  | 
|  | 3251 | if (this_v > v) | 
|  | 3252 | v = this_v; | 
|  | 3253 | if (this_p > p) | 
|  | 3254 | p = this_p; | 
|  | 3255 | } | 
|  | 3256 |  | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3257 | voltage_max = intel_dp_voltage_max(intel_dp); | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 3258 | if (v >= voltage_max) | 
|  | 3259 | v = voltage_max | DP_TRAIN_MAX_SWING_REACHED; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3260 |  | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3261 | preemph_max = intel_dp_pre_emphasis_max(intel_dp, v); | 
|  | 3262 | if (p >= preemph_max) | 
|  | 3263 | p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3264 |  | 
|  | 3265 | for (lane = 0; lane < 4; lane++) | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3266 | intel_dp->train_set[lane] = v | p; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3267 | } | 
|  | 3268 |  | 
|  | 3269 | static uint32_t | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3270 | intel_gen4_signal_levels(uint8_t train_set) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3271 | { | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3272 | uint32_t	signal_levels = 0; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3273 |  | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3274 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3275 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3276 | default: | 
|  | 3277 | signal_levels |= DP_VOLTAGE_0_4; | 
|  | 3278 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3279 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3280 | signal_levels |= DP_VOLTAGE_0_6; | 
|  | 3281 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3282 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3283 | signal_levels |= DP_VOLTAGE_0_8; | 
|  | 3284 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3285 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3286 | signal_levels |= DP_VOLTAGE_1_2; | 
|  | 3287 | break; | 
|  | 3288 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3289 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3290 | case DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3291 | default: | 
|  | 3292 | signal_levels |= DP_PRE_EMPHASIS_0; | 
|  | 3293 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3294 | case DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3295 | signal_levels |= DP_PRE_EMPHASIS_3_5; | 
|  | 3296 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3297 | case DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3298 | signal_levels |= DP_PRE_EMPHASIS_6; | 
|  | 3299 | break; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3300 | case DP_TRAIN_PRE_EMPH_LEVEL_3: | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3301 | signal_levels |= DP_PRE_EMPHASIS_9_5; | 
|  | 3302 | break; | 
|  | 3303 | } | 
|  | 3304 | return signal_levels; | 
|  | 3305 | } | 
|  | 3306 |  | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3307 | /* Gen6's DP voltage swing and pre-emphasis control */ | 
|  | 3308 | static uint32_t | 
|  | 3309 | intel_gen6_edp_signal_levels(uint8_t train_set) | 
|  | 3310 | { | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3311 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | | 
|  | 3312 | DP_TRAIN_PRE_EMPHASIS_MASK); | 
|  | 3313 | switch (signal_levels) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3314 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
|  | 3315 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3316 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3317 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3318 | return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3319 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: | 
|  | 3320 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3321 | return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3322 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
|  | 3323 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3324 | return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3325 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
|  | 3326 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3327 | return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B; | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3328 | default: | 
| Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3329 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" | 
|  | 3330 | "0x%x\n", signal_levels); | 
|  | 3331 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3332 | } | 
|  | 3333 | } | 
|  | 3334 |  | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3335 | /* Gen7's DP voltage swing and pre-emphasis control */ | 
|  | 3336 | static uint32_t | 
|  | 3337 | intel_gen7_edp_signal_levels(uint8_t train_set) | 
|  | 3338 | { | 
|  | 3339 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | | 
|  | 3340 | DP_TRAIN_PRE_EMPHASIS_MASK); | 
|  | 3341 | switch (signal_levels) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3342 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3343 | return EDP_LINK_TRAIN_400MV_0DB_IVB; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3344 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3345 | return EDP_LINK_TRAIN_400MV_3_5DB_IVB; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3346 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3347 | return EDP_LINK_TRAIN_400MV_6DB_IVB; | 
|  | 3348 |  | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3349 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3350 | return EDP_LINK_TRAIN_600MV_0DB_IVB; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3351 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3352 | return EDP_LINK_TRAIN_600MV_3_5DB_IVB; | 
|  | 3353 |  | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3354 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3355 | return EDP_LINK_TRAIN_800MV_0DB_IVB; | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3356 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3357 | return EDP_LINK_TRAIN_800MV_3_5DB_IVB; | 
|  | 3358 |  | 
|  | 3359 | default: | 
|  | 3360 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" | 
|  | 3361 | "0x%x\n", signal_levels); | 
|  | 3362 | return EDP_LINK_TRAIN_500MV_0DB_IVB; | 
|  | 3363 | } | 
|  | 3364 | } | 
|  | 3365 |  | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3366 | /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */ | 
|  | 3367 | static uint32_t | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3368 | intel_hsw_signal_levels(uint8_t train_set) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3369 | { | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3370 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | | 
|  | 3371 | DP_TRAIN_PRE_EMPHASIS_MASK); | 
|  | 3372 | switch (signal_levels) { | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3373 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3374 | return DDI_BUF_TRANS_SELECT(0); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3375 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3376 | return DDI_BUF_TRANS_SELECT(1); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3377 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3378 | return DDI_BUF_TRANS_SELECT(2); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3379 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3380 | return DDI_BUF_TRANS_SELECT(3); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3381 |  | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3382 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3383 | return DDI_BUF_TRANS_SELECT(4); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3384 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3385 | return DDI_BUF_TRANS_SELECT(5); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3386 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3387 | return DDI_BUF_TRANS_SELECT(6); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3388 |  | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3389 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3390 | return DDI_BUF_TRANS_SELECT(7); | 
| Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3391 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3392 | return DDI_BUF_TRANS_SELECT(8); | 
| Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 3393 |  | 
|  | 3394 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0: | 
|  | 3395 | return DDI_BUF_TRANS_SELECT(9); | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3396 | default: | 
|  | 3397 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" | 
|  | 3398 | "0x%x\n", signal_levels); | 
| Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 3399 | return DDI_BUF_TRANS_SELECT(0); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3400 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3401 | } | 
|  | 3402 |  | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3403 | /* Properly updates "DP" with the correct signal levels. */ | 
|  | 3404 | static void | 
|  | 3405 | intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP) | 
|  | 3406 | { | 
|  | 3407 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3408 | enum port port = intel_dig_port->port; | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3409 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 3410 | uint32_t signal_levels, mask; | 
|  | 3411 | uint8_t train_set = intel_dp->train_set[0]; | 
|  | 3412 |  | 
| Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3413 | if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) { | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3414 | signal_levels = intel_hsw_signal_levels(train_set); | 
|  | 3415 | mask = DDI_BUF_EMP_MASK; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3416 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 3417 | signal_levels = intel_chv_signal_levels(intel_dp); | 
|  | 3418 | mask = 0; | 
| Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3419 | } else if (IS_VALLEYVIEW(dev)) { | 
|  | 3420 | signal_levels = intel_vlv_signal_levels(intel_dp); | 
|  | 3421 | mask = 0; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3422 | } else if (IS_GEN7(dev) && port == PORT_A) { | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3423 | signal_levels = intel_gen7_edp_signal_levels(train_set); | 
|  | 3424 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB; | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3425 | } else if (IS_GEN6(dev) && port == PORT_A) { | 
| Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3426 | signal_levels = intel_gen6_edp_signal_levels(train_set); | 
|  | 3427 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB; | 
|  | 3428 | } else { | 
|  | 3429 | signal_levels = intel_gen4_signal_levels(train_set); | 
|  | 3430 | mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK; | 
|  | 3431 | } | 
|  | 3432 |  | 
|  | 3433 | DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels); | 
|  | 3434 |  | 
|  | 3435 | *DP = (*DP & ~mask) | signal_levels; | 
|  | 3436 | } | 
|  | 3437 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3438 | static bool | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3439 | intel_dp_set_link_train(struct intel_dp *intel_dp, | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3440 | uint32_t *DP, | 
| Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 3441 | uint8_t dp_train_pat) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3442 | { | 
| Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 3443 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 3444 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3445 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jani Nikula | 2cdfe6c | 2013-10-04 15:08:48 +0300 | [diff] [blame] | 3446 | uint8_t buf[sizeof(intel_dp->train_set) + 1]; | 
|  | 3447 | int ret, len; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3448 |  | 
| Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 3449 | _intel_dp_set_link_train(intel_dp, DP, dp_train_pat); | 
| Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 3450 |  | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3451 | I915_WRITE(intel_dp->output_reg, *DP); | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3452 | POSTING_READ(intel_dp->output_reg); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3453 |  | 
| Jani Nikula | 2cdfe6c | 2013-10-04 15:08:48 +0300 | [diff] [blame] | 3454 | buf[0] = dp_train_pat; | 
|  | 3455 | if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) == | 
| Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 3456 | DP_TRAINING_PATTERN_DISABLE) { | 
| Jani Nikula | 2cdfe6c | 2013-10-04 15:08:48 +0300 | [diff] [blame] | 3457 | /* don't write DP_TRAINING_LANEx_SET on disable */ | 
|  | 3458 | len = 1; | 
|  | 3459 | } else { | 
|  | 3460 | /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */ | 
|  | 3461 | memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count); | 
|  | 3462 | len = intel_dp->lane_count + 1; | 
| Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 3463 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3464 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3465 | ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET, | 
|  | 3466 | buf, len); | 
| Jani Nikula | 2cdfe6c | 2013-10-04 15:08:48 +0300 | [diff] [blame] | 3467 |  | 
|  | 3468 | return ret == len; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3469 | } | 
|  | 3470 |  | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3471 | static bool | 
|  | 3472 | intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP, | 
|  | 3473 | uint8_t dp_train_pat) | 
|  | 3474 | { | 
| Jani Nikula | 953d22e | 2013-10-04 15:08:47 +0300 | [diff] [blame] | 3475 | memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set)); | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3476 | intel_dp_set_signal_levels(intel_dp, DP); | 
|  | 3477 | return intel_dp_set_link_train(intel_dp, DP, dp_train_pat); | 
|  | 3478 | } | 
|  | 3479 |  | 
|  | 3480 | static bool | 
|  | 3481 | intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP, | 
| Jani Nikula | 0301b3a | 2013-10-15 09:36:08 +0300 | [diff] [blame] | 3482 | const uint8_t link_status[DP_LINK_STATUS_SIZE]) | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3483 | { | 
|  | 3484 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 3485 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 3486 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3487 | int ret; | 
|  | 3488 |  | 
|  | 3489 | intel_get_adjust_train(intel_dp, link_status); | 
|  | 3490 | intel_dp_set_signal_levels(intel_dp, DP); | 
|  | 3491 |  | 
|  | 3492 | I915_WRITE(intel_dp->output_reg, *DP); | 
|  | 3493 | POSTING_READ(intel_dp->output_reg); | 
|  | 3494 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3495 | ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET, | 
|  | 3496 | intel_dp->train_set, intel_dp->lane_count); | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3497 |  | 
|  | 3498 | return ret == intel_dp->lane_count; | 
|  | 3499 | } | 
|  | 3500 |  | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3501 | static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp) | 
|  | 3502 | { | 
|  | 3503 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 3504 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 3505 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3506 | enum port port = intel_dig_port->port; | 
|  | 3507 | uint32_t val; | 
|  | 3508 |  | 
|  | 3509 | if (!HAS_DDI(dev)) | 
|  | 3510 | return; | 
|  | 3511 |  | 
|  | 3512 | val = I915_READ(DP_TP_CTL(port)); | 
|  | 3513 | val &= ~DP_TP_CTL_LINK_TRAIN_MASK; | 
|  | 3514 | val |= DP_TP_CTL_LINK_TRAIN_IDLE; | 
|  | 3515 | I915_WRITE(DP_TP_CTL(port), val); | 
|  | 3516 |  | 
|  | 3517 | /* | 
|  | 3518 | * On PORT_A we can have only eDP in SST mode. There the only reason | 
|  | 3519 | * we need to set idle transmission mode is to work around a HW issue | 
|  | 3520 | * where we enable the pipe while not in idle link-training mode. | 
|  | 3521 | * In this case there is requirement to wait for a minimum number of | 
|  | 3522 | * idle patterns to be sent. | 
|  | 3523 | */ | 
|  | 3524 | if (port == PORT_A) | 
|  | 3525 | return; | 
|  | 3526 |  | 
|  | 3527 | if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE), | 
|  | 3528 | 1)) | 
|  | 3529 | DRM_ERROR("Timed out waiting for DP idle patterns\n"); | 
|  | 3530 | } | 
|  | 3531 |  | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3532 | /* Enable corresponding port and start training pattern 1 */ | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3533 | void | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3534 | intel_dp_start_link_train(struct intel_dp *intel_dp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3535 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 3536 | struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base; | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3537 | struct drm_device *dev = encoder->dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3538 | int i; | 
|  | 3539 | uint8_t voltage; | 
| Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 3540 | int voltage_tries, loop_tries; | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3541 | uint32_t DP = intel_dp->DP; | 
| Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 3542 | uint8_t link_config[2]; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3543 |  | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 3544 | if (HAS_DDI(dev)) | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3545 | intel_ddi_prepare_link_retrain(encoder); | 
|  | 3546 |  | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3547 | /* Write the link configuration data */ | 
| Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 3548 | link_config[0] = intel_dp->link_bw; | 
|  | 3549 | link_config[1] = intel_dp->lane_count; | 
|  | 3550 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) | 
|  | 3551 | link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3552 | drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2); | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3553 | if (intel_dp->num_sink_rates) | 
| Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 3554 | drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET, | 
|  | 3555 | &intel_dp->rate_select, 1); | 
| Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 3556 |  | 
|  | 3557 | link_config[0] = 0; | 
|  | 3558 | link_config[1] = DP_SET_ANSI_8B10B; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3559 | drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3560 |  | 
|  | 3561 | DP |= DP_PORT_EN; | 
| Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3562 |  | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3563 | /* clock recovery */ | 
|  | 3564 | if (!intel_dp_reset_link_train(intel_dp, &DP, | 
|  | 3565 | DP_TRAINING_PATTERN_1 | | 
|  | 3566 | DP_LINK_SCRAMBLING_DISABLE)) { | 
|  | 3567 | DRM_ERROR("failed to enable link training\n"); | 
|  | 3568 | return; | 
|  | 3569 | } | 
|  | 3570 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3571 | voltage = 0xff; | 
| Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 3572 | voltage_tries = 0; | 
|  | 3573 | loop_tries = 0; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3574 | for (;;) { | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3575 | uint8_t link_status[DP_LINK_STATUS_SIZE]; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3576 |  | 
| Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 3577 | drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd); | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 3578 | if (!intel_dp_get_link_status(intel_dp, link_status)) { | 
|  | 3579 | DRM_ERROR("failed to get link status\n"); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3580 | break; | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 3581 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3582 |  | 
| Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 3583 | if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 3584 | DRM_DEBUG_KMS("clock recovery OK\n"); | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3585 | break; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3586 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3587 |  | 
|  | 3588 | /* Check to see if we've tried the max voltage */ | 
|  | 3589 | for (i = 0; i < intel_dp->lane_count; i++) | 
|  | 3590 | if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) | 
|  | 3591 | break; | 
| Takashi Iwai | 3b4f819 | 2013-03-11 18:40:16 +0100 | [diff] [blame] | 3592 | if (i == intel_dp->lane_count) { | 
| Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 3593 | ++loop_tries; | 
|  | 3594 | if (loop_tries == 5) { | 
| Jani Nikula | 3def84b | 2013-10-05 16:13:56 +0300 | [diff] [blame] | 3595 | DRM_ERROR("too many full retries, give up\n"); | 
| Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 3596 | break; | 
|  | 3597 | } | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3598 | intel_dp_reset_link_train(intel_dp, &DP, | 
|  | 3599 | DP_TRAINING_PATTERN_1 | | 
|  | 3600 | DP_LINK_SCRAMBLING_DISABLE); | 
| Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 3601 | voltage_tries = 0; | 
|  | 3602 | continue; | 
|  | 3603 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3604 |  | 
|  | 3605 | /* Check to see if we've tried the same voltage 5 times */ | 
| Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 3606 | if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) { | 
| Chris Wilson | 2477367 | 2012-09-26 16:48:30 +0100 | [diff] [blame] | 3607 | ++voltage_tries; | 
| Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 3608 | if (voltage_tries == 5) { | 
| Jani Nikula | 3def84b | 2013-10-05 16:13:56 +0300 | [diff] [blame] | 3609 | DRM_ERROR("too many voltage retries, give up\n"); | 
| Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 3610 | break; | 
|  | 3611 | } | 
|  | 3612 | } else | 
|  | 3613 | voltage_tries = 0; | 
|  | 3614 | voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3615 |  | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3616 | /* Update training set as requested by target */ | 
|  | 3617 | if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) { | 
|  | 3618 | DRM_ERROR("failed to update link training\n"); | 
|  | 3619 | break; | 
|  | 3620 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3621 | } | 
|  | 3622 |  | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3623 | intel_dp->DP = DP; | 
|  | 3624 | } | 
|  | 3625 |  | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3626 | void | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3627 | intel_dp_complete_link_train(struct intel_dp *intel_dp) | 
|  | 3628 | { | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3629 | bool channel_eq = false; | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3630 | int tries, cr_tries; | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3631 | uint32_t DP = intel_dp->DP; | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3632 | uint32_t training_pattern = DP_TRAINING_PATTERN_2; | 
|  | 3633 |  | 
|  | 3634 | /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/ | 
|  | 3635 | if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3) | 
|  | 3636 | training_pattern = DP_TRAINING_PATTERN_3; | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 3637 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3638 | /* channel equalization */ | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3639 | if (!intel_dp_set_link_train(intel_dp, &DP, | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3640 | training_pattern | | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3641 | DP_LINK_SCRAMBLING_DISABLE)) { | 
|  | 3642 | DRM_ERROR("failed to start channel equalization\n"); | 
|  | 3643 | return; | 
|  | 3644 | } | 
|  | 3645 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3646 | tries = 0; | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3647 | cr_tries = 0; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3648 | channel_eq = false; | 
|  | 3649 | for (;;) { | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3650 | uint8_t link_status[DP_LINK_STATUS_SIZE]; | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3651 |  | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3652 | if (cr_tries > 5) { | 
|  | 3653 | DRM_ERROR("failed to train DP, aborting\n"); | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3654 | break; | 
|  | 3655 | } | 
|  | 3656 |  | 
| Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 3657 | drm_dp_link_train_channel_eq_delay(intel_dp->dpcd); | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3658 | if (!intel_dp_get_link_status(intel_dp, link_status)) { | 
|  | 3659 | DRM_ERROR("failed to get link status\n"); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3660 | break; | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3661 | } | 
| Jesse Barnes | 869184a | 2010-10-07 16:01:22 -0700 | [diff] [blame] | 3662 |  | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3663 | /* Make sure clock is still ok */ | 
| Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 3664 | if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3665 | intel_dp_start_link_train(intel_dp); | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3666 | intel_dp_set_link_train(intel_dp, &DP, | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3667 | training_pattern | | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3668 | DP_LINK_SCRAMBLING_DISABLE); | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3669 | cr_tries++; | 
|  | 3670 | continue; | 
|  | 3671 | } | 
|  | 3672 |  | 
| Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 3673 | if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3674 | channel_eq = true; | 
|  | 3675 | break; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3676 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3677 |  | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3678 | /* Try 5 times, then try clock recovery if that fails */ | 
|  | 3679 | if (tries > 5) { | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3680 | intel_dp_start_link_train(intel_dp); | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3681 | intel_dp_set_link_train(intel_dp, &DP, | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3682 | training_pattern | | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3683 | DP_LINK_SCRAMBLING_DISABLE); | 
| Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 3684 | tries = 0; | 
|  | 3685 | cr_tries++; | 
|  | 3686 | continue; | 
|  | 3687 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3688 |  | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3689 | /* Update training set as requested by target */ | 
|  | 3690 | if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) { | 
|  | 3691 | DRM_ERROR("failed to update link training\n"); | 
|  | 3692 | break; | 
|  | 3693 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3694 | ++tries; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3695 | } | 
| Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3696 |  | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3697 | intel_dp_set_idle_link_train(intel_dp); | 
|  | 3698 |  | 
|  | 3699 | intel_dp->DP = DP; | 
|  | 3700 |  | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3701 | if (channel_eq) | 
| Masanari Iida | 07f4225 | 2013-03-20 11:00:34 +0900 | [diff] [blame] | 3702 | DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n"); | 
| Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3703 |  | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3704 | } | 
|  | 3705 |  | 
|  | 3706 | void intel_dp_stop_link_train(struct intel_dp *intel_dp) | 
|  | 3707 | { | 
| Jani Nikula | 70aff66 | 2013-09-27 15:10:44 +0300 | [diff] [blame] | 3708 | intel_dp_set_link_train(intel_dp, &intel_dp->DP, | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3709 | DP_TRAINING_PATTERN_DISABLE); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3710 | } | 
|  | 3711 |  | 
|  | 3712 | static void | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3713 | intel_dp_link_down(struct intel_dp *intel_dp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3714 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 3715 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3716 | enum port port = intel_dig_port->port; | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 3717 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3718 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3719 | uint32_t DP = intel_dp->DP; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3720 |  | 
| Daniel Vetter | bc76e320 | 2014-05-20 22:46:50 +0200 | [diff] [blame] | 3721 | if (WARN_ON(HAS_DDI(dev))) | 
| Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3722 | return; | 
|  | 3723 |  | 
| Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 3724 | if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)) | 
| Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 3725 | return; | 
|  | 3726 |  | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 3727 | DRM_DEBUG_KMS("\n"); | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 3728 |  | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3729 | if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) { | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3730 | DP &= ~DP_LINK_TRAIN_MASK_CPT; | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3731 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT); | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3732 | } else { | 
| Ville Syrjälä | aad3d14 | 2014-06-28 02:04:25 +0300 | [diff] [blame] | 3733 | if (IS_CHERRYVIEW(dev)) | 
|  | 3734 | DP &= ~DP_LINK_TRAIN_MASK_CHV; | 
|  | 3735 | else | 
|  | 3736 | DP &= ~DP_LINK_TRAIN_MASK; | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3737 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE); | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3738 | } | 
| Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 3739 | POSTING_READ(intel_dp->output_reg); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 3740 |  | 
| Daniel Vetter | 493a708 | 2012-05-30 12:31:56 +0200 | [diff] [blame] | 3741 | if (HAS_PCH_IBX(dev) && | 
| Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 3742 | I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) { | 
| Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3743 | /* Hardware workaround: leaving our transcoder select | 
|  | 3744 | * set to transcoder B while it's off will prevent the | 
|  | 3745 | * corresponding HDMI output on transcoder A. | 
|  | 3746 | * | 
|  | 3747 | * Combine this with another hardware workaround: | 
|  | 3748 | * transcoder select bit can only be cleared while the | 
|  | 3749 | * port is enabled. | 
|  | 3750 | */ | 
|  | 3751 | DP &= ~DP_PIPEB_SELECT; | 
|  | 3752 | I915_WRITE(intel_dp->output_reg, DP); | 
| Daniel Vetter | 0ca0968 | 2014-11-24 16:54:11 +0100 | [diff] [blame] | 3753 | POSTING_READ(intel_dp->output_reg); | 
| Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3754 | } | 
|  | 3755 |  | 
| Wu Fengguang | 832afda | 2011-12-09 20:42:21 +0800 | [diff] [blame] | 3756 | DP &= ~DP_AUDIO_OUTPUT_ENABLE; | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3757 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); | 
|  | 3758 | POSTING_READ(intel_dp->output_reg); | 
| Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 3759 | msleep(intel_dp->panel_power_down_delay); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3760 | } | 
|  | 3761 |  | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 3762 | static bool | 
|  | 3763 | intel_dp_get_dpcd(struct intel_dp *intel_dp) | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3764 | { | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3765 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); | 
|  | 3766 | struct drm_device *dev = dig_port->base.base.dev; | 
|  | 3767 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3768 | uint8_t rev; | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3769 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3770 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd, | 
|  | 3771 | sizeof(intel_dp->dpcd)) < 0) | 
| Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3772 | return false; /* aux transfer failed */ | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3773 |  | 
| Andy Shevchenko | a8e9815 | 2014-09-01 14:12:01 +0300 | [diff] [blame] | 3774 | DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd); | 
| Damien Lespiau | 577c7a5 | 2012-12-13 16:09:02 +0000 | [diff] [blame] | 3775 |  | 
| Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3776 | if (intel_dp->dpcd[DP_DPCD_REV] == 0) | 
|  | 3777 | return false; /* DPCD not present */ | 
|  | 3778 |  | 
| Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 3779 | /* Check if the panel supports PSR */ | 
|  | 3780 | memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd)); | 
| Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3781 | if (is_edp(intel_dp)) { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3782 | intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT, | 
|  | 3783 | intel_dp->psr_dpcd, | 
|  | 3784 | sizeof(intel_dp->psr_dpcd)); | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3785 | if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) { | 
|  | 3786 | dev_priv->psr.sink_support = true; | 
| Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3787 | DRM_DEBUG_KMS("Detected EDP PSR Panel.\n"); | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3788 | } | 
| Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3789 | } | 
|  | 3790 |  | 
| Jani Nikula | 7809a61 | 2014-10-29 11:03:26 +0200 | [diff] [blame] | 3791 | /* Training Pattern 3 support, both source and sink */ | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3792 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 && | 
| Jani Nikula | 7809a61 | 2014-10-29 11:03:26 +0200 | [diff] [blame] | 3793 | intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED && | 
|  | 3794 | (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) { | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3795 | intel_dp->use_tps3 = true; | 
| Jani Nikula | f8d8a67 | 2014-09-05 16:19:18 +0300 | [diff] [blame] | 3796 | DRM_DEBUG_KMS("Displayport TPS3 supported\n"); | 
| Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3797 | } else | 
|  | 3798 | intel_dp->use_tps3 = false; | 
|  | 3799 |  | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3800 | /* Intermediate frequency support */ | 
|  | 3801 | if (is_edp(intel_dp) && | 
|  | 3802 | (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) && | 
|  | 3803 | (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) && | 
|  | 3804 | (rev >= 0x03)) { /* eDp v1.4 or higher */ | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3805 | __le16 sink_rates[DP_MAX_SUPPORTED_RATES]; | 
| Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3806 | int i; | 
|  | 3807 |  | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3808 | intel_dp_dpcd_read_wake(&intel_dp->aux, | 
|  | 3809 | DP_SUPPORTED_LINK_RATES, | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3810 | sink_rates, | 
|  | 3811 | sizeof(sink_rates)); | 
| Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3812 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3813 | for (i = 0; i < ARRAY_SIZE(sink_rates); i++) { | 
|  | 3814 | int val = le16_to_cpu(sink_rates[i]); | 
| Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3815 |  | 
|  | 3816 | if (val == 0) | 
|  | 3817 | break; | 
|  | 3818 |  | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3819 | intel_dp->sink_rates[i] = val * 200; | 
| Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3820 | } | 
| Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3821 | intel_dp->num_sink_rates = i; | 
| Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3822 | } | 
| Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 3823 |  | 
|  | 3824 | intel_dp_print_rates(intel_dp); | 
|  | 3825 |  | 
| Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3826 | if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & | 
|  | 3827 | DP_DWN_STRM_PORT_PRESENT)) | 
|  | 3828 | return true; /* native DP sink */ | 
|  | 3829 |  | 
|  | 3830 | if (intel_dp->dpcd[DP_DPCD_REV] == 0x10) | 
|  | 3831 | return true; /* no per-port downstream info */ | 
|  | 3832 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3833 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0, | 
|  | 3834 | intel_dp->downstream_ports, | 
|  | 3835 | DP_MAX_DOWNSTREAM_PORTS) < 0) | 
| Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3836 | return false; /* downstream port status fetch failed */ | 
|  | 3837 |  | 
|  | 3838 | return true; | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3839 | } | 
|  | 3840 |  | 
| Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3841 | static void | 
|  | 3842 | intel_dp_probe_oui(struct intel_dp *intel_dp) | 
|  | 3843 | { | 
|  | 3844 | u8 buf[3]; | 
|  | 3845 |  | 
|  | 3846 | if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) | 
|  | 3847 | return; | 
|  | 3848 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3849 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3) | 
| Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3850 | DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", | 
|  | 3851 | buf[0], buf[1], buf[2]); | 
|  | 3852 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3853 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3) | 
| Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3854 | DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", | 
|  | 3855 | buf[0], buf[1], buf[2]); | 
|  | 3856 | } | 
|  | 3857 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3858 | static bool | 
|  | 3859 | intel_dp_probe_mst(struct intel_dp *intel_dp) | 
|  | 3860 | { | 
|  | 3861 | u8 buf[1]; | 
|  | 3862 |  | 
|  | 3863 | if (!intel_dp->can_mst) | 
|  | 3864 | return false; | 
|  | 3865 |  | 
|  | 3866 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x12) | 
|  | 3867 | return false; | 
|  | 3868 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3869 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) { | 
|  | 3870 | if (buf[0] & DP_MST_CAP) { | 
|  | 3871 | DRM_DEBUG_KMS("Sink is MST capable\n"); | 
|  | 3872 | intel_dp->is_mst = true; | 
|  | 3873 | } else { | 
|  | 3874 | DRM_DEBUG_KMS("Sink is not MST capable\n"); | 
|  | 3875 | intel_dp->is_mst = false; | 
|  | 3876 | } | 
|  | 3877 | } | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3878 |  | 
|  | 3879 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); | 
|  | 3880 | return intel_dp->is_mst; | 
|  | 3881 | } | 
|  | 3882 |  | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3883 | int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc) | 
|  | 3884 | { | 
|  | 3885 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 3886 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 3887 | struct intel_crtc *intel_crtc = | 
|  | 3888 | to_intel_crtc(intel_dig_port->base.base.crtc); | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3889 | u8 buf; | 
|  | 3890 | int test_crc_count; | 
|  | 3891 | int attempts = 6; | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3892 |  | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3893 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) | 
| Rodrigo Vivi | bda0381 | 2014-09-15 19:24:03 -0400 | [diff] [blame] | 3894 | return -EIO; | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3895 |  | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3896 | if (!(buf & DP_TEST_CRC_SUPPORTED)) | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3897 | return -ENOTTY; | 
|  | 3898 |  | 
| Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 3899 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) | 
| Rodrigo Vivi | bda0381 | 2014-09-15 19:24:03 -0400 | [diff] [blame] | 3900 | return -EIO; | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3901 |  | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3902 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, | 
| Rodrigo Vivi | ce31d9f | 2014-09-29 18:29:52 -0400 | [diff] [blame] | 3903 | buf | DP_TEST_SINK_START) < 0) | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3904 | return -EIO; | 
|  | 3905 |  | 
| Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 3906 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) | 
|  | 3907 | return -EIO; | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3908 | test_crc_count = buf & DP_TEST_COUNT_MASK; | 
|  | 3909 |  | 
|  | 3910 | do { | 
| Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 3911 | if (drm_dp_dpcd_readb(&intel_dp->aux, | 
|  | 3912 | DP_TEST_SINK_MISC, &buf) < 0) | 
|  | 3913 | return -EIO; | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3914 | intel_wait_for_vblank(dev, intel_crtc->pipe); | 
|  | 3915 | } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count); | 
|  | 3916 |  | 
|  | 3917 | if (attempts == 0) { | 
| Daniel Vetter | 90bd1f4 | 2014-11-19 11:18:47 +0100 | [diff] [blame] | 3918 | DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n"); | 
|  | 3919 | return -ETIMEDOUT; | 
| Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3920 | } | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3921 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3922 | if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) | 
| Rodrigo Vivi | bda0381 | 2014-09-15 19:24:03 -0400 | [diff] [blame] | 3923 | return -EIO; | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3924 |  | 
| Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 3925 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) | 
|  | 3926 | return -EIO; | 
|  | 3927 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, | 
|  | 3928 | buf & ~DP_TEST_SINK_START) < 0) | 
|  | 3929 | return -EIO; | 
| Rodrigo Vivi | ce31d9f | 2014-09-29 18:29:52 -0400 | [diff] [blame] | 3930 |  | 
| Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3931 | return 0; | 
|  | 3932 | } | 
|  | 3933 |  | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 3934 | static bool | 
|  | 3935 | intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector) | 
|  | 3936 | { | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3937 | return intel_dp_dpcd_read_wake(&intel_dp->aux, | 
|  | 3938 | DP_DEVICE_SERVICE_IRQ_VECTOR, | 
|  | 3939 | sink_irq_vector, 1) == 1; | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 3940 | } | 
|  | 3941 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3942 | static bool | 
|  | 3943 | intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector) | 
|  | 3944 | { | 
|  | 3945 | int ret; | 
|  | 3946 |  | 
|  | 3947 | ret = intel_dp_dpcd_read_wake(&intel_dp->aux, | 
|  | 3948 | DP_SINK_COUNT_ESI, | 
|  | 3949 | sink_irq_vector, 14); | 
|  | 3950 | if (ret != 14) | 
|  | 3951 | return false; | 
|  | 3952 |  | 
|  | 3953 | return true; | 
|  | 3954 | } | 
|  | 3955 |  | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 3956 | static void | 
|  | 3957 | intel_dp_handle_test_request(struct intel_dp *intel_dp) | 
|  | 3958 | { | 
|  | 3959 | /* NAK by default */ | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3960 | drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK); | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 3961 | } | 
|  | 3962 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3963 | static int | 
|  | 3964 | intel_dp_check_mst_status(struct intel_dp *intel_dp) | 
|  | 3965 | { | 
|  | 3966 | bool bret; | 
|  | 3967 |  | 
|  | 3968 | if (intel_dp->is_mst) { | 
|  | 3969 | u8 esi[16] = { 0 }; | 
|  | 3970 | int ret = 0; | 
|  | 3971 | int retry; | 
|  | 3972 | bool handled; | 
|  | 3973 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); | 
|  | 3974 | go_again: | 
|  | 3975 | if (bret == true) { | 
|  | 3976 |  | 
|  | 3977 | /* check link status - esi[10] = 0x200c */ | 
|  | 3978 | if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) { | 
|  | 3979 | DRM_DEBUG_KMS("channel EQ not ok, retraining\n"); | 
|  | 3980 | intel_dp_start_link_train(intel_dp); | 
|  | 3981 | intel_dp_complete_link_train(intel_dp); | 
|  | 3982 | intel_dp_stop_link_train(intel_dp); | 
|  | 3983 | } | 
|  | 3984 |  | 
| Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 3985 | DRM_DEBUG_KMS("got esi %3ph\n", esi); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3986 | ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled); | 
|  | 3987 |  | 
|  | 3988 | if (handled) { | 
|  | 3989 | for (retry = 0; retry < 3; retry++) { | 
|  | 3990 | int wret; | 
|  | 3991 | wret = drm_dp_dpcd_write(&intel_dp->aux, | 
|  | 3992 | DP_SINK_COUNT_ESI+1, | 
|  | 3993 | &esi[1], 3); | 
|  | 3994 | if (wret == 3) { | 
|  | 3995 | break; | 
|  | 3996 | } | 
|  | 3997 | } | 
|  | 3998 |  | 
|  | 3999 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); | 
|  | 4000 | if (bret == true) { | 
| Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 4001 | DRM_DEBUG_KMS("got esi2 %3ph\n", esi); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4002 | goto go_again; | 
|  | 4003 | } | 
|  | 4004 | } else | 
|  | 4005 | ret = 0; | 
|  | 4006 |  | 
|  | 4007 | return ret; | 
|  | 4008 | } else { | 
|  | 4009 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 4010 | DRM_DEBUG_KMS("failed to get ESI - device may have failed\n"); | 
|  | 4011 | intel_dp->is_mst = false; | 
|  | 4012 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); | 
|  | 4013 | /* send a hotplug event */ | 
|  | 4014 | drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev); | 
|  | 4015 | } | 
|  | 4016 | } | 
|  | 4017 | return -EINVAL; | 
|  | 4018 | } | 
|  | 4019 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4020 | /* | 
|  | 4021 | * According to DP spec | 
|  | 4022 | * 5.1.2: | 
|  | 4023 | *  1. Read DPCD | 
|  | 4024 | *  2. Configure link according to Receiver Capabilities | 
|  | 4025 | *  3. Use Link Training from 2.5.3.3 and 3.5.1.3 | 
|  | 4026 | *  4. Check link status on receipt of hot-plug interrupt | 
|  | 4027 | */ | 
| Damien Lespiau | a514620 | 2015-02-10 19:32:22 +0000 | [diff] [blame] | 4028 | static void | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4029 | intel_dp_check_link_status(struct intel_dp *intel_dp) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4030 | { | 
| Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4031 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4032 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4033 | u8 sink_irq_vector; | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 4034 | u8 link_status[DP_LINK_STATUS_SIZE]; | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4035 |  | 
| Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4036 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); | 
|  | 4037 |  | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4038 | if (!intel_encoder->connectors_active) | 
| Keith Packard | d2b996a | 2011-07-25 22:37:51 -0700 | [diff] [blame] | 4039 | return; | 
| Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 4040 |  | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4041 | if (WARN_ON(!intel_encoder->base.crtc)) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4042 | return; | 
|  | 4043 |  | 
| Imre Deak | 1a125d8 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 4044 | if (!to_intel_crtc(intel_encoder->base.crtc)->active) | 
|  | 4045 | return; | 
|  | 4046 |  | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4047 | /* Try to read receiver status if the link appears to be up */ | 
| Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 4048 | if (!intel_dp_get_link_status(intel_dp, link_status)) { | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4049 | return; | 
|  | 4050 | } | 
|  | 4051 |  | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4052 | /* Now read the DPCD to see if it's actually running */ | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4053 | if (!intel_dp_get_dpcd(intel_dp)) { | 
| Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 4054 | return; | 
|  | 4055 | } | 
|  | 4056 |  | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4057 | /* Try to read the source of the interrupt */ | 
|  | 4058 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && | 
|  | 4059 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) { | 
|  | 4060 | /* Clear interrupt source */ | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4061 | drm_dp_dpcd_writeb(&intel_dp->aux, | 
|  | 4062 | DP_DEVICE_SERVICE_IRQ_VECTOR, | 
|  | 4063 | sink_irq_vector); | 
| Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4064 |  | 
|  | 4065 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) | 
|  | 4066 | intel_dp_handle_test_request(intel_dp); | 
|  | 4067 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) | 
|  | 4068 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); | 
|  | 4069 | } | 
|  | 4070 |  | 
| Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 4071 | if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { | 
| Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4072 | DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n", | 
| Jani Nikula | 8e329a0 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 4073 | intel_encoder->base.name); | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 4074 | intel_dp_start_link_train(intel_dp); | 
|  | 4075 | intel_dp_complete_link_train(intel_dp); | 
| Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 4076 | intel_dp_stop_link_train(intel_dp); | 
| Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 4077 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4078 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4079 |  | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4080 | /* XXX this is probably wrong for multiple downstream ports */ | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4081 | static enum drm_connector_status | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4082 | intel_dp_detect_dpcd(struct intel_dp *intel_dp) | 
| Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4083 | { | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4084 | uint8_t *dpcd = intel_dp->dpcd; | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4085 | uint8_t type; | 
|  | 4086 |  | 
|  | 4087 | if (!intel_dp_get_dpcd(intel_dp)) | 
|  | 4088 | return connector_status_disconnected; | 
|  | 4089 |  | 
|  | 4090 | /* if there's no downstream port, we're done */ | 
|  | 4091 | if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT)) | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4092 | return connector_status_connected; | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4093 |  | 
|  | 4094 | /* If we're HPD-aware, SINK_COUNT changes dynamically */ | 
| Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4095 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && | 
|  | 4096 | intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) { | 
| Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 4097 | uint8_t reg; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4098 |  | 
|  | 4099 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT, | 
|  | 4100 | ®, 1) < 0) | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4101 | return connector_status_unknown; | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4102 |  | 
| Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 4103 | return DP_GET_SINK_COUNT(reg) ? connector_status_connected | 
|  | 4104 | : connector_status_disconnected; | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4105 | } | 
|  | 4106 |  | 
|  | 4107 | /* If no HPD, poke DDC gently */ | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 4108 | if (drm_probe_ddc(&intel_dp->aux.ddc)) | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4109 | return connector_status_connected; | 
|  | 4110 |  | 
|  | 4111 | /* Well we tried, say unknown for unreliable port types */ | 
| Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4112 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { | 
|  | 4113 | type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; | 
|  | 4114 | if (type == DP_DS_PORT_TYPE_VGA || | 
|  | 4115 | type == DP_DS_PORT_TYPE_NON_EDID) | 
|  | 4116 | return connector_status_unknown; | 
|  | 4117 | } else { | 
|  | 4118 | type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & | 
|  | 4119 | DP_DWN_STRM_PORT_TYPE_MASK; | 
|  | 4120 | if (type == DP_DWN_STRM_PORT_TYPE_ANALOG || | 
|  | 4121 | type == DP_DWN_STRM_PORT_TYPE_OTHER) | 
|  | 4122 | return connector_status_unknown; | 
|  | 4123 | } | 
| Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4124 |  | 
|  | 4125 | /* Anything else is out of spec, warn and ignore */ | 
|  | 4126 | DRM_DEBUG_KMS("Broken DP branch device, ignoring\n"); | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4127 | return connector_status_disconnected; | 
| Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4128 | } | 
|  | 4129 |  | 
|  | 4130 | static enum drm_connector_status | 
| Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4131 | edp_detect(struct intel_dp *intel_dp) | 
|  | 4132 | { | 
|  | 4133 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 4134 | enum drm_connector_status status; | 
|  | 4135 |  | 
|  | 4136 | status = intel_panel_detect(dev); | 
|  | 4137 | if (status == connector_status_unknown) | 
|  | 4138 | status = connector_status_connected; | 
|  | 4139 |  | 
|  | 4140 | return status; | 
|  | 4141 | } | 
|  | 4142 |  | 
|  | 4143 | static enum drm_connector_status | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4144 | ironlake_dp_detect(struct intel_dp *intel_dp) | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4145 | { | 
| Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 4146 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
| Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 4147 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4148 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
| Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 4149 |  | 
| Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 4150 | if (!ibx_digital_port_connected(dev_priv, intel_dig_port)) | 
|  | 4151 | return connector_status_disconnected; | 
|  | 4152 |  | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4153 | return intel_dp_detect_dpcd(intel_dp); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4154 | } | 
|  | 4155 |  | 
| Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4156 | static int g4x_digital_port_connected(struct drm_device *dev, | 
|  | 4157 | struct intel_digital_port *intel_dig_port) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4158 | { | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4159 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 4160 | uint32_t bit; | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4161 |  | 
| Todd Previte | 232a6ee | 2014-01-23 00:13:41 -0700 | [diff] [blame] | 4162 | if (IS_VALLEYVIEW(dev)) { | 
|  | 4163 | switch (intel_dig_port->port) { | 
|  | 4164 | case PORT_B: | 
|  | 4165 | bit = PORTB_HOTPLUG_LIVE_STATUS_VLV; | 
|  | 4166 | break; | 
|  | 4167 | case PORT_C: | 
|  | 4168 | bit = PORTC_HOTPLUG_LIVE_STATUS_VLV; | 
|  | 4169 | break; | 
|  | 4170 | case PORT_D: | 
|  | 4171 | bit = PORTD_HOTPLUG_LIVE_STATUS_VLV; | 
|  | 4172 | break; | 
|  | 4173 | default: | 
| Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4174 | return -EINVAL; | 
| Todd Previte | 232a6ee | 2014-01-23 00:13:41 -0700 | [diff] [blame] | 4175 | } | 
|  | 4176 | } else { | 
|  | 4177 | switch (intel_dig_port->port) { | 
|  | 4178 | case PORT_B: | 
|  | 4179 | bit = PORTB_HOTPLUG_LIVE_STATUS_G4X; | 
|  | 4180 | break; | 
|  | 4181 | case PORT_C: | 
|  | 4182 | bit = PORTC_HOTPLUG_LIVE_STATUS_G4X; | 
|  | 4183 | break; | 
|  | 4184 | case PORT_D: | 
|  | 4185 | bit = PORTD_HOTPLUG_LIVE_STATUS_G4X; | 
|  | 4186 | break; | 
|  | 4187 | default: | 
| Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4188 | return -EINVAL; | 
| Todd Previte | 232a6ee | 2014-01-23 00:13:41 -0700 | [diff] [blame] | 4189 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4190 | } | 
|  | 4191 |  | 
| Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 4192 | if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0) | 
| Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4193 | return 0; | 
|  | 4194 | return 1; | 
|  | 4195 | } | 
|  | 4196 |  | 
|  | 4197 | static enum drm_connector_status | 
|  | 4198 | g4x_dp_detect(struct intel_dp *intel_dp) | 
|  | 4199 | { | 
|  | 4200 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 4201 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 4202 | int ret; | 
|  | 4203 |  | 
|  | 4204 | /* Can't disconnect eDP, but you can close the lid... */ | 
|  | 4205 | if (is_edp(intel_dp)) { | 
|  | 4206 | enum drm_connector_status status; | 
|  | 4207 |  | 
|  | 4208 | status = intel_panel_detect(dev); | 
|  | 4209 | if (status == connector_status_unknown) | 
|  | 4210 | status = connector_status_connected; | 
|  | 4211 | return status; | 
|  | 4212 | } | 
|  | 4213 |  | 
|  | 4214 | ret = g4x_digital_port_connected(dev, intel_dig_port); | 
|  | 4215 | if (ret == -EINVAL) | 
|  | 4216 | return connector_status_unknown; | 
|  | 4217 | else if (ret == 0) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4218 | return connector_status_disconnected; | 
|  | 4219 |  | 
| Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4220 | return intel_dp_detect_dpcd(intel_dp); | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4221 | } | 
|  | 4222 |  | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4223 | static struct edid * | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4224 | intel_dp_get_edid(struct intel_dp *intel_dp) | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4225 | { | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4226 | struct intel_connector *intel_connector = intel_dp->attached_connector; | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4227 |  | 
| Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4228 | /* use cached edid if we have one */ | 
|  | 4229 | if (intel_connector->edid) { | 
| Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4230 | /* invalid edid */ | 
|  | 4231 | if (IS_ERR(intel_connector->edid)) | 
| Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4232 | return NULL; | 
|  | 4233 |  | 
| Jani Nikula | 55e9ede | 2013-10-01 10:38:54 +0300 | [diff] [blame] | 4234 | return drm_edid_duplicate(intel_connector->edid); | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4235 | } else | 
|  | 4236 | return drm_get_edid(&intel_connector->base, | 
|  | 4237 | &intel_dp->aux.ddc); | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4238 | } | 
|  | 4239 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4240 | static void | 
|  | 4241 | intel_dp_set_edid(struct intel_dp *intel_dp) | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4242 | { | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4243 | struct intel_connector *intel_connector = intel_dp->attached_connector; | 
|  | 4244 | struct edid *edid; | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4245 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4246 | edid = intel_dp_get_edid(intel_dp); | 
|  | 4247 | intel_connector->detect_edid = edid; | 
| Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4248 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4249 | if (intel_dp->force_audio != HDMI_AUDIO_AUTO) | 
|  | 4250 | intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON; | 
|  | 4251 | else | 
|  | 4252 | intel_dp->has_audio = drm_detect_monitor_audio(edid); | 
|  | 4253 | } | 
| Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4254 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4255 | static void | 
|  | 4256 | intel_dp_unset_edid(struct intel_dp *intel_dp) | 
|  | 4257 | { | 
|  | 4258 | struct intel_connector *intel_connector = intel_dp->attached_connector; | 
|  | 4259 |  | 
|  | 4260 | kfree(intel_connector->detect_edid); | 
|  | 4261 | intel_connector->detect_edid = NULL; | 
|  | 4262 |  | 
|  | 4263 | intel_dp->has_audio = false; | 
|  | 4264 | } | 
|  | 4265 |  | 
|  | 4266 | static enum intel_display_power_domain | 
|  | 4267 | intel_dp_power_get(struct intel_dp *dp) | 
|  | 4268 | { | 
|  | 4269 | struct intel_encoder *encoder = &dp_to_dig_port(dp)->base; | 
|  | 4270 | enum intel_display_power_domain power_domain; | 
|  | 4271 |  | 
|  | 4272 | power_domain = intel_display_port_power_domain(encoder); | 
|  | 4273 | intel_display_power_get(to_i915(encoder->base.dev), power_domain); | 
|  | 4274 |  | 
|  | 4275 | return power_domain; | 
|  | 4276 | } | 
|  | 4277 |  | 
|  | 4278 | static void | 
|  | 4279 | intel_dp_power_put(struct intel_dp *dp, | 
|  | 4280 | enum intel_display_power_domain power_domain) | 
|  | 4281 | { | 
|  | 4282 | struct intel_encoder *encoder = &dp_to_dig_port(dp)->base; | 
|  | 4283 | intel_display_power_put(to_i915(encoder->base.dev), power_domain); | 
| Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4284 | } | 
|  | 4285 |  | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4286 | static enum drm_connector_status | 
|  | 4287 | intel_dp_detect(struct drm_connector *connector, bool force) | 
|  | 4288 | { | 
|  | 4289 | struct intel_dp *intel_dp = intel_attached_dp(connector); | 
| Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 4290 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 4291 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
| Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 4292 | struct drm_device *dev = connector->dev; | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4293 | enum drm_connector_status status; | 
| Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 4294 | enum intel_display_power_domain power_domain; | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4295 | bool ret; | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4296 |  | 
| Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 4297 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 4298 | connector->base.id, connector->name); | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4299 | intel_dp_unset_edid(intel_dp); | 
| Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 4300 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4301 | if (intel_dp->is_mst) { | 
|  | 4302 | /* MST devices are disconnected from a monitor POV */ | 
|  | 4303 | if (intel_encoder->type != INTEL_OUTPUT_EDP) | 
|  | 4304 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4305 | return connector_status_disconnected; | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4306 | } | 
|  | 4307 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4308 | power_domain = intel_dp_power_get(intel_dp); | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4309 |  | 
| Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4310 | /* Can't disconnect eDP, but you can close the lid... */ | 
|  | 4311 | if (is_edp(intel_dp)) | 
|  | 4312 | status = edp_detect(intel_dp); | 
|  | 4313 | else if (HAS_PCH_SPLIT(dev)) | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4314 | status = ironlake_dp_detect(intel_dp); | 
|  | 4315 | else | 
|  | 4316 | status = g4x_dp_detect(intel_dp); | 
|  | 4317 | if (status != connector_status_connected) | 
| Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4318 | goto out; | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4319 |  | 
| Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 4320 | intel_dp_probe_oui(intel_dp); | 
|  | 4321 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4322 | ret = intel_dp_probe_mst(intel_dp); | 
|  | 4323 | if (ret) { | 
|  | 4324 | /* if we are in MST mode then this connector | 
|  | 4325 | won't appear connected or have anything with EDID on it */ | 
|  | 4326 | if (intel_encoder->type != INTEL_OUTPUT_EDP) | 
|  | 4327 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; | 
|  | 4328 | status = connector_status_disconnected; | 
|  | 4329 | goto out; | 
|  | 4330 | } | 
|  | 4331 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4332 | intel_dp_set_edid(intel_dp); | 
| Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4333 |  | 
| Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 4334 | if (intel_encoder->type != INTEL_OUTPUT_EDP) | 
|  | 4335 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; | 
| Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4336 | status = connector_status_connected; | 
|  | 4337 |  | 
|  | 4338 | out: | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4339 | intel_dp_power_put(intel_dp, power_domain); | 
| Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4340 | return status; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4341 | } | 
|  | 4342 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4343 | static void | 
|  | 4344 | intel_dp_force(struct drm_connector *connector) | 
|  | 4345 | { | 
|  | 4346 | struct intel_dp *intel_dp = intel_attached_dp(connector); | 
|  | 4347 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; | 
|  | 4348 | enum intel_display_power_domain power_domain; | 
|  | 4349 |  | 
|  | 4350 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", | 
|  | 4351 | connector->base.id, connector->name); | 
|  | 4352 | intel_dp_unset_edid(intel_dp); | 
|  | 4353 |  | 
|  | 4354 | if (connector->status != connector_status_connected) | 
|  | 4355 | return; | 
|  | 4356 |  | 
|  | 4357 | power_domain = intel_dp_power_get(intel_dp); | 
|  | 4358 |  | 
|  | 4359 | intel_dp_set_edid(intel_dp); | 
|  | 4360 |  | 
|  | 4361 | intel_dp_power_put(intel_dp, power_domain); | 
|  | 4362 |  | 
|  | 4363 | if (intel_encoder->type != INTEL_OUTPUT_EDP) | 
|  | 4364 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; | 
|  | 4365 | } | 
|  | 4366 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4367 | static int intel_dp_get_modes(struct drm_connector *connector) | 
|  | 4368 | { | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4369 | struct intel_connector *intel_connector = to_intel_connector(connector); | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4370 | struct edid *edid; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4371 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4372 | edid = intel_connector->detect_edid; | 
|  | 4373 | if (edid) { | 
|  | 4374 | int ret = intel_connector_update_modes(connector, edid); | 
|  | 4375 | if (ret) | 
|  | 4376 | return ret; | 
|  | 4377 | } | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4378 |  | 
| Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4379 | /* if eDP has no EDID, fall back to fixed mode */ | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4380 | if (is_edp(intel_attached_dp(connector)) && | 
|  | 4381 | intel_connector->panel.fixed_mode) { | 
| Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4382 | struct drm_display_mode *mode; | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4383 |  | 
|  | 4384 | mode = drm_mode_duplicate(connector->dev, | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4385 | intel_connector->panel.fixed_mode); | 
| Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4386 | if (mode) { | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4387 | drm_mode_probed_add(connector, mode); | 
|  | 4388 | return 1; | 
|  | 4389 | } | 
|  | 4390 | } | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4391 |  | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4392 | return 0; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4393 | } | 
|  | 4394 |  | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4395 | static bool | 
|  | 4396 | intel_dp_detect_audio(struct drm_connector *connector) | 
|  | 4397 | { | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4398 | bool has_audio = false; | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4399 | struct edid *edid; | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4400 |  | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4401 | edid = to_intel_connector(connector)->detect_edid; | 
|  | 4402 | if (edid) | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4403 | has_audio = drm_detect_monitor_audio(edid); | 
| Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 4404 |  | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4405 | return has_audio; | 
|  | 4406 | } | 
|  | 4407 |  | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4408 | static int | 
|  | 4409 | intel_dp_set_property(struct drm_connector *connector, | 
|  | 4410 | struct drm_property *property, | 
|  | 4411 | uint64_t val) | 
|  | 4412 | { | 
| Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4413 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4414 | struct intel_connector *intel_connector = to_intel_connector(connector); | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4415 | struct intel_encoder *intel_encoder = intel_attached_encoder(connector); | 
|  | 4416 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4417 | int ret; | 
|  | 4418 |  | 
| Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 4419 | ret = drm_object_property_set_value(&connector->base, property, val); | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4420 | if (ret) | 
|  | 4421 | return ret; | 
|  | 4422 |  | 
| Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 4423 | if (property == dev_priv->force_audio_property) { | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4424 | int i = val; | 
|  | 4425 | bool has_audio; | 
|  | 4426 |  | 
|  | 4427 | if (i == intel_dp->force_audio) | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4428 | return 0; | 
|  | 4429 |  | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4430 | intel_dp->force_audio = i; | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4431 |  | 
| Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 4432 | if (i == HDMI_AUDIO_AUTO) | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4433 | has_audio = intel_dp_detect_audio(connector); | 
|  | 4434 | else | 
| Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 4435 | has_audio = (i == HDMI_AUDIO_ON); | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4436 |  | 
|  | 4437 | if (has_audio == intel_dp->has_audio) | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4438 | return 0; | 
|  | 4439 |  | 
| Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4440 | intel_dp->has_audio = has_audio; | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4441 | goto done; | 
|  | 4442 | } | 
|  | 4443 |  | 
| Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4444 | if (property == dev_priv->broadcast_rgb_property) { | 
| Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4445 | bool old_auto = intel_dp->color_range_auto; | 
|  | 4446 | uint32_t old_range = intel_dp->color_range; | 
|  | 4447 |  | 
| Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 4448 | switch (val) { | 
|  | 4449 | case INTEL_BROADCAST_RGB_AUTO: | 
|  | 4450 | intel_dp->color_range_auto = true; | 
|  | 4451 | break; | 
|  | 4452 | case INTEL_BROADCAST_RGB_FULL: | 
|  | 4453 | intel_dp->color_range_auto = false; | 
|  | 4454 | intel_dp->color_range = 0; | 
|  | 4455 | break; | 
|  | 4456 | case INTEL_BROADCAST_RGB_LIMITED: | 
|  | 4457 | intel_dp->color_range_auto = false; | 
|  | 4458 | intel_dp->color_range = DP_COLOR_RANGE_16_235; | 
|  | 4459 | break; | 
|  | 4460 | default: | 
|  | 4461 | return -EINVAL; | 
|  | 4462 | } | 
| Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4463 |  | 
|  | 4464 | if (old_auto == intel_dp->color_range_auto && | 
|  | 4465 | old_range == intel_dp->color_range) | 
|  | 4466 | return 0; | 
|  | 4467 |  | 
| Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4468 | goto done; | 
|  | 4469 | } | 
|  | 4470 |  | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4471 | if (is_edp(intel_dp) && | 
|  | 4472 | property == connector->dev->mode_config.scaling_mode_property) { | 
|  | 4473 | if (val == DRM_MODE_SCALE_NONE) { | 
|  | 4474 | DRM_DEBUG_KMS("no scaling not supported\n"); | 
|  | 4475 | return -EINVAL; | 
|  | 4476 | } | 
|  | 4477 |  | 
|  | 4478 | if (intel_connector->panel.fitting_mode == val) { | 
|  | 4479 | /* the eDP scaling property is not changed */ | 
|  | 4480 | return 0; | 
|  | 4481 | } | 
|  | 4482 | intel_connector->panel.fitting_mode = val; | 
|  | 4483 |  | 
|  | 4484 | goto done; | 
|  | 4485 | } | 
|  | 4486 |  | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4487 | return -EINVAL; | 
|  | 4488 |  | 
|  | 4489 | done: | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 4490 | if (intel_encoder->base.crtc) | 
|  | 4491 | intel_crtc_restore_mode(intel_encoder->base.crtc); | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4492 |  | 
|  | 4493 | return 0; | 
|  | 4494 | } | 
|  | 4495 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4496 | static void | 
| Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 4497 | intel_dp_connector_destroy(struct drm_connector *connector) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4498 | { | 
| Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 4499 | struct intel_connector *intel_connector = to_intel_connector(connector); | 
| Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 4500 |  | 
| Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 4501 | kfree(intel_connector->detect_edid); | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4502 |  | 
| Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4503 | if (!IS_ERR_OR_NULL(intel_connector->edid)) | 
|  | 4504 | kfree(intel_connector->edid); | 
|  | 4505 |  | 
| Paulo Zanoni | acd8db10 | 2013-06-12 17:27:23 -0300 | [diff] [blame] | 4506 | /* Can't call is_edp() since the encoder may have been destroyed | 
|  | 4507 | * already. */ | 
|  | 4508 | if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) | 
| Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 4509 | intel_panel_fini(&intel_connector->panel); | 
| Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 4510 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4511 | drm_connector_cleanup(connector); | 
| Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 4512 | kfree(connector); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4513 | } | 
|  | 4514 |  | 
| Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 4515 | void intel_dp_encoder_destroy(struct drm_encoder *encoder) | 
| Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4516 | { | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4517 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); | 
|  | 4518 | struct intel_dp *intel_dp = &intel_dig_port->dp; | 
| Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4519 |  | 
| Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 4520 | drm_dp_aux_unregister(&intel_dp->aux); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4521 | intel_dp_mst_encoder_cleanup(intel_dig_port); | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 4522 | if (is_edp(intel_dp)) { | 
|  | 4523 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 4524 | /* | 
|  | 4525 | * vdd might still be enabled do to the delayed vdd off. | 
|  | 4526 | * Make sure vdd is actually turned off here. | 
|  | 4527 | */ | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4528 | pps_lock(intel_dp); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 4529 | edp_panel_vdd_off_sync(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4530 | pps_unlock(intel_dp); | 
|  | 4531 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 4532 | if (intel_dp->edp_notifier.notifier_call) { | 
|  | 4533 | unregister_reboot_notifier(&intel_dp->edp_notifier); | 
|  | 4534 | intel_dp->edp_notifier.notifier_call = NULL; | 
|  | 4535 | } | 
| Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 4536 | } | 
| Imre Deak | c8bd0e4 | 2014-12-12 17:57:38 +0200 | [diff] [blame] | 4537 | drm_encoder_cleanup(encoder); | 
| Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4538 | kfree(intel_dig_port); | 
| Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4539 | } | 
|  | 4540 |  | 
| Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4541 | static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder) | 
|  | 4542 | { | 
|  | 4543 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); | 
|  | 4544 |  | 
|  | 4545 | if (!is_edp(intel_dp)) | 
|  | 4546 | return; | 
|  | 4547 |  | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 4548 | /* | 
|  | 4549 | * vdd might still be enabled do to the delayed vdd off. | 
|  | 4550 | * Make sure vdd is actually turned off here. | 
|  | 4551 | */ | 
| Ville Syrjälä | afa4e53 | 2014-11-25 15:43:48 +0200 | [diff] [blame] | 4552 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4553 | pps_lock(intel_dp); | 
| Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4554 | edp_panel_vdd_off_sync(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4555 | pps_unlock(intel_dp); | 
| Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4556 | } | 
|  | 4557 |  | 
| Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4558 | static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp) | 
|  | 4559 | { | 
|  | 4560 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
|  | 4561 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 4562 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4563 | enum intel_display_power_domain power_domain; | 
|  | 4564 |  | 
|  | 4565 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 4566 |  | 
|  | 4567 | if (!edp_have_panel_vdd(intel_dp)) | 
|  | 4568 | return; | 
|  | 4569 |  | 
|  | 4570 | /* | 
|  | 4571 | * The VDD bit needs a power domain reference, so if the bit is | 
|  | 4572 | * already enabled when we boot or resume, grab this reference and | 
|  | 4573 | * schedule a vdd off, so we don't hold on to the reference | 
|  | 4574 | * indefinitely. | 
|  | 4575 | */ | 
|  | 4576 | DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n"); | 
|  | 4577 | power_domain = intel_display_port_power_domain(&intel_dig_port->base); | 
|  | 4578 | intel_display_power_get(dev_priv, power_domain); | 
|  | 4579 |  | 
|  | 4580 | edp_panel_vdd_schedule_off(intel_dp); | 
|  | 4581 | } | 
|  | 4582 |  | 
| Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4583 | static void intel_dp_encoder_reset(struct drm_encoder *encoder) | 
|  | 4584 | { | 
| Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4585 | struct intel_dp *intel_dp; | 
|  | 4586 |  | 
|  | 4587 | if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP) | 
|  | 4588 | return; | 
|  | 4589 |  | 
|  | 4590 | intel_dp = enc_to_intel_dp(encoder); | 
|  | 4591 |  | 
|  | 4592 | pps_lock(intel_dp); | 
|  | 4593 |  | 
|  | 4594 | /* | 
|  | 4595 | * Read out the current power sequencer assignment, | 
|  | 4596 | * in case the BIOS did something with it. | 
|  | 4597 | */ | 
|  | 4598 | if (IS_VALLEYVIEW(encoder->dev)) | 
|  | 4599 | vlv_initial_power_sequencer_setup(intel_dp); | 
|  | 4600 |  | 
|  | 4601 | intel_edp_panel_vdd_sanitize(intel_dp); | 
|  | 4602 |  | 
|  | 4603 | pps_unlock(intel_dp); | 
| Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4604 | } | 
|  | 4605 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4606 | static const struct drm_connector_funcs intel_dp_connector_funcs = { | 
| Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 4607 | .dpms = intel_connector_dpms, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4608 | .detect = intel_dp_detect, | 
| Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4609 | .force = intel_dp_force, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4610 | .fill_modes = drm_helper_probe_single_connector_modes, | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4611 | .set_property = intel_dp_set_property, | 
| Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 4612 | .atomic_get_property = intel_connector_atomic_get_property, | 
| Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 4613 | .destroy = intel_dp_connector_destroy, | 
| Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 4614 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4615 | }; | 
|  | 4616 |  | 
|  | 4617 | static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { | 
|  | 4618 | .get_modes = intel_dp_get_modes, | 
|  | 4619 | .mode_valid = intel_dp_mode_valid, | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 4620 | .best_encoder = intel_best_encoder, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4621 | }; | 
|  | 4622 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4623 | static const struct drm_encoder_funcs intel_dp_enc_funcs = { | 
| Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4624 | .reset = intel_dp_encoder_reset, | 
| Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4625 | .destroy = intel_dp_encoder_destroy, | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4626 | }; | 
|  | 4627 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4628 | void | 
| Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 4629 | intel_dp_hot_plug(struct intel_encoder *intel_encoder) | 
| Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 4630 | { | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4631 | return; | 
| Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 4632 | } | 
|  | 4633 |  | 
| Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 4634 | enum irqreturn | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 4635 | intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd) | 
|  | 4636 | { | 
|  | 4637 | struct intel_dp *intel_dp = &intel_dig_port->dp; | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4638 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4639 | struct drm_device *dev = intel_dig_port->base.base.dev; | 
|  | 4640 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4641 | enum intel_display_power_domain power_domain; | 
| Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 4642 | enum irqreturn ret = IRQ_NONE; | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4643 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4644 | if (intel_dig_port->base.type != INTEL_OUTPUT_EDP) | 
|  | 4645 | intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT; | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 4646 |  | 
| Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 4647 | if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) { | 
|  | 4648 | /* | 
|  | 4649 | * vdd off can generate a long pulse on eDP which | 
|  | 4650 | * would require vdd on to handle it, and thus we | 
|  | 4651 | * would end up in an endless cycle of | 
|  | 4652 | * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..." | 
|  | 4653 | */ | 
|  | 4654 | DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n", | 
|  | 4655 | port_name(intel_dig_port->port)); | 
| Ville Syrjälä | a8b3d52 | 2015-02-10 14:11:46 +0200 | [diff] [blame] | 4656 | return IRQ_HANDLED; | 
| Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 4657 | } | 
|  | 4658 |  | 
| Ville Syrjälä | 26fbb77 | 2014-08-11 18:37:37 +0300 | [diff] [blame] | 4659 | DRM_DEBUG_KMS("got hpd irq on port %c - %s\n", | 
|  | 4660 | port_name(intel_dig_port->port), | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4661 | long_hpd ? "long" : "short"); | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 4662 |  | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4663 | power_domain = intel_display_port_power_domain(intel_encoder); | 
|  | 4664 | intel_display_power_get(dev_priv, power_domain); | 
|  | 4665 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4666 | if (long_hpd) { | 
| Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4667 |  | 
|  | 4668 | if (HAS_PCH_SPLIT(dev)) { | 
|  | 4669 | if (!ibx_digital_port_connected(dev_priv, intel_dig_port)) | 
|  | 4670 | goto mst_fail; | 
|  | 4671 | } else { | 
|  | 4672 | if (g4x_digital_port_connected(dev, intel_dig_port) != 1) | 
|  | 4673 | goto mst_fail; | 
|  | 4674 | } | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4675 |  | 
|  | 4676 | if (!intel_dp_get_dpcd(intel_dp)) { | 
|  | 4677 | goto mst_fail; | 
|  | 4678 | } | 
|  | 4679 |  | 
|  | 4680 | intel_dp_probe_oui(intel_dp); | 
|  | 4681 |  | 
|  | 4682 | if (!intel_dp_probe_mst(intel_dp)) | 
|  | 4683 | goto mst_fail; | 
|  | 4684 |  | 
|  | 4685 | } else { | 
|  | 4686 | if (intel_dp->is_mst) { | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4687 | if (intel_dp_check_mst_status(intel_dp) == -EINVAL) | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4688 | goto mst_fail; | 
|  | 4689 | } | 
|  | 4690 |  | 
|  | 4691 | if (!intel_dp->is_mst) { | 
|  | 4692 | /* | 
|  | 4693 | * we'll check the link status via the normal hot plug path later - | 
|  | 4694 | * but for short hpds we should check it now | 
|  | 4695 | */ | 
| Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4696 | drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4697 | intel_dp_check_link_status(intel_dp); | 
| Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4698 | drm_modeset_unlock(&dev->mode_config.connection_mutex); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4699 | } | 
|  | 4700 | } | 
| Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 4701 |  | 
|  | 4702 | ret = IRQ_HANDLED; | 
|  | 4703 |  | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4704 | goto put_power; | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4705 | mst_fail: | 
|  | 4706 | /* if we were in MST mode, and device is not there get out of MST mode */ | 
|  | 4707 | if (intel_dp->is_mst) { | 
|  | 4708 | DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state); | 
|  | 4709 | intel_dp->is_mst = false; | 
|  | 4710 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); | 
|  | 4711 | } | 
| Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4712 | put_power: | 
|  | 4713 | intel_display_power_put(dev_priv, power_domain); | 
|  | 4714 |  | 
|  | 4715 | return ret; | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 4716 | } | 
|  | 4717 |  | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 4718 | /* Return which DP Port should be selected for Transcoder DP control */ | 
|  | 4719 | int | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4720 | intel_trans_dp_port_sel(struct drm_crtc *crtc) | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 4721 | { | 
|  | 4722 | struct drm_device *dev = crtc->dev; | 
| Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 4723 | struct intel_encoder *intel_encoder; | 
|  | 4724 | struct intel_dp *intel_dp; | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 4725 |  | 
| Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 4726 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { | 
|  | 4727 | intel_dp = enc_to_intel_dp(&intel_encoder->base); | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4728 |  | 
| Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 4729 | if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT || | 
|  | 4730 | intel_encoder->type == INTEL_OUTPUT_EDP) | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4731 | return intel_dp->output_reg; | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 4732 | } | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4733 |  | 
| Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 4734 | return -1; | 
|  | 4735 | } | 
|  | 4736 |  | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4737 | /* check the VBT to see whether the eDP is on DP-D port */ | 
| Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 4738 | bool intel_dp_is_edp(struct drm_device *dev, enum port port) | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4739 | { | 
|  | 4740 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 4741 | union child_device_config *p_child; | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4742 | int i; | 
| Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 4743 | static const short port_mapping[] = { | 
|  | 4744 | [PORT_B] = PORT_IDPB, | 
|  | 4745 | [PORT_C] = PORT_IDPC, | 
|  | 4746 | [PORT_D] = PORT_IDPD, | 
|  | 4747 | }; | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4748 |  | 
| Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 4749 | if (port == PORT_A) | 
|  | 4750 | return true; | 
|  | 4751 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 4752 | if (!dev_priv->vbt.child_dev_num) | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4753 | return false; | 
|  | 4754 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 4755 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { | 
|  | 4756 | p_child = dev_priv->vbt.child_dev + i; | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4757 |  | 
| Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 4758 | if (p_child->common.dvo_port == port_mapping[port] && | 
| Ville Syrjälä | f02586d | 2013-11-01 20:32:08 +0200 | [diff] [blame] | 4759 | (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) == | 
|  | 4760 | (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS)) | 
| Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 4761 | return true; | 
|  | 4762 | } | 
|  | 4763 | return false; | 
|  | 4764 | } | 
|  | 4765 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4766 | void | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4767 | intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) | 
|  | 4768 | { | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4769 | struct intel_connector *intel_connector = to_intel_connector(connector); | 
|  | 4770 |  | 
| Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 4771 | intel_attach_force_audio_property(connector); | 
| Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4772 | intel_attach_broadcast_rgb_property(connector); | 
| Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 4773 | intel_dp->color_range_auto = true; | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4774 |  | 
|  | 4775 | if (is_edp(intel_dp)) { | 
|  | 4776 | drm_mode_create_scaling_mode_property(connector->dev); | 
| Rob Clark | 6de6d84 | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 4777 | drm_object_attach_property( | 
|  | 4778 | &connector->base, | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4779 | connector->dev->mode_config.scaling_mode_property, | 
| Yuly Novikov | 8e740cd | 2012-10-26 12:04:01 +0300 | [diff] [blame] | 4780 | DRM_MODE_SCALE_ASPECT); | 
|  | 4781 | intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT; | 
| Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4782 | } | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4783 | } | 
|  | 4784 |  | 
| Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 4785 | static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp) | 
|  | 4786 | { | 
|  | 4787 | intel_dp->last_power_cycle = jiffies; | 
|  | 4788 | intel_dp->last_power_on = jiffies; | 
|  | 4789 | intel_dp->last_backlight_off = jiffies; | 
|  | 4790 | } | 
|  | 4791 |  | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4792 | static void | 
|  | 4793 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4794 | struct intel_dp *intel_dp) | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4795 | { | 
|  | 4796 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4797 | struct edp_power_seq cur, vbt, spec, | 
|  | 4798 | *final = &intel_dp->pps_delays; | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4799 | u32 pp_on, pp_off, pp_div, pp; | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 4800 | int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4801 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 4802 | lockdep_assert_held(&dev_priv->pps_mutex); | 
|  | 4803 |  | 
| Ville Syrjälä | 81ddbc6 | 2014-10-16 21:27:31 +0300 | [diff] [blame] | 4804 | /* already initialized? */ | 
|  | 4805 | if (final->t11_t12 != 0) | 
|  | 4806 | return; | 
|  | 4807 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4808 | if (HAS_PCH_SPLIT(dev)) { | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 4809 | pp_ctrl_reg = PCH_PP_CONTROL; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4810 | pp_on_reg = PCH_PP_ON_DELAYS; | 
|  | 4811 | pp_off_reg = PCH_PP_OFF_DELAYS; | 
|  | 4812 | pp_div_reg = PCH_PP_DIVISOR; | 
|  | 4813 | } else { | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 4814 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); | 
|  | 4815 |  | 
|  | 4816 | pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe); | 
|  | 4817 | pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); | 
|  | 4818 | pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe); | 
|  | 4819 | pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4820 | } | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4821 |  | 
|  | 4822 | /* Workaround: Need to write PP_CONTROL with the unlock key as | 
|  | 4823 | * the very first thing. */ | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4824 | pp = ironlake_get_pp_control(intel_dp); | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 4825 | I915_WRITE(pp_ctrl_reg, pp); | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4826 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4827 | pp_on = I915_READ(pp_on_reg); | 
|  | 4828 | pp_off = I915_READ(pp_off_reg); | 
|  | 4829 | pp_div = I915_READ(pp_div_reg); | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4830 |  | 
|  | 4831 | /* Pull timing values out of registers */ | 
|  | 4832 | cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> | 
|  | 4833 | PANEL_POWER_UP_DELAY_SHIFT; | 
|  | 4834 |  | 
|  | 4835 | cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> | 
|  | 4836 | PANEL_LIGHT_ON_DELAY_SHIFT; | 
|  | 4837 |  | 
|  | 4838 | cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> | 
|  | 4839 | PANEL_LIGHT_OFF_DELAY_SHIFT; | 
|  | 4840 |  | 
|  | 4841 | cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> | 
|  | 4842 | PANEL_POWER_DOWN_DELAY_SHIFT; | 
|  | 4843 |  | 
|  | 4844 | cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> | 
|  | 4845 | PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000; | 
|  | 4846 |  | 
|  | 4847 | DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", | 
|  | 4848 | cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12); | 
|  | 4849 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 4850 | vbt = dev_priv->vbt.edp_pps; | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4851 |  | 
|  | 4852 | /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of | 
|  | 4853 | * our hw here, which are all in 100usec. */ | 
|  | 4854 | spec.t1_t3 = 210 * 10; | 
|  | 4855 | spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */ | 
|  | 4856 | spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ | 
|  | 4857 | spec.t10 = 500 * 10; | 
|  | 4858 | /* This one is special and actually in units of 100ms, but zero | 
|  | 4859 | * based in the hw (so we need to add 100 ms). But the sw vbt | 
|  | 4860 | * table multiplies it with 1000 to make it in units of 100usec, | 
|  | 4861 | * too. */ | 
|  | 4862 | spec.t11_t12 = (510 + 100) * 10; | 
|  | 4863 |  | 
|  | 4864 | DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", | 
|  | 4865 | vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12); | 
|  | 4866 |  | 
|  | 4867 | /* Use the max of the register settings and vbt. If both are | 
|  | 4868 | * unset, fall back to the spec limits. */ | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4869 | #define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \ | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4870 | spec.field : \ | 
|  | 4871 | max(cur.field, vbt.field)) | 
|  | 4872 | assign_final(t1_t3); | 
|  | 4873 | assign_final(t8); | 
|  | 4874 | assign_final(t9); | 
|  | 4875 | assign_final(t10); | 
|  | 4876 | assign_final(t11_t12); | 
|  | 4877 | #undef assign_final | 
|  | 4878 |  | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4879 | #define get_delay(field)	(DIV_ROUND_UP(final->field, 10)) | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4880 | intel_dp->panel_power_up_delay = get_delay(t1_t3); | 
|  | 4881 | intel_dp->backlight_on_delay = get_delay(t8); | 
|  | 4882 | intel_dp->backlight_off_delay = get_delay(t9); | 
|  | 4883 | intel_dp->panel_power_down_delay = get_delay(t10); | 
|  | 4884 | intel_dp->panel_power_cycle_delay = get_delay(t11_t12); | 
|  | 4885 | #undef get_delay | 
|  | 4886 |  | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4887 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", | 
|  | 4888 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, | 
|  | 4889 | intel_dp->panel_power_cycle_delay); | 
|  | 4890 |  | 
|  | 4891 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", | 
|  | 4892 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4893 | } | 
|  | 4894 |  | 
|  | 4895 | static void | 
|  | 4896 | intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev, | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4897 | struct intel_dp *intel_dp) | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4898 | { | 
|  | 4899 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4900 | u32 pp_on, pp_off, pp_div, port_sel = 0; | 
|  | 4901 | int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev); | 
|  | 4902 | int pp_on_reg, pp_off_reg, pp_div_reg; | 
| Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 4903 | enum port port = dp_to_dig_port(intel_dp)->port; | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 4904 | const struct edp_power_seq *seq = &intel_dp->pps_delays; | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4905 |  | 
| Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 4906 | lockdep_assert_held(&dev_priv->pps_mutex); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4907 |  | 
|  | 4908 | if (HAS_PCH_SPLIT(dev)) { | 
|  | 4909 | pp_on_reg = PCH_PP_ON_DELAYS; | 
|  | 4910 | pp_off_reg = PCH_PP_OFF_DELAYS; | 
|  | 4911 | pp_div_reg = PCH_PP_DIVISOR; | 
|  | 4912 | } else { | 
| Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 4913 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); | 
|  | 4914 |  | 
|  | 4915 | pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); | 
|  | 4916 | pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe); | 
|  | 4917 | pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe); | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4918 | } | 
|  | 4919 |  | 
| Paulo Zanoni | b2f19d1 | 2013-12-19 14:29:44 -0200 | [diff] [blame] | 4920 | /* | 
|  | 4921 | * And finally store the new values in the power sequencer. The | 
|  | 4922 | * backlight delays are set to 1 because we do manual waits on them. For | 
|  | 4923 | * T8, even BSpec recommends doing it. For T9, if we don't do this, | 
|  | 4924 | * we'll end up waiting for the backlight off delay twice: once when we | 
|  | 4925 | * do the manual sleep, and once when we disable the panel and wait for | 
|  | 4926 | * the PP_STATUS bit to become zero. | 
|  | 4927 | */ | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4928 | pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) | | 
| Paulo Zanoni | b2f19d1 | 2013-12-19 14:29:44 -0200 | [diff] [blame] | 4929 | (1 << PANEL_LIGHT_ON_DELAY_SHIFT); | 
|  | 4930 | pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) | | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4931 | (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT); | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4932 | /* Compute the divisor for the pp clock, simply match the Bspec | 
|  | 4933 | * formula. */ | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4934 | pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT; | 
| Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 4935 | pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000) | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4936 | << PANEL_POWER_CYCLE_DELAY_SHIFT); | 
|  | 4937 |  | 
|  | 4938 | /* Haswell doesn't have any port selection bits for the panel | 
|  | 4939 | * power sequencer any more. */ | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 4940 | if (IS_VALLEYVIEW(dev)) { | 
| Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 4941 | port_sel = PANEL_PORT_SELECT_VLV(port); | 
| Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 4942 | } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) { | 
| Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 4943 | if (port == PORT_A) | 
| Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 4944 | port_sel = PANEL_PORT_SELECT_DPA; | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4945 | else | 
| Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 4946 | port_sel = PANEL_PORT_SELECT_DPD; | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4947 | } | 
|  | 4948 |  | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4949 | pp_on |= port_sel; | 
|  | 4950 |  | 
|  | 4951 | I915_WRITE(pp_on_reg, pp_on); | 
|  | 4952 | I915_WRITE(pp_off_reg, pp_off); | 
|  | 4953 | I915_WRITE(pp_div_reg, pp_div); | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4954 |  | 
| Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 4955 | DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", | 
| Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 4956 | I915_READ(pp_on_reg), | 
|  | 4957 | I915_READ(pp_off_reg), | 
|  | 4958 | I915_READ(pp_div_reg)); | 
| Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 4959 | } | 
|  | 4960 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 4961 | /** | 
|  | 4962 | * intel_dp_set_drrs_state - program registers for RR switch to take effect | 
|  | 4963 | * @dev: DRM device | 
|  | 4964 | * @refresh_rate: RR to be programmed | 
|  | 4965 | * | 
|  | 4966 | * This function gets called when refresh rate (RR) has to be changed from | 
|  | 4967 | * one frequency to another. Switches can be between high and low RR | 
|  | 4968 | * supported by the panel or to any other RR based on media playback (in | 
|  | 4969 | * this case, RR value needs to be passed from user space). | 
|  | 4970 | * | 
|  | 4971 | * The caller of this function needs to take a lock on dev_priv->drrs. | 
|  | 4972 | */ | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 4973 | static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate) | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4974 | { | 
|  | 4975 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4976 | struct intel_encoder *encoder; | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 4977 | struct intel_digital_port *dig_port = NULL; | 
|  | 4978 | struct intel_dp *intel_dp = dev_priv->drrs.dp; | 
| Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 4979 | struct intel_crtc_state *config = NULL; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4980 | struct intel_crtc *intel_crtc = NULL; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4981 | u32 reg, val; | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 4982 | enum drrs_refresh_rate_type index = DRRS_HIGH_RR; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4983 |  | 
|  | 4984 | if (refresh_rate <= 0) { | 
|  | 4985 | DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n"); | 
|  | 4986 | return; | 
|  | 4987 | } | 
|  | 4988 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 4989 | if (intel_dp == NULL) { | 
|  | 4990 | DRM_DEBUG_KMS("DRRS not supported.\n"); | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4991 | return; | 
|  | 4992 | } | 
|  | 4993 |  | 
| Daniel Vetter | 1fcc9d1 | 2014-07-11 10:30:10 -0700 | [diff] [blame] | 4994 | /* | 
| Rodrigo Vivi | e4d59f6 | 2014-11-20 02:22:08 -0800 | [diff] [blame] | 4995 | * FIXME: This needs proper synchronization with psr state for some | 
|  | 4996 | * platforms that cannot have PSR and DRRS enabled at the same time. | 
| Daniel Vetter | 1fcc9d1 | 2014-07-11 10:30:10 -0700 | [diff] [blame] | 4997 | */ | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 4998 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 4999 | dig_port = dp_to_dig_port(intel_dp); | 
|  | 5000 | encoder = &dig_port->base; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5001 | intel_crtc = encoder->new_crtc; | 
|  | 5002 |  | 
|  | 5003 | if (!intel_crtc) { | 
|  | 5004 | DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n"); | 
|  | 5005 | return; | 
|  | 5006 | } | 
|  | 5007 |  | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5008 | config = intel_crtc->config; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5009 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5010 | if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) { | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5011 | DRM_DEBUG_KMS("Only Seamless DRRS supported.\n"); | 
|  | 5012 | return; | 
|  | 5013 | } | 
|  | 5014 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5015 | if (intel_dp->attached_connector->panel.downclock_mode->vrefresh == | 
|  | 5016 | refresh_rate) | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5017 | index = DRRS_LOW_RR; | 
|  | 5018 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5019 | if (index == dev_priv->drrs.refresh_rate_type) { | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5020 | DRM_DEBUG_KMS( | 
|  | 5021 | "DRRS requested for previously set RR...ignoring\n"); | 
|  | 5022 | return; | 
|  | 5023 | } | 
|  | 5024 |  | 
|  | 5025 | if (!intel_crtc->active) { | 
|  | 5026 | DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n"); | 
|  | 5027 | return; | 
|  | 5028 | } | 
|  | 5029 |  | 
| Durgadoss R | 44395bf | 2015-02-13 15:33:02 +0530 | [diff] [blame] | 5030 | if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) { | 
| Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5031 | switch (index) { | 
|  | 5032 | case DRRS_HIGH_RR: | 
|  | 5033 | intel_dp_set_m_n(intel_crtc, M1_N1); | 
|  | 5034 | break; | 
|  | 5035 | case DRRS_LOW_RR: | 
|  | 5036 | intel_dp_set_m_n(intel_crtc, M2_N2); | 
|  | 5037 | break; | 
|  | 5038 | case DRRS_MAX_RR: | 
|  | 5039 | default: | 
|  | 5040 | DRM_ERROR("Unsupported refreshrate type\n"); | 
|  | 5041 | } | 
|  | 5042 | } else if (INTEL_INFO(dev)->gen > 6) { | 
| Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5043 | reg = PIPECONF(intel_crtc->config->cpu_transcoder); | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5044 | val = I915_READ(reg); | 
| Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5045 |  | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5046 | if (index > DRRS_HIGH_RR) { | 
| Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5047 | if (IS_VALLEYVIEW(dev)) | 
|  | 5048 | val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV; | 
|  | 5049 | else | 
|  | 5050 | val |= PIPECONF_EDP_RR_MODE_SWITCH; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5051 | } else { | 
| Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5052 | if (IS_VALLEYVIEW(dev)) | 
|  | 5053 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV; | 
|  | 5054 | else | 
|  | 5055 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5056 | } | 
|  | 5057 | I915_WRITE(reg, val); | 
|  | 5058 | } | 
|  | 5059 |  | 
| Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5060 | dev_priv->drrs.refresh_rate_type = index; | 
|  | 5061 |  | 
|  | 5062 | DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate); | 
|  | 5063 | } | 
|  | 5064 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5065 | /** | 
|  | 5066 | * intel_edp_drrs_enable - init drrs struct if supported | 
|  | 5067 | * @intel_dp: DP struct | 
|  | 5068 | * | 
|  | 5069 | * Initializes frontbuffer_bits and drrs.dp | 
|  | 5070 | */ | 
| Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5071 | void intel_edp_drrs_enable(struct intel_dp *intel_dp) | 
|  | 5072 | { | 
|  | 5073 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 5074 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5075 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); | 
|  | 5076 | struct drm_crtc *crtc = dig_port->base.base.crtc; | 
|  | 5077 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 5078 |  | 
|  | 5079 | if (!intel_crtc->config->has_drrs) { | 
|  | 5080 | DRM_DEBUG_KMS("Panel doesn't support DRRS\n"); | 
|  | 5081 | return; | 
|  | 5082 | } | 
|  | 5083 |  | 
|  | 5084 | mutex_lock(&dev_priv->drrs.mutex); | 
|  | 5085 | if (WARN_ON(dev_priv->drrs.dp)) { | 
|  | 5086 | DRM_ERROR("DRRS already enabled\n"); | 
|  | 5087 | goto unlock; | 
|  | 5088 | } | 
|  | 5089 |  | 
|  | 5090 | dev_priv->drrs.busy_frontbuffer_bits = 0; | 
|  | 5091 |  | 
|  | 5092 | dev_priv->drrs.dp = intel_dp; | 
|  | 5093 |  | 
|  | 5094 | unlock: | 
|  | 5095 | mutex_unlock(&dev_priv->drrs.mutex); | 
|  | 5096 | } | 
|  | 5097 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5098 | /** | 
|  | 5099 | * intel_edp_drrs_disable - Disable DRRS | 
|  | 5100 | * @intel_dp: DP struct | 
|  | 5101 | * | 
|  | 5102 | */ | 
| Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5103 | void intel_edp_drrs_disable(struct intel_dp *intel_dp) | 
|  | 5104 | { | 
|  | 5105 | struct drm_device *dev = intel_dp_to_dev(intel_dp); | 
|  | 5106 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5107 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); | 
|  | 5108 | struct drm_crtc *crtc = dig_port->base.base.crtc; | 
|  | 5109 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 5110 |  | 
|  | 5111 | if (!intel_crtc->config->has_drrs) | 
|  | 5112 | return; | 
|  | 5113 |  | 
|  | 5114 | mutex_lock(&dev_priv->drrs.mutex); | 
|  | 5115 | if (!dev_priv->drrs.dp) { | 
|  | 5116 | mutex_unlock(&dev_priv->drrs.mutex); | 
|  | 5117 | return; | 
|  | 5118 | } | 
|  | 5119 |  | 
|  | 5120 | if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) | 
|  | 5121 | intel_dp_set_drrs_state(dev_priv->dev, | 
|  | 5122 | intel_dp->attached_connector->panel. | 
|  | 5123 | fixed_mode->vrefresh); | 
|  | 5124 |  | 
|  | 5125 | dev_priv->drrs.dp = NULL; | 
|  | 5126 | mutex_unlock(&dev_priv->drrs.mutex); | 
|  | 5127 |  | 
|  | 5128 | cancel_delayed_work_sync(&dev_priv->drrs.work); | 
|  | 5129 | } | 
|  | 5130 |  | 
| Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5131 | static void intel_edp_drrs_downclock_work(struct work_struct *work) | 
|  | 5132 | { | 
|  | 5133 | struct drm_i915_private *dev_priv = | 
|  | 5134 | container_of(work, typeof(*dev_priv), drrs.work.work); | 
|  | 5135 | struct intel_dp *intel_dp; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5136 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5137 | mutex_lock(&dev_priv->drrs.mutex); | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5138 |  | 
| Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5139 | intel_dp = dev_priv->drrs.dp; | 
|  | 5140 |  | 
|  | 5141 | if (!intel_dp) | 
|  | 5142 | goto unlock; | 
|  | 5143 |  | 
|  | 5144 | /* | 
|  | 5145 | * The delayed work can race with an invalidate hence we need to | 
|  | 5146 | * recheck. | 
|  | 5147 | */ | 
|  | 5148 |  | 
|  | 5149 | if (dev_priv->drrs.busy_frontbuffer_bits) | 
|  | 5150 | goto unlock; | 
|  | 5151 |  | 
|  | 5152 | if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) | 
|  | 5153 | intel_dp_set_drrs_state(dev_priv->dev, | 
|  | 5154 | intel_dp->attached_connector->panel. | 
|  | 5155 | downclock_mode->vrefresh); | 
|  | 5156 |  | 
|  | 5157 | unlock: | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5158 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5159 | mutex_unlock(&dev_priv->drrs.mutex); | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5160 | } | 
|  | 5161 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5162 | /** | 
|  | 5163 | * intel_edp_drrs_invalidate - Invalidate DRRS | 
|  | 5164 | * @dev: DRM device | 
|  | 5165 | * @frontbuffer_bits: frontbuffer plane tracking bits | 
|  | 5166 | * | 
|  | 5167 | * When there is a disturbance on screen (due to cursor movement/time | 
|  | 5168 | * update etc), DRRS needs to be invalidated, i.e. need to switch to | 
|  | 5169 | * high RR. | 
|  | 5170 | * | 
|  | 5171 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. | 
|  | 5172 | */ | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5173 | void intel_edp_drrs_invalidate(struct drm_device *dev, | 
|  | 5174 | unsigned frontbuffer_bits) | 
|  | 5175 | { | 
|  | 5176 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5177 | struct drm_crtc *crtc; | 
|  | 5178 | enum pipe pipe; | 
|  | 5179 |  | 
|  | 5180 | if (!dev_priv->drrs.dp) | 
|  | 5181 | return; | 
|  | 5182 |  | 
| Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5183 | cancel_delayed_work_sync(&dev_priv->drrs.work); | 
|  | 5184 |  | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5185 | mutex_lock(&dev_priv->drrs.mutex); | 
|  | 5186 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; | 
|  | 5187 | pipe = to_intel_crtc(crtc)->pipe; | 
|  | 5188 |  | 
|  | 5189 | if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) { | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5190 | intel_dp_set_drrs_state(dev_priv->dev, | 
|  | 5191 | dev_priv->drrs.dp->attached_connector->panel. | 
|  | 5192 | fixed_mode->vrefresh); | 
|  | 5193 | } | 
|  | 5194 |  | 
|  | 5195 | frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe); | 
|  | 5196 |  | 
|  | 5197 | dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits; | 
|  | 5198 | mutex_unlock(&dev_priv->drrs.mutex); | 
|  | 5199 | } | 
|  | 5200 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5201 | /** | 
|  | 5202 | * intel_edp_drrs_flush - Flush DRRS | 
|  | 5203 | * @dev: DRM device | 
|  | 5204 | * @frontbuffer_bits: frontbuffer plane tracking bits | 
|  | 5205 | * | 
|  | 5206 | * When there is no movement on screen, DRRS work can be scheduled. | 
|  | 5207 | * This DRRS work is responsible for setting relevant registers after a | 
|  | 5208 | * timeout of 1 second. | 
|  | 5209 | * | 
|  | 5210 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. | 
|  | 5211 | */ | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5212 | void intel_edp_drrs_flush(struct drm_device *dev, | 
|  | 5213 | unsigned frontbuffer_bits) | 
|  | 5214 | { | 
|  | 5215 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5216 | struct drm_crtc *crtc; | 
|  | 5217 | enum pipe pipe; | 
|  | 5218 |  | 
|  | 5219 | if (!dev_priv->drrs.dp) | 
|  | 5220 | return; | 
|  | 5221 |  | 
| Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5222 | cancel_delayed_work_sync(&dev_priv->drrs.work); | 
|  | 5223 |  | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5224 | mutex_lock(&dev_priv->drrs.mutex); | 
|  | 5225 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; | 
|  | 5226 | pipe = to_intel_crtc(crtc)->pipe; | 
|  | 5227 | dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits; | 
|  | 5228 |  | 
| Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5229 | if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR && | 
|  | 5230 | !dev_priv->drrs.busy_frontbuffer_bits) | 
|  | 5231 | schedule_delayed_work(&dev_priv->drrs.work, | 
|  | 5232 | msecs_to_jiffies(1000)); | 
|  | 5233 | mutex_unlock(&dev_priv->drrs.mutex); | 
|  | 5234 | } | 
|  | 5235 |  | 
| Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5236 | /** | 
|  | 5237 | * DOC: Display Refresh Rate Switching (DRRS) | 
|  | 5238 | * | 
|  | 5239 | * Display Refresh Rate Switching (DRRS) is a power conservation feature | 
|  | 5240 | * which enables swtching between low and high refresh rates, | 
|  | 5241 | * dynamically, based on the usage scenario. This feature is applicable | 
|  | 5242 | * for internal panels. | 
|  | 5243 | * | 
|  | 5244 | * Indication that the panel supports DRRS is given by the panel EDID, which | 
|  | 5245 | * would list multiple refresh rates for one resolution. | 
|  | 5246 | * | 
|  | 5247 | * DRRS is of 2 types - static and seamless. | 
|  | 5248 | * Static DRRS involves changing refresh rate (RR) by doing a full modeset | 
|  | 5249 | * (may appear as a blink on screen) and is used in dock-undock scenario. | 
|  | 5250 | * Seamless DRRS involves changing RR without any visual effect to the user | 
|  | 5251 | * and can be used during normal system usage. This is done by programming | 
|  | 5252 | * certain registers. | 
|  | 5253 | * | 
|  | 5254 | * Support for static/seamless DRRS may be indicated in the VBT based on | 
|  | 5255 | * inputs from the panel spec. | 
|  | 5256 | * | 
|  | 5257 | * DRRS saves power by switching to low RR based on usage scenarios. | 
|  | 5258 | * | 
|  | 5259 | * eDP DRRS:- | 
|  | 5260 | *        The implementation is based on frontbuffer tracking implementation. | 
|  | 5261 | * When there is a disturbance on the screen triggered by user activity or a | 
|  | 5262 | * periodic system activity, DRRS is disabled (RR is changed to high RR). | 
|  | 5263 | * When there is no movement on screen, after a timeout of 1 second, a switch | 
|  | 5264 | * to low RR is made. | 
|  | 5265 | *        For integration with frontbuffer tracking code, | 
|  | 5266 | * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called. | 
|  | 5267 | * | 
|  | 5268 | * DRRS can be further extended to support other internal panels and also | 
|  | 5269 | * the scenario of video playback wherein RR is set based on the rate | 
|  | 5270 | * requested by userspace. | 
|  | 5271 | */ | 
|  | 5272 |  | 
|  | 5273 | /** | 
|  | 5274 | * intel_dp_drrs_init - Init basic DRRS work and mutex. | 
|  | 5275 | * @intel_connector: eDP connector | 
|  | 5276 | * @fixed_mode: preferred mode of panel | 
|  | 5277 | * | 
|  | 5278 | * This function is  called only once at driver load to initialize basic | 
|  | 5279 | * DRRS stuff. | 
|  | 5280 | * | 
|  | 5281 | * Returns: | 
|  | 5282 | * Downclock mode if panel supports it, else return NULL. | 
|  | 5283 | * DRRS support is determined by the presence of downclock mode (apart | 
|  | 5284 | * from VBT setting). | 
|  | 5285 | */ | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5286 | static struct drm_display_mode * | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5287 | intel_dp_drrs_init(struct intel_connector *intel_connector, | 
|  | 5288 | struct drm_display_mode *fixed_mode) | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5289 | { | 
|  | 5290 | struct drm_connector *connector = &intel_connector->base; | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5291 | struct drm_device *dev = connector->dev; | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5292 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5293 | struct drm_display_mode *downclock_mode = NULL; | 
|  | 5294 |  | 
|  | 5295 | if (INTEL_INFO(dev)->gen <= 6) { | 
|  | 5296 | DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n"); | 
|  | 5297 | return NULL; | 
|  | 5298 | } | 
|  | 5299 |  | 
|  | 5300 | if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) { | 
| Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5301 | DRM_DEBUG_KMS("VBT doesn't support DRRS\n"); | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5302 | return NULL; | 
|  | 5303 | } | 
|  | 5304 |  | 
|  | 5305 | downclock_mode = intel_find_panel_downclock | 
|  | 5306 | (dev, fixed_mode, connector); | 
|  | 5307 |  | 
|  | 5308 | if (!downclock_mode) { | 
| Ramalingam C | a1d2634 | 2015-02-23 17:38:33 +0530 | [diff] [blame] | 5309 | DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n"); | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5310 | return NULL; | 
|  | 5311 | } | 
|  | 5312 |  | 
| Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5313 | INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work); | 
|  | 5314 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5315 | mutex_init(&dev_priv->drrs.mutex); | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5316 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5317 | dev_priv->drrs.type = dev_priv->vbt.drrs_type; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5318 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5319 | dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR; | 
| Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5320 | DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n"); | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5321 | return downclock_mode; | 
|  | 5322 | } | 
|  | 5323 |  | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5324 | static bool intel_edp_init_connector(struct intel_dp *intel_dp, | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5325 | struct intel_connector *intel_connector) | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5326 | { | 
|  | 5327 | struct drm_connector *connector = &intel_connector->base; | 
|  | 5328 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); | 
| Paulo Zanoni | 6363521 | 2014-04-22 19:55:42 -0300 | [diff] [blame] | 5329 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
|  | 5330 | struct drm_device *dev = intel_encoder->base.dev; | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5331 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5332 | struct drm_display_mode *fixed_mode = NULL; | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5333 | struct drm_display_mode *downclock_mode = NULL; | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5334 | bool has_dpcd; | 
|  | 5335 | struct drm_display_mode *scan; | 
|  | 5336 | struct edid *edid; | 
| Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5337 | enum pipe pipe = INVALID_PIPE; | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5338 |  | 
| Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5339 | dev_priv->drrs.type = DRRS_NOT_SUPPORTED; | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5340 |  | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5341 | if (!is_edp(intel_dp)) | 
|  | 5342 | return true; | 
|  | 5343 |  | 
| Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5344 | pps_lock(intel_dp); | 
|  | 5345 | intel_edp_panel_vdd_sanitize(intel_dp); | 
|  | 5346 | pps_unlock(intel_dp); | 
| Paulo Zanoni | 6363521 | 2014-04-22 19:55:42 -0300 | [diff] [blame] | 5347 |  | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5348 | /* Cache DPCD and EDID for edp. */ | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5349 | has_dpcd = intel_dp_get_dpcd(intel_dp); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5350 |  | 
|  | 5351 | if (has_dpcd) { | 
|  | 5352 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) | 
|  | 5353 | dev_priv->no_aux_handshake = | 
|  | 5354 | intel_dp->dpcd[DP_MAX_DOWNSPREAD] & | 
|  | 5355 | DP_NO_AUX_HANDSHAKE_LINK_TRAINING; | 
|  | 5356 | } else { | 
|  | 5357 | /* if this fails, presume the device is a ghost */ | 
|  | 5358 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5359 | return false; | 
|  | 5360 | } | 
|  | 5361 |  | 
|  | 5362 | /* We now know it's not a ghost, init power sequence regs. */ | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5363 | pps_lock(intel_dp); | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5364 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5365 | pps_unlock(intel_dp); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5366 |  | 
| Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5367 | mutex_lock(&dev->mode_config.mutex); | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5368 | edid = drm_get_edid(connector, &intel_dp->aux.ddc); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5369 | if (edid) { | 
|  | 5370 | if (drm_add_edid_modes(connector, edid)) { | 
|  | 5371 | drm_mode_connector_update_edid_property(connector, | 
|  | 5372 | edid); | 
|  | 5373 | drm_edid_to_eld(connector, edid); | 
|  | 5374 | } else { | 
|  | 5375 | kfree(edid); | 
|  | 5376 | edid = ERR_PTR(-EINVAL); | 
|  | 5377 | } | 
|  | 5378 | } else { | 
|  | 5379 | edid = ERR_PTR(-ENOENT); | 
|  | 5380 | } | 
|  | 5381 | intel_connector->edid = edid; | 
|  | 5382 |  | 
|  | 5383 | /* prefer fixed mode from EDID if available */ | 
|  | 5384 | list_for_each_entry(scan, &connector->probed_modes, head) { | 
|  | 5385 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { | 
|  | 5386 | fixed_mode = drm_mode_duplicate(dev, scan); | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5387 | downclock_mode = intel_dp_drrs_init( | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5388 | intel_connector, fixed_mode); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5389 | break; | 
|  | 5390 | } | 
|  | 5391 | } | 
|  | 5392 |  | 
|  | 5393 | /* fallback to VBT if available for eDP */ | 
|  | 5394 | if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) { | 
|  | 5395 | fixed_mode = drm_mode_duplicate(dev, | 
|  | 5396 | dev_priv->vbt.lfp_lvds_vbt_mode); | 
|  | 5397 | if (fixed_mode) | 
|  | 5398 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; | 
|  | 5399 | } | 
| Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5400 | mutex_unlock(&dev->mode_config.mutex); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5401 |  | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5402 | if (IS_VALLEYVIEW(dev)) { | 
|  | 5403 | intel_dp->edp_notifier.notifier_call = edp_notify_handler; | 
|  | 5404 | register_reboot_notifier(&intel_dp->edp_notifier); | 
| Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5405 |  | 
|  | 5406 | /* | 
|  | 5407 | * Figure out the current pipe for the initial backlight setup. | 
|  | 5408 | * If the current pipe isn't valid, try the PPS pipe, and if that | 
|  | 5409 | * fails just assume pipe A. | 
|  | 5410 | */ | 
|  | 5411 | if (IS_CHERRYVIEW(dev)) | 
|  | 5412 | pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP); | 
|  | 5413 | else | 
|  | 5414 | pipe = PORT_TO_PIPE(intel_dp->DP); | 
|  | 5415 |  | 
|  | 5416 | if (pipe != PIPE_A && pipe != PIPE_B) | 
|  | 5417 | pipe = intel_dp->pps_pipe; | 
|  | 5418 |  | 
|  | 5419 | if (pipe != PIPE_A && pipe != PIPE_B) | 
|  | 5420 | pipe = PIPE_A; | 
|  | 5421 |  | 
|  | 5422 | DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n", | 
|  | 5423 | pipe_name(pipe)); | 
| Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5424 | } | 
|  | 5425 |  | 
| Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5426 | intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode); | 
| Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 5427 | intel_connector->panel.backlight_power = intel_edp_backlight_power; | 
| Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5428 | intel_panel_setup_backlight(connector, pipe); | 
| Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5429 |  | 
|  | 5430 | return true; | 
|  | 5431 | } | 
|  | 5432 |  | 
| Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5433 | bool | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5434 | intel_dp_init_connector(struct intel_digital_port *intel_dig_port, | 
|  | 5435 | struct intel_connector *intel_connector) | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5436 | { | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5437 | struct drm_connector *connector = &intel_connector->base; | 
|  | 5438 | struct intel_dp *intel_dp = &intel_dig_port->dp; | 
|  | 5439 | struct intel_encoder *intel_encoder = &intel_dig_port->base; | 
|  | 5440 | struct drm_device *dev = intel_encoder->base.dev; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5441 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 5442 | enum port port = intel_dig_port->port; | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5443 | int type; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5444 |  | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 5445 | intel_dp->pps_pipe = INVALID_PIPE; | 
|  | 5446 |  | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 5447 | /* intel_dp vfuncs */ | 
| Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 5448 | if (INTEL_INFO(dev)->gen >= 9) | 
|  | 5449 | intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider; | 
|  | 5450 | else if (IS_VALLEYVIEW(dev)) | 
| Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 5451 | intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider; | 
|  | 5452 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
|  | 5453 | intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider; | 
|  | 5454 | else if (HAS_PCH_SPLIT(dev)) | 
|  | 5455 | intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider; | 
|  | 5456 | else | 
|  | 5457 | intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider; | 
|  | 5458 |  | 
| Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 5459 | if (INTEL_INFO(dev)->gen >= 9) | 
|  | 5460 | intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl; | 
|  | 5461 | else | 
|  | 5462 | intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl; | 
| Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 5463 |  | 
| Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 5464 | /* Preserve the current hw state. */ | 
|  | 5465 | intel_dp->DP = I915_READ(intel_dp->output_reg); | 
| Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 5466 | intel_dp->attached_connector = intel_connector; | 
| Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 5467 |  | 
| Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5468 | if (intel_dp_is_edp(dev, port)) | 
| Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 5469 | type = DRM_MODE_CONNECTOR_eDP; | 
| Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5470 | else | 
|  | 5471 | type = DRM_MODE_CONNECTOR_DisplayPort; | 
| Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 5472 |  | 
| Imre Deak | f7d2490 | 2013-05-08 13:14:05 +0300 | [diff] [blame] | 5473 | /* | 
|  | 5474 | * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but | 
|  | 5475 | * for DP the encoder type can be set by the caller to | 
|  | 5476 | * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it. | 
|  | 5477 | */ | 
|  | 5478 | if (type == DRM_MODE_CONNECTOR_eDP) | 
|  | 5479 | intel_encoder->type = INTEL_OUTPUT_EDP; | 
|  | 5480 |  | 
| Ville Syrjälä | c17ed5b | 2014-10-16 21:27:27 +0300 | [diff] [blame] | 5481 | /* eDP only on port B and/or C on vlv/chv */ | 
|  | 5482 | if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) && | 
|  | 5483 | port != PORT_B && port != PORT_C)) | 
|  | 5484 | return false; | 
|  | 5485 |  | 
| Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 5486 | DRM_DEBUG_KMS("Adding %s connector on port %c\n", | 
|  | 5487 | type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP", | 
|  | 5488 | port_name(port)); | 
|  | 5489 |  | 
| Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 5490 | drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5491 | drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); | 
|  | 5492 |  | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5493 | connector->interlace_allowed = true; | 
|  | 5494 | connector->doublescan_allowed = 0; | 
| Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 5495 |  | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 5496 | INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 5497 | edp_panel_vdd_work); | 
| Zhenyu Wang | 6251ec0 | 2010-01-12 05:38:32 +0800 | [diff] [blame] | 5498 |  | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 5499 | intel_connector_attach_encoder(intel_connector, intel_encoder); | 
| Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 5500 | drm_connector_register(connector); | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5501 |  | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 5502 | if (HAS_DDI(dev)) | 
| Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 5503 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; | 
|  | 5504 | else | 
|  | 5505 | intel_connector->get_hw_state = intel_connector_get_hw_state; | 
| Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 5506 | intel_connector->unregister = intel_dp_connector_unregister; | 
| Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 5507 |  | 
| Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5508 | /* Set up the hotplug pin. */ | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5509 | switch (port) { | 
|  | 5510 | case PORT_A: | 
| Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5511 | intel_encoder->hpd_pin = HPD_PORT_A; | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5512 | break; | 
|  | 5513 | case PORT_B: | 
| Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5514 | intel_encoder->hpd_pin = HPD_PORT_B; | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5515 | break; | 
|  | 5516 | case PORT_C: | 
| Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5517 | intel_encoder->hpd_pin = HPD_PORT_C; | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5518 | break; | 
|  | 5519 | case PORT_D: | 
| Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5520 | intel_encoder->hpd_pin = HPD_PORT_D; | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5521 | break; | 
|  | 5522 | default: | 
| Damien Lespiau | ad1c0b1 | 2013-03-07 15:30:28 +0000 | [diff] [blame] | 5523 | BUG(); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 5524 | } | 
|  | 5525 |  | 
| Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5526 | if (is_edp(intel_dp)) { | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5527 | pps_lock(intel_dp); | 
| Ville Syrjälä | 1e74a32 | 2014-10-28 16:15:51 +0200 | [diff] [blame] | 5528 | intel_dp_init_panel_power_timestamps(intel_dp); | 
|  | 5529 | if (IS_VALLEYVIEW(dev)) | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 5530 | vlv_initial_power_sequencer_setup(intel_dp); | 
| Ville Syrjälä | 1e74a32 | 2014-10-28 16:15:51 +0200 | [diff] [blame] | 5531 | else | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5532 | intel_dp_init_panel_power_sequencer(dev, intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5533 | pps_unlock(intel_dp); | 
| Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5534 | } | 
| Paulo Zanoni | 0095e6d | 2013-12-19 14:29:39 -0200 | [diff] [blame] | 5535 |  | 
| Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 5536 | intel_dp_aux_init(intel_dp, intel_connector); | 
| Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 5537 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5538 | /* init MST on ports that can support it */ | 
| Damien Lespiau | c86ea3d | 2014-12-12 14:26:58 +0000 | [diff] [blame] | 5539 | if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) { | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5540 | if (port == PORT_B || port == PORT_C || port == PORT_D) { | 
| Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 5541 | intel_dp_mst_encoder_init(intel_dig_port, | 
|  | 5542 | intel_connector->base.base.id); | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5543 | } | 
|  | 5544 | } | 
|  | 5545 |  | 
| Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5546 | if (!intel_edp_init_connector(intel_dp, intel_connector)) { | 
| Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 5547 | drm_dp_aux_unregister(&intel_dp->aux); | 
| Paulo Zanoni | 15b1d17 | 2013-06-12 17:27:27 -0300 | [diff] [blame] | 5548 | if (is_edp(intel_dp)) { | 
|  | 5549 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); | 
| Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 5550 | /* | 
|  | 5551 | * vdd might still be enabled do to the delayed vdd off. | 
|  | 5552 | * Make sure vdd is actually turned off here. | 
|  | 5553 | */ | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5554 | pps_lock(intel_dp); | 
| Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 5555 | edp_panel_vdd_off_sync(intel_dp); | 
| Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5556 | pps_unlock(intel_dp); | 
| Paulo Zanoni | 15b1d17 | 2013-06-12 17:27:27 -0300 | [diff] [blame] | 5557 | } | 
| Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 5558 | drm_connector_unregister(connector); | 
| Paulo Zanoni | b2f246a | 2013-06-12 17:27:26 -0300 | [diff] [blame] | 5559 | drm_connector_cleanup(connector); | 
| Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5560 | return false; | 
| Paulo Zanoni | b2f246a | 2013-06-12 17:27:26 -0300 | [diff] [blame] | 5561 | } | 
| Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5562 |  | 
| Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5563 | intel_dp_add_properties(intel_dp, connector); | 
|  | 5564 |  | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5565 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written | 
|  | 5566 | * 0xd.  Failure to do so will result in spurious interrupts being | 
|  | 5567 | * generated on the port when a cable is not attached. | 
|  | 5568 | */ | 
|  | 5569 | if (IS_G4X(dev) && !IS_GM45(dev)) { | 
|  | 5570 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); | 
|  | 5571 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); | 
|  | 5572 | } | 
| Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5573 |  | 
|  | 5574 | return true; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5575 | } | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5576 |  | 
|  | 5577 | void | 
|  | 5578 | intel_dp_init(struct drm_device *dev, int output_reg, enum port port) | 
|  | 5579 | { | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5580 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5581 | struct intel_digital_port *intel_dig_port; | 
|  | 5582 | struct intel_encoder *intel_encoder; | 
|  | 5583 | struct drm_encoder *encoder; | 
|  | 5584 | struct intel_connector *intel_connector; | 
|  | 5585 |  | 
| Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 5586 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5587 | if (!intel_dig_port) | 
|  | 5588 | return; | 
|  | 5589 |  | 
| Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 5590 | intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL); | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5591 | if (!intel_connector) { | 
|  | 5592 | kfree(intel_dig_port); | 
|  | 5593 | return; | 
|  | 5594 | } | 
|  | 5595 |  | 
|  | 5596 | intel_encoder = &intel_dig_port->base; | 
|  | 5597 | encoder = &intel_encoder->base; | 
|  | 5598 |  | 
|  | 5599 | drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs, | 
|  | 5600 | DRM_MODE_ENCODER_TMDS); | 
|  | 5601 |  | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 5602 | intel_encoder->compute_config = intel_dp_compute_config; | 
| Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 5603 | intel_encoder->disable = intel_disable_dp; | 
| Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 5604 | intel_encoder->get_hw_state = intel_dp_get_hw_state; | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 5605 | intel_encoder->get_config = intel_dp_get_config; | 
| Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 5606 | intel_encoder->suspend = intel_dp_encoder_suspend; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 5607 | if (IS_CHERRYVIEW(dev)) { | 
| Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 5608 | intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 5609 | intel_encoder->pre_enable = chv_pre_enable_dp; | 
|  | 5610 | intel_encoder->enable = vlv_enable_dp; | 
| Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 5611 | intel_encoder->post_disable = chv_post_disable_dp; | 
| Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 5612 | } else if (IS_VALLEYVIEW(dev)) { | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 5613 | intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable; | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 5614 | intel_encoder->pre_enable = vlv_pre_enable_dp; | 
|  | 5615 | intel_encoder->enable = vlv_enable_dp; | 
| Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 5616 | intel_encoder->post_disable = vlv_post_disable_dp; | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 5617 | } else { | 
| Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 5618 | intel_encoder->pre_enable = g4x_pre_enable_dp; | 
|  | 5619 | intel_encoder->enable = g4x_enable_dp; | 
| Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 5620 | if (INTEL_INFO(dev)->gen >= 5) | 
|  | 5621 | intel_encoder->post_disable = ilk_post_disable_dp; | 
| Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 5622 | } | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5623 |  | 
| Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 5624 | intel_dig_port->port = port; | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5625 | intel_dig_port->dp.output_reg = output_reg; | 
|  | 5626 |  | 
| Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 5627 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; | 
| Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 5628 | if (IS_CHERRYVIEW(dev)) { | 
|  | 5629 | if (port == PORT_D) | 
|  | 5630 | intel_encoder->crtc_mask = 1 << 2; | 
|  | 5631 | else | 
|  | 5632 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); | 
|  | 5633 | } else { | 
|  | 5634 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); | 
|  | 5635 | } | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 5636 | intel_encoder->cloneable = 0; | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5637 | intel_encoder->hot_plug = intel_dp_hot_plug; | 
|  | 5638 |  | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5639 | intel_dig_port->hpd_pulse = intel_dp_hpd_pulse; | 
|  | 5640 | dev_priv->hpd_irq_port[port] = intel_dig_port; | 
|  | 5641 |  | 
| Paulo Zanoni | 15b1d17 | 2013-06-12 17:27:27 -0300 | [diff] [blame] | 5642 | if (!intel_dp_init_connector(intel_dig_port, intel_connector)) { | 
|  | 5643 | drm_encoder_cleanup(encoder); | 
|  | 5644 | kfree(intel_dig_port); | 
| Paulo Zanoni | b2f246a | 2013-06-12 17:27:26 -0300 | [diff] [blame] | 5645 | kfree(intel_connector); | 
| Paulo Zanoni | 15b1d17 | 2013-06-12 17:27:27 -0300 | [diff] [blame] | 5646 | } | 
| Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5647 | } | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5648 |  | 
|  | 5649 | void intel_dp_mst_suspend(struct drm_device *dev) | 
|  | 5650 | { | 
|  | 5651 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5652 | int i; | 
|  | 5653 |  | 
|  | 5654 | /* disable MST */ | 
|  | 5655 | for (i = 0; i < I915_MAX_PORTS; i++) { | 
|  | 5656 | struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i]; | 
|  | 5657 | if (!intel_dig_port) | 
|  | 5658 | continue; | 
|  | 5659 |  | 
|  | 5660 | if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) { | 
|  | 5661 | if (!intel_dig_port->dp.can_mst) | 
|  | 5662 | continue; | 
|  | 5663 | if (intel_dig_port->dp.is_mst) | 
|  | 5664 | drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr); | 
|  | 5665 | } | 
|  | 5666 | } | 
|  | 5667 | } | 
|  | 5668 |  | 
|  | 5669 | void intel_dp_mst_resume(struct drm_device *dev) | 
|  | 5670 | { | 
|  | 5671 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5672 | int i; | 
|  | 5673 |  | 
|  | 5674 | for (i = 0; i < I915_MAX_PORTS; i++) { | 
|  | 5675 | struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i]; | 
|  | 5676 | if (!intel_dig_port) | 
|  | 5677 | continue; | 
|  | 5678 | if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) { | 
|  | 5679 | int ret; | 
|  | 5680 |  | 
|  | 5681 | if (!intel_dig_port->dp.can_mst) | 
|  | 5682 | continue; | 
|  | 5683 |  | 
|  | 5684 | ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr); | 
|  | 5685 | if (ret != 0) { | 
|  | 5686 | intel_dp_check_mst_status(&intel_dig_port->dp); | 
|  | 5687 | } | 
|  | 5688 | } | 
|  | 5689 | } | 
|  | 5690 | } |