blob: a116730c39aacedb0bea149db830e6fd05749d12 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Lukas Wunner704ab612016-01-11 20:09:20 +010038#include <linux/apple-gmux.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040040#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030041#include <linux/pm_runtime.h>
Lukas Wunner704ab612016-01-11 20:09:20 +010042#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Kristian Høgsberg112b7152009-01-04 16:55:33 -050046static struct drm_driver driver;
47
Antti Koskipaaa57c7742014-02-04 14:22:24 +020048#define GEN_DEFAULT_PIPEOFFSETS \
49 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020053 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030055#define GEN_CHV_PIPEOFFSETS \
56 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57 CHV_PIPE_C_OFFSET }, \
58 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030060 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030063#define CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66#define IVB_CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000069#define BDW_COLORS \
70 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000071#define CHV_COLORS \
72 .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000073
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010084 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070085 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020086 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030087 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
89
Tobias Klauser9a7e8492010-05-20 10:33:46 +020090static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070091 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040092 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010093 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020094 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
107
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200108static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700109 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700111 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200112 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300113 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500114};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700116 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500117 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200120 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700121 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200122 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300123 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700126 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700128 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300130 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200132static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700133 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500134 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100136 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200137 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700138 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300140 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700144 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100145 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700147 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200148 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300149 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500150};
151
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200152static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700153 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000154 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700157 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200158 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300159 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100164 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100165 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700174 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200175 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300176 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
178
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200179static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700180 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000181 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700184 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100191 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100192 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200199 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700200 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200201 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300202 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700208 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700209 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200210 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300211 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200217 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700218 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200219 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200220 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300221 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800222};
223
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200224static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700225 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100226 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800227 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700228 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200229 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300231 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800232};
233
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234#define GEN7_FEATURES \
235 .gen = 7, .num_pipes = 3, \
236 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200237 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700238 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800239 .has_llc = 1, \
240 GEN_DEFAULT_PIPEOFFSETS, \
241 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700242
Jesse Barnesc76b6152011-04-28 14:32:07 -0700243static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
248static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700252};
253
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254static const struct intel_device_info intel_ivybridge_q_info = {
255 GEN7_FEATURES,
256 .is_ivybridge = 1,
257 .num_pipes = 0, /* legal, last one wins */
258};
259
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800260#define VLV_FEATURES \
261 .gen = 7, .num_pipes = 2, \
262 .need_gfx_hws = 1, .has_hotplug = 1, \
263 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
264 .display_mmio_offset = VLV_DISPLAY_BASE, \
265 GEN_DEFAULT_PIPEOFFSETS, \
266 CURSOR_OFFSETS
267
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800269 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800271 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700272};
273
274static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800275 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700276 .is_valleyview = 1,
277};
278
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800279#define HSW_FEATURES \
280 GEN7_FEATURES, \
281 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
282 .has_ddi = 1, \
283 .has_fpga_dbg = 1
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800286 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700287 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300288};
289
290static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800291 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700292 .is_haswell = 1,
293 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500294};
295
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000296#define BDW_FEATURES \
297 HSW_FEATURES, \
298 BDW_COLORS
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000301 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800302 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800303};
304
305static const struct intel_device_info intel_broadwell_m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000306 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800307 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800308};
309
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800310static const struct intel_device_info intel_broadwell_gt3d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000311 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800312 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800314};
315
316static const struct intel_device_info intel_broadwell_gt3m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000317 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800318 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800319 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800320};
321
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300322static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300323 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300324 .need_gfx_hws = 1, .has_hotplug = 1,
325 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800326 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300327 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300328 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300329 CURSOR_OFFSETS,
Lionel Landwerlin29dc3732016-03-16 10:57:17 +0000330 CHV_COLORS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300331};
332
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000333static const struct intel_device_info intel_skylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000334 BDW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530335 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800336 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000337};
338
Damien Lespiau719388e2015-02-04 13:22:27 +0000339static const struct intel_device_info intel_skylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000340 BDW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000341 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800342 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000343 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000344};
345
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200346static const struct intel_device_info intel_broxton_info = {
347 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700348 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200349 .gen = 9,
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .num_pipes = 3,
353 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300354 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200355 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200356 GEN_DEFAULT_PIPEOFFSETS,
357 IVB_CURSOR_OFFSETS,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000358 BDW_COLORS,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200359};
360
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700361static const struct intel_device_info intel_kabylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000362 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700363 .is_kabylake = 1,
364 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700365};
366
367static const struct intel_device_info intel_kabylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000368 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700369 .is_kabylake = 1,
370 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700371 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700372};
373
Jesse Barnesa0a18072013-07-26 13:32:51 -0700374/*
375 * Make sure any device matches here are from most specific to most
376 * general. For example, since the Quanta match is based on the subsystem
377 * and subvendor IDs, we need it to come before the more general IVB
378 * PCI ID matches, otherwise we'll use the wrong info struct above.
379 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200380static const struct pci_device_id pciidlist[] = {
381 INTEL_I830_IDS(&intel_i830_info),
382 INTEL_I845G_IDS(&intel_845g_info),
383 INTEL_I85X_IDS(&intel_i85x_info),
384 INTEL_I865G_IDS(&intel_i865g_info),
385 INTEL_I915G_IDS(&intel_i915g_info),
386 INTEL_I915GM_IDS(&intel_i915gm_info),
387 INTEL_I945G_IDS(&intel_i945g_info),
388 INTEL_I945GM_IDS(&intel_i945gm_info),
389 INTEL_I965G_IDS(&intel_i965g_info),
390 INTEL_G33_IDS(&intel_g33_info),
391 INTEL_I965GM_IDS(&intel_i965gm_info),
392 INTEL_GM45_IDS(&intel_gm45_info),
393 INTEL_G45_IDS(&intel_g45_info),
394 INTEL_PINEVIEW_IDS(&intel_pineview_info),
395 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
396 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
397 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
398 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
399 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
400 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
401 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
402 INTEL_HSW_D_IDS(&intel_haswell_d_info),
403 INTEL_HSW_M_IDS(&intel_haswell_m_info),
404 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
405 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
406 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
407 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
408 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
409 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
410 INTEL_CHV_IDS(&intel_cherryview_info),
411 INTEL_SKL_GT1_IDS(&intel_skylake_info),
412 INTEL_SKL_GT2_IDS(&intel_skylake_info),
413 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200414 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200415 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700416 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
417 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
418 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700419 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500420 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421};
422
Jesse Barnes79e53942008-11-07 14:24:08 -0800423MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800424
Robert Beckett30c964a2015-08-28 13:10:22 +0100425static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
426{
427 enum intel_pch ret = PCH_NOP;
428
429 /*
430 * In a virtualized passthrough environment we can be in a
431 * setup where the ISA bridge is not able to be passed through.
432 * In this case, a south bridge can be emulated and we have to
433 * make an educated guess as to which PCH is really there.
434 */
435
436 if (IS_GEN5(dev)) {
437 ret = PCH_IBX;
438 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
439 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
440 ret = PCH_CPT;
441 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
442 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443 ret = PCH_LPT;
444 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700445 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100446 ret = PCH_SPT;
447 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
448 }
449
450 return ret;
451}
452
Akshay Joshi0206e352011-08-16 15:34:10 -0400453void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800454{
455 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200456 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800457
Ben Widawskyce1bb322013-04-05 13:12:44 -0700458 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
459 * (which really amounts to a PCH but no South Display).
460 */
461 if (INTEL_INFO(dev)->num_pipes == 0) {
462 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700463 return;
464 }
465
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800466 /*
467 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
468 * make graphics device passthrough work easy for VMM, that only
469 * need to expose ISA bridge to let driver know the real hardware
470 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800471 *
472 * In some virtualized environments (e.g. XEN), there is irrelevant
473 * ISA bridge in the system. To work reliably, we should scan trhough
474 * all the ISA bridge devices and check for the first match, instead
475 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800476 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200477 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800478 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200479 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200480 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800481
Jesse Barnes90711d52011-04-28 14:48:02 -0700482 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
483 dev_priv->pch_type = PCH_IBX;
484 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100485 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700486 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800487 dev_priv->pch_type = PCH_CPT;
488 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100489 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700490 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
491 /* PantherPoint is CPT compatible */
492 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300493 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100494 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300495 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
496 dev_priv->pch_type = PCH_LPT;
497 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800498 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
499 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800500 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_LPT;
502 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800503 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
504 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530505 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
506 dev_priv->pch_type = PCH_SPT;
507 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700508 WARN_ON(!IS_SKYLAKE(dev) &&
509 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530510 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
511 dev_priv->pch_type = PCH_SPT;
512 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700513 WARN_ON(!IS_SKYLAKE(dev) &&
514 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100515 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700516 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100517 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
518 pch->subsystem_vendor == 0x1af4 &&
519 pch->subsystem_device == 0x1100)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100520 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200521 } else
522 continue;
523
Rui Guo6a9c4b32013-06-19 21:10:23 +0800524 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800525 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800526 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800527 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200528 DRM_DEBUG_KMS("No PCH found.\n");
529
530 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800531}
532
Chris Wilsonc0336662016-05-06 15:40:21 +0100533bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv)
Ben Widawsky2911a352012-04-05 14:47:36 -0700534{
Chris Wilsonc0336662016-05-06 15:40:21 +0100535 if (INTEL_GEN(dev_priv) < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100536 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700537
Jani Nikulad330a952014-01-21 11:24:25 +0200538 if (i915.semaphores >= 0)
539 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700540
Oscar Mateo71386ef2014-07-24 17:04:44 +0100541 /* TODO: make semaphores and Execlists play nicely together */
542 if (i915.enable_execlists)
543 return false;
544
Daniel Vetter59de3292012-04-02 20:48:43 +0200545#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700546 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilsonc0336662016-05-06 15:40:21 +0100547 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped)
Daniel Vetter59de3292012-04-02 20:48:43 +0200548 return false;
549#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700550
Daniel Vettera08acaf2013-12-17 09:56:53 +0100551 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700552}
553
Imre Deak07f9cd02014-08-18 14:42:45 +0300554static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
555{
556 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200557 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300558
559 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder)
561 if (encoder->suspend)
562 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300563 drm_modeset_unlock_all(dev);
564}
565
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200566static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
567 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +0300568static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530569
Imre Deakbc872292015-11-18 17:32:30 +0200570static bool suspend_to_idle(struct drm_i915_private *dev_priv)
571{
572#if IS_ENABLED(CONFIG_ACPI_SLEEP)
573 if (acpi_target_system_state() < ACPI_STATE_S3)
574 return true;
575#endif
576 return false;
577}
Sagar Kambleebc32822014-08-13 23:07:05 +0530578
Imre Deak5e365c32014-10-23 19:23:25 +0300579static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100580{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700582 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100583 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100584
Zhang Ruib8efb172013-02-05 15:41:53 +0800585 /* ignore lid events during suspend */
586 mutex_lock(&dev_priv->modeset_restore_lock);
587 dev_priv->modeset_restore = MODESET_SUSPENDED;
588 mutex_unlock(&dev_priv->modeset_restore_lock);
589
Imre Deak1f814da2015-12-16 02:52:19 +0200590 disable_rpm_wakeref_asserts(dev_priv);
591
Paulo Zanonic67a4702013-08-19 13:18:09 -0300592 /* We do a lot of poking in a lot of registers, make sure they work
593 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200594 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200595
Dave Airlie5bcf7192010-12-07 09:20:40 +1000596 drm_kms_helper_poll_disable(dev);
597
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100598 pci_save_state(dev->pdev);
599
Daniel Vetterd5818932015-02-23 12:03:26 +0100600 error = i915_gem_suspend(dev);
601 if (error) {
602 dev_err(&dev->pdev->dev,
603 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200604 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100605 }
606
Alex Daia1c41992015-09-30 09:46:37 -0700607 intel_guc_suspend(dev);
608
Daniel Vetterd5818932015-02-23 12:03:26 +0100609 intel_suspend_gt_powersave(dev);
610
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200611 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100612
613 intel_dp_mst_suspend(dev);
614
615 intel_runtime_pm_disable_interrupts(dev_priv);
616 intel_hpd_cancel_work(dev_priv);
617
618 intel_suspend_encoders(dev_priv);
619
620 intel_suspend_hw(dev);
621
Ben Widawsky828c7902013-10-16 09:21:30 -0700622 i915_gem_suspend_gtt_mappings(dev);
623
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100624 i915_save_state(dev);
625
Imre Deakbc872292015-11-18 17:32:30 +0200626 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700627 intel_opregion_notify_adapter(dev, opregion_target_state);
628
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700629 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100630 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100631
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100632 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100633
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200634 dev_priv->suspend_count++;
635
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700636 intel_display_set_init_power(dev_priv, false);
637
Imre Deakf74ed082016-04-18 14:48:21 +0300638 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +0200639
Imre Deak1f814da2015-12-16 02:52:19 +0200640out:
641 enable_rpm_wakeref_asserts(dev_priv);
642
643 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100644}
645
Imre Deakab3be732015-03-02 13:04:41 +0200646static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300647{
648 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200649 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300650 int ret;
651
Imre Deak1f814da2015-12-16 02:52:19 +0200652 disable_rpm_wakeref_asserts(dev_priv);
653
Imre Deaka7c81252016-04-01 16:02:38 +0300654 fw_csr = !IS_BROXTON(dev_priv) &&
655 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +0200656 /*
657 * In case of firmware assisted context save/restore don't manually
658 * deinit the power domains. This also means the CSR/DMC firmware will
659 * stay active, it will power down any HW resources as required and
660 * also enable deeper system power states that would be blocked if the
661 * firmware was inactive.
662 */
663 if (!fw_csr)
664 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200665
Imre Deak507e1262016-04-20 20:27:54 +0300666 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +0300667 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +0300668 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +0300669 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +0300670 hsw_enable_pc8(dev_priv);
671 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
672 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +0300673
674 if (ret) {
675 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200676 if (!fw_csr)
677 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300678
Imre Deak1f814da2015-12-16 02:52:19 +0200679 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300680 }
681
682 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200683 /*
Imre Deak54875572015-06-30 17:06:47 +0300684 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200685 * the device even though it's already in D3 and hang the machine. So
686 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300687 * power down the device properly. The issue was seen on multiple old
688 * GENs with different BIOS vendors, so having an explicit blacklist
689 * is inpractical; apply the workaround on everything pre GEN6. The
690 * platforms where the issue was seen:
691 * Lenovo Thinkpad X301, X61s, X60, T60, X41
692 * Fujitsu FSC S7110
693 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200694 */
Imre Deak54875572015-06-30 17:06:47 +0300695 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200696 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300697
Imre Deakbc872292015-11-18 17:32:30 +0200698 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
699
Imre Deak1f814da2015-12-16 02:52:19 +0200700out:
701 enable_rpm_wakeref_asserts(dev_priv);
702
703 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300704}
705
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200706int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100707{
708 int error;
709
710 if (!dev || !dev->dev_private) {
711 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700712 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000713 return -ENODEV;
714 }
715
Imre Deak0b14cbd2014-09-10 18:16:55 +0300716 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
717 state.event != PM_EVENT_FREEZE))
718 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000719
720 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
721 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100722
Imre Deak5e365c32014-10-23 19:23:25 +0300723 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100724 if (error)
725 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726
Imre Deakab3be732015-03-02 13:04:41 +0200727 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000728}
729
Imre Deak5e365c32014-10-23 19:23:25 +0300730static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000731{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800732 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100733
Imre Deak1f814da2015-12-16 02:52:19 +0200734 disable_rpm_wakeref_asserts(dev_priv);
735
Imre Deakf74ed082016-04-18 14:48:21 +0300736 intel_csr_ucode_resume(dev_priv);
737
Daniel Vetterd5818932015-02-23 12:03:26 +0100738 mutex_lock(&dev->struct_mutex);
739 i915_gem_restore_gtt_mappings(dev);
740 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300741
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100742 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100743 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100744
Daniel Vetterd5818932015-02-23 12:03:26 +0100745 intel_init_pch_refclk(dev);
746 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100747
Peter Antoine364aece2015-05-11 08:50:45 +0100748 /*
749 * Interrupts have to be enabled before any batches are run. If not the
750 * GPU will hang. i915_gem_init_hw() will initiate batches to
751 * update/restore the context.
752 *
753 * Modeset enabling in intel_modeset_init_hw() also needs working
754 * interrupts.
755 */
756 intel_runtime_pm_enable_interrupts(dev_priv);
757
Daniel Vetterd5818932015-02-23 12:03:26 +0100758 mutex_lock(&dev->struct_mutex);
759 if (i915_gem_init_hw(dev)) {
760 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200761 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800762 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100763 mutex_unlock(&dev->struct_mutex);
764
Alex Daia1c41992015-09-30 09:46:37 -0700765 intel_guc_resume(dev);
766
Daniel Vetterd5818932015-02-23 12:03:26 +0100767 intel_modeset_init_hw(dev);
768
769 spin_lock_irq(&dev_priv->irq_lock);
770 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100771 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +0100772 spin_unlock_irq(&dev_priv->irq_lock);
773
Daniel Vetterd5818932015-02-23 12:03:26 +0100774 intel_dp_mst_resume(dev);
775
Lyudea16b7652016-03-11 10:57:01 -0500776 intel_display_resume(dev);
777
Daniel Vetterd5818932015-02-23 12:03:26 +0100778 /*
779 * ... but also need to make sure that hotplug processing
780 * doesn't cause havoc. Like in the driver load code we don't
781 * bother with the tiny race here where we might loose hotplug
782 * notifications.
783 * */
784 intel_hpd_init(dev_priv);
785 /* Config may have changed between suspend and resume */
786 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800787
Chris Wilson44834a62010-08-19 16:09:23 +0100788 intel_opregion_init(dev);
789
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100790 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700791
Zhang Ruib8efb172013-02-05 15:41:53 +0800792 mutex_lock(&dev_priv->modeset_restore_lock);
793 dev_priv->modeset_restore = MODESET_DONE;
794 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200795
Jesse Barnese5747e32014-06-12 08:35:47 -0700796 intel_opregion_notify_adapter(dev, PCI_D0);
797
Imre Deakee6f2802014-10-23 19:23:22 +0300798 drm_kms_helper_poll_enable(dev);
799
Imre Deak1f814da2015-12-16 02:52:19 +0200800 enable_rpm_wakeref_asserts(dev_priv);
801
Chris Wilson074c6ad2014-04-09 09:19:43 +0100802 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100803}
804
Imre Deak5e365c32014-10-23 19:23:25 +0300805static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100806{
Imre Deak36d61e62014-10-23 19:23:24 +0300807 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak44410cd2016-04-18 14:45:54 +0300808 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +0300809
Imre Deak76c4b252014-04-01 19:55:22 +0300810 /*
811 * We have a resume ordering issue with the snd-hda driver also
812 * requiring our device to be power up. Due to the lack of a
813 * parent/child relationship we currently solve this with an early
814 * resume hook.
815 *
816 * FIXME: This should be solved with a special hdmi sink device or
817 * similar so that power domains can be employed.
818 */
Imre Deak44410cd2016-04-18 14:45:54 +0300819
820 /*
821 * Note that we need to set the power state explicitly, since we
822 * powered off the device during freeze and the PCI core won't power
823 * it back up for us during thaw. Powering off the device during
824 * freeze is not a hard requirement though, and during the
825 * suspend/resume phases the PCI core makes sure we get here with the
826 * device powered on. So in case we change our freeze logic and keep
827 * the device powered we can also remove the following set power state
828 * call.
829 */
830 ret = pci_set_power_state(dev->pdev, PCI_D0);
831 if (ret) {
832 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
833 goto out;
834 }
835
836 /*
837 * Note that pci_enable_device() first enables any parent bridge
838 * device and only then sets the power state for this device. The
839 * bridge enabling is a nop though, since bridge devices are resumed
840 * first. The order of enabling power and enabling the device is
841 * imposed by the PCI core as described above, so here we preserve the
842 * same order for the freeze/thaw phases.
843 *
844 * TODO: eventually we should remove pci_disable_device() /
845 * pci_enable_enable_device() from suspend/resume. Due to how they
846 * depend on the device enable refcount we can't anyway depend on them
847 * disabling/enabling the device.
848 */
Imre Deakbc872292015-11-18 17:32:30 +0200849 if (pci_enable_device(dev->pdev)) {
850 ret = -EIO;
851 goto out;
852 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100853
854 pci_set_master(dev->pdev);
855
Imre Deak1f814da2015-12-16 02:52:19 +0200856 disable_rpm_wakeref_asserts(dev_priv);
857
Wayne Boyer666a4532015-12-09 12:29:35 -0800858 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200859 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300860 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100861 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
862 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300863
864 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200865
Imre Deakda2f41d2016-04-20 20:27:56 +0300866 if (IS_BROXTON(dev)) {
867 if (!dev_priv->suspended_to_idle)
868 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +0300869 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +0300870 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100871 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +0300872 }
Paulo Zanoniefee8332014-10-27 17:54:33 -0200873
Imre Deak36d61e62014-10-23 19:23:24 +0300874 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200875
Imre Deaka7c81252016-04-01 16:02:38 +0300876 if (IS_BROXTON(dev_priv) ||
877 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +0200878 intel_power_domains_init_hw(dev_priv, true);
879
Imre Deak6e35e8a2016-04-18 10:04:19 +0300880 enable_rpm_wakeref_asserts(dev_priv);
881
Imre Deakbc872292015-11-18 17:32:30 +0200882out:
883 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300884
885 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300886}
887
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200888int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300889{
Imre Deak50a00722014-10-23 19:23:17 +0300890 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300891
Imre Deak097dd832014-10-23 19:23:19 +0300892 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
893 return 0;
894
Imre Deak5e365c32014-10-23 19:23:25 +0300895 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300896 if (ret)
897 return ret;
898
Imre Deak5a175142014-10-23 19:23:18 +0300899 return i915_drm_resume(dev);
900}
901
Ben Gamari11ed50e2009-09-14 17:48:45 -0400902/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200903 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400904 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400905 *
906 * Reset the chip. Useful if a hang is detected. Returns zero on successful
907 * reset or otherwise an error code.
908 *
909 * Procedure is fairly simple:
910 * - reset the chip using the reset reg
911 * - re-init context state
912 * - re-init hardware status page
913 * - re-init ring buffer
914 * - re-init interrupt state
915 * - re-init display
916 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100917int i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400918{
Chris Wilsonc0336662016-05-06 15:40:21 +0100919 struct drm_device *dev = dev_priv->dev;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100920 struct i915_gpu_error *error = &dev_priv->gpu_error;
921 unsigned reset_counter;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700922 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400923
Imre Deakdbea3ce2014-12-15 18:59:28 +0200924 intel_reset_gt_powersave(dev);
925
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200926 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400927
Chris Wilsond98c52c2016-04-13 17:35:05 +0100928 /* Clear any previous failed attempts at recovery. Time to try again. */
929 atomic_andnot(I915_WEDGED, &error->reset_counter);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400930
Chris Wilsond98c52c2016-04-13 17:35:05 +0100931 /* Clear the reset-in-progress flag and increment the reset epoch. */
932 reset_counter = atomic_inc_return(&error->reset_counter);
933 if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
934 ret = -EIO;
935 goto error;
936 }
937
938 i915_gem_reset(dev);
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100939
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200940 ret = intel_gpu_reset(dev, ALL_ENGINES);
Daniel Vetter350d2702012-04-27 15:17:42 +0200941
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300942 /* Also reset the gpu hangman. */
Chris Wilsond98c52c2016-04-13 17:35:05 +0100943 if (error->stop_rings != 0) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300944 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +0100945 error->stop_rings = 0;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300946 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100947 DRM_INFO("Reset not implemented, but ignoring "
948 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300949 ret = 0;
950 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100951 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300952
Daniel Vetterd8f27162014-10-01 01:02:04 +0200953 if (i915_stop_ring_allow_warn(dev_priv))
954 pr_notice("drm/i915: Resetting chip after gpu hang\n");
955
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700956 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +0100957 if (ret != -ENODEV)
958 DRM_ERROR("Failed to reset chip: %i\n", ret);
959 else
960 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +0100961 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400962 }
963
Ville Syrjälä1362b772014-11-26 17:07:29 +0200964 intel_overlay_reset(dev_priv);
965
Ben Gamari11ed50e2009-09-14 17:48:45 -0400966 /* Ok, now get things going again... */
967
968 /*
969 * Everything depends on having the GTT running, so we need to start
970 * there. Fortunately we don't need to do this unless we reset the
971 * chip at a PCI level.
972 *
973 * Next we need to restore the context, but we don't use those
974 * yet either...
975 *
976 * Ring buffer needs to be re-initialized in the KMS case, or if X
977 * was running at the time of the reset (i.e. we weren't VT
978 * switched away).
979 */
Daniel Vetter33d30a92015-02-23 12:03:27 +0100980 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +0100981 if (ret) {
982 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +0100983 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400984 }
985
Chris Wilsond98c52c2016-04-13 17:35:05 +0100986 mutex_unlock(&dev->struct_mutex);
987
Daniel Vetter33d30a92015-02-23 12:03:27 +0100988 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100989 * rps/rc6 re-init is necessary to restore state lost after the
990 * reset and the re-install of gt irqs. Skip for ironlake per
991 * previous concerns that it doesn't respond well to some forms
992 * of re-init after reset.
993 */
994 if (INTEL_INFO(dev)->gen > 5)
995 intel_enable_gt_powersave(dev);
996
Ben Gamari11ed50e2009-09-14 17:48:45 -0400997 return 0;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100998
999error:
1000 atomic_or(I915_WEDGED, &error->reset_counter);
1001 mutex_unlock(&dev->struct_mutex);
1002 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001003}
1004
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001005static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001006{
Daniel Vetter01a06852012-06-25 15:58:49 +02001007 struct intel_device_info *intel_info =
1008 (struct intel_device_info *) ent->driver_data;
1009
Jani Nikulad330a952014-01-21 11:24:25 +02001010 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -07001011 DRM_INFO("This hardware requires preliminary hardware support.\n"
1012 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
1013 return -ENODEV;
1014 }
1015
Chris Wilson5fe49d82011-02-01 19:43:02 +00001016 /* Only bind to function 0 of the device. Early generations
1017 * used function 1 as a placeholder for multi-head. This causes
1018 * us confusion instead, especially on the systems where both
1019 * functions have the same PCI-ID!
1020 */
1021 if (PCI_FUNC(pdev->devfn))
1022 return -ENODEV;
1023
Lukas Wunner704ab612016-01-11 20:09:20 +01001024 /*
1025 * apple-gmux is needed on dual GPU MacBook Pro
1026 * to probe the panel if we're the inactive GPU.
1027 */
1028 if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
1029 apple_gmux_present() && pdev != vga_default_device() &&
1030 !vga_switcheroo_handler_flags())
1031 return -EPROBE_DEFER;
1032
Jordan Crousedcdb1672010-05-27 13:40:25 -06001033 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001034}
1035
1036static void
1037i915_pci_remove(struct pci_dev *pdev)
1038{
1039 struct drm_device *dev = pci_get_drvdata(pdev);
1040
1041 drm_put_dev(dev);
1042}
1043
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001044static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001045{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001046 struct pci_dev *pdev = to_pci_dev(dev);
1047 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001048
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001049 if (!drm_dev || !drm_dev->dev_private) {
1050 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1051 return -ENODEV;
1052 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001053
Dave Airlie5bcf7192010-12-07 09:20:40 +10001054 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1055 return 0;
1056
Imre Deak5e365c32014-10-23 19:23:25 +03001057 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001058}
1059
1060static int i915_pm_suspend_late(struct device *dev)
1061{
Imre Deak888d0d42015-01-08 17:54:13 +02001062 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001063
1064 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001065 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001066 * requiring our device to be power up. Due to the lack of a
1067 * parent/child relationship we currently solve this with an late
1068 * suspend hook.
1069 *
1070 * FIXME: This should be solved with a special hdmi sink device or
1071 * similar so that power domains can be employed.
1072 */
1073 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1074 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001075
Imre Deakab3be732015-03-02 13:04:41 +02001076 return i915_drm_suspend_late(drm_dev, false);
1077}
1078
1079static int i915_pm_poweroff_late(struct device *dev)
1080{
1081 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1082
1083 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1084 return 0;
1085
1086 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001087}
1088
Imre Deak76c4b252014-04-01 19:55:22 +03001089static int i915_pm_resume_early(struct device *dev)
1090{
Imre Deak888d0d42015-01-08 17:54:13 +02001091 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001092
Imre Deak097dd832014-10-23 19:23:19 +03001093 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1094 return 0;
1095
Imre Deak5e365c32014-10-23 19:23:25 +03001096 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001097}
1098
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001099static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001100{
Imre Deak888d0d42015-01-08 17:54:13 +02001101 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001102
Imre Deak097dd832014-10-23 19:23:19 +03001103 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1104 return 0;
1105
Imre Deak5a175142014-10-23 19:23:18 +03001106 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001107}
1108
Imre Deakddeea5b2014-05-05 15:19:56 +03001109/*
1110 * Save all Gunit registers that may be lost after a D3 and a subsequent
1111 * S0i[R123] transition. The list of registers needing a save/restore is
1112 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1113 * registers in the following way:
1114 * - Driver: saved/restored by the driver
1115 * - Punit : saved/restored by the Punit firmware
1116 * - No, w/o marking: no need to save/restore, since the register is R/O or
1117 * used internally by the HW in a way that doesn't depend
1118 * keeping the content across a suspend/resume.
1119 * - Debug : used for debugging
1120 *
1121 * We save/restore all registers marked with 'Driver', with the following
1122 * exceptions:
1123 * - Registers out of use, including also registers marked with 'Debug'.
1124 * These have no effect on the driver's operation, so we don't save/restore
1125 * them to reduce the overhead.
1126 * - Registers that are fully setup by an initialization function called from
1127 * the resume path. For example many clock gating and RPS/RC6 registers.
1128 * - Registers that provide the right functionality with their reset defaults.
1129 *
1130 * TODO: Except for registers that based on the above 3 criteria can be safely
1131 * ignored, we save/restore all others, practically treating the HW context as
1132 * a black-box for the driver. Further investigation is needed to reduce the
1133 * saved/restored registers even further, by following the same 3 criteria.
1134 */
1135static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1136{
1137 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1138 int i;
1139
1140 /* GAM 0x4000-0x4770 */
1141 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1142 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1143 s->arb_mode = I915_READ(ARB_MODE);
1144 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1145 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1146
1147 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001148 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001149
1150 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001151 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001152
1153 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1154 s->ecochk = I915_READ(GAM_ECOCHK);
1155 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1156 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1157
1158 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1159
1160 /* MBC 0x9024-0x91D0, 0x8500 */
1161 s->g3dctl = I915_READ(VLV_G3DCTL);
1162 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1163 s->mbctl = I915_READ(GEN6_MBCTL);
1164
1165 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1166 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1167 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1168 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1169 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1170 s->rstctl = I915_READ(GEN6_RSTCTL);
1171 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1172
1173 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1174 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1175 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1176 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1177 s->ecobus = I915_READ(ECOBUS);
1178 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1179 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1180 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1181 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1182 s->rcedata = I915_READ(VLV_RCEDATA);
1183 s->spare2gh = I915_READ(VLV_SPAREG2H);
1184
1185 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1186 s->gt_imr = I915_READ(GTIMR);
1187 s->gt_ier = I915_READ(GTIER);
1188 s->pm_imr = I915_READ(GEN6_PMIMR);
1189 s->pm_ier = I915_READ(GEN6_PMIER);
1190
1191 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001192 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001193
1194 /* GT SA CZ domain, 0x100000-0x138124 */
1195 s->tilectl = I915_READ(TILECTL);
1196 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1197 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1198 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1199 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1200
1201 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1202 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1203 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001204 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001205 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1206
1207 /*
1208 * Not saving any of:
1209 * DFT, 0x9800-0x9EC0
1210 * SARB, 0xB000-0xB1FC
1211 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1212 * PCI CFG
1213 */
1214}
1215
1216static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1217{
1218 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1219 u32 val;
1220 int i;
1221
1222 /* GAM 0x4000-0x4770 */
1223 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1224 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1225 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1226 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1227 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1228
1229 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001230 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001231
1232 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001233 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001234
1235 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1236 I915_WRITE(GAM_ECOCHK, s->ecochk);
1237 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1238 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1239
1240 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1241
1242 /* MBC 0x9024-0x91D0, 0x8500 */
1243 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1244 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1245 I915_WRITE(GEN6_MBCTL, s->mbctl);
1246
1247 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1248 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1249 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1250 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1251 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1252 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1253 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1254
1255 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1256 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1257 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1258 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1259 I915_WRITE(ECOBUS, s->ecobus);
1260 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1261 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1262 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1263 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1264 I915_WRITE(VLV_RCEDATA, s->rcedata);
1265 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1266
1267 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1268 I915_WRITE(GTIMR, s->gt_imr);
1269 I915_WRITE(GTIER, s->gt_ier);
1270 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1271 I915_WRITE(GEN6_PMIER, s->pm_ier);
1272
1273 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001274 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001275
1276 /* GT SA CZ domain, 0x100000-0x138124 */
1277 I915_WRITE(TILECTL, s->tilectl);
1278 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1279 /*
1280 * Preserve the GT allow wake and GFX force clock bit, they are not
1281 * be restored, as they are used to control the s0ix suspend/resume
1282 * sequence by the caller.
1283 */
1284 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1285 val &= VLV_GTLC_ALLOWWAKEREQ;
1286 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1287 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1288
1289 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1290 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1291 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1292 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1293
1294 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1295
1296 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1297 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1298 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001299 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001300 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1301}
1302
Imre Deak650ad972014-04-18 16:35:02 +03001303int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1304{
1305 u32 val;
1306 int err;
1307
Imre Deak650ad972014-04-18 16:35:02 +03001308#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001309
1310 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1311 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1312 if (force_on)
1313 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1314 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1315
1316 if (!force_on)
1317 return 0;
1318
Imre Deak8d4eee92014-04-14 20:24:43 +03001319 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001320 if (err)
1321 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1322 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1323
1324 return err;
1325#undef COND
1326}
1327
Imre Deakddeea5b2014-05-05 15:19:56 +03001328static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1329{
1330 u32 val;
1331 int err = 0;
1332
1333 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1334 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1335 if (allow)
1336 val |= VLV_GTLC_ALLOWWAKEREQ;
1337 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1338 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1339
1340#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1341 allow)
1342 err = wait_for(COND, 1);
1343 if (err)
1344 DRM_ERROR("timeout disabling GT waking\n");
1345 return err;
1346#undef COND
1347}
1348
1349static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1350 bool wait_for_on)
1351{
1352 u32 mask;
1353 u32 val;
1354 int err;
1355
1356 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1357 val = wait_for_on ? mask : 0;
1358#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1359 if (COND)
1360 return 0;
1361
1362 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001363 onoff(wait_for_on),
1364 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001365
1366 /*
1367 * RC6 transitioning can be delayed up to 2 msec (see
1368 * valleyview_enable_rps), use 3 msec for safety.
1369 */
1370 err = wait_for(COND, 3);
1371 if (err)
1372 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001373 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001374
1375 return err;
1376#undef COND
1377}
1378
1379static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1380{
1381 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1382 return;
1383
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001384 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001385 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1386}
1387
Sagar Kambleebc32822014-08-13 23:07:05 +05301388static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001389{
1390 u32 mask;
1391 int err;
1392
1393 /*
1394 * Bspec defines the following GT well on flags as debug only, so
1395 * don't treat them as hard failures.
1396 */
1397 (void)vlv_wait_for_gt_wells(dev_priv, false);
1398
1399 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1400 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1401
1402 vlv_check_no_gt_access(dev_priv);
1403
1404 err = vlv_force_gfx_clock(dev_priv, true);
1405 if (err)
1406 goto err1;
1407
1408 err = vlv_allow_gt_wake(dev_priv, false);
1409 if (err)
1410 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301411
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001412 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05301413 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001414
1415 err = vlv_force_gfx_clock(dev_priv, false);
1416 if (err)
1417 goto err2;
1418
1419 return 0;
1420
1421err2:
1422 /* For safety always re-enable waking and disable gfx clock forcing */
1423 vlv_allow_gt_wake(dev_priv, true);
1424err1:
1425 vlv_force_gfx_clock(dev_priv, false);
1426
1427 return err;
1428}
1429
Sagar Kamble016970b2014-08-13 23:07:06 +05301430static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1431 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001432{
1433 struct drm_device *dev = dev_priv->dev;
1434 int err;
1435 int ret;
1436
1437 /*
1438 * If any of the steps fail just try to continue, that's the best we
1439 * can do at this point. Return the first error code (which will also
1440 * leave RPM permanently disabled).
1441 */
1442 ret = vlv_force_gfx_clock(dev_priv, true);
1443
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001444 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05301445 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001446
1447 err = vlv_allow_gt_wake(dev_priv, true);
1448 if (!ret)
1449 ret = err;
1450
1451 err = vlv_force_gfx_clock(dev_priv, false);
1452 if (!ret)
1453 ret = err;
1454
1455 vlv_check_no_gt_access(dev_priv);
1456
Sagar Kamble016970b2014-08-13 23:07:06 +05301457 if (rpm_resume) {
1458 intel_init_clock_gating(dev);
1459 i915_gem_restore_fences(dev);
1460 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001461
1462 return ret;
1463}
1464
Paulo Zanoni97bea202014-03-07 20:12:33 -03001465static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001466{
1467 struct pci_dev *pdev = to_pci_dev(device);
1468 struct drm_device *dev = pci_get_drvdata(pdev);
1469 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001470 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001471
Imre Deakaeab0b52014-04-14 20:24:36 +03001472 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001473 return -ENODEV;
1474
Imre Deak604effb2014-08-26 13:26:56 +03001475 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1476 return -ENODEV;
1477
Paulo Zanoni8a187452013-12-06 20:32:13 -02001478 DRM_DEBUG_KMS("Suspending device\n");
1479
Imre Deak9486db62014-04-22 20:21:07 +03001480 /*
Imre Deakd6102972014-05-07 19:57:49 +03001481 * We could deadlock here in case another thread holding struct_mutex
1482 * calls RPM suspend concurrently, since the RPM suspend will wait
1483 * first for this RPM suspend to finish. In this case the concurrent
1484 * RPM resume will be followed by its RPM suspend counterpart. Still
1485 * for consistency return -EAGAIN, which will reschedule this suspend.
1486 */
1487 if (!mutex_trylock(&dev->struct_mutex)) {
1488 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1489 /*
1490 * Bump the expiration timestamp, otherwise the suspend won't
1491 * be rescheduled.
1492 */
1493 pm_runtime_mark_last_busy(device);
1494
1495 return -EAGAIN;
1496 }
Imre Deak1f814da2015-12-16 02:52:19 +02001497
1498 disable_rpm_wakeref_asserts(dev_priv);
1499
Imre Deakd6102972014-05-07 19:57:49 +03001500 /*
1501 * We are safe here against re-faults, since the fault handler takes
1502 * an RPM reference.
1503 */
1504 i915_gem_release_all_mmaps(dev_priv);
1505 mutex_unlock(&dev->struct_mutex);
1506
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001507 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1508
Alex Daia1c41992015-09-30 09:46:37 -07001509 intel_guc_suspend(dev);
1510
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001511 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001512 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001513
Imre Deak507e1262016-04-20 20:27:54 +03001514 ret = 0;
1515 if (IS_BROXTON(dev_priv)) {
1516 bxt_display_core_uninit(dev_priv);
1517 bxt_enable_dc9(dev_priv);
1518 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1519 hsw_enable_pc8(dev_priv);
1520 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1521 ret = vlv_suspend_complete(dev_priv);
1522 }
1523
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001524 if (ret) {
1525 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001526 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001527
Imre Deak1f814da2015-12-16 02:52:19 +02001528 enable_rpm_wakeref_asserts(dev_priv);
1529
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001530 return ret;
1531 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001532
Chris Wilsondc9fb092015-01-16 11:34:34 +02001533 intel_uncore_forcewake_reset(dev, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001534
1535 enable_rpm_wakeref_asserts(dev_priv);
1536 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001537
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001538 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001539 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1540
Paulo Zanoni8a187452013-12-06 20:32:13 -02001541 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001542
1543 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001544 * FIXME: We really should find a document that references the arguments
1545 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001546 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001547 if (IS_BROADWELL(dev)) {
1548 /*
1549 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1550 * being detected, and the call we do at intel_runtime_resume()
1551 * won't be able to restore them. Since PCI_D3hot matches the
1552 * actual specification and appears to be working, use it.
1553 */
1554 intel_opregion_notify_adapter(dev, PCI_D3hot);
1555 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001556 /*
1557 * current versions of firmware which depend on this opregion
1558 * notification have repurposed the D1 definition to mean
1559 * "runtime suspended" vs. what you would normally expect (D3)
1560 * to distinguish it from notifications that might be sent via
1561 * the suspend path.
1562 */
1563 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001564 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001565
Mika Kuoppala59bad942015-01-16 11:34:40 +02001566 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001567
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001568 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001569 return 0;
1570}
1571
Paulo Zanoni97bea202014-03-07 20:12:33 -03001572static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001573{
1574 struct pci_dev *pdev = to_pci_dev(device);
1575 struct drm_device *dev = pci_get_drvdata(pdev);
1576 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001577 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001578
Imre Deak604effb2014-08-26 13:26:56 +03001579 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1580 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001581
1582 DRM_DEBUG_KMS("Resuming device\n");
1583
Imre Deak1f814da2015-12-16 02:52:19 +02001584 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1585 disable_rpm_wakeref_asserts(dev_priv);
1586
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001587 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001588 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001589 if (intel_uncore_unclaimed_mmio(dev_priv))
1590 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001591
Alex Daia1c41992015-09-30 09:46:37 -07001592 intel_guc_resume(dev);
1593
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001594 if (IS_GEN6(dev_priv))
1595 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301596
Imre Deak507e1262016-04-20 20:27:54 +03001597 if (IS_BROXTON(dev)) {
1598 bxt_disable_dc9(dev_priv);
1599 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03001600 if (dev_priv->csr.dmc_payload &&
1601 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
1602 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001603 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001604 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001605 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001606 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03001607 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001608
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001609 /*
1610 * No point of rolling back things in case of an error, as the best
1611 * we can do is to hope that things will still work (and disable RPM).
1612 */
Imre Deak92b806d2014-04-14 20:24:39 +03001613 i915_gem_init_swizzling(dev);
1614 gen6_update_ring_freq(dev);
1615
Daniel Vetterb9632912014-09-30 10:56:44 +02001616 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001617
1618 /*
1619 * On VLV/CHV display interrupts are part of the display
1620 * power well, so hpd is reinitialized from there. For
1621 * everyone else do it here.
1622 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001623 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001624 intel_hpd_init(dev_priv);
1625
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001626 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001627
Imre Deak1f814da2015-12-16 02:52:19 +02001628 enable_rpm_wakeref_asserts(dev_priv);
1629
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001630 if (ret)
1631 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1632 else
1633 DRM_DEBUG_KMS("Device resumed\n");
1634
1635 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001636}
1637
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001638static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001639 /*
1640 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1641 * PMSG_RESUME]
1642 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001643 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001644 .suspend_late = i915_pm_suspend_late,
1645 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001646 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001647
1648 /*
1649 * S4 event handlers
1650 * @freeze, @freeze_late : called (1) before creating the
1651 * hibernation image [PMSG_FREEZE] and
1652 * (2) after rebooting, before restoring
1653 * the image [PMSG_QUIESCE]
1654 * @thaw, @thaw_early : called (1) after creating the hibernation
1655 * image, before writing it [PMSG_THAW]
1656 * and (2) after failing to create or
1657 * restore the image [PMSG_RECOVER]
1658 * @poweroff, @poweroff_late: called after writing the hibernation
1659 * image, before rebooting [PMSG_HIBERNATE]
1660 * @restore, @restore_early : called after rebooting and restoring the
1661 * hibernation image [PMSG_RESTORE]
1662 */
Imre Deak36d61e62014-10-23 19:23:24 +03001663 .freeze = i915_pm_suspend,
1664 .freeze_late = i915_pm_suspend_late,
1665 .thaw_early = i915_pm_resume_early,
1666 .thaw = i915_pm_resume,
1667 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001668 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001669 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001670 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001671
1672 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001673 .runtime_suspend = intel_runtime_suspend,
1674 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001675};
1676
Laurent Pinchart78b68552012-05-17 13:27:22 +02001677static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001678 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001679 .open = drm_gem_vm_open,
1680 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001681};
1682
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001683static const struct file_operations i915_driver_fops = {
1684 .owner = THIS_MODULE,
1685 .open = drm_open,
1686 .release = drm_release,
1687 .unlocked_ioctl = drm_ioctl,
1688 .mmap = drm_gem_mmap,
1689 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001690 .read = drm_read,
1691#ifdef CONFIG_COMPAT
1692 .compat_ioctl = i915_compat_ioctl,
1693#endif
1694 .llseek = noop_llseek,
1695};
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001698 /* Don't use MTRRs here; the Xserver or userspace app should
1699 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001700 */
Eric Anholt673a3942008-07-30 12:06:12 -07001701 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001702 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001703 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001704 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001705 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001706 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001707 .lastclose = i915_driver_lastclose,
1708 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001709 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001710 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001711
Ben Gamari955b12d2009-02-17 20:08:49 -05001712#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001713 .debugfs_init = i915_debugfs_init,
1714 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001715#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001716 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001717 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001718
1719 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1720 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1721 .gem_prime_export = i915_gem_prime_export,
1722 .gem_prime_import = i915_gem_prime_import,
1723
Dave Airlieff72145b2011-02-07 12:16:14 +10001724 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001725 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001726 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001728 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001729 .name = DRIVER_NAME,
1730 .desc = DRIVER_DESC,
1731 .date = DRIVER_DATE,
1732 .major = DRIVER_MAJOR,
1733 .minor = DRIVER_MINOR,
1734 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735};
1736
Dave Airlie8410ea32010-12-15 03:16:38 +10001737static struct pci_driver i915_pci_driver = {
1738 .name = DRIVER_NAME,
1739 .id_table = pciidlist,
1740 .probe = i915_pci_probe,
1741 .remove = i915_pci_remove,
1742 .driver.pm = &i915_pm_ops,
1743};
1744
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745static int __init i915_init(void)
1746{
1747 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001748
1749 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001750 * Enable KMS by default, unless explicitly overriden by
1751 * either the i915.modeset prarameter or by the
1752 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001753 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001754
1755 if (i915.modeset == 0)
1756 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001757
1758#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001759 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001760 driver.driver_features &= ~DRIVER_MODESET;
1761#endif
1762
Daniel Vetterb30324a2013-11-13 22:11:25 +01001763 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001764 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001765 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001766 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001767 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001768
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001769 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001770 driver.driver_features |= DRIVER_ATOMIC;
1771
Dave Airlie8410ea32010-12-15 03:16:38 +10001772 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773}
1774
1775static void __exit i915_exit(void)
1776{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001777 if (!(driver.driver_features & DRIVER_MODESET))
1778 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001779
Dave Airlie8410ea32010-12-15 03:16:38 +10001780 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781}
1782
1783module_init(i915_init);
1784module_exit(i915_exit);
1785
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001786MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001787MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001788
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001789MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790MODULE_LICENSE("GPL and additional rights");