blob: cf26222a93c5ddc7a88092ab9c7fcdf262a45ae1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090082static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
84static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090086#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090087static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
88static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Tejun Heofad16e72010-09-21 09:25:48 +020091static struct scsi_host_template ahci_sht = {
92 AHCI_SHT("ahci"),
93};
94
Tejun Heo029cfd62008-03-25 12:22:49 +090095static struct ata_port_operations ahci_vt8251_ops = {
96 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090097 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090098};
99
Tejun Heo029cfd62008-03-25 12:22:49 +0900100static struct ata_port_operations ahci_p5wdh_ops = {
101 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900102 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900103};
104
Tejun Heo417a1a62007-09-23 13:19:55 +0900105#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400263
Tejun Heoe34bb372007-02-26 20:24:03 +0900264 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
265 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
266 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400267
268 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800269 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800270 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
271 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400276
Shane Huange2dd90b2009-07-29 11:34:49 +0800277 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800278 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800279 /* AMD is using RAID class only for ahci controllers */
280 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
281 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
282
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400284 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900285 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400286
287 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900288 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
289 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900296 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
297 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
309 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
325 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
361 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400372
Jeff Garzik95916ed2006-07-29 04:10:14 -0400373 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900374 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
375 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
376 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400377
Jeff Garzikcd70c262007-07-08 02:29:42 -0400378 /* Marvell */
379 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100380 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200381 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500382 .class = PCI_CLASS_STORAGE_SATA_AHCI,
383 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200384 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100385 { PCI_DEVICE(0x1b4b, 0x9125),
386 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Tejun Heo50be5e32010-11-29 15:57:14 +0100387 { PCI_DEVICE(0x1b4b, 0x91a3),
388 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400389
Mark Nelsonc77a0362008-10-23 14:08:16 +1100390 /* Promise */
391 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
392
Keng-Yu Linc9703762011-11-09 01:47:36 -0500393 /* Asmedia */
394 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1061 */
395
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500396 /* Generic, PCI class code for AHCI */
397 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500398 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 { } /* terminate list */
401};
402
403
404static struct pci_driver ahci_pci_driver = {
405 .name = DRV_NAME,
406 .id_table = ahci_pci_tbl,
407 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900408 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900409#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900410 .suspend = ahci_pci_device_suspend,
411 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900412#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413};
414
Alan Cox5b66c822008-09-03 14:48:34 +0100415#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
416static int marvell_enable;
417#else
418static int marvell_enable = 1;
419#endif
420module_param(marvell_enable, int, 0644);
421MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
422
423
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300424static void ahci_pci_save_initial_config(struct pci_dev *pdev,
425 struct ahci_host_priv *hpriv)
426{
427 unsigned int force_port_map = 0;
428 unsigned int mask_port_map = 0;
429
430 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
431 dev_info(&pdev->dev, "JMB361 has only one port\n");
432 force_port_map = 1;
433 }
434
435 /*
436 * Temporary Marvell 6145 hack: PATA port presence
437 * is asserted through the standard AHCI port
438 * presence register, as bit 4 (counting from 0)
439 */
440 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
441 if (pdev->device == 0x6121)
442 mask_port_map = 0x3;
443 else
444 mask_port_map = 0xf;
445 dev_info(&pdev->dev,
446 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
447 }
448
Anton Vorontsov1d513352010-03-03 20:17:37 +0300449 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
450 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300451}
452
Anton Vorontsov33030402010-03-03 20:17:39 +0300453static int ahci_pci_reset_controller(struct ata_host *host)
454{
455 struct pci_dev *pdev = to_pci_dev(host->dev);
456
457 ahci_reset_controller(host);
458
Tejun Heod91542c2006-07-26 15:59:26 +0900459 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300460 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900461 u16 tmp16;
462
463 /* configure PCS */
464 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900465 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
466 tmp16 |= hpriv->port_map;
467 pci_write_config_word(pdev, 0x92, tmp16);
468 }
Tejun Heod91542c2006-07-26 15:59:26 +0900469 }
470
471 return 0;
472}
473
Anton Vorontsov781d6552010-03-03 20:17:42 +0300474static void ahci_pci_init_controller(struct ata_host *host)
475{
476 struct ahci_host_priv *hpriv = host->private_data;
477 struct pci_dev *pdev = to_pci_dev(host->dev);
478 void __iomem *port_mmio;
479 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100480 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900481
Tejun Heo417a1a62007-09-23 13:19:55 +0900482 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100483 if (pdev->device == 0x6121)
484 mv = 2;
485 else
486 mv = 4;
487 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400488
489 writel(0, port_mmio + PORT_IRQ_MASK);
490
491 /* clear port IRQ */
492 tmp = readl(port_mmio + PORT_IRQ_STAT);
493 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
494 if (tmp)
495 writel(tmp, port_mmio + PORT_IRQ_STAT);
496 }
497
Anton Vorontsov781d6552010-03-03 20:17:42 +0300498 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900499}
500
Tejun Heocc0680a2007-08-06 18:36:23 +0900501static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900502 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900503{
Tejun Heocc0680a2007-08-06 18:36:23 +0900504 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900505 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900506 int rc;
507
508 DPRINTK("ENTER\n");
509
Tejun Heo4447d352007-04-17 23:44:08 +0900510 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900511
Tejun Heocc0680a2007-08-06 18:36:23 +0900512 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900513 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900514
Tejun Heo4447d352007-04-17 23:44:08 +0900515 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900516
517 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
518
519 /* vt8251 doesn't clear BSY on signature FIS reception,
520 * request follow-up softreset.
521 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900522 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900523}
524
Tejun Heoedc93052007-10-25 14:59:16 +0900525static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
526 unsigned long deadline)
527{
528 struct ata_port *ap = link->ap;
529 struct ahci_port_priv *pp = ap->private_data;
530 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
531 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900532 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900533 int rc;
534
535 ahci_stop_engine(ap);
536
537 /* clear D2H reception area to properly wait for D2H FIS */
538 ata_tf_init(link->device, &tf);
539 tf.command = 0x80;
540 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
541
542 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900543 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900544
545 ahci_start_engine(ap);
546
Tejun Heoedc93052007-10-25 14:59:16 +0900547 /* The pseudo configuration device on SIMG4726 attached to
548 * ASUS P5W-DH Deluxe doesn't send signature FIS after
549 * hardreset if no device is attached to the first downstream
550 * port && the pseudo device locks up on SRST w/ PMP==0. To
551 * work around this, wait for !BSY only briefly. If BSY isn't
552 * cleared, perform CLO and proceed to IDENTIFY (achieved by
553 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
554 *
555 * Wait for two seconds. Devices attached to downstream port
556 * which can't process the following IDENTIFY after this will
557 * have to be reset again. For most cases, this should
558 * suffice while making probing snappish enough.
559 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900560 if (online) {
561 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
562 ahci_check_ready);
563 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800564 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900565 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900566 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900567}
568
Tejun Heo438ac6d2007-03-02 17:31:26 +0900569#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900570static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
571{
Jeff Garzikcca39742006-08-24 03:19:22 -0400572 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900573 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300574 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900575 u32 ctl;
576
Tejun Heo9b10ae82009-05-30 20:50:12 +0900577 if (mesg.event & PM_EVENT_SUSPEND &&
578 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700579 dev_err(&pdev->dev,
580 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900581 return -EIO;
582 }
583
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100584 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900585 /* AHCI spec rev1.1 section 8.3.3:
586 * Software must disable interrupts prior to requesting a
587 * transition of the HBA to D3 state.
588 */
589 ctl = readl(mmio + HOST_CTL);
590 ctl &= ~HOST_IRQ_EN;
591 writel(ctl, mmio + HOST_CTL);
592 readl(mmio + HOST_CTL); /* flush */
593 }
594
595 return ata_pci_device_suspend(pdev, mesg);
596}
597
598static int ahci_pci_device_resume(struct pci_dev *pdev)
599{
Jeff Garzikcca39742006-08-24 03:19:22 -0400600 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900601 int rc;
602
Tejun Heo553c4aa2006-12-26 19:39:50 +0900603 rc = ata_pci_device_do_resume(pdev);
604 if (rc)
605 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900606
607 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300608 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900609 if (rc)
610 return rc;
611
Anton Vorontsov781d6552010-03-03 20:17:42 +0300612 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900613 }
614
Jeff Garzikcca39742006-08-24 03:19:22 -0400615 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900616
617 return 0;
618}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900619#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900620
Tejun Heo4447d352007-04-17 23:44:08 +0900621static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700626 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
627 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700629 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700631 dev_err(&pdev->dev,
632 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return rc;
634 }
635 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700637 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700639 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return rc;
641 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700642 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700644 dev_err(&pdev->dev,
645 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return rc;
647 }
648 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 return 0;
650}
651
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300652static void ahci_pci_print_info(struct ata_host *host)
653{
654 struct pci_dev *pdev = to_pci_dev(host->dev);
655 u16 cc;
656 const char *scc_s;
657
658 pci_read_config_word(pdev, 0x0a, &cc);
659 if (cc == PCI_CLASS_STORAGE_IDE)
660 scc_s = "IDE";
661 else if (cc == PCI_CLASS_STORAGE_SATA)
662 scc_s = "SATA";
663 else if (cc == PCI_CLASS_STORAGE_RAID)
664 scc_s = "RAID";
665 else
666 scc_s = "unknown";
667
668 ahci_print_info(host, scc_s);
669}
670
Tejun Heoedc93052007-10-25 14:59:16 +0900671/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
672 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
673 * support PMP and the 4726 either directly exports the device
674 * attached to the first downstream port or acts as a hardware storage
675 * controller and emulate a single ATA device (can be RAID 0/1 or some
676 * other configuration).
677 *
678 * When there's no device attached to the first downstream port of the
679 * 4726, "Config Disk" appears, which is a pseudo ATA device to
680 * configure the 4726. However, ATA emulation of the device is very
681 * lame. It doesn't send signature D2H Reg FIS after the initial
682 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
683 *
684 * The following function works around the problem by always using
685 * hardreset on the port and not depending on receiving signature FIS
686 * afterward. If signature FIS isn't received soon, ATA class is
687 * assumed without follow-up softreset.
688 */
689static void ahci_p5wdh_workaround(struct ata_host *host)
690{
691 static struct dmi_system_id sysids[] = {
692 {
693 .ident = "P5W DH Deluxe",
694 .matches = {
695 DMI_MATCH(DMI_SYS_VENDOR,
696 "ASUSTEK COMPUTER INC"),
697 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
698 },
699 },
700 { }
701 };
702 struct pci_dev *pdev = to_pci_dev(host->dev);
703
704 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
705 dmi_check_system(sysids)) {
706 struct ata_port *ap = host->ports[1];
707
Joe Perchesa44fec12011-04-15 15:51:58 -0700708 dev_info(&pdev->dev,
709 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900710
711 ap->ops = &ahci_p5wdh_ops;
712 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
713 }
714}
715
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900716/* only some SB600 ahci controllers can do 64bit DMA */
717static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800718{
719 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900720 /*
721 * The oldest version known to be broken is 0901 and
722 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900723 * Enable 64bit DMA on 1501 and anything newer.
724 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900725 * Please read bko#9412 for more info.
726 */
Shane Huang58a09b32009-05-27 15:04:43 +0800727 {
728 .ident = "ASUS M2A-VM",
729 .matches = {
730 DMI_MATCH(DMI_BOARD_VENDOR,
731 "ASUSTeK Computer INC."),
732 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
733 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900734 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800735 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100736 /*
737 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
738 * support 64bit DMA.
739 *
740 * BIOS versions earlier than 1.5 had the Manufacturer DMI
741 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
742 * This spelling mistake was fixed in BIOS version 1.5, so
743 * 1.5 and later have the Manufacturer as
744 * "MICRO-STAR INTERNATIONAL CO.,LTD".
745 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
746 *
747 * BIOS versions earlier than 1.9 had a Board Product Name
748 * DMI field of "MS-7376". This was changed to be
749 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
750 * match on DMI_BOARD_NAME of "MS-7376".
751 */
752 {
753 .ident = "MSI K9A2 Platinum",
754 .matches = {
755 DMI_MATCH(DMI_BOARD_VENDOR,
756 "MICRO-STAR INTER"),
757 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
758 },
759 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000760 /*
761 * All BIOS versions for the Asus M3A support 64bit DMA.
762 * (all release versions from 0301 to 1206 were tested)
763 */
764 {
765 .ident = "ASUS M3A",
766 .matches = {
767 DMI_MATCH(DMI_BOARD_VENDOR,
768 "ASUSTeK Computer INC."),
769 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
770 },
771 },
Shane Huang58a09b32009-05-27 15:04:43 +0800772 { }
773 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900774 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900775 int year, month, date;
776 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800777
Tejun Heo03d783b2009-08-16 21:04:02 +0900778 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800779 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900780 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800781 return false;
782
Mark Nelsone65cc192009-11-03 20:06:48 +1100783 if (!match->driver_data)
784 goto enable_64bit;
785
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900786 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
787 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800788
Mark Nelsone65cc192009-11-03 20:06:48 +1100789 if (strcmp(buf, match->driver_data) >= 0)
790 goto enable_64bit;
791 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700792 dev_warn(&pdev->dev,
793 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
794 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900795 return false;
796 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100797
798enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700799 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100800 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800801}
802
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100803static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
804{
805 static const struct dmi_system_id broken_systems[] = {
806 {
807 .ident = "HP Compaq nx6310",
808 .matches = {
809 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
810 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
811 },
812 /* PCI slot number of the controller */
813 .driver_data = (void *)0x1FUL,
814 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100815 {
816 .ident = "HP Compaq 6720s",
817 .matches = {
818 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
819 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
820 },
821 /* PCI slot number of the controller */
822 .driver_data = (void *)0x1FUL,
823 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100824
825 { } /* terminate list */
826 };
827 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
828
829 if (dmi) {
830 unsigned long slot = (unsigned long)dmi->driver_data;
831 /* apply the quirk only to on-board controllers */
832 return slot == PCI_SLOT(pdev->devfn);
833 }
834
835 return false;
836}
837
Tejun Heo9b10ae82009-05-30 20:50:12 +0900838static bool ahci_broken_suspend(struct pci_dev *pdev)
839{
840 static const struct dmi_system_id sysids[] = {
841 /*
842 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
843 * to the harddisk doesn't become online after
844 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900845 *
846 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
847 *
848 * Use dates instead of versions to match as HP is
849 * apparently recycling both product and version
850 * strings.
851 *
852 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900853 */
854 {
855 .ident = "dv4",
856 .matches = {
857 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
858 DMI_MATCH(DMI_PRODUCT_NAME,
859 "HP Pavilion dv4 Notebook PC"),
860 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900861 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900862 },
863 {
864 .ident = "dv5",
865 .matches = {
866 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
867 DMI_MATCH(DMI_PRODUCT_NAME,
868 "HP Pavilion dv5 Notebook PC"),
869 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900870 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900871 },
872 {
873 .ident = "dv6",
874 .matches = {
875 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
876 DMI_MATCH(DMI_PRODUCT_NAME,
877 "HP Pavilion dv6 Notebook PC"),
878 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900879 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900880 },
881 {
882 .ident = "HDX18",
883 .matches = {
884 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
885 DMI_MATCH(DMI_PRODUCT_NAME,
886 "HP HDX18 Notebook PC"),
887 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900888 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900889 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900890 /*
891 * Acer eMachines G725 has the same problem. BIOS
892 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300893 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900894 * that we don't have much idea about. For now,
895 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900896 *
897 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900898 */
899 {
900 .ident = "G725",
901 .matches = {
902 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
903 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
904 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900905 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900906 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900907 { } /* terminate list */
908 };
909 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900910 int year, month, date;
911 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900912
913 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
914 return false;
915
Tejun Heo9deb3432010-03-16 09:50:26 +0900916 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
917 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900918
Tejun Heo9deb3432010-03-16 09:50:26 +0900919 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900920}
921
Tejun Heo55946392009-08-04 14:30:08 +0900922static bool ahci_broken_online(struct pci_dev *pdev)
923{
924#define ENCODE_BUSDEVFN(bus, slot, func) \
925 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
926 static const struct dmi_system_id sysids[] = {
927 /*
928 * There are several gigabyte boards which use
929 * SIMG5723s configured as hardware RAID. Certain
930 * 5723 firmware revisions shipped there keep the link
931 * online but fail to answer properly to SRST or
932 * IDENTIFY when no device is attached downstream
933 * causing libata to retry quite a few times leading
934 * to excessive detection delay.
935 *
936 * As these firmwares respond to the second reset try
937 * with invalid device signature, considering unknown
938 * sig as offline works around the problem acceptably.
939 */
940 {
941 .ident = "EP45-DQ6",
942 .matches = {
943 DMI_MATCH(DMI_BOARD_VENDOR,
944 "Gigabyte Technology Co., Ltd."),
945 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
946 },
947 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
948 },
949 {
950 .ident = "EP45-DS5",
951 .matches = {
952 DMI_MATCH(DMI_BOARD_VENDOR,
953 "Gigabyte Technology Co., Ltd."),
954 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
955 },
956 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
957 },
958 { } /* terminate list */
959 };
960#undef ENCODE_BUSDEVFN
961 const struct dmi_system_id *dmi = dmi_first_match(sysids);
962 unsigned int val;
963
964 if (!dmi)
965 return false;
966
967 val = (unsigned long)dmi->driver_data;
968
969 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
970}
971
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200972#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900973static void ahci_gtf_filter_workaround(struct ata_host *host)
974{
975 static const struct dmi_system_id sysids[] = {
976 /*
977 * Aspire 3810T issues a bunch of SATA enable commands
978 * via _GTF including an invalid one and one which is
979 * rejected by the device. Among the successful ones
980 * is FPDMA non-zero offset enable which when enabled
981 * only on the drive side leads to NCQ command
982 * failures. Filter it out.
983 */
984 {
985 .ident = "Aspire 3810T",
986 .matches = {
987 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
988 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
989 },
990 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
991 },
992 { }
993 };
994 const struct dmi_system_id *dmi = dmi_first_match(sysids);
995 unsigned int filter;
996 int i;
997
998 if (!dmi)
999 return;
1000
1001 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001002 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1003 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001004
1005 for (i = 0; i < host->n_ports; i++) {
1006 struct ata_port *ap = host->ports[i];
1007 struct ata_link *link;
1008 struct ata_device *dev;
1009
1010 ata_for_each_link(link, ap, EDGE)
1011 ata_for_each_dev(dev, link, ALL)
1012 dev->gtf_filter |= filter;
1013 }
1014}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001015#else
1016static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1017{}
1018#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001019
Tejun Heo24dc5f32007-01-20 16:00:28 +09001020static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021{
Tejun Heoe297d992008-06-10 00:13:04 +09001022 unsigned int board_id = ent->driver_data;
1023 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001024 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001025 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001027 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001028 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 VPRINTK("ENTER\n");
1031
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001032 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001033
Joe Perches06296a12011-04-15 15:52:00 -07001034 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Alan Cox5b66c822008-09-03 14:48:34 +01001036 /* The AHCI driver can only drive the SATA ports, the PATA driver
1037 can drive them all so if both drivers are selected make sure
1038 AHCI stays out of the way */
1039 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1040 return -ENODEV;
1041
Tejun Heoc6353b42010-06-17 11:42:22 +02001042 /*
1043 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1044 * ahci, use ata_generic instead.
1045 */
1046 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1047 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1048 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1049 pdev->subsystem_device == 0xcb89)
1050 return -ENODEV;
1051
Mark Nelson7a022672009-11-22 12:07:41 +11001052 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1053 * At the moment, we can only use the AHCI mode. Let the users know
1054 * that for SAS drives they're out of luck.
1055 */
1056 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001057 dev_info(&pdev->dev,
1058 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001059
Tejun Heo4447d352007-04-17 23:44:08 +09001060 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001061 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 if (rc)
1063 return rc;
1064
Tejun Heodea55132008-03-11 19:52:31 +09001065 /* AHCI controllers often implement SFF compatible interface.
1066 * Grab all PCI BARs just in case.
1067 */
1068 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001069 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001070 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001071 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001072 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Tejun Heoc4f77922007-12-06 15:09:43 +09001074 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1075 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1076 u8 map;
1077
1078 /* ICH6s share the same PCI ID for both piix and ahci
1079 * modes. Enabling ahci mode while MAP indicates
1080 * combined mode is a bad idea. Yield to ata_piix.
1081 */
1082 pci_read_config_byte(pdev, ICH_MAP, &map);
1083 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001084 dev_info(&pdev->dev,
1085 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001086 return -ENODEV;
1087 }
1088 }
1089
Tejun Heo24dc5f32007-01-20 16:00:28 +09001090 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1091 if (!hpriv)
1092 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001093 hpriv->flags |= (unsigned long)pi.private_data;
1094
Tejun Heoe297d992008-06-10 00:13:04 +09001095 /* MCP65 revision A1 and A2 can't do MSI */
1096 if (board_id == board_ahci_mcp65 &&
1097 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1098 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1099
Shane Huange427fe02008-12-30 10:53:41 +08001100 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1101 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1102 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1103
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001104 /* only some SB600s can do 64bit DMA */
1105 if (ahci_sb600_enable_64bit(pdev))
1106 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001107
Tejun Heo31b239a2009-09-17 00:34:39 +09001108 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1109 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
Anton Vorontsovd8993342010-03-03 20:17:34 +03001111 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1112
Tejun Heo4447d352007-04-17 23:44:08 +09001113 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001114 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Tejun Heo4447d352007-04-17 23:44:08 +09001116 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001117 if (hpriv->cap & HOST_CAP_NCQ) {
1118 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001119 /*
1120 * Auto-activate optimization is supposed to be
1121 * supported on all AHCI controllers indicating NCQ
1122 * capability, but it seems to be broken on some
1123 * chipsets including NVIDIAs.
1124 */
1125 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001126 pi.flags |= ATA_FLAG_FPDMA_AA;
1127 }
Tejun Heo4447d352007-04-17 23:44:08 +09001128
Tejun Heo7d50b602007-09-23 13:19:54 +09001129 if (hpriv->cap & HOST_CAP_PMP)
1130 pi.flags |= ATA_FLAG_PMP;
1131
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001132 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001133
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001134 if (ahci_broken_system_poweroff(pdev)) {
1135 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1136 dev_info(&pdev->dev,
1137 "quirky BIOS, skipping spindown on poweroff\n");
1138 }
1139
Tejun Heo9b10ae82009-05-30 20:50:12 +09001140 if (ahci_broken_suspend(pdev)) {
1141 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001142 dev_warn(&pdev->dev,
1143 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001144 }
1145
Tejun Heo55946392009-08-04 14:30:08 +09001146 if (ahci_broken_online(pdev)) {
1147 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1148 dev_info(&pdev->dev,
1149 "online status unreliable, applying workaround\n");
1150 }
1151
Tejun Heo837f5f82008-02-06 15:13:51 +09001152 /* CAP.NP sometimes indicate the index of the last enabled
1153 * port, at other times, that of the last possible port, so
1154 * determining the maximum port number requires looking at
1155 * both CAP.NP and port_map.
1156 */
1157 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1158
1159 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001160 if (!host)
1161 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001162 host->private_data = hpriv;
1163
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001164 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001165 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001166 else
1167 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001168
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001169 if (pi.flags & ATA_FLAG_EM)
1170 ahci_reset_em(host);
1171
Tejun Heo4447d352007-04-17 23:44:08 +09001172 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001173 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001174
Tejun Heocbcdd872007-08-18 13:14:55 +09001175 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1176 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1177 0x100 + ap->port_no * 0x80, "port");
1178
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001179 /* set enclosure management message type */
1180 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001181 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001182
1183
Jeff Garzikdab632e2007-05-28 08:33:01 -04001184 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001185 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001186 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Tejun Heoedc93052007-10-25 14:59:16 +09001189 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1190 ahci_p5wdh_workaround(host);
1191
Tejun Heof80ae7e2009-09-16 04:18:03 +09001192 /* apply gtf filter quirk */
1193 ahci_gtf_filter_workaround(host);
1194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001196 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001198 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Anton Vorontsov33030402010-03-03 20:17:39 +03001200 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001201 if (rc)
1202 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001203
Anton Vorontsov781d6552010-03-03 20:17:42 +03001204 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001205 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Tejun Heo4447d352007-04-17 23:44:08 +09001207 pci_set_master(pdev);
1208 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1209 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001210}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212static int __init ahci_init(void)
1213{
Pavel Roskinb7887192006-08-10 18:13:18 +09001214 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215}
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217static void __exit ahci_exit(void)
1218{
1219 pci_unregister_driver(&ahci_pci_driver);
1220}
1221
1222
1223MODULE_AUTHOR("Jeff Garzik");
1224MODULE_DESCRIPTION("AHCI SATA low-level driver");
1225MODULE_LICENSE("GPL");
1226MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001227MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229module_init(ahci_init);
1230module_exit(ahci_exit);