blob: 566ca3b3c8737929ac1a9440e575b962e8332443 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse721604a2012-01-05 22:11:05 -0500121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000141#define ATRM_BIOS_PAGE 4096
142
Dave Airlie8edb3812010-03-01 21:50:01 +1100143#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000158
159/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500160 * Mutex which allows recursive locking from the same process.
161 */
162struct radeon_mutex {
163 struct mutex mutex;
164 struct task_struct *owner;
165 int level;
166};
167
168static inline void radeon_mutex_init(struct radeon_mutex *mutex)
169{
170 mutex_init(&mutex->mutex);
171 mutex->owner = NULL;
172 mutex->level = 0;
173}
174
175static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
176{
177 if (mutex_trylock(&mutex->mutex)) {
178 /* The mutex was unlocked before, so it's ours now */
179 mutex->owner = current;
180 } else if (mutex->owner != current) {
181 /* Another process locked the mutex, take it */
182 mutex_lock(&mutex->mutex);
183 mutex->owner = current;
184 }
185 /* Otherwise the mutex was already locked by this process */
186
187 mutex->level++;
188}
189
190static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
191{
192 if (--mutex->level > 0)
193 return;
194
195 mutex->owner = NULL;
196 mutex_unlock(&mutex->mutex);
197}
198
199
200/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201 * Dummy page
202 */
203struct radeon_dummy_page {
204 struct page *page;
205 dma_addr_t addr;
206};
207int radeon_dummy_page_init(struct radeon_device *rdev);
208void radeon_dummy_page_fini(struct radeon_device *rdev);
209
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211/*
212 * Clocks
213 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214struct radeon_clock {
215 struct radeon_pll p1pll;
216 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500217 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218 struct radeon_pll spll;
219 struct radeon_pll mpll;
220 /* 10 Khz units */
221 uint32_t default_mclk;
222 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500223 uint32_t default_dispclk;
224 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400225 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226};
227
Rafał Miłecki74338742009-11-03 00:53:02 +0100228/*
229 * Power management
230 */
231int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500232void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100233void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400234void radeon_pm_suspend(struct radeon_device *rdev);
235void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500236void radeon_combios_get_power_modes(struct radeon_device *rdev);
237void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400238void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400239void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500240extern int rv6xx_get_temp(struct radeon_device *rdev);
241extern int rv770_get_temp(struct radeon_device *rdev);
242extern int evergreen_get_temp(struct radeon_device *rdev);
243extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400244extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500245extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
246 unsigned *bankh, unsigned *mtaspect,
247 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000248
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249/*
250 * Fences.
251 */
252struct radeon_fence_driver {
253 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000254 uint64_t gpu_addr;
255 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 atomic_t seq;
257 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000258 unsigned long last_jiffies;
259 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200262 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100264 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
270 struct list_head list;
271 /* protected by radeon_fence.lock */
272 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200273 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400275 /* RB, DMA, etc. */
276 int ring;
Christian König93504fc2012-01-05 22:11:06 -0500277 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278};
279
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000280int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
281int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400283int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400285void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286bool radeon_fence_signaled(struct radeon_fence *fence);
287int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400288int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
289int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
291void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200292int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293
Dave Airliee024e112009-06-24 09:48:08 +1000294/*
295 * Tiling registers
296 */
297struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100298 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000299};
300
301#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
303/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100306struct radeon_mman {
307 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000308 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100310 bool mem_global_referenced;
311 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100312};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
Jerome Glisse721604a2012-01-05 22:11:05 -0500314/* bo virtual address in a specific vm */
315struct radeon_bo_va {
316 /* bo list is protected by bo being reserved */
317 struct list_head bo_list;
318 /* vm list is protected by vm mutex */
319 struct list_head vm_list;
320 /* constant after initialization */
321 struct radeon_vm *vm;
322 struct radeon_bo *bo;
323 uint64_t soffset;
324 uint64_t eoffset;
325 uint32_t flags;
326 bool valid;
327};
328
Jerome Glisse4c788672009-11-20 14:29:23 +0100329struct radeon_bo {
330 /* Protected by gem.mutex */
331 struct list_head list;
332 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100333 u32 placements[3];
334 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100335 struct ttm_buffer_object tbo;
336 struct ttm_bo_kmap_obj kmap;
337 unsigned pin_count;
338 void *kptr;
339 u32 tiling_flags;
340 u32 pitch;
341 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500342 /* list of all virtual address to which this bo
343 * is associated to
344 */
345 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 /* Constant after initialization */
347 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100348 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100349};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100350#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100351
352struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000353 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 uint64_t gpu_offset;
356 unsigned rdomain;
357 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100358 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359};
360
Jerome Glisseb15ba512011-11-15 11:48:34 -0500361/* sub-allocation manager, it has to be protected by another lock.
362 * By conception this is an helper for other part of the driver
363 * like the indirect buffer or semaphore, which both have their
364 * locking.
365 *
366 * Principe is simple, we keep a list of sub allocation in offset
367 * order (first entry has offset == 0, last entry has the highest
368 * offset).
369 *
370 * When allocating new object we first check if there is room at
371 * the end total_size - (last_object_offset + last_object_size) >=
372 * alloc_size. If so we allocate new object there.
373 *
374 * When there is not enough room at the end, we start waiting for
375 * each sub object until we reach object_offset+object_size >=
376 * alloc_size, this object then become the sub object we return.
377 *
378 * Alignment can't be bigger than page size.
379 *
380 * Hole are not considered for allocation to keep things simple.
381 * Assumption is that there won't be hole (all object on same
382 * alignment).
383 */
384struct radeon_sa_manager {
385 struct radeon_bo *bo;
386 struct list_head sa_bo;
387 unsigned size;
388 uint64_t gpu_addr;
389 void *cpu_ptr;
390 uint32_t domain;
391};
392
393struct radeon_sa_bo;
394
395/* sub-allocation buffer */
396struct radeon_sa_bo {
397 struct list_head list;
398 struct radeon_sa_manager *manager;
399 unsigned offset;
400 unsigned size;
401};
402
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403/*
404 * GEM objects.
405 */
406struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 struct list_head objects;
409};
410
411int radeon_gem_init(struct radeon_device *rdev);
412void radeon_gem_fini(struct radeon_device *rdev);
413int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 int alignment, int initial_domain,
415 bool discardable, bool kernel,
416 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417
Dave Airlieff72145b2011-02-07 12:16:14 +1000418int radeon_mode_dumb_create(struct drm_file *file_priv,
419 struct drm_device *dev,
420 struct drm_mode_create_dumb *args);
421int radeon_mode_dumb_mmap(struct drm_file *filp,
422 struct drm_device *dev,
423 uint32_t handle, uint64_t *offset_p);
424int radeon_mode_dumb_destroy(struct drm_file *file_priv,
425 struct drm_device *dev,
426 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427
428/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500429 * Semaphores.
430 */
431struct radeon_ring;
432
433#define RADEON_SEMAPHORE_BO_SIZE 256
434
435struct radeon_semaphore_driver {
436 rwlock_t lock;
437 struct list_head bo;
438};
439
440struct radeon_semaphore_bo;
441
442/* everything here is constant */
443struct radeon_semaphore {
444 struct list_head list;
445 uint64_t gpu_addr;
446 uint32_t *cpu_ptr;
447 struct radeon_semaphore_bo *bo;
448};
449
450struct radeon_semaphore_bo {
451 struct list_head list;
452 struct radeon_ib *ib;
453 struct list_head free;
454 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
455 unsigned nused;
456};
457
458void radeon_semaphore_driver_fini(struct radeon_device *rdev);
459int radeon_semaphore_create(struct radeon_device *rdev,
460 struct radeon_semaphore **semaphore);
461void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
462 struct radeon_semaphore *semaphore);
463void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
464 struct radeon_semaphore *semaphore);
465void radeon_semaphore_free(struct radeon_device *rdev,
466 struct radeon_semaphore *semaphore);
467
468/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469 * GART structures, functions & helpers
470 */
471struct radeon_mc;
472
Matt Turnera77f1712009-10-14 00:34:41 -0400473#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000474#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400475#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500476#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400477
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478struct radeon_gart {
479 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400480 struct radeon_bo *robj;
481 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 unsigned num_gpu_pages;
483 unsigned num_cpu_pages;
484 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485 struct page **pages;
486 dma_addr_t *pages_addr;
487 bool ready;
488};
489
490int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
491void radeon_gart_table_ram_free(struct radeon_device *rdev);
492int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
493void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400494int radeon_gart_table_vram_pin(struct radeon_device *rdev);
495void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496int radeon_gart_init(struct radeon_device *rdev);
497void radeon_gart_fini(struct radeon_device *rdev);
498void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
499 int pages);
500int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500501 int pages, struct page **pagelist,
502 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400503void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200504
505
506/*
507 * GPU MC structures, functions & helpers
508 */
509struct radeon_mc {
510 resource_size_t aper_size;
511 resource_size_t aper_base;
512 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000513 /* for some chips with <= 32MB we need to lie
514 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000515 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000516 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000517 u64 gtt_size;
518 u64 gtt_start;
519 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 u64 vram_start;
521 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524 int vram_mtrr;
525 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000526 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400527 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528};
529
Alex Deucher06b64762010-01-05 11:27:29 -0500530bool radeon_combios_sideport_present(struct radeon_device *rdev);
531bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532
533/*
534 * GPU scratch registers structures, functions & helpers
535 */
536struct radeon_scratch {
537 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400538 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 bool free[32];
540 uint32_t reg[32];
541};
542
543int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
544void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
545
546
547/*
548 * IRQS.
549 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500550
551struct radeon_unpin_work {
552 struct work_struct work;
553 struct radeon_device *rdev;
554 int crtc_id;
555 struct radeon_fence *fence;
556 struct drm_pending_vblank_event *event;
557 struct radeon_bo *old_rbo;
558 u64 new_crtc_base;
559};
560
561struct r500_irq_stat_regs {
562 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400563 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500564};
565
566struct r600_irq_stat_regs {
567 u32 disp_int;
568 u32 disp_int_cont;
569 u32 disp_int_cont2;
570 u32 d1grph_int;
571 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400572 u32 hdmi0_status;
573 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500574};
575
576struct evergreen_irq_stat_regs {
577 u32 disp_int;
578 u32 disp_int_cont;
579 u32 disp_int_cont2;
580 u32 disp_int_cont3;
581 u32 disp_int_cont4;
582 u32 disp_int_cont5;
583 u32 d1grph_int;
584 u32 d2grph_int;
585 u32 d3grph_int;
586 u32 d4grph_int;
587 u32 d5grph_int;
588 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400589 u32 afmt_status1;
590 u32 afmt_status2;
591 u32 afmt_status3;
592 u32 afmt_status4;
593 u32 afmt_status5;
594 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500595};
596
597union radeon_irq_stat_regs {
598 struct r500_irq_stat_regs r500;
599 struct r600_irq_stat_regs r600;
600 struct evergreen_irq_stat_regs evergreen;
601};
602
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400603#define RADEON_MAX_HPD_PINS 6
604#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400605#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400606
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200607struct radeon_irq {
608 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500609 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400610 bool crtc_vblank_int[RADEON_MAX_CRTCS];
611 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100612 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400613 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400614 bool gui_idle;
615 bool gui_idle_acked;
616 wait_queue_head_t idle_queue;
Alex Deucherf122c612012-03-30 08:59:57 -0400617 bool afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000618 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500619 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500620 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400621 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
622 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623};
624
625int radeon_irq_kms_init(struct radeon_device *rdev);
626void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500627void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
628void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500629void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
630void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631
632/*
Christian Könige32eb502011-10-23 12:56:27 +0200633 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634 */
Alex Deucher74652802011-08-25 13:39:48 -0400635
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200636struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500637 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100638 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500640 uint64_t gpu_addr;
641 uint32_t *ptr;
642 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500643 unsigned vm_id;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400644 bool is_const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645};
646
Dave Airlieecb114a2009-09-15 11:12:56 +1000647/*
648 * locking -
649 * mutex protects scheduled_ibs, ready, alloc_bm
650 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651struct radeon_ib_pool {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500652 struct radeon_mutex mutex;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500653 struct radeon_sa_manager sa_manager;
654 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
655 bool ready;
656 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657};
658
Christian Könige32eb502011-10-23 12:56:27 +0200659struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100660 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 volatile uint32_t *ring;
662 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200663 unsigned rptr_offs;
664 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 unsigned wptr;
666 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200667 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668 unsigned ring_size;
669 unsigned ring_free_dw;
670 int count_dw;
671 uint64_t gpu_addr;
672 uint32_t align_mask;
673 uint32_t ptr_mask;
674 struct mutex mutex;
675 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500676 u32 ptr_reg_shift;
677 u32 ptr_reg_mask;
678 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679};
680
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500681/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500682 * VM
683 */
684struct radeon_vm {
685 struct list_head list;
686 struct list_head va;
687 int id;
688 unsigned last_pfn;
689 u64 pt_gpu_addr;
690 u64 *pt;
691 struct radeon_sa_bo sa_bo;
692 struct mutex mutex;
693 /* last fence for cs using this vm */
694 struct radeon_fence *fence;
695};
696
697struct radeon_vm_funcs {
698 int (*init)(struct radeon_device *rdev);
699 void (*fini)(struct radeon_device *rdev);
700 /* cs mutex must be lock for schedule_ib */
701 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
702 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
703 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
704 uint32_t (*page_flags)(struct radeon_device *rdev,
705 struct radeon_vm *vm,
706 uint32_t flags);
707 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
708 unsigned pfn, uint64_t addr, uint32_t flags);
709};
710
711struct radeon_vm_manager {
712 struct list_head lru_vm;
713 uint32_t use_bitmap;
714 struct radeon_sa_manager sa_manager;
715 uint32_t max_pfn;
716 /* fields constant after init */
717 const struct radeon_vm_funcs *funcs;
718 /* number of VMIDs */
719 unsigned nvm;
720 /* vram base address for page table entry */
721 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500722 /* is vm enabled? */
723 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500724};
725
726/*
727 * file private structure
728 */
729struct radeon_fpriv {
730 struct radeon_vm vm;
731};
732
733/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500734 * R6xx+ IH ring
735 */
736struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100737 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500738 volatile uint32_t *ring;
739 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200740 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500741 unsigned wptr;
742 unsigned wptr_old;
743 unsigned ring_size;
744 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500745 uint32_t ptr_mask;
746 spinlock_t lock;
747 bool enabled;
748};
749
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400750struct r600_blit_cp_primitives {
751 void (*set_render_target)(struct radeon_device *rdev, int format,
752 int w, int h, u64 gpu_addr);
753 void (*cp_set_surface_sync)(struct radeon_device *rdev,
754 u32 sync_type, u32 size,
755 u64 mc_addr);
756 void (*set_shaders)(struct radeon_device *rdev);
757 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
758 void (*set_tex_resource)(struct radeon_device *rdev,
759 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400760 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400761 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
762 int x2, int y2);
763 void (*draw_auto)(struct radeon_device *rdev);
764 void (*set_default_state)(struct radeon_device *rdev);
765};
766
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000767struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100768 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100769 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400770 struct r600_blit_cp_primitives primitives;
771 int max_dim;
772 int ring_size_common;
773 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000774 u64 shader_gpu_addr;
775 u32 vs_offset, ps_offset;
776 u32 state_offset;
777 u32 state_len;
778 u32 vb_used, vb_total;
779 struct radeon_ib *vb_ib;
780};
781
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400782void r600_blit_suspend(struct radeon_device *rdev);
783
Alex Deucher347e7592012-03-20 17:18:21 -0400784/*
785 * SI RLC stuff
786 */
787struct si_rlc {
788 /* for power gating */
789 struct radeon_bo *save_restore_obj;
790 uint64_t save_restore_gpu_addr;
791 /* for clear state */
792 struct radeon_bo *clear_state_obj;
793 uint64_t clear_state_gpu_addr;
794};
795
Jerome Glisse69e130a2011-12-21 12:13:46 -0500796int radeon_ib_get(struct radeon_device *rdev, int ring,
797 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200798void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500799bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
801int radeon_ib_pool_init(struct radeon_device *rdev);
802void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500803int radeon_ib_pool_start(struct radeon_device *rdev);
804int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200806int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
807void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
808int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
809int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
810void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
811void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
812void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
813int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
814int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500815 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
816 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200817void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818
819
820/*
821 * CS.
822 */
823struct radeon_cs_reloc {
824 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100825 struct radeon_bo *robj;
826 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827 uint32_t handle;
828 uint32_t flags;
829};
830
831struct radeon_cs_chunk {
832 uint32_t chunk_id;
833 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500834 int kpage_idx[2];
835 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500837 void __user *user_ptr;
838 int last_copied_page;
839 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840};
841
842struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100843 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 struct radeon_device *rdev;
845 struct drm_file *filp;
846 /* chunks */
847 unsigned nchunks;
848 struct radeon_cs_chunk *chunks;
849 uint64_t *chunks_array;
850 /* IB */
851 unsigned idx;
852 /* relocations */
853 unsigned nrelocs;
854 struct radeon_cs_reloc *relocs;
855 struct radeon_cs_reloc **relocs_ptr;
856 struct list_head validated;
857 /* indices of various chunks */
858 int chunk_ib_idx;
859 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500860 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400861 int chunk_const_ib_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862 struct radeon_ib *ib;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400863 struct radeon_ib *const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200864 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000865 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200866 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500867 u32 cs_flags;
868 u32 ring;
869 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870};
871
Dave Airlie513bcb42009-09-23 16:56:27 +1000872extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
873extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700874extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000875
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200876struct radeon_cs_packet {
877 unsigned idx;
878 unsigned type;
879 unsigned reg;
880 unsigned opcode;
881 int count;
882 unsigned one_reg_wr;
883};
884
885typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
886 struct radeon_cs_packet *pkt,
887 unsigned idx, unsigned reg);
888typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
889 struct radeon_cs_packet *pkt);
890
891
892/*
893 * AGP
894 */
895int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000896void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200897void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898void radeon_agp_fini(struct radeon_device *rdev);
899
900
901/*
902 * Writeback
903 */
904struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100905 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906 volatile uint32_t *wb;
907 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400908 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400909 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910};
911
Alex Deucher724c80e2010-08-27 18:25:25 -0400912#define RADEON_WB_SCRATCH_OFFSET 0
913#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500914#define RADEON_WB_CP1_RPTR_OFFSET 1280
915#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400916#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400917#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400918
Jerome Glissec93bb852009-07-13 21:04:08 +0200919/**
920 * struct radeon_pm - power management datas
921 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
922 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
923 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
924 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
925 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
926 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
927 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
928 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
929 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300930 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200931 * @needed_bandwidth: current bandwidth needs
932 *
933 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300934 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200935 * Equation between gpu/memory clock and available bandwidth is hw dependent
936 * (type of memory, bus size, efficiency, ...)
937 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400938
939enum radeon_pm_method {
940 PM_METHOD_PROFILE,
941 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100942};
Alex Deucherce8f5372010-05-07 15:10:16 -0400943
944enum radeon_dynpm_state {
945 DYNPM_STATE_DISABLED,
946 DYNPM_STATE_MINIMUM,
947 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000948 DYNPM_STATE_ACTIVE,
949 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400950};
951enum radeon_dynpm_action {
952 DYNPM_ACTION_NONE,
953 DYNPM_ACTION_MINIMUM,
954 DYNPM_ACTION_DOWNCLOCK,
955 DYNPM_ACTION_UPCLOCK,
956 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100957};
Alex Deucher56278a82009-12-28 13:58:44 -0500958
959enum radeon_voltage_type {
960 VOLTAGE_NONE = 0,
961 VOLTAGE_GPIO,
962 VOLTAGE_VDDC,
963 VOLTAGE_SW
964};
965
Alex Deucher0ec0e742009-12-23 13:21:58 -0500966enum radeon_pm_state_type {
967 POWER_STATE_TYPE_DEFAULT,
968 POWER_STATE_TYPE_POWERSAVE,
969 POWER_STATE_TYPE_BATTERY,
970 POWER_STATE_TYPE_BALANCED,
971 POWER_STATE_TYPE_PERFORMANCE,
972};
973
Alex Deucherce8f5372010-05-07 15:10:16 -0400974enum radeon_pm_profile_type {
975 PM_PROFILE_DEFAULT,
976 PM_PROFILE_AUTO,
977 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400978 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400979 PM_PROFILE_HIGH,
980};
981
982#define PM_PROFILE_DEFAULT_IDX 0
983#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400984#define PM_PROFILE_MID_SH_IDX 2
985#define PM_PROFILE_HIGH_SH_IDX 3
986#define PM_PROFILE_LOW_MH_IDX 4
987#define PM_PROFILE_MID_MH_IDX 5
988#define PM_PROFILE_HIGH_MH_IDX 6
989#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400990
991struct radeon_pm_profile {
992 int dpms_off_ps_idx;
993 int dpms_on_ps_idx;
994 int dpms_off_cm_idx;
995 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500996};
997
Alex Deucher21a81222010-07-02 12:58:16 -0400998enum radeon_int_thermal_type {
999 THERMAL_TYPE_NONE,
1000 THERMAL_TYPE_RV6XX,
1001 THERMAL_TYPE_RV770,
1002 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001003 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001004 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001005 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001006};
1007
Alex Deucher56278a82009-12-28 13:58:44 -05001008struct radeon_voltage {
1009 enum radeon_voltage_type type;
1010 /* gpio voltage */
1011 struct radeon_gpio_rec gpio;
1012 u32 delay; /* delay in usec from voltage drop to sclk change */
1013 bool active_high; /* voltage drop is active when bit is high */
1014 /* VDDC voltage */
1015 u8 vddc_id; /* index into vddc voltage table */
1016 u8 vddci_id; /* index into vddci voltage table */
1017 bool vddci_enabled;
1018 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001019 u16 voltage;
1020 /* evergreen+ vddci */
1021 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001022};
1023
Alex Deucherd7311172010-05-03 01:13:14 -04001024/* clock mode flags */
1025#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1026
Alex Deucher56278a82009-12-28 13:58:44 -05001027struct radeon_pm_clock_info {
1028 /* memory clock */
1029 u32 mclk;
1030 /* engine clock */
1031 u32 sclk;
1032 /* voltage info */
1033 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001034 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001035 u32 flags;
1036};
1037
Alex Deuchera48b9b42010-04-22 14:03:55 -04001038/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001039#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001040
Alex Deucher56278a82009-12-28 13:58:44 -05001041struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001042 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001043 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001044 /* number of valid clock modes in this power state */
1045 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001046 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001047 /* standardized state flags */
1048 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001049 u32 misc; /* vbios specific flags */
1050 u32 misc2; /* vbios specific flags */
1051 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001052};
1053
Rafał Miłecki27459322010-02-11 22:16:36 +00001054/*
1055 * Some modes are overclocked by very low value, accept them
1056 */
1057#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1058
Jerome Glissec93bb852009-07-13 21:04:08 +02001059struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001060 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001061 u32 active_crtcs;
1062 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001063 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001064 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001065 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001066 fixed20_12 max_bandwidth;
1067 fixed20_12 igp_sideport_mclk;
1068 fixed20_12 igp_system_mclk;
1069 fixed20_12 igp_ht_link_clk;
1070 fixed20_12 igp_ht_link_width;
1071 fixed20_12 k8_bandwidth;
1072 fixed20_12 sideport_bandwidth;
1073 fixed20_12 ht_bandwidth;
1074 fixed20_12 core_bandwidth;
1075 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001076 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001077 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001078 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001079 /* number of valid power states */
1080 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001081 int current_power_state_index;
1082 int current_clock_mode_index;
1083 int requested_power_state_index;
1084 int requested_clock_mode_index;
1085 int default_power_state_index;
1086 u32 current_sclk;
1087 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001088 u16 current_vddc;
1089 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001090 u32 default_sclk;
1091 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001092 u16 default_vddc;
1093 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001094 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001095 /* selected pm method */
1096 enum radeon_pm_method pm_method;
1097 /* dynpm power management */
1098 struct delayed_work dynpm_idle_work;
1099 enum radeon_dynpm_state dynpm_state;
1100 enum radeon_dynpm_action dynpm_planned_action;
1101 unsigned long dynpm_action_timeout;
1102 bool dynpm_can_upclock;
1103 bool dynpm_can_downclock;
1104 /* profile-based power management */
1105 enum radeon_pm_profile_type profile;
1106 int profile_index;
1107 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001108 /* internal thermal controller on rv6xx+ */
1109 enum radeon_int_thermal_type int_thermal_type;
1110 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001111};
1112
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001113int radeon_pm_get_type_index(struct radeon_device *rdev,
1114 enum radeon_pm_state_type ps_type,
1115 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116
1117/*
1118 * Benchmarking
1119 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001120void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121
1122
1123/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001124 * Testing
1125 */
1126void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001127void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001128 struct radeon_ring *cpA,
1129 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001130void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001131
1132
1133/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134 * Debugfs
1135 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001136struct radeon_debugfs {
1137 struct drm_info_list *files;
1138 unsigned num_files;
1139};
1140
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141int radeon_debugfs_add_files(struct radeon_device *rdev,
1142 struct drm_info_list *files,
1143 unsigned nfiles);
1144int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145
1146
1147/*
1148 * ASIC specific functions.
1149 */
1150struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001151 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001152 void (*fini)(struct radeon_device *rdev);
1153 int (*resume)(struct radeon_device *rdev);
1154 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001155 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +02001156 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001157 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001158 /* ioctl hw specific callback. Some hw might want to perform special
1159 * operation on specific ioctl. For instance on wait idle some hw
1160 * might want to perform and HDP flush through MMIO as it seems that
1161 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1162 * through ring.
1163 */
1164 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1165 /* check if 3D engine is idle */
1166 bool (*gui_idle)(struct radeon_device *rdev);
1167 /* wait for mc_idle */
1168 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1169 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001170 struct {
1171 void (*tlb_flush)(struct radeon_device *rdev);
1172 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1173 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001174 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001175 struct {
1176 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001177 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001178 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001179 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001180 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001181 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001182 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1183 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1184 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001185 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001186 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001187 struct {
1188 int (*set)(struct radeon_device *rdev);
1189 int (*process)(struct radeon_device *rdev);
1190 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001191 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001192 struct {
1193 /* display watermarks */
1194 void (*bandwidth_update)(struct radeon_device *rdev);
1195 /* get frame count */
1196 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1197 /* wait for vblank */
1198 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1199 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001200 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001201 struct {
1202 int (*blit)(struct radeon_device *rdev,
1203 uint64_t src_offset,
1204 uint64_t dst_offset,
1205 unsigned num_gpu_pages,
1206 struct radeon_fence *fence);
1207 u32 blit_ring_index;
1208 int (*dma)(struct radeon_device *rdev,
1209 uint64_t src_offset,
1210 uint64_t dst_offset,
1211 unsigned num_gpu_pages,
1212 struct radeon_fence *fence);
1213 u32 dma_ring_index;
1214 /* method used for bo copy */
1215 int (*copy)(struct radeon_device *rdev,
1216 uint64_t src_offset,
1217 uint64_t dst_offset,
1218 unsigned num_gpu_pages,
1219 struct radeon_fence *fence);
1220 /* ring used for bo copies */
1221 u32 copy_ring_index;
1222 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001223 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001224 struct {
1225 int (*set_reg)(struct radeon_device *rdev, int reg,
1226 uint32_t tiling_flags, uint32_t pitch,
1227 uint32_t offset, uint32_t obj_size);
1228 void (*clear_reg)(struct radeon_device *rdev, int reg);
1229 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001230 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001231 struct {
1232 void (*init)(struct radeon_device *rdev);
1233 void (*fini)(struct radeon_device *rdev);
1234 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1235 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1236 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001237 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001238 struct {
1239 void (*misc)(struct radeon_device *rdev);
1240 void (*prepare)(struct radeon_device *rdev);
1241 void (*finish)(struct radeon_device *rdev);
1242 void (*init_profile)(struct radeon_device *rdev);
1243 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001244 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1245 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1246 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1247 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1248 int (*get_pcie_lanes)(struct radeon_device *rdev);
1249 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1250 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001251 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001252 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001253 struct {
1254 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1255 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1256 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1257 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001258};
1259
Jerome Glisse21f9a432009-09-11 15:55:33 +02001260/*
1261 * Asic structures
1262 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001263struct r100_gpu_lockup {
1264 unsigned long last_jiffies;
1265 u32 last_cp_rptr;
1266};
1267
Dave Airlie551ebd82009-09-01 15:25:57 +10001268struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001269 const unsigned *reg_safe_bm;
1270 unsigned reg_safe_bm_size;
1271 u32 hdp_cntl;
1272 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001273};
1274
Jerome Glisse21f9a432009-09-11 15:55:33 +02001275struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001276 const unsigned *reg_safe_bm;
1277 unsigned reg_safe_bm_size;
1278 u32 resync_scratch;
1279 u32 hdp_cntl;
1280 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001281};
1282
1283struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001284 unsigned max_pipes;
1285 unsigned max_tile_pipes;
1286 unsigned max_simds;
1287 unsigned max_backends;
1288 unsigned max_gprs;
1289 unsigned max_threads;
1290 unsigned max_stack_entries;
1291 unsigned max_hw_contexts;
1292 unsigned max_gs_threads;
1293 unsigned sx_max_export_size;
1294 unsigned sx_max_export_pos_size;
1295 unsigned sx_max_export_smx_size;
1296 unsigned sq_num_cf_insts;
1297 unsigned tiling_nbanks;
1298 unsigned tiling_npipes;
1299 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001300 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001301 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001302 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001303};
1304
1305struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001306 unsigned max_pipes;
1307 unsigned max_tile_pipes;
1308 unsigned max_simds;
1309 unsigned max_backends;
1310 unsigned max_gprs;
1311 unsigned max_threads;
1312 unsigned max_stack_entries;
1313 unsigned max_hw_contexts;
1314 unsigned max_gs_threads;
1315 unsigned sx_max_export_size;
1316 unsigned sx_max_export_pos_size;
1317 unsigned sx_max_export_smx_size;
1318 unsigned sq_num_cf_insts;
1319 unsigned sx_num_of_sets;
1320 unsigned sc_prim_fifo_size;
1321 unsigned sc_hiz_tile_fifo_size;
1322 unsigned sc_earlyz_tile_fifo_fize;
1323 unsigned tiling_nbanks;
1324 unsigned tiling_npipes;
1325 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001326 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001327 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001328 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001329};
1330
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001331struct evergreen_asic {
1332 unsigned num_ses;
1333 unsigned max_pipes;
1334 unsigned max_tile_pipes;
1335 unsigned max_simds;
1336 unsigned max_backends;
1337 unsigned max_gprs;
1338 unsigned max_threads;
1339 unsigned max_stack_entries;
1340 unsigned max_hw_contexts;
1341 unsigned max_gs_threads;
1342 unsigned sx_max_export_size;
1343 unsigned sx_max_export_pos_size;
1344 unsigned sx_max_export_smx_size;
1345 unsigned sq_num_cf_insts;
1346 unsigned sx_num_of_sets;
1347 unsigned sc_prim_fifo_size;
1348 unsigned sc_hiz_tile_fifo_size;
1349 unsigned sc_earlyz_tile_fifo_size;
1350 unsigned tiling_nbanks;
1351 unsigned tiling_npipes;
1352 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001353 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001354 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001355 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001356};
1357
Alex Deucherfecf1d02011-03-02 20:07:29 -05001358struct cayman_asic {
1359 unsigned max_shader_engines;
1360 unsigned max_pipes_per_simd;
1361 unsigned max_tile_pipes;
1362 unsigned max_simds_per_se;
1363 unsigned max_backends_per_se;
1364 unsigned max_texture_channel_caches;
1365 unsigned max_gprs;
1366 unsigned max_threads;
1367 unsigned max_gs_threads;
1368 unsigned max_stack_entries;
1369 unsigned sx_num_of_sets;
1370 unsigned sx_max_export_size;
1371 unsigned sx_max_export_pos_size;
1372 unsigned sx_max_export_smx_size;
1373 unsigned max_hw_contexts;
1374 unsigned sq_num_cf_insts;
1375 unsigned sc_prim_fifo_size;
1376 unsigned sc_hiz_tile_fifo_size;
1377 unsigned sc_earlyz_tile_fifo_size;
1378
1379 unsigned num_shader_engines;
1380 unsigned num_shader_pipes_per_simd;
1381 unsigned num_tile_pipes;
1382 unsigned num_simds_per_se;
1383 unsigned num_backends_per_se;
1384 unsigned backend_disable_mask_per_asic;
1385 unsigned backend_map;
1386 unsigned num_texture_channel_caches;
1387 unsigned mem_max_burst_length_bytes;
1388 unsigned mem_row_size_in_kb;
1389 unsigned shader_engine_tile_size;
1390 unsigned num_gpus;
1391 unsigned multi_gpu_tile_size;
1392
1393 unsigned tile_config;
1394 struct r100_gpu_lockup lockup;
1395};
1396
Alex Deucher0a96d722012-03-20 17:18:11 -04001397struct si_asic {
1398 unsigned max_shader_engines;
1399 unsigned max_pipes_per_simd;
1400 unsigned max_tile_pipes;
1401 unsigned max_simds_per_se;
1402 unsigned max_backends_per_se;
1403 unsigned max_texture_channel_caches;
1404 unsigned max_gprs;
1405 unsigned max_gs_threads;
1406 unsigned max_hw_contexts;
1407 unsigned sc_prim_fifo_size_frontend;
1408 unsigned sc_prim_fifo_size_backend;
1409 unsigned sc_hiz_tile_fifo_size;
1410 unsigned sc_earlyz_tile_fifo_size;
1411
1412 unsigned num_shader_engines;
1413 unsigned num_tile_pipes;
1414 unsigned num_backends_per_se;
1415 unsigned backend_disable_mask_per_asic;
1416 unsigned backend_map;
1417 unsigned num_texture_channel_caches;
1418 unsigned mem_max_burst_length_bytes;
1419 unsigned mem_row_size_in_kb;
1420 unsigned shader_engine_tile_size;
1421 unsigned num_gpus;
1422 unsigned multi_gpu_tile_size;
1423
1424 unsigned tile_config;
1425 struct r100_gpu_lockup lockup;
1426};
1427
Jerome Glisse068a1172009-06-17 13:28:30 +02001428union radeon_asic_config {
1429 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001430 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001431 struct r600_asic r600;
1432 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001433 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001434 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001435 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001436};
1437
Daniel Vetter0a10c852010-03-11 21:19:14 +00001438/*
1439 * asic initizalization from radeon_asic.c
1440 */
1441void radeon_agp_disable(struct radeon_device *rdev);
1442int radeon_asic_init(struct radeon_device *rdev);
1443
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001444
1445/*
1446 * IOCTL.
1447 */
1448int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1449 struct drm_file *filp);
1450int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1451 struct drm_file *filp);
1452int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1453 struct drm_file *file_priv);
1454int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1455 struct drm_file *file_priv);
1456int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1457 struct drm_file *file_priv);
1458int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1459 struct drm_file *file_priv);
1460int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1461 struct drm_file *filp);
1462int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *filp);
1464int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *filp);
1466int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001468int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001470int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001471int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *filp);
1473int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475
Alex Deucher16cdf042011-10-28 10:30:02 -04001476/* VRAM scratch page for HDP bug, default vram page */
1477struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001478 struct radeon_bo *robj;
1479 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001480 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001481};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001482
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001483
1484/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001485 * Core structure, functions and helpers.
1486 */
1487typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1488typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1489
1490struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001491 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492 struct drm_device *ddev;
1493 struct pci_dev *pdev;
1494 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001495 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001496 enum radeon_family family;
1497 unsigned long flags;
1498 int usec_timeout;
1499 enum radeon_pll_errata pll_errata;
1500 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001501 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001502 int disp_priority;
1503 /* BIOS */
1504 uint8_t *bios;
1505 bool is_atom_bios;
1506 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001507 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001509 resource_size_t rmmio_base;
1510 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001511 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512 radeon_rreg_t mc_rreg;
1513 radeon_wreg_t mc_wreg;
1514 radeon_rreg_t pll_rreg;
1515 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001516 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001517 radeon_rreg_t pciep_rreg;
1518 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001519 /* io port */
1520 void __iomem *rio_mem;
1521 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001522 struct radeon_clock clock;
1523 struct radeon_mc mc;
1524 struct radeon_gart gart;
1525 struct radeon_mode_info mode_info;
1526 struct radeon_scratch scratch;
1527 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001528 rwlock_t fence_lock;
1529 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001530 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001531 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 struct radeon_ib_pool ib_pool;
1533 struct radeon_irq irq;
1534 struct radeon_asic *asic;
1535 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001536 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001537 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001538 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001540 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541 bool gpu_lockup;
1542 bool shutdown;
1543 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001544 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001545 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001546 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001547 const struct firmware *me_fw; /* all family ME firmware */
1548 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001549 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001550 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001551 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001552 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001553 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001554 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001555 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001556 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001557 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001558 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001559 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001560 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001561 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001562
1563 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001564 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001565 int audio_channels;
1566 int audio_rate;
1567 int audio_bits_per_sample;
1568 uint8_t audio_status_bits;
1569 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001570
Alex Deucherce8f5372010-05-07 15:10:16 -04001571 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001572 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001573 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001574 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001575 /* i2c buses */
1576 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001577 /* debugfs */
1578 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1579 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001580 /* virtual memory */
1581 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582};
1583
1584int radeon_device_init(struct radeon_device *rdev,
1585 struct drm_device *ddev,
1586 struct pci_dev *pdev,
1587 uint32_t flags);
1588void radeon_device_fini(struct radeon_device *rdev);
1589int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1590
Andi Kleen6fcbef72011-10-13 16:08:42 -07001591uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1592void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1593u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1594void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001595
Jerome Glisse4c788672009-11-20 14:29:23 +01001596/*
1597 * Cast helper
1598 */
1599#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001600
1601/*
1602 * Registers read & write functions.
1603 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001604#define RREG8(reg) readb((rdev->rmmio) + (reg))
1605#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1606#define RREG16(reg) readw((rdev->rmmio) + (reg))
1607#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001608#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001609#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001610#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1612#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1613#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1614#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1615#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1616#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001617#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1618#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001619#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1620#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001621#define WREG32_P(reg, val, mask) \
1622 do { \
1623 uint32_t tmp_ = RREG32(reg); \
1624 tmp_ &= (mask); \
1625 tmp_ |= ((val) & ~(mask)); \
1626 WREG32(reg, tmp_); \
1627 } while (0)
1628#define WREG32_PLL_P(reg, val, mask) \
1629 do { \
1630 uint32_t tmp_ = RREG32_PLL(reg); \
1631 tmp_ &= (mask); \
1632 tmp_ |= ((val) & ~(mask)); \
1633 WREG32_PLL(reg, tmp_); \
1634 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001635#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001636#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1637#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001638
Dave Airliede1b2892009-08-12 18:43:14 +10001639/*
1640 * Indirect registers accessor
1641 */
1642static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1643{
1644 uint32_t r;
1645
1646 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1647 r = RREG32(RADEON_PCIE_DATA);
1648 return r;
1649}
1650
1651static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1652{
1653 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1654 WREG32(RADEON_PCIE_DATA, (v));
1655}
1656
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001657void r100_pll_errata_after_index(struct radeon_device *rdev);
1658
1659
1660/*
1661 * ASICs helpers.
1662 */
Dave Airlieb995e432009-07-14 02:02:32 +10001663#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1664 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001665#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1666 (rdev->family == CHIP_RV200) || \
1667 (rdev->family == CHIP_RS100) || \
1668 (rdev->family == CHIP_RS200) || \
1669 (rdev->family == CHIP_RV250) || \
1670 (rdev->family == CHIP_RV280) || \
1671 (rdev->family == CHIP_RS300))
1672#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1673 (rdev->family == CHIP_RV350) || \
1674 (rdev->family == CHIP_R350) || \
1675 (rdev->family == CHIP_RV380) || \
1676 (rdev->family == CHIP_R420) || \
1677 (rdev->family == CHIP_R423) || \
1678 (rdev->family == CHIP_RV410) || \
1679 (rdev->family == CHIP_RS400) || \
1680 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001681#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1682 (rdev->ddev->pdev->device == 0x9443) || \
1683 (rdev->ddev->pdev->device == 0x944B) || \
1684 (rdev->ddev->pdev->device == 0x9506) || \
1685 (rdev->ddev->pdev->device == 0x9509) || \
1686 (rdev->ddev->pdev->device == 0x950F) || \
1687 (rdev->ddev->pdev->device == 0x689C) || \
1688 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001689#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001690#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1691 (rdev->family == CHIP_RS690) || \
1692 (rdev->family == CHIP_RS740) || \
1693 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001694#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1695#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001696#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001697#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1698 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001699#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001700#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1701#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1702 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001703
1704/*
1705 * BIOS helpers.
1706 */
1707#define RBIOS8(i) (rdev->bios[i])
1708#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1709#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1710
1711int radeon_combios_init(struct radeon_device *rdev);
1712void radeon_combios_fini(struct radeon_device *rdev);
1713int radeon_atombios_init(struct radeon_device *rdev);
1714void radeon_atombios_fini(struct radeon_device *rdev);
1715
1716
1717/*
1718 * RING helpers.
1719 */
Andi Kleence580fa2011-10-13 16:08:47 -07001720#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001721static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722{
Christian Könige32eb502011-10-23 12:56:27 +02001723 ring->ring[ring->wptr++] = v;
1724 ring->wptr &= ring->ptr_mask;
1725 ring->count_dw--;
1726 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727}
Andi Kleence580fa2011-10-13 16:08:47 -07001728#else
1729/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001730void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001731#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001732
1733/*
1734 * ASICs macro.
1735 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001736#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001737#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1738#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1739#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001740#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001741#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001742#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001743#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001744#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1745#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001746#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1747#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1748#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001749#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001750#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001751#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1752#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001753#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001754#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1755#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001756#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1757#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1758#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1759#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1760#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1761#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001762#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1763#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1764#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1765#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1766#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1767#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1768#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001769#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1770#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001771#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001772#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1773#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1774#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1775#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001776#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001777#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1778#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1779#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1780#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1781#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001782#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1783#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1784#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001785#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001786#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001787
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001788/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001789/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001790extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001791extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001792extern int radeon_modeset_init(struct radeon_device *rdev);
1793extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001794extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001795extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001796extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001797extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001798extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001799extern void radeon_wb_fini(struct radeon_device *rdev);
1800extern int radeon_wb_init(struct radeon_device *rdev);
1801extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001802extern void radeon_surface_init(struct radeon_device *rdev);
1803extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001804extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001805extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001806extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001807extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001808extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1809extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001810extern int radeon_resume_kms(struct drm_device *dev);
1811extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001812extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001813
Daniel Vetter3574dda2011-02-18 17:59:19 +01001814/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001815 * vm
1816 */
1817int radeon_vm_manager_init(struct radeon_device *rdev);
1818void radeon_vm_manager_fini(struct radeon_device *rdev);
1819int radeon_vm_manager_start(struct radeon_device *rdev);
1820int radeon_vm_manager_suspend(struct radeon_device *rdev);
1821int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1822void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1823int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1824void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1825int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1826 struct radeon_vm *vm,
1827 struct radeon_bo *bo,
1828 struct ttm_mem_reg *mem);
1829void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1830 struct radeon_bo *bo);
1831int radeon_vm_bo_add(struct radeon_device *rdev,
1832 struct radeon_vm *vm,
1833 struct radeon_bo *bo,
1834 uint64_t offset,
1835 uint32_t flags);
1836int radeon_vm_bo_rmv(struct radeon_device *rdev,
1837 struct radeon_vm *vm,
1838 struct radeon_bo *bo);
1839
Alex Deucherf122c612012-03-30 08:59:57 -04001840/* audio */
1841void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001842
1843/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001844 * R600 vram scratch functions
1845 */
1846int r600_vram_scratch_init(struct radeon_device *rdev);
1847void r600_vram_scratch_fini(struct radeon_device *rdev);
1848
1849/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001850 * r600 cs checking helper
1851 */
1852unsigned r600_mip_minify(unsigned size, unsigned level);
1853bool r600_fmt_is_valid_color(u32 format);
1854bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1855int r600_fmt_get_blocksize(u32 format);
1856int r600_fmt_get_nblocksx(u32 format, u32 w);
1857int r600_fmt_get_nblocksy(u32 format, u32 h);
1858
1859/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001860 * r600 functions used by radeon_encoder.c
1861 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001862extern void r600_hdmi_enable(struct drm_encoder *encoder);
1863extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001864extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001865
Alex Deucher0af62b02011-01-06 21:19:31 -05001866extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001867extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001868
Alberto Miloned7a29522010-07-06 11:40:24 -04001869/* radeon_acpi.c */
1870#if defined(CONFIG_ACPI)
1871extern int radeon_acpi_init(struct radeon_device *rdev);
1872#else
1873static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1874#endif
1875
Jerome Glisse4c788672009-11-20 14:29:23 +01001876#include "radeon_object.h"
1877
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001878#endif