blob: c4341bb9ba71d130a740e2884d8f6c52f854b6d6 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000033#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000034#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000035
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000036using namespace llvm;
37
Chris Lattner3a697562010-10-28 17:20:03 +000038namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000039
40class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000041
Jim Grosbach7636bf62011-12-02 00:35:16 +000042enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbach98b05a52011-11-30 01:09:44 +000043
Evan Cheng94b95502011-07-26 00:24:13 +000044class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000045 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000046 MCAsmParser &Parser;
Jim Grosbach28f08c92012-03-05 19:33:30 +000047 const MCRegisterInfo *MRI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048
Jim Grosbacha39cda72011-12-14 02:16:11 +000049 // Map of register aliases registers via the .req directive.
50 StringMap<unsigned> RegisterReqs;
51
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000052 struct {
53 ARMCC::CondCodes Cond; // Condition for IT block.
54 unsigned Mask:4; // Condition mask for instructions.
55 // Starting at first 1 (from lsb).
56 // '1' condition as indicated in IT.
57 // '0' inverse of condition (else).
58 // Count of instructions in IT block is
59 // 4 - trailingzeroes(mask)
60
61 bool FirstCond; // Explicit flag for when we're parsing the
62 // First instruction in the IT block. It's
63 // implied in the mask, so needs special
64 // handling.
65
66 unsigned CurPosition; // Current position in parsing of IT
67 // block. In range [0,3]. Initialized
68 // according to count of instructions in block.
69 // ~0U if no active IT block.
70 } ITState;
71 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000072 void forwardITPosition() {
73 if (!inITBlock()) return;
74 // Move to the next instruction in the IT block, if there is one. If not,
75 // mark the block as done.
76 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
77 if (++ITState.CurPosition == 5 - TZ)
78 ITState.CurPosition = ~0U; // Done with the IT block after this.
79 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000080
81
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000082 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000083 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
84
Benjamin Kramer362a05a2012-04-15 17:04:27 +000085 bool Warning(SMLoc L, const Twine &Msg,
86 ArrayRef<SMRange> Ranges = ArrayRef<SMRange>()) {
87 return Parser.Warning(L, Msg, Ranges);
88 }
89 bool Error(SMLoc L, const Twine &Msg,
90 ArrayRef<SMRange> Ranges = ArrayRef<SMRange>()) {
91 return Parser.Error(L, Msg, Ranges);
92 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000093
Jim Grosbach1355cf12011-07-26 17:10:22 +000094 int tryParseRegister();
95 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000096 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000097 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000098 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000099 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
100 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000101 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
102 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000103 bool parseDirectiveWord(unsigned Size, SMLoc L);
104 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach9a70df92011-12-07 18:04:19 +0000105 bool parseDirectiveARM(SMLoc L);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000106 bool parseDirectiveThumbFunc(SMLoc L);
107 bool parseDirectiveCode(SMLoc L);
108 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbacha39cda72011-12-14 02:16:11 +0000109 bool parseDirectiveReq(StringRef Name, SMLoc L);
110 bool parseDirectiveUnreq(SMLoc L);
Jason W Kimd7c9e082011-12-20 17:38:12 +0000111 bool parseDirectiveArch(SMLoc L);
112 bool parseDirectiveEabiAttr(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +0000113
Jim Grosbach1355cf12011-07-26 17:10:22 +0000114 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +0000115 bool &CarrySetting, unsigned &ProcessorIMod,
116 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000117 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000118 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000119
Evan Chengebdeeab2011-07-08 01:53:10 +0000120 bool isThumb() const {
121 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000122 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000123 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000124 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000125 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000126 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000127 bool isThumbTwo() const {
128 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
129 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000130 bool hasV6Ops() const {
131 return STI.getFeatureBits() & ARM::HasV6Ops;
132 }
James Molloyacad68d2011-09-28 14:21:38 +0000133 bool hasV7Ops() const {
134 return STI.getFeatureBits() & ARM::HasV7Ops;
135 }
Evan Cheng32869202011-07-08 22:36:29 +0000136 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000137 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
138 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000139 }
James Molloyacad68d2011-09-28 14:21:38 +0000140 bool isMClass() const {
141 return STI.getFeatureBits() & ARM::FeatureMClass;
142 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000143
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000144 /// @name Auto-generated Match Functions
145 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000146
Chris Lattner0692ee62010-09-06 19:11:01 +0000147#define GET_ASSEMBLER_HEADER
148#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000149
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000150 /// }
151
Jim Grosbach89df9962011-08-26 21:43:41 +0000152 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000153 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000154 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000155 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000156 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000157 OperandMatchResultTy parseCoprocOptionOperand(
158 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000159 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000160 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000161 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000162 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000163 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000164 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000165 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
166 StringRef Op, int Low, int High);
167 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
168 return parsePKHImm(O, "lsl", 0, 31);
169 }
170 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
171 return parsePKHImm(O, "asr", 1, 32);
172 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000173 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000174 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000175 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000176 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000177 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000178 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach9d390362011-10-03 23:38:36 +0000179 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach862019c2011-10-18 23:02:30 +0000180 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7636bf62011-12-02 00:35:16 +0000181 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000182
183 // Asm Match Converter Methods
Jim Grosbacha77295d2011-09-08 22:07:06 +0000184 bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
185 const SmallVectorImpl<MCParsedAsmOperand*> &);
186 bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
187 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheeec0252011-09-08 00:39:19 +0000188 bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
189 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachee2c2a42011-09-16 21:55:56 +0000190 bool cvtStWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
191 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000192 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000193 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000194 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
195 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000196 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
197 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000198 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000199 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000200 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
201 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000202 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
203 const SmallVectorImpl<MCParsedAsmOperand*> &);
204 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
205 const SmallVectorImpl<MCParsedAsmOperand*> &);
206 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
207 const SmallVectorImpl<MCParsedAsmOperand*> &);
208 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
209 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000210 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
211 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000212 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
213 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000214 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
215 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000216 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
217 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach12431322011-10-24 22:16:58 +0000218 bool cvtVLDwbFixed(MCInst &Inst, unsigned Opcode,
219 const SmallVectorImpl<MCParsedAsmOperand*> &);
220 bool cvtVLDwbRegister(MCInst &Inst, unsigned Opcode,
221 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach4334e032011-10-31 21:50:31 +0000222 bool cvtVSTwbFixed(MCInst &Inst, unsigned Opcode,
223 const SmallVectorImpl<MCParsedAsmOperand*> &);
224 bool cvtVSTwbRegister(MCInst &Inst, unsigned Opcode,
225 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000226
227 bool validateInstruction(MCInst &Inst,
228 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach83ec8772011-11-10 23:42:14 +0000229 bool processInstruction(MCInst &Inst,
Jim Grosbachf8fce712011-08-11 17:35:48 +0000230 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000231 bool shouldOmitCCOutOperand(StringRef Mnemonic,
232 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000233
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000234public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000235 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000236 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000237 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000238 Match_RequiresV6,
Jim Grosbach70c9bf32012-06-22 23:56:48 +0000239 Match_RequiresThumb2,
240#define GET_OPERAND_DIAGNOSTIC_TYPES
241#include "ARMGenAsmMatcher.inc"
242
Jim Grosbach47a0d522011-08-16 20:45:50 +0000243 };
244
Evan Chengffc0e732011-07-09 05:47:46 +0000245 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000246 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000247 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000248
Jim Grosbach28f08c92012-03-05 19:33:30 +0000249 // Cache the MCRegisterInfo.
250 MRI = &getContext().getRegisterInfo();
251
Evan Chengebdeeab2011-07-08 01:53:10 +0000252 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000253 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000254
255 // Not in an ITBlock to start with.
256 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000257 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000258
Jim Grosbach1355cf12011-07-26 17:10:22 +0000259 // Implementation of the MCTargetAsmParser interface:
260 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
261 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000262 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000263 bool ParseDirective(AsmToken DirectiveID);
264
Jim Grosbach47a0d522011-08-16 20:45:50 +0000265 unsigned checkTargetMatchPredicate(MCInst &Inst);
266
Jim Grosbach1355cf12011-07-26 17:10:22 +0000267 bool MatchAndEmitInstruction(SMLoc IDLoc,
268 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
269 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000270};
Jim Grosbach16c74252010-10-29 14:46:02 +0000271} // end anonymous namespace
272
Chris Lattner3a697562010-10-28 17:20:03 +0000273namespace {
274
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000275/// ARMOperand - Instances of this class represent a parsed ARM machine
276/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000277class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000278 enum KindTy {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000279 k_CondCode,
280 k_CCOut,
281 k_ITCondMask,
282 k_CoprocNum,
283 k_CoprocReg,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000284 k_CoprocOption,
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000285 k_Immediate,
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000286 k_MemBarrierOpt,
287 k_Memory,
288 k_PostIndexRegister,
289 k_MSRMask,
290 k_ProcIFlags,
Jim Grosbach460a9052011-10-07 23:56:00 +0000291 k_VectorIndex,
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000292 k_Register,
293 k_RegisterList,
294 k_DPRRegisterList,
295 k_SPRRegisterList,
Jim Grosbach862019c2011-10-18 23:02:30 +0000296 k_VectorList,
Jim Grosbach98b05a52011-11-30 01:09:44 +0000297 k_VectorListAllLanes,
Jim Grosbach7636bf62011-12-02 00:35:16 +0000298 k_VectorListIndexed,
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000299 k_ShiftedRegister,
300 k_ShiftedImmediate,
301 k_ShifterImmediate,
302 k_RotateImmediate,
303 k_BitfieldDescriptor,
304 k_Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000305 } Kind;
306
Sean Callanan76264762010-04-02 22:27:05 +0000307 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000308 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000309
310 union {
311 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000312 ARMCC::CondCodes Val;
313 } CC;
314
315 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000316 unsigned Val;
317 } Cop;
318
319 struct {
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000320 unsigned Val;
321 } CoprocOption;
322
323 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000324 unsigned Mask:4;
325 } ITMask;
326
327 struct {
328 ARM_MB::MemBOpt Val;
329 } MBOpt;
330
331 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000332 ARM_PROC::IFlags Val;
333 } IFlags;
334
335 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000336 unsigned Val;
337 } MMask;
338
339 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000340 const char *Data;
341 unsigned Length;
342 } Tok;
343
344 struct {
345 unsigned RegNum;
346 } Reg;
347
Jim Grosbach862019c2011-10-18 23:02:30 +0000348 // A vector register list is a sequential list of 1 to 4 registers.
349 struct {
350 unsigned RegNum;
351 unsigned Count;
Jim Grosbach7636bf62011-12-02 00:35:16 +0000352 unsigned LaneIndex;
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +0000353 bool isDoubleSpaced;
Jim Grosbach862019c2011-10-18 23:02:30 +0000354 } VectorList;
355
Bill Wendling8155e5b2010-11-06 22:19:43 +0000356 struct {
Jim Grosbach460a9052011-10-07 23:56:00 +0000357 unsigned Val;
358 } VectorIndex;
359
360 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000361 const MCExpr *Val;
362 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000363
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000364 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000365 struct {
366 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000367 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
368 // was specified.
369 const MCConstantExpr *OffsetImm; // Offset immediate value
370 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
371 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach57dcb852011-10-11 17:29:55 +0000372 unsigned ShiftImm; // shift for OffsetReg.
373 unsigned Alignment; // 0 = no alignment specified
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000374 // n = alignment in bytes (2, 4, 8, 16, or 32)
Jim Grosbach7ce05792011-08-03 23:50:40 +0000375 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Jim Grosbache53c87b2011-10-11 15:59:20 +0000376 } Memory;
Owen Anderson00828302011-03-18 22:50:18 +0000377
378 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000379 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000380 bool isAdd;
381 ARM_AM::ShiftOpc ShiftTy;
382 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000383 } PostIdxReg;
384
385 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000386 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000387 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000388 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000389 struct {
390 ARM_AM::ShiftOpc ShiftTy;
391 unsigned SrcReg;
392 unsigned ShiftReg;
393 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000394 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000395 struct {
396 ARM_AM::ShiftOpc ShiftTy;
397 unsigned SrcReg;
398 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000399 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400 struct {
401 unsigned Imm;
402 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000403 struct {
404 unsigned LSB;
405 unsigned Width;
406 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000407 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000408
Bill Wendling146018f2010-11-06 21:42:12 +0000409 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
410public:
Sean Callanan76264762010-04-02 22:27:05 +0000411 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
412 Kind = o.Kind;
413 StartLoc = o.StartLoc;
414 EndLoc = o.EndLoc;
415 switch (Kind) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000416 case k_CondCode:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000417 CC = o.CC;
418 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000419 case k_ITCondMask:
Jim Grosbach89df9962011-08-26 21:43:41 +0000420 ITMask = o.ITMask;
421 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000422 case k_Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000423 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000424 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000425 case k_CCOut:
426 case k_Register:
Sean Callanan76264762010-04-02 22:27:05 +0000427 Reg = o.Reg;
428 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000429 case k_RegisterList:
430 case k_DPRRegisterList:
431 case k_SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000432 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000433 break;
Jim Grosbach862019c2011-10-18 23:02:30 +0000434 case k_VectorList:
Jim Grosbach98b05a52011-11-30 01:09:44 +0000435 case k_VectorListAllLanes:
Jim Grosbach7636bf62011-12-02 00:35:16 +0000436 case k_VectorListIndexed:
Jim Grosbach862019c2011-10-18 23:02:30 +0000437 VectorList = o.VectorList;
438 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000439 case k_CoprocNum:
440 case k_CoprocReg:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000441 Cop = o.Cop;
442 break;
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000443 case k_CoprocOption:
444 CoprocOption = o.CoprocOption;
445 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000446 case k_Immediate:
Sean Callanan76264762010-04-02 22:27:05 +0000447 Imm = o.Imm;
448 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000449 case k_MemBarrierOpt:
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000450 MBOpt = o.MBOpt;
451 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000452 case k_Memory:
Jim Grosbache53c87b2011-10-11 15:59:20 +0000453 Memory = o.Memory;
Sean Callanan76264762010-04-02 22:27:05 +0000454 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000455 case k_PostIndexRegister:
Jim Grosbach7ce05792011-08-03 23:50:40 +0000456 PostIdxReg = o.PostIdxReg;
457 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000458 case k_MSRMask:
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000459 MMask = o.MMask;
460 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000461 case k_ProcIFlags:
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000462 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000463 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000464 case k_ShifterImmediate:
Jim Grosbach580f4a92011-07-25 22:20:28 +0000465 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000466 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000467 case k_ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000468 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000469 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000470 case k_ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000471 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000472 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000473 case k_RotateImmediate:
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000474 RotImm = o.RotImm;
475 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000476 case k_BitfieldDescriptor:
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000477 Bitfield = o.Bitfield;
478 break;
Jim Grosbach460a9052011-10-07 23:56:00 +0000479 case k_VectorIndex:
480 VectorIndex = o.VectorIndex;
481 break;
Sean Callanan76264762010-04-02 22:27:05 +0000482 }
483 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000484
Sean Callanan76264762010-04-02 22:27:05 +0000485 /// getStartLoc - Get the location of the first token of this operand.
486 SMLoc getStartLoc() const { return StartLoc; }
487 /// getEndLoc - Get the location of the last token of this operand.
488 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000489
Benjamin Kramer362a05a2012-04-15 17:04:27 +0000490 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
491
Daniel Dunbar8462b302010-08-11 06:36:53 +0000492 ARMCC::CondCodes getCondCode() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000493 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000494 return CC.Val;
495 }
496
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000497 unsigned getCoproc() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000498 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000499 return Cop.Val;
500 }
501
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000502 StringRef getToken() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000503 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000504 return StringRef(Tok.Data, Tok.Length);
505 }
506
507 unsigned getReg() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000508 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000509 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000510 }
511
Bill Wendling5fa22a12010-11-09 23:28:44 +0000512 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000513 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
514 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000515 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000516 }
517
Kevin Enderbycfe07242009-10-13 22:19:02 +0000518 const MCExpr *getImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000519 assert(isImm() && "Invalid access!");
Kevin Enderbycfe07242009-10-13 22:19:02 +0000520 return Imm.Val;
521 }
522
Jim Grosbach460a9052011-10-07 23:56:00 +0000523 unsigned getVectorIndex() const {
524 assert(Kind == k_VectorIndex && "Invalid access!");
525 return VectorIndex.Val;
526 }
527
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000528 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000529 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000530 return MBOpt.Val;
531 }
532
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000533 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000534 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000535 return IFlags.Val;
536 }
537
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000538 unsigned getMSRMask() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000539 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000540 return MMask.Val;
541 }
542
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000543 bool isCoprocNum() const { return Kind == k_CoprocNum; }
544 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000545 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000546 bool isCondCode() const { return Kind == k_CondCode; }
547 bool isCCOut() const { return Kind == k_CCOut; }
548 bool isITMask() const { return Kind == k_ITCondMask; }
549 bool isITCondCode() const { return Kind == k_CondCode; }
550 bool isImm() const { return Kind == k_Immediate; }
Jim Grosbach51222d12012-01-20 18:09:51 +0000551 bool isFPImm() const {
552 if (!isImm()) return false;
553 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
554 if (!CE) return false;
555 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
556 return Val != -1;
557 }
Jim Grosbach4050bc42011-12-22 22:19:05 +0000558 bool isFBits16() const {
559 if (!isImm()) return false;
560 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
561 if (!CE) return false;
562 int64_t Value = CE->getValue();
563 return Value >= 0 && Value <= 16;
564 }
565 bool isFBits32() const {
566 if (!isImm()) return false;
567 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
568 if (!CE) return false;
569 int64_t Value = CE->getValue();
570 return Value >= 1 && Value <= 32;
571 }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000572 bool isImm8s4() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000573 if (!isImm()) return false;
Jim Grosbacha77295d2011-09-08 22:07:06 +0000574 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
575 if (!CE) return false;
576 int64_t Value = CE->getValue();
577 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
578 }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000579 bool isImm0_1020s4() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000580 if (!isImm()) return false;
Jim Grosbach72f39f82011-08-24 21:22:15 +0000581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
585 }
586 bool isImm0_508s4() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000587 if (!isImm()) return false;
Jim Grosbach72f39f82011-08-24 21:22:15 +0000588 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
589 if (!CE) return false;
590 int64_t Value = CE->getValue();
591 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
592 }
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000593 bool isImm0_508s4Neg() const {
594 if (!isImm()) return false;
595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
596 if (!CE) return false;
597 int64_t Value = -CE->getValue();
598 // explicitly exclude zero. we want that to use the normal 0_508 version.
599 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
600 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000601 bool isImm0_255() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000602 if (!isImm()) return false;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
604 if (!CE) return false;
605 int64_t Value = CE->getValue();
606 return Value >= 0 && Value < 256;
607 }
Jim Grosbach4e53fe82012-04-05 20:57:13 +0000608 bool isImm0_4095() const {
609 if (!isImm()) return false;
610 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
611 if (!CE) return false;
612 int64_t Value = CE->getValue();
613 return Value >= 0 && Value < 4096;
614 }
615 bool isImm0_4095Neg() const {
616 if (!isImm()) return false;
617 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
618 if (!CE) return false;
619 int64_t Value = -CE->getValue();
620 return Value > 0 && Value < 4096;
621 }
Jim Grosbach587f5062011-12-02 23:34:39 +0000622 bool isImm0_1() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000623 if (!isImm()) return false;
Jim Grosbach587f5062011-12-02 23:34:39 +0000624 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
625 if (!CE) return false;
626 int64_t Value = CE->getValue();
627 return Value >= 0 && Value < 2;
628 }
629 bool isImm0_3() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000630 if (!isImm()) return false;
Jim Grosbach587f5062011-12-02 23:34:39 +0000631 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
632 if (!CE) return false;
633 int64_t Value = CE->getValue();
634 return Value >= 0 && Value < 4;
635 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000636 bool isImm0_7() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000637 if (!isImm()) return false;
Jim Grosbach83ab0702011-07-13 22:01:08 +0000638 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
639 if (!CE) return false;
640 int64_t Value = CE->getValue();
641 return Value >= 0 && Value < 8;
642 }
643 bool isImm0_15() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000644 if (!isImm()) return false;
Jim Grosbach83ab0702011-07-13 22:01:08 +0000645 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
646 if (!CE) return false;
647 int64_t Value = CE->getValue();
648 return Value >= 0 && Value < 16;
649 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000650 bool isImm0_31() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000651 if (!isImm()) return false;
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
653 if (!CE) return false;
654 int64_t Value = CE->getValue();
655 return Value >= 0 && Value < 32;
656 }
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000657 bool isImm0_63() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000658 if (!isImm()) return false;
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000659 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
660 if (!CE) return false;
661 int64_t Value = CE->getValue();
662 return Value >= 0 && Value < 64;
663 }
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000664 bool isImm8() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000665 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
667 if (!CE) return false;
668 int64_t Value = CE->getValue();
669 return Value == 8;
670 }
671 bool isImm16() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000672 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000673 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
674 if (!CE) return false;
675 int64_t Value = CE->getValue();
676 return Value == 16;
677 }
678 bool isImm32() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000679 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000680 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
681 if (!CE) return false;
682 int64_t Value = CE->getValue();
683 return Value == 32;
684 }
Jim Grosbach6b044c22011-12-08 22:06:06 +0000685 bool isShrImm8() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000686 if (!isImm()) return false;
Jim Grosbach6b044c22011-12-08 22:06:06 +0000687 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
688 if (!CE) return false;
689 int64_t Value = CE->getValue();
690 return Value > 0 && Value <= 8;
691 }
692 bool isShrImm16() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000693 if (!isImm()) return false;
Jim Grosbach6b044c22011-12-08 22:06:06 +0000694 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
695 if (!CE) return false;
696 int64_t Value = CE->getValue();
697 return Value > 0 && Value <= 16;
698 }
699 bool isShrImm32() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000700 if (!isImm()) return false;
Jim Grosbach6b044c22011-12-08 22:06:06 +0000701 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
702 if (!CE) return false;
703 int64_t Value = CE->getValue();
704 return Value > 0 && Value <= 32;
705 }
706 bool isShrImm64() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000707 if (!isImm()) return false;
Jim Grosbach6b044c22011-12-08 22:06:06 +0000708 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
709 if (!CE) return false;
710 int64_t Value = CE->getValue();
711 return Value > 0 && Value <= 64;
712 }
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000713 bool isImm1_7() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000714 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000715 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
716 if (!CE) return false;
717 int64_t Value = CE->getValue();
718 return Value > 0 && Value < 8;
719 }
720 bool isImm1_15() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000721 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000722 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
723 if (!CE) return false;
724 int64_t Value = CE->getValue();
725 return Value > 0 && Value < 16;
726 }
727 bool isImm1_31() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000728 if (!isImm()) return false;
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000729 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
730 if (!CE) return false;
731 int64_t Value = CE->getValue();
732 return Value > 0 && Value < 32;
733 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000734 bool isImm1_16() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000735 if (!isImm()) return false;
Jim Grosbachf4943352011-07-25 23:09:14 +0000736 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
737 if (!CE) return false;
738 int64_t Value = CE->getValue();
739 return Value > 0 && Value < 17;
740 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000741 bool isImm1_32() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000742 if (!isImm()) return false;
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000743 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
744 if (!CE) return false;
745 int64_t Value = CE->getValue();
746 return Value > 0 && Value < 33;
747 }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000748 bool isImm0_32() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000749 if (!isImm()) return false;
Jim Grosbachee10ff82011-11-10 19:18:01 +0000750 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
751 if (!CE) return false;
752 int64_t Value = CE->getValue();
753 return Value >= 0 && Value < 33;
754 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000755 bool isImm0_65535() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000756 if (!isImm()) return false;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000757 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
758 if (!CE) return false;
759 int64_t Value = CE->getValue();
760 return Value >= 0 && Value < 65536;
761 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000762 bool isImm0_65535Expr() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000763 if (!isImm()) return false;
Jim Grosbachffa32252011-07-19 19:13:28 +0000764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
765 // If it's not a constant expression, it'll generate a fixup and be
766 // handled later.
767 if (!CE) return true;
768 int64_t Value = CE->getValue();
769 return Value >= 0 && Value < 65536;
770 }
Jim Grosbached838482011-07-26 16:24:27 +0000771 bool isImm24bit() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000772 if (!isImm()) return false;
Jim Grosbached838482011-07-26 16:24:27 +0000773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
774 if (!CE) return false;
775 int64_t Value = CE->getValue();
776 return Value >= 0 && Value <= 0xffffff;
777 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000778 bool isImmThumbSR() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000779 if (!isImm()) return false;
Jim Grosbach70939ee2011-08-17 21:51:27 +0000780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
781 if (!CE) return false;
782 int64_t Value = CE->getValue();
783 return Value > 0 && Value < 33;
784 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000785 bool isPKHLSLImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000786 if (!isImm()) return false;
Jim Grosbachf6c05252011-07-21 17:23:04 +0000787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
788 if (!CE) return false;
789 int64_t Value = CE->getValue();
790 return Value >= 0 && Value < 32;
791 }
792 bool isPKHASRImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000793 if (!isImm()) return false;
Jim Grosbachf6c05252011-07-21 17:23:04 +0000794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
795 if (!CE) return false;
796 int64_t Value = CE->getValue();
797 return Value > 0 && Value <= 32;
798 }
Jiangning Liu1fb27ec2012-08-02 08:13:13 +0000799 bool isAdrLabel() const {
800 // If we have an immediate that's not a constant, treat it as a label
801 // reference needing a fixup. If it is a constant, but it can't fit
802 // into shift immediate encoding, we reject it.
803 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
804 else return (isARMSOImm() || isARMSOImmNeg());
805 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000806 bool isARMSOImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000807 if (!isImm()) return false;
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000808 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
809 if (!CE) return false;
810 int64_t Value = CE->getValue();
811 return ARM_AM::getSOImmVal(Value) != -1;
812 }
Jim Grosbache70ec842011-10-28 22:50:54 +0000813 bool isARMSOImmNot() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000814 if (!isImm()) return false;
Jim Grosbache70ec842011-10-28 22:50:54 +0000815 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
816 if (!CE) return false;
817 int64_t Value = CE->getValue();
818 return ARM_AM::getSOImmVal(~Value) != -1;
819 }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000820 bool isARMSOImmNeg() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000821 if (!isImm()) return false;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 if (!CE) return false;
824 int64_t Value = CE->getValue();
Jim Grosbachad353c62012-03-30 19:59:02 +0000825 // Only use this when not representable as a plain so_imm.
826 return ARM_AM::getSOImmVal(Value) == -1 &&
827 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000828 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000829 bool isT2SOImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000830 if (!isImm()) return false;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000831 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
832 if (!CE) return false;
833 int64_t Value = CE->getValue();
834 return ARM_AM::getT2SOImmVal(Value) != -1;
835 }
Jim Grosbach89a63372011-10-28 22:36:30 +0000836 bool isT2SOImmNot() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000837 if (!isImm()) return false;
Jim Grosbach89a63372011-10-28 22:36:30 +0000838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
839 if (!CE) return false;
840 int64_t Value = CE->getValue();
841 return ARM_AM::getT2SOImmVal(~Value) != -1;
842 }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000843 bool isT2SOImmNeg() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000844 if (!isImm()) return false;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
846 if (!CE) return false;
847 int64_t Value = CE->getValue();
Jim Grosbachad353c62012-03-30 19:59:02 +0000848 // Only use this when not representable as a plain so_imm.
849 return ARM_AM::getT2SOImmVal(Value) == -1 &&
850 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000851 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000852 bool isSetEndImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000853 if (!isImm()) return false;
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
855 if (!CE) return false;
856 int64_t Value = CE->getValue();
857 return Value == 1 || Value == 0;
858 }
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000859 bool isReg() const { return Kind == k_Register; }
860 bool isRegList() const { return Kind == k_RegisterList; }
861 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
862 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
863 bool isToken() const { return Kind == k_Token; }
864 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
865 bool isMemory() const { return Kind == k_Memory; }
866 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
867 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
868 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
869 bool isRotImm() const { return Kind == k_RotateImmediate; }
870 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
871 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000872 bool isPostIdxReg() const {
Jim Grosbach430052b2011-11-14 17:52:47 +0000873 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000874 }
Jim Grosbach57dcb852011-10-11 17:29:55 +0000875 bool isMemNoOffset(bool alignOK = false) const {
Jim Grosbachf6c35c52011-10-10 23:06:42 +0000876 if (!isMemory())
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000877 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000878 // No offset of any kind.
Jim Grosbach57dcb852011-10-11 17:29:55 +0000879 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
880 (alignOK || Memory.Alignment == 0);
881 }
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000882 bool isMemPCRelImm12() const {
883 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
884 return false;
885 // Base register must be PC.
886 if (Memory.BaseRegNum != ARM::PC)
887 return false;
888 // Immediate offset in range [-4095, 4095].
889 if (!Memory.OffsetImm) return true;
890 int64_t Val = Memory.OffsetImm->getValue();
891 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
892 }
Jim Grosbach57dcb852011-10-11 17:29:55 +0000893 bool isAlignedMemory() const {
894 return isMemNoOffset(true);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000895 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000896 bool isAddrMode2() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +0000897 if (!isMemory() || Memory.Alignment != 0) return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000898 // Check for register offset.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000899 if (Memory.OffsetRegNum) return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000900 // Immediate offset in range [-4095, 4095].
Jim Grosbache53c87b2011-10-11 15:59:20 +0000901 if (!Memory.OffsetImm) return true;
902 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach7ce05792011-08-03 23:50:40 +0000903 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000904 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000905 bool isAM2OffsetImm() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbach039c2e12011-08-04 23:01:30 +0000907 // Immediate offset in range [-4095, 4095].
908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
909 if (!CE) return false;
910 int64_t Val = CE->getValue();
911 return Val > -4096 && Val < 4096;
912 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000913 bool isAddrMode3() const {
Jim Grosbach2f196742011-12-19 23:06:24 +0000914 // If we have an immediate that's not a constant, treat it as a label
915 // reference needing a fixup. If it is a constant, it's something else
916 // and we reject it.
Jim Grosbach21bcca82011-12-22 22:02:35 +0000917 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach2f196742011-12-19 23:06:24 +0000918 return true;
Jim Grosbach57dcb852011-10-11 17:29:55 +0000919 if (!isMemory() || Memory.Alignment != 0) return false;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000920 // No shifts are legal for AM3.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000921 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000922 // Check for register offset.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000923 if (Memory.OffsetRegNum) return true;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000924 // Immediate offset in range [-255, 255].
Jim Grosbache53c87b2011-10-11 15:59:20 +0000925 if (!Memory.OffsetImm) return true;
926 int64_t Val = Memory.OffsetImm->getValue();
Silviu Barangaca3cd412012-05-11 09:10:54 +0000927 // The #-0 offset is encoded as INT32_MIN, and we have to check
928 // for this too.
929 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000930 }
931 bool isAM3Offset() const {
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000932 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000933 return false;
Jim Grosbach21ff17c2011-10-07 23:24:09 +0000934 if (Kind == k_PostIndexRegister)
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000935 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
936 // Immediate offset in range [-255, 255].
937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
938 if (!CE) return false;
939 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000940 // Special case, #-0 is INT32_MIN.
941 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000942 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000943 bool isAddrMode5() const {
Jim Grosbach681460f2011-11-01 01:24:45 +0000944 // If we have an immediate that's not a constant, treat it as a label
945 // reference needing a fixup. If it is a constant, it's something else
946 // and we reject it.
Jim Grosbach21bcca82011-12-22 22:02:35 +0000947 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach681460f2011-11-01 01:24:45 +0000948 return true;
Jim Grosbach57dcb852011-10-11 17:29:55 +0000949 if (!isMemory() || Memory.Alignment != 0) return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000950 // Check for register offset.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000951 if (Memory.OffsetRegNum) return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000952 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000953 if (!Memory.OffsetImm) return true;
954 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000955 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbach681460f2011-11-01 01:24:45 +0000956 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000957 }
Jim Grosbach7f739be2011-09-19 22:21:13 +0000958 bool isMemTBB() const {
Jim Grosbache53c87b2011-10-11 15:59:20 +0000959 if (!isMemory() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbach57dcb852011-10-11 17:29:55 +0000960 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach7f739be2011-09-19 22:21:13 +0000961 return false;
962 return true;
963 }
964 bool isMemTBH() const {
Jim Grosbache53c87b2011-10-11 15:59:20 +0000965 if (!isMemory() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbach57dcb852011-10-11 17:29:55 +0000966 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
967 Memory.Alignment != 0 )
Jim Grosbach7f739be2011-09-19 22:21:13 +0000968 return false;
969 return true;
970 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000971 bool isMemRegOffset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +0000972 if (!isMemory() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000973 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000974 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000975 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000976 bool isT2MemRegOffset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +0000977 if (!isMemory() || !Memory.OffsetRegNum || Memory.isNegative ||
978 Memory.Alignment != 0)
Jim Grosbachab899c12011-09-07 23:10:15 +0000979 return false;
980 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000981 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbachab899c12011-09-07 23:10:15 +0000982 return true;
Jim Grosbache53c87b2011-10-11 15:59:20 +0000983 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbachab899c12011-09-07 23:10:15 +0000984 return false;
985 return true;
986 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000987 bool isMemThumbRR() const {
988 // Thumb reg+reg addressing is simple. Just two registers, a base and
989 // an offset. No shifts, negations or any other complicating factors.
Jim Grosbache53c87b2011-10-11 15:59:20 +0000990 if (!isMemory() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbach57dcb852011-10-11 17:29:55 +0000991 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000992 return false;
Jim Grosbache53c87b2011-10-11 15:59:20 +0000993 return isARMLowRegister(Memory.BaseRegNum) &&
994 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach60f91a32011-08-19 17:55:24 +0000995 }
996 bool isMemThumbRIs4() const {
Jim Grosbache53c87b2011-10-11 15:59:20 +0000997 if (!isMemory() || Memory.OffsetRegNum != 0 ||
Jim Grosbach57dcb852011-10-11 17:29:55 +0000998 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach60f91a32011-08-19 17:55:24 +0000999 return false;
1000 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001001 if (!Memory.OffsetImm) return true;
1002 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +00001003 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1004 }
Jim Grosbach38466302011-08-19 18:55:51 +00001005 bool isMemThumbRIs2() const {
Jim Grosbache53c87b2011-10-11 15:59:20 +00001006 if (!isMemory() || Memory.OffsetRegNum != 0 ||
Jim Grosbach57dcb852011-10-11 17:29:55 +00001007 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach38466302011-08-19 18:55:51 +00001008 return false;
1009 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001010 if (!Memory.OffsetImm) return true;
1011 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach38466302011-08-19 18:55:51 +00001012 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1013 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001014 bool isMemThumbRIs1() const {
Jim Grosbache53c87b2011-10-11 15:59:20 +00001015 if (!isMemory() || Memory.OffsetRegNum != 0 ||
Jim Grosbach57dcb852011-10-11 17:29:55 +00001016 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001017 return false;
1018 // Immediate offset in range [0, 31].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001019 if (!Memory.OffsetImm) return true;
1020 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001021 return Val >= 0 && Val <= 31;
1022 }
Jim Grosbachecd85892011-08-19 18:13:48 +00001023 bool isMemThumbSPI() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001024 if (!isMemory() || Memory.OffsetRegNum != 0 ||
1025 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbachecd85892011-08-19 18:13:48 +00001026 return false;
1027 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001028 if (!Memory.OffsetImm) return true;
1029 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +00001030 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001031 }
Jim Grosbacha77295d2011-09-08 22:07:06 +00001032 bool isMemImm8s4Offset() const {
Jim Grosbach2f196742011-12-19 23:06:24 +00001033 // If we have an immediate that's not a constant, treat it as a label
1034 // reference needing a fixup. If it is a constant, it's something else
1035 // and we reject it.
Jim Grosbach21bcca82011-12-22 22:02:35 +00001036 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach2f196742011-12-19 23:06:24 +00001037 return true;
Jim Grosbach57dcb852011-10-11 17:29:55 +00001038 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha77295d2011-09-08 22:07:06 +00001039 return false;
1040 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001041 if (!Memory.OffsetImm) return true;
1042 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liufd652df2012-08-02 08:29:50 +00001043 // Special case, #-0 is INT32_MIN.
1044 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbacha77295d2011-09-08 22:07:06 +00001045 }
Jim Grosbachb6aed502011-09-09 18:37:27 +00001046 bool isMemImm0_1020s4Offset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001047 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachb6aed502011-09-09 18:37:27 +00001048 return false;
1049 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001050 if (!Memory.OffsetImm) return true;
1051 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachb6aed502011-09-09 18:37:27 +00001052 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1053 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001054 bool isMemImm8Offset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001055 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7ce05792011-08-03 23:50:40 +00001056 return false;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00001057 // Base reg of PC isn't allowed for these encodings.
1058 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001059 // Immediate offset in range [-255, 255].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001060 if (!Memory.OffsetImm) return true;
1061 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson4d2a0012011-09-23 22:25:02 +00001062 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001063 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001064 bool isMemPosImm8Offset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001065 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001066 return false;
1067 // Immediate offset in range [0, 255].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001068 if (!Memory.OffsetImm) return true;
1069 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001070 return Val >= 0 && Val < 256;
1071 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001072 bool isMemNegImm8Offset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001073 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001074 return false;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00001075 // Base reg of PC isn't allowed for these encodings.
1076 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001077 // Immediate offset in range [-255, -1].
Jim Grosbachdf33e0d2011-12-06 04:49:29 +00001078 if (!Memory.OffsetImm) return false;
Jim Grosbache53c87b2011-10-11 15:59:20 +00001079 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachdf33e0d2011-12-06 04:49:29 +00001080 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001081 }
1082 bool isMemUImm12Offset() const {
Jim Grosbach57dcb852011-10-11 17:29:55 +00001083 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001084 return false;
1085 // Immediate offset in range [0, 4095].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001086 if (!Memory.OffsetImm) return true;
1087 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001088 return (Val >= 0 && Val < 4096);
1089 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001090 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +00001091 // If we have an immediate that's not a constant, treat it as a label
1092 // reference needing a fixup. If it is a constant, it's something else
1093 // and we reject it.
Jim Grosbach21bcca82011-12-22 22:02:35 +00001094 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach09176e12011-08-08 20:59:31 +00001095 return true;
1096
Jim Grosbach57dcb852011-10-11 17:29:55 +00001097 if (!isMemory() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7ce05792011-08-03 23:50:40 +00001098 return false;
1099 // Immediate offset in range [-4095, 4095].
Jim Grosbache53c87b2011-10-11 15:59:20 +00001100 if (!Memory.OffsetImm) return true;
1101 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +00001102 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001103 }
1104 bool isPostIdxImm8() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001105 if (!isImm()) return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001106 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1107 if (!CE) return false;
1108 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +00001109 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001110 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00001111 bool isPostIdxImm8s4() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001112 if (!isImm()) return false;
Jim Grosbach2bd01182011-10-11 21:55:36 +00001113 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1114 if (!CE) return false;
1115 int64_t Val = CE->getValue();
1116 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1117 (Val == INT32_MIN);
1118 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001119
Jim Grosbach21ff17c2011-10-07 23:24:09 +00001120 bool isMSRMask() const { return Kind == k_MSRMask; }
1121 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001122
Jim Grosbach0e387b22011-10-17 22:26:03 +00001123 // NEON operands.
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00001124 bool isSingleSpacedVectorList() const {
1125 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1126 }
1127 bool isDoubleSpacedVectorList() const {
1128 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1129 }
Jim Grosbach862019c2011-10-18 23:02:30 +00001130 bool isVecListOneD() const {
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00001131 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach862019c2011-10-18 23:02:30 +00001132 return VectorList.Count == 1;
1133 }
1134
Jim Grosbach28f08c92012-03-05 19:33:30 +00001135 bool isVecListDPair() const {
1136 if (!isSingleSpacedVectorList()) return false;
1137 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1138 .contains(VectorList.RegNum));
1139 }
1140
Jim Grosbachcdcfa282011-10-21 20:02:19 +00001141 bool isVecListThreeD() const {
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00001142 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachcdcfa282011-10-21 20:02:19 +00001143 return VectorList.Count == 3;
1144 }
1145
Jim Grosbachb6310312011-10-21 20:35:01 +00001146 bool isVecListFourD() const {
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00001147 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachb6310312011-10-21 20:35:01 +00001148 return VectorList.Count == 4;
1149 }
1150
Jim Grosbachc3384c92012-03-05 21:43:40 +00001151 bool isVecListDPairSpaced() const {
Kevin Enderby9f2e1602012-03-20 17:41:51 +00001152 if (isSingleSpacedVectorList()) return false;
Jim Grosbachc3384c92012-03-05 21:43:40 +00001153 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1154 .contains(VectorList.RegNum));
1155 }
1156
Jim Grosbachc387fc62012-01-23 23:20:46 +00001157 bool isVecListThreeQ() const {
1158 if (!isDoubleSpacedVectorList()) return false;
1159 return VectorList.Count == 3;
1160 }
1161
Jim Grosbach7945ead2012-01-24 00:43:12 +00001162 bool isVecListFourQ() const {
1163 if (!isDoubleSpacedVectorList()) return false;
1164 return VectorList.Count == 4;
1165 }
1166
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001167 bool isSingleSpacedVectorAllLanes() const {
1168 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1169 }
1170 bool isDoubleSpacedVectorAllLanes() const {
1171 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1172 }
Jim Grosbach98b05a52011-11-30 01:09:44 +00001173 bool isVecListOneDAllLanes() const {
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001174 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach98b05a52011-11-30 01:09:44 +00001175 return VectorList.Count == 1;
1176 }
1177
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001178 bool isVecListDPairAllLanes() const {
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001179 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachc0fc4502012-03-06 22:01:44 +00001180 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1181 .contains(VectorList.RegNum));
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001182 }
1183
Jim Grosbach4d0983a2012-03-06 23:10:38 +00001184 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001185 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach13af2222011-11-30 18:21:25 +00001186 return VectorList.Count == 2;
1187 }
1188
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001189 bool isVecListThreeDAllLanes() const {
1190 if (!isSingleSpacedVectorAllLanes()) return false;
1191 return VectorList.Count == 3;
1192 }
1193
1194 bool isVecListThreeQAllLanes() const {
1195 if (!isDoubleSpacedVectorAllLanes()) return false;
1196 return VectorList.Count == 3;
1197 }
1198
Jim Grosbacha57a36a2012-01-25 00:01:08 +00001199 bool isVecListFourDAllLanes() const {
1200 if (!isSingleSpacedVectorAllLanes()) return false;
1201 return VectorList.Count == 4;
1202 }
1203
1204 bool isVecListFourQAllLanes() const {
1205 if (!isDoubleSpacedVectorAllLanes()) return false;
1206 return VectorList.Count == 4;
1207 }
1208
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001209 bool isSingleSpacedVectorIndexed() const {
1210 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1211 }
1212 bool isDoubleSpacedVectorIndexed() const {
1213 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1214 }
Jim Grosbach7636bf62011-12-02 00:35:16 +00001215 bool isVecListOneDByteIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001216 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach7636bf62011-12-02 00:35:16 +00001217 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1218 }
1219
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001220 bool isVecListOneDHWordIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001221 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001222 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1223 }
1224
1225 bool isVecListOneDWordIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001226 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001227 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1228 }
1229
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001230 bool isVecListTwoDByteIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001231 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001232 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1233 }
1234
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001235 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001236 if (!isSingleSpacedVectorIndexed()) return false;
1237 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1238 }
1239
1240 bool isVecListTwoQWordIndexed() const {
1241 if (!isDoubleSpacedVectorIndexed()) return false;
1242 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1243 }
1244
1245 bool isVecListTwoQHWordIndexed() const {
1246 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001247 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1248 }
1249
1250 bool isVecListTwoDWordIndexed() const {
Jim Grosbach95fad1c2011-12-20 19:21:26 +00001251 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach799ca9d2011-12-14 23:35:06 +00001252 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1253 }
1254
Jim Grosbach3a678af2012-01-23 21:53:26 +00001255 bool isVecListThreeDByteIndexed() const {
1256 if (!isSingleSpacedVectorIndexed()) return false;
1257 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1258 }
1259
1260 bool isVecListThreeDHWordIndexed() const {
1261 if (!isSingleSpacedVectorIndexed()) return false;
1262 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1263 }
1264
1265 bool isVecListThreeQWordIndexed() const {
1266 if (!isDoubleSpacedVectorIndexed()) return false;
1267 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1268 }
1269
1270 bool isVecListThreeQHWordIndexed() const {
1271 if (!isDoubleSpacedVectorIndexed()) return false;
1272 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1273 }
1274
1275 bool isVecListThreeDWordIndexed() const {
1276 if (!isSingleSpacedVectorIndexed()) return false;
1277 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1278 }
1279
Jim Grosbache983a132012-01-24 18:37:25 +00001280 bool isVecListFourDByteIndexed() const {
1281 if (!isSingleSpacedVectorIndexed()) return false;
1282 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1283 }
1284
1285 bool isVecListFourDHWordIndexed() const {
1286 if (!isSingleSpacedVectorIndexed()) return false;
1287 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1288 }
1289
1290 bool isVecListFourQWordIndexed() const {
1291 if (!isDoubleSpacedVectorIndexed()) return false;
1292 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1293 }
1294
1295 bool isVecListFourQHWordIndexed() const {
1296 if (!isDoubleSpacedVectorIndexed()) return false;
1297 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1298 }
1299
1300 bool isVecListFourDWordIndexed() const {
1301 if (!isSingleSpacedVectorIndexed()) return false;
1302 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1303 }
1304
Jim Grosbach460a9052011-10-07 23:56:00 +00001305 bool isVectorIndex8() const {
1306 if (Kind != k_VectorIndex) return false;
1307 return VectorIndex.Val < 8;
1308 }
1309 bool isVectorIndex16() const {
1310 if (Kind != k_VectorIndex) return false;
1311 return VectorIndex.Val < 4;
1312 }
1313 bool isVectorIndex32() const {
1314 if (Kind != k_VectorIndex) return false;
1315 return VectorIndex.Val < 2;
1316 }
1317
Jim Grosbach0e387b22011-10-17 22:26:03 +00001318 bool isNEONi8splat() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001319 if (!isImm()) return false;
Jim Grosbach0e387b22011-10-17 22:26:03 +00001320 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1321 // Must be a constant.
1322 if (!CE) return false;
1323 int64_t Value = CE->getValue();
1324 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1325 // value.
Jim Grosbach0e387b22011-10-17 22:26:03 +00001326 return Value >= 0 && Value < 256;
1327 }
Jim Grosbach460a9052011-10-07 23:56:00 +00001328
Jim Grosbachea461102011-10-17 23:09:09 +00001329 bool isNEONi16splat() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001330 if (!isImm()) return false;
Jim Grosbachea461102011-10-17 23:09:09 +00001331 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1332 // Must be a constant.
1333 if (!CE) return false;
1334 int64_t Value = CE->getValue();
1335 // i16 value in the range [0,255] or [0x0100, 0xff00]
1336 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1337 }
1338
Jim Grosbach6248a542011-10-18 00:22:00 +00001339 bool isNEONi32splat() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001340 if (!isImm()) return false;
Jim Grosbach6248a542011-10-18 00:22:00 +00001341 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1342 // Must be a constant.
1343 if (!CE) return false;
1344 int64_t Value = CE->getValue();
1345 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1346 return (Value >= 0 && Value < 256) ||
1347 (Value >= 0x0100 && Value <= 0xff00) ||
1348 (Value >= 0x010000 && Value <= 0xff0000) ||
1349 (Value >= 0x01000000 && Value <= 0xff000000);
1350 }
1351
1352 bool isNEONi32vmov() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001353 if (!isImm()) return false;
Jim Grosbach6248a542011-10-18 00:22:00 +00001354 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1355 // Must be a constant.
1356 if (!CE) return false;
1357 int64_t Value = CE->getValue();
1358 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1359 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1360 return (Value >= 0 && Value < 256) ||
1361 (Value >= 0x0100 && Value <= 0xff00) ||
1362 (Value >= 0x010000 && Value <= 0xff0000) ||
1363 (Value >= 0x01000000 && Value <= 0xff000000) ||
1364 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1365 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1366 }
Jim Grosbach9b087852011-12-19 23:51:07 +00001367 bool isNEONi32vmovNeg() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001368 if (!isImm()) return false;
Jim Grosbach9b087852011-12-19 23:51:07 +00001369 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1370 // Must be a constant.
1371 if (!CE) return false;
1372 int64_t Value = ~CE->getValue();
1373 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1374 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1375 return (Value >= 0 && Value < 256) ||
1376 (Value >= 0x0100 && Value <= 0xff00) ||
1377 (Value >= 0x010000 && Value <= 0xff0000) ||
1378 (Value >= 0x01000000 && Value <= 0xff000000) ||
1379 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1380 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1381 }
Jim Grosbach6248a542011-10-18 00:22:00 +00001382
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00001383 bool isNEONi64splat() const {
Jim Grosbach21bcca82011-12-22 22:02:35 +00001384 if (!isImm()) return false;
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00001385 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1386 // Must be a constant.
1387 if (!CE) return false;
1388 uint64_t Value = CE->getValue();
1389 // i64 value with each byte being either 0 or 0xff.
1390 for (unsigned i = 0; i < 8; ++i)
1391 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1392 return true;
1393 }
1394
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001395 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +00001396 // Add as immediates when possible. Null MCExpr = 0.
1397 if (Expr == 0)
1398 Inst.addOperand(MCOperand::CreateImm(0));
1399 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001400 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1401 else
1402 Inst.addOperand(MCOperand::CreateExpr(Expr));
1403 }
1404
Daniel Dunbar8462b302010-08-11 06:36:53 +00001405 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001406 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +00001407 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +00001408 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1409 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +00001410 }
1411
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001412 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1413 assert(N == 1 && "Invalid number of operands!");
1414 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1415 }
1416
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00001417 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1418 assert(N == 1 && "Invalid number of operands!");
1419 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1420 }
1421
1422 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1423 assert(N == 1 && "Invalid number of operands!");
1424 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1425 }
1426
Jim Grosbach89df9962011-08-26 21:43:41 +00001427 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1428 assert(N == 1 && "Invalid number of operands!");
1429 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1430 }
1431
1432 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1433 assert(N == 1 && "Invalid number of operands!");
1434 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1435 }
1436
Jim Grosbachd67641b2010-12-06 18:21:12 +00001437 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1438 assert(N == 1 && "Invalid number of operands!");
1439 Inst.addOperand(MCOperand::CreateReg(getReg()));
1440 }
1441
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001442 void addRegOperands(MCInst &Inst, unsigned N) const {
1443 assert(N == 1 && "Invalid number of operands!");
1444 Inst.addOperand(MCOperand::CreateReg(getReg()));
1445 }
1446
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001447 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +00001448 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach430052b2011-11-14 17:52:47 +00001449 assert(isRegShiftedReg() &&
1450 "addRegShiftedRegOperands() on non RegShiftedReg!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001451 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1452 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +00001453 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001454 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +00001455 }
1456
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001457 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +00001458 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach430052b2011-11-14 17:52:47 +00001459 assert(isRegShiftedImm() &&
1460 "addRegShiftedImmOperands() on non RegShiftedImm!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001461 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonb56e4112012-04-25 18:00:18 +00001462 // Shift of #32 is encoded as 0 where permitted
1463 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Anderson92a20222011-07-21 18:54:16 +00001464 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonb56e4112012-04-25 18:00:18 +00001465 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Anderson92a20222011-07-21 18:54:16 +00001466 }
1467
Jim Grosbach580f4a92011-07-25 22:20:28 +00001468 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +00001469 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +00001470 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1471 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +00001472 }
1473
Bill Wendling87f4f9a2010-11-08 23:49:57 +00001474 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +00001475 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +00001476 const SmallVectorImpl<unsigned> &RegList = getRegList();
1477 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001478 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1479 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +00001480 }
1481
Bill Wendling0f630752010-11-17 04:32:08 +00001482 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1483 addRegListOperands(Inst, N);
1484 }
1485
1486 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1487 addRegListOperands(Inst, N);
1488 }
1489
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001490 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1491 assert(N == 1 && "Invalid number of operands!");
1492 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1493 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1494 }
1495
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001496 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1497 assert(N == 1 && "Invalid number of operands!");
1498 // Munge the lsb/width into a bitfield mask.
1499 unsigned lsb = Bitfield.LSB;
1500 unsigned width = Bitfield.Width;
1501 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1502 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1503 (32 - (lsb + width)));
1504 Inst.addOperand(MCOperand::CreateImm(Mask));
1505 }
1506
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001507 void addImmOperands(MCInst &Inst, unsigned N) const {
1508 assert(N == 1 && "Invalid number of operands!");
1509 addExpr(Inst, getImm());
1510 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001511
Jim Grosbach4050bc42011-12-22 22:19:05 +00001512 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1513 assert(N == 1 && "Invalid number of operands!");
1514 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1515 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1516 }
1517
1518 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1519 assert(N == 1 && "Invalid number of operands!");
1520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1521 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1522 }
1523
Jim Grosbach9d390362011-10-03 23:38:36 +00001524 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1525 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach51222d12012-01-20 18:09:51 +00001526 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1527 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1528 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach9d390362011-10-03 23:38:36 +00001529 }
1530
Jim Grosbacha77295d2011-09-08 22:07:06 +00001531 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1532 assert(N == 1 && "Invalid number of operands!");
1533 // FIXME: We really want to scale the value here, but the LDRD/STRD
1534 // instruction don't encode operands that way yet.
1535 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1536 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1537 }
1538
Jim Grosbach72f39f82011-08-24 21:22:15 +00001539 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1540 assert(N == 1 && "Invalid number of operands!");
1541 // The immediate is scaled by four in the encoding and is stored
1542 // in the MCInst as such. Lop off the low two bits here.
1543 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1544 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1545 }
1546
Jim Grosbach4e53fe82012-04-05 20:57:13 +00001547 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1548 assert(N == 1 && "Invalid number of operands!");
1549 // The immediate is scaled by four in the encoding and is stored
1550 // in the MCInst as such. Lop off the low two bits here.
1551 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1552 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1553 }
1554
Jim Grosbach72f39f82011-08-24 21:22:15 +00001555 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1556 assert(N == 1 && "Invalid number of operands!");
1557 // The immediate is scaled by four in the encoding and is stored
1558 // in the MCInst as such. Lop off the low two bits here.
1559 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1560 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1561 }
1562
Jim Grosbachf4943352011-07-25 23:09:14 +00001563 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1564 assert(N == 1 && "Invalid number of operands!");
1565 // The constant encodes as the immediate-1, and we store in the instruction
1566 // the bits as encoded, so subtract off one here.
1567 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1568 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1569 }
1570
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001571 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1572 assert(N == 1 && "Invalid number of operands!");
1573 // The constant encodes as the immediate-1, and we store in the instruction
1574 // the bits as encoded, so subtract off one here.
1575 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1576 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1577 }
1578
Jim Grosbach70939ee2011-08-17 21:51:27 +00001579 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1580 assert(N == 1 && "Invalid number of operands!");
1581 // The constant encodes as the immediate, except for 32, which encodes as
1582 // zero.
1583 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1584 unsigned Imm = CE->getValue();
1585 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1586 }
1587
Jim Grosbachf6c05252011-07-21 17:23:04 +00001588 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1589 assert(N == 1 && "Invalid number of operands!");
1590 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1591 // the instruction as well.
1592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1593 int Val = CE->getValue();
1594 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1595 }
1596
Jim Grosbach89a63372011-10-28 22:36:30 +00001597 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1598 assert(N == 1 && "Invalid number of operands!");
1599 // The operand is actually a t2_so_imm, but we have its bitwise
1600 // negation in the assembly source, so twiddle it here.
1601 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1602 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1603 }
1604
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00001605 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1606 assert(N == 1 && "Invalid number of operands!");
1607 // The operand is actually a t2_so_imm, but we have its
1608 // negation in the assembly source, so twiddle it here.
1609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1610 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1611 }
1612
Jim Grosbach4e53fe82012-04-05 20:57:13 +00001613 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1614 assert(N == 1 && "Invalid number of operands!");
1615 // The operand is actually an imm0_4095, but we have its
1616 // negation in the assembly source, so twiddle it here.
1617 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1618 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1619 }
1620
Jim Grosbache70ec842011-10-28 22:50:54 +00001621 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1622 assert(N == 1 && "Invalid number of operands!");
1623 // The operand is actually a so_imm, but we have its bitwise
1624 // negation in the assembly source, so twiddle it here.
1625 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1626 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1627 }
1628
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00001629 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1630 assert(N == 1 && "Invalid number of operands!");
1631 // The operand is actually a so_imm, but we have its
1632 // negation in the assembly source, so twiddle it here.
1633 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1634 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1635 }
1636
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001637 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1638 assert(N == 1 && "Invalid number of operands!");
1639 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1640 }
1641
Jim Grosbach7ce05792011-08-03 23:50:40 +00001642 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1643 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001644 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001645 }
1646
Jim Grosbach0b4c6732012-01-18 22:46:46 +00001647 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1648 assert(N == 1 && "Invalid number of operands!");
1649 int32_t Imm = Memory.OffsetImm->getValue();
1650 // FIXME: Handle #-0
1651 if (Imm == INT32_MIN) Imm = 0;
1652 Inst.addOperand(MCOperand::CreateImm(Imm));
1653 }
1654
Jiangning Liu1fb27ec2012-08-02 08:13:13 +00001655 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1656 assert(N == 1 && "Invalid number of operands!");
1657 assert(isImm() && "Not an immediate!");
1658
1659 // If we have an immediate that's not a constant, treat it as a label
1660 // reference needing a fixup.
1661 if (!isa<MCConstantExpr>(getImm())) {
1662 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1663 return;
1664 }
1665
1666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1667 int Val = CE->getValue();
1668 Inst.addOperand(MCOperand::CreateImm(Val));
1669 }
1670
Jim Grosbach57dcb852011-10-11 17:29:55 +00001671 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1672 assert(N == 2 && "Invalid number of operands!");
1673 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1674 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1675 }
1676
Jim Grosbach7ce05792011-08-03 23:50:40 +00001677 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1678 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001679 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1680 if (!Memory.OffsetRegNum) {
Jim Grosbach7ce05792011-08-03 23:50:40 +00001681 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1682 // Special case for #-0
1683 if (Val == INT32_MIN) Val = 0;
1684 if (Val < 0) Val = -Val;
1685 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1686 } else {
1687 // For register offset, we encode the shift type and negation flag
1688 // here.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001689 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1690 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001691 }
Jim Grosbache53c87b2011-10-11 15:59:20 +00001692 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1693 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001694 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001695 }
1696
Jim Grosbach039c2e12011-08-04 23:01:30 +00001697 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1698 assert(N == 2 && "Invalid number of operands!");
1699 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1700 assert(CE && "non-constant AM2OffsetImm operand!");
1701 int32_t Val = CE->getValue();
1702 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1703 // Special case for #-0
1704 if (Val == INT32_MIN) Val = 0;
1705 if (Val < 0) Val = -Val;
1706 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1707 Inst.addOperand(MCOperand::CreateReg(0));
1708 Inst.addOperand(MCOperand::CreateImm(Val));
1709 }
1710
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001711 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1712 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach2f196742011-12-19 23:06:24 +00001713 // If we have an immediate that's not a constant, treat it as a label
1714 // reference needing a fixup. If it is a constant, it's something else
1715 // and we reject it.
1716 if (isImm()) {
1717 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1718 Inst.addOperand(MCOperand::CreateReg(0));
1719 Inst.addOperand(MCOperand::CreateImm(0));
1720 return;
1721 }
1722
Jim Grosbache53c87b2011-10-11 15:59:20 +00001723 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1724 if (!Memory.OffsetRegNum) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001725 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1726 // Special case for #-0
1727 if (Val == INT32_MIN) Val = 0;
1728 if (Val < 0) Val = -Val;
1729 Val = ARM_AM::getAM3Opc(AddSub, Val);
1730 } else {
1731 // For register offset, we encode the shift type and negation flag
1732 // here.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001733 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001734 }
Jim Grosbache53c87b2011-10-11 15:59:20 +00001735 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1736 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001737 Inst.addOperand(MCOperand::CreateImm(Val));
1738 }
1739
1740 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1741 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach21ff17c2011-10-07 23:24:09 +00001742 if (Kind == k_PostIndexRegister) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001743 int32_t Val =
1744 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1745 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1746 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001747 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001748 }
1749
1750 // Constant offset.
1751 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1752 int32_t Val = CE->getValue();
1753 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1754 // Special case for #-0
1755 if (Val == INT32_MIN) Val = 0;
1756 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001757 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001758 Inst.addOperand(MCOperand::CreateReg(0));
1759 Inst.addOperand(MCOperand::CreateImm(Val));
1760 }
1761
Jim Grosbach7ce05792011-08-03 23:50:40 +00001762 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1763 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach681460f2011-11-01 01:24:45 +00001764 // If we have an immediate that's not a constant, treat it as a label
1765 // reference needing a fixup. If it is a constant, it's something else
1766 // and we reject it.
1767 if (isImm()) {
1768 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1769 Inst.addOperand(MCOperand::CreateImm(0));
1770 return;
1771 }
1772
Jim Grosbach7ce05792011-08-03 23:50:40 +00001773 // The lower two bits are always zero and as such are not encoded.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001774 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001775 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1776 // Special case for #-0
1777 if (Val == INT32_MIN) Val = 0;
1778 if (Val < 0) Val = -Val;
1779 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache53c87b2011-10-11 15:59:20 +00001780 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001781 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001782 }
1783
Jim Grosbacha77295d2011-09-08 22:07:06 +00001784 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
1785 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach2f196742011-12-19 23:06:24 +00001786 // If we have an immediate that's not a constant, treat it as a label
1787 // reference needing a fixup. If it is a constant, it's something else
1788 // and we reject it.
1789 if (isImm()) {
1790 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1791 Inst.addOperand(MCOperand::CreateImm(0));
1792 return;
1793 }
1794
Jim Grosbache53c87b2011-10-11 15:59:20 +00001795 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1796 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha77295d2011-09-08 22:07:06 +00001797 Inst.addOperand(MCOperand::CreateImm(Val));
1798 }
1799
Jim Grosbachb6aed502011-09-09 18:37:27 +00001800 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
1801 assert(N == 2 && "Invalid number of operands!");
1802 // The lower two bits are always zero and as such are not encoded.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001803 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
1804 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachb6aed502011-09-09 18:37:27 +00001805 Inst.addOperand(MCOperand::CreateImm(Val));
1806 }
1807
Jim Grosbach7ce05792011-08-03 23:50:40 +00001808 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1809 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001810 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1811 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001812 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001813 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001814
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001815 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1816 addMemImm8OffsetOperands(Inst, N);
1817 }
1818
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001819 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001820 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001821 }
1822
1823 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1824 assert(N == 2 && "Invalid number of operands!");
1825 // If this is an immediate, it's a label reference.
Jim Grosbach21bcca82011-12-22 22:02:35 +00001826 if (isImm()) {
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001827 addExpr(Inst, getImm());
1828 Inst.addOperand(MCOperand::CreateImm(0));
1829 return;
1830 }
1831
1832 // Otherwise, it's a normal memory reg+offset.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001833 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1834 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001835 Inst.addOperand(MCOperand::CreateImm(Val));
1836 }
1837
Jim Grosbach7ce05792011-08-03 23:50:40 +00001838 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1839 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001840 // If this is an immediate, it's a label reference.
Jim Grosbach21bcca82011-12-22 22:02:35 +00001841 if (isImm()) {
Jim Grosbach09176e12011-08-08 20:59:31 +00001842 addExpr(Inst, getImm());
1843 Inst.addOperand(MCOperand::CreateImm(0));
1844 return;
1845 }
1846
1847 // Otherwise, it's a normal memory reg+offset.
Jim Grosbache53c87b2011-10-11 15:59:20 +00001848 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1849 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001850 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001851 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001852
Jim Grosbach7f739be2011-09-19 22:21:13 +00001853 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
1854 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001855 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1856 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach7f739be2011-09-19 22:21:13 +00001857 }
1858
1859 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
1860 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001861 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1862 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach7f739be2011-09-19 22:21:13 +00001863 }
1864
Jim Grosbach7ce05792011-08-03 23:50:40 +00001865 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1866 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach430052b2011-11-14 17:52:47 +00001867 unsigned Val =
1868 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1869 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache53c87b2011-10-11 15:59:20 +00001870 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1871 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001872 Inst.addOperand(MCOperand::CreateImm(Val));
1873 }
1874
Jim Grosbachab899c12011-09-07 23:10:15 +00001875 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1876 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001877 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1878 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
1879 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbachab899c12011-09-07 23:10:15 +00001880 }
1881
Jim Grosbach7ce05792011-08-03 23:50:40 +00001882 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1883 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001884 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1885 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001886 }
1887
Jim Grosbach60f91a32011-08-19 17:55:24 +00001888 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1889 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001890 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
1891 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach60f91a32011-08-19 17:55:24 +00001892 Inst.addOperand(MCOperand::CreateImm(Val));
1893 }
1894
Jim Grosbach38466302011-08-19 18:55:51 +00001895 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1896 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001897 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
1898 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach38466302011-08-19 18:55:51 +00001899 Inst.addOperand(MCOperand::CreateImm(Val));
1900 }
1901
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001902 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1903 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001904 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
1905 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001906 Inst.addOperand(MCOperand::CreateImm(Val));
1907 }
1908
Jim Grosbachecd85892011-08-19 18:13:48 +00001909 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1910 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache53c87b2011-10-11 15:59:20 +00001911 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
1912 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachecd85892011-08-19 18:13:48 +00001913 Inst.addOperand(MCOperand::CreateImm(Val));
1914 }
1915
Jim Grosbach7ce05792011-08-03 23:50:40 +00001916 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1917 assert(N == 1 && "Invalid number of operands!");
1918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1919 assert(CE && "non-constant post-idx-imm8 operand!");
1920 int Imm = CE->getValue();
1921 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001922 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001923 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1924 Inst.addOperand(MCOperand::CreateImm(Imm));
1925 }
1926
Jim Grosbach2bd01182011-10-11 21:55:36 +00001927 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
1928 assert(N == 1 && "Invalid number of operands!");
1929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1930 assert(CE && "non-constant post-idx-imm8s4 operand!");
1931 int Imm = CE->getValue();
1932 bool isAdd = Imm >= 0;
1933 if (Imm == INT32_MIN) Imm = 0;
1934 // Immediate is scaled by 4.
1935 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
1936 Inst.addOperand(MCOperand::CreateImm(Imm));
1937 }
1938
Jim Grosbach7ce05792011-08-03 23:50:40 +00001939 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1940 assert(N == 2 && "Invalid number of operands!");
1941 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001942 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1943 }
1944
1945 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1946 assert(N == 2 && "Invalid number of operands!");
1947 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1948 // The sign, shift type, and shift amount are encoded in a single operand
1949 // using the AM2 encoding helpers.
1950 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1951 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1952 PostIdxReg.ShiftTy);
1953 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001954 }
1955
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001956 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1957 assert(N == 1 && "Invalid number of operands!");
1958 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1959 }
1960
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001961 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1962 assert(N == 1 && "Invalid number of operands!");
1963 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1964 }
1965
Jim Grosbach6029b6d2011-11-29 23:51:09 +00001966 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach862019c2011-10-18 23:02:30 +00001967 assert(N == 1 && "Invalid number of operands!");
1968 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
1969 }
1970
Jim Grosbach7636bf62011-12-02 00:35:16 +00001971 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
1972 assert(N == 2 && "Invalid number of operands!");
1973 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
1974 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
1975 }
1976
Jim Grosbach460a9052011-10-07 23:56:00 +00001977 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
1978 assert(N == 1 && "Invalid number of operands!");
1979 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
1980 }
1981
1982 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
1983 assert(N == 1 && "Invalid number of operands!");
1984 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
1985 }
1986
1987 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
1988 assert(N == 1 && "Invalid number of operands!");
1989 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
1990 }
1991
Jim Grosbach0e387b22011-10-17 22:26:03 +00001992 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
1993 assert(N == 1 && "Invalid number of operands!");
1994 // The immediate encodes the type of constant as well as the value.
1995 // Mask in that this is an i8 splat.
1996 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1997 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
1998 }
1999
Jim Grosbachea461102011-10-17 23:09:09 +00002000 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2001 assert(N == 1 && "Invalid number of operands!");
2002 // The immediate encodes the type of constant as well as the value.
2003 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2004 unsigned Value = CE->getValue();
2005 if (Value >= 256)
2006 Value = (Value >> 8) | 0xa00;
2007 else
2008 Value |= 0x800;
2009 Inst.addOperand(MCOperand::CreateImm(Value));
2010 }
2011
Jim Grosbach6248a542011-10-18 00:22:00 +00002012 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2013 assert(N == 1 && "Invalid number of operands!");
2014 // The immediate encodes the type of constant as well as the value.
2015 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2016 unsigned Value = CE->getValue();
2017 if (Value >= 256 && Value <= 0xff00)
2018 Value = (Value >> 8) | 0x200;
2019 else if (Value > 0xffff && Value <= 0xff0000)
2020 Value = (Value >> 16) | 0x400;
2021 else if (Value > 0xffffff)
2022 Value = (Value >> 24) | 0x600;
2023 Inst.addOperand(MCOperand::CreateImm(Value));
2024 }
2025
2026 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2027 assert(N == 1 && "Invalid number of operands!");
2028 // The immediate encodes the type of constant as well as the value.
2029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2030 unsigned Value = CE->getValue();
2031 if (Value >= 256 && Value <= 0xffff)
2032 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2033 else if (Value > 0xffff && Value <= 0xffffff)
2034 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2035 else if (Value > 0xffffff)
2036 Value = (Value >> 24) | 0x600;
2037 Inst.addOperand(MCOperand::CreateImm(Value));
2038 }
2039
Jim Grosbach9b087852011-12-19 23:51:07 +00002040 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2041 assert(N == 1 && "Invalid number of operands!");
2042 // The immediate encodes the type of constant as well as the value.
2043 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2044 unsigned Value = ~CE->getValue();
2045 if (Value >= 256 && Value <= 0xffff)
2046 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2047 else if (Value > 0xffff && Value <= 0xffffff)
2048 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2049 else if (Value > 0xffffff)
2050 Value = (Value >> 24) | 0x600;
2051 Inst.addOperand(MCOperand::CreateImm(Value));
2052 }
2053
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00002054 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2055 assert(N == 1 && "Invalid number of operands!");
2056 // The immediate encodes the type of constant as well as the value.
2057 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2058 uint64_t Value = CE->getValue();
2059 unsigned Imm = 0;
2060 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2061 Imm |= (Value & 1) << i;
2062 }
2063 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2064 }
2065
Jim Grosbachb7f689b2011-07-13 15:34:57 +00002066 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00002067
Jim Grosbach89df9962011-08-26 21:43:41 +00002068 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002069 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach89df9962011-08-26 21:43:41 +00002070 Op->ITMask.Mask = Mask;
2071 Op->StartLoc = S;
2072 Op->EndLoc = S;
2073 return Op;
2074 }
2075
Chris Lattner3a697562010-10-28 17:20:03 +00002076 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002077 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002078 Op->CC.Val = CC;
2079 Op->StartLoc = S;
2080 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00002081 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002082 }
2083
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002084 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002085 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002086 Op->Cop.Val = CopVal;
2087 Op->StartLoc = S;
2088 Op->EndLoc = S;
2089 return Op;
2090 }
2091
2092 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002093 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002094 Op->Cop.Val = CopVal;
2095 Op->StartLoc = S;
2096 Op->EndLoc = S;
2097 return Op;
2098 }
2099
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00002100 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2101 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2102 Op->Cop.Val = Val;
2103 Op->StartLoc = S;
2104 Op->EndLoc = E;
2105 return Op;
2106 }
2107
Jim Grosbachd67641b2010-12-06 18:21:12 +00002108 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002109 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbachd67641b2010-12-06 18:21:12 +00002110 Op->Reg.RegNum = RegNum;
2111 Op->StartLoc = S;
2112 Op->EndLoc = S;
2113 return Op;
2114 }
2115
Chris Lattner3a697562010-10-28 17:20:03 +00002116 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002117 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan76264762010-04-02 22:27:05 +00002118 Op->Tok.Data = Str.data();
2119 Op->Tok.Length = Str.size();
2120 Op->StartLoc = S;
2121 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00002122 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002123 }
2124
Bill Wendling50d0f582010-11-18 23:43:05 +00002125 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002126 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan76264762010-04-02 22:27:05 +00002127 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00002128 Op->StartLoc = S;
2129 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00002130 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002131 }
2132
Jim Grosbache8606dc2011-07-13 17:50:29 +00002133 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2134 unsigned SrcReg,
2135 unsigned ShiftReg,
2136 unsigned ShiftImm,
2137 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002138 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00002139 Op->RegShiftedReg.ShiftTy = ShTy;
2140 Op->RegShiftedReg.SrcReg = SrcReg;
2141 Op->RegShiftedReg.ShiftReg = ShiftReg;
2142 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00002143 Op->StartLoc = S;
2144 Op->EndLoc = E;
2145 return Op;
2146 }
2147
Owen Anderson92a20222011-07-21 18:54:16 +00002148 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2149 unsigned SrcReg,
2150 unsigned ShiftImm,
2151 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002152 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00002153 Op->RegShiftedImm.ShiftTy = ShTy;
2154 Op->RegShiftedImm.SrcReg = SrcReg;
2155 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00002156 Op->StartLoc = S;
2157 Op->EndLoc = E;
2158 return Op;
2159 }
2160
Jim Grosbach580f4a92011-07-25 22:20:28 +00002161 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00002162 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002163 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach580f4a92011-07-25 22:20:28 +00002164 Op->ShifterImm.isASR = isASR;
2165 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00002166 Op->StartLoc = S;
2167 Op->EndLoc = E;
2168 return Op;
2169 }
2170
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002171 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002172 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002173 Op->RotImm.Imm = Imm;
2174 Op->StartLoc = S;
2175 Op->EndLoc = E;
2176 return Op;
2177 }
2178
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002179 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2180 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002181 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002182 Op->Bitfield.LSB = LSB;
2183 Op->Bitfield.Width = Width;
2184 Op->StartLoc = S;
2185 Op->EndLoc = E;
2186 return Op;
2187 }
2188
Bill Wendling7729e062010-11-09 22:44:22 +00002189 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00002190 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00002191 SMLoc StartLoc, SMLoc EndLoc) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002192 KindTy Kind = k_RegisterList;
Bill Wendling0f630752010-11-17 04:32:08 +00002193
Jim Grosbachd300b942011-09-13 22:56:44 +00002194 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002195 Kind = k_DPRRegisterList;
Jim Grosbachd300b942011-09-13 22:56:44 +00002196 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Evan Cheng275944a2011-07-25 21:32:49 +00002197 contains(Regs.front().first))
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002198 Kind = k_SPRRegisterList;
Bill Wendling0f630752010-11-17 04:32:08 +00002199
2200 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00002201 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00002202 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00002203 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00002204 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00002205 Op->StartLoc = StartLoc;
2206 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00002207 return Op;
2208 }
2209
Jim Grosbach862019c2011-10-18 23:02:30 +00002210 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00002211 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbach862019c2011-10-18 23:02:30 +00002212 ARMOperand *Op = new ARMOperand(k_VectorList);
2213 Op->VectorList.RegNum = RegNum;
2214 Op->VectorList.Count = Count;
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00002215 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach862019c2011-10-18 23:02:30 +00002216 Op->StartLoc = S;
2217 Op->EndLoc = E;
2218 return Op;
2219 }
2220
Jim Grosbach98b05a52011-11-30 01:09:44 +00002221 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00002222 bool isDoubleSpaced,
Jim Grosbach98b05a52011-11-30 01:09:44 +00002223 SMLoc S, SMLoc E) {
2224 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2225 Op->VectorList.RegNum = RegNum;
2226 Op->VectorList.Count = Count;
Jim Grosbach3471d4f2011-12-21 00:38:54 +00002227 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach98b05a52011-11-30 01:09:44 +00002228 Op->StartLoc = S;
2229 Op->EndLoc = E;
2230 return Op;
2231 }
2232
Jim Grosbach7636bf62011-12-02 00:35:16 +00002233 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach95fad1c2011-12-20 19:21:26 +00002234 unsigned Index,
2235 bool isDoubleSpaced,
2236 SMLoc S, SMLoc E) {
Jim Grosbach7636bf62011-12-02 00:35:16 +00002237 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2238 Op->VectorList.RegNum = RegNum;
2239 Op->VectorList.Count = Count;
2240 Op->VectorList.LaneIndex = Index;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00002241 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach7636bf62011-12-02 00:35:16 +00002242 Op->StartLoc = S;
2243 Op->EndLoc = E;
2244 return Op;
2245 }
2246
Jim Grosbach460a9052011-10-07 23:56:00 +00002247 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2248 MCContext &Ctx) {
2249 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2250 Op->VectorIndex.Val = Idx;
2251 Op->StartLoc = S;
2252 Op->EndLoc = E;
2253 return Op;
2254 }
2255
Chris Lattner3a697562010-10-28 17:20:03 +00002256 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002257 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00002258 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00002259 Op->StartLoc = S;
2260 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00002261 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00002262 }
2263
Jim Grosbach7ce05792011-08-03 23:50:40 +00002264 static ARMOperand *CreateMem(unsigned BaseRegNum,
2265 const MCConstantExpr *OffsetImm,
2266 unsigned OffsetRegNum,
2267 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002268 unsigned ShiftImm,
Jim Grosbach57dcb852011-10-11 17:29:55 +00002269 unsigned Alignment,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002270 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00002271 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002272 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbache53c87b2011-10-11 15:59:20 +00002273 Op->Memory.BaseRegNum = BaseRegNum;
2274 Op->Memory.OffsetImm = OffsetImm;
2275 Op->Memory.OffsetRegNum = OffsetRegNum;
2276 Op->Memory.ShiftType = ShiftType;
2277 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbach57dcb852011-10-11 17:29:55 +00002278 Op->Memory.Alignment = Alignment;
Jim Grosbache53c87b2011-10-11 15:59:20 +00002279 Op->Memory.isNegative = isNegative;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002280 Op->StartLoc = S;
2281 Op->EndLoc = E;
2282 return Op;
2283 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002284
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002285 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2286 ARM_AM::ShiftOpc ShiftTy,
2287 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002288 SMLoc S, SMLoc E) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002289 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002290 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002291 Op->PostIdxReg.isAdd = isAdd;
2292 Op->PostIdxReg.ShiftTy = ShiftTy;
2293 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00002294 Op->StartLoc = S;
2295 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00002296 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002297 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002298
2299 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002300 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002301 Op->MBOpt.Val = Opt;
2302 Op->StartLoc = S;
2303 Op->EndLoc = S;
2304 return Op;
2305 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002306
2307 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002308 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002309 Op->IFlags.Val = IFlags;
2310 Op->StartLoc = S;
2311 Op->EndLoc = S;
2312 return Op;
2313 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002314
2315 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002316 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002317 Op->MMask.Val = MMask;
2318 Op->StartLoc = S;
2319 Op->EndLoc = S;
2320 return Op;
2321 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002322};
2323
2324} // end anonymous namespace.
2325
Jim Grosbachb7f689b2011-07-13 15:34:57 +00002326void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002327 switch (Kind) {
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002328 case k_CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00002329 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002330 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002331 case k_CCOut:
Jim Grosbachd67641b2010-12-06 18:21:12 +00002332 OS << "<ccout " << getReg() << ">";
2333 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002334 case k_ITCondMask: {
Craig Topper032f4412012-05-24 04:11:15 +00002335 static const char *const MaskStr[] = {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00002336 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2337 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2338 };
Jim Grosbach89df9962011-08-26 21:43:41 +00002339 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2340 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2341 break;
2342 }
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002343 case k_CoprocNum:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002344 OS << "<coprocessor number: " << getCoproc() << ">";
2345 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002346 case k_CoprocReg:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002347 OS << "<coprocessor register: " << getCoproc() << ">";
2348 break;
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00002349 case k_CoprocOption:
2350 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2351 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002352 case k_MSRMask:
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002353 OS << "<mask: " << getMSRMask() << ">";
2354 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002355 case k_Immediate:
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002356 getImm()->print(OS);
2357 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002358 case k_MemBarrierOpt:
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002359 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
2360 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002361 case k_Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00002362 OS << "<memory "
Jim Grosbache53c87b2011-10-11 15:59:20 +00002363 << " base:" << Memory.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00002364 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002365 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002366 case k_PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002367 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2368 << PostIdxReg.RegNum;
2369 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2370 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2371 << PostIdxReg.ShiftImm;
2372 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002373 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002374 case k_ProcIFlags: {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002375 OS << "<ARM_PROC::";
2376 unsigned IFlags = getProcIFlags();
2377 for (int i=2; i >= 0; --i)
2378 if (IFlags & (1 << i))
2379 OS << ARM_PROC::IFlagsToString(1 << i);
2380 OS << ">";
2381 break;
2382 }
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002383 case k_Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00002384 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002385 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002386 case k_ShifterImmediate:
Jim Grosbach580f4a92011-07-25 22:20:28 +00002387 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2388 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00002389 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002390 case k_ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00002391 OS << "<so_reg_reg "
Jim Grosbachefed3d12011-11-16 21:46:50 +00002392 << RegShiftedReg.SrcReg << " "
2393 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2394 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson00828302011-03-18 22:50:18 +00002395 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002396 case k_ShiftedImmediate:
Owen Anderson92a20222011-07-21 18:54:16 +00002397 OS << "<so_reg_imm "
Jim Grosbachefed3d12011-11-16 21:46:50 +00002398 << RegShiftedImm.SrcReg << " "
2399 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2400 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Anderson92a20222011-07-21 18:54:16 +00002401 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002402 case k_RotateImmediate:
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002403 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2404 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002405 case k_BitfieldDescriptor:
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002406 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2407 << ", width: " << Bitfield.Width << ">";
2408 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002409 case k_RegisterList:
2410 case k_DPRRegisterList:
2411 case k_SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00002412 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00002413
Bill Wendling5fa22a12010-11-09 23:28:44 +00002414 const SmallVectorImpl<unsigned> &RegList = getRegList();
2415 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00002416 I = RegList.begin(), E = RegList.end(); I != E; ) {
2417 OS << *I;
2418 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00002419 }
2420
2421 OS << ">";
2422 break;
2423 }
Jim Grosbach862019c2011-10-18 23:02:30 +00002424 case k_VectorList:
2425 OS << "<vector_list " << VectorList.Count << " * "
2426 << VectorList.RegNum << ">";
2427 break;
Jim Grosbach98b05a52011-11-30 01:09:44 +00002428 case k_VectorListAllLanes:
2429 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2430 << VectorList.RegNum << ">";
2431 break;
Jim Grosbach7636bf62011-12-02 00:35:16 +00002432 case k_VectorListIndexed:
2433 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2434 << VectorList.Count << " * " << VectorList.RegNum << ">";
2435 break;
Jim Grosbach21ff17c2011-10-07 23:24:09 +00002436 case k_Token:
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002437 OS << "'" << getToken() << "'";
2438 break;
Jim Grosbach460a9052011-10-07 23:56:00 +00002439 case k_VectorIndex:
2440 OS << "<vectorindex " << getVectorIndex() << ">";
2441 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00002442 }
2443}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002444
2445/// @name Auto-generated Match Functions
2446/// {
2447
2448static unsigned MatchRegisterName(StringRef Name);
2449
2450/// }
2451
Bob Wilson69df7232011-02-03 21:46:10 +00002452bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2453 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbacha39cda72011-12-14 02:16:11 +00002454 StartLoc = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002455 RegNo = tryParseRegister();
Jim Grosbacha39cda72011-12-14 02:16:11 +00002456 EndLoc = Parser.getTok().getLoc();
Roman Divackybf755322011-01-27 17:14:22 +00002457
2458 return (RegNo == (unsigned)-1);
2459}
2460
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002461/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00002462/// and if it is a register name the token is eaten and the register number is
2463/// returned. Otherwise return -1.
2464///
Jim Grosbach1355cf12011-07-26 17:10:22 +00002465int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002466 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002467 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00002468
Benjamin Kramer59085362011-11-06 20:37:06 +00002469 std::string lowerCase = Tok.getString().lower();
Owen Anderson0c9f2502011-01-13 22:50:36 +00002470 unsigned RegNum = MatchRegisterName(lowerCase);
2471 if (!RegNum) {
2472 RegNum = StringSwitch<unsigned>(lowerCase)
2473 .Case("r13", ARM::SP)
2474 .Case("r14", ARM::LR)
2475 .Case("r15", ARM::PC)
2476 .Case("ip", ARM::R12)
Jim Grosbach40e28552011-12-08 19:27:38 +00002477 // Additional register name aliases for 'gas' compatibility.
2478 .Case("a1", ARM::R0)
2479 .Case("a2", ARM::R1)
2480 .Case("a3", ARM::R2)
2481 .Case("a4", ARM::R3)
2482 .Case("v1", ARM::R4)
2483 .Case("v2", ARM::R5)
2484 .Case("v3", ARM::R6)
2485 .Case("v4", ARM::R7)
2486 .Case("v5", ARM::R8)
2487 .Case("v6", ARM::R9)
2488 .Case("v7", ARM::R10)
2489 .Case("v8", ARM::R11)
2490 .Case("sb", ARM::R9)
2491 .Case("sl", ARM::R10)
2492 .Case("fp", ARM::R11)
Owen Anderson0c9f2502011-01-13 22:50:36 +00002493 .Default(0);
2494 }
Jim Grosbacha39cda72011-12-14 02:16:11 +00002495 if (!RegNum) {
Jim Grosbachaee718b2011-12-20 23:11:00 +00002496 // Check for aliases registered via .req. Canonicalize to lower case.
2497 // That's more consistent since register names are case insensitive, and
2498 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2499 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbacha39cda72011-12-14 02:16:11 +00002500 // If no match, return failure.
2501 if (Entry == RegisterReqs.end())
2502 return -1;
2503 Parser.Lex(); // Eat identifier token.
2504 return Entry->getValue();
2505 }
Bob Wilson69df7232011-02-03 21:46:10 +00002506
Chris Lattnere5658fa2010-10-30 04:09:10 +00002507 Parser.Lex(); // Eat identifier token.
Jim Grosbach460a9052011-10-07 23:56:00 +00002508
Chris Lattnere5658fa2010-10-30 04:09:10 +00002509 return RegNum;
2510}
Jim Grosbachd4462a52010-11-01 16:44:21 +00002511
Jim Grosbach19906722011-07-13 18:49:30 +00002512// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2513// If a recoverable error occurs, return 1. If an irrecoverable error
2514// occurs, return -1. An irrecoverable error is one where tokens have been
2515// consumed in the process of trying to parse the shifter (i.e., when it is
2516// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002517int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00002518 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2519 SMLoc S = Parser.getTok().getLoc();
2520 const AsmToken &Tok = Parser.getTok();
2521 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2522
Benjamin Kramer59085362011-11-06 20:37:06 +00002523 std::string lowerCase = Tok.getString().lower();
Owen Anderson00828302011-03-18 22:50:18 +00002524 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbachaf4edea2011-12-07 23:40:58 +00002525 .Case("asl", ARM_AM::lsl)
Owen Anderson00828302011-03-18 22:50:18 +00002526 .Case("lsl", ARM_AM::lsl)
2527 .Case("lsr", ARM_AM::lsr)
2528 .Case("asr", ARM_AM::asr)
2529 .Case("ror", ARM_AM::ror)
2530 .Case("rrx", ARM_AM::rrx)
2531 .Default(ARM_AM::no_shift);
2532
2533 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00002534 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00002535
Jim Grosbache8606dc2011-07-13 17:50:29 +00002536 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00002537
Jim Grosbache8606dc2011-07-13 17:50:29 +00002538 // The source register for the shift has already been added to the
2539 // operand list, so we need to pop it off and combine it into the shifted
2540 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00002541 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00002542 if (!PrevOp->isReg())
2543 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2544 int SrcReg = PrevOp->getReg();
2545 int64_t Imm = 0;
2546 int ShiftReg = 0;
2547 if (ShiftTy == ARM_AM::rrx) {
2548 // RRX Doesn't have an explicit shift amount. The encoder expects
2549 // the shift register to be the same as the source register. Seems odd,
2550 // but OK.
2551 ShiftReg = SrcReg;
2552 } else {
2553 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00002554 if (Parser.getTok().is(AsmToken::Hash) ||
2555 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbache8606dc2011-07-13 17:50:29 +00002556 Parser.Lex(); // Eat hash.
2557 SMLoc ImmLoc = Parser.getTok().getLoc();
2558 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00002559 if (getParser().ParseExpression(ShiftExpr)) {
2560 Error(ImmLoc, "invalid immediate shift value");
2561 return -1;
2562 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00002563 // The expression must be evaluatable as an immediate.
2564 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00002565 if (!CE) {
2566 Error(ImmLoc, "invalid immediate shift value");
2567 return -1;
2568 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00002569 // Range check the immediate.
2570 // lsl, ror: 0 <= imm <= 31
2571 // lsr, asr: 0 <= imm <= 32
2572 Imm = CE->getValue();
2573 if (Imm < 0 ||
2574 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2575 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00002576 Error(ImmLoc, "immediate shift value out of range");
2577 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00002578 }
Jim Grosbachde626ad2011-12-22 17:37:00 +00002579 // shift by zero is a nop. Always send it through as lsl.
2580 // ('as' compatibility)
2581 if (Imm == 0)
2582 ShiftTy = ARM_AM::lsl;
Jim Grosbache8606dc2011-07-13 17:50:29 +00002583 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002584 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00002585 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00002586 if (ShiftReg == -1) {
2587 Error (L, "expected immediate or register in shift operand");
2588 return -1;
2589 }
2590 } else {
2591 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00002592 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00002593 return -1;
2594 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00002595 }
2596
Owen Anderson92a20222011-07-21 18:54:16 +00002597 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2598 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00002599 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00002600 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00002601 else
2602 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
2603 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00002604
Jim Grosbach19906722011-07-13 18:49:30 +00002605 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00002606}
2607
2608
Bill Wendling50d0f582010-11-18 23:43:05 +00002609/// Try to parse a register name. The token must be an Identifier when called.
2610/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2611/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00002612///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002613/// TODO this is likely to change to allow different register types and or to
2614/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00002615bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002616tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002617 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002618 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00002619 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00002620 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00002621
Bill Wendling50d0f582010-11-18 23:43:05 +00002622 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002623
Chris Lattnere5658fa2010-10-30 04:09:10 +00002624 const AsmToken &ExclaimTok = Parser.getTok();
2625 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00002626 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2627 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00002628 Parser.Lex(); // Eat exclaim token
Jim Grosbach460a9052011-10-07 23:56:00 +00002629 return false;
2630 }
2631
2632 // Also check for an index operand. This is only legal for vector registers,
2633 // but that'll get caught OK in operand matching, so we don't need to
2634 // explicitly filter everything else out here.
2635 if (Parser.getTok().is(AsmToken::LBrac)) {
2636 SMLoc SIdx = Parser.getTok().getLoc();
2637 Parser.Lex(); // Eat left bracket token.
2638
2639 const MCExpr *ImmVal;
Jim Grosbach460a9052011-10-07 23:56:00 +00002640 if (getParser().ParseExpression(ImmVal))
Jim Grosbach24dda212012-01-31 23:51:09 +00002641 return true;
Jim Grosbach460a9052011-10-07 23:56:00 +00002642 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachef4d3eb2012-01-26 15:56:45 +00002643 if (!MCE)
2644 return TokError("immediate value expected for vector index");
Jim Grosbach460a9052011-10-07 23:56:00 +00002645
2646 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachef4d3eb2012-01-26 15:56:45 +00002647 if (Parser.getTok().isNot(AsmToken::RBrac))
2648 return Error(E, "']' expected");
Jim Grosbach460a9052011-10-07 23:56:00 +00002649
2650 Parser.Lex(); // Eat right bracket token.
2651
2652 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2653 SIdx, E,
2654 getContext()));
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00002655 }
2656
Bill Wendling50d0f582010-11-18 23:43:05 +00002657 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002658}
2659
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002660/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2661/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2662/// "c5", ...
2663static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002664 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2665 // but efficient.
2666 switch (Name.size()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00002667 default: return -1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002668 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002669 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002670 return -1;
2671 switch (Name[1]) {
2672 default: return -1;
2673 case '0': return 0;
2674 case '1': return 1;
2675 case '2': return 2;
2676 case '3': return 3;
2677 case '4': return 4;
2678 case '5': return 5;
2679 case '6': return 6;
2680 case '7': return 7;
2681 case '8': return 8;
2682 case '9': return 9;
2683 }
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002684 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002685 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002686 return -1;
2687 switch (Name[2]) {
2688 default: return -1;
2689 case '0': return 10;
2690 case '1': return 11;
2691 case '2': return 12;
2692 case '3': return 13;
2693 case '4': return 14;
2694 case '5': return 15;
2695 }
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002696 }
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002697}
2698
Jim Grosbach89df9962011-08-26 21:43:41 +00002699/// parseITCondCode - Try to parse a condition code for an IT instruction.
2700ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2701parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2702 SMLoc S = Parser.getTok().getLoc();
2703 const AsmToken &Tok = Parser.getTok();
2704 if (!Tok.is(AsmToken::Identifier))
2705 return MatchOperand_NoMatch;
Richard Barton04a09a42012-04-27 17:34:01 +00002706 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach89df9962011-08-26 21:43:41 +00002707 .Case("eq", ARMCC::EQ)
2708 .Case("ne", ARMCC::NE)
2709 .Case("hs", ARMCC::HS)
2710 .Case("cs", ARMCC::HS)
2711 .Case("lo", ARMCC::LO)
2712 .Case("cc", ARMCC::LO)
2713 .Case("mi", ARMCC::MI)
2714 .Case("pl", ARMCC::PL)
2715 .Case("vs", ARMCC::VS)
2716 .Case("vc", ARMCC::VC)
2717 .Case("hi", ARMCC::HI)
2718 .Case("ls", ARMCC::LS)
2719 .Case("ge", ARMCC::GE)
2720 .Case("lt", ARMCC::LT)
2721 .Case("gt", ARMCC::GT)
2722 .Case("le", ARMCC::LE)
2723 .Case("al", ARMCC::AL)
2724 .Default(~0U);
2725 if (CC == ~0U)
2726 return MatchOperand_NoMatch;
2727 Parser.Lex(); // Eat the token.
2728
2729 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
2730
2731 return MatchOperand_Success;
2732}
2733
Jim Grosbach43904292011-07-25 20:14:50 +00002734/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002735/// token must be an Identifier when called, and if it is a coprocessor
2736/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00002737ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002738parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002739 SMLoc S = Parser.getTok().getLoc();
2740 const AsmToken &Tok = Parser.getTok();
Jim Grosbachc66e7af2011-10-12 20:54:17 +00002741 if (Tok.isNot(AsmToken::Identifier))
2742 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002743
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002744 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002745 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00002746 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002747
2748 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002749 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00002750 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002751}
2752
Jim Grosbach43904292011-07-25 20:14:50 +00002753/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002754/// token must be an Identifier when called, and if it is a coprocessor
2755/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00002756ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002757parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002758 SMLoc S = Parser.getTok().getLoc();
2759 const AsmToken &Tok = Parser.getTok();
Jim Grosbachc66e7af2011-10-12 20:54:17 +00002760 if (Tok.isNot(AsmToken::Identifier))
2761 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002762
2763 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
2764 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00002765 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002766
2767 Parser.Lex(); // Eat identifier token.
2768 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00002769 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002770}
2771
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00002772/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
2773/// coproc_option : '{' imm0_255 '}'
2774ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2775parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2776 SMLoc S = Parser.getTok().getLoc();
2777
2778 // If this isn't a '{', this isn't a coprocessor immediate operand.
2779 if (Parser.getTok().isNot(AsmToken::LCurly))
2780 return MatchOperand_NoMatch;
2781 Parser.Lex(); // Eat the '{'
2782
2783 const MCExpr *Expr;
2784 SMLoc Loc = Parser.getTok().getLoc();
2785 if (getParser().ParseExpression(Expr)) {
2786 Error(Loc, "illegal expression");
2787 return MatchOperand_ParseFail;
2788 }
2789 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2790 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
2791 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
2792 return MatchOperand_ParseFail;
2793 }
2794 int Val = CE->getValue();
2795
2796 // Check for and consume the closing '}'
2797 if (Parser.getTok().isNot(AsmToken::RCurly))
2798 return MatchOperand_ParseFail;
2799 SMLoc E = Parser.getTok().getLoc();
2800 Parser.Lex(); // Eat the '}'
2801
2802 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
2803 return MatchOperand_Success;
2804}
2805
Jim Grosbachd0588e22011-09-14 18:08:35 +00002806// For register list parsing, we need to map from raw GPR register numbering
2807// to the enumeration values. The enumeration values aren't sorted by
2808// register number due to our using "sp", "lr" and "pc" as canonical names.
2809static unsigned getNextRegister(unsigned Reg) {
2810 // If this is a GPR, we need to do it manually, otherwise we can rely
2811 // on the sort ordering of the enumeration since the other reg-classes
2812 // are sane.
2813 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
2814 return Reg + 1;
2815 switch(Reg) {
Craig Topperbc219812012-02-07 02:50:20 +00002816 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbachd0588e22011-09-14 18:08:35 +00002817 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
2818 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
2819 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
2820 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
2821 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
2822 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
2823 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
2824 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
2825 }
2826}
2827
Jim Grosbachce485e72011-11-11 21:27:40 +00002828// Return the low-subreg of a given Q register.
2829static unsigned getDRegFromQReg(unsigned QReg) {
2830 switch (QReg) {
2831 default: llvm_unreachable("expected a Q register!");
2832 case ARM::Q0: return ARM::D0;
2833 case ARM::Q1: return ARM::D2;
2834 case ARM::Q2: return ARM::D4;
2835 case ARM::Q3: return ARM::D6;
2836 case ARM::Q4: return ARM::D8;
2837 case ARM::Q5: return ARM::D10;
2838 case ARM::Q6: return ARM::D12;
2839 case ARM::Q7: return ARM::D14;
2840 case ARM::Q8: return ARM::D16;
Jim Grosbach25e0a872011-11-15 21:01:30 +00002841 case ARM::Q9: return ARM::D18;
Jim Grosbachce485e72011-11-11 21:27:40 +00002842 case ARM::Q10: return ARM::D20;
2843 case ARM::Q11: return ARM::D22;
2844 case ARM::Q12: return ARM::D24;
2845 case ARM::Q13: return ARM::D26;
2846 case ARM::Q14: return ARM::D28;
2847 case ARM::Q15: return ARM::D30;
2848 }
2849}
2850
Jim Grosbachd0588e22011-09-14 18:08:35 +00002851/// Parse a register list.
Bill Wendling50d0f582010-11-18 23:43:05 +00002852bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002853parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00002854 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002855 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00002856 SMLoc S = Parser.getTok().getLoc();
Jim Grosbachd0588e22011-09-14 18:08:35 +00002857 Parser.Lex(); // Eat '{' token.
2858 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002859
Jim Grosbachd0588e22011-09-14 18:08:35 +00002860 // Check the first register in the list to see what register class
2861 // this is a list of.
2862 int Reg = tryParseRegister();
2863 if (Reg == -1)
2864 return Error(RegLoc, "register expected");
2865
Jim Grosbachce485e72011-11-11 21:27:40 +00002866 // The reglist instructions have at most 16 registers, so reserve
2867 // space for that many.
2868 SmallVector<std::pair<unsigned, SMLoc>, 16> Registers;
2869
2870 // Allow Q regs and just interpret them as the two D sub-registers.
2871 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
2872 Reg = getDRegFromQReg(Reg);
2873 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
2874 ++Reg;
2875 }
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00002876 const MCRegisterClass *RC;
Jim Grosbachd0588e22011-09-14 18:08:35 +00002877 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
2878 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
2879 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
2880 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
2881 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
2882 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
2883 else
2884 return Error(RegLoc, "invalid register in register list");
2885
Jim Grosbachce485e72011-11-11 21:27:40 +00002886 // Store the register.
Jim Grosbachd0588e22011-09-14 18:08:35 +00002887 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002888
Jim Grosbachd0588e22011-09-14 18:08:35 +00002889 // This starts immediately after the first register token in the list,
2890 // so we can see either a comma or a minus (range separator) as a legal
2891 // next token.
2892 while (Parser.getTok().is(AsmToken::Comma) ||
2893 Parser.getTok().is(AsmToken::Minus)) {
2894 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache43862b2011-11-15 23:19:15 +00002895 Parser.Lex(); // Eat the minus.
Jim Grosbachd0588e22011-09-14 18:08:35 +00002896 SMLoc EndLoc = Parser.getTok().getLoc();
2897 int EndReg = tryParseRegister();
2898 if (EndReg == -1)
2899 return Error(EndLoc, "register expected");
Jim Grosbachce485e72011-11-11 21:27:40 +00002900 // Allow Q regs and just interpret them as the two D sub-registers.
2901 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
2902 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbachd0588e22011-09-14 18:08:35 +00002903 // If the register is the same as the start reg, there's nothing
2904 // more to do.
2905 if (Reg == EndReg)
2906 continue;
2907 // The register must be in the same register class as the first.
2908 if (!RC->contains(EndReg))
2909 return Error(EndLoc, "invalid register in register list");
2910 // Ranges must go from low to high.
Eric Christopherdf1c6372012-08-09 22:10:21 +00002911 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jim Grosbachd0588e22011-09-14 18:08:35 +00002912 return Error(EndLoc, "bad range in register list");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002913
Jim Grosbachd0588e22011-09-14 18:08:35 +00002914 // Add all the registers in the range to the register list.
2915 while (Reg != EndReg) {
2916 Reg = getNextRegister(Reg);
2917 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
2918 }
2919 continue;
2920 }
2921 Parser.Lex(); // Eat the comma.
2922 RegLoc = Parser.getTok().getLoc();
2923 int OldReg = Reg;
Jim Grosbacha62d11e2011-12-08 21:34:20 +00002924 const AsmToken RegTok = Parser.getTok();
Jim Grosbachd0588e22011-09-14 18:08:35 +00002925 Reg = tryParseRegister();
2926 if (Reg == -1)
Jim Grosbach2d539692011-09-12 23:36:42 +00002927 return Error(RegLoc, "register expected");
Jim Grosbachce485e72011-11-11 21:27:40 +00002928 // Allow Q regs and just interpret them as the two D sub-registers.
2929 bool isQReg = false;
2930 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
2931 Reg = getDRegFromQReg(Reg);
2932 isQReg = true;
2933 }
Jim Grosbachd0588e22011-09-14 18:08:35 +00002934 // The register must be in the same register class as the first.
2935 if (!RC->contains(Reg))
2936 return Error(RegLoc, "invalid register in register list");
2937 // List must be monotonically increasing.
Eric Christopherdf1c6372012-08-09 22:10:21 +00002938 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbachbe7cf2b2012-03-16 20:48:38 +00002939 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
2940 Warning(RegLoc, "register list not in ascending order");
2941 else
2942 return Error(RegLoc, "register list not in ascending order");
2943 }
Eric Christopherdf1c6372012-08-09 22:10:21 +00002944 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbacha62d11e2011-12-08 21:34:20 +00002945 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
2946 ") in register list");
2947 continue;
2948 }
Jim Grosbachd0588e22011-09-14 18:08:35 +00002949 // VFP register lists must also be contiguous.
2950 // It's OK to use the enumeration values directly here rather, as the
2951 // VFP register classes have the enum sorted properly.
2952 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
2953 Reg != OldReg + 1)
2954 return Error(RegLoc, "non-contiguous register range");
2955 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Jim Grosbachce485e72011-11-11 21:27:40 +00002956 if (isQReg)
2957 Registers.push_back(std::pair<unsigned, SMLoc>(++Reg, RegLoc));
Bill Wendlinge7176102010-11-06 22:36:58 +00002958 }
2959
Jim Grosbachd0588e22011-09-14 18:08:35 +00002960 SMLoc E = Parser.getTok().getLoc();
2961 if (Parser.getTok().isNot(AsmToken::RCurly))
2962 return Error(E, "'}' expected");
2963 Parser.Lex(); // Eat '}' token.
2964
Jim Grosbach27debd62011-12-13 21:48:29 +00002965 // Push the register list operand.
Bill Wendling50d0f582010-11-18 23:43:05 +00002966 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach27debd62011-12-13 21:48:29 +00002967
2968 // The ARM system instruction variants for LDM/STM have a '^' token here.
2969 if (Parser.getTok().is(AsmToken::Caret)) {
2970 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
2971 Parser.Lex(); // Eat '^' token.
2972 }
2973
Bill Wendling50d0f582010-11-18 23:43:05 +00002974 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002975}
2976
Jim Grosbach98b05a52011-11-30 01:09:44 +00002977// Helper function to parse the lane index for vector lists.
2978ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach7636bf62011-12-02 00:35:16 +00002979parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index) {
2980 Index = 0; // Always return a defined index value.
Jim Grosbach98b05a52011-11-30 01:09:44 +00002981 if (Parser.getTok().is(AsmToken::LBrac)) {
2982 Parser.Lex(); // Eat the '['.
2983 if (Parser.getTok().is(AsmToken::RBrac)) {
2984 // "Dn[]" is the 'all lanes' syntax.
2985 LaneKind = AllLanes;
2986 Parser.Lex(); // Eat the ']'.
2987 return MatchOperand_Success;
2988 }
Jim Grosbachceee9842012-03-19 20:39:53 +00002989
2990 // There's an optional '#' token here. Normally there wouldn't be, but
2991 // inline assemble puts one in, and it's friendly to accept that.
2992 if (Parser.getTok().is(AsmToken::Hash))
2993 Parser.Lex(); // Eat the '#'
2994
Jim Grosbachc9313252011-12-21 01:19:23 +00002995 const MCExpr *LaneIndex;
2996 SMLoc Loc = Parser.getTok().getLoc();
2997 if (getParser().ParseExpression(LaneIndex)) {
2998 Error(Loc, "illegal expression");
2999 return MatchOperand_ParseFail;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003000 }
Jim Grosbachc9313252011-12-21 01:19:23 +00003001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3002 if (!CE) {
3003 Error(Loc, "lane index must be empty or an integer");
3004 return MatchOperand_ParseFail;
3005 }
3006 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3007 Error(Parser.getTok().getLoc(), "']' expected");
3008 return MatchOperand_ParseFail;
3009 }
3010 Parser.Lex(); // Eat the ']'.
3011 int64_t Val = CE->getValue();
3012
3013 // FIXME: Make this range check context sensitive for .8, .16, .32.
3014 if (Val < 0 || Val > 7) {
3015 Error(Parser.getTok().getLoc(), "lane index out of range");
3016 return MatchOperand_ParseFail;
3017 }
3018 Index = Val;
3019 LaneKind = IndexedLane;
3020 return MatchOperand_Success;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003021 }
3022 LaneKind = NoLanes;
3023 return MatchOperand_Success;
3024}
3025
Jim Grosbach862019c2011-10-18 23:02:30 +00003026// parse a vector register list
3027ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3028parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003029 VectorLaneTy LaneKind;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003030 unsigned LaneIndex;
Jim Grosbach5c984e42011-11-15 21:45:55 +00003031 SMLoc S = Parser.getTok().getLoc();
3032 // As an extension (to match gas), support a plain D register or Q register
3033 // (without encosing curly braces) as a single or double entry list,
3034 // respectively.
3035 if (Parser.getTok().is(AsmToken::Identifier)) {
3036 int Reg = tryParseRegister();
3037 if (Reg == -1)
3038 return MatchOperand_NoMatch;
3039 SMLoc E = Parser.getTok().getLoc();
3040 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jim Grosbach7636bf62011-12-02 00:35:16 +00003041 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex);
Jim Grosbach98b05a52011-11-30 01:09:44 +00003042 if (Res != MatchOperand_Success)
3043 return Res;
3044 switch (LaneKind) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003045 case NoLanes:
3046 E = Parser.getTok().getLoc();
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003047 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbach98b05a52011-11-30 01:09:44 +00003048 break;
3049 case AllLanes:
3050 E = Parser.getTok().getLoc();
Jim Grosbach3471d4f2011-12-21 00:38:54 +00003051 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3052 S, E));
Jim Grosbach98b05a52011-11-30 01:09:44 +00003053 break;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003054 case IndexedLane:
3055 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach95fad1c2011-12-20 19:21:26 +00003056 LaneIndex,
3057 false, S, E));
Jim Grosbach7636bf62011-12-02 00:35:16 +00003058 break;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003059 }
Jim Grosbach5c984e42011-11-15 21:45:55 +00003060 return MatchOperand_Success;
3061 }
3062 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3063 Reg = getDRegFromQReg(Reg);
Jim Grosbach7636bf62011-12-02 00:35:16 +00003064 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex);
Jim Grosbach98b05a52011-11-30 01:09:44 +00003065 if (Res != MatchOperand_Success)
3066 return Res;
3067 switch (LaneKind) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003068 case NoLanes:
3069 E = Parser.getTok().getLoc();
Jim Grosbach28f08c92012-03-05 19:33:30 +00003070 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbachc0fc4502012-03-06 22:01:44 +00003071 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003072 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbach98b05a52011-11-30 01:09:44 +00003073 break;
3074 case AllLanes:
3075 E = Parser.getTok().getLoc();
Jim Grosbachc0fc4502012-03-06 22:01:44 +00003076 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3077 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach3471d4f2011-12-21 00:38:54 +00003078 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3079 S, E));
Jim Grosbach98b05a52011-11-30 01:09:44 +00003080 break;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003081 case IndexedLane:
3082 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach95fad1c2011-12-20 19:21:26 +00003083 LaneIndex,
3084 false, S, E));
Jim Grosbach7636bf62011-12-02 00:35:16 +00003085 break;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003086 }
Jim Grosbach5c984e42011-11-15 21:45:55 +00003087 return MatchOperand_Success;
3088 }
3089 Error(S, "vector register expected");
3090 return MatchOperand_ParseFail;
3091 }
3092
3093 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbach862019c2011-10-18 23:02:30 +00003094 return MatchOperand_NoMatch;
3095
Jim Grosbach862019c2011-10-18 23:02:30 +00003096 Parser.Lex(); // Eat '{' token.
3097 SMLoc RegLoc = Parser.getTok().getLoc();
3098
3099 int Reg = tryParseRegister();
3100 if (Reg == -1) {
3101 Error(RegLoc, "register expected");
3102 return MatchOperand_ParseFail;
3103 }
Jim Grosbach862019c2011-10-18 23:02:30 +00003104 unsigned Count = 1;
Jim Grosbach276ed032011-12-15 21:54:55 +00003105 int Spacing = 0;
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003106 unsigned FirstReg = Reg;
3107 // The list is of D registers, but we also allow Q regs and just interpret
3108 // them as the two D sub-registers.
3109 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3110 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003111 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3112 // it's ambiguous with four-register single spaced.
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003113 ++Reg;
3114 ++Count;
3115 }
Jim Grosbach7636bf62011-12-02 00:35:16 +00003116 if (parseVectorLane(LaneKind, LaneIndex) != MatchOperand_Success)
Jim Grosbach98b05a52011-11-30 01:09:44 +00003117 return MatchOperand_ParseFail;
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003118
Jim Grosbache43862b2011-11-15 23:19:15 +00003119 while (Parser.getTok().is(AsmToken::Comma) ||
3120 Parser.getTok().is(AsmToken::Minus)) {
3121 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003122 if (!Spacing)
3123 Spacing = 1; // Register range implies a single spaced list.
3124 else if (Spacing == 2) {
3125 Error(Parser.getTok().getLoc(),
3126 "sequential registers in double spaced list");
3127 return MatchOperand_ParseFail;
3128 }
Jim Grosbache43862b2011-11-15 23:19:15 +00003129 Parser.Lex(); // Eat the minus.
3130 SMLoc EndLoc = Parser.getTok().getLoc();
3131 int EndReg = tryParseRegister();
3132 if (EndReg == -1) {
3133 Error(EndLoc, "register expected");
3134 return MatchOperand_ParseFail;
3135 }
3136 // Allow Q regs and just interpret them as the two D sub-registers.
3137 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3138 EndReg = getDRegFromQReg(EndReg) + 1;
3139 // If the register is the same as the start reg, there's nothing
3140 // more to do.
3141 if (Reg == EndReg)
3142 continue;
3143 // The register must be in the same register class as the first.
3144 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
3145 Error(EndLoc, "invalid register in register list");
3146 return MatchOperand_ParseFail;
3147 }
3148 // Ranges must go from low to high.
3149 if (Reg > EndReg) {
3150 Error(EndLoc, "bad range in register list");
3151 return MatchOperand_ParseFail;
3152 }
Jim Grosbach98b05a52011-11-30 01:09:44 +00003153 // Parse the lane specifier if present.
3154 VectorLaneTy NextLaneKind;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003155 unsigned NextLaneIndex;
3156 if (parseVectorLane(NextLaneKind, NextLaneIndex) != MatchOperand_Success)
Jim Grosbach98b05a52011-11-30 01:09:44 +00003157 return MatchOperand_ParseFail;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003158 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003159 Error(EndLoc, "mismatched lane index in register list");
3160 return MatchOperand_ParseFail;
3161 }
3162 EndLoc = Parser.getTok().getLoc();
Jim Grosbache43862b2011-11-15 23:19:15 +00003163
3164 // Add all the registers in the range to the register list.
3165 Count += EndReg - Reg;
3166 Reg = EndReg;
3167 continue;
3168 }
Jim Grosbach862019c2011-10-18 23:02:30 +00003169 Parser.Lex(); // Eat the comma.
3170 RegLoc = Parser.getTok().getLoc();
3171 int OldReg = Reg;
3172 Reg = tryParseRegister();
3173 if (Reg == -1) {
3174 Error(RegLoc, "register expected");
3175 return MatchOperand_ParseFail;
3176 }
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003177 // vector register lists must be contiguous.
Jim Grosbach862019c2011-10-18 23:02:30 +00003178 // It's OK to use the enumeration values directly here rather, as the
3179 // VFP register classes have the enum sorted properly.
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003180 //
3181 // The list is of D registers, but we also allow Q regs and just interpret
3182 // them as the two D sub-registers.
3183 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003184 if (!Spacing)
3185 Spacing = 1; // Register range implies a single spaced list.
3186 else if (Spacing == 2) {
3187 Error(RegLoc,
3188 "invalid register in double-spaced list (must be 'D' register')");
3189 return MatchOperand_ParseFail;
3190 }
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003191 Reg = getDRegFromQReg(Reg);
3192 if (Reg != OldReg + 1) {
3193 Error(RegLoc, "non-contiguous register range");
3194 return MatchOperand_ParseFail;
3195 }
3196 ++Reg;
3197 Count += 2;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003198 // Parse the lane specifier if present.
3199 VectorLaneTy NextLaneKind;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003200 unsigned NextLaneIndex;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003201 SMLoc EndLoc = Parser.getTok().getLoc();
Jim Grosbach7636bf62011-12-02 00:35:16 +00003202 if (parseVectorLane(NextLaneKind, NextLaneIndex) != MatchOperand_Success)
Jim Grosbach98b05a52011-11-30 01:09:44 +00003203 return MatchOperand_ParseFail;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003204 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003205 Error(EndLoc, "mismatched lane index in register list");
3206 return MatchOperand_ParseFail;
3207 }
Jim Grosbachc73d73e2011-10-28 00:06:50 +00003208 continue;
3209 }
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003210 // Normal D register.
3211 // Figure out the register spacing (single or double) of the list if
3212 // we don't know it already.
3213 if (!Spacing)
3214 Spacing = 1 + (Reg == OldReg + 2);
3215
3216 // Just check that it's contiguous and keep going.
3217 if (Reg != OldReg + Spacing) {
Jim Grosbach862019c2011-10-18 23:02:30 +00003218 Error(RegLoc, "non-contiguous register range");
3219 return MatchOperand_ParseFail;
3220 }
Jim Grosbach862019c2011-10-18 23:02:30 +00003221 ++Count;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003222 // Parse the lane specifier if present.
3223 VectorLaneTy NextLaneKind;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003224 unsigned NextLaneIndex;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003225 SMLoc EndLoc = Parser.getTok().getLoc();
Jim Grosbach7636bf62011-12-02 00:35:16 +00003226 if (parseVectorLane(NextLaneKind, NextLaneIndex) != MatchOperand_Success)
Jim Grosbach98b05a52011-11-30 01:09:44 +00003227 return MatchOperand_ParseFail;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003228 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003229 Error(EndLoc, "mismatched lane index in register list");
3230 return MatchOperand_ParseFail;
3231 }
Jim Grosbach862019c2011-10-18 23:02:30 +00003232 }
3233
3234 SMLoc E = Parser.getTok().getLoc();
3235 if (Parser.getTok().isNot(AsmToken::RCurly)) {
3236 Error(E, "'}' expected");
3237 return MatchOperand_ParseFail;
3238 }
3239 Parser.Lex(); // Eat '}' token.
3240
Jim Grosbach98b05a52011-11-30 01:09:44 +00003241 switch (LaneKind) {
Jim Grosbach98b05a52011-11-30 01:09:44 +00003242 case NoLanes:
Jim Grosbachc0fc4502012-03-06 22:01:44 +00003243 // Two-register operands have been converted to the
Jim Grosbachc3384c92012-03-05 21:43:40 +00003244 // composite register classes.
3245 if (Count == 2) {
3246 const MCRegisterClass *RC = (Spacing == 1) ?
3247 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3248 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3249 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3250 }
Jim Grosbach28f08c92012-03-05 19:33:30 +00003251
Jim Grosbach0aaf4cd2011-12-15 21:44:33 +00003252 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3253 (Spacing == 2), S, E));
Jim Grosbach98b05a52011-11-30 01:09:44 +00003254 break;
3255 case AllLanes:
Jim Grosbachc0fc4502012-03-06 22:01:44 +00003256 // Two-register operands have been converted to the
3257 // composite register classes.
Jim Grosbach4d0983a2012-03-06 23:10:38 +00003258 if (Count == 2) {
3259 const MCRegisterClass *RC = (Spacing == 1) ?
3260 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3261 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbachc0fc4502012-03-06 22:01:44 +00003262 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3263 }
Jim Grosbach98b05a52011-11-30 01:09:44 +00003264 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00003265 (Spacing == 2),
Jim Grosbach98b05a52011-11-30 01:09:44 +00003266 S, E));
3267 break;
Jim Grosbach7636bf62011-12-02 00:35:16 +00003268 case IndexedLane:
3269 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach95fad1c2011-12-20 19:21:26 +00003270 LaneIndex,
3271 (Spacing == 2),
3272 S, E));
Jim Grosbach7636bf62011-12-02 00:35:16 +00003273 break;
Jim Grosbach98b05a52011-11-30 01:09:44 +00003274 }
Jim Grosbach862019c2011-10-18 23:02:30 +00003275 return MatchOperand_Success;
3276}
3277
Jim Grosbach43904292011-07-25 20:14:50 +00003278/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00003279ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00003280parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003281 SMLoc S = Parser.getTok().getLoc();
3282 const AsmToken &Tok = Parser.getTok();
Jiangning Liuc1b7ca52012-08-02 08:21:27 +00003283 unsigned Opt;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003284
Jiangning Liuc1b7ca52012-08-02 08:21:27 +00003285 if (Tok.is(AsmToken::Identifier)) {
3286 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003287
Jiangning Liuc1b7ca52012-08-02 08:21:27 +00003288 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3289 .Case("sy", ARM_MB::SY)
3290 .Case("st", ARM_MB::ST)
3291 .Case("sh", ARM_MB::ISH)
3292 .Case("ish", ARM_MB::ISH)
3293 .Case("shst", ARM_MB::ISHST)
3294 .Case("ishst", ARM_MB::ISHST)
3295 .Case("nsh", ARM_MB::NSH)
3296 .Case("un", ARM_MB::NSH)
3297 .Case("nshst", ARM_MB::NSHST)
3298 .Case("unst", ARM_MB::NSHST)
3299 .Case("osh", ARM_MB::OSH)
3300 .Case("oshst", ARM_MB::OSHST)
3301 .Default(~0U);
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003302
Jiangning Liuc1b7ca52012-08-02 08:21:27 +00003303 if (Opt == ~0U)
3304 return MatchOperand_NoMatch;
3305
3306 Parser.Lex(); // Eat identifier token.
3307 } else if (Tok.is(AsmToken::Hash) ||
3308 Tok.is(AsmToken::Dollar) ||
3309 Tok.is(AsmToken::Integer)) {
3310 if (Parser.getTok().isNot(AsmToken::Integer))
3311 Parser.Lex(); // Eat the '#'.
3312 SMLoc Loc = Parser.getTok().getLoc();
3313
3314 const MCExpr *MemBarrierID;
3315 if (getParser().ParseExpression(MemBarrierID)) {
3316 Error(Loc, "illegal expression");
3317 return MatchOperand_ParseFail;
3318 }
3319
3320 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3321 if (!CE) {
3322 Error(Loc, "constant expression expected");
3323 return MatchOperand_ParseFail;
3324 }
3325
3326 int Val = CE->getValue();
3327 if (Val & ~0xf) {
3328 Error(Loc, "immediate value out of range");
3329 return MatchOperand_ParseFail;
3330 }
3331
3332 Opt = ARM_MB::RESERVED_0 + Val;
3333 } else
3334 return MatchOperand_ParseFail;
3335
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003336 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00003337 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003338}
3339
Jim Grosbach43904292011-07-25 20:14:50 +00003340/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003341ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00003342parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003343 SMLoc S = Parser.getTok().getLoc();
3344 const AsmToken &Tok = Parser.getTok();
Richard Bartona1c73672012-06-14 10:48:04 +00003345 if (!Tok.is(AsmToken::Identifier))
3346 return MatchOperand_NoMatch;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003347 StringRef IFlagsStr = Tok.getString();
3348
Owen Anderson2dbb46a2011-10-05 17:16:40 +00003349 // An iflags string of "none" is interpreted to mean that none of the AIF
3350 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003351 unsigned IFlags = 0;
Owen Anderson2dbb46a2011-10-05 17:16:40 +00003352 if (IFlagsStr != "none") {
3353 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3354 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3355 .Case("a", ARM_PROC::A)
3356 .Case("i", ARM_PROC::I)
3357 .Case("f", ARM_PROC::F)
3358 .Default(~0U);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003359
Owen Anderson2dbb46a2011-10-05 17:16:40 +00003360 // If some specific iflag is already set, it means that some letter is
3361 // present more than once, this is not acceptable.
3362 if (Flag == ~0U || (IFlags & Flag))
3363 return MatchOperand_NoMatch;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003364
Owen Anderson2dbb46a2011-10-05 17:16:40 +00003365 IFlags |= Flag;
3366 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003367 }
3368
3369 Parser.Lex(); // Eat identifier token.
3370 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3371 return MatchOperand_Success;
3372}
3373
Jim Grosbach43904292011-07-25 20:14:50 +00003374/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003375ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00003376parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003377 SMLoc S = Parser.getTok().getLoc();
3378 const AsmToken &Tok = Parser.getTok();
3379 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
3380 StringRef Mask = Tok.getString();
3381
James Molloyacad68d2011-09-28 14:21:38 +00003382 if (isMClass()) {
3383 // See ARMv6-M 10.1.1
Jim Grosbachb84ad4a2012-03-15 21:34:14 +00003384 std::string Name = Mask.lower();
3385 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderby0fd4f3c2012-05-17 22:18:01 +00003386 // Note: in the documentation:
3387 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3388 // for MSR APSR_nzcvq.
3389 // but we do make it an alias here. This is so to get the "mask encoding"
3390 // bits correct on MSR APSR writes.
3391 //
3392 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3393 // should really only be allowed when writing a special register. Note
3394 // they get dropped in the MRS instruction reading a special register as
3395 // the SYSm field is only 8 bits.
3396 //
3397 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3398 // includes the DSP extension but that is not checked.
3399 .Case("apsr", 0x800)
3400 .Case("apsr_nzcvq", 0x800)
3401 .Case("apsr_g", 0x400)
3402 .Case("apsr_nzcvqg", 0xc00)
3403 .Case("iapsr", 0x801)
3404 .Case("iapsr_nzcvq", 0x801)
3405 .Case("iapsr_g", 0x401)
3406 .Case("iapsr_nzcvqg", 0xc01)
3407 .Case("eapsr", 0x802)
3408 .Case("eapsr_nzcvq", 0x802)
3409 .Case("eapsr_g", 0x402)
3410 .Case("eapsr_nzcvqg", 0xc02)
3411 .Case("xpsr", 0x803)
3412 .Case("xpsr_nzcvq", 0x803)
3413 .Case("xpsr_g", 0x403)
3414 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderbyf49a4092012-06-15 22:14:44 +00003415 .Case("ipsr", 0x805)
3416 .Case("epsr", 0x806)
3417 .Case("iepsr", 0x807)
3418 .Case("msp", 0x808)
3419 .Case("psp", 0x809)
3420 .Case("primask", 0x810)
3421 .Case("basepri", 0x811)
3422 .Case("basepri_max", 0x812)
3423 .Case("faultmask", 0x813)
3424 .Case("control", 0x814)
James Molloyacad68d2011-09-28 14:21:38 +00003425 .Default(~0U);
Jim Grosbach18c8d122011-12-22 17:17:10 +00003426
James Molloyacad68d2011-09-28 14:21:38 +00003427 if (FlagsVal == ~0U)
3428 return MatchOperand_NoMatch;
3429
Kevin Enderbyf49a4092012-06-15 22:14:44 +00003430 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloyacad68d2011-09-28 14:21:38 +00003431 // basepri, basepri_max and faultmask only valid for V7m.
3432 return MatchOperand_NoMatch;
Jim Grosbach18c8d122011-12-22 17:17:10 +00003433
James Molloyacad68d2011-09-28 14:21:38 +00003434 Parser.Lex(); // Eat identifier token.
3435 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3436 return MatchOperand_Success;
3437 }
3438
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003439 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3440 size_t Start = 0, Next = Mask.find('_');
3441 StringRef Flags = "";
Benjamin Kramer59085362011-11-06 20:37:06 +00003442 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003443 if (Next != StringRef::npos)
3444 Flags = Mask.slice(Next+1, Mask.size());
3445
3446 // FlagsVal contains the complete mask:
3447 // 3-0: Mask
3448 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3449 unsigned FlagsVal = 0;
3450
3451 if (SpecReg == "apsr") {
3452 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003453 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003454 .Case("g", 0x4) // same as CPSR_s
3455 .Case("nzcvqg", 0xc) // same as CPSR_fs
3456 .Default(~0U);
3457
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00003458 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003459 if (!Flags.empty())
3460 return MatchOperand_NoMatch;
3461 else
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003462 FlagsVal = 8; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00003463 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003464 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbachb657a902012-04-05 03:17:53 +00003465 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3466 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00003467 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003468 for (int i = 0, e = Flags.size(); i != e; ++i) {
3469 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3470 .Case("c", 1)
3471 .Case("x", 2)
3472 .Case("s", 4)
3473 .Case("f", 8)
3474 .Default(~0U);
3475
3476 // If some specific flag is already set, it means that some letter is
3477 // present more than once, this is not acceptable.
3478 if (FlagsVal == ~0U || (FlagsVal & Flag))
3479 return MatchOperand_NoMatch;
3480 FlagsVal |= Flag;
3481 }
3482 } else // No match for special register.
3483 return MatchOperand_NoMatch;
3484
Owen Anderson7784f1d2011-10-21 18:43:28 +00003485 // Special register without flags is NOT equivalent to "fc" flags.
3486 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3487 // two lines would enable gas compatibility at the expense of breaking
3488 // round-tripping.
3489 //
3490 // if (!FlagsVal)
3491 // FlagsVal = 0x9;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003492
3493 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3494 if (SpecReg == "spsr")
3495 FlagsVal |= 16;
3496
3497 Parser.Lex(); // Eat identifier token.
3498 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3499 return MatchOperand_Success;
3500}
3501
Jim Grosbachf6c05252011-07-21 17:23:04 +00003502ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3503parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3504 int Low, int High) {
3505 const AsmToken &Tok = Parser.getTok();
3506 if (Tok.isNot(AsmToken::Identifier)) {
3507 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3508 return MatchOperand_ParseFail;
3509 }
3510 StringRef ShiftName = Tok.getString();
Benjamin Kramer59085362011-11-06 20:37:06 +00003511 std::string LowerOp = Op.lower();
3512 std::string UpperOp = Op.upper();
Jim Grosbachf6c05252011-07-21 17:23:04 +00003513 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3514 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3515 return MatchOperand_ParseFail;
3516 }
3517 Parser.Lex(); // Eat shift type token.
3518
3519 // There must be a '#' and a shift amount.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003520 if (Parser.getTok().isNot(AsmToken::Hash) &&
3521 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbachf6c05252011-07-21 17:23:04 +00003522 Error(Parser.getTok().getLoc(), "'#' expected");
3523 return MatchOperand_ParseFail;
3524 }
3525 Parser.Lex(); // Eat hash token.
3526
3527 const MCExpr *ShiftAmount;
3528 SMLoc Loc = Parser.getTok().getLoc();
3529 if (getParser().ParseExpression(ShiftAmount)) {
3530 Error(Loc, "illegal expression");
3531 return MatchOperand_ParseFail;
3532 }
3533 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3534 if (!CE) {
3535 Error(Loc, "constant expression expected");
3536 return MatchOperand_ParseFail;
3537 }
3538 int Val = CE->getValue();
3539 if (Val < Low || Val > High) {
3540 Error(Loc, "immediate value out of range");
3541 return MatchOperand_ParseFail;
3542 }
3543
3544 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
3545
3546 return MatchOperand_Success;
3547}
3548
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003549ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3550parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3551 const AsmToken &Tok = Parser.getTok();
3552 SMLoc S = Tok.getLoc();
3553 if (Tok.isNot(AsmToken::Identifier)) {
3554 Error(Tok.getLoc(), "'be' or 'le' operand expected");
3555 return MatchOperand_ParseFail;
3556 }
3557 int Val = StringSwitch<int>(Tok.getString())
3558 .Case("be", 1)
3559 .Case("le", 0)
3560 .Default(-1);
3561 Parser.Lex(); // Eat the token.
3562
3563 if (Val == -1) {
3564 Error(Tok.getLoc(), "'be' or 'le' operand expected");
3565 return MatchOperand_ParseFail;
3566 }
3567 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3568 getContext()),
3569 S, Parser.getTok().getLoc()));
3570 return MatchOperand_Success;
3571}
3572
Jim Grosbach580f4a92011-07-25 22:20:28 +00003573/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3574/// instructions. Legal values are:
3575/// lsl #n 'n' in [0,31]
3576/// asr #n 'n' in [1,32]
3577/// n == 32 encoded as n == 0.
3578ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3579parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3580 const AsmToken &Tok = Parser.getTok();
3581 SMLoc S = Tok.getLoc();
3582 if (Tok.isNot(AsmToken::Identifier)) {
3583 Error(S, "shift operator 'asr' or 'lsl' expected");
3584 return MatchOperand_ParseFail;
3585 }
3586 StringRef ShiftName = Tok.getString();
3587 bool isASR;
3588 if (ShiftName == "lsl" || ShiftName == "LSL")
3589 isASR = false;
3590 else if (ShiftName == "asr" || ShiftName == "ASR")
3591 isASR = true;
3592 else {
3593 Error(S, "shift operator 'asr' or 'lsl' expected");
3594 return MatchOperand_ParseFail;
3595 }
3596 Parser.Lex(); // Eat the operator.
3597
3598 // A '#' and a shift amount.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003599 if (Parser.getTok().isNot(AsmToken::Hash) &&
3600 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00003601 Error(Parser.getTok().getLoc(), "'#' expected");
3602 return MatchOperand_ParseFail;
3603 }
3604 Parser.Lex(); // Eat hash token.
3605
3606 const MCExpr *ShiftAmount;
3607 SMLoc E = Parser.getTok().getLoc();
3608 if (getParser().ParseExpression(ShiftAmount)) {
3609 Error(E, "malformed shift expression");
3610 return MatchOperand_ParseFail;
3611 }
3612 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3613 if (!CE) {
3614 Error(E, "shift amount must be an immediate");
3615 return MatchOperand_ParseFail;
3616 }
3617
3618 int64_t Val = CE->getValue();
3619 if (isASR) {
3620 // Shift amount must be in [1,32]
3621 if (Val < 1 || Val > 32) {
3622 Error(E, "'asr' shift amount must be in range [1,32]");
3623 return MatchOperand_ParseFail;
3624 }
Owen Anderson0afa0092011-09-26 21:06:22 +00003625 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3626 if (isThumb() && Val == 32) {
3627 Error(E, "'asr #32' shift amount not allowed in Thumb mode");
3628 return MatchOperand_ParseFail;
3629 }
Jim Grosbach580f4a92011-07-25 22:20:28 +00003630 if (Val == 32) Val = 0;
3631 } else {
3632 // Shift amount must be in [1,32]
3633 if (Val < 0 || Val > 31) {
3634 Error(E, "'lsr' shift amount must be in range [0,31]");
3635 return MatchOperand_ParseFail;
3636 }
3637 }
3638
3639 E = Parser.getTok().getLoc();
3640 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
3641
3642 return MatchOperand_Success;
3643}
3644
Jim Grosbach7e1547e2011-07-27 20:15:40 +00003645/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3646/// of instructions. Legal values are:
3647/// ror #n 'n' in {0, 8, 16, 24}
3648ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3649parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3650 const AsmToken &Tok = Parser.getTok();
3651 SMLoc S = Tok.getLoc();
Jim Grosbach326efe52011-09-19 20:29:33 +00003652 if (Tok.isNot(AsmToken::Identifier))
3653 return MatchOperand_NoMatch;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00003654 StringRef ShiftName = Tok.getString();
Jim Grosbach326efe52011-09-19 20:29:33 +00003655 if (ShiftName != "ror" && ShiftName != "ROR")
3656 return MatchOperand_NoMatch;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00003657 Parser.Lex(); // Eat the operator.
3658
3659 // A '#' and a rotate amount.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003660 if (Parser.getTok().isNot(AsmToken::Hash) &&
3661 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach7e1547e2011-07-27 20:15:40 +00003662 Error(Parser.getTok().getLoc(), "'#' expected");
3663 return MatchOperand_ParseFail;
3664 }
3665 Parser.Lex(); // Eat hash token.
3666
3667 const MCExpr *ShiftAmount;
3668 SMLoc E = Parser.getTok().getLoc();
3669 if (getParser().ParseExpression(ShiftAmount)) {
3670 Error(E, "malformed rotate expression");
3671 return MatchOperand_ParseFail;
3672 }
3673 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3674 if (!CE) {
3675 Error(E, "rotate amount must be an immediate");
3676 return MatchOperand_ParseFail;
3677 }
3678
3679 int64_t Val = CE->getValue();
3680 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
3681 // normally, zero is represented in asm by omitting the rotate operand
3682 // entirely.
3683 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
3684 Error(E, "'ror' rotate amount must be 8, 16, or 24");
3685 return MatchOperand_ParseFail;
3686 }
3687
3688 E = Parser.getTok().getLoc();
3689 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
3690
3691 return MatchOperand_Success;
3692}
3693
Jim Grosbach293a2ee2011-07-28 21:34:26 +00003694ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3695parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3696 SMLoc S = Parser.getTok().getLoc();
3697 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003698 if (Parser.getTok().isNot(AsmToken::Hash) &&
3699 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach293a2ee2011-07-28 21:34:26 +00003700 Error(Parser.getTok().getLoc(), "'#' expected");
3701 return MatchOperand_ParseFail;
3702 }
3703 Parser.Lex(); // Eat hash token.
3704
3705 const MCExpr *LSBExpr;
3706 SMLoc E = Parser.getTok().getLoc();
3707 if (getParser().ParseExpression(LSBExpr)) {
3708 Error(E, "malformed immediate expression");
3709 return MatchOperand_ParseFail;
3710 }
3711 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
3712 if (!CE) {
3713 Error(E, "'lsb' operand must be an immediate");
3714 return MatchOperand_ParseFail;
3715 }
3716
3717 int64_t LSB = CE->getValue();
3718 // The LSB must be in the range [0,31]
3719 if (LSB < 0 || LSB > 31) {
3720 Error(E, "'lsb' operand must be in the range [0,31]");
3721 return MatchOperand_ParseFail;
3722 }
3723 E = Parser.getTok().getLoc();
3724
3725 // Expect another immediate operand.
3726 if (Parser.getTok().isNot(AsmToken::Comma)) {
3727 Error(Parser.getTok().getLoc(), "too few operands");
3728 return MatchOperand_ParseFail;
3729 }
3730 Parser.Lex(); // Eat hash token.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003731 if (Parser.getTok().isNot(AsmToken::Hash) &&
3732 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach293a2ee2011-07-28 21:34:26 +00003733 Error(Parser.getTok().getLoc(), "'#' expected");
3734 return MatchOperand_ParseFail;
3735 }
3736 Parser.Lex(); // Eat hash token.
3737
3738 const MCExpr *WidthExpr;
3739 if (getParser().ParseExpression(WidthExpr)) {
3740 Error(E, "malformed immediate expression");
3741 return MatchOperand_ParseFail;
3742 }
3743 CE = dyn_cast<MCConstantExpr>(WidthExpr);
3744 if (!CE) {
3745 Error(E, "'width' operand must be an immediate");
3746 return MatchOperand_ParseFail;
3747 }
3748
3749 int64_t Width = CE->getValue();
3750 // The LSB must be in the range [1,32-lsb]
3751 if (Width < 1 || Width > 32 - LSB) {
3752 Error(E, "'width' operand must be in the range [1,32-lsb]");
3753 return MatchOperand_ParseFail;
3754 }
3755 E = Parser.getTok().getLoc();
3756
3757 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
3758
3759 return MatchOperand_Success;
3760}
3761
Jim Grosbach7ce05792011-08-03 23:50:40 +00003762ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3763parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3764 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00003765 // postidx_reg := '+' register {, shift}
3766 // | '-' register {, shift}
3767 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00003768
3769 // This method must return MatchOperand_NoMatch without consuming any tokens
3770 // in the case where there is no match, as other alternatives take other
3771 // parse methods.
3772 AsmToken Tok = Parser.getTok();
3773 SMLoc S = Tok.getLoc();
3774 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00003775 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003776 int Reg = -1;
3777 if (Tok.is(AsmToken::Plus)) {
3778 Parser.Lex(); // Eat the '+' token.
3779 haveEaten = true;
3780 } else if (Tok.is(AsmToken::Minus)) {
3781 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00003782 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003783 haveEaten = true;
3784 }
3785 if (Parser.getTok().is(AsmToken::Identifier))
3786 Reg = tryParseRegister();
3787 if (Reg == -1) {
3788 if (!haveEaten)
3789 return MatchOperand_NoMatch;
3790 Error(Parser.getTok().getLoc(), "register expected");
3791 return MatchOperand_ParseFail;
3792 }
3793 SMLoc E = Parser.getTok().getLoc();
3794
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00003795 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
3796 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00003797 if (Parser.getTok().is(AsmToken::Comma)) {
3798 Parser.Lex(); // Eat the ','.
3799 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
3800 return MatchOperand_ParseFail;
3801 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00003802
3803 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
3804 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00003805
3806 return MatchOperand_Success;
3807}
3808
Jim Grosbach251bf252011-08-10 21:56:18 +00003809ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3810parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3811 // Check for a post-index addressing register operand. Specifically:
3812 // am3offset := '+' register
3813 // | '-' register
3814 // | register
3815 // | # imm
3816 // | # + imm
3817 // | # - imm
3818
3819 // This method must return MatchOperand_NoMatch without consuming any tokens
3820 // in the case where there is no match, as other alternatives take other
3821 // parse methods.
3822 AsmToken Tok = Parser.getTok();
3823 SMLoc S = Tok.getLoc();
3824
3825 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00003826 if (Parser.getTok().is(AsmToken::Hash) ||
3827 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach251bf252011-08-10 21:56:18 +00003828 Parser.Lex(); // Eat the '#'.
3829 // Explicitly look for a '-', as we need to encode negative zero
3830 // differently.
3831 bool isNegative = Parser.getTok().is(AsmToken::Minus);
3832 const MCExpr *Offset;
3833 if (getParser().ParseExpression(Offset))
3834 return MatchOperand_ParseFail;
3835 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
3836 if (!CE) {
3837 Error(S, "constant expression expected");
3838 return MatchOperand_ParseFail;
3839 }
3840 SMLoc E = Tok.getLoc();
3841 // Negative zero is encoded as the flag value INT32_MIN.
3842 int32_t Val = CE->getValue();
3843 if (isNegative && Val == 0)
3844 Val = INT32_MIN;
3845
3846 Operands.push_back(
3847 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
3848
3849 return MatchOperand_Success;
3850 }
3851
3852
3853 bool haveEaten = false;
3854 bool isAdd = true;
3855 int Reg = -1;
3856 if (Tok.is(AsmToken::Plus)) {
3857 Parser.Lex(); // Eat the '+' token.
3858 haveEaten = true;
3859 } else if (Tok.is(AsmToken::Minus)) {
3860 Parser.Lex(); // Eat the '-' token.
3861 isAdd = false;
3862 haveEaten = true;
3863 }
3864 if (Parser.getTok().is(AsmToken::Identifier))
3865 Reg = tryParseRegister();
3866 if (Reg == -1) {
3867 if (!haveEaten)
3868 return MatchOperand_NoMatch;
3869 Error(Parser.getTok().getLoc(), "register expected");
3870 return MatchOperand_ParseFail;
3871 }
3872 SMLoc E = Parser.getTok().getLoc();
3873
3874 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
3875 0, S, E));
3876
3877 return MatchOperand_Success;
3878}
3879
Jim Grosbacha77295d2011-09-08 22:07:06 +00003880/// cvtT2LdrdPre - Convert parsed operands to MCInst.
3881/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3882/// when they refer multiple MIOperands inside a single one.
3883bool ARMAsmParser::
3884cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
3885 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3886 // Rt, Rt2
3887 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3888 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
3889 // Create a writeback register dummy placeholder.
3890 Inst.addOperand(MCOperand::CreateReg(0));
3891 // addr
3892 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
3893 // pred
3894 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3895 return true;
3896}
3897
3898/// cvtT2StrdPre - Convert parsed operands to MCInst.
3899/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3900/// when they refer multiple MIOperands inside a single one.
3901bool ARMAsmParser::
3902cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
3903 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3904 // Create a writeback register dummy placeholder.
3905 Inst.addOperand(MCOperand::CreateReg(0));
3906 // Rt, Rt2
3907 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3908 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
3909 // addr
3910 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
3911 // pred
3912 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3913 return true;
3914}
3915
Jim Grosbacheeec0252011-09-08 00:39:19 +00003916/// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
3917/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3918/// when they refer multiple MIOperands inside a single one.
3919bool ARMAsmParser::
3920cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
3921 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3922 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3923
3924 // Create a writeback register dummy placeholder.
3925 Inst.addOperand(MCOperand::CreateImm(0));
3926
3927 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
3928 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3929 return true;
3930}
3931
Jim Grosbachee2c2a42011-09-16 21:55:56 +00003932/// cvtStWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
3933/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3934/// when they refer multiple MIOperands inside a single one.
3935bool ARMAsmParser::
3936cvtStWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
3937 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3938 // Create a writeback register dummy placeholder.
3939 Inst.addOperand(MCOperand::CreateImm(0));
3940 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3941 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
3942 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3943 return true;
3944}
3945
Jim Grosbach1355cf12011-07-26 17:10:22 +00003946/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003947/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3948/// when they refer multiple MIOperands inside a single one.
3949bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003950cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003951 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3952 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3953
3954 // Create a writeback register dummy placeholder.
3955 Inst.addOperand(MCOperand::CreateImm(0));
3956
Jim Grosbach7ce05792011-08-03 23:50:40 +00003957 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003958 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3959 return true;
3960}
3961
Owen Anderson9ab0f252011-08-26 20:43:14 +00003962/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
3963/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3964/// when they refer multiple MIOperands inside a single one.
3965bool ARMAsmParser::
3966cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
3967 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3968 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3969
3970 // Create a writeback register dummy placeholder.
3971 Inst.addOperand(MCOperand::CreateImm(0));
3972
3973 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
3974 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3975 return true;
3976}
3977
3978
Jim Grosbach548340c2011-08-11 19:22:40 +00003979/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
3980/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3981/// when they refer multiple MIOperands inside a single one.
3982bool ARMAsmParser::
3983cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
3984 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3985 // Create a writeback register dummy placeholder.
3986 Inst.addOperand(MCOperand::CreateImm(0));
3987 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
3988 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
3989 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
3990 return true;
3991}
3992
Jim Grosbach1355cf12011-07-26 17:10:22 +00003993/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003994/// Needed here because the Asm Gen Matcher can't handle properly tied operands
3995/// when they refer multiple MIOperands inside a single one.
3996bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003997cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003998 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3999 // Create a writeback register dummy placeholder.
4000 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00004001 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4002 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
4003 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00004004 return true;
4005}
4006
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00004007/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
4008/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4009/// when they refer multiple MIOperands inside a single one.
4010bool ARMAsmParser::
4011cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
4012 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4013 // Create a writeback register dummy placeholder.
4014 Inst.addOperand(MCOperand::CreateImm(0));
4015 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4016 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
4017 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4018 return true;
4019}
4020
Jim Grosbach7ce05792011-08-03 23:50:40 +00004021/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
4022/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4023/// when they refer multiple MIOperands inside a single one.
4024bool ARMAsmParser::
4025cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
4026 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4027 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004028 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00004029 // Create a writeback register dummy placeholder.
4030 Inst.addOperand(MCOperand::CreateImm(0));
4031 // addr
4032 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
4033 // offset
4034 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
4035 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004036 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4037 return true;
4038}
4039
Jim Grosbach7ce05792011-08-03 23:50:40 +00004040/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004041/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4042/// when they refer multiple MIOperands inside a single one.
4043bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00004044cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
4045 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4046 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00004047 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004048 // Create a writeback register dummy placeholder.
4049 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00004050 // addr
4051 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
4052 // offset
4053 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
4054 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004055 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4056 return true;
4057}
4058
Jim Grosbach7ce05792011-08-03 23:50:40 +00004059/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004060/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4061/// when they refer multiple MIOperands inside a single one.
4062bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00004063cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
4064 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004065 // Create a writeback register dummy placeholder.
4066 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00004067 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004068 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00004069 // addr
4070 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
4071 // offset
4072 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
4073 // pred
4074 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4075 return true;
4076}
4077
4078/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
4079/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4080/// when they refer multiple MIOperands inside a single one.
4081bool ARMAsmParser::
4082cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
4083 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4084 // Create a writeback register dummy placeholder.
4085 Inst.addOperand(MCOperand::CreateImm(0));
4086 // Rt
4087 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4088 // addr
4089 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
4090 // offset
4091 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
4092 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00004093 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4094 return true;
4095}
4096
Jim Grosbach2fd2b872011-08-10 20:29:19 +00004097/// cvtLdrdPre - Convert parsed operands to MCInst.
4098/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4099/// when they refer multiple MIOperands inside a single one.
4100bool ARMAsmParser::
4101cvtLdrdPre(MCInst &Inst, unsigned Opcode,
4102 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4103 // Rt, Rt2
4104 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4105 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4106 // Create a writeback register dummy placeholder.
4107 Inst.addOperand(MCOperand::CreateImm(0));
4108 // addr
4109 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
4110 // pred
4111 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4112 return true;
4113}
4114
Jim Grosbach14605d12011-08-11 20:28:23 +00004115/// cvtStrdPre - Convert parsed operands to MCInst.
4116/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4117/// when they refer multiple MIOperands inside a single one.
4118bool ARMAsmParser::
4119cvtStrdPre(MCInst &Inst, unsigned Opcode,
4120 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4121 // Create a writeback register dummy placeholder.
4122 Inst.addOperand(MCOperand::CreateImm(0));
4123 // Rt, Rt2
4124 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4125 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4126 // addr
4127 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
4128 // pred
4129 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4130 return true;
4131}
4132
Jim Grosbach623a4542011-08-10 22:42:16 +00004133/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
4134/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4135/// when they refer multiple MIOperands inside a single one.
4136bool ARMAsmParser::
4137cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
4138 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4139 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
4140 // Create a writeback register dummy placeholder.
4141 Inst.addOperand(MCOperand::CreateImm(0));
4142 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
4143 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4144 return true;
4145}
4146
Chad Rosier1122fc42012-08-30 23:00:00 +00004147/// cvtThumbMultiply - Convert parsed operands to MCInst.
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00004148/// Needed here because the Asm Gen Matcher can't handle properly tied operands
4149/// when they refer multiple MIOperands inside a single one.
4150bool ARMAsmParser::
4151cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
4152 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00004153 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4154 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach1b332862011-11-10 22:10:12 +00004155 // If we have a three-operand form, make sure to set Rn to be the operand
4156 // that isn't the same as Rd.
4157 unsigned RegOp = 4;
4158 if (Operands.size() == 6 &&
4159 ((ARMOperand*)Operands[4])->getReg() ==
4160 ((ARMOperand*)Operands[3])->getReg())
4161 RegOp = 5;
4162 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4163 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00004164 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
4165
4166 return true;
4167}
Jim Grosbach623a4542011-08-10 22:42:16 +00004168
Jim Grosbach12431322011-10-24 22:16:58 +00004169bool ARMAsmParser::
4170cvtVLDwbFixed(MCInst &Inst, unsigned Opcode,
4171 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4172 // Vd
Jim Grosbach6029b6d2011-11-29 23:51:09 +00004173 ((ARMOperand*)Operands[3])->addVecListOperands(Inst, 1);
Jim Grosbach12431322011-10-24 22:16:58 +00004174 // Create a writeback register dummy placeholder.
4175 Inst.addOperand(MCOperand::CreateImm(0));
4176 // Vn
4177 ((ARMOperand*)Operands[4])->addAlignedMemoryOperands(Inst, 2);
4178 // pred
4179 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4180 return true;
4181}
4182
4183bool ARMAsmParser::
4184cvtVLDwbRegister(MCInst &Inst, unsigned Opcode,
4185 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4186 // Vd
Jim Grosbach6029b6d2011-11-29 23:51:09 +00004187 ((ARMOperand*)Operands[3])->addVecListOperands(Inst, 1);
Jim Grosbach12431322011-10-24 22:16:58 +00004188 // Create a writeback register dummy placeholder.
4189 Inst.addOperand(MCOperand::CreateImm(0));
4190 // Vn
4191 ((ARMOperand*)Operands[4])->addAlignedMemoryOperands(Inst, 2);
4192 // Vm
4193 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
4194 // pred
4195 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4196 return true;
4197}
4198
Jim Grosbach4334e032011-10-31 21:50:31 +00004199bool ARMAsmParser::
4200cvtVSTwbFixed(MCInst &Inst, unsigned Opcode,
4201 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4202 // Create a writeback register dummy placeholder.
4203 Inst.addOperand(MCOperand::CreateImm(0));
4204 // Vn
4205 ((ARMOperand*)Operands[4])->addAlignedMemoryOperands(Inst, 2);
4206 // Vt
Jim Grosbach6029b6d2011-11-29 23:51:09 +00004207 ((ARMOperand*)Operands[3])->addVecListOperands(Inst, 1);
Jim Grosbach4334e032011-10-31 21:50:31 +00004208 // pred
4209 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4210 return true;
4211}
4212
4213bool ARMAsmParser::
4214cvtVSTwbRegister(MCInst &Inst, unsigned Opcode,
4215 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4216 // Create a writeback register dummy placeholder.
4217 Inst.addOperand(MCOperand::CreateImm(0));
4218 // Vn
4219 ((ARMOperand*)Operands[4])->addAlignedMemoryOperands(Inst, 2);
4220 // Vm
4221 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
4222 // Vt
Jim Grosbach6029b6d2011-11-29 23:51:09 +00004223 ((ARMOperand*)Operands[3])->addVecListOperands(Inst, 1);
Jim Grosbach4334e032011-10-31 21:50:31 +00004224 // pred
4225 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
4226 return true;
4227}
4228
Bill Wendlinge7176102010-11-06 22:36:58 +00004229/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004230/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00004231bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00004232parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00004233 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00004234 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00004235 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00004236 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00004237 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004238
Sean Callanan18b83232010-01-19 21:44:56 +00004239 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00004240 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00004241 if (BaseRegNum == -1)
4242 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004243
Daniel Dunbar05710932011-01-18 05:34:17 +00004244 // The next token must either be a comma or a closing bracket.
4245 const AsmToken &Tok = Parser.getTok();
4246 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00004247 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00004248
Jim Grosbach7ce05792011-08-03 23:50:40 +00004249 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00004250 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00004251 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004252
Jim Grosbach7ce05792011-08-03 23:50:40 +00004253 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbach57dcb852011-10-11 17:29:55 +00004254 0, 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00004255
Jim Grosbachfb12f352011-09-19 18:42:21 +00004256 // If there's a pre-indexing writeback marker, '!', just add it as a token
4257 // operand. It's rather odd, but syntactically valid.
4258 if (Parser.getTok().is(AsmToken::Exclaim)) {
4259 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4260 Parser.Lex(); // Eat the '!'.
4261 }
4262
Jim Grosbach7ce05792011-08-03 23:50:40 +00004263 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004264 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00004265
Jim Grosbach7ce05792011-08-03 23:50:40 +00004266 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
4267 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00004268
Jim Grosbach57dcb852011-10-11 17:29:55 +00004269 // If we have a ':', it's an alignment specifier.
4270 if (Parser.getTok().is(AsmToken::Colon)) {
4271 Parser.Lex(); // Eat the ':'.
4272 E = Parser.getTok().getLoc();
4273
4274 const MCExpr *Expr;
4275 if (getParser().ParseExpression(Expr))
4276 return true;
4277
4278 // The expression has to be a constant. Memory references with relocations
4279 // don't come through here, as they use the <label> forms of the relevant
4280 // instructions.
4281 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4282 if (!CE)
4283 return Error (E, "constant expression expected");
4284
4285 unsigned Align = 0;
4286 switch (CE->getValue()) {
4287 default:
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00004288 return Error(E,
4289 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4290 case 16: Align = 2; break;
4291 case 32: Align = 4; break;
Jim Grosbach57dcb852011-10-11 17:29:55 +00004292 case 64: Align = 8; break;
4293 case 128: Align = 16; break;
4294 case 256: Align = 32; break;
4295 }
4296
4297 // Now we should have the closing ']'
4298 E = Parser.getTok().getLoc();
4299 if (Parser.getTok().isNot(AsmToken::RBrac))
4300 return Error(E, "']' expected");
4301 Parser.Lex(); // Eat right bracket token.
4302
4303 // Don't worry about range checking the value here. That's handled by
4304 // the is*() predicates.
4305 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4306 ARM_AM::no_shift, 0, Align,
4307 false, S, E));
4308
4309 // If there's a pre-indexing writeback marker, '!', just add it as a token
4310 // operand.
4311 if (Parser.getTok().is(AsmToken::Exclaim)) {
4312 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4313 Parser.Lex(); // Eat the '!'.
4314 }
4315
4316 return false;
4317 }
4318
4319 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach6cb4b082011-11-15 22:14:41 +00004320 // offset. Be friendly and also accept a plain integer (without a leading
4321 // hash) for gas compatibility.
4322 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00004323 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach6cb4b082011-11-15 22:14:41 +00004324 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00004325 if (Parser.getTok().isNot(AsmToken::Integer))
Jim Grosbach6cb4b082011-11-15 22:14:41 +00004326 Parser.Lex(); // Eat the '#'.
Jim Grosbach7ce05792011-08-03 23:50:40 +00004327 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00004328
Owen Anderson0da10cf2011-08-29 19:36:44 +00004329 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00004330 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004331 if (getParser().ParseExpression(Offset))
4332 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004333
4334 // The expression has to be a constant. Memory references with relocations
4335 // don't come through here, as they use the <label> forms of the relevant
4336 // instructions.
4337 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4338 if (!CE)
4339 return Error (E, "constant expression expected");
4340
Owen Anderson0da10cf2011-08-29 19:36:44 +00004341 // If the constant was #-0, represent it as INT32_MIN.
4342 int32_t Val = CE->getValue();
4343 if (isNegative && Val == 0)
4344 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4345
Jim Grosbach7ce05792011-08-03 23:50:40 +00004346 // Now we should have the closing ']'
4347 E = Parser.getTok().getLoc();
4348 if (Parser.getTok().isNot(AsmToken::RBrac))
4349 return Error(E, "']' expected");
4350 Parser.Lex(); // Eat right bracket token.
4351
4352 // Don't worry about range checking the value here. That's handled by
4353 // the is*() predicates.
4354 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbach57dcb852011-10-11 17:29:55 +00004355 ARM_AM::no_shift, 0, 0,
4356 false, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00004357
4358 // If there's a pre-indexing writeback marker, '!', just add it as a token
4359 // operand.
4360 if (Parser.getTok().is(AsmToken::Exclaim)) {
4361 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4362 Parser.Lex(); // Eat the '!'.
4363 }
4364
4365 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004366 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00004367
4368 // The register offset is optionally preceded by a '+' or '-'
4369 bool isNegative = false;
4370 if (Parser.getTok().is(AsmToken::Minus)) {
4371 isNegative = true;
4372 Parser.Lex(); // Eat the '-'.
4373 } else if (Parser.getTok().is(AsmToken::Plus)) {
4374 // Nothing to do.
4375 Parser.Lex(); // Eat the '+'.
4376 }
4377
4378 E = Parser.getTok().getLoc();
4379 int OffsetRegNum = tryParseRegister();
4380 if (OffsetRegNum == -1)
4381 return Error(E, "register expected");
4382
4383 // If there's a shift operator, handle it.
4384 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00004385 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004386 if (Parser.getTok().is(AsmToken::Comma)) {
4387 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00004388 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00004389 return true;
4390 }
4391
4392 // Now we should have the closing ']'
4393 E = Parser.getTok().getLoc();
4394 if (Parser.getTok().isNot(AsmToken::RBrac))
4395 return Error(E, "']' expected");
4396 Parser.Lex(); // Eat right bracket token.
4397
4398 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach57dcb852011-10-11 17:29:55 +00004399 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004400 S, E));
4401
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00004402 // If there's a pre-indexing writeback marker, '!', just add it as a token
4403 // operand.
4404 if (Parser.getTok().is(AsmToken::Exclaim)) {
4405 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4406 Parser.Lex(); // Eat the '!'.
4407 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00004408
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004409 return false;
4410}
4411
Jim Grosbach7ce05792011-08-03 23:50:40 +00004412/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004413/// ( lsl | lsr | asr | ror ) , # shift_amount
4414/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00004415/// return true if it parses a shift otherwise it returns false.
4416bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4417 unsigned &Amount) {
4418 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00004419 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004420 if (Tok.isNot(AsmToken::Identifier))
4421 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00004422 StringRef ShiftName = Tok.getString();
Jim Grosbachaf4edea2011-12-07 23:40:58 +00004423 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4424 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson00828302011-03-18 22:50:18 +00004425 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004426 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00004427 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004428 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00004429 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004430 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00004431 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004432 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00004433 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004434 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00004435 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00004436 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004437
Jim Grosbach7ce05792011-08-03 23:50:40 +00004438 // rrx stands alone.
4439 Amount = 0;
4440 if (St != ARM_AM::rrx) {
4441 Loc = Parser.getTok().getLoc();
4442 // A '#' and a shift amount.
4443 const AsmToken &HashTok = Parser.getTok();
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00004444 if (HashTok.isNot(AsmToken::Hash) &&
4445 HashTok.isNot(AsmToken::Dollar))
Jim Grosbach7ce05792011-08-03 23:50:40 +00004446 return Error(HashTok.getLoc(), "'#' expected");
4447 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004448
Jim Grosbach7ce05792011-08-03 23:50:40 +00004449 const MCExpr *Expr;
4450 if (getParser().ParseExpression(Expr))
4451 return true;
4452 // Range check the immediate.
4453 // lsl, ror: 0 <= imm <= 31
4454 // lsr, asr: 0 <= imm <= 32
4455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4456 if (!CE)
4457 return Error(Loc, "shift amount must be an immediate");
4458 int64_t Imm = CE->getValue();
4459 if (Imm < 0 ||
4460 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4461 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4462 return Error(Loc, "immediate shift value out of range");
4463 Amount = Imm;
4464 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004465
4466 return false;
4467}
4468
Jim Grosbach9d390362011-10-03 23:38:36 +00004469/// parseFPImm - A floating point immediate expression operand.
4470ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4471parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach51222d12012-01-20 18:09:51 +00004472 // Anything that can accept a floating point constant as an operand
4473 // needs to go through here, as the regular ParseExpression is
4474 // integer only.
4475 //
4476 // This routine still creates a generic Immediate operand, containing
4477 // a bitcast of the 64-bit floating point value. The various operands
4478 // that accept floats can check whether the value is valid for them
4479 // via the standard is*() predicates.
4480
Jim Grosbach9d390362011-10-03 23:38:36 +00004481 SMLoc S = Parser.getTok().getLoc();
4482
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00004483 if (Parser.getTok().isNot(AsmToken::Hash) &&
4484 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbach9d390362011-10-03 23:38:36 +00004485 return MatchOperand_NoMatch;
Jim Grosbach0e387b22011-10-17 22:26:03 +00004486
4487 // Disambiguate the VMOV forms that can accept an FP immediate.
4488 // vmov.f32 <sreg>, #imm
4489 // vmov.f64 <dreg>, #imm
4490 // vmov.f32 <dreg>, #imm @ vector f32x2
4491 // vmov.f32 <qreg>, #imm @ vector f32x4
4492 //
4493 // There are also the NEON VMOV instructions which expect an
4494 // integer constant. Make sure we don't try to parse an FPImm
4495 // for these:
4496 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4497 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
4498 if (!TyOp->isToken() || (TyOp->getToken() != ".f32" &&
4499 TyOp->getToken() != ".f64"))
4500 return MatchOperand_NoMatch;
4501
Jim Grosbach9d390362011-10-03 23:38:36 +00004502 Parser.Lex(); // Eat the '#'.
4503
4504 // Handle negation, as that still comes through as a separate token.
4505 bool isNegative = false;
4506 if (Parser.getTok().is(AsmToken::Minus)) {
4507 isNegative = true;
4508 Parser.Lex();
4509 }
4510 const AsmToken &Tok = Parser.getTok();
Jim Grosbachae69f702012-01-19 02:47:30 +00004511 SMLoc Loc = Tok.getLoc();
Jim Grosbach9d390362011-10-03 23:38:36 +00004512 if (Tok.is(AsmToken::Real)) {
Jim Grosbach51222d12012-01-20 18:09:51 +00004513 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbach9d390362011-10-03 23:38:36 +00004514 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4515 // If we had a '-' in front, toggle the sign bit.
Jim Grosbach51222d12012-01-20 18:09:51 +00004516 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbach9d390362011-10-03 23:38:36 +00004517 Parser.Lex(); // Eat the token.
Jim Grosbach51222d12012-01-20 18:09:51 +00004518 Operands.push_back(ARMOperand::CreateImm(
4519 MCConstantExpr::Create(IntVal, getContext()),
4520 S, Parser.getTok().getLoc()));
Jim Grosbach9d390362011-10-03 23:38:36 +00004521 return MatchOperand_Success;
4522 }
Jim Grosbach51222d12012-01-20 18:09:51 +00004523 // Also handle plain integers. Instructions which allow floating point
4524 // immediates also allow a raw encoded 8-bit value.
Jim Grosbach9d390362011-10-03 23:38:36 +00004525 if (Tok.is(AsmToken::Integer)) {
4526 int64_t Val = Tok.getIntVal();
4527 Parser.Lex(); // Eat the token.
4528 if (Val > 255 || Val < 0) {
Jim Grosbachae69f702012-01-19 02:47:30 +00004529 Error(Loc, "encoded floating point value out of range");
Jim Grosbach9d390362011-10-03 23:38:36 +00004530 return MatchOperand_ParseFail;
4531 }
Jim Grosbach51222d12012-01-20 18:09:51 +00004532 double RealVal = ARM_AM::getFPImmFloat(Val);
4533 Val = APFloat(APFloat::IEEEdouble, RealVal).bitcastToAPInt().getZExtValue();
4534 Operands.push_back(ARMOperand::CreateImm(
4535 MCConstantExpr::Create(Val, getContext()), S,
4536 Parser.getTok().getLoc()));
Jim Grosbach9d390362011-10-03 23:38:36 +00004537 return MatchOperand_Success;
4538 }
4539
Jim Grosbachae69f702012-01-19 02:47:30 +00004540 Error(Loc, "invalid floating point immediate");
Jim Grosbach9d390362011-10-03 23:38:36 +00004541 return MatchOperand_ParseFail;
4542}
Jim Grosbach51222d12012-01-20 18:09:51 +00004543
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004544/// Parse a arm instruction operand. For now this parses the operand regardless
4545/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00004546bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00004547 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00004548 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00004549
4550 // Check if the current operand has a custom associated parser, if so, try to
4551 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00004552 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4553 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00004554 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00004555 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4556 // there was a match, but an error occurred, in which case, just return that
4557 // the operand parsing failed.
4558 if (ResTy == MatchOperand_ParseFail)
4559 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00004560
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004561 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00004562 default:
4563 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00004564 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00004565 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00004566 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00004567 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00004568 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00004569 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00004570 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00004571 else if (Res == -1) // irrecoverable error
4572 return true;
Jim Grosbach3cbe43f2011-12-20 22:26:38 +00004573 // If this is VMRS, check for the apsr_nzcv operand.
Jim Grosbachb84ad4a2012-03-15 21:34:14 +00004574 if (Mnemonic == "vmrs" &&
4575 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00004576 S = Parser.getTok().getLoc();
4577 Parser.Lex();
Jim Grosbachb84ad4a2012-03-15 21:34:14 +00004578 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00004579 return false;
4580 }
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004581
4582 // Fall though for the Identifier case that is not a register or a
4583 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00004584 }
Jim Grosbach758a5192011-10-26 21:14:08 +00004585 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderby67b212e2011-01-13 20:32:36 +00004586 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach6284afc2011-11-01 22:38:31 +00004587 case AsmToken::String: // quoted label names.
Kevin Enderby67b212e2011-01-13 20:32:36 +00004588 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00004589 // This was not a register so parse other operands that start with an
4590 // identifier (like labels) as expressions and create them as immediates.
4591 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00004592 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00004593 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00004594 return true;
Sean Callanan76264762010-04-02 22:27:05 +00004595 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00004596 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4597 return false;
4598 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004599 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00004600 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00004601 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00004602 return parseRegisterList(Operands);
Jim Grosbach8a12e3b2011-12-09 22:25:03 +00004603 case AsmToken::Dollar:
Owen Anderson63553c72011-08-29 17:17:09 +00004604 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00004605 // #42 -> immediate.
Sean Callanan76264762010-04-02 22:27:05 +00004606 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00004607 Parser.Lex();
Jim Grosbachb8768dc2012-04-16 21:18:46 +00004608
4609 if (Parser.getTok().isNot(AsmToken::Colon)) {
4610 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4611 const MCExpr *ImmVal;
4612 if (getParser().ParseExpression(ImmVal))
4613 return true;
4614 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4615 if (CE) {
4616 int32_t Val = CE->getValue();
4617 if (isNegative && Val == 0)
4618 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4619 }
4620 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4621 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
4622 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00004623 }
Jim Grosbachb8768dc2012-04-16 21:18:46 +00004624 // w/ a ':' after the '#', it's just like a plain ':'.
4625 // FALLTHROUGH
Owen Anderson63553c72011-08-29 17:17:09 +00004626 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00004627 case AsmToken::Colon: {
4628 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00004629 // FIXME: Check it's an expression prefix,
4630 // e.g. (FOO - :lower16:BAR) isn't legal.
4631 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00004632 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00004633 return true;
4634
Evan Cheng75972122011-01-13 07:58:56 +00004635 const MCExpr *SubExprVal;
4636 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00004637 return true;
4638
Evan Cheng75972122011-01-13 07:58:56 +00004639 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
4640 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00004641 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00004642 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00004643 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00004644 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00004645 }
4646}
4647
Jim Grosbach1355cf12011-07-26 17:10:22 +00004648// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00004649// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00004650bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00004651 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00004652
4653 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00004654 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00004655 Parser.Lex(); // Eat ':'
4656
4657 if (getLexer().isNot(AsmToken::Identifier)) {
4658 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4659 return true;
4660 }
4661
4662 StringRef IDVal = Parser.getTok().getIdentifier();
4663 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00004664 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00004665 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00004666 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00004667 } else {
4668 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4669 return true;
4670 }
4671 Parser.Lex();
4672
4673 if (getLexer().isNot(AsmToken::Colon)) {
4674 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4675 return true;
4676 }
4677 Parser.Lex(); // Eat the last ':'
4678 return false;
4679}
4680
Daniel Dunbar352e1482011-01-11 15:59:50 +00004681/// \brief Given a mnemonic, split out possible predication code and carry
4682/// setting letters to form a canonical mnemonic and flags.
4683//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004684// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00004685// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00004686StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00004687 unsigned &PredicationCode,
4688 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00004689 unsigned &ProcessorIMod,
4690 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00004691 PredicationCode = ARMCC::AL;
4692 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00004693 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00004694
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004695 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00004696 //
4697 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00004698 if ((Mnemonic == "movs" && isThumb()) ||
4699 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4700 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4701 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4702 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
4703 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4704 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbach68490192011-12-19 19:43:50 +00004705 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
4706 Mnemonic == "fmuls")
Daniel Dunbar352e1482011-01-11 15:59:50 +00004707 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00004708
Jim Grosbach3f00e312011-07-11 17:09:57 +00004709 // First, split out any predication code. Ignore mnemonics we know aren't
4710 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00004711 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00004712 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00004713 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00004714 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00004715 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4716 .Case("eq", ARMCC::EQ)
4717 .Case("ne", ARMCC::NE)
4718 .Case("hs", ARMCC::HS)
4719 .Case("cs", ARMCC::HS)
4720 .Case("lo", ARMCC::LO)
4721 .Case("cc", ARMCC::LO)
4722 .Case("mi", ARMCC::MI)
4723 .Case("pl", ARMCC::PL)
4724 .Case("vs", ARMCC::VS)
4725 .Case("vc", ARMCC::VC)
4726 .Case("hi", ARMCC::HI)
4727 .Case("ls", ARMCC::LS)
4728 .Case("ge", ARMCC::GE)
4729 .Case("lt", ARMCC::LT)
4730 .Case("gt", ARMCC::GT)
4731 .Case("le", ARMCC::LE)
4732 .Case("al", ARMCC::AL)
4733 .Default(~0U);
4734 if (CC != ~0U) {
4735 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4736 PredicationCode = CC;
4737 }
Bill Wendling52925b62010-10-29 23:50:21 +00004738 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00004739
Daniel Dunbar352e1482011-01-11 15:59:50 +00004740 // Next, determine if we have a carry setting bit. We explicitly ignore all
4741 // the instructions we know end in 's'.
4742 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00004743 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00004744 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4745 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4746 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach67ca1ad2011-12-08 00:49:29 +00004747 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach48171e72011-12-10 00:01:02 +00004748 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach9c397892011-12-19 19:02:41 +00004749 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbach6357cae2012-03-15 20:48:18 +00004750 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
Evan Cheng82509e52012-04-11 00:13:00 +00004751 Mnemonic == "vfms" || Mnemonic == "vfnms" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00004752 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00004753 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4754 CarrySetting = true;
4755 }
4756
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00004757 // The "cps" instruction can have a interrupt mode operand which is glued into
4758 // the mnemonic. Check if this is the case, split it and parse the imod op
4759 if (Mnemonic.startswith("cps")) {
4760 // Split out any imod code.
4761 unsigned IMod =
4762 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4763 .Case("ie", ARM_PROC::IE)
4764 .Case("id", ARM_PROC::ID)
4765 .Default(~0U);
4766 if (IMod != ~0U) {
4767 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4768 ProcessorIMod = IMod;
4769 }
4770 }
4771
Jim Grosbach89df9962011-08-26 21:43:41 +00004772 // The "it" instruction has the condition mask on the end of the mnemonic.
4773 if (Mnemonic.startswith("it")) {
4774 ITMask = Mnemonic.slice(2, Mnemonic.size());
4775 Mnemonic = Mnemonic.slice(0, 2);
4776 }
4777
Daniel Dunbar352e1482011-01-11 15:59:50 +00004778 return Mnemonic;
4779}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00004780
4781/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4782/// inclusion of carry set or predication code operands.
4783//
4784// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00004785void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00004786getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00004787 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004788 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4789 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00004790 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004791 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00004792 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004793 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00004794 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Cheng82509e52012-04-11 00:13:00 +00004795 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00004796 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00004797 Mnemonic == "mla" || Mnemonic == "smlal" ||
4798 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004799 CanAcceptCarrySet = true;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00004800 } else
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004801 CanAcceptCarrySet = false;
Daniel Dunbar3771dd02011-01-11 15:59:53 +00004802
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00004803 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
4804 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
4805 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
4806 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00004807 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
4808 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00004809 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach2bd01182011-10-11 21:55:36 +00004810 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw" ||
4811 Mnemonic == "ldc2" || Mnemonic == "ldc2l" ||
4812 Mnemonic == "stc2" || Mnemonic == "stc2l") && !isThumb()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00004813 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
4814 !isThumb()) ||
Jim Grosbach1ad60c22011-09-10 00:15:36 +00004815 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00004816 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00004817 } else
Daniel Dunbar3771dd02011-01-11 15:59:53 +00004818 CanAcceptPredicationCode = true;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00004819
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00004820 if (isThumb()) {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00004821 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00004822 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00004823 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00004824 }
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004825}
4826
Jim Grosbachd54b4e62011-08-16 21:12:37 +00004827bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4828 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004829 // FIXME: This is all horribly hacky. We really need a better way to deal
4830 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00004831
4832 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4833 // another does not. Specifically, the MOVW instruction does not. So we
4834 // special case it here and remove the defaulted (non-setting) cc_out
4835 // operand if that's the instruction we're trying to match.
4836 //
4837 // We do this as post-processing of the explicit operands rather than just
4838 // conditionally adding the cc_out in the first place because we need
4839 // to check the type of the parsed immediate operand.
Owen Anderson8adf6202011-09-14 22:46:14 +00004840 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbachd54b4e62011-08-16 21:12:37 +00004841 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4842 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4843 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4844 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00004845
4846 // Register-register 'add' for thumb does not have a cc_out operand
4847 // when there are only two register operands.
4848 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4849 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4850 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4851 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4852 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00004853 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004854 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4855 // have to check the immediate range here since Thumb2 has a variant
4856 // that can handle a different range and has a cc_out operand.
Jim Grosbachf67e8552011-09-16 22:58:42 +00004857 if (((isThumb() && Mnemonic == "add") ||
4858 (isThumbTwo() && Mnemonic == "sub")) &&
4859 Operands.size() == 6 &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00004860 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4861 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4862 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004863 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbacha23ecc22012-04-10 17:31:55 +00004864 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004865 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00004866 return true;
Jim Grosbachf67e8552011-09-16 22:58:42 +00004867 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4868 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004869 // selecting via the generic "add" mnemonic, so to know that we
4870 // should remove the cc_out operand, we have to explicitly check that
4871 // it's not one of the other variants. Ugh.
Jim Grosbachf67e8552011-09-16 22:58:42 +00004872 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
4873 Operands.size() == 6 &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004874 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4875 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4876 static_cast<ARMOperand*>(Operands[5])->isImm()) {
4877 // Nest conditions rather than one big 'if' statement for readability.
4878 //
4879 // If either register is a high reg, it's either one of the SP
4880 // variants (handled above) or a 32-bit encoding, so we just
Jim Grosbach12a88632012-01-21 00:07:56 +00004881 // check against T3. If the second register is the PC, this is an
4882 // alternate form of ADR, which uses encoding T4, so check for that too.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004883 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
4884 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
Jim Grosbach12a88632012-01-21 00:07:56 +00004885 static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004886 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
4887 return false;
4888 // If both registers are low, we're in an IT block, and the immediate is
4889 // in range, we should use encoding T1 instead, which has a cc_out.
4890 if (inITBlock() &&
Jim Grosbach64944f42011-09-14 21:00:40 +00004891 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004892 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
4893 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
4894 return false;
4895
4896 // Otherwise, we use encoding T4, which does not have a cc_out
4897 // operand.
4898 return true;
4899 }
4900
Jim Grosbach64944f42011-09-14 21:00:40 +00004901 // The thumb2 multiply instruction doesn't have a CCOut register, so
4902 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
4903 // use the 16-bit encoding or not.
4904 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
4905 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
4906 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4907 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4908 static_cast<ARMOperand*>(Operands[5])->isReg() &&
4909 // If the registers aren't low regs, the destination reg isn't the
4910 // same as one of the source regs, or the cc_out operand is zero
4911 // outside of an IT block, we have to use the 32-bit encoding, so
4912 // remove the cc_out operand.
4913 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
4914 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach1de0bd12011-11-15 19:29:45 +00004915 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach64944f42011-09-14 21:00:40 +00004916 !inITBlock() ||
4917 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
4918 static_cast<ARMOperand*>(Operands[5])->getReg() &&
4919 static_cast<ARMOperand*>(Operands[3])->getReg() !=
4920 static_cast<ARMOperand*>(Operands[4])->getReg())))
4921 return true;
4922
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004923 // Also check the 'mul' syntax variant that doesn't specify an explicit
4924 // destination register.
4925 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
4926 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
4927 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4928 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4929 // If the registers aren't low regs or the cc_out operand is zero
4930 // outside of an IT block, we have to use the 32-bit encoding, so
4931 // remove the cc_out operand.
4932 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
4933 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
4934 !inITBlock()))
4935 return true;
4936
Jim Grosbach64944f42011-09-14 21:00:40 +00004937
Jim Grosbach20ed2e72011-09-01 00:28:52 +00004938
Jim Grosbachf69c8042011-08-24 21:42:27 +00004939 // Register-register 'add/sub' for thumb does not have a cc_out operand
4940 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
4941 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
4942 // right, this will result in better diagnostics (which operand is off)
4943 // anyway.
4944 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
4945 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00004946 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4947 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbacha23ecc22012-04-10 17:31:55 +00004948 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
4949 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
4950 (Operands.size() == 6 &&
4951 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach72f39f82011-08-24 21:22:15 +00004952 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00004953
Jim Grosbachd54b4e62011-08-16 21:12:37 +00004954 return false;
4955}
4956
Jim Grosbach7aef99b2011-11-11 23:08:10 +00004957static bool isDataTypeToken(StringRef Tok) {
4958 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
4959 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
4960 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
4961 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
4962 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
4963 Tok == ".f" || Tok == ".d";
4964}
4965
4966// FIXME: This bit should probably be handled via an explicit match class
4967// in the .td files that matches the suffix instead of having it be
4968// a literal string token the way it is now.
4969static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
4970 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
4971}
4972
Jim Grosbach21d7fb82011-12-09 23:34:09 +00004973static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004974/// Parse an arm instruction mnemonic followed by its operands.
4975bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
4976 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach21d7fb82011-12-09 23:34:09 +00004977 // Apply mnemonic aliases before doing anything else, as the destination
4978 // mnemnonic may include suffices and we want to handle them normally.
4979 // The generic tblgen'erated code does this later, at the start of
4980 // MatchInstructionImpl(), but that's too late for aliases that include
4981 // any sort of suffix.
4982 unsigned AvailableFeatures = getAvailableFeatures();
4983 applyMnemonicAliases(Name, AvailableFeatures);
4984
Jim Grosbacha39cda72011-12-14 02:16:11 +00004985 // First check for the ARM-specific .req directive.
4986 if (Parser.getTok().is(AsmToken::Identifier) &&
4987 Parser.getTok().getIdentifier() == ".req") {
4988 parseDirectiveReq(Name, NameLoc);
4989 // We always return 'error' for this, as we're done with this
4990 // statement and don't need to match the 'instruction."
4991 return true;
4992 }
4993
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004994 // Create the leading tokens for the mnemonic, split by '.' characters.
4995 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00004996 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00004997
Daniel Dunbar352e1482011-01-11 15:59:50 +00004998 // Split out the predication code and carry setting flag from the mnemonic.
4999 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00005000 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00005001 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00005002 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00005003 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00005004 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00005005
Jim Grosbach0c49ac02011-08-25 17:23:55 +00005006 // In Thumb1, only the branch (B) instruction can be predicated.
5007 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
5008 Parser.EatToEndOfStatement();
5009 return Error(NameLoc, "conditional execution not supported in Thumb1");
5010 }
5011
Jim Grosbachffa32252011-07-19 19:13:28 +00005012 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5013
Jim Grosbach89df9962011-08-26 21:43:41 +00005014 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5015 // is the mask as it will be for the IT encoding if the conditional
5016 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5017 // where the conditional bit0 is zero, the instruction post-processing
5018 // will adjust the mask accordingly.
5019 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005020 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5021 if (ITMask.size() > 3) {
5022 Parser.EatToEndOfStatement();
5023 return Error(Loc, "too many conditions on IT instruction");
5024 }
Jim Grosbach89df9962011-08-26 21:43:41 +00005025 unsigned Mask = 8;
5026 for (unsigned i = ITMask.size(); i != 0; --i) {
5027 char pos = ITMask[i - 1];
5028 if (pos != 't' && pos != 'e') {
5029 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005030 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00005031 }
5032 Mask >>= 1;
5033 if (ITMask[i - 1] == 't')
5034 Mask |= 8;
5035 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005036 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00005037 }
5038
Jim Grosbachffa32252011-07-19 19:13:28 +00005039 // FIXME: This is all a pretty gross hack. We should automatically handle
5040 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00005041
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005042 // Next, add the CCOut and ConditionCode operands, if needed.
5043 //
5044 // For mnemonics which can ever incorporate a carry setting bit or predication
5045 // code, our matching model involves us always generating CCOut and
5046 // ConditionCode operands to match the mnemonic "as written" and then we let
5047 // the matcher deal with finding the right instruction or generating an
5048 // appropriate error.
5049 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00005050 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005051
Jim Grosbach33c16a22011-07-14 22:04:21 +00005052 // If we had a carry-set on an instruction that can't do that, issue an
5053 // error.
5054 if (!CanAcceptCarrySet && CarrySetting) {
5055 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00005056 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00005057 "' can not set flags, but 's' suffix specified");
5058 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00005059 // If we had a predication code on an instruction that can't do that, issue an
5060 // error.
5061 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
5062 Parser.EatToEndOfStatement();
5063 return Error(NameLoc, "instruction '" + Mnemonic +
5064 "' is not predicable, but condition code specified");
5065 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00005066
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005067 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005068 if (CanAcceptCarrySet) {
5069 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005070 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005071 Loc));
5072 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005073
5074 // Add the predication code operand, if necessary.
5075 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005076 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5077 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00005078 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005079 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00005080 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00005081
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00005082 // Add the processor imod operand, if necessary.
5083 if (ProcessorIMod) {
5084 Operands.push_back(ARMOperand::CreateImm(
5085 MCConstantExpr::Create(ProcessorIMod, getContext()),
5086 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00005087 }
5088
Daniel Dunbar345a9a62010-08-11 06:37:20 +00005089 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00005090 while (Next != StringRef::npos) {
5091 Start = Next;
5092 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00005093 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00005094
Jim Grosbach7aef99b2011-11-11 23:08:10 +00005095 // Some NEON instructions have an optional datatype suffix that is
5096 // completely ignored. Check for that.
5097 if (isDataTypeToken(ExtraToken) &&
5098 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5099 continue;
5100
Jim Grosbach81d2e392011-09-07 16:06:04 +00005101 if (ExtraToken != ".n") {
5102 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5103 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5104 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00005105 }
5106
5107 // Read the remaining operands.
5108 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00005109 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00005110 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00005111 Parser.EatToEndOfStatement();
5112 return true;
5113 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00005114
5115 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00005116 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00005117
5118 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00005119 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00005120 Parser.EatToEndOfStatement();
5121 return true;
5122 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00005123 }
5124 }
Jim Grosbach16c74252010-10-29 14:46:02 +00005125
Chris Lattnercbf8a982010-09-11 16:18:25 +00005126 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbach186ffac2011-10-07 18:27:04 +00005127 SMLoc Loc = getLexer().getLoc();
Chris Lattnercbf8a982010-09-11 16:18:25 +00005128 Parser.EatToEndOfStatement();
Jim Grosbach186ffac2011-10-07 18:27:04 +00005129 return Error(Loc, "unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00005130 }
Bill Wendling146018f2010-11-06 21:42:12 +00005131
Chris Lattner34e53142010-09-08 05:10:46 +00005132 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00005133
Jim Grosbachd54b4e62011-08-16 21:12:37 +00005134 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5135 // do and don't have a cc_out optional-def operand. With some spot-checks
5136 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00005137 // parse and adjust accordingly before actually matching. We shouldn't ever
5138 // try to remove a cc_out operand that was explicitly set on the the
5139 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5140 // table driven matcher doesn't fit well with the ARM instruction set.
5141 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00005142 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5143 Operands.erase(Operands.begin() + 1);
5144 delete Op;
5145 }
5146
Jim Grosbachcf121c32011-07-28 21:57:55 +00005147 // ARM mode 'blx' need special handling, as the register operand version
5148 // is predicable, but the label operand version is not. So, we can't rely
5149 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach21ff17c2011-10-07 23:24:09 +00005150 // a k_CondCode operand in the list. If we're trying to match the label
5151 // version, remove the k_CondCode operand here.
Jim Grosbachcf121c32011-07-28 21:57:55 +00005152 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5153 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5154 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5155 Operands.erase(Operands.begin() + 1);
5156 delete Op;
5157 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00005158
5159 // The vector-compare-to-zero instructions have a literal token "#0" at
5160 // the end that comes to here as an immediate operand. Convert it to a
5161 // token to play nicely with the matcher.
5162 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
5163 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
5164 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5165 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
5166 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
5167 if (CE && CE->getValue() == 0) {
5168 Operands.erase(Operands.begin() + 5);
5169 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
5170 delete Op;
5171 }
5172 }
Jim Grosbach68259142011-10-03 22:30:24 +00005173 // VCMP{E} does the same thing, but with a different operand count.
5174 if ((Mnemonic == "vcmp" || Mnemonic == "vcmpe") && Operands.size() == 5 &&
5175 static_cast<ARMOperand*>(Operands[4])->isImm()) {
5176 ARMOperand *Op = static_cast<ARMOperand*>(Operands[4]);
5177 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
5178 if (CE && CE->getValue() == 0) {
5179 Operands.erase(Operands.begin() + 4);
5180 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
5181 delete Op;
5182 }
5183 }
Jim Grosbach934755a2011-08-22 23:47:13 +00005184 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
Jim Grosbach55b02f22011-12-13 20:50:38 +00005185 // end. Convert it to a token here. Take care not to convert those
5186 // that should hit the Thumb2 encoding.
Jim Grosbach934755a2011-08-22 23:47:13 +00005187 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
Jim Grosbach55b02f22011-12-13 20:50:38 +00005188 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5189 static_cast<ARMOperand*>(Operands[4])->isReg() &&
Jim Grosbach934755a2011-08-22 23:47:13 +00005190 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5191 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
5192 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
Jim Grosbach55b02f22011-12-13 20:50:38 +00005193 if (CE && CE->getValue() == 0 &&
5194 (isThumbOne() ||
Jim Grosbachd7ea73a2011-12-13 21:06:41 +00005195 // The cc_out operand matches the IT block.
5196 ((inITBlock() != CarrySetting) &&
5197 // Neither register operand is a high register.
Jim Grosbach55b02f22011-12-13 20:50:38 +00005198 (isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbachd7ea73a2011-12-13 21:06:41 +00005199 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()))))){
Jim Grosbach934755a2011-08-22 23:47:13 +00005200 Operands.erase(Operands.begin() + 5);
5201 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
5202 delete Op;
5203 }
5204 }
5205
Chris Lattner98986712010-01-14 22:21:20 +00005206 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00005207}
5208
Jim Grosbach189610f2011-07-26 18:25:39 +00005209// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00005210
5211// return 'true' if register list contains non-low GPR registers,
5212// 'false' otherwise. If Reg is in the register list or is HiReg, set
5213// 'containsReg' to true.
5214static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5215 unsigned HiReg, bool &containsReg) {
5216 containsReg = false;
5217 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5218 unsigned OpReg = Inst.getOperand(i).getReg();
5219 if (OpReg == Reg)
5220 containsReg = true;
5221 // Anything other than a low register isn't legal here.
5222 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5223 return true;
5224 }
5225 return false;
5226}
5227
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005228// Check if the specified regisgter is in the register list of the inst,
5229// starting at the indicated operand number.
5230static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5231 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5232 unsigned OpReg = Inst.getOperand(i).getReg();
5233 if (OpReg == Reg)
5234 return true;
5235 }
5236 return false;
5237}
5238
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005239// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
5240// the ARMInsts array) instead. Getting that here requires awkward
5241// API changes, though. Better way?
5242namespace llvm {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00005243extern const MCInstrDesc ARMInsts[];
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005244}
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00005245static const MCInstrDesc &getInstDesc(unsigned Opcode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005246 return ARMInsts[Opcode];
5247}
5248
Jim Grosbach189610f2011-07-26 18:25:39 +00005249// FIXME: We would really like to be able to tablegen'erate this.
5250bool ARMAsmParser::
5251validateInstruction(MCInst &Inst,
5252 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00005253 const MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005254 SMLoc Loc = Operands[0]->getStartLoc();
5255 // Check the IT block state first.
Jim Grosbach74423e32012-01-25 19:52:01 +00005256 // NOTE: BKPT instruction has the interesting property of being
5257 // allowed in IT blocks, but not being predicable. It just always
Owen Andersonb6b7f512011-09-13 17:59:19 +00005258 // executes.
Jim Grosbach74423e32012-01-25 19:52:01 +00005259 if (inITBlock() && Inst.getOpcode() != ARM::tBKPT &&
5260 Inst.getOpcode() != ARM::BKPT) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005261 unsigned bit = 1;
5262 if (ITState.FirstCond)
5263 ITState.FirstCond = false;
5264 else
Jim Grosbacha1109882011-09-02 23:22:08 +00005265 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005266 // The instruction must be predicable.
5267 if (!MCID.isPredicable())
5268 return Error(Loc, "instructions in IT block must be predicable");
5269 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
5270 unsigned ITCond = bit ? ITState.Cond :
5271 ARMCC::getOppositeCondition(ITState.Cond);
5272 if (Cond != ITCond) {
5273 // Find the condition code Operand to get its SMLoc information.
5274 SMLoc CondLoc;
5275 for (unsigned i = 1; i < Operands.size(); ++i)
5276 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
5277 CondLoc = Operands[i]->getStartLoc();
5278 return Error(CondLoc, "incorrect condition in IT block; got '" +
5279 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5280 "', but expected '" +
5281 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5282 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00005283 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005284 } else if (isThumbTwo() && MCID.isPredicable() &&
5285 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson51f6a7a2011-09-09 21:48:23 +00005286 ARMCC::AL && Inst.getOpcode() != ARM::tB &&
5287 Inst.getOpcode() != ARM::t2B)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00005288 return Error(Loc, "predicated instructions must be in IT block");
5289
Jim Grosbach189610f2011-07-26 18:25:39 +00005290 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00005291 case ARM::LDRD:
5292 case ARM::LDRD_PRE:
5293 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00005294 case ARM::LDREXD: {
5295 // Rt2 must be Rt + 1.
Eric Christopherdf1c6372012-08-09 22:10:21 +00005296 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5297 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbach189610f2011-07-26 18:25:39 +00005298 if (Rt2 != Rt + 1)
5299 return Error(Operands[3]->getStartLoc(),
5300 "destination operands must be sequential");
5301 return false;
5302 }
Jim Grosbach14605d12011-08-11 20:28:23 +00005303 case ARM::STRD: {
5304 // Rt2 must be Rt + 1.
Eric Christopherdf1c6372012-08-09 22:10:21 +00005305 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5306 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbach14605d12011-08-11 20:28:23 +00005307 if (Rt2 != Rt + 1)
5308 return Error(Operands[3]->getStartLoc(),
5309 "source operands must be sequential");
5310 return false;
5311 }
Jim Grosbach53642c52011-08-10 20:49:18 +00005312 case ARM::STRD_PRE:
5313 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00005314 case ARM::STREXD: {
5315 // Rt2 must be Rt + 1.
Eric Christopherdf1c6372012-08-09 22:10:21 +00005316 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5317 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbach189610f2011-07-26 18:25:39 +00005318 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00005319 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00005320 "source operands must be sequential");
5321 return false;
5322 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00005323 case ARM::SBFX:
5324 case ARM::UBFX: {
5325 // width must be in range [1, 32-lsb]
5326 unsigned lsb = Inst.getOperand(2).getImm();
5327 unsigned widthm1 = Inst.getOperand(3).getImm();
5328 if (widthm1 >= 32 - lsb)
5329 return Error(Operands[5]->getStartLoc(),
5330 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00005331 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00005332 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00005333 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005334 // If we're parsing Thumb2, the .w variant is available and handles
5335 // most cases that are normally illegal for a Thumb1 LDM
5336 // instruction. We'll make the transformation in processInstruction()
5337 // if necessary.
5338 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00005339 // Thumb LDM instructions are writeback iff the base register is not
5340 // in the register list.
5341 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00005342 bool hasWritebackToken =
5343 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5344 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00005345 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005346 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00005347 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
5348 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00005349 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005350 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00005351 return Error(Operands[2]->getStartLoc(),
5352 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005353 // If we should not have writeback, there must not be a '!'. This is
5354 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00005355 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00005356 return Error(Operands[3]->getStartLoc(),
5357 "writeback operator '!' not allowed when base register "
5358 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00005359
5360 break;
5361 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00005362 case ARM::t2LDMIA_UPD: {
5363 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
5364 return Error(Operands[4]->getStartLoc(),
5365 "writeback operator '!' not allowed when base register "
5366 "in register list");
5367 break;
5368 }
Chad Rosier64b34442012-08-30 23:20:38 +00005369 case ARM::tMUL: {
5370 // The second source operand must be the same register as the destination
5371 // operand.
5372 if (Operands.size() == 6 &&
5373 (((ARMOperand*)Operands[3])->getReg() !=
5374 ((ARMOperand*)Operands[5])->getReg()) &&
5375 (((ARMOperand*)Operands[3])->getReg() !=
5376 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierfafa2832012-08-30 23:22:05 +00005377 return Error(Operands[3]->getStartLoc(),
5378 "destination register must match source register");
Chad Rosier64b34442012-08-30 23:20:38 +00005379 }
5380 break;
5381 }
Jim Grosbach54026372011-11-10 23:17:11 +00005382 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5383 // so only issue a diagnostic for thumb1. The instructions will be
5384 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach6dcafc02011-08-22 23:17:34 +00005385 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00005386 bool listContainsBase;
Jim Grosbach54026372011-11-10 23:17:11 +00005387 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase) &&
5388 !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00005389 return Error(Operands[2]->getStartLoc(),
5390 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00005391 break;
5392 }
5393 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00005394 bool listContainsBase;
Jim Grosbach54026372011-11-10 23:17:11 +00005395 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase) &&
5396 !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00005397 return Error(Operands[2]->getStartLoc(),
5398 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00005399 break;
5400 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00005401 case ARM::tSTMIA_UPD: {
5402 bool listContainsBase;
Jim Grosbach8213c962011-09-16 20:50:13 +00005403 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase) && !isThumbTwo())
Jim Grosbach1e84f192011-08-23 18:15:37 +00005404 return Error(Operands[4]->getStartLoc(),
5405 "registers must be in range r0-r7");
5406 break;
5407 }
Jim Grosbacha9cc08f2012-04-27 23:51:36 +00005408 case ARM::tADDrSP: {
5409 // If the non-SP source operand and the destination operand are not the
5410 // same, we need thumb2 (for the wide encoding), or we have an error.
5411 if (!isThumbTwo() &&
5412 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5413 return Error(Operands[4]->getStartLoc(),
5414 "source register must be the same as destination");
5415 }
5416 break;
5417 }
Jim Grosbach189610f2011-07-26 18:25:39 +00005418 }
5419
5420 return false;
5421}
5422
Jim Grosbachd7433e22012-01-23 23:45:44 +00005423static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach84defb52011-12-02 22:34:51 +00005424 switch(Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00005425 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005426 // VST1LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005427 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5428 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5429 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5430 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5431 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5432 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5433 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5434 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5435 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005436
5437 // VST2LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005438 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5439 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5440 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5441 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5442 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach5b484312011-12-20 20:46:29 +00005443
Jim Grosbach7945ead2012-01-24 00:43:12 +00005444 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5445 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5446 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5447 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5448 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach5b484312011-12-20 20:46:29 +00005449
Jim Grosbach7945ead2012-01-24 00:43:12 +00005450 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5451 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5452 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5453 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5454 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005455
Jim Grosbach4adb1822012-01-24 00:07:41 +00005456 // VST3LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005457 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5458 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5459 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5460 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5461 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5462 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5463 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5464 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5465 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5466 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5467 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5468 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5469 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5470 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5471 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbach4adb1822012-01-24 00:07:41 +00005472
Jim Grosbachd7433e22012-01-23 23:45:44 +00005473 // VST3
Jim Grosbach7945ead2012-01-24 00:43:12 +00005474 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5475 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5476 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5477 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5478 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5479 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5480 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5481 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5482 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5483 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5484 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5485 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5486 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5487 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5488 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5489 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5490 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5491 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbach539aab72012-01-24 00:58:13 +00005492
Jim Grosbach88a54de2012-01-24 18:53:13 +00005493 // VST4LN
5494 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5495 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5496 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5497 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5498 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5499 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5500 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5501 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5502 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5503 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5504 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5505 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5506 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5507 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5508 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5509
Jim Grosbach539aab72012-01-24 00:58:13 +00005510 // VST4
5511 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5512 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5513 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5514 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5515 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5516 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5517 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5518 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5519 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5520 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5521 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5522 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5523 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5524 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5525 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5526 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5527 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5528 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbach84defb52011-12-02 22:34:51 +00005529 }
5530}
5531
Jim Grosbachd7433e22012-01-23 23:45:44 +00005532static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach7636bf62011-12-02 00:35:16 +00005533 switch(Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00005534 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005535 // VLD1LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005536 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5537 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5538 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5539 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5540 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5541 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5542 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5543 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5544 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005545
5546 // VLD2LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005547 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5548 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5549 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5550 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5551 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5552 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5553 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5554 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5555 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5556 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5557 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5558 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5559 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5560 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5561 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbach3a678af2012-01-23 21:53:26 +00005562
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00005563 // VLD3DUP
5564 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5565 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5566 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5567 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5568 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5569 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5570 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5571 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5572 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5573 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5574 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5575 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5576 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5577 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5578 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5579 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5580 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5581 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5582
Jim Grosbach3a678af2012-01-23 21:53:26 +00005583 // VLD3LN
Jim Grosbach7945ead2012-01-24 00:43:12 +00005584 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5585 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5586 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5587 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5588 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5589 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5590 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5591 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5592 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5593 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5594 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5595 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5596 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5597 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5598 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachc387fc62012-01-23 23:20:46 +00005599
5600 // VLD3
Jim Grosbach7945ead2012-01-24 00:43:12 +00005601 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5602 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5603 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5604 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5605 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5606 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5607 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5608 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5609 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5610 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5611 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5612 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5613 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5614 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5615 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5616 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5617 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5618 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbach8abe7e32012-01-24 00:43:17 +00005619
Jim Grosbache983a132012-01-24 18:37:25 +00005620 // VLD4LN
5621 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5622 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5623 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5624 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5625 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5626 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5627 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5628 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5629 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5630 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5631 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5632 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5633 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5634 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5635 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5636
Jim Grosbacha57a36a2012-01-25 00:01:08 +00005637 // VLD4DUP
5638 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5639 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5640 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5641 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5642 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5643 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5644 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5645 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5646 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5647 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5648 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5649 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5650 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5651 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5652 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5653 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5654 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5655 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5656
Jim Grosbach8abe7e32012-01-24 00:43:17 +00005657 // VLD4
5658 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5659 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5660 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5661 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5662 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5663 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5664 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5665 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5666 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5667 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5668 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5669 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5670 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5671 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5672 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
5673 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
5674 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
5675 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach7636bf62011-12-02 00:35:16 +00005676 }
5677}
5678
Jim Grosbach83ec8772011-11-10 23:42:14 +00005679bool ARMAsmParser::
Jim Grosbachf8fce712011-08-11 17:35:48 +00005680processInstruction(MCInst &Inst,
5681 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
5682 switch (Inst.getOpcode()) {
Jim Grosbach0b4c6732012-01-18 22:46:46 +00005683 // Aliases for alternate PC+imm syntax of LDR instructions.
5684 case ARM::t2LDRpcrel:
5685 Inst.setOpcode(ARM::t2LDRpci);
5686 return true;
5687 case ARM::t2LDRBpcrel:
5688 Inst.setOpcode(ARM::t2LDRBpci);
5689 return true;
5690 case ARM::t2LDRHpcrel:
5691 Inst.setOpcode(ARM::t2LDRHpci);
5692 return true;
5693 case ARM::t2LDRSBpcrel:
5694 Inst.setOpcode(ARM::t2LDRSBpci);
5695 return true;
5696 case ARM::t2LDRSHpcrel:
5697 Inst.setOpcode(ARM::t2LDRSHpci);
5698 return true;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005699 // Handle NEON VST complex aliases.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005700 case ARM::VST1LNdWB_register_Asm_8:
5701 case ARM::VST1LNdWB_register_Asm_16:
5702 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbach84defb52011-12-02 22:34:51 +00005703 MCInst TmpInst;
5704 // Shuffle the operands around so the lane index operand is in the
5705 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005706 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005707 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach84defb52011-12-02 22:34:51 +00005708 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5709 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5710 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5711 TmpInst.addOperand(Inst.getOperand(4)); // Rm
5712 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5713 TmpInst.addOperand(Inst.getOperand(1)); // lane
5714 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
5715 TmpInst.addOperand(Inst.getOperand(6));
5716 Inst = TmpInst;
5717 return true;
5718 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005719
Jim Grosbach8b31f952012-01-23 19:39:08 +00005720 case ARM::VST2LNdWB_register_Asm_8:
5721 case ARM::VST2LNdWB_register_Asm_16:
5722 case ARM::VST2LNdWB_register_Asm_32:
5723 case ARM::VST2LNqWB_register_Asm_16:
5724 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005725 MCInst TmpInst;
5726 // Shuffle the operands around so the lane index operand is in the
5727 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005728 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005729 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005730 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5731 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5732 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5733 TmpInst.addOperand(Inst.getOperand(4)); // Rm
5734 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach5b484312011-12-20 20:46:29 +00005735 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5736 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005737 TmpInst.addOperand(Inst.getOperand(1)); // lane
5738 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
5739 TmpInst.addOperand(Inst.getOperand(6));
5740 Inst = TmpInst;
5741 return true;
5742 }
Jim Grosbach4adb1822012-01-24 00:07:41 +00005743
5744 case ARM::VST3LNdWB_register_Asm_8:
5745 case ARM::VST3LNdWB_register_Asm_16:
5746 case ARM::VST3LNdWB_register_Asm_32:
5747 case ARM::VST3LNqWB_register_Asm_16:
5748 case ARM::VST3LNqWB_register_Asm_32: {
5749 MCInst TmpInst;
5750 // Shuffle the operands around so the lane index operand is in the
5751 // right place.
5752 unsigned Spacing;
5753 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5754 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5755 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5756 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5757 TmpInst.addOperand(Inst.getOperand(4)); // Rm
5758 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5759 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5760 Spacing));
5761 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5762 Spacing * 2));
5763 TmpInst.addOperand(Inst.getOperand(1)); // lane
5764 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
5765 TmpInst.addOperand(Inst.getOperand(6));
5766 Inst = TmpInst;
5767 return true;
5768 }
5769
Jim Grosbach88a54de2012-01-24 18:53:13 +00005770 case ARM::VST4LNdWB_register_Asm_8:
5771 case ARM::VST4LNdWB_register_Asm_16:
5772 case ARM::VST4LNdWB_register_Asm_32:
5773 case ARM::VST4LNqWB_register_Asm_16:
5774 case ARM::VST4LNqWB_register_Asm_32: {
5775 MCInst TmpInst;
5776 // Shuffle the operands around so the lane index operand is in the
5777 // right place.
5778 unsigned Spacing;
5779 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5780 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5781 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5782 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5783 TmpInst.addOperand(Inst.getOperand(4)); // Rm
5784 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5785 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5786 Spacing));
5787 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5788 Spacing * 2));
5789 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5790 Spacing * 3));
5791 TmpInst.addOperand(Inst.getOperand(1)); // lane
5792 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
5793 TmpInst.addOperand(Inst.getOperand(6));
5794 Inst = TmpInst;
5795 return true;
5796 }
5797
Jim Grosbach8b31f952012-01-23 19:39:08 +00005798 case ARM::VST1LNdWB_fixed_Asm_8:
5799 case ARM::VST1LNdWB_fixed_Asm_16:
5800 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbach84defb52011-12-02 22:34:51 +00005801 MCInst TmpInst;
5802 // Shuffle the operands around so the lane index operand is in the
5803 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005804 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005805 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach84defb52011-12-02 22:34:51 +00005806 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5807 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5808 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5809 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
5810 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5811 TmpInst.addOperand(Inst.getOperand(1)); // lane
5812 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5813 TmpInst.addOperand(Inst.getOperand(5));
5814 Inst = TmpInst;
5815 return true;
5816 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005817
Jim Grosbach8b31f952012-01-23 19:39:08 +00005818 case ARM::VST2LNdWB_fixed_Asm_8:
5819 case ARM::VST2LNdWB_fixed_Asm_16:
5820 case ARM::VST2LNdWB_fixed_Asm_32:
5821 case ARM::VST2LNqWB_fixed_Asm_16:
5822 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005823 MCInst TmpInst;
5824 // Shuffle the operands around so the lane index operand is in the
5825 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005826 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005827 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005828 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5829 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5830 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5831 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
5832 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach5b484312011-12-20 20:46:29 +00005833 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5834 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005835 TmpInst.addOperand(Inst.getOperand(1)); // lane
5836 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5837 TmpInst.addOperand(Inst.getOperand(5));
5838 Inst = TmpInst;
5839 return true;
5840 }
Jim Grosbach4adb1822012-01-24 00:07:41 +00005841
5842 case ARM::VST3LNdWB_fixed_Asm_8:
5843 case ARM::VST3LNdWB_fixed_Asm_16:
5844 case ARM::VST3LNdWB_fixed_Asm_32:
5845 case ARM::VST3LNqWB_fixed_Asm_16:
5846 case ARM::VST3LNqWB_fixed_Asm_32: {
5847 MCInst TmpInst;
5848 // Shuffle the operands around so the lane index operand is in the
5849 // right place.
5850 unsigned Spacing;
5851 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5852 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5853 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5854 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5855 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
5856 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5857 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5858 Spacing));
5859 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5860 Spacing * 2));
5861 TmpInst.addOperand(Inst.getOperand(1)); // lane
5862 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5863 TmpInst.addOperand(Inst.getOperand(5));
5864 Inst = TmpInst;
5865 return true;
5866 }
5867
Jim Grosbach88a54de2012-01-24 18:53:13 +00005868 case ARM::VST4LNdWB_fixed_Asm_8:
5869 case ARM::VST4LNdWB_fixed_Asm_16:
5870 case ARM::VST4LNdWB_fixed_Asm_32:
5871 case ARM::VST4LNqWB_fixed_Asm_16:
5872 case ARM::VST4LNqWB_fixed_Asm_32: {
5873 MCInst TmpInst;
5874 // Shuffle the operands around so the lane index operand is in the
5875 // right place.
5876 unsigned Spacing;
5877 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5878 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5879 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5880 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5881 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
5882 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5883 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5884 Spacing));
5885 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5886 Spacing * 2));
5887 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5888 Spacing * 3));
5889 TmpInst.addOperand(Inst.getOperand(1)); // lane
5890 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5891 TmpInst.addOperand(Inst.getOperand(5));
5892 Inst = TmpInst;
5893 return true;
5894 }
5895
Jim Grosbach8b31f952012-01-23 19:39:08 +00005896 case ARM::VST1LNdAsm_8:
5897 case ARM::VST1LNdAsm_16:
5898 case ARM::VST1LNdAsm_32: {
Jim Grosbach84defb52011-12-02 22:34:51 +00005899 MCInst TmpInst;
5900 // Shuffle the operands around so the lane index operand is in the
5901 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005902 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005903 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach84defb52011-12-02 22:34:51 +00005904 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5905 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5906 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5907 TmpInst.addOperand(Inst.getOperand(1)); // lane
5908 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5909 TmpInst.addOperand(Inst.getOperand(5));
5910 Inst = TmpInst;
5911 return true;
5912 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005913
Jim Grosbach8b31f952012-01-23 19:39:08 +00005914 case ARM::VST2LNdAsm_8:
5915 case ARM::VST2LNdAsm_16:
5916 case ARM::VST2LNdAsm_32:
5917 case ARM::VST2LNqAsm_16:
5918 case ARM::VST2LNqAsm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005919 MCInst TmpInst;
5920 // Shuffle the operands around so the lane index operand is in the
5921 // right place.
Jim Grosbach5b484312011-12-20 20:46:29 +00005922 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005923 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005924 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5925 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5926 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach5b484312011-12-20 20:46:29 +00005927 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5928 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005929 TmpInst.addOperand(Inst.getOperand(1)); // lane
5930 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5931 TmpInst.addOperand(Inst.getOperand(5));
5932 Inst = TmpInst;
5933 return true;
5934 }
Jim Grosbach4adb1822012-01-24 00:07:41 +00005935
5936 case ARM::VST3LNdAsm_8:
5937 case ARM::VST3LNdAsm_16:
5938 case ARM::VST3LNdAsm_32:
5939 case ARM::VST3LNqAsm_16:
5940 case ARM::VST3LNqAsm_32: {
5941 MCInst TmpInst;
5942 // Shuffle the operands around so the lane index operand is in the
5943 // right place.
5944 unsigned Spacing;
5945 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5946 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5947 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5948 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5949 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5950 Spacing));
5951 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5952 Spacing * 2));
5953 TmpInst.addOperand(Inst.getOperand(1)); // lane
5954 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5955 TmpInst.addOperand(Inst.getOperand(5));
5956 Inst = TmpInst;
5957 return true;
5958 }
5959
Jim Grosbach88a54de2012-01-24 18:53:13 +00005960 case ARM::VST4LNdAsm_8:
5961 case ARM::VST4LNdAsm_16:
5962 case ARM::VST4LNdAsm_32:
5963 case ARM::VST4LNqAsm_16:
5964 case ARM::VST4LNqAsm_32: {
5965 MCInst TmpInst;
5966 // Shuffle the operands around so the lane index operand is in the
5967 // right place.
5968 unsigned Spacing;
5969 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
5970 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5971 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5972 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5973 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5974 Spacing));
5975 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5976 Spacing * 2));
5977 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
5978 Spacing * 3));
5979 TmpInst.addOperand(Inst.getOperand(1)); // lane
5980 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
5981 TmpInst.addOperand(Inst.getOperand(5));
5982 Inst = TmpInst;
5983 return true;
5984 }
5985
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005986 // Handle NEON VLD complex aliases.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005987 case ARM::VLD1LNdWB_register_Asm_8:
5988 case ARM::VLD1LNdWB_register_Asm_16:
5989 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbach872eedb2011-12-02 22:01:52 +00005990 MCInst TmpInst;
5991 // Shuffle the operands around so the lane index operand is in the
5992 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005993 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00005994 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach872eedb2011-12-02 22:01:52 +00005995 TmpInst.addOperand(Inst.getOperand(0)); // Vd
5996 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
5997 TmpInst.addOperand(Inst.getOperand(2)); // Rn
5998 TmpInst.addOperand(Inst.getOperand(3)); // alignment
5999 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6000 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6001 TmpInst.addOperand(Inst.getOperand(1)); // lane
6002 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6003 TmpInst.addOperand(Inst.getOperand(6));
6004 Inst = TmpInst;
6005 return true;
6006 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006007
Jim Grosbach8b31f952012-01-23 19:39:08 +00006008 case ARM::VLD2LNdWB_register_Asm_8:
6009 case ARM::VLD2LNdWB_register_Asm_16:
6010 case ARM::VLD2LNdWB_register_Asm_32:
6011 case ARM::VLD2LNqWB_register_Asm_16:
6012 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006013 MCInst TmpInst;
6014 // Shuffle the operands around so the lane index operand is in the
6015 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006016 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006017 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006018 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006019 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6020 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006021 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6022 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6023 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6024 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6025 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006026 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6027 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006028 TmpInst.addOperand(Inst.getOperand(1)); // lane
6029 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6030 TmpInst.addOperand(Inst.getOperand(6));
6031 Inst = TmpInst;
6032 return true;
6033 }
6034
Jim Grosbach3a678af2012-01-23 21:53:26 +00006035 case ARM::VLD3LNdWB_register_Asm_8:
6036 case ARM::VLD3LNdWB_register_Asm_16:
6037 case ARM::VLD3LNdWB_register_Asm_32:
6038 case ARM::VLD3LNqWB_register_Asm_16:
6039 case ARM::VLD3LNqWB_register_Asm_32: {
6040 MCInst TmpInst;
6041 // Shuffle the operands around so the lane index operand is in the
6042 // right place.
6043 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006044 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006045 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6046 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6047 Spacing));
6048 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006049 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006050 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6051 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6052 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6053 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6054 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6055 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6056 Spacing));
6057 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006058 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006059 TmpInst.addOperand(Inst.getOperand(1)); // lane
6060 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6061 TmpInst.addOperand(Inst.getOperand(6));
6062 Inst = TmpInst;
6063 return true;
6064 }
6065
Jim Grosbache983a132012-01-24 18:37:25 +00006066 case ARM::VLD4LNdWB_register_Asm_8:
6067 case ARM::VLD4LNdWB_register_Asm_16:
6068 case ARM::VLD4LNdWB_register_Asm_32:
6069 case ARM::VLD4LNqWB_register_Asm_16:
6070 case ARM::VLD4LNqWB_register_Asm_32: {
6071 MCInst TmpInst;
6072 // Shuffle the operands around so the lane index operand is in the
6073 // right place.
6074 unsigned Spacing;
6075 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6076 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6077 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6078 Spacing));
6079 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6080 Spacing * 2));
6081 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6082 Spacing * 3));
6083 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6084 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6085 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6086 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6087 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6088 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6089 Spacing));
6090 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6091 Spacing * 2));
6092 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6093 Spacing * 3));
6094 TmpInst.addOperand(Inst.getOperand(1)); // lane
6095 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6096 TmpInst.addOperand(Inst.getOperand(6));
6097 Inst = TmpInst;
6098 return true;
6099 }
6100
Jim Grosbach8b31f952012-01-23 19:39:08 +00006101 case ARM::VLD1LNdWB_fixed_Asm_8:
6102 case ARM::VLD1LNdWB_fixed_Asm_16:
6103 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbach872eedb2011-12-02 22:01:52 +00006104 MCInst TmpInst;
6105 // Shuffle the operands around so the lane index operand is in the
6106 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006107 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006108 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach872eedb2011-12-02 22:01:52 +00006109 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6110 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6111 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6112 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6113 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6114 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6115 TmpInst.addOperand(Inst.getOperand(1)); // lane
6116 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6117 TmpInst.addOperand(Inst.getOperand(5));
6118 Inst = TmpInst;
6119 return true;
6120 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006121
Jim Grosbach8b31f952012-01-23 19:39:08 +00006122 case ARM::VLD2LNdWB_fixed_Asm_8:
6123 case ARM::VLD2LNdWB_fixed_Asm_16:
6124 case ARM::VLD2LNdWB_fixed_Asm_32:
6125 case ARM::VLD2LNqWB_fixed_Asm_16:
6126 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006127 MCInst TmpInst;
6128 // Shuffle the operands around so the lane index operand is in the
6129 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006130 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006131 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006132 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006133 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6134 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006135 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6136 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6137 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6138 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6139 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006140 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6141 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006142 TmpInst.addOperand(Inst.getOperand(1)); // lane
6143 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6144 TmpInst.addOperand(Inst.getOperand(5));
6145 Inst = TmpInst;
6146 return true;
6147 }
6148
Jim Grosbach3a678af2012-01-23 21:53:26 +00006149 case ARM::VLD3LNdWB_fixed_Asm_8:
6150 case ARM::VLD3LNdWB_fixed_Asm_16:
6151 case ARM::VLD3LNdWB_fixed_Asm_32:
6152 case ARM::VLD3LNqWB_fixed_Asm_16:
6153 case ARM::VLD3LNqWB_fixed_Asm_32: {
6154 MCInst TmpInst;
6155 // Shuffle the operands around so the lane index operand is in the
6156 // right place.
6157 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006158 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006159 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6160 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6161 Spacing));
6162 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006163 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006164 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6165 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6166 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6167 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6168 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6169 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6170 Spacing));
6171 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006172 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006173 TmpInst.addOperand(Inst.getOperand(1)); // lane
6174 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6175 TmpInst.addOperand(Inst.getOperand(5));
6176 Inst = TmpInst;
6177 return true;
6178 }
6179
Jim Grosbache983a132012-01-24 18:37:25 +00006180 case ARM::VLD4LNdWB_fixed_Asm_8:
6181 case ARM::VLD4LNdWB_fixed_Asm_16:
6182 case ARM::VLD4LNdWB_fixed_Asm_32:
6183 case ARM::VLD4LNqWB_fixed_Asm_16:
6184 case ARM::VLD4LNqWB_fixed_Asm_32: {
6185 MCInst TmpInst;
6186 // Shuffle the operands around so the lane index operand is in the
6187 // right place.
6188 unsigned Spacing;
6189 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6190 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6191 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6192 Spacing));
6193 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6194 Spacing * 2));
6195 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6196 Spacing * 3));
6197 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6198 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6199 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6200 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6201 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6202 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6203 Spacing));
6204 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6205 Spacing * 2));
6206 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6207 Spacing * 3));
6208 TmpInst.addOperand(Inst.getOperand(1)); // lane
6209 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6210 TmpInst.addOperand(Inst.getOperand(5));
6211 Inst = TmpInst;
6212 return true;
6213 }
6214
Jim Grosbach8b31f952012-01-23 19:39:08 +00006215 case ARM::VLD1LNdAsm_8:
6216 case ARM::VLD1LNdAsm_16:
6217 case ARM::VLD1LNdAsm_32: {
Jim Grosbach7636bf62011-12-02 00:35:16 +00006218 MCInst TmpInst;
6219 // Shuffle the operands around so the lane index operand is in the
6220 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006221 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006222 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach7636bf62011-12-02 00:35:16 +00006223 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6224 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6225 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6226 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6227 TmpInst.addOperand(Inst.getOperand(1)); // lane
6228 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6229 TmpInst.addOperand(Inst.getOperand(5));
6230 Inst = TmpInst;
6231 return true;
6232 }
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006233
Jim Grosbach8b31f952012-01-23 19:39:08 +00006234 case ARM::VLD2LNdAsm_8:
6235 case ARM::VLD2LNdAsm_16:
6236 case ARM::VLD2LNdAsm_32:
6237 case ARM::VLD2LNqAsm_16:
6238 case ARM::VLD2LNqAsm_32: {
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006239 MCInst TmpInst;
6240 // Shuffle the operands around so the lane index operand is in the
6241 // right place.
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006242 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006243 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006244 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006245 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6246 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006247 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6248 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6249 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006250 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6251 Spacing));
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006252 TmpInst.addOperand(Inst.getOperand(1)); // lane
6253 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6254 TmpInst.addOperand(Inst.getOperand(5));
6255 Inst = TmpInst;
6256 return true;
6257 }
Jim Grosbach3a678af2012-01-23 21:53:26 +00006258
6259 case ARM::VLD3LNdAsm_8:
6260 case ARM::VLD3LNdAsm_16:
6261 case ARM::VLD3LNdAsm_32:
6262 case ARM::VLD3LNqAsm_16:
6263 case ARM::VLD3LNqAsm_32: {
6264 MCInst TmpInst;
6265 // Shuffle the operands around so the lane index operand is in the
6266 // right place.
6267 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006268 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006269 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6270 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6271 Spacing));
6272 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006273 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006274 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6275 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6276 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6277 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6278 Spacing));
6279 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachc387fc62012-01-23 23:20:46 +00006280 Spacing * 2));
Jim Grosbach3a678af2012-01-23 21:53:26 +00006281 TmpInst.addOperand(Inst.getOperand(1)); // lane
6282 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6283 TmpInst.addOperand(Inst.getOperand(5));
6284 Inst = TmpInst;
6285 return true;
6286 }
6287
Jim Grosbache983a132012-01-24 18:37:25 +00006288 case ARM::VLD4LNdAsm_8:
6289 case ARM::VLD4LNdAsm_16:
6290 case ARM::VLD4LNdAsm_32:
6291 case ARM::VLD4LNqAsm_16:
6292 case ARM::VLD4LNqAsm_32: {
6293 MCInst TmpInst;
6294 // Shuffle the operands around so the lane index operand is in the
6295 // right place.
6296 unsigned Spacing;
6297 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6298 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6299 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6300 Spacing));
6301 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6302 Spacing * 2));
6303 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6304 Spacing * 3));
6305 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6306 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6307 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6308 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6309 Spacing));
6310 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6311 Spacing * 2));
6312 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6313 Spacing * 3));
6314 TmpInst.addOperand(Inst.getOperand(1)); // lane
6315 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6316 TmpInst.addOperand(Inst.getOperand(5));
6317 Inst = TmpInst;
6318 return true;
6319 }
6320
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006321 // VLD3DUP single 3-element structure to all lanes instructions.
6322 case ARM::VLD3DUPdAsm_8:
6323 case ARM::VLD3DUPdAsm_16:
6324 case ARM::VLD3DUPdAsm_32:
6325 case ARM::VLD3DUPqAsm_8:
6326 case ARM::VLD3DUPqAsm_16:
6327 case ARM::VLD3DUPqAsm_32: {
6328 MCInst TmpInst;
6329 unsigned Spacing;
6330 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6331 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6332 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6333 Spacing));
6334 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6335 Spacing * 2));
6336 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6337 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6338 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6339 TmpInst.addOperand(Inst.getOperand(4));
6340 Inst = TmpInst;
6341 return true;
6342 }
6343
6344 case ARM::VLD3DUPdWB_fixed_Asm_8:
6345 case ARM::VLD3DUPdWB_fixed_Asm_16:
6346 case ARM::VLD3DUPdWB_fixed_Asm_32:
6347 case ARM::VLD3DUPqWB_fixed_Asm_8:
6348 case ARM::VLD3DUPqWB_fixed_Asm_16:
6349 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6350 MCInst TmpInst;
6351 unsigned Spacing;
6352 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6353 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6354 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6355 Spacing));
6356 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6357 Spacing * 2));
6358 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6359 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6360 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6361 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6362 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6363 TmpInst.addOperand(Inst.getOperand(4));
6364 Inst = TmpInst;
6365 return true;
6366 }
6367
6368 case ARM::VLD3DUPdWB_register_Asm_8:
6369 case ARM::VLD3DUPdWB_register_Asm_16:
6370 case ARM::VLD3DUPdWB_register_Asm_32:
6371 case ARM::VLD3DUPqWB_register_Asm_8:
6372 case ARM::VLD3DUPqWB_register_Asm_16:
6373 case ARM::VLD3DUPqWB_register_Asm_32: {
6374 MCInst TmpInst;
6375 unsigned Spacing;
6376 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6377 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6378 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6379 Spacing));
6380 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6381 Spacing * 2));
6382 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6383 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6384 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6385 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6386 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6387 TmpInst.addOperand(Inst.getOperand(5));
6388 Inst = TmpInst;
6389 return true;
6390 }
6391
Jim Grosbachc387fc62012-01-23 23:20:46 +00006392 // VLD3 multiple 3-element structure instructions.
6393 case ARM::VLD3dAsm_8:
6394 case ARM::VLD3dAsm_16:
6395 case ARM::VLD3dAsm_32:
6396 case ARM::VLD3qAsm_8:
6397 case ARM::VLD3qAsm_16:
6398 case ARM::VLD3qAsm_32: {
6399 MCInst TmpInst;
6400 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006401 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachc387fc62012-01-23 23:20:46 +00006402 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6403 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6404 Spacing));
6405 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6406 Spacing * 2));
6407 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6408 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6409 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6410 TmpInst.addOperand(Inst.getOperand(4));
6411 Inst = TmpInst;
6412 return true;
6413 }
6414
6415 case ARM::VLD3dWB_fixed_Asm_8:
6416 case ARM::VLD3dWB_fixed_Asm_16:
6417 case ARM::VLD3dWB_fixed_Asm_32:
6418 case ARM::VLD3qWB_fixed_Asm_8:
6419 case ARM::VLD3qWB_fixed_Asm_16:
6420 case ARM::VLD3qWB_fixed_Asm_32: {
6421 MCInst TmpInst;
6422 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006423 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachc387fc62012-01-23 23:20:46 +00006424 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6425 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6426 Spacing));
6427 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6428 Spacing * 2));
6429 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6430 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6431 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6432 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6433 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6434 TmpInst.addOperand(Inst.getOperand(4));
6435 Inst = TmpInst;
6436 return true;
6437 }
6438
6439 case ARM::VLD3dWB_register_Asm_8:
6440 case ARM::VLD3dWB_register_Asm_16:
6441 case ARM::VLD3dWB_register_Asm_32:
6442 case ARM::VLD3qWB_register_Asm_8:
6443 case ARM::VLD3qWB_register_Asm_16:
6444 case ARM::VLD3qWB_register_Asm_32: {
6445 MCInst TmpInst;
6446 unsigned Spacing;
Jim Grosbachd7433e22012-01-23 23:45:44 +00006447 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachc387fc62012-01-23 23:20:46 +00006448 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6449 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6450 Spacing));
6451 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6452 Spacing * 2));
6453 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6454 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6455 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6456 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6457 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6458 TmpInst.addOperand(Inst.getOperand(5));
6459 Inst = TmpInst;
6460 return true;
6461 }
6462
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006463 // VLD4DUP single 3-element structure to all lanes instructions.
6464 case ARM::VLD4DUPdAsm_8:
6465 case ARM::VLD4DUPdAsm_16:
6466 case ARM::VLD4DUPdAsm_32:
6467 case ARM::VLD4DUPqAsm_8:
6468 case ARM::VLD4DUPqAsm_16:
6469 case ARM::VLD4DUPqAsm_32: {
6470 MCInst TmpInst;
6471 unsigned Spacing;
6472 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6473 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6474 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6475 Spacing));
6476 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6477 Spacing * 2));
6478 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6479 Spacing * 3));
6480 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6481 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6482 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6483 TmpInst.addOperand(Inst.getOperand(4));
6484 Inst = TmpInst;
6485 return true;
6486 }
6487
6488 case ARM::VLD4DUPdWB_fixed_Asm_8:
6489 case ARM::VLD4DUPdWB_fixed_Asm_16:
6490 case ARM::VLD4DUPdWB_fixed_Asm_32:
6491 case ARM::VLD4DUPqWB_fixed_Asm_8:
6492 case ARM::VLD4DUPqWB_fixed_Asm_16:
6493 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6494 MCInst TmpInst;
6495 unsigned Spacing;
6496 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6497 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6498 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6499 Spacing));
6500 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6501 Spacing * 2));
6502 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6503 Spacing * 3));
6504 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6505 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6506 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6507 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6508 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6509 TmpInst.addOperand(Inst.getOperand(4));
6510 Inst = TmpInst;
6511 return true;
6512 }
6513
6514 case ARM::VLD4DUPdWB_register_Asm_8:
6515 case ARM::VLD4DUPdWB_register_Asm_16:
6516 case ARM::VLD4DUPdWB_register_Asm_32:
6517 case ARM::VLD4DUPqWB_register_Asm_8:
6518 case ARM::VLD4DUPqWB_register_Asm_16:
6519 case ARM::VLD4DUPqWB_register_Asm_32: {
6520 MCInst TmpInst;
6521 unsigned Spacing;
6522 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6523 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6524 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6525 Spacing));
6526 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6527 Spacing * 2));
6528 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6529 Spacing * 3));
6530 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6531 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6532 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6533 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6534 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6535 TmpInst.addOperand(Inst.getOperand(5));
6536 Inst = TmpInst;
6537 return true;
6538 }
6539
6540 // VLD4 multiple 4-element structure instructions.
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006541 case ARM::VLD4dAsm_8:
6542 case ARM::VLD4dAsm_16:
6543 case ARM::VLD4dAsm_32:
6544 case ARM::VLD4qAsm_8:
6545 case ARM::VLD4qAsm_16:
6546 case ARM::VLD4qAsm_32: {
6547 MCInst TmpInst;
6548 unsigned Spacing;
6549 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6550 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6551 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6552 Spacing));
6553 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6554 Spacing * 2));
6555 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6556 Spacing * 3));
6557 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6558 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6559 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6560 TmpInst.addOperand(Inst.getOperand(4));
6561 Inst = TmpInst;
6562 return true;
6563 }
6564
6565 case ARM::VLD4dWB_fixed_Asm_8:
6566 case ARM::VLD4dWB_fixed_Asm_16:
6567 case ARM::VLD4dWB_fixed_Asm_32:
6568 case ARM::VLD4qWB_fixed_Asm_8:
6569 case ARM::VLD4qWB_fixed_Asm_16:
6570 case ARM::VLD4qWB_fixed_Asm_32: {
6571 MCInst TmpInst;
6572 unsigned Spacing;
6573 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6574 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6575 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6576 Spacing));
6577 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6578 Spacing * 2));
6579 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6580 Spacing * 3));
6581 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6582 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6583 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6584 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6585 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6586 TmpInst.addOperand(Inst.getOperand(4));
6587 Inst = TmpInst;
6588 return true;
6589 }
6590
6591 case ARM::VLD4dWB_register_Asm_8:
6592 case ARM::VLD4dWB_register_Asm_16:
6593 case ARM::VLD4dWB_register_Asm_32:
6594 case ARM::VLD4qWB_register_Asm_8:
6595 case ARM::VLD4qWB_register_Asm_16:
6596 case ARM::VLD4qWB_register_Asm_32: {
6597 MCInst TmpInst;
6598 unsigned Spacing;
6599 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6600 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6601 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6602 Spacing));
6603 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6604 Spacing * 2));
6605 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6606 Spacing * 3));
6607 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6608 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6609 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6610 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6611 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6612 TmpInst.addOperand(Inst.getOperand(5));
6613 Inst = TmpInst;
6614 return true;
6615 }
6616
Jim Grosbachd7433e22012-01-23 23:45:44 +00006617 // VST3 multiple 3-element structure instructions.
6618 case ARM::VST3dAsm_8:
6619 case ARM::VST3dAsm_16:
6620 case ARM::VST3dAsm_32:
6621 case ARM::VST3qAsm_8:
6622 case ARM::VST3qAsm_16:
6623 case ARM::VST3qAsm_32: {
6624 MCInst TmpInst;
6625 unsigned Spacing;
6626 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6627 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6628 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6629 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6630 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6631 Spacing));
6632 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6633 Spacing * 2));
6634 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6635 TmpInst.addOperand(Inst.getOperand(4));
6636 Inst = TmpInst;
6637 return true;
6638 }
6639
6640 case ARM::VST3dWB_fixed_Asm_8:
6641 case ARM::VST3dWB_fixed_Asm_16:
6642 case ARM::VST3dWB_fixed_Asm_32:
6643 case ARM::VST3qWB_fixed_Asm_8:
6644 case ARM::VST3qWB_fixed_Asm_16:
6645 case ARM::VST3qWB_fixed_Asm_32: {
6646 MCInst TmpInst;
6647 unsigned Spacing;
6648 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6649 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6650 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6651 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6652 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6653 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6654 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6655 Spacing));
6656 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6657 Spacing * 2));
6658 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6659 TmpInst.addOperand(Inst.getOperand(4));
6660 Inst = TmpInst;
6661 return true;
6662 }
6663
6664 case ARM::VST3dWB_register_Asm_8:
6665 case ARM::VST3dWB_register_Asm_16:
6666 case ARM::VST3dWB_register_Asm_32:
6667 case ARM::VST3qWB_register_Asm_8:
6668 case ARM::VST3qWB_register_Asm_16:
6669 case ARM::VST3qWB_register_Asm_32: {
6670 MCInst TmpInst;
6671 unsigned Spacing;
6672 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6673 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6674 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6675 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6676 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6677 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6678 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6679 Spacing));
6680 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6681 Spacing * 2));
6682 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6683 TmpInst.addOperand(Inst.getOperand(5));
6684 Inst = TmpInst;
6685 return true;
6686 }
6687
Jim Grosbach539aab72012-01-24 00:58:13 +00006688 // VST4 multiple 3-element structure instructions.
6689 case ARM::VST4dAsm_8:
6690 case ARM::VST4dAsm_16:
6691 case ARM::VST4dAsm_32:
6692 case ARM::VST4qAsm_8:
6693 case ARM::VST4qAsm_16:
6694 case ARM::VST4qAsm_32: {
6695 MCInst TmpInst;
6696 unsigned Spacing;
6697 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6698 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6699 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6700 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6701 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6702 Spacing));
6703 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6704 Spacing * 2));
6705 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6706 Spacing * 3));
6707 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6708 TmpInst.addOperand(Inst.getOperand(4));
6709 Inst = TmpInst;
6710 return true;
6711 }
6712
6713 case ARM::VST4dWB_fixed_Asm_8:
6714 case ARM::VST4dWB_fixed_Asm_16:
6715 case ARM::VST4dWB_fixed_Asm_32:
6716 case ARM::VST4qWB_fixed_Asm_8:
6717 case ARM::VST4qWB_fixed_Asm_16:
6718 case ARM::VST4qWB_fixed_Asm_32: {
6719 MCInst TmpInst;
6720 unsigned Spacing;
6721 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6722 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6723 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6724 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6725 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6726 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6727 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6728 Spacing));
6729 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6730 Spacing * 2));
6731 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6732 Spacing * 3));
6733 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6734 TmpInst.addOperand(Inst.getOperand(4));
6735 Inst = TmpInst;
6736 return true;
6737 }
6738
6739 case ARM::VST4dWB_register_Asm_8:
6740 case ARM::VST4dWB_register_Asm_16:
6741 case ARM::VST4dWB_register_Asm_32:
6742 case ARM::VST4qWB_register_Asm_8:
6743 case ARM::VST4qWB_register_Asm_16:
6744 case ARM::VST4qWB_register_Asm_32: {
6745 MCInst TmpInst;
6746 unsigned Spacing;
6747 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6748 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6749 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6750 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6751 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6752 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6753 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6754 Spacing));
6755 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6756 Spacing * 2));
6757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6758 Spacing * 3));
6759 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6760 TmpInst.addOperand(Inst.getOperand(5));
6761 Inst = TmpInst;
6762 return true;
6763 }
6764
Jim Grosbacha5378eb2012-04-11 00:15:16 +00006765 // Handle encoding choice for the shift-immediate instructions.
6766 case ARM::t2LSLri:
6767 case ARM::t2LSRri:
6768 case ARM::t2ASRri: {
6769 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
6770 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
6771 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
6772 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
6773 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
6774 unsigned NewOpc;
6775 switch (Inst.getOpcode()) {
6776 default: llvm_unreachable("unexpected opcode");
6777 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
6778 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
6779 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
6780 }
6781 // The Thumb1 operands aren't in the same order. Awesome, eh?
6782 MCInst TmpInst;
6783 TmpInst.setOpcode(NewOpc);
6784 TmpInst.addOperand(Inst.getOperand(0));
6785 TmpInst.addOperand(Inst.getOperand(5));
6786 TmpInst.addOperand(Inst.getOperand(1));
6787 TmpInst.addOperand(Inst.getOperand(2));
6788 TmpInst.addOperand(Inst.getOperand(3));
6789 TmpInst.addOperand(Inst.getOperand(4));
6790 Inst = TmpInst;
6791 return true;
6792 }
6793 return false;
6794 }
6795
Jim Grosbach863d2af2011-12-13 22:45:11 +00006796 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00006797 case ARM::t2MOVsr:
6798 case ARM::t2MOVSsr: {
6799 // Which instruction to expand to depends on the CCOut operand and
6800 // whether we're in an IT block if the register operands are low
6801 // registers.
6802 bool isNarrow = false;
6803 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
6804 isARMLowRegister(Inst.getOperand(1).getReg()) &&
6805 isARMLowRegister(Inst.getOperand(2).getReg()) &&
6806 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
6807 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
6808 isNarrow = true;
6809 MCInst TmpInst;
6810 unsigned newOpc;
6811 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
6812 default: llvm_unreachable("unexpected opcode!");
6813 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
6814 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
6815 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
6816 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
6817 }
6818 TmpInst.setOpcode(newOpc);
6819 TmpInst.addOperand(Inst.getOperand(0)); // Rd
6820 if (isNarrow)
6821 TmpInst.addOperand(MCOperand::CreateReg(
6822 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
6823 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6824 TmpInst.addOperand(Inst.getOperand(2)); // Rm
6825 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6826 TmpInst.addOperand(Inst.getOperand(5));
6827 if (!isNarrow)
6828 TmpInst.addOperand(MCOperand::CreateReg(
6829 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
6830 Inst = TmpInst;
6831 return true;
6832 }
Jim Grosbach863d2af2011-12-13 22:45:11 +00006833 case ARM::t2MOVsi:
6834 case ARM::t2MOVSsi: {
6835 // Which instruction to expand to depends on the CCOut operand and
6836 // whether we're in an IT block if the register operands are low
6837 // registers.
6838 bool isNarrow = false;
6839 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
6840 isARMLowRegister(Inst.getOperand(1).getReg()) &&
6841 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
6842 isNarrow = true;
6843 MCInst TmpInst;
6844 unsigned newOpc;
6845 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
6846 default: llvm_unreachable("unexpected opcode!");
6847 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
6848 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
6849 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
6850 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach520dc782011-12-21 21:04:19 +00006851 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach863d2af2011-12-13 22:45:11 +00006852 }
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006853 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
6854 if (Amount == 32) Amount = 0;
Jim Grosbach863d2af2011-12-13 22:45:11 +00006855 TmpInst.setOpcode(newOpc);
6856 TmpInst.addOperand(Inst.getOperand(0)); // Rd
6857 if (isNarrow)
6858 TmpInst.addOperand(MCOperand::CreateReg(
6859 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
6860 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach520dc782011-12-21 21:04:19 +00006861 if (newOpc != ARM::t2RRX)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006862 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach863d2af2011-12-13 22:45:11 +00006863 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6864 TmpInst.addOperand(Inst.getOperand(4));
6865 if (!isNarrow)
6866 TmpInst.addOperand(MCOperand::CreateReg(
6867 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
6868 Inst = TmpInst;
6869 return true;
6870 }
6871 // Handle the ARM mode MOV complex aliases.
Jim Grosbach23f22072011-11-16 18:31:45 +00006872 case ARM::ASRr:
6873 case ARM::LSRr:
6874 case ARM::LSLr:
6875 case ARM::RORr: {
6876 ARM_AM::ShiftOpc ShiftTy;
6877 switch(Inst.getOpcode()) {
6878 default: llvm_unreachable("unexpected opcode!");
6879 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
6880 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
6881 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
6882 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
6883 }
Jim Grosbach23f22072011-11-16 18:31:45 +00006884 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
6885 MCInst TmpInst;
6886 TmpInst.setOpcode(ARM::MOVsr);
6887 TmpInst.addOperand(Inst.getOperand(0)); // Rd
6888 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6889 TmpInst.addOperand(Inst.getOperand(2)); // Rm
6890 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
6891 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6892 TmpInst.addOperand(Inst.getOperand(4));
6893 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
6894 Inst = TmpInst;
6895 return true;
6896 }
Jim Grosbachee10ff82011-11-10 19:18:01 +00006897 case ARM::ASRi:
6898 case ARM::LSRi:
6899 case ARM::LSLi:
6900 case ARM::RORi: {
6901 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachee10ff82011-11-10 19:18:01 +00006902 switch(Inst.getOpcode()) {
6903 default: llvm_unreachable("unexpected opcode!");
6904 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
6905 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
6906 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
6907 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
6908 }
6909 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach48b368b2011-11-16 19:05:59 +00006910 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachee10ff82011-11-10 19:18:01 +00006911 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonb56e4112012-04-25 18:00:18 +00006912 // A shift by 32 should be encoded as 0 when permitted
6913 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
6914 Amt = 0;
Jim Grosbachee10ff82011-11-10 19:18:01 +00006915 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach71810ab2011-11-10 16:44:55 +00006916 MCInst TmpInst;
Jim Grosbachee10ff82011-11-10 19:18:01 +00006917 TmpInst.setOpcode(Opc);
Jim Grosbach71810ab2011-11-10 16:44:55 +00006918 TmpInst.addOperand(Inst.getOperand(0)); // Rd
6919 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachee10ff82011-11-10 19:18:01 +00006920 if (Opc == ARM::MOVsi)
6921 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach71810ab2011-11-10 16:44:55 +00006922 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6923 TmpInst.addOperand(Inst.getOperand(4));
6924 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
6925 Inst = TmpInst;
Jim Grosbach83ec8772011-11-10 23:42:14 +00006926 return true;
Jim Grosbach71810ab2011-11-10 16:44:55 +00006927 }
Jim Grosbach48b368b2011-11-16 19:05:59 +00006928 case ARM::RRXi: {
6929 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
6930 MCInst TmpInst;
6931 TmpInst.setOpcode(ARM::MOVsi);
6932 TmpInst.addOperand(Inst.getOperand(0)); // Rd
6933 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6934 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
6935 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6936 TmpInst.addOperand(Inst.getOperand(3));
6937 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
6938 Inst = TmpInst;
6939 return true;
6940 }
Jim Grosbach0352b462011-11-10 23:58:34 +00006941 case ARM::t2LDMIA_UPD: {
6942 // If this is a load of a single register, then we should use
6943 // a post-indexed LDR instruction instead, per the ARM ARM.
6944 if (Inst.getNumOperands() != 5)
6945 return false;
6946 MCInst TmpInst;
6947 TmpInst.setOpcode(ARM::t2LDR_POST);
6948 TmpInst.addOperand(Inst.getOperand(4)); // Rt
6949 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
6950 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6951 TmpInst.addOperand(MCOperand::CreateImm(4));
6952 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6953 TmpInst.addOperand(Inst.getOperand(3));
6954 Inst = TmpInst;
6955 return true;
6956 }
6957 case ARM::t2STMDB_UPD: {
6958 // If this is a store of a single register, then we should use
6959 // a pre-indexed STR instruction instead, per the ARM ARM.
6960 if (Inst.getNumOperands() != 5)
6961 return false;
6962 MCInst TmpInst;
6963 TmpInst.setOpcode(ARM::t2STR_PRE);
6964 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
6965 TmpInst.addOperand(Inst.getOperand(4)); // Rt
6966 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6967 TmpInst.addOperand(MCOperand::CreateImm(-4));
6968 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6969 TmpInst.addOperand(Inst.getOperand(3));
6970 Inst = TmpInst;
6971 return true;
6972 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00006973 case ARM::LDMIA_UPD:
6974 // If this is a load of a single register via a 'pop', then we should use
6975 // a post-indexed LDR instruction instead, per the ARM ARM.
6976 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
6977 Inst.getNumOperands() == 5) {
6978 MCInst TmpInst;
6979 TmpInst.setOpcode(ARM::LDR_POST_IMM);
6980 TmpInst.addOperand(Inst.getOperand(4)); // Rt
6981 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
6982 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6983 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
6984 TmpInst.addOperand(MCOperand::CreateImm(4));
6985 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6986 TmpInst.addOperand(Inst.getOperand(3));
6987 Inst = TmpInst;
Jim Grosbach83ec8772011-11-10 23:42:14 +00006988 return true;
Jim Grosbachf8fce712011-08-11 17:35:48 +00006989 }
6990 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00006991 case ARM::STMDB_UPD:
6992 // If this is a store of a single register via a 'push', then we should use
6993 // a pre-indexed STR instruction instead, per the ARM ARM.
6994 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
6995 Inst.getNumOperands() == 5) {
6996 MCInst TmpInst;
6997 TmpInst.setOpcode(ARM::STR_PRE_IMM);
6998 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
6999 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7000 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7001 TmpInst.addOperand(MCOperand::CreateImm(-4));
7002 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7003 TmpInst.addOperand(Inst.getOperand(3));
7004 Inst = TmpInst;
7005 }
7006 break;
Jim Grosbachda847862011-12-05 21:06:26 +00007007 case ARM::t2ADDri12:
7008 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7009 // mnemonic was used (not "addw"), encoding T3 is preferred.
7010 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7011 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7012 break;
7013 Inst.setOpcode(ARM::t2ADDri);
7014 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7015 break;
7016 case ARM::t2SUBri12:
7017 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7018 // mnemonic was used (not "subw"), encoding T3 is preferred.
7019 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7020 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7021 break;
7022 Inst.setOpcode(ARM::t2SUBri);
7023 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7024 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00007025 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00007026 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
7027 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7028 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7029 // to encoding T1 if <Rd> is omitted."
Jim Grosbachc0164f82012-03-30 16:31:31 +00007030 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbach89e2aa62011-08-16 23:57:34 +00007031 Inst.setOpcode(ARM::tADDi3);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007032 return true;
7033 }
Jim Grosbach89e2aa62011-08-16 23:57:34 +00007034 break;
Jim Grosbachf67e8552011-09-16 22:58:42 +00007035 case ARM::tSUBi8:
7036 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
7037 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7038 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7039 // to encoding T1 if <Rd> is omitted."
Jim Grosbachc0164f82012-03-30 16:31:31 +00007040 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachf67e8552011-09-16 22:58:42 +00007041 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007042 return true;
7043 }
Jim Grosbachf67e8552011-09-16 22:58:42 +00007044 break;
Jim Grosbach2d30d942012-03-30 17:20:40 +00007045 case ARM::t2ADDri:
7046 case ARM::t2SUBri: {
7047 // If the destination and first source operand are the same, and
7048 // the flags are compatible with the current IT status, use encoding T2
7049 // instead of T3. For compatibility with the system 'as'. Make sure the
7050 // wide encoding wasn't explicit.
7051 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach8f1148b2012-03-30 18:39:43 +00007052 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbach2d30d942012-03-30 17:20:40 +00007053 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7054 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7055 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7056 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7057 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7058 break;
7059 MCInst TmpInst;
7060 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7061 ARM::tADDi8 : ARM::tSUBi8);
7062 TmpInst.addOperand(Inst.getOperand(0));
7063 TmpInst.addOperand(Inst.getOperand(5));
7064 TmpInst.addOperand(Inst.getOperand(0));
7065 TmpInst.addOperand(Inst.getOperand(2));
7066 TmpInst.addOperand(Inst.getOperand(3));
7067 TmpInst.addOperand(Inst.getOperand(4));
7068 Inst = TmpInst;
7069 return true;
7070 }
Jim Grosbach927b9df2011-12-05 22:16:39 +00007071 case ARM::t2ADDrr: {
7072 // If the destination and first source operand are the same, and
7073 // there's no setting of the flags, use encoding T2 instead of T3.
7074 // Note that this is only for ADD, not SUB. This mirrors the system
7075 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7076 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7077 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbach713c7022011-12-05 22:27:04 +00007078 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7079 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbach927b9df2011-12-05 22:16:39 +00007080 break;
7081 MCInst TmpInst;
7082 TmpInst.setOpcode(ARM::tADDhirr);
7083 TmpInst.addOperand(Inst.getOperand(0));
7084 TmpInst.addOperand(Inst.getOperand(0));
7085 TmpInst.addOperand(Inst.getOperand(2));
7086 TmpInst.addOperand(Inst.getOperand(3));
7087 TmpInst.addOperand(Inst.getOperand(4));
7088 Inst = TmpInst;
7089 return true;
7090 }
Jim Grosbacha9cc08f2012-04-27 23:51:36 +00007091 case ARM::tADDrSP: {
7092 // If the non-SP source operand and the destination operand are not the
7093 // same, we need to use the 32-bit encoding if it's available.
7094 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7095 Inst.setOpcode(ARM::t2ADDrr);
7096 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7097 return true;
7098 }
7099 break;
7100 }
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007101 case ARM::tB:
7102 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbach83ec8772011-11-10 23:42:14 +00007103 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007104 Inst.setOpcode(ARM::tBcc);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007105 return true;
7106 }
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007107 break;
7108 case ARM::t2B:
7109 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbach83ec8772011-11-10 23:42:14 +00007110 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007111 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007112 return true;
7113 }
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007114 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00007115 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00007116 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbach83ec8772011-11-10 23:42:14 +00007117 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbachc0755102011-08-31 21:17:31 +00007118 Inst.setOpcode(ARM::t2B);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007119 return true;
7120 }
Jim Grosbachc0755102011-08-31 21:17:31 +00007121 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00007122 case ARM::tBcc:
7123 // If the conditional is AL, we really want tB.
Jim Grosbach83ec8772011-11-10 23:42:14 +00007124 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbach395b4532011-08-17 22:57:40 +00007125 Inst.setOpcode(ARM::tB);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007126 return true;
7127 }
Jim Grosbach3ce23d32011-08-18 16:08:39 +00007128 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00007129 case ARM::tLDMIA: {
7130 // If the register list contains any high registers, or if the writeback
7131 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7132 // instead if we're in Thumb2. Otherwise, this should have generated
7133 // an error in validateInstruction().
7134 unsigned Rn = Inst.getOperand(0).getReg();
7135 bool hasWritebackToken =
7136 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7137 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7138 bool listContainsBase;
7139 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7140 (!listContainsBase && !hasWritebackToken) ||
7141 (listContainsBase && hasWritebackToken)) {
7142 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7143 assert (isThumbTwo());
7144 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7145 // If we're switching to the updating version, we need to insert
7146 // the writeback tied operand.
7147 if (hasWritebackToken)
7148 Inst.insert(Inst.begin(),
7149 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbach83ec8772011-11-10 23:42:14 +00007150 return true;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00007151 }
7152 break;
7153 }
Jim Grosbach8213c962011-09-16 20:50:13 +00007154 case ARM::tSTMIA_UPD: {
7155 // If the register list contains any high registers, we need to use
7156 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7157 // should have generated an error in validateInstruction().
7158 unsigned Rn = Inst.getOperand(0).getReg();
7159 bool listContainsBase;
7160 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7161 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7162 assert (isThumbTwo());
7163 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbach83ec8772011-11-10 23:42:14 +00007164 return true;
Jim Grosbach8213c962011-09-16 20:50:13 +00007165 }
7166 break;
7167 }
Jim Grosbach54026372011-11-10 23:17:11 +00007168 case ARM::tPOP: {
7169 bool listContainsBase;
7170 // If the register list contains any high registers, we need to use
7171 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7172 // should have generated an error in validateInstruction().
7173 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbach83ec8772011-11-10 23:42:14 +00007174 return false;
Jim Grosbach54026372011-11-10 23:17:11 +00007175 assert (isThumbTwo());
7176 Inst.setOpcode(ARM::t2LDMIA_UPD);
7177 // Add the base register and writeback operands.
7178 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7179 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbach83ec8772011-11-10 23:42:14 +00007180 return true;
Jim Grosbach54026372011-11-10 23:17:11 +00007181 }
7182 case ARM::tPUSH: {
7183 bool listContainsBase;
7184 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbach83ec8772011-11-10 23:42:14 +00007185 return false;
Jim Grosbach54026372011-11-10 23:17:11 +00007186 assert (isThumbTwo());
7187 Inst.setOpcode(ARM::t2STMDB_UPD);
7188 // Add the base register and writeback operands.
7189 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7190 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbach83ec8772011-11-10 23:42:14 +00007191 return true;
Jim Grosbach54026372011-11-10 23:17:11 +00007192 }
Jim Grosbach1ad60c22011-09-10 00:15:36 +00007193 case ARM::t2MOVi: {
7194 // If we can use the 16-bit encoding and the user didn't explicitly
7195 // request the 32-bit variant, transform it here.
7196 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbachc0164f82012-03-30 16:31:31 +00007197 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbachc2d31642011-09-14 19:12:11 +00007198 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7199 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7200 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbach1ad60c22011-09-10 00:15:36 +00007201 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7202 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7203 // The operands aren't in the same order for tMOVi8...
7204 MCInst TmpInst;
7205 TmpInst.setOpcode(ARM::tMOVi8);
7206 TmpInst.addOperand(Inst.getOperand(0));
7207 TmpInst.addOperand(Inst.getOperand(4));
7208 TmpInst.addOperand(Inst.getOperand(1));
7209 TmpInst.addOperand(Inst.getOperand(2));
7210 TmpInst.addOperand(Inst.getOperand(3));
7211 Inst = TmpInst;
Jim Grosbach83ec8772011-11-10 23:42:14 +00007212 return true;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00007213 }
7214 break;
7215 }
7216 case ARM::t2MOVr: {
7217 // If we can use the 16-bit encoding and the user didn't explicitly
7218 // request the 32-bit variant, transform it here.
7219 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7220 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7221 Inst.getOperand(2).getImm() == ARMCC::AL &&
7222 Inst.getOperand(4).getReg() == ARM::CPSR &&
7223 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7224 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7225 // The operands aren't the same for tMOV[S]r... (no cc_out)
7226 MCInst TmpInst;
7227 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7228 TmpInst.addOperand(Inst.getOperand(0));
7229 TmpInst.addOperand(Inst.getOperand(1));
7230 TmpInst.addOperand(Inst.getOperand(2));
7231 TmpInst.addOperand(Inst.getOperand(3));
7232 Inst = TmpInst;
Jim Grosbach83ec8772011-11-10 23:42:14 +00007233 return true;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00007234 }
7235 break;
7236 }
Jim Grosbach326efe52011-09-19 20:29:33 +00007237 case ARM::t2SXTH:
Jim Grosbach50f1c372011-09-20 00:46:54 +00007238 case ARM::t2SXTB:
7239 case ARM::t2UXTH:
7240 case ARM::t2UXTB: {
Jim Grosbach326efe52011-09-19 20:29:33 +00007241 // If we can use the 16-bit encoding and the user didn't explicitly
7242 // request the 32-bit variant, transform it here.
7243 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7244 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7245 Inst.getOperand(2).getImm() == 0 &&
7246 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7247 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbach50f1c372011-09-20 00:46:54 +00007248 unsigned NewOpc;
7249 switch (Inst.getOpcode()) {
7250 default: llvm_unreachable("Illegal opcode!");
7251 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7252 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7253 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7254 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7255 }
Jim Grosbach326efe52011-09-19 20:29:33 +00007256 // The operands aren't the same for thumb1 (no rotate operand).
7257 MCInst TmpInst;
7258 TmpInst.setOpcode(NewOpc);
7259 TmpInst.addOperand(Inst.getOperand(0));
7260 TmpInst.addOperand(Inst.getOperand(1));
7261 TmpInst.addOperand(Inst.getOperand(3));
7262 TmpInst.addOperand(Inst.getOperand(4));
7263 Inst = TmpInst;
Jim Grosbach83ec8772011-11-10 23:42:14 +00007264 return true;
Jim Grosbach326efe52011-09-19 20:29:33 +00007265 }
7266 break;
7267 }
Jim Grosbach04b5d932011-12-20 00:59:38 +00007268 case ARM::MOVsi: {
7269 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonb56e4112012-04-25 18:00:18 +00007270 // rrx shifts and asr/lsr of #32 is encoded as 0
7271 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7272 return false;
Jim Grosbach04b5d932011-12-20 00:59:38 +00007273 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7274 // Shifting by zero is accepted as a vanilla 'MOVr'
7275 MCInst TmpInst;
7276 TmpInst.setOpcode(ARM::MOVr);
7277 TmpInst.addOperand(Inst.getOperand(0));
7278 TmpInst.addOperand(Inst.getOperand(1));
7279 TmpInst.addOperand(Inst.getOperand(3));
7280 TmpInst.addOperand(Inst.getOperand(4));
7281 TmpInst.addOperand(Inst.getOperand(5));
7282 Inst = TmpInst;
7283 return true;
7284 }
7285 return false;
7286 }
Jim Grosbach8d9550b2011-12-22 18:04:04 +00007287 case ARM::ANDrsi:
7288 case ARM::ORRrsi:
7289 case ARM::EORrsi:
7290 case ARM::BICrsi:
7291 case ARM::SUBrsi:
7292 case ARM::ADDrsi: {
7293 unsigned newOpc;
7294 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7295 if (SOpc == ARM_AM::rrx) return false;
7296 switch (Inst.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00007297 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach8d9550b2011-12-22 18:04:04 +00007298 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7299 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7300 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7301 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7302 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7303 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7304 }
7305 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton8ed97ef2012-07-09 16:31:14 +00007306 // The exception is for right shifts, where 0 == 32
7307 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7308 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach8d9550b2011-12-22 18:04:04 +00007309 MCInst TmpInst;
7310 TmpInst.setOpcode(newOpc);
7311 TmpInst.addOperand(Inst.getOperand(0));
7312 TmpInst.addOperand(Inst.getOperand(1));
7313 TmpInst.addOperand(Inst.getOperand(2));
7314 TmpInst.addOperand(Inst.getOperand(4));
7315 TmpInst.addOperand(Inst.getOperand(5));
7316 TmpInst.addOperand(Inst.getOperand(6));
7317 Inst = TmpInst;
7318 return true;
7319 }
7320 return false;
7321 }
Jim Grosbach74423e32012-01-25 19:52:01 +00007322 case ARM::ITasm:
Jim Grosbach89df9962011-08-26 21:43:41 +00007323 case ARM::t2IT: {
7324 // The mask bits for all but the first condition are represented as
7325 // the low bit of the condition code value implies 't'. We currently
7326 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Barton4d2f0772012-04-27 08:42:59 +00007327 // of the condition code is zero.
Jim Grosbach89df9962011-08-26 21:43:41 +00007328 MCOperand &MO = Inst.getOperand(1);
7329 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00007330 unsigned OrigMask = Mask;
7331 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00007332 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00007333 assert(Mask && TZ <= 3 && "illegal IT mask value!");
7334 for (unsigned i = 3; i != TZ; --i)
7335 Mask ^= 1 << i;
Richard Barton4d2f0772012-04-27 08:42:59 +00007336 }
Jim Grosbach89df9962011-08-26 21:43:41 +00007337 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00007338
7339 // Set up the IT block state according to the IT instruction we just
7340 // matched.
7341 assert(!inITBlock() && "nested IT blocks?!");
7342 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7343 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7344 ITState.CurPosition = 0;
7345 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00007346 break;
7347 }
Richard Barton2b6652f2012-07-09 16:12:24 +00007348 case ARM::t2LSLrr:
7349 case ARM::t2LSRrr:
7350 case ARM::t2ASRrr:
7351 case ARM::t2SBCrr:
7352 case ARM::t2RORrr:
7353 case ARM::t2BICrr:
7354 {
Richard Bartonc985e6e2012-07-09 16:14:28 +00007355 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Barton2b6652f2012-07-09 16:12:24 +00007356 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7357 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7358 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton874b8632012-07-09 18:30:56 +00007359 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7360 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Barton2b6652f2012-07-09 16:12:24 +00007361 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7362 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7363 unsigned NewOpc;
7364 switch (Inst.getOpcode()) {
7365 default: llvm_unreachable("unexpected opcode");
7366 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7367 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7368 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7369 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7370 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7371 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7372 }
7373 MCInst TmpInst;
7374 TmpInst.setOpcode(NewOpc);
7375 TmpInst.addOperand(Inst.getOperand(0));
7376 TmpInst.addOperand(Inst.getOperand(5));
7377 TmpInst.addOperand(Inst.getOperand(1));
7378 TmpInst.addOperand(Inst.getOperand(2));
7379 TmpInst.addOperand(Inst.getOperand(3));
7380 TmpInst.addOperand(Inst.getOperand(4));
7381 Inst = TmpInst;
7382 return true;
7383 }
7384 return false;
7385 }
7386 case ARM::t2ANDrr:
7387 case ARM::t2EORrr:
7388 case ARM::t2ADCrr:
7389 case ARM::t2ORRrr:
7390 {
Richard Bartonc985e6e2012-07-09 16:14:28 +00007391 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Barton2b6652f2012-07-09 16:12:24 +00007392 // These instructions are special in that they are commutable, so shorter encodings
7393 // are available more often.
7394 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7395 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7396 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7397 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton874b8632012-07-09 18:30:56 +00007398 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7399 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Barton2b6652f2012-07-09 16:12:24 +00007400 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7401 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7402 unsigned NewOpc;
7403 switch (Inst.getOpcode()) {
7404 default: llvm_unreachable("unexpected opcode");
7405 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7406 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7407 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7408 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7409 }
7410 MCInst TmpInst;
7411 TmpInst.setOpcode(NewOpc);
7412 TmpInst.addOperand(Inst.getOperand(0));
7413 TmpInst.addOperand(Inst.getOperand(5));
7414 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7415 TmpInst.addOperand(Inst.getOperand(1));
7416 TmpInst.addOperand(Inst.getOperand(2));
7417 } else {
7418 TmpInst.addOperand(Inst.getOperand(2));
7419 TmpInst.addOperand(Inst.getOperand(1));
7420 }
7421 TmpInst.addOperand(Inst.getOperand(3));
7422 TmpInst.addOperand(Inst.getOperand(4));
7423 Inst = TmpInst;
7424 return true;
7425 }
7426 return false;
7427 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00007428 }
Jim Grosbach83ec8772011-11-10 23:42:14 +00007429 return false;
Jim Grosbachf8fce712011-08-11 17:35:48 +00007430}
7431
Jim Grosbach47a0d522011-08-16 20:45:50 +00007432unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7433 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7434 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00007435 unsigned Opc = Inst.getOpcode();
Benjamin Kramer1a2f9882011-10-22 16:50:00 +00007436 const MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00007437 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7438 assert(MCID.hasOptionalDef() &&
7439 "optionally flag setting instruction missing optional def operand");
7440 assert(MCID.NumOperands == Inst.getNumOperands() &&
7441 "operand count mismatch!");
7442 // Find the optional-def operand (cc_out).
7443 unsigned OpNo;
7444 for (OpNo = 0;
7445 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7446 ++OpNo)
7447 ;
7448 // If we're parsing Thumb1, reject it completely.
7449 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7450 return Match_MnemonicFail;
7451 // If we're parsing Thumb2, which form is legal depends on whether we're
7452 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00007453 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7454 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00007455 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00007456 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7457 inITBlock())
7458 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00007459 }
Jim Grosbach194bd892011-08-16 22:20:01 +00007460 // Some high-register supporting Thumb1 encodings only allow both registers
7461 // to be from r0-r7 when in Thumb2.
7462 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7463 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7464 isARMLowRegister(Inst.getOperand(2).getReg()))
7465 return Match_RequiresThumb2;
7466 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00007467 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00007468 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7469 isARMLowRegister(Inst.getOperand(1).getReg()))
7470 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00007471 return Match_Success;
7472}
7473
Jim Grosbach14ce6fa2012-04-24 22:40:08 +00007474static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattnerfa42fad2010-10-28 21:28:01 +00007475bool ARMAsmParser::
7476MatchAndEmitInstruction(SMLoc IDLoc,
7477 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
7478 MCStreamer &Out) {
7479 MCInst Inst;
7480 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00007481 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00007482 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00007483 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00007484 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00007485 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00007486 // Context sensitive operand constraints aren't handled by the matcher,
7487 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00007488 if (validateInstruction(Inst, Operands)) {
7489 // Still progress the IT block, otherwise one wrong condition causes
7490 // nasty cascading errors.
7491 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00007492 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00007493 }
Jim Grosbach189610f2011-07-26 18:25:39 +00007494
Jim Grosbachf8fce712011-08-11 17:35:48 +00007495 // Some instructions need post-processing to, for example, tweak which
Jim Grosbach83ec8772011-11-10 23:42:14 +00007496 // encoding is selected. Loop on it while changes happen so the
7497 // individual transformations can chain off each other. E.g.,
7498 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7499 while (processInstruction(Inst, Operands))
7500 ;
Jim Grosbachf8fce712011-08-11 17:35:48 +00007501
Jim Grosbacha1109882011-09-02 23:22:08 +00007502 // Only move forward at the very end so that everything in validate
7503 // and process gets a consistent answer about whether we're in an IT
7504 // block.
7505 forwardITPosition();
7506
Jim Grosbach74423e32012-01-25 19:52:01 +00007507 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7508 // doesn't actually encode.
7509 if (Inst.getOpcode() == ARM::ITasm)
7510 return false;
7511
Jim Grosbach42e6bd32012-01-26 23:20:15 +00007512 Inst.setLoc(IDLoc);
Chris Lattnerfa42fad2010-10-28 21:28:01 +00007513 Out.EmitInstruction(Inst);
7514 return false;
Jim Grosbach14ce6fa2012-04-24 22:40:08 +00007515 case Match_MissingFeature: {
7516 assert(ErrorInfo && "Unknown missing feature!");
7517 // Special case the error message for the very common case where only
7518 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7519 std::string Msg = "instruction requires:";
7520 unsigned Mask = 1;
7521 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7522 if (ErrorInfo & Mask) {
7523 Msg += " ";
7524 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7525 }
7526 Mask <<= 1;
7527 }
7528 return Error(IDLoc, Msg);
7529 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00007530 case Match_InvalidOperand: {
7531 SMLoc ErrorLoc = IDLoc;
7532 if (ErrorInfo != ~0U) {
7533 if (ErrorInfo >= Operands.size())
7534 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00007535
Chris Lattnere73d4f82010-10-28 21:41:58 +00007536 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7537 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7538 }
Jim Grosbach16c74252010-10-29 14:46:02 +00007539
Chris Lattnere73d4f82010-10-28 21:41:58 +00007540 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00007541 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00007542 case Match_MnemonicFail:
Benjamin Kramer362a05a2012-04-15 17:04:27 +00007543 return Error(IDLoc, "invalid instruction",
7544 ((ARMOperand*)Operands[0])->getLocRange());
Daniel Dunbarb4129152011-02-04 17:12:23 +00007545 case Match_ConversionFail:
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00007546 // The converter function will have already emitted a diagnostic.
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00007547 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00007548 case Match_RequiresNotITBlock:
7549 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00007550 case Match_RequiresITBlock:
7551 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00007552 case Match_RequiresV6:
7553 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7554 case Match_RequiresThumb2:
7555 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach70c9bf32012-06-22 23:56:48 +00007556 case Match_ImmRange0_15: {
7557 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7558 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7559 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7560 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00007561 }
Jim Grosbach16c74252010-10-29 14:46:02 +00007562
Eric Christopherc223e2b2010-10-29 09:26:59 +00007563 llvm_unreachable("Implement any new match types added!");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00007564}
7565
Jim Grosbach1355cf12011-07-26 17:10:22 +00007566/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007567bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7568 StringRef IDVal = DirectiveID.getIdentifier();
7569 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00007570 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00007571 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00007572 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach9a70df92011-12-07 18:04:19 +00007573 else if (IDVal == ".arm")
7574 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00007575 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00007576 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00007577 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00007578 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00007579 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00007580 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbacha39cda72011-12-14 02:16:11 +00007581 else if (IDVal == ".unreq")
7582 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kimd7c9e082011-12-20 17:38:12 +00007583 else if (IDVal == ".arch")
7584 return parseDirectiveArch(DirectiveID.getLoc());
7585 else if (IDVal == ".eabi_attribute")
7586 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007587 return true;
7588}
7589
Jim Grosbach1355cf12011-07-26 17:10:22 +00007590/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007591/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00007592bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007593 if (getLexer().isNot(AsmToken::EndOfStatement)) {
7594 for (;;) {
7595 const MCExpr *Value;
7596 if (getParser().ParseExpression(Value))
7597 return true;
7598
Chris Lattneraaec2052010-01-19 19:46:13 +00007599 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007600
7601 if (getLexer().is(AsmToken::EndOfStatement))
7602 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00007603
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007604 // FIXME: Improve diagnostic.
7605 if (getLexer().isNot(AsmToken::Comma))
7606 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00007607 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007608 }
7609 }
7610
Sean Callananb9a25b72010-01-19 20:27:46 +00007611 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007612 return false;
7613}
7614
Jim Grosbach1355cf12011-07-26 17:10:22 +00007615/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00007616/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00007617bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00007618 if (getLexer().isNot(AsmToken::EndOfStatement))
7619 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00007620 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00007621
Jim Grosbach9a70df92011-12-07 18:04:19 +00007622 if (!isThumb())
7623 SwitchMode();
7624 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
7625 return false;
7626}
7627
7628/// parseDirectiveARM
7629/// ::= .arm
7630bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
7631 if (getLexer().isNot(AsmToken::EndOfStatement))
7632 return Error(L, "unexpected token in directive");
7633 Parser.Lex();
7634
7635 if (isThumb())
7636 SwitchMode();
7637 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby515d5092009-10-15 20:48:48 +00007638 return false;
7639}
7640
Jim Grosbach1355cf12011-07-26 17:10:22 +00007641/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00007642/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00007643bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00007644 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
7645 bool isMachO = MAI.hasSubsectionsViaSymbols();
7646 StringRef Name;
Jim Grosbachde4d8392011-12-21 22:30:16 +00007647 bool needFuncName = true;
Rafael Espindola64695402011-05-16 16:17:21 +00007648
Jim Grosbachde4d8392011-12-21 22:30:16 +00007649 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindola64695402011-05-16 16:17:21 +00007650 // ELF doesn't
7651 if (isMachO) {
7652 const AsmToken &Tok = Parser.getTok();
Jim Grosbachde4d8392011-12-21 22:30:16 +00007653 if (Tok.isNot(AsmToken::EndOfStatement)) {
7654 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
7655 return Error(L, "unexpected token in .thumb_func directive");
7656 Name = Tok.getIdentifier();
7657 Parser.Lex(); // Consume the identifier token.
7658 needFuncName = false;
7659 }
Rafael Espindola64695402011-05-16 16:17:21 +00007660 }
7661
Jim Grosbachde4d8392011-12-21 22:30:16 +00007662 if (getLexer().isNot(AsmToken::EndOfStatement))
Kevin Enderby515d5092009-10-15 20:48:48 +00007663 return Error(L, "unexpected token in directive");
Jim Grosbachde4d8392011-12-21 22:30:16 +00007664
7665 // Eat the end of statement and any blank lines that follow.
7666 while (getLexer().is(AsmToken::EndOfStatement))
7667 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00007668
Rafael Espindola64695402011-05-16 16:17:21 +00007669 // FIXME: assuming function name will be the line following .thumb_func
Jim Grosbachde4d8392011-12-21 22:30:16 +00007670 // We really should be checking the next symbol definition even if there's
7671 // stuff in between.
7672 if (needFuncName) {
Jim Grosbachd475f862011-11-10 20:48:53 +00007673 Name = Parser.getTok().getIdentifier();
Rafael Espindola64695402011-05-16 16:17:21 +00007674 }
7675
Jim Grosbach642fc9c2010-11-05 22:33:53 +00007676 // Mark symbol as a thumb symbol.
7677 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
7678 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00007679 return false;
7680}
7681
Jim Grosbach1355cf12011-07-26 17:10:22 +00007682/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00007683/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00007684bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00007685 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00007686 if (Tok.isNot(AsmToken::Identifier))
7687 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00007688 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00007689 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00007690 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00007691 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00007692 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00007693 else
7694 return Error(L, "unrecognized syntax mode in .syntax directive");
7695
7696 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00007697 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00007698 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00007699
7700 // TODO tell the MC streamer the mode
7701 // getParser().getStreamer().Emit???();
7702 return false;
7703}
7704
Jim Grosbach1355cf12011-07-26 17:10:22 +00007705/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00007706/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00007707bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00007708 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00007709 if (Tok.isNot(AsmToken::Integer))
7710 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00007711 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00007712 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00007713 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00007714 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00007715 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00007716 else
7717 return Error(L, "invalid operand to .code directive");
7718
7719 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00007720 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00007721 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00007722
Evan Cheng32869202011-07-08 22:36:29 +00007723 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00007724 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00007725 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00007726 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00007727 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00007728 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00007729 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00007730 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00007731 }
Jim Grosbach2a301702010-11-05 22:40:53 +00007732
Kevin Enderby515d5092009-10-15 20:48:48 +00007733 return false;
7734}
7735
Jim Grosbacha39cda72011-12-14 02:16:11 +00007736/// parseDirectiveReq
7737/// ::= name .req registername
7738bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
7739 Parser.Lex(); // Eat the '.req' token.
7740 unsigned Reg;
7741 SMLoc SRegLoc, ERegLoc;
7742 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
7743 Parser.EatToEndOfStatement();
7744 return Error(SRegLoc, "register name expected");
7745 }
7746
7747 // Shouldn't be anything else.
7748 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
7749 Parser.EatToEndOfStatement();
7750 return Error(Parser.getTok().getLoc(),
7751 "unexpected input in .req directive.");
7752 }
7753
7754 Parser.Lex(); // Consume the EndOfStatement
7755
7756 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg)
7757 return Error(SRegLoc, "redefinition of '" + Name +
7758 "' does not match original.");
7759
7760 return false;
7761}
7762
7763/// parseDirectiveUneq
7764/// ::= .unreq registername
7765bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
7766 if (Parser.getTok().isNot(AsmToken::Identifier)) {
7767 Parser.EatToEndOfStatement();
7768 return Error(L, "unexpected input in .unreq directive.");
7769 }
7770 RegisterReqs.erase(Parser.getTok().getIdentifier());
7771 Parser.Lex(); // Eat the identifier.
7772 return false;
7773}
7774
Jason W Kimd7c9e082011-12-20 17:38:12 +00007775/// parseDirectiveArch
7776/// ::= .arch token
7777bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
7778 return true;
7779}
7780
7781/// parseDirectiveEabiAttr
7782/// ::= .eabi_attribute int, int
7783bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
7784 return true;
7785}
7786
Sean Callanan90b70972010-04-07 20:29:34 +00007787extern "C" void LLVMInitializeARMAsmLexer();
7788
Kevin Enderby9c41fa82009-10-30 22:55:57 +00007789/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007790extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00007791 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
7792 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00007793 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00007794}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00007795
Chris Lattner0692ee62010-09-06 19:11:01 +00007796#define GET_REGISTER_MATCHER
Craig Topper8030e1a2012-04-25 06:56:34 +00007797#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner0692ee62010-09-06 19:11:01 +00007798#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00007799#include "ARMGenAsmMatcher.inc"