blob: bae7e8018f271520e37b75e3c47fd06ce2d7d073 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Marek Olsak5df00d62014-12-07 12:18:57 +000029def isGCN : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Marek Olsak5df00d62014-12-07 12:18:57 +000031def isSICI : Predicate<
32 "Subtarget.getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
33 "Subtarget.getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
34>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035def isCI : Predicate<"Subtarget.getGeneration() "
36 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Marek Olsak58f61a82014-12-07 17:17:38 +000037def isVI : Predicate <
38 "Subtarget.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS"
39>;
Marek Olsak5df00d62014-12-07 12:18:57 +000040
Matt Arsenault3f981402014-09-15 15:41:53 +000041def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000042
Tom Stellard9d7ddd52014-11-14 14:08:00 +000043def SWaitMatchClass : AsmOperandClass {
44 let Name = "SWaitCnt";
45 let RenderMethod = "addImmOperands";
46 let ParserMethod = "parseSWaitCntOps";
47}
48
49def WAIT_FLAG : InstFlag<"printWaitFlag"> {
50 let ParserMatchClass = SWaitMatchClass;
51}
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Marek Olsak5df00d62014-12-07 12:18:57 +000053let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000054
Tom Stellard8d6d4492014-04-22 16:33:57 +000055//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000056// EXP Instructions
57//===----------------------------------------------------------------------===//
58
59defm EXP : EXP_m;
60
61//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000062// SMRD Instructions
63//===----------------------------------------------------------------------===//
64
65let mayLoad = 1 in {
66
67// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
68// SMRD instructions, because the SGPR_32 register class does not include M0
69// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000070defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
71defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
72defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
73defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
74defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000075
76defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000077 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000078>;
79
80defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000081 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000082>;
83
84defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000085 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000086>;
87
88defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000089 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000090>;
91
92defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000093 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000094>;
95
96} // mayLoad = 1
97
Tom Stellard326d6ec2014-11-05 14:50:53 +000098//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
99//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000100
101//===----------------------------------------------------------------------===//
102// SOP1 Instructions
103//===----------------------------------------------------------------------===//
104
Christian Konig76edd4f2013-02-26 17:52:29 +0000105let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000106 let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 defm S_MOV_B32 : SOP1_32 <sop1<0x03, 0x00>, "s_mov_b32", []>;
108 defm S_MOV_B64 : SOP1_64 <sop1<0x04, 0x01>, "s_mov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000109 } // let isRematerializeable = 1
110
111 let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 defm S_CMOV_B32 : SOP1_32 <sop1<0x05, 0x02>, "s_cmov_b32", []>;
113 defm S_CMOV_B64 : SOP1_64 <sop1<0x06, 0x03>, "s_cmov_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000114 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000115} // End isMoveImm = 1
116
Marek Olsakb08604c2014-12-07 12:18:45 +0000117let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 defm S_NOT_B32 : SOP1_32 <sop1<0x07, 0x04>, "s_not_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000119 [(set i32:$dst, (not i32:$src0))]
120 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000121
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 defm S_NOT_B64 : SOP1_64 <sop1<0x08, 0x05>, "s_not_b64",
Marek Olsakb08604c2014-12-07 12:18:45 +0000123 [(set i64:$dst, (not i64:$src0))]
124 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000125 defm S_WQM_B32 : SOP1_32 <sop1<0x09, 0x06>, "s_wqm_b32", []>;
126 defm S_WQM_B64 : SOP1_64 <sop1<0x0a, 0x07>, "s_wqm_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000127} // End Defs = [SCC]
128
129
Marek Olsak5df00d62014-12-07 12:18:57 +0000130defm S_BREV_B32 : SOP1_32 <sop1<0x0b, 0x08>, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000131 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
132>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133defm S_BREV_B64 : SOP1_64 <sop1<0x0c, 0x09>, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000134
Marek Olsakb08604c2014-12-07 12:18:45 +0000135let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 //defm S_BCNT0_I32_B32 : SOP1_BCNT0 <sop1<0x0d, 0x0a>, "s_bcnt0_i32_b32", []>;
137 //defm S_BCNT0_I32_B64 : SOP1_BCNT0 <sop1<0x0e, 0x0b>, "s_bcnt0_i32_b64", []>;
138 defm S_BCNT1_I32_B32 : SOP1_32 <sop1<0x0f, 0x0c>, "s_bcnt1_i32_b32",
Marek Olsakb08604c2014-12-07 12:18:45 +0000139 [(set i32:$dst, (ctpop i32:$src0))]
140 >;
Marek Olsak5df00d62014-12-07 12:18:57 +0000141 defm S_BCNT1_I32_B64 : SOP1_32_64 <sop1<0x10, 0x0d>, "s_bcnt1_i32_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000142} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000143
Marek Olsak5df00d62014-12-07 12:18:57 +0000144//defm S_FF0_I32_B32 : SOP1_32 <sop1<0x11, 0x0e>, "s_ff0_i32_b32", []>;
145//defm S_FF0_I32_B64 : SOP1_FF0 <sop1<0x12, 0x0f>, "s_ff0_i32_b64", []>;
146defm S_FF1_I32_B32 : SOP1_32 <sop1<0x13, 0x10>, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
148>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000149////defm S_FF1_I32_B64 : SOP1_FF1 <sop1<0x14, 0x11>, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000150
Marek Olsak5df00d62014-12-07 12:18:57 +0000151defm S_FLBIT_I32_B32 : SOP1_32 <sop1<0x15, 0x12>, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000152 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
153>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000154
Marek Olsak5df00d62014-12-07 12:18:57 +0000155//defm S_FLBIT_I32_B64 : SOP1_32 <sop1<0x16, 0x13>, "s_flbit_i32_b64", []>;
156defm S_FLBIT_I32 : SOP1_32 <sop1<0x17, 0x14>, "s_flbit_i32", []>;
157//defm S_FLBIT_I32_I64 : SOP1_32 <sop1<0x18, 0x15>, "s_flbit_i32_i64", []>;
158defm S_SEXT_I32_I8 : SOP1_32 <sop1<0x19, 0x16>, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000159 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
160>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000161defm S_SEXT_I32_I16 : SOP1_32 <sop1<0x1a, 0x17>, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000162 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
163>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000164
Marek Olsak5df00d62014-12-07 12:18:57 +0000165////defm S_BITSET0_B32 : SOP1_BITSET0 <sop1<0x1b, 0x18>, "s_bitset0_b32", []>;
166////defm S_BITSET0_B64 : SOP1_BITSET0 <sop1<0x1c, 0x19>, "s_bitset0_b64", []>;
167////defm S_BITSET1_B32 : SOP1_BITSET1 <sop1<0x1d, 0x1a>, "s_bitset1_b32", []>;
168////defm S_BITSET1_B64 : SOP1_BITSET1 <sop1<0x1e, 0x1b>, "s_bitset1_b64", []>;
169defm S_GETPC_B64 : SOP1_64_0 <sop1<0x1f, 0x1c>, "s_getpc_b64", []>;
170defm S_SETPC_B64 : SOP1_64 <sop1<0x20, 0x1d>, "s_setpc_b64", []>;
171defm S_SWAPPC_B64 : SOP1_64 <sop1<0x21, 0x1e>, "s_swappc_b64", []>;
172defm S_RFE_B64 : SOP1_64 <sop1<0x22, 0x1f>, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Marek Olsakb08604c2014-12-07 12:18:45 +0000174let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Marek Olsak5df00d62014-12-07 12:18:57 +0000176defm S_AND_SAVEEXEC_B64 : SOP1_64 <sop1<0x24, 0x20>, "s_and_saveexec_b64", []>;
177defm S_OR_SAVEEXEC_B64 : SOP1_64 <sop1<0x25, 0x21>, "s_or_saveexec_b64", []>;
178defm S_XOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x26, 0x22>, "s_xor_saveexec_b64", []>;
179defm S_ANDN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x27, 0x23>, "s_andn2_saveexec_b64", []>;
180defm S_ORN2_SAVEEXEC_B64 : SOP1_64 <sop1<0x28, 0x24>, "s_orn2_saveexec_b64", []>;
181defm S_NAND_SAVEEXEC_B64 : SOP1_64 <sop1<0x29, 0x25>, "s_nand_saveexec_b64", []>;
182defm S_NOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2a, 0x26>, "s_nor_saveexec_b64", []>;
183defm S_XNOR_SAVEEXEC_B64 : SOP1_64 <sop1<0x2b, 0x27>, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
Marek Olsakb08604c2014-12-07 12:18:45 +0000185} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Marek Olsak5df00d62014-12-07 12:18:57 +0000187defm S_QUADMASK_B32 : SOP1_32 <sop1<0x2c, 0x28>, "s_quadmask_b32", []>;
188defm S_QUADMASK_B64 : SOP1_64 <sop1<0x2d, 0x29>, "s_quadmask_b64", []>;
189defm S_MOVRELS_B32 : SOP1_32 <sop1<0x2e, 0x2a>, "s_movrels_b32", []>;
190defm S_MOVRELS_B64 : SOP1_64 <sop1<0x2f, 0x2b>, "s_movrels_b64", []>;
191defm S_MOVRELD_B32 : SOP1_32 <sop1<0x30, 0x2c>, "s_movreld_b32", []>;
192defm S_MOVRELD_B64 : SOP1_64 <sop1<0x31, 0x2d>, "s_movreld_b64", []>;
193//defm S_CBRANCH_JOIN : SOP1_ <sop1<0x32, 0x2e>, "s_cbranch_join", []>;
194defm S_MOV_REGRD_B32 : SOP1_32 <sop1<0x33, 0x2f>, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000195let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000196 defm S_ABS_I32 : SOP1_32 <sop1<0x34, 0x30>, "s_abs_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000197} // End Defs = [SCC]
Marek Olsak5df00d62014-12-07 12:18:57 +0000198defm S_MOV_FED_B32 : SOP1_32 <sop1<0x35, 0x31>, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000199
200//===----------------------------------------------------------------------===//
201// SOP2 Instructions
202//===----------------------------------------------------------------------===//
203
204let Defs = [SCC] in { // Carry out goes to SCC
205let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000206defm S_ADD_U32 : SOP2_32 <sop2<0x00>, "s_add_u32", []>;
207defm S_ADD_I32 : SOP2_32 <sop2<0x02>, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
209>;
210} // End isCommutable = 1
211
Marek Olsak5df00d62014-12-07 12:18:57 +0000212defm S_SUB_U32 : SOP2_32 <sop2<0x01>, "s_sub_u32", []>;
213defm S_SUB_I32 : SOP2_32 <sop2<0x03>, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
215>;
216
217let Uses = [SCC] in { // Carry in comes from SCC
218let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000219defm S_ADDC_U32 : SOP2_32 <sop2<0x04>, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
221} // End isCommutable = 1
222
Marek Olsak5df00d62014-12-07 12:18:57 +0000223defm S_SUBB_U32 : SOP2_32 <sop2<0x05>, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
225} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226
Marek Olsak5df00d62014-12-07 12:18:57 +0000227defm S_MIN_I32 : SOP2_32 <sop2<0x06>, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
229>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000230defm S_MIN_U32 : SOP2_32 <sop2<0x07>, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
232>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000233defm S_MAX_I32 : SOP2_32 <sop2<0x08>, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
235>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000236defm S_MAX_U32 : SOP2_32 <sop2<0x09>, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
238>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000239} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240
Marek Olsak5df00d62014-12-07 12:18:57 +0000241defm S_CSELECT_B32 : SOP2_SELECT_32 <sop2<0x0a>, "s_cselect_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000244 defm S_CSELECT_B64 : SOP2_64 <sop2<0x0b>, "s_cselect_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000245} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246
Marek Olsakb08604c2014-12-07 12:18:45 +0000247let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000248defm S_AND_B32 : SOP2_32 <sop2<0x0e, 0x0c>, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i32:$dst, (and i32:$src0, i32:$src1))]
250>;
251
Marek Olsak5df00d62014-12-07 12:18:57 +0000252defm S_AND_B64 : SOP2_64 <sop2<0x0f, 0x0d>, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253 [(set i64:$dst, (and i64:$src0, i64:$src1))]
254>;
255
Marek Olsak5df00d62014-12-07 12:18:57 +0000256defm S_OR_B32 : SOP2_32 <sop2<0x10, 0x0e>, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257 [(set i32:$dst, (or i32:$src0, i32:$src1))]
258>;
259
Marek Olsak5df00d62014-12-07 12:18:57 +0000260defm S_OR_B64 : SOP2_64 <sop2<0x11, 0x0f>, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261 [(set i64:$dst, (or i64:$src0, i64:$src1))]
262>;
263
Marek Olsak5df00d62014-12-07 12:18:57 +0000264defm S_XOR_B32 : SOP2_32 <sop2<0x12, 0x10>, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
266>;
267
Marek Olsak5df00d62014-12-07 12:18:57 +0000268defm S_XOR_B64 : SOP2_64 <sop2<0x13, 0x11>, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000269 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000271defm S_ANDN2_B32 : SOP2_32 <sop2<0x14, 0x12>, "s_andn2_b32", []>;
272defm S_ANDN2_B64 : SOP2_64 <sop2<0x15, 0x13>, "s_andn2_b64", []>;
273defm S_ORN2_B32 : SOP2_32 <sop2<0x16, 0x14>, "s_orn2_b32", []>;
274defm S_ORN2_B64 : SOP2_64 <sop2<0x17, 0x15>, "s_orn2_b64", []>;
275defm S_NAND_B32 : SOP2_32 <sop2<0x18, 0x16>, "s_nand_b32", []>;
276defm S_NAND_B64 : SOP2_64 <sop2<0x19, 0x17>, "s_nand_b64", []>;
277defm S_NOR_B32 : SOP2_32 <sop2<0x1a, 0x18>, "s_nor_b32", []>;
278defm S_NOR_B64 : SOP2_64 <sop2<0x1b, 0x19>, "s_nor_b64", []>;
279defm S_XNOR_B32 : SOP2_32 <sop2<0x1c, 0x1a>, "s_xnor_b32", []>;
280defm S_XNOR_B64 : SOP2_64 <sop2<0x1d, 0x1b>, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000281} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282
283// Use added complexity so these patterns are preferred to the VALU patterns.
284let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000285let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286
Marek Olsak5df00d62014-12-07 12:18:57 +0000287defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
289>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000290defm S_LSHL_B64 : SOP2_64_32 <sop2<0x1f, 0x1d>, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
292>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000293defm S_LSHR_B32 : SOP2_32 <sop2<0x20, 0x1e>, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
295>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000296defm S_LSHR_B64 : SOP2_64_32 <sop2<0x21, 0x1f>, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
298>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000299defm S_ASHR_I32 : SOP2_32 <sop2<0x22, 0x20>, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
301>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000302defm S_ASHR_I64 : SOP2_64_32 <sop2<0x23, 0x21>, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
304>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000305} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000306
Marek Olsak5df00d62014-12-07 12:18:57 +0000307defm S_BFM_B32 : SOP2_32 <sop2<0x24, 0x22>, "s_bfm_b32", []>;
308defm S_BFM_B64 : SOP2_64 <sop2<0x25, 0x23>, "s_bfm_b64", []>;
309defm S_MUL_I32 : SOP2_32 <sop2<0x26, 0x24>, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000310 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
311>;
312
313} // End AddedComplexity = 1
314
Marek Olsakb08604c2014-12-07 12:18:45 +0000315let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000316defm S_BFE_U32 : SOP2_32 <sop2<0x27, 0x25>, "s_bfe_u32", []>;
317defm S_BFE_I32 : SOP2_32 <sop2<0x28, 0x26>, "s_bfe_i32", []>;
318defm S_BFE_U64 : SOP2_64 <sop2<0x29, 0x27>, "s_bfe_u64", []>;
319defm S_BFE_I64 : SOP2_64_32 <sop2<0x2a, 0x28>, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
321
Marek Olsak5df00d62014-12-07 12:18:57 +0000322//defm S_CBRANCH_G_FORK : SOP2_ <sop2<0x2b, 0x29>, "s_cbranch_g_fork", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000323let Defs = [SCC] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000324defm S_ABSDIFF_I32 : SOP2_32 <sop2<0x2c, 0x2a>, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000325} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000326
327//===----------------------------------------------------------------------===//
328// SOPC Instructions
329//===----------------------------------------------------------------------===//
330
Tom Stellard326d6ec2014-11-05 14:50:53 +0000331def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
332def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
333def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
334def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
335def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
336def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
337def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
338def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
339def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
340def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
341def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
342def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
343////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
344////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
345////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
346////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
347//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000348
349//===----------------------------------------------------------------------===//
350// SOPK Instructions
351//===----------------------------------------------------------------------===//
352
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000353let isReMaterializable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000354defm S_MOVK_I32 : SOPK_32 <sopk<0x00>, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000355} // End isReMaterializable = 1
Marek Olsak5df00d62014-12-07 12:18:57 +0000356let Uses = [SCC] in {
357 defm S_CMOVK_I32 : SOPK_32 <sopk<0x02, 0x01>, "s_cmovk_i32", []>;
358}
359
360let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000361
362/*
363This instruction is disabled for now until we can figure out how to teach
364the instruction selector to correctly use the S_CMP* vs V_CMP*
365instructions.
366
367When this instruction is enabled the code generator sometimes produces this
368invalid sequence:
369
370SCC = S_CMPK_EQ_I32 SGPR0, imm
371VCC = COPY SCC
372VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
373
Marek Olsak5df00d62014-12-07 12:18:57 +0000374defm S_CMPK_EQ_I32 : SOPK_SCC <sopk<0x03, 0x02>, "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000375 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000376>;
377*/
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379defm S_CMPK_LG_I32 : SOPK_SCC <sopk<0x04, 0x03>, "s_cmpk_lg_i32", []>;
380defm S_CMPK_GT_I32 : SOPK_SCC <sopk<0x05, 0x04>, "s_cmpk_gt_i32", []>;
381defm S_CMPK_GE_I32 : SOPK_SCC <sopk<0x06, 0x05>, "s_cmpk_ge_i32", []>;
382defm S_CMPK_LT_I32 : SOPK_SCC <sopk<0x07, 0x06>, "s_cmpk_lt_i32", []>;
383defm S_CMPK_LE_I32 : SOPK_SCC <sopk<0x08, 0x07>, "s_cmpk_le_i32", []>;
384defm S_CMPK_EQ_U32 : SOPK_SCC <sopk<0x09, 0x08>, "s_cmpk_eq_u32", []>;
385defm S_CMPK_LG_U32 : SOPK_SCC <sopk<0x0a, 0x09>, "s_cmpk_lg_u32", []>;
386defm S_CMPK_GT_U32 : SOPK_SCC <sopk<0x0b, 0x0a>, "s_cmpk_gt_u32", []>;
387defm S_CMPK_GE_U32 : SOPK_SCC <sopk<0x0c, 0x0b>, "s_cmpk_ge_u32", []>;
388defm S_CMPK_LT_U32 : SOPK_SCC <sopk<0x0d, 0x0c>, "s_cmpk_lt_u32", []>;
389defm S_CMPK_LE_U32 : SOPK_SCC <sopk<0x0e, 0x0d>, "s_cmpk_le_u32", []>;
390} // End isCompare = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000391
Marek Olsak5df00d62014-12-07 12:18:57 +0000392let isCommutable = 1 in {
393 let Defs = [SCC], isCommutable = 1 in {
394 defm S_ADDK_I32 : SOPK_32 <sopk<0x0f, 0x0e>, "s_addk_i32", []>;
395 }
396 defm S_MULK_I32 : SOPK_32 <sopk<0x10, 0x0f>, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000397}
398
Marek Olsak5df00d62014-12-07 12:18:57 +0000399//defm S_CBRANCH_I_FORK : SOPK_ <sopk<0x11, 0x10>, "s_cbranch_i_fork", []>;
400defm S_GETREG_B32 : SOPK_32 <sopk<0x12, 0x11>, "s_getreg_b32", []>;
401defm S_SETREG_B32 : SOPK_32 <sopk<0x13, 0x12>, "s_setreg_b32", []>;
402defm S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32", []>;
403//defm S_SETREG_IMM32_B32 : SOPK_32 <sopk<0x15, 0x14>, "s_setreg_imm32_b32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000404
Tom Stellard8d6d4492014-04-22 16:33:57 +0000405//===----------------------------------------------------------------------===//
406// SOPP Instructions
407//===----------------------------------------------------------------------===//
408
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000409def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000410
411let isTerminator = 1 in {
412
Tom Stellard326d6ec2014-11-05 14:50:53 +0000413def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000415 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000416 let isBarrier = 1;
417 let hasCtrlDep = 1;
418}
419
420let isBranch = 1 in {
421def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000422 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000423 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424 let isBarrier = 1;
425}
426
427let DisableEncoding = "$scc" in {
428def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000429 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000430 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000431>;
432def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000433 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000434 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000435>;
436} // End DisableEncoding = "$scc"
437
438def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000439 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000440 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441>;
442def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000443 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000444 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000445>;
446
447let DisableEncoding = "$exec" in {
448def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000449 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000450 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000451>;
452def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000453 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000454 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000455>;
456} // End DisableEncoding = "$exec"
457
458
459} // End isBranch = 1
460} // End isTerminator = 1
461
462let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000463def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464 [(int_AMDGPU_barrier_local)]
465> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000466 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000467 let isBarrier = 1;
468 let hasCtrlDep = 1;
469 let mayLoad = 1;
470 let mayStore = 1;
471}
472
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000473def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
474def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
475def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
476def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000477
478let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000479 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000480 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
481 > {
482 let DisableEncoding = "$m0";
483 }
484} // End Uses = [EXEC]
485
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000486def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
487def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
488def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
489 let simm16 = 0;
490}
491def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
492def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
493def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
494 let simm16 = 0;
495}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000496} // End hasSideEffects
497
498//===----------------------------------------------------------------------===//
499// VOPC Instructions
500//===----------------------------------------------------------------------===//
501
Christian Konig76edd4f2013-02-26 17:52:29 +0000502let isCompare = 1 in {
503
Marek Olsak5df00d62014-12-07 12:18:57 +0000504defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0, 0x40>, "v_cmp_f_f32">;
505defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1, 0x41>, "v_cmp_lt_f32", COND_OLT>;
506defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2, 0x42>, "v_cmp_eq_f32", COND_OEQ>;
507defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3, 0x43>, "v_cmp_le_f32", COND_OLE>;
508defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4, 0x44>, "v_cmp_gt_f32", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000509defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5, 0x45>, "v_cmp_lg_f32", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000510defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6, 0x46>, "v_cmp_ge_f32", COND_OGE>;
511defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7, 0x47>, "v_cmp_o_f32", COND_O>;
512defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8, 0x48>, "v_cmp_u_f32", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000513defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9, 0x49>, "v_cmp_nge_f32", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000514defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa, 0x4a>, "v_cmp_nlg_f32", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000515defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb, 0x4b>, "v_cmp_ngt_f32", COND_ULE>;
516defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc, 0x4c>, "v_cmp_nle_f32", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000517defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd, 0x4d>, "v_cmp_neq_f32", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000518defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe, 0x4e>, "v_cmp_nlt_f32", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000519defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf, 0x4f>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000520
Matt Arsenault520e7c42014-06-18 16:53:48 +0000521let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000522
Marek Olsak5df00d62014-12-07 12:18:57 +0000523defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10, 0x50>, "v_cmpx_f_f32">;
524defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11, 0x51>, "v_cmpx_lt_f32">;
525defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12, 0x52>, "v_cmpx_eq_f32">;
526defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13, 0x53>, "v_cmpx_le_f32">;
527defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14, 0x54>, "v_cmpx_gt_f32">;
528defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15, 0x55>, "v_cmpx_lg_f32">;
529defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16, 0x56>, "v_cmpx_ge_f32">;
530defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17, 0x57>, "v_cmpx_o_f32">;
531defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18, 0x58>, "v_cmpx_u_f32">;
532defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19, 0x59>, "v_cmpx_nge_f32">;
533defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a, 0x5a>, "v_cmpx_nlg_f32">;
534defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b, 0x5b>, "v_cmpx_ngt_f32">;
535defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c, 0x5c>, "v_cmpx_nle_f32">;
536defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d, 0x5d>, "v_cmpx_neq_f32">;
537defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e, 0x5e>, "v_cmpx_nlt_f32">;
538defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f, 0x5f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Matt Arsenault520e7c42014-06-18 16:53:48 +0000540} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000541
Marek Olsak5df00d62014-12-07 12:18:57 +0000542defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20, 0x60>, "v_cmp_f_f64">;
543defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21, 0x61>, "v_cmp_lt_f64", COND_OLT>;
544defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22, 0x62>, "v_cmp_eq_f64", COND_OEQ>;
545defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23, 0x63>, "v_cmp_le_f64", COND_OLE>;
546defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24, 0x64>, "v_cmp_gt_f64", COND_OGT>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000547defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25, 0x65>, "v_cmp_lg_f64", COND_ONE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000548defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26, 0x66>, "v_cmp_ge_f64", COND_OGE>;
549defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27, 0x67>, "v_cmp_o_f64", COND_O>;
550defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28, 0x68>, "v_cmp_u_f64", COND_UO>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000551defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29, 0x69>, "v_cmp_nge_f64", COND_ULT>;
Matt Arsenault58d502f2014-12-11 22:15:43 +0000552defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a, 0x6a>, "v_cmp_nlg_f64", COND_UEQ>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000553defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b, 0x6b>, "v_cmp_ngt_f64", COND_ULE>;
554defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c, 0x6c>, "v_cmp_nle_f64", COND_UGT>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000555defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d, 0x6d>, "v_cmp_neq_f64", COND_UNE>;
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000556defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e, 0x6e>, "v_cmp_nlt_f64", COND_UGE>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000557defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f, 0x6f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
Matt Arsenault520e7c42014-06-18 16:53:48 +0000559let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000560
Marek Olsak5df00d62014-12-07 12:18:57 +0000561defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30, 0x70>, "v_cmpx_f_f64">;
562defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31, 0x71>, "v_cmpx_lt_f64">;
563defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32, 0x72>, "v_cmpx_eq_f64">;
564defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33, 0x73>, "v_cmpx_le_f64">;
565defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34, 0x74>, "v_cmpx_gt_f64">;
566defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35, 0x75>, "v_cmpx_lg_f64">;
567defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36, 0x76>, "v_cmpx_ge_f64">;
568defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37, 0x77>, "v_cmpx_o_f64">;
569defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38, 0x78>, "v_cmpx_u_f64">;
570defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39, 0x79>, "v_cmpx_nge_f64">;
571defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a, 0x7a>, "v_cmpx_nlg_f64">;
572defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b, 0x7b>, "v_cmpx_ngt_f64">;
573defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c, 0x7c>, "v_cmpx_nle_f64">;
574defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d, 0x7d>, "v_cmpx_neq_f64">;
575defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e, 0x7e>, "v_cmpx_nlt_f64">;
576defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f, 0x7f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000577
Matt Arsenault520e7c42014-06-18 16:53:48 +0000578} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000579
Marek Olsak5df00d62014-12-07 12:18:57 +0000580let SubtargetPredicate = isSICI in {
581
Tom Stellard326d6ec2014-11-05 14:50:53 +0000582defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
583defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
584defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
585defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
586defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
587defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
588defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
589defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
590defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
591defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
592defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
593defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
594defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
595defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
596defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
597defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000598
Matt Arsenault520e7c42014-06-18 16:53:48 +0000599let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000600
Tom Stellard326d6ec2014-11-05 14:50:53 +0000601defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
602defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
603defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
604defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
605defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
606defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
607defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
608defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
609defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
610defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
611defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
612defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
613defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
614defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
615defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
616defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000617
Matt Arsenault520e7c42014-06-18 16:53:48 +0000618} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000619
Tom Stellard326d6ec2014-11-05 14:50:53 +0000620defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
621defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
622defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
623defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
624defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
625defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
626defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
627defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
628defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
629defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
630defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
631defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
632defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
633defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
634defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
635defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000636
637let hasSideEffects = 1, Defs = [EXEC] in {
638
Tom Stellard326d6ec2014-11-05 14:50:53 +0000639defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
640defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
641defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
642defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
643defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
644defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
645defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
646defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
647defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
648defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
649defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
650defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
651defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
652defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
653defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
654defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000655
656} // End hasSideEffects = 1, Defs = [EXEC]
657
Marek Olsak5df00d62014-12-07 12:18:57 +0000658} // End SubtargetPredicate = isSICI
659
660defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80, 0xc0>, "v_cmp_f_i32">;
661defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81, 0xc1>, "v_cmp_lt_i32", COND_SLT>;
662defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82, 0xc2>, "v_cmp_eq_i32", COND_EQ>;
663defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83, 0xc3>, "v_cmp_le_i32", COND_SLE>;
664defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84, 0xc4>, "v_cmp_gt_i32", COND_SGT>;
665defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85, 0xc5>, "v_cmp_ne_i32", COND_NE>;
666defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86, 0xc6>, "v_cmp_ge_i32", COND_SGE>;
667defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87, 0xc7>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Matt Arsenault520e7c42014-06-18 16:53:48 +0000669let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Marek Olsak5df00d62014-12-07 12:18:57 +0000671defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90, 0xd0>, "v_cmpx_f_i32">;
672defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91, 0xd1>, "v_cmpx_lt_i32">;
673defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92, 0xd2>, "v_cmpx_eq_i32">;
674defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93, 0xd3>, "v_cmpx_le_i32">;
675defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94, 0xd4>, "v_cmpx_gt_i32">;
676defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95, 0xd5>, "v_cmpx_ne_i32">;
677defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96, 0xd6>, "v_cmpx_ge_i32">;
678defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97, 0xd7>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Matt Arsenault520e7c42014-06-18 16:53:48 +0000680} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Marek Olsak5df00d62014-12-07 12:18:57 +0000682defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0, 0xe0>, "v_cmp_f_i64">;
683defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1, 0xe1>, "v_cmp_lt_i64", COND_SLT>;
684defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2, 0xe2>, "v_cmp_eq_i64", COND_EQ>;
685defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3, 0xe3>, "v_cmp_le_i64", COND_SLE>;
686defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4, 0xe4>, "v_cmp_gt_i64", COND_SGT>;
687defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5, 0xe5>, "v_cmp_ne_i64", COND_NE>;
688defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6, 0xe6>, "v_cmp_ge_i64", COND_SGE>;
689defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7, 0xe7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Matt Arsenault520e7c42014-06-18 16:53:48 +0000691let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000692
Marek Olsak5df00d62014-12-07 12:18:57 +0000693defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0, 0xf0>, "v_cmpx_f_i64">;
694defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1, 0xf1>, "v_cmpx_lt_i64">;
695defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2, 0xf2>, "v_cmpx_eq_i64">;
696defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3, 0xf3>, "v_cmpx_le_i64">;
697defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4, 0xf4>, "v_cmpx_gt_i64">;
698defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5, 0xf5>, "v_cmpx_ne_i64">;
699defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6, 0xf6>, "v_cmpx_ge_i64">;
700defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7, 0xf7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000701
Matt Arsenault520e7c42014-06-18 16:53:48 +0000702} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000703
Marek Olsak5df00d62014-12-07 12:18:57 +0000704defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0, 0xc8>, "v_cmp_f_u32">;
705defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1, 0xc9>, "v_cmp_lt_u32", COND_ULT>;
706defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2, 0xca>, "v_cmp_eq_u32", COND_EQ>;
707defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3, 0xcb>, "v_cmp_le_u32", COND_ULE>;
708defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4, 0xcc>, "v_cmp_gt_u32", COND_UGT>;
709defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5, 0xcd>, "v_cmp_ne_u32", COND_NE>;
710defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6, 0xce>, "v_cmp_ge_u32", COND_UGE>;
711defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7, 0xcf>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000712
Matt Arsenault520e7c42014-06-18 16:53:48 +0000713let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000714
Marek Olsak5df00d62014-12-07 12:18:57 +0000715defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0, 0xd8>, "v_cmpx_f_u32">;
716defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1, 0xd9>, "v_cmpx_lt_u32">;
717defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2, 0xda>, "v_cmpx_eq_u32">;
718defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3, 0xdb>, "v_cmpx_le_u32">;
719defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4, 0xdc>, "v_cmpx_gt_u32">;
720defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5, 0xdd>, "v_cmpx_ne_u32">;
721defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6, 0xde>, "v_cmpx_ge_u32">;
722defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7, 0xdf>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000723
Matt Arsenault520e7c42014-06-18 16:53:48 +0000724} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000725
Marek Olsak5df00d62014-12-07 12:18:57 +0000726defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0, 0xe8>, "v_cmp_f_u64">;
727defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1, 0xe9>, "v_cmp_lt_u64", COND_ULT>;
728defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2, 0xea>, "v_cmp_eq_u64", COND_EQ>;
729defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3, 0xeb>, "v_cmp_le_u64", COND_ULE>;
730defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4, 0xec>, "v_cmp_gt_u64", COND_UGT>;
731defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5, 0xed>, "v_cmp_ne_u64", COND_NE>;
732defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6, 0xee>, "v_cmp_ge_u64", COND_UGE>;
733defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7, 0xef>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000734
Matt Arsenault520e7c42014-06-18 16:53:48 +0000735let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000736
Marek Olsak5df00d62014-12-07 12:18:57 +0000737defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0, 0xf8>, "v_cmpx_f_u64">;
738defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1, 0xf9>, "v_cmpx_lt_u64">;
739defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2, 0xfa>, "v_cmpx_eq_u64">;
740defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3, 0xfb>, "v_cmpx_le_u64">;
741defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4, 0xfc>, "v_cmpx_gt_u64">;
742defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5, 0xfd>, "v_cmpx_ne_u64">;
743defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6, 0xfe>, "v_cmpx_ge_u64">;
744defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7, 0xff>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000745
Matt Arsenault520e7c42014-06-18 16:53:48 +0000746} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000747
Matt Arsenault4831ce52015-01-06 23:00:37 +0000748defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <vopc<0x88, 0x10>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000749
Matt Arsenault520e7c42014-06-18 16:53:48 +0000750let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000751defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <vopc<0x98, 0x11>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000752} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000753
Matt Arsenault4831ce52015-01-06 23:00:37 +0000754defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <vopc<0xa8, 0x12>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000755
Matt Arsenault520e7c42014-06-18 16:53:48 +0000756let hasSideEffects = 1 in {
Matt Arsenault4831ce52015-01-06 23:00:37 +0000757defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <vopc<0xb8, 0x13>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000758} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000759
760} // End isCompare = 1
761
Tom Stellard8d6d4492014-04-22 16:33:57 +0000762//===----------------------------------------------------------------------===//
763// DS Instructions
764//===----------------------------------------------------------------------===//
765
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000766
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000767def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VGPR_32>;
768def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VGPR_32>;
769def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VGPR_32>;
770def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VGPR_32>;
771def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VGPR_32>;
772def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VGPR_32>;
773def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VGPR_32>;
774def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VGPR_32>;
775def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VGPR_32>;
776def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VGPR_32>;
777def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VGPR_32>;
778def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VGPR_32>;
779def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VGPR_32>;
780def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VGPR_32>;
781def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VGPR_32>;
782def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VGPR_32>;
783def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VGPR_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000784
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000785def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VGPR_32, "ds_add_u32">;
786def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VGPR_32, "ds_sub_u32">;
787def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VGPR_32, "ds_rsub_u32">;
788def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VGPR_32, "ds_inc_u32">;
789def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VGPR_32, "ds_dec_u32">;
790def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VGPR_32, "ds_min_i32">;
791def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VGPR_32, "ds_max_i32">;
792def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VGPR_32, "ds_min_u32">;
793def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VGPR_32, "ds_max_u32">;
794def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VGPR_32, "ds_and_b32">;
795def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VGPR_32, "ds_or_b32">;
796def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VGPR_32, "ds_xor_b32">;
797def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VGPR_32, "ds_mskor_b32">;
798def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VGPR_32>;
799//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2_b32">;
800//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VGPR_32, "ds_wrxchg2st64_b32">;
801def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VGPR_32, "ds_cmpst_b32">;
802def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VGPR_32, "ds_cmpst_f32">;
803def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VGPR_32, "ds_min_f32">;
804def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VGPR_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000805
806let SubtargetPredicate = isCI in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000807def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VGPR_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000808} // End isCI
809
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000810
Tom Stellard326d6ec2014-11-05 14:50:53 +0000811def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
812def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
813def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
814def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
815def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
816def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
817def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
818def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
819def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
820def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
821def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
822def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
823def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
824def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
825def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
826def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
827def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000828
Tom Stellard326d6ec2014-11-05 14:50:53 +0000829def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
830def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
831def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
832def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
833def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
834def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
835def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
836def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
837def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
838def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
839def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
840def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
841def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
842def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
843//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
844//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
845def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
846def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
847def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
848def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000849
850//let SubtargetPredicate = isCI in {
851// DS_CONDXCHG32_RTN_B64
852// DS_CONDXCHG32_RTN_B128
853//} // End isCI
854
855// TODO: _SRC2_* forms
856
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000857defm DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VGPR_32>;
858defm DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VGPR_32>;
859defm DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000860defm DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000861
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000862defm DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VGPR_32>;
863defm DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VGPR_32>;
864defm DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VGPR_32>;
865defm DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VGPR_32>;
866defm DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000867defm DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000868
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000869// 2 forms.
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000870defm DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VGPR_32>;
871defm DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VGPR_32>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000872defm DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
873defm DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000874
Marek Olsak5df00d62014-12-07 12:18:57 +0000875defm DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
876defm DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
877defm DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
878defm DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000879
Tom Stellard8d6d4492014-04-22 16:33:57 +0000880//===----------------------------------------------------------------------===//
881// MUBUF Instructions
882//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000883
Marek Olsakee98b112015-01-27 17:24:58 +0000884//def BUFFER_LOAD_FORMAT_X : MUBUF_ <mubuf<0x00>, "buffer_load_format_x", []>;
885//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <mubuf<0x01>, "buffer_load_format_xy", []>;
886//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <mubuf<0x02>, "buffer_load_format_xyz", []>;
887defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <mubuf<0x03>, "buffer_load_format_xyzw", VReg_128>;
888//def BUFFER_STORE_FORMAT_X : MUBUF_ <mubuf<0x04>, "buffer_store_format_x", []>;
889//def BUFFER_STORE_FORMAT_XY : MUBUF_ <mubuf<0x05>, "buffer_store_format_xy", []>;
890//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <mubuf<0x06>, "buffer_store_format_xyz", []>;
891//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <mubuf<0x07>, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000892defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000893 mubuf<0x08, 0x10>, "buffer_load_ubyte", VGPR_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000894>;
895defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000896 mubuf<0x09, 0x11>, "buffer_load_sbyte", VGPR_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000897>;
898defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000899 mubuf<0x0a, 0x12>, "buffer_load_ushort", VGPR_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000900>;
901defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000902 mubuf<0x0b, 0x13>, "buffer_load_sshort", VGPR_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000903>;
904defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000905 mubuf<0x0c, 0x14>, "buffer_load_dword", VGPR_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000906>;
907defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000908 mubuf<0x0d, 0x15>, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000909>;
910defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000911 mubuf<0x0e, 0x17>, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000912>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000913
Tom Stellardb02094e2014-07-21 15:45:01 +0000914defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000915 mubuf<0x18>, "buffer_store_byte", VGPR_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000916>;
917
Tom Stellardb02094e2014-07-21 15:45:01 +0000918defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000919 mubuf<0x1a>, "buffer_store_short", VGPR_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000920>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000921
Tom Stellardb02094e2014-07-21 15:45:01 +0000922defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000923 mubuf<0x1c>, "buffer_store_dword", VGPR_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000924>;
925
Tom Stellardb02094e2014-07-21 15:45:01 +0000926defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000927 mubuf<0x1d>, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000928>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000929
Tom Stellardb02094e2014-07-21 15:45:01 +0000930defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Marek Olsakee98b112015-01-27 17:24:58 +0000931 mubuf<0x1e, 0x1f>, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000932>;
Marek Olsakee98b112015-01-27 17:24:58 +0000933
934let SubtargetPredicate = isSICI in {
935
Tom Stellard326d6ec2014-11-05 14:50:53 +0000936//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000937defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000938 0x00000030, "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000939>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000940//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000941defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000942 0x00000032, "buffer_atomic_add", VGPR_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000943>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000944defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000945 0x00000033, "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000946>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000947//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000948defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000949 0x00000035, "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000950>;
951defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000952 0x00000036, "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000953>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000954defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000955 0x00000037, "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000956>;
957defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000958 0x00000038, "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000959>;
Aaron Watry62127802014-10-17 23:32:54 +0000960defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000961 0x00000039, "buffer_atomic_and", VGPR_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000962>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000963defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000964 0x0000003a, "buffer_atomic_or", VGPR_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000965>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000966defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000967 0x0000003b, "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000968>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000969//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
970//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
971//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
972//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
973//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
974//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
975//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
976//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
977//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
978//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
979//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
980//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
981//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
982//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
983//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
984//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
985//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
986//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
987//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
988//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
989//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
990//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
991//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
992//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000993
Marek Olsak5df00d62014-12-07 12:18:57 +0000994} // End SubtargetPredicate = isSICI
995
Tom Stellard8d6d4492014-04-22 16:33:57 +0000996//===----------------------------------------------------------------------===//
997// MTBUF Instructions
998//===----------------------------------------------------------------------===//
999
Tom Stellard326d6ec2014-11-05 14:50:53 +00001000//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
1001//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
1002//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
1003defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001004defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001005defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
1006defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
1007defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001008
Tom Stellard8d6d4492014-04-22 16:33:57 +00001009//===----------------------------------------------------------------------===//
1010// MIMG Instructions
1011//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001012
Tom Stellard326d6ec2014-11-05 14:50:53 +00001013defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1014defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1015//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1016//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1017//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1018//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1019//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1020//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1021//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1022//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1023defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1024//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1025//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1026//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1027//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1028//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1029//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1030//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1031//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1032//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1033//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1034//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1035//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1036//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1037//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1038//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1039//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1040//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1041defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1042defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1043defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1044defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1045defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1046defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1047defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1048defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1049defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1050defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1051defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1052defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1053defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1054defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1055defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1056defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1057defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1058defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1059defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1060defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1061defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1062defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1063defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1064defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1065defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1066defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1067defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1068defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1069defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1070defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1071defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1072defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1073defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1074defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1075defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1076defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1077defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1078defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1079defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1080defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1081defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1082defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1083defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1084defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1085defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1086defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1087defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1088defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1089defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1090defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1091defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1092defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1093defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1094defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1095defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1096defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1097defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1098defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1099defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1100defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1101defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1102defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1103defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1104defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1105defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1106//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1107//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001108
Tom Stellard8d6d4492014-04-22 16:33:57 +00001109//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001110// Flat Instructions
1111//===----------------------------------------------------------------------===//
1112
1113let Predicates = [HasFlatAddressSpace] in {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001114def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VGPR_32>;
1115def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VGPR_32>;
1116def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VGPR_32>;
1117def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VGPR_32>;
1118def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VGPR_32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001119def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1120def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1121def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001122
1123def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001124 0x00000018, "flat_store_byte", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001125>;
1126
1127def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001128 0x0000001a, "flat_store_short", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001129>;
1130
1131def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001132 0x0000001c, "flat_store_dword", VGPR_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001133>;
1134
1135def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001136 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001137>;
1138
1139def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001140 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001141>;
1142
1143def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001144 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001145>;
1146
Tom Stellard326d6ec2014-11-05 14:50:53 +00001147//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1148//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1149//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1150//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1151//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1152//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1153//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1154//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1155//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1156//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1157//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1158//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1159//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1160//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1161//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1162//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1163//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1164//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1165//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1166//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1167//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1168//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1169//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1170//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1171//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1172//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1173//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1174//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1175//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1176//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1177//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1178//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1179//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1180//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001181
1182} // End HasFlatAddressSpace predicate
1183//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001184// VOP1 Instructions
1185//===----------------------------------------------------------------------===//
1186
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001188
Matt Arsenaultf2733702014-07-30 03:18:57 +00001189let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001190defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001191} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001192
Tom Stellardfbe435d2014-03-17 17:03:51 +00001193let Uses = [EXEC] in {
1194
Tom Stellardae38f302015-01-14 01:13:19 +00001195// FIXME: Specify SchedRW for READFIRSTLANE_B32
1196
Tom Stellardfbe435d2014-03-17 17:03:51 +00001197def V_READFIRSTLANE_B32 : VOP1 <
1198 0x00000002,
1199 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001200 (ins VGPR_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001201 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001202 []
1203>;
1204
1205}
1206
Tom Stellardae38f302015-01-14 01:13:19 +00001207let SchedRW = [WriteQuarterRate32] in {
1208
Tom Stellard326d6ec2014-11-05 14:50:53 +00001209defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001210 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001211>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001212defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001213 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001214>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001215defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001216 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001217>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001218defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001220>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001221defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001222 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001223>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001224defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001226>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001227defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1228defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001233>;
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +00001234defm V_CVT_RPI_I32_F32 : VOP1Inst <vop1<0xc>, "v_cvt_rpi_i32_f32",
1235 VOP_I32_F32, cvt_rpi_i32_f32>;
1236defm V_CVT_FLR_I32_F32 : VOP1Inst <vop1<0xd>, "v_cvt_flr_i32_f32",
1237 VOP_I32_F32, cvt_flr_i32_f32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001238//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1239defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001240 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001241>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001242defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001244>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001245defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001246 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001247>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001248defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001249 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001250>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001251defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001253>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001254defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001255 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001256>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001257defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001258 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001259>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001260defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001261 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001262>;
Tom Stellardae38f302015-01-14 01:13:19 +00001263
1264} // let SchedRW = [WriteQuarterRate32]
1265
Marek Olsak5df00d62014-12-07 12:18:57 +00001266defm V_FRACT_F32 : VOP1Inst <vop1<0x20, 0x1b>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001268>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001269defm V_TRUNC_F32 : VOP1Inst <vop1<0x21, 0x1c>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001270 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001271>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001272defm V_CEIL_F32 : VOP1Inst <vop1<0x22, 0x1d>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001274>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001275defm V_RNDNE_F32 : VOP1Inst <vop1<0x23, 0x1e>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001277>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001278defm V_FLOOR_F32 : VOP1Inst <vop1<0x24, 0x1f>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001280>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001281defm V_EXP_F32 : VOP1Inst <vop1<0x25, 0x20>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001283>;
Tom Stellardae38f302015-01-14 01:13:19 +00001284
1285let SchedRW = [WriteQuarterRate32] in {
1286
Marek Olsak5df00d62014-12-07 12:18:57 +00001287defm V_LOG_F32 : VOP1Inst <vop1<0x27, 0x21>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001289>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001290defm V_RCP_F32 : VOP1Inst <vop1<0x2a, 0x22>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001291 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001292>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001293defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b, 0x23>, "v_rcp_iflag_f32",
1294 VOP_F32_F32
Matt Arsenault257d48d2014-06-24 22:13:39 +00001295>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001296defm V_RSQ_F32 : VOP1Inst <vop1<0x2e, 0x24>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001298>;
Tom Stellardae38f302015-01-14 01:13:19 +00001299
1300} //let SchedRW = [WriteQuarterRate32]
1301
1302let SchedRW = [WriteDouble] in {
1303
Marek Olsak5df00d62014-12-07 12:18:57 +00001304defm V_RCP_F64 : VOP1Inst <vop1<0x2f, 0x25>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001306>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001307defm V_RSQ_F64 : VOP1Inst <vop1<0x31, 0x26>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001309>;
Tom Stellardae38f302015-01-14 01:13:19 +00001310
1311} // let SchedRW = [WriteDouble];
1312
Marek Olsak5df00d62014-12-07 12:18:57 +00001313defm V_SQRT_F32 : VOP1Inst <vop1<0x33, 0x27>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001314 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001315>;
Tom Stellardae38f302015-01-14 01:13:19 +00001316
1317let SchedRW = [WriteDouble] in {
1318
Marek Olsak5df00d62014-12-07 12:18:57 +00001319defm V_SQRT_F64 : VOP1Inst <vop1<0x34, 0x28>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001320 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001321>;
Tom Stellardae38f302015-01-14 01:13:19 +00001322
1323} // let SchedRW = [WriteDouble]
1324
Marek Olsak5df00d62014-12-07 12:18:57 +00001325defm V_SIN_F32 : VOP1Inst <vop1<0x35, 0x29>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001326 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001327>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001328defm V_COS_F32 : VOP1Inst <vop1<0x36, 0x2a>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001329 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001330>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001331defm V_NOT_B32 : VOP1Inst <vop1<0x37, 0x2b>, "v_not_b32", VOP_I32_I32>;
1332defm V_BFREV_B32 : VOP1Inst <vop1<0x38, 0x2c>, "v_bfrev_b32", VOP_I32_I32>;
1333defm V_FFBH_U32 : VOP1Inst <vop1<0x39, 0x2d>, "v_ffbh_u32", VOP_I32_I32>;
1334defm V_FFBL_B32 : VOP1Inst <vop1<0x3a, 0x2e>, "v_ffbl_b32", VOP_I32_I32>;
1335defm V_FFBH_I32 : VOP1Inst <vop1<0x3b, 0x2f>, "v_ffbh_i32", VOP_I32_I32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001336//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001337defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d, 0x31>, "v_frexp_mant_f64",
1338 VOP_F64_F64
1339>;
1340defm V_FRACT_F64 : VOP1Inst <vop1<0x3e, 0x32>, "v_fract_f64", VOP_F64_F64>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001341//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001342defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40, 0x34>, "v_frexp_mant_f32",
1343 VOP_F32_F32
1344>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001345//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001346defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42, 0x36>, "v_movreld_b32", VOP_I32_I32>;
1347defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43, 0x37>, "v_movrels_b32", VOP_I32_I32>;
1348defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44, 0x38>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001349
Marek Olsak5df00d62014-12-07 12:18:57 +00001350// These instruction only exist on SI and CI
1351let SubtargetPredicate = isSICI in {
1352
Tom Stellardae38f302015-01-14 01:13:19 +00001353let SchedRW = [WriteQuarterRate32] in {
1354
Marek Olsak5df00d62014-12-07 12:18:57 +00001355defm V_LOG_CLAMP_F32 : VOP1InstSI <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1356defm V_RCP_CLAMP_F32 : VOP1InstSI <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1357defm V_RCP_LEGACY_F32 : VOP1InstSI <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1358defm V_RSQ_CLAMP_F32 : VOP1InstSI <vop1<0x2c>, "v_rsq_clamp_f32",
1359 VOP_F32_F32, AMDGPUrsq_clamped
1360>;
1361defm V_RSQ_LEGACY_F32 : VOP1InstSI <vop1<0x2d>, "v_rsq_legacy_f32",
1362 VOP_F32_F32, AMDGPUrsq_legacy
1363>;
Tom Stellardae38f302015-01-14 01:13:19 +00001364
1365} // End let SchedRW = [WriteQuarterRate32]
1366
1367let SchedRW = [WriteDouble] in {
1368
Marek Olsak5df00d62014-12-07 12:18:57 +00001369defm V_RCP_CLAMP_F64 : VOP1InstSI <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1370defm V_RSQ_CLAMP_F64 : VOP1InstSI <vop1<0x32>, "v_rsq_clamp_f64",
1371 VOP_F64_F64, AMDGPUrsq_clamped
1372>;
1373
Tom Stellardae38f302015-01-14 01:13:19 +00001374} // End SchedRW = [WriteDouble]
1375
Marek Olsak5df00d62014-12-07 12:18:57 +00001376} // End SubtargetPredicate = isSICI
Tom Stellard8d6d4492014-04-22 16:33:57 +00001377
1378//===----------------------------------------------------------------------===//
1379// VINTRP Instructions
1380//===----------------------------------------------------------------------===//
1381
Tom Stellardae38f302015-01-14 01:13:19 +00001382// FIXME: Specify SchedRW for VINTRP insturctions.
Marek Olsak5df00d62014-12-07 12:18:57 +00001383defm V_INTERP_P1_F32 : VINTRP_m <
1384 0x00000000, "v_interp_p1_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001385 (outs VGPR_32:$dst),
1386 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001387 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001388 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001389
Marek Olsak5df00d62014-12-07 12:18:57 +00001390defm V_INTERP_P2_F32 : VINTRP_m <
1391 0x00000001, "v_interp_p2_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001392 (outs VGPR_32:$dst),
1393 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001394 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001395 "$src0,$m0",
1396 "$src0 = $dst">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001397
Marek Olsak5df00d62014-12-07 12:18:57 +00001398defm V_INTERP_MOV_F32 : VINTRP_m <
1399 0x00000002, "v_interp_mov_f32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001400 (outs VGPR_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001401 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001402 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Marek Olsak5df00d62014-12-07 12:18:57 +00001403 "$m0">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001404
Tom Stellard8d6d4492014-04-22 16:33:57 +00001405//===----------------------------------------------------------------------===//
1406// VOP2 Instructions
1407//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001408
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001409defm V_CNDMASK_B32_e64 : VOP3_m_nosrcmod <vop3<0x100>, (outs VGPR_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001410 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001411 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Marek Olsak5df00d62014-12-07 12:18:57 +00001412 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))],
1413 "v_cndmask_b32_e64", 3
1414>;
1415
1416
1417let isCommutable = 1 in {
1418defm V_ADD_F32 : VOP2Inst <vop2<0x3, 0x1>, "v_add_f32",
1419 VOP_F32_F32_F32, fadd
1420>;
1421
1422defm V_SUB_F32 : VOP2Inst <vop2<0x4, 0x2>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1423defm V_SUBREV_F32 : VOP2Inst <vop2<0x5, 0x3>, "v_subrev_f32",
1424 VOP_F32_F32_F32, null_frag, "v_sub_f32"
1425>;
1426} // End isCommutable = 1
1427
1428let isCommutable = 1 in {
1429
1430defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7, 0x4>, "v_mul_legacy_f32",
1431 VOP_F32_F32_F32, int_AMDGPU_mul
1432>;
1433
1434defm V_MUL_F32 : VOP2Inst <vop2<0x8, 0x5>, "v_mul_f32",
1435 VOP_F32_F32_F32, fmul
1436>;
1437
1438defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9, 0x6>, "v_mul_i32_i24",
1439 VOP_I32_I32_I32, AMDGPUmul_i24
1440>;
1441//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1442defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb, 0x8>, "v_mul_u32_u24",
1443 VOP_I32_I32_I32, AMDGPUmul_u24
1444>;
1445//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
1446
1447defm V_MIN_F32 : VOP2Inst <vop2<0xf, 0xa>, "v_min_f32", VOP_F32_F32_F32,
1448 fminnum>;
1449defm V_MAX_F32 : VOP2Inst <vop2<0x10, 0xb>, "v_max_f32", VOP_F32_F32_F32,
1450 fmaxnum>;
1451defm V_MIN_I32 : VOP2Inst <vop2<0x11, 0xc>, "v_min_i32", VOP_I32_I32_I32,
1452 AMDGPUsmin
1453>;
1454defm V_MAX_I32 : VOP2Inst <vop2<0x12, 0xd>, "v_max_i32", VOP_I32_I32_I32,
1455 AMDGPUsmax
1456>;
1457defm V_MIN_U32 : VOP2Inst <vop2<0x13, 0xe>, "v_min_u32", VOP_I32_I32_I32,
1458 AMDGPUumin
1459>;
1460defm V_MAX_U32 : VOP2Inst <vop2<0x14, 0xf>, "v_max_u32", VOP_I32_I32_I32,
1461 AMDGPUumax
1462>;
1463
1464// No non-Rev Op on VI
1465defm V_LSHRREV_B32 : VOP2Inst <
1466 vop2<0x16, 0x10>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag,
1467 "v_lshr_b32", "v_lshrrev_b32"
1468>;
1469
1470// No non-Rev OP on VI
1471defm V_ASHRREV_I32 : VOP2Inst <
1472 vop2<0x18, 0x11>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag,
1473 "v_ashr_i32", "v_ashrrev_i32"
1474>;
1475
1476// No non-Rev OP on VI
1477defm V_LSHLREV_B32 : VOP2Inst <
1478 vop2<0x1a, 0x12>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag,
1479 "v_lshl_b32", "v_lshlrev_b32"
1480>;
1481
1482defm V_AND_B32 : VOP2Inst <vop2<0x1b, 0x13>, "v_and_b32",
1483 VOP_I32_I32_I32, and>;
1484defm V_OR_B32 : VOP2Inst <vop2<0x1c, 0x14>, "v_or_b32",
1485 VOP_I32_I32_I32, or
1486>;
1487defm V_XOR_B32 : VOP2Inst <vop2<0x1d, 0x15>, "v_xor_b32",
1488 VOP_I32_I32_I32, xor
1489>;
1490
1491defm V_MAC_F32 : VOP2Inst <vop2<0x1f, 0x16>, "v_mac_f32", VOP_F32_F32_F32>;
1492} // End isCommutable = 1
1493
1494defm V_MADMK_F32 : VOP2Inst <vop2<0x20, 0x17>, "v_madmk_f32", VOP_F32_F32_F32>;
1495
1496let isCommutable = 1 in {
1497defm V_MADAK_F32 : VOP2Inst <vop2<0x21, 0x18>, "v_madak_f32", VOP_F32_F32_F32>;
1498} // End isCommutable = 1
1499
1500let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
1501// No patterns so that the scalar instructions are always selected.
1502// The scalar versions will be replaced with vector when needed later.
1503
1504// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
1505// but the VI instructions behave the same as the SI versions.
1506defm V_ADD_I32 : VOP2bInst <vop2<0x25, 0x19>, "v_add_i32",
1507 VOP_I32_I32_I32, add
1508>;
1509defm V_SUB_I32 : VOP2bInst <vop2<0x26, 0x1a>, "v_sub_i32",
1510 VOP_I32_I32_I32, sub
1511>;
1512
1513defm V_SUBREV_I32 : VOP2bInst <vop2<0x27, 0x1b>, "v_subrev_i32",
1514 VOP_I32_I32_I32, null_frag, "v_sub_i32"
1515>;
1516
1517let Uses = [VCC] in { // Carry-in comes from VCC
1518defm V_ADDC_U32 : VOP2bInst <vop2<0x28, 0x1c>, "v_addc_u32",
1519 VOP_I32_I32_I32_VCC, adde
1520>;
1521defm V_SUBB_U32 : VOP2bInst <vop2<0x29, 0x1d>, "v_subb_u32",
1522 VOP_I32_I32_I32_VCC, sube
1523>;
1524defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a, 0x1e>, "v_subbrev_u32",
1525 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
1526>;
1527
1528} // End Uses = [VCC]
1529} // End isCommutable = 1, Defs = [VCC]
1530
Marek Olsak15e4a592015-01-15 18:42:55 +00001531defm V_READLANE_B32 : VOP2SI_3VI_m <
1532 vop3 <0x001, 0x289>,
1533 "v_readlane_b32",
Tom Stellardc149dc02013-11-27 21:23:35 +00001534 (outs SReg_32:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001535 (ins VGPR_32:$src0, SSrc_32:$vsrc1),
Marek Olsak15e4a592015-01-15 18:42:55 +00001536 "v_readlane_b32 $vdst, $src0, $vsrc1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001537>;
1538
Marek Olsak15e4a592015-01-15 18:42:55 +00001539defm V_WRITELANE_B32 : VOP2SI_3VI_m <
1540 vop3 <0x002, 0x28a>,
1541 "v_writelane_b32",
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001542 (outs VGPR_32:$vdst),
Tom Stellardc149dc02013-11-27 21:23:35 +00001543 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Marek Olsak15e4a592015-01-15 18:42:55 +00001544 "v_writelane_b32 $vdst, $src0, $vsrc1"
Tom Stellardc149dc02013-11-27 21:23:35 +00001545>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001546
Marek Olsak15e4a592015-01-15 18:42:55 +00001547// These instructions only exist on SI and CI
1548let SubtargetPredicate = isSICI in {
1549
Christian Konig76edd4f2013-02-26 17:52:29 +00001550let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001551defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552 VOP_F32_F32_F32
1553>;
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001554} // End isCommutable = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001555
Tom Stellard326d6ec2014-11-05 14:50:53 +00001556defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001557 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001558>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001559defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001560 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001561>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001562
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001563let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001564defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001565defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001566 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001567>;
Christian Konig3c145802013-03-27 09:12:59 +00001568
Tom Stellard82166022013-11-13 23:36:37 +00001569let hasPostISelHook = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001570defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001571}
Christian Konig76edd4f2013-02-26 17:52:29 +00001572
1573} // End isCommutable = 1
Marek Olsakf0b130a2015-01-15 18:43:06 +00001574} // End let SubtargetPredicate = SICI
Christian Konig76edd4f2013-02-26 17:52:29 +00001575
Marek Olsakf0b130a2015-01-15 18:43:06 +00001576defm V_BFM_B32 : VOP2_VI3_Inst <vop23<0x1e, 0x293>, "v_bfm_b32", VOP_I32_I32_I32,
1577 AMDGPUbfm
1578>;
1579defm V_BCNT_U32_B32 : VOP2_VI3_Inst <vop23<0x22, 0x28b>, "v_bcnt_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001580 VOP_I32_I32_I32
1581>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001582defm V_MBCNT_LO_U32_B32 : VOP2_VI3_Inst <vop23<0x23, 0x28c>, "v_mbcnt_lo_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001583 VOP_I32_I32_I32
1584>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001585defm V_MBCNT_HI_U32_B32 : VOP2_VI3_Inst <vop23<0x24, 0x28d>, "v_mbcnt_hi_u32_b32",
1586 VOP_I32_I32_I32
1587>;
1588defm V_LDEXP_F32 : VOP2_VI3_Inst <vop23<0x2b, 0x288>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001589 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001591
Tom Stellard326d6ec2014-11-05 14:50:53 +00001592////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1593////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1594////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001595defm V_CVT_PKRTZ_F16_F32 : VOP2_VI3_Inst <vop23<0x2f, 0x296>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001596 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001597>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001598////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1599////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001600
1601//===----------------------------------------------------------------------===//
1602// VOP3 Instructions
1603//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001604
Matt Arsenault95e48662014-11-13 19:26:47 +00001605let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001606defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140, 0x1c0>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001607 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001608>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001609
Marek Olsak5df00d62014-12-07 12:18:57 +00001610defm V_MAD_F32 : VOP3Inst <vop3<0x141, 0x1c1>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001612>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001613
Marek Olsak5df00d62014-12-07 12:18:57 +00001614defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142, 0x1c2>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001615 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1616>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001617defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143, 0x1c3>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001618 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001619>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001620} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001621
Marek Olsak5df00d62014-12-07 12:18:57 +00001622defm V_CUBEID_F32 : VOP3Inst <vop3<0x144, 0x1c4>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001624>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001625defm V_CUBESC_F32 : VOP3Inst <vop3<0x145, 0x1c5>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001626 VOP_F32_F32_F32_F32
1627>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001628defm V_CUBETC_F32 : VOP3Inst <vop3<0x146, 0x1c6>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_F32_F32_F32_F32
1630>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001631defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147, 0x1c7>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632 VOP_F32_F32_F32_F32
1633>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001634
1635let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1636defm V_BFE_U32 : VOP3Inst <vop3<0x148, 0x1c8>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001637 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1638>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001639defm V_BFE_I32 : VOP3Inst <vop3<0x149, 0x1c9>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001640 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1641>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001642}
1643
1644defm V_BFI_B32 : VOP3Inst <vop3<0x14a, 0x1ca>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645 VOP_I32_I32_I32_I32, AMDGPUbfi
1646>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001647
1648let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001649defm V_FMA_F32 : VOP3Inst <vop3<0x14b, 0x1cb>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001650 VOP_F32_F32_F32_F32, fma
1651>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001652defm V_FMA_F64 : VOP3Inst <vop3<0x14c, 0x1cc>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001653 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001654>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001655} // End isCommutable = 1
1656
Tom Stellard326d6ec2014-11-05 14:50:53 +00001657//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001658defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e, 0x1ce>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001659 VOP_I32_I32_I32_I32
1660>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001661defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f, 0x1cf>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001662 VOP_I32_I32_I32_I32
1663>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001664
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001665defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32",
1666 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1667
1668defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32",
1669 VOP_I32_I32_I32_I32, AMDGPUsmin3
1670>;
1671defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32",
1672 VOP_I32_I32_I32_I32, AMDGPUumin3
1673>;
1674defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32",
1675 VOP_F32_F32_F32_F32, AMDGPUfmax3
1676>;
1677defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32",
1678 VOP_I32_I32_I32_I32, AMDGPUsmax3
1679>;
1680defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32",
1681 VOP_I32_I32_I32_I32, AMDGPUumax3
1682>;
1683//def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1684//def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1685//def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001686//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1687//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1688//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001689defm V_SAD_U32 : VOP3Inst <vop3<0x15d, 0x1dc>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001690 VOP_I32_I32_I32_I32
1691>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001692////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001693defm V_DIV_FIXUP_F32 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001694 vop3<0x15f, 0x1de>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001695>;
Tom Stellardae38f302015-01-14 01:13:19 +00001696
1697let SchedRW = [WriteDouble] in {
1698
Tom Stellardb4a313a2014-08-01 00:32:39 +00001699defm V_DIV_FIXUP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001700 vop3<0x160, 0x1df>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001701>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001702
Tom Stellardae38f302015-01-14 01:13:19 +00001703} // let SchedRW = [WriteDouble]
1704
Tom Stellardae38f302015-01-14 01:13:19 +00001705let SchedRW = [WriteDouble] in {
Tom Stellard7512c082013-07-12 18:14:56 +00001706let isCommutable = 1 in {
1707
Marek Olsak5df00d62014-12-07 12:18:57 +00001708defm V_ADD_F64 : VOP3Inst <vop3<0x164, 0x280>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001709 VOP_F64_F64_F64, fadd
1710>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001711defm V_MUL_F64 : VOP3Inst <vop3<0x165, 0x281>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712 VOP_F64_F64_F64, fmul
1713>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001714
Marek Olsak5df00d62014-12-07 12:18:57 +00001715defm V_MIN_F64 : VOP3Inst <vop3<0x166, 0x282>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001716 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001717>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001718defm V_MAX_F64 : VOP3Inst <vop3<0x167, 0x283>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001719 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001720>;
Tom Stellard7512c082013-07-12 18:14:56 +00001721
1722} // isCommutable = 1
1723
Marek Olsak5df00d62014-12-07 12:18:57 +00001724defm V_LDEXP_F64 : VOP3Inst <vop3<0x168, 0x284>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001725 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726>;
Christian Konig70a50322013-03-27 09:12:51 +00001727
Tom Stellardae38f302015-01-14 01:13:19 +00001728} // let SchedRW = [WriteDouble]
1729
1730let isCommutable = 1, SchedRW = [WriteQuarterRate32] in {
Christian Konig70a50322013-03-27 09:12:51 +00001731
Marek Olsak5df00d62014-12-07 12:18:57 +00001732defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169, 0x285>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001733 VOP_I32_I32_I32
1734>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001735defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a, 0x286>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001736 VOP_I32_I32_I32
1737>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001738
1739defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b, 0x285>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001740 VOP_I32_I32_I32
1741>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001742defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c, 0x287>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743 VOP_I32_I32_I32
1744>;
Christian Konig70a50322013-03-27 09:12:51 +00001745
Tom Stellardae38f302015-01-14 01:13:19 +00001746} // isCommutable = 1, SchedRW = [WriteQuarterRate32]
Christian Konig70a50322013-03-27 09:12:51 +00001747
Marek Olsak5df00d62014-12-07 12:18:57 +00001748defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d, 0x1e0>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001749
Tom Stellardae38f302015-01-14 01:13:19 +00001750let SchedRW = [WriteDouble] in {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001751// Double precision division pre-scale.
Marek Olsak5df00d62014-12-07 12:18:57 +00001752defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e, 0x1e1>, "v_div_scale_f64", []>;
Tom Stellardae38f302015-01-14 01:13:19 +00001753} // let SchedRW = [WriteDouble]
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001754
Matt Arsenault95e48662014-11-13 19:26:47 +00001755let isCommutable = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001756defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f, 0x1e2>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001757 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001758>;
Tom Stellardae38f302015-01-14 01:13:19 +00001759let SchedRW = [WriteDouble] in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001760defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170, 0x1e3>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001761 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001762>;
Tom Stellardae38f302015-01-14 01:13:19 +00001763} // End SchedRW = [WriteDouble]
Matt Arsenault95e48662014-11-13 19:26:47 +00001764} // End isCommutable = 1
1765
Tom Stellard326d6ec2014-11-05 14:50:53 +00001766//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1767//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1768//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001769
Tom Stellardae38f302015-01-14 01:13:19 +00001770let SchedRW = [WriteDouble] in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771defm V_TRIG_PREOP_F64 : VOP3Inst <
Marek Olsak5df00d62014-12-07 12:18:57 +00001772 vop3<0x174, 0x292>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001773>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001774
Tom Stellardae38f302015-01-14 01:13:19 +00001775} // let SchedRW = [WriteDouble]
1776
Marek Olsakeae20ab2015-01-15 18:42:40 +00001777// These instructions only exist on SI and CI
1778let SubtargetPredicate = isSICI in {
1779
1780defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
1781 VOP_I64_I64_I32, shl
1782>;
1783
1784defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
1785 VOP_I64_I64_I32, srl
1786>;
1787
1788defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
1789 VOP_I64_I64_I32, sra
1790>;
1791
1792defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
1793 VOP_F32_F32_F32_F32>;
1794
1795} // End SubtargetPredicate = isSICI
1796
Tom Stellard8d6d4492014-04-22 16:33:57 +00001797//===----------------------------------------------------------------------===//
1798// Pseudo Instructions
1799//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001800let isCodeGenOnly = 1, isPseudo = 1 in {
1801
Tom Stellard4842c052015-01-07 20:27:25 +00001802let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in {
1803// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
1804// pass to enable folding of inline immediates.
1805def V_MOV_B64_PSEUDO : InstSI <(outs VReg_64:$dst), (ins VSrc_64:$src0), "", []>;
1806} // end let hasSideEffects = 0, mayLoad = 0, mayStore = 0
1807
Tom Stellard60024a02014-09-24 01:33:24 +00001808let hasSideEffects = 1 in {
1809def SGPR_USE : InstSI <(outs),(ins), "", []>;
1810}
1811
Matt Arsenault8fb37382013-10-11 21:03:36 +00001812// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001813// and should be lowered to ISA instructions prior to codegen.
1814
Tom Stellardf8794352012-12-19 22:10:31 +00001815let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1816 Uses = [EXEC], Defs = [EXEC] in {
1817
1818let isBranch = 1, isTerminator = 1 in {
1819
Tom Stellard919bb6b2014-04-29 23:12:53 +00001820def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001821 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001822 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001823 "",
1824 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001825>;
1826
Tom Stellardf8794352012-12-19 22:10:31 +00001827def SI_ELSE : InstSI <
1828 (outs SReg_64:$dst),
1829 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001830 "",
1831 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001832> {
Tom Stellardf8794352012-12-19 22:10:31 +00001833 let Constraints = "$src = $dst";
1834}
1835
1836def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001837 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001838 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001839 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001840 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001841>;
Tom Stellardf8794352012-12-19 22:10:31 +00001842
1843} // end isBranch = 1, isTerminator = 1
1844
1845def SI_BREAK : InstSI <
1846 (outs SReg_64:$dst),
1847 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001848 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001849 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001850>;
1851
1852def SI_IF_BREAK : InstSI <
1853 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001854 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001855 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001856 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001857>;
1858
1859def SI_ELSE_BREAK : InstSI <
1860 (outs SReg_64:$dst),
1861 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001862 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001863 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001864>;
1865
1866def SI_END_CF : InstSI <
1867 (outs),
1868 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001869 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001870 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001871>;
1872
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001873def SI_KILL : InstSI <
1874 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001875 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001876 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001877 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001878>;
1879
Tom Stellardf8794352012-12-19 22:10:31 +00001880} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1881 // Uses = [EXEC], Defs = [EXEC]
1882
Christian Konig2989ffc2013-03-18 11:34:16 +00001883let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1884
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001885//defm SI_ : RegisterLoadStore <VGPR_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001886
1887let UseNamedOperandTable = 1 in {
1888
Tom Stellard0e70de52014-05-16 20:56:45 +00001889def SI_RegisterLoad : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001890 (outs VGPR_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001891 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001892 "", []
1893> {
1894 let isRegisterLoad = 1;
1895 let mayLoad = 1;
1896}
1897
Tom Stellard0e70de52014-05-16 20:56:45 +00001898class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001899 outs,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001900 (ins VGPR_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001901 "", []
1902> {
1903 let isRegisterStore = 1;
1904 let mayStore = 1;
1905}
1906
1907let usesCustomInserter = 1 in {
1908def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1909} // End usesCustomInserter = 1
1910def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1911
1912
1913} // End UseNamedOperandTable = 1
1914
Christian Konig2989ffc2013-03-18 11:34:16 +00001915def SI_INDIRECT_SRC : InstSI <
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001916 (outs VGPR_32:$dst, SReg_64:$temp),
Christian Konig2989ffc2013-03-18 11:34:16 +00001917 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001918 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001919 []
1920>;
1921
1922class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1923 (outs rc:$dst, SReg_64:$temp),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001924 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VGPR_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001925 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001926 []
1927> {
1928 let Constraints = "$src = $dst";
1929}
1930
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001931def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001932def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1933def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1934def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1935def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1936
1937} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1938
Tom Stellard556d9aa2013-06-03 17:39:37 +00001939let usesCustomInserter = 1 in {
1940
Tom Stellard2a6a61052013-07-12 18:15:08 +00001941def V_SUB_F64 : InstSI <
1942 (outs VReg_64:$dst),
1943 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001944 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001945 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001946>;
1947
Tom Stellard556d9aa2013-06-03 17:39:37 +00001948} // end usesCustomInserter
1949
Tom Stellardeba61072014-05-02 15:41:42 +00001950multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1951
Tom Stellard42fb60e2015-01-14 15:42:31 +00001952 let UseNamedOperandTable = 1 in {
1953 def _SAVE : InstSI <
1954 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001955 (ins sgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001956 SReg_32:$scratch_offset),
1957 "", []
1958 >;
Tom Stellardeba61072014-05-02 15:41:42 +00001959
Tom Stellard42fb60e2015-01-14 15:42:31 +00001960 def _RESTORE : InstSI <
1961 (outs sgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00001962 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001963 "", []
1964 >;
1965 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +00001966}
1967
Tom Stellard060ae392014-06-10 21:20:38 +00001968defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001969defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1970defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1971defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1972defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1973
Tom Stellard96468902014-09-24 01:33:17 +00001974multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001975 let UseNamedOperandTable = 1 in {
1976 def _SAVE : InstSI <
1977 (outs),
Tom Stellard95292bb2015-01-20 17:49:47 +00001978 (ins vgpr_class:$src, i32imm:$frame_idx, SReg_128:$scratch_rsrc,
Tom Stellard42fb60e2015-01-14 15:42:31 +00001979 SReg_32:$scratch_offset),
1980 "", []
1981 >;
Tom Stellard96468902014-09-24 01:33:17 +00001982
Tom Stellard42fb60e2015-01-14 15:42:31 +00001983 def _RESTORE : InstSI <
1984 (outs vgpr_class:$dst),
Tom Stellard95292bb2015-01-20 17:49:47 +00001985 (ins i32imm:$frame_idx, SReg_128:$scratch_rsrc, SReg_32:$scratch_offset),
Tom Stellard42fb60e2015-01-14 15:42:31 +00001986 "", []
1987 >;
1988 } // End UseNamedOperandTable = 1
Tom Stellard96468902014-09-24 01:33:17 +00001989}
1990
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001991defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +00001992defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1993defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1994defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1995defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1996defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1997
Tom Stellard067c8152014-07-21 14:01:14 +00001998let Defs = [SCC] in {
1999
2000def SI_CONSTDATA_PTR : InstSI <
2001 (outs SReg_64:$dst),
2002 (ins),
2003 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
2004>;
2005
2006} // End Defs = [SCC]
2007
Tom Stellard75aadc22012-12-11 21:25:42 +00002008} // end IsCodeGenOnly, isPseudo
2009
Marek Olsak5df00d62014-12-07 12:18:57 +00002010} // end SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +00002011
Marek Olsak5df00d62014-12-07 12:18:57 +00002012let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +00002013
Christian Konig2aca0432013-02-21 15:17:32 +00002014def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002015 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002016 (V_CNDMASK_B32_e64 $src2, $src1,
2017 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
2018 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00002019>;
2020
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002021def : Pat <
2022 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00002023 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00002024>;
2025
Tom Stellard75aadc22012-12-11 21:25:42 +00002026/* int_SI_vs_load_input */
2027def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00002028 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00002029 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002030>;
2031
2032/* int_SI_export */
2033def : Pat <
2034 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002035 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00002036 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002037 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002038>;
2039
Tom Stellard8d6d4492014-04-22 16:33:57 +00002040//===----------------------------------------------------------------------===//
2041// SMRD Patterns
2042//===----------------------------------------------------------------------===//
2043
2044multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2045
Marek Olsak58f61a82014-12-07 17:17:38 +00002046 // 1. SI-CI: Offset as 8bit DWORD immediate
Tom Stellard8d6d4492014-04-22 16:33:57 +00002047 def : Pat <
2048 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
2049 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
2050 >;
2051
2052 // 2. Offset loaded in an 32bit SGPR
2053 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00002054 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2055 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00002056 >;
2057
2058 // 3. No offset at all
2059 def : Pat <
2060 (constant_load i64:$sbase),
2061 (vt (Instr_IMM $sbase, 0))
2062 >;
2063}
2064
Marek Olsak58f61a82014-12-07 17:17:38 +00002065multiclass SMRD_Pattern_vi <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
2066
2067 // 1. VI: Offset as 20bit immediate in bytes
2068 def : Pat <
2069 (constant_load (add i64:$sbase, (i64 IMM20bit:$offset))),
2070 (vt (Instr_IMM $sbase, (as_i32imm $offset)))
2071 >;
2072
2073 // 2. Offset loaded in an 32bit SGPR
2074 def : Pat <
2075 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
2076 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
2077 >;
2078
2079 // 3. No offset at all
2080 def : Pat <
2081 (constant_load i64:$sbase),
2082 (vt (Instr_IMM $sbase, 0))
2083 >;
2084}
2085
2086let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002087defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2088defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002089defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2090defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2091defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2092defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2093defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Marek Olsak58f61a82014-12-07 17:17:38 +00002094} // End Predicates = [isSICI]
2095
2096let Predicates = [isVI] in {
2097defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
2098defm : SMRD_Pattern_vi <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
2099defm : SMRD_Pattern_vi <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
2100defm : SMRD_Pattern_vi <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
2101defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
2102defm : SMRD_Pattern_vi <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
2103defm : SMRD_Pattern_vi <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
2104} // End Predicates = [isVI]
2105
2106let Predicates = [isSICI] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +00002107
2108// 1. Offset as 8bit DWORD immediate
2109def : Pat <
2110 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
2111 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
2112>;
2113
Marek Olsak58f61a82014-12-07 17:17:38 +00002114} // End Predicates = [isSICI]
2115
Tom Stellard8d6d4492014-04-22 16:33:57 +00002116// 2. Offset loaded in an 32bit SGPR
2117def : Pat <
2118 (SIload_constant v4i32:$sbase, imm:$offset),
2119 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
2120>;
2121
Tom Stellardae4c9e72014-06-20 17:06:11 +00002122//===----------------------------------------------------------------------===//
2123// SOP1 Patterns
2124//===----------------------------------------------------------------------===//
2125
Tom Stellardae4c9e72014-06-20 17:06:11 +00002126def : Pat <
2127 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00002128 (i64 (REG_SEQUENCE SReg_64,
2129 (S_BCNT1_I32_B64 $src), sub0,
2130 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00002131>;
2132
Tom Stellard58ac7442014-04-29 23:12:48 +00002133//===----------------------------------------------------------------------===//
2134// SOP2 Patterns
2135//===----------------------------------------------------------------------===//
2136
Tom Stellard80942a12014-09-05 14:07:59 +00002137// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002138// case, the sgpr-copies pass will fix this to use the vector version.
2139def : Pat <
2140 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002141 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002142>;
2143
Tom Stellard58ac7442014-04-29 23:12:48 +00002144//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002145// SOPP Patterns
2146//===----------------------------------------------------------------------===//
2147
2148def : Pat <
2149 (int_AMDGPU_barrier_global),
2150 (S_BARRIER)
2151>;
2152
2153//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002154// VOP1 Patterns
2155//===----------------------------------------------------------------------===//
2156
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002157let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002158def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002159defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002160defm : RsqPat<V_RSQ_F32_e32, f32>;
2161}
2162
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002163//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002164// VOP2 Patterns
2165//===----------------------------------------------------------------------===//
2166
Tom Stellardae4c9e72014-06-20 17:06:11 +00002167def : Pat <
2168 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002169 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002170>;
2171
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002172/********** ======================= **********/
2173/********** Image sampling patterns **********/
2174/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002175
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002176// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002177class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002178 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002179 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2180 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2181 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2182 $addr, $rsrc, $sampler)
2183>;
2184
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002185multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2186 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2187 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2188 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2189 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2190 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2191}
2192
2193// Image only
2194class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002195 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002196 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2197 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2198 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2199 $addr, $rsrc)
2200>;
2201
2202multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2203 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2204 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2205 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2206}
2207
2208// Basic sample
2209defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2210defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2211defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2212defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2213defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2214defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2215defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2216defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2217defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2218defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2219
2220// Sample with comparison
2221defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2222defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2223defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2224defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2225defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2226defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2227defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2228defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2229defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2230defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2231
2232// Sample with offsets
2233defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2234defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2235defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2236defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2237defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2238defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2239defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2240defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2241defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2242defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2243
2244// Sample with comparison and offsets
2245defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2246defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2247defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2248defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2249defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2250defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2251defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2252defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2253defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2254defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2255
2256// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002257// Only the variants which make sense are defined.
2258def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2259def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2260def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2261def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2262def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2263def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2264def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2265def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2266def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2267
2268def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2269def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2270def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2271def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2272def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2273def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2274def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2275def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2276def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2277
2278def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2279def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2280def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2281def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2282def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2283def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2284def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2285def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2286def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2287
2288def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2289def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2290def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2291def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2292def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2293def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2294def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2295def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2296
2297def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2298def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2299def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2300
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002301def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2302defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2303defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2304
Tom Stellard9fa17912013-08-14 23:24:45 +00002305/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002306def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002307 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002308 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002309>;
2310
Tom Stellard9fa17912013-08-14 23:24:45 +00002311class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002312 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002313 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002314>;
2315
Tom Stellard9fa17912013-08-14 23:24:45 +00002316class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002317 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002318 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002319>;
2320
Tom Stellard9fa17912013-08-14 23:24:45 +00002321class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002322 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002323 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002324>;
2325
Tom Stellard9fa17912013-08-14 23:24:45 +00002326class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002327 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002328 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002329 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002330>;
2331
Tom Stellard9fa17912013-08-14 23:24:45 +00002332class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002333 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002334 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002335 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002336>;
2337
Tom Stellard9fa17912013-08-14 23:24:45 +00002338/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002339multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2340 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2341MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002342 def : SamplePattern <SIsample, sample, addr_type>;
2343 def : SampleRectPattern <SIsample, sample, addr_type>;
2344 def : SampleArrayPattern <SIsample, sample, addr_type>;
2345 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2346 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002347
Tom Stellard9fa17912013-08-14 23:24:45 +00002348 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2349 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2350 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2351 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002352
Tom Stellard9fa17912013-08-14 23:24:45 +00002353 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2354 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2355 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2356 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002357
Tom Stellard9fa17912013-08-14 23:24:45 +00002358 def : SamplePattern <SIsampled, sample_d, addr_type>;
2359 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2360 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2361 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002362}
2363
Tom Stellard682bfbc2013-10-10 17:11:24 +00002364defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2365 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2366 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2367 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002368 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002369defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2370 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2371 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2372 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002373 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002374defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2375 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2376 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2377 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002378 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002379defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2380 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2381 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2382 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002383 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002384
Tom Stellard353b3362013-05-06 23:02:12 +00002385/* int_SI_imageload for texture fetches consuming varying address parameters */
2386class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2387 (name addr_type:$addr, v32i8:$rsrc, imm),
2388 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2389>;
2390
2391class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2392 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2393 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2394>;
2395
Tom Stellard3494b7e2013-08-14 22:22:14 +00002396class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2397 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2398 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2399>;
2400
2401class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2402 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2403 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2404>;
2405
Tom Stellard16a9a202013-08-14 23:24:17 +00002406multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2407 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2408 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002409}
2410
Tom Stellard16a9a202013-08-14 23:24:17 +00002411multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2412 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2413 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2414}
2415
Tom Stellard682bfbc2013-10-10 17:11:24 +00002416defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2417defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002418
Tom Stellard682bfbc2013-10-10 17:11:24 +00002419defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2420defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002421
Tom Stellardf787ef12013-05-06 23:02:19 +00002422/* Image resource information */
2423def : Pat <
2424 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002425 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002426>;
2427
2428def : Pat <
2429 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002430 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002431>;
2432
Tom Stellard3494b7e2013-08-14 22:22:14 +00002433def : Pat <
2434 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002435 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002436>;
2437
Christian Konig4a1b9c32013-03-18 11:34:10 +00002438/********** ============================================ **********/
2439/********** Extraction, Insertion, Building and Casting **********/
2440/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002441
Christian Konig4a1b9c32013-03-18 11:34:10 +00002442foreach Index = 0-2 in {
2443 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002444 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002445 >;
2446 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002447 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002448 >;
2449
2450 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002451 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002452 >;
2453 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002454 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002455 >;
2456}
2457
2458foreach Index = 0-3 in {
2459 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002460 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002461 >;
2462 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002463 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002464 >;
2465
2466 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002467 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002468 >;
2469 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002470 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002471 >;
2472}
2473
2474foreach Index = 0-7 in {
2475 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002476 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002477 >;
2478 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002479 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002480 >;
2481
2482 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002483 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002484 >;
2485 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002486 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002487 >;
2488}
2489
2490foreach Index = 0-15 in {
2491 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002492 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002493 >;
2494 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002495 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002496 >;
2497
2498 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002499 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002500 >;
2501 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002502 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002503 >;
2504}
Tom Stellard75aadc22012-12-11 21:25:42 +00002505
Tom Stellard75aadc22012-12-11 21:25:42 +00002506def : BitConvert <i32, f32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002507def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002508
2509def : BitConvert <f32, i32, SReg_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002510def : BitConvert <f32, i32, VGPR_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002511
Tom Stellard7512c082013-07-12 18:14:56 +00002512def : BitConvert <i64, f64, VReg_64>;
2513
2514def : BitConvert <f64, i64, VReg_64>;
2515
Tom Stellarded2f6142013-07-18 21:43:42 +00002516def : BitConvert <v2f32, v2i32, VReg_64>;
2517def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002518def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002519def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002520def : BitConvert <v2f32, i64, VReg_64>;
2521def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002522def : BitConvert <v2i32, f64, VReg_64>;
2523def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002524def : BitConvert <v4f32, v4i32, VReg_128>;
2525def : BitConvert <v4i32, v4f32, VReg_128>;
2526
Tom Stellard967bf582014-02-13 23:34:15 +00002527def : BitConvert <v8f32, v8i32, SReg_256>;
2528def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002529def : BitConvert <v8i32, v32i8, SReg_256>;
2530def : BitConvert <v32i8, v8i32, SReg_256>;
2531def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002532def : BitConvert <v8i32, v8f32, VReg_256>;
2533def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002534def : BitConvert <v32i8, v8i32, VReg_256>;
2535
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002536def : BitConvert <v16i32, v16f32, VReg_512>;
2537def : BitConvert <v16f32, v16i32, VReg_512>;
2538
Christian Konig8dbe6f62013-02-21 15:17:27 +00002539/********** =================== **********/
2540/********** Src & Dst modifiers **********/
2541/********** =================== **********/
2542
2543def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002544 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2545 (f32 FP_ZERO), (f32 FP_ONE)),
2546 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002547>;
2548
Michel Danzer624b02a2014-02-04 07:12:38 +00002549/********** ================================ **********/
2550/********** Floating point absolute/negative **********/
2551/********** ================================ **********/
2552
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002553// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002554
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002555// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002556def : Pat <
2557 (fneg (fabs f32:$src)),
2558 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2559>;
2560
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002561// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002562def : Pat <
2563 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002564 (REG_SEQUENCE VReg_64,
2565 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2566 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002567 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002568 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2569 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002570>;
2571
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002572def : Pat <
2573 (fabs f32:$src),
2574 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2575>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002576
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002577def : Pat <
2578 (fneg f32:$src),
2579 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2580>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002581
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002582def : Pat <
2583 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002584 (REG_SEQUENCE VReg_64,
2585 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2586 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002587 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002588 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2589 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002590>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002591
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002592def : Pat <
2593 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002594 (REG_SEQUENCE VReg_64,
2595 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2596 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002597 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002598 (V_MOV_B32_e32 0x80000000)),
2599 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002600>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002601
Christian Konigc756cb992013-02-16 11:28:22 +00002602/********** ================== **********/
2603/********** Immediate Patterns **********/
2604/********** ================== **********/
2605
2606def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002607 (SGPRImm<(i32 imm)>:$imm),
2608 (S_MOV_B32 imm:$imm)
2609>;
2610
2611def : Pat <
2612 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002613 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +00002614>;
2615
2616def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002617 (i32 imm:$imm),
2618 (V_MOV_B32_e32 imm:$imm)
2619>;
2620
2621def : Pat <
2622 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002623 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +00002624>;
2625
2626def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002627 (i64 InlineImm<i64>:$imm),
2628 (S_MOV_B64 InlineImm<i64>:$imm)
2629>;
2630
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002631// XXX - Should this use a s_cmp to set SCC?
2632
2633// Set to sign-extended 64-bit value (true = -1, false = 0)
2634def : Pat <
2635 (i1 imm:$imm),
2636 (S_MOV_B64 (i64 (as_i64imm $imm)))
2637>;
2638
Matt Arsenault303011a2014-12-17 21:04:08 +00002639def : Pat <
2640 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +00002641 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +00002642>;
2643
Tom Stellard75aadc22012-12-11 21:25:42 +00002644/********** ===================== **********/
2645/********** Interpolation Paterns **********/
2646/********** ===================== **********/
2647
Tom Stellard91c7ef52014-11-21 22:31:46 +00002648// The value of $params is constant through out the entire kernel.
2649// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2650// without it we end up with a lot of redundant moves.
2651
Tom Stellard75aadc22012-12-11 21:25:42 +00002652def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002653 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002654 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002655>;
2656
2657def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002658 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002659 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002660 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002661 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002662 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002663>;
2664
2665/********** ================== **********/
2666/********** Intrinsic Patterns **********/
2667/********** ================== **********/
2668
2669/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002670def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002671
2672def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002673 (int_AMDGPU_div f32:$src0, f32:$src1),
2674 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002675>;
2676
2677def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002678 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002679 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2680 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2681 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002682>;
2683
Tom Stellard75aadc22012-12-11 21:25:42 +00002684def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002685 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002686 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002687 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2688 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2689 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002690 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002691 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2692 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2693 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002694 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002695 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2696 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2697 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002698 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002699 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2700 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2701 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002702 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002703>;
2704
Michel Danzer0cc991e2013-02-22 11:22:58 +00002705def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002706 (i32 (sext i1:$src0)),
2707 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002708>;
2709
Tom Stellardf16d38c2014-02-13 23:34:13 +00002710class Ext32Pat <SDNode ext> : Pat <
2711 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002712 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2713>;
2714
Tom Stellardf16d38c2014-02-13 23:34:13 +00002715def : Ext32Pat <zext>;
2716def : Ext32Pat <anyext>;
2717
Tom Stellard8d6d4492014-04-22 16:33:57 +00002718// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002719def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002720 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002721 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002722>;
2723
Michel Danzer8caa9042013-04-10 17:17:56 +00002724// The multiplication scales from [0,1] to the unsigned integer range
2725def : Pat <
2726 (AMDGPUurecip i32:$src0),
2727 (V_CVT_U32_F32_e32
2728 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2729 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2730>;
2731
Michel Danzer8d696172013-07-10 16:36:52 +00002732def : Pat <
2733 (int_SI_tid),
Marek Olsakc5368502015-01-15 18:43:01 +00002734 (V_MBCNT_HI_U32_B32_e64 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002735 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002736>;
2737
Tom Stellard0289ff42014-05-16 20:56:44 +00002738//===----------------------------------------------------------------------===//
2739// VOP3 Patterns
2740//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002741
Matt Arsenaulteb260202014-05-22 18:00:15 +00002742def : IMad24Pat<V_MAD_I32_I24>;
2743def : UMad24Pat<V_MAD_U32_U24>;
2744
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002745def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002746 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002747 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002748>;
2749
2750def : Pat <
2751 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002752 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002753>;
2754
Matt Arsenault8675db12014-08-29 16:01:14 +00002755def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2756
2757
Matt Arsenault7d858d82014-11-02 23:46:54 +00002758defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002759def : ROTRPattern <V_ALIGNBIT_B32>;
2760
Michel Danzer49812b52013-07-10 16:37:07 +00002761/********** ======================= **********/
2762/********** Load/Store Patterns **********/
2763/********** ======================= **********/
2764
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002765class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2766 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002767 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002768>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002769
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002770def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2771def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2772def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2773def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2774def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002775
2776let AddedComplexity = 100 in {
2777
2778def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2779
2780} // End AddedComplexity = 100
2781
2782def : Pat <
2783 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2784 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002785 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002786>;
Michel Danzer49812b52013-07-10 16:37:07 +00002787
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002788class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2789 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002790 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002791>;
Michel Danzer49812b52013-07-10 16:37:07 +00002792
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002793def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2794def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2795def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002796
2797let AddedComplexity = 100 in {
2798
2799def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2800} // End AddedComplexity = 100
2801
2802def : Pat <
2803 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2804 i8:$offset1)),
2805 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002806 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2807 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002808>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002809
Matt Arsenault8ae59612014-09-05 16:24:58 +00002810class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2811 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002812 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002813>;
Matt Arsenault72574102014-06-11 18:08:34 +00002814
Matt Arsenault9e874542014-06-11 18:08:45 +00002815// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002816//
2817// We need to use something for the data0, so we set a register to
2818// -1. For the non-rtn variants, the manual says it does
2819// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2820// will always do the increment so I'm assuming it's the same.
2821//
2822// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2823// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2824// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002825class DSAtomicIncRetPat<DS inst, ValueType vt,
2826 Instruction LoadImm, PatFrag frag> : Pat <
2827 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002828 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002829>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002830
Matt Arsenault9e874542014-06-11 18:08:45 +00002831
Matt Arsenault8ae59612014-09-05 16:24:58 +00002832class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2833 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002834 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002835>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002836
2837
2838// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002839def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2840 S_MOV_B32, atomic_load_add_local>;
2841def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2842 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002843
Matt Arsenault8ae59612014-09-05 16:24:58 +00002844def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2845def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2846def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2847def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2848def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2849def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2850def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2851def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2852def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2853def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002854
Matt Arsenault8ae59612014-09-05 16:24:58 +00002855def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002856
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002857// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002858def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2859 S_MOV_B64, atomic_load_add_local>;
2860def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2861 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002862
Matt Arsenault8ae59612014-09-05 16:24:58 +00002863def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2864def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2865def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2866def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2867def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2868def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2869def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2870def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2871def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2872def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002873
Matt Arsenault8ae59612014-09-05 16:24:58 +00002874def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002875
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002876
Tom Stellard556d9aa2013-06-03 17:39:37 +00002877//===----------------------------------------------------------------------===//
2878// MUBUF Patterns
2879//===----------------------------------------------------------------------===//
2880
Tom Stellard07a10a32013-06-03 17:39:43 +00002881multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002882 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002883 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002884 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2885 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002886 >;
2887}
2888
Marek Olsak5df00d62014-12-07 12:18:57 +00002889let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002890defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2891defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2892defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2893defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2894defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2895defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2896defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002897} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002898
2899class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2900 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2901 i32:$soffset, u16imm:$offset))),
2902 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2903>;
2904
2905def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2906def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2907def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2908def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2909def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2910def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2911def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002912
Michel Danzer13736222014-01-27 07:20:51 +00002913// BUFFER_LOAD_DWORD*, addr64=0
2914multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2915 MUBUF bothen> {
2916
2917 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002918 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002919 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2920 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002921 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002922 (as_i1imm $slc), (as_i1imm $tfe))
2923 >;
2924
2925 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002926 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002927 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002928 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002929 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002930 (as_i1imm $tfe))
2931 >;
2932
2933 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002934 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002935 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2936 imm:$tfe)),
2937 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2938 (as_i1imm $slc), (as_i1imm $tfe))
2939 >;
2940
2941 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002942 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002943 imm, 1, 1, imm:$glc, imm:$slc,
2944 imm:$tfe)),
2945 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2946 (as_i1imm $tfe))
2947 >;
2948}
2949
2950defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2951 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2952defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2953 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2954defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2955 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2956
Tom Stellardb02094e2014-07-21 15:45:01 +00002957class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002958 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2959 u16imm:$offset)),
2960 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002961>;
2962
Tom Stellardddea4862014-08-11 22:18:14 +00002963def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2964def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2965def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2966def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2967def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002968
2969/*
2970class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2971 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2972 (Instr $value, $srsrc, $vaddr, $offset)
2973>;
2974
Marek Olsak5df00d62014-12-07 12:18:57 +00002975let Predicates = [isSICI] in {
Tom Stellardb02094e2014-07-21 15:45:01 +00002976def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2977def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2978def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2979def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2980def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002981} // End Predicates = [isSICI]
Tom Stellardb02094e2014-07-21 15:45:01 +00002982
2983*/
2984
Tom Stellardafcf12f2013-09-12 02:55:14 +00002985//===----------------------------------------------------------------------===//
2986// MTBUF Patterns
2987//===----------------------------------------------------------------------===//
2988
2989// TBUFFER_STORE_FORMAT_*, addr64=0
2990class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002991 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002992 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2993 imm:$nfmt, imm:$offen, imm:$idxen,
2994 imm:$glc, imm:$slc, imm:$tfe),
2995 (opcode
2996 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2997 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2998 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2999>;
3000
3001def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
3002def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
3003def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
3004def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
3005
Matt Arsenault84543822014-06-11 18:11:34 +00003006let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003007
Tom Stellard326d6ec2014-11-05 14:50:53 +00003008defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003009 VOP_I32_I32_I32
3010>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003011defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003012 VOP_I32_I32_I32
3013>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00003014defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003015 VOP_I32_I32_I32
3016>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003017
3018let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00003019defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003020 VOP_I64_I32_I32_I64
3021>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003022
3023// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00003024defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00003025 VOP_I64_I32_I32_I64
3026>;
Matt Arsenault95e48662014-11-13 19:26:47 +00003027} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003028
3029// Remaining instructions:
3030// FLAT_*
3031// S_CBRANCH_CDBGUSER
3032// S_CBRANCH_CDBGSYS
3033// S_CBRANCH_CDBGSYS_OR_USER
3034// S_CBRANCH_CDBGSYS_AND_USER
3035// S_DCACHE_INV_VOL
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003036// DS_NOP
3037// DS_GWS_SEMA_RELEASE_ALL
3038// DS_WRAP_RTN_B32
3039// DS_CNDXCHG32_RTN_B64
3040// DS_WRITE_B96
3041// DS_WRITE_B128
3042// DS_CONDXCHG32_RTN_B128
3043// DS_READ_B96
3044// DS_READ_B128
3045// BUFFER_LOAD_DWORDX3
3046// BUFFER_STORE_DWORDX3
3047
Marek Olsak5df00d62014-12-07 12:18:57 +00003048} // End isCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003049
Matt Arsenault3f981402014-09-15 15:41:53 +00003050//===----------------------------------------------------------------------===//
3051// Flat Patterns
3052//===----------------------------------------------------------------------===//
3053
3054class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
3055 PatFrag flat_ld> :
3056 Pat <(vt (flat_ld i64:$ptr)),
3057 (Instr_ADDR64 $ptr)
3058>;
3059
3060def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
3061def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
3062def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
3063def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
3064def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
3065def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
3066def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
3067def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
3068def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
3069
3070class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
3071 Pat <(st vt:$value, i64:$ptr),
3072 (Instr $value, $ptr)
3073 >;
3074
3075def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
3076def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
3077def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
3078def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
3079def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
3080def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00003081
Christian Konig2989ffc2013-03-18 11:34:16 +00003082/********** ====================== **********/
3083/********** Indirect adressing **********/
3084/********** ====================== **********/
3085
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003086multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003087
Christian Konig2989ffc2013-03-18 11:34:16 +00003088 // 1. Extract with offset
3089 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003090 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00003091 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00003092 >;
3093
3094 // 2. Extract without offset
3095 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00003096 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00003097 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00003098 >;
3099
3100 // 3. Insert with offset
3101 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003102 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003103 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003104 >;
3105
3106 // 4. Insert without offset
3107 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003108 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00003109 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00003110 >;
3111}
3112
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00003113defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
3114defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
3115defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
3116defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
3117
3118defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
3119defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
3120defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
3121defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00003122
Tom Stellard81d871d2013-11-13 23:36:50 +00003123//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003124// Conversion Patterns
3125//===----------------------------------------------------------------------===//
3126
3127def : Pat<(i32 (sext_inreg i32:$src, i1)),
3128 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3129
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003130// Handle sext_inreg in i64
3131def : Pat <
3132 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003133 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003134>;
3135
3136def : Pat <
3137 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003138 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003139>;
3140
3141def : Pat <
3142 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003143 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3144>;
3145
3146def : Pat <
3147 (i64 (sext_inreg i64:$src, i32)),
3148 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003149>;
3150
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003151class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3152 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003153 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003154>;
3155
3156class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3157 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003158 (REG_SEQUENCE VReg_64,
3159 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3160 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003161>;
3162
3163
3164def : ZExt_i64_i32_Pat<zext>;
3165def : ZExt_i64_i32_Pat<anyext>;
3166def : ZExt_i64_i1_Pat<zext>;
3167def : ZExt_i64_i1_Pat<anyext>;
3168
3169def : Pat <
3170 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003171 (REG_SEQUENCE SReg_64, $src, sub0,
3172 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003173>;
3174
3175def : Pat <
3176 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003177 (REG_SEQUENCE VReg_64,
3178 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003179 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3180>;
3181
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003182// If we need to perform a logical operation on i1 values, we need to
3183// use vector comparisons since there is only one SCC register. Vector
3184// comparisions still write to a pair of SGPRs, so treat these as
3185// 64-bit comparisons. When legalizing SGPR copies, instructions
3186// resulting in the copies from SCC to these instructions will be
3187// moved to the VALU.
3188def : Pat <
3189 (i1 (and i1:$src0, i1:$src1)),
3190 (S_AND_B64 $src0, $src1)
3191>;
3192
3193def : Pat <
3194 (i1 (or i1:$src0, i1:$src1)),
3195 (S_OR_B64 $src0, $src1)
3196>;
3197
3198def : Pat <
3199 (i1 (xor i1:$src0, i1:$src1)),
3200 (S_XOR_B64 $src0, $src1)
3201>;
3202
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003203def : Pat <
3204 (f32 (sint_to_fp i1:$src)),
3205 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3206>;
3207
3208def : Pat <
3209 (f32 (uint_to_fp i1:$src)),
3210 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3211>;
3212
3213def : Pat <
3214 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003215 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003216>;
3217
3218def : Pat <
3219 (f64 (uint_to_fp i1:$src)),
3220 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3221>;
3222
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003223//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003224// Miscellaneous Patterns
3225//===----------------------------------------------------------------------===//
3226
3227def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003228 (i32 (trunc i64:$a)),
3229 (EXTRACT_SUBREG $a, sub0)
3230>;
3231
Michel Danzerbf1a6412014-01-28 03:01:16 +00003232def : Pat <
3233 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003234 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003235>;
3236
Matt Arsenaulte306a322014-10-21 16:25:08 +00003237def : Pat <
3238 (i32 (bswap i32:$a)),
3239 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3240 (V_ALIGNBIT_B32 $a, $a, 24),
3241 (V_ALIGNBIT_B32 $a, $a, 8))
3242>;
3243
Matt Arsenault477b17822014-12-12 02:30:29 +00003244def : Pat <
3245 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
3246 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
3247>;
3248
Tom Stellardfb961692013-10-23 00:44:19 +00003249//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003250// Miscellaneous Optimization Patterns
3251//============================================================================//
3252
Matt Arsenault49dd4282014-09-15 17:15:02 +00003253def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003254
Marek Olsak5df00d62014-12-07 12:18:57 +00003255} // End isGCN predicate