blob: f6c62d22cabc3549475a349306871237e17e01a6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard9d7ddd52014-11-14 14:08:00 +000036def SWaitMatchClass : AsmOperandClass {
37 let Name = "SWaitCnt";
38 let RenderMethod = "addImmOperands";
39 let ParserMethod = "parseSWaitCntOps";
40}
41
42def WAIT_FLAG : InstFlag<"printWaitFlag"> {
43 let ParserMatchClass = SWaitMatchClass;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard0e70de52014-05-16 20:56:45 +000046let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000047
Tom Stellard8d6d4492014-04-22 16:33:57 +000048//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000049// EXP Instructions
50//===----------------------------------------------------------------------===//
51
52defm EXP : EXP_m;
53
54//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000055// SMRD Instructions
56//===----------------------------------------------------------------------===//
57
58let mayLoad = 1 in {
59
60// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
61// SMRD instructions, because the SGPR_32 register class does not include M0
62// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000063defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
64defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
65defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
66defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
67defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000068
69defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000070 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
73defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000082 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000086 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89} // mayLoad = 1
90
Tom Stellard326d6ec2014-11-05 14:50:53 +000091//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
92//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000093
94//===----------------------------------------------------------------------===//
95// SOP1 Instructions
96//===----------------------------------------------------------------------===//
97
Christian Konig76edd4f2013-02-26 17:52:29 +000098let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +000099def S_MOV_B32 : SOP1_32 <0x00000003, "s_mov_b32", []>;
100def S_MOV_B64 : SOP1_64 <0x00000004, "s_mov_b64", []>;
101def S_CMOV_B32 : SOP1_32 <0x00000005, "s_cmov_b32", []>;
102def S_CMOV_B64 : SOP1_64 <0x00000006, "s_cmov_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000103} // End isMoveImm = 1
104
Tom Stellard326d6ec2014-11-05 14:50:53 +0000105def S_NOT_B32 : SOP1_32 <0x00000007, "s_not_b32",
Matt Arsenault2c335622014-04-09 07:16:16 +0000106 [(set i32:$dst, (not i32:$src0))]
107>;
108
Tom Stellard326d6ec2014-11-05 14:50:53 +0000109def S_NOT_B64 : SOP1_64 <0x00000008, "s_not_b64",
Matt Arsenault689f3252014-06-09 16:36:31 +0000110 [(set i64:$dst, (not i64:$src0))]
111>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000112def S_WQM_B32 : SOP1_32 <0x00000009, "s_wqm_b32", []>;
113def S_WQM_B64 : SOP1_64 <0x0000000a, "s_wqm_b64", []>;
114def S_BREV_B32 : SOP1_32 <0x0000000b, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000115 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
116>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000117def S_BREV_B64 : SOP1_64 <0x0000000c, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000118
Tom Stellard326d6ec2014-11-05 14:50:53 +0000119////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "s_bcnt0_i32_b32", []>;
120////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "s_bcnt0_i32_b64", []>;
121def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "s_bcnt1_i32_b32",
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000122 [(set i32:$dst, (ctpop i32:$src0))]
123>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000124def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "s_bcnt1_i32_b64", []>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000125
Tom Stellard326d6ec2014-11-05 14:50:53 +0000126////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "s_ff0_i32_b32", []>;
127////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "s_ff0_i32_b64", []>;
128def S_FF1_I32_B32 : SOP1_32 <0x00000013, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000129 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
130>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000131////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000132
Tom Stellard326d6ec2014-11-05 14:50:53 +0000133def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000134 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
135>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000136
Tom Stellard326d6ec2014-11-05 14:50:53 +0000137//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "s_flbit_i32_b64", []>;
138def S_FLBIT_I32 : SOP1_32 <0x00000017, "s_flbit_i32", []>;
139//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "s_flbit_i32_i64", []>;
140def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000141 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
142>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000143def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000144 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
145>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000146
Tom Stellard326d6ec2014-11-05 14:50:53 +0000147////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "s_bitset0_b32", []>;
148////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "s_bitset0_b64", []>;
149////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "s_bitset1_b32", []>;
150////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "s_bitset1_b64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000151def S_GETPC_B64 : SOP1 <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000152 0x0000001f, (outs SReg_64:$dst), (ins), "s_getpc_b64 $dst", []
Tom Stellard067c8152014-07-21 14:01:14 +0000153> {
154 let SSRC0 = 0;
155}
Tom Stellard326d6ec2014-11-05 14:50:53 +0000156def S_SETPC_B64 : SOP1_64 <0x00000020, "s_setpc_b64", []>;
157def S_SWAPPC_B64 : SOP1_64 <0x00000021, "s_swappc_b64", []>;
158def S_RFE_B64 : SOP1_64 <0x00000022, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
160let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
161
Tom Stellard326d6ec2014-11-05 14:50:53 +0000162def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "s_and_saveexec_b64", []>;
163def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "s_or_saveexec_b64", []>;
164def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "s_xor_saveexec_b64", []>;
165def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "s_andn2_saveexec_b64", []>;
166def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "s_orn2_saveexec_b64", []>;
167def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "s_nand_saveexec_b64", []>;
168def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "s_nor_saveexec_b64", []>;
169def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
171} // End hasSideEffects = 1
172
Tom Stellard326d6ec2014-11-05 14:50:53 +0000173def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "s_quadmask_b32", []>;
174def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "s_quadmask_b64", []>;
175def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "s_movrels_b32", []>;
176def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "s_movrels_b64", []>;
177def S_MOVRELD_B32 : SOP1_32 <0x00000030, "s_movreld_b32", []>;
178def S_MOVRELD_B64 : SOP1_64 <0x00000031, "s_movreld_b64", []>;
179//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "s_cbranch_join", []>;
180def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "s_mov_regrd_b32", []>;
181def S_ABS_I32 : SOP1_32 <0x00000034, "s_abs_i32", []>;
182def S_MOV_FED_B32 : SOP1_32 <0x00000035, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000183
184//===----------------------------------------------------------------------===//
185// SOP2 Instructions
186//===----------------------------------------------------------------------===//
187
188let Defs = [SCC] in { // Carry out goes to SCC
189let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000190def S_ADD_U32 : SOP2_32 <0x00000000, "s_add_u32", []>;
191def S_ADD_I32 : SOP2_32 <0x00000002, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000192 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
193>;
194} // End isCommutable = 1
195
Tom Stellard326d6ec2014-11-05 14:50:53 +0000196def S_SUB_U32 : SOP2_32 <0x00000001, "s_sub_u32", []>;
197def S_SUB_I32 : SOP2_32 <0x00000003, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000198 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
199>;
200
201let Uses = [SCC] in { // Carry in comes from SCC
202let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000203def S_ADDC_U32 : SOP2_32 <0x00000004, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000204 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
205} // End isCommutable = 1
206
Tom Stellard326d6ec2014-11-05 14:50:53 +0000207def S_SUBB_U32 : SOP2_32 <0x00000005, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
209} // End Uses = [SCC]
210} // End Defs = [SCC]
211
Tom Stellard326d6ec2014-11-05 14:50:53 +0000212def S_MIN_I32 : SOP2_32 <0x00000006, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000213 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
214>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000215def S_MIN_U32 : SOP2_32 <0x00000007, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000216 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
217>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000218def S_MAX_I32 : SOP2_32 <0x00000008, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
220>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000221def S_MAX_U32 : SOP2_32 <0x00000009, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
223>;
224
Matt Arsenault1a179e82014-11-13 20:23:36 +0000225def S_CSELECT_B32 : SOP2_SELECT_32 <
226 0x0000000a, "s_cselect_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000227 []
228>;
229
Tom Stellard326d6ec2014-11-05 14:50:53 +0000230def S_CSELECT_B64 : SOP2_64 <0x0000000b, "s_cselect_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231
Tom Stellard326d6ec2014-11-05 14:50:53 +0000232def S_AND_B32 : SOP2_32 <0x0000000e, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233 [(set i32:$dst, (and i32:$src0, i32:$src1))]
234>;
235
Tom Stellard326d6ec2014-11-05 14:50:53 +0000236def S_AND_B64 : SOP2_64 <0x0000000f, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237 [(set i64:$dst, (and i64:$src0, i64:$src1))]
238>;
239
Tom Stellard326d6ec2014-11-05 14:50:53 +0000240def S_OR_B32 : SOP2_32 <0x00000010, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241 [(set i32:$dst, (or i32:$src0, i32:$src1))]
242>;
243
Tom Stellard326d6ec2014-11-05 14:50:53 +0000244def S_OR_B64 : SOP2_64 <0x00000011, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000245 [(set i64:$dst, (or i64:$src0, i64:$src1))]
246>;
247
Tom Stellard326d6ec2014-11-05 14:50:53 +0000248def S_XOR_B32 : SOP2_32 <0x00000012, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
250>;
251
Tom Stellard326d6ec2014-11-05 14:50:53 +0000252def S_XOR_B64 : SOP2_64 <0x00000013, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000253 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000254>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000255def S_ANDN2_B32 : SOP2_32 <0x00000014, "s_andn2_b32", []>;
256def S_ANDN2_B64 : SOP2_64 <0x00000015, "s_andn2_b64", []>;
257def S_ORN2_B32 : SOP2_32 <0x00000016, "s_orn2_b32", []>;
258def S_ORN2_B64 : SOP2_64 <0x00000017, "s_orn2_b64", []>;
259def S_NAND_B32 : SOP2_32 <0x00000018, "s_nand_b32", []>;
260def S_NAND_B64 : SOP2_64 <0x00000019, "s_nand_b64", []>;
261def S_NOR_B32 : SOP2_32 <0x0000001a, "s_nor_b32", []>;
262def S_NOR_B64 : SOP2_64 <0x0000001b, "s_nor_b64", []>;
263def S_XNOR_B32 : SOP2_32 <0x0000001c, "s_xnor_b32", []>;
264def S_XNOR_B64 : SOP2_64 <0x0000001d, "s_xnor_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265
266// Use added complexity so these patterns are preferred to the VALU patterns.
267let AddedComplexity = 1 in {
268
Tom Stellard326d6ec2014-11-05 14:50:53 +0000269def S_LSHL_B32 : SOP2_32 <0x0000001e, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
271>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000272def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000273 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
274>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000275def S_LSHR_B32 : SOP2_32 <0x00000020, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000276 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
277>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000278def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000279 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
280>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000281def S_ASHR_I32 : SOP2_32 <0x00000022, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
283>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000284def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000285 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
286>;
287
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288
Tom Stellard326d6ec2014-11-05 14:50:53 +0000289def S_BFM_B32 : SOP2_32 <0x00000024, "s_bfm_b32", []>;
290def S_BFM_B64 : SOP2_64 <0x00000025, "s_bfm_b64", []>;
291def S_MUL_I32 : SOP2_32 <0x00000026, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000292 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
293>;
294
295} // End AddedComplexity = 1
296
Tom Stellard326d6ec2014-11-05 14:50:53 +0000297def S_BFE_U32 : SOP2_32 <0x00000027, "s_bfe_u32", []>;
298def S_BFE_I32 : SOP2_32 <0x00000028, "s_bfe_i32", []>;
299def S_BFE_U64 : SOP2_64 <0x00000029, "s_bfe_u64", []>;
Matt Arsenault94812212014-11-14 18:18:16 +0000300def S_BFE_I64 : SOP2_64_32 <0x0000002a, "s_bfe_i64", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000301//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "s_cbranch_g_fork", []>;
302def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "s_absdiff_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303
304//===----------------------------------------------------------------------===//
305// SOPC Instructions
306//===----------------------------------------------------------------------===//
307
Tom Stellard326d6ec2014-11-05 14:50:53 +0000308def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
309def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
310def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
311def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
312def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
313def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
314def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
315def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
316def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
317def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
318def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
319def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
320////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
321////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
322////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
323////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
324//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000325
326//===----------------------------------------------------------------------===//
327// SOPK Instructions
328//===----------------------------------------------------------------------===//
329
Tom Stellard326d6ec2014-11-05 14:50:53 +0000330def S_MOVK_I32 : SOPK_32 <0x00000000, "s_movk_i32", []>;
331def S_CMOVK_I32 : SOPK_32 <0x00000002, "s_cmovk_i32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000332
333/*
334This instruction is disabled for now until we can figure out how to teach
335the instruction selector to correctly use the S_CMP* vs V_CMP*
336instructions.
337
338When this instruction is enabled the code generator sometimes produces this
339invalid sequence:
340
341SCC = S_CMPK_EQ_I32 SGPR0, imm
342VCC = COPY SCC
343VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
344
345def S_CMPK_EQ_I32 : SOPK <
346 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000347 "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000348 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000349>;
350*/
351
Matt Arsenault520e7c42014-06-18 16:53:48 +0000352let isCompare = 1, Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000353def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "s_cmpk_lg_i32", []>;
354def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "s_cmpk_gt_i32", []>;
355def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "s_cmpk_ge_i32", []>;
356def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "s_cmpk_lt_i32", []>;
357def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "s_cmpk_le_i32", []>;
358def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "s_cmpk_eq_u32", []>;
359def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "s_cmpk_lg_u32", []>;
360def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "s_cmpk_gt_u32", []>;
361def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "s_cmpk_ge_u32", []>;
362def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "s_cmpk_lt_u32", []>;
363def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "s_cmpk_le_u32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000364} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000365
Matt Arsenault3383eec2013-11-14 22:32:49 +0000366let Defs = [SCC], isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def S_ADDK_I32 : SOPK_32 <0x0000000f, "s_addk_i32", []>;
368 def S_MULK_I32 : SOPK_32 <0x00000010, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000369}
370
Tom Stellard326d6ec2014-11-05 14:50:53 +0000371//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "s_cbranch_i_fork", []>;
372def S_GETREG_B32 : SOPK_32 <0x00000012, "s_getreg_b32", []>;
373def S_SETREG_B32 : SOPK_32 <0x00000013, "s_setreg_b32", []>;
374def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "s_getreg_regrd_b32", []>;
375//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "s_setreg_imm32_b32", []>;
376//def EXP : EXP_ <0x00000000, "exp", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000377
Tom Stellard8d6d4492014-04-22 16:33:57 +0000378//===----------------------------------------------------------------------===//
379// SOPP Instructions
380//===----------------------------------------------------------------------===//
381
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000382def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000383
384let isTerminator = 1 in {
385
Tom Stellard326d6ec2014-11-05 14:50:53 +0000386def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000387 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000388 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000389 let isBarrier = 1;
390 let hasCtrlDep = 1;
391}
392
393let isBranch = 1 in {
394def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000395 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000396 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000397 let isBarrier = 1;
398}
399
400let DisableEncoding = "$scc" in {
401def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000402 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000403 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000404>;
405def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000407 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408>;
409} // End DisableEncoding = "$scc"
410
411def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000412 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000413 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414>;
415def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000416 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000417 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000418>;
419
420let DisableEncoding = "$exec" in {
421def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000422 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000423 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424>;
425def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000426 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000427 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428>;
429} // End DisableEncoding = "$exec"
430
431
432} // End isBranch = 1
433} // End isTerminator = 1
434
435let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000436def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 [(int_AMDGPU_barrier_local)]
438> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000439 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000440 let isBarrier = 1;
441 let hasCtrlDep = 1;
442 let mayLoad = 1;
443 let mayStore = 1;
444}
445
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000446def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
447def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
448def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
449def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000450
451let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000452 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
454 > {
455 let DisableEncoding = "$m0";
456 }
457} // End Uses = [EXEC]
458
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000459def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
460def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
461def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
462 let simm16 = 0;
463}
464def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
465def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
466def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
467 let simm16 = 0;
468}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000469} // End hasSideEffects
470
471//===----------------------------------------------------------------------===//
472// VOPC Instructions
473//===----------------------------------------------------------------------===//
474
Christian Konig76edd4f2013-02-26 17:52:29 +0000475let isCompare = 1 in {
476
Tom Stellard326d6ec2014-11-05 14:50:53 +0000477defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "v_cmp_f_f32">;
478defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "v_cmp_lt_f32", COND_OLT>;
479defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "v_cmp_eq_f32", COND_OEQ>;
480defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "v_cmp_le_f32", COND_OLE>;
481defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "v_cmp_gt_f32", COND_OGT>;
482defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "v_cmp_lg_f32">;
483defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "v_cmp_ge_f32", COND_OGE>;
484defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "v_cmp_o_f32", COND_O>;
485defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "v_cmp_u_f32", COND_UO>;
486defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "v_cmp_nge_f32">;
487defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "v_cmp_nlg_f32">;
488defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "v_cmp_ngt_f32">;
489defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "v_cmp_nle_f32">;
490defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "v_cmp_neq_f32", COND_UNE>;
491defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "v_cmp_nlt_f32">;
492defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
Matt Arsenault520e7c42014-06-18 16:53:48 +0000494let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000495
Tom Stellard326d6ec2014-11-05 14:50:53 +0000496defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "v_cmpx_f_f32">;
497defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "v_cmpx_lt_f32">;
498defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "v_cmpx_eq_f32">;
499defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "v_cmpx_le_f32">;
500defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "v_cmpx_gt_f32">;
501defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "v_cmpx_lg_f32">;
502defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "v_cmpx_ge_f32">;
503defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "v_cmpx_o_f32">;
504defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "v_cmpx_u_f32">;
505defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "v_cmpx_nge_f32">;
506defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "v_cmpx_nlg_f32">;
507defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "v_cmpx_ngt_f32">;
508defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "v_cmpx_nle_f32">;
509defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "v_cmpx_neq_f32">;
510defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "v_cmpx_nlt_f32">;
511defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000512
Matt Arsenault520e7c42014-06-18 16:53:48 +0000513} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000514
Tom Stellard326d6ec2014-11-05 14:50:53 +0000515defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "v_cmp_f_f64">;
516defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "v_cmp_lt_f64", COND_OLT>;
517defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "v_cmp_eq_f64", COND_OEQ>;
518defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "v_cmp_le_f64", COND_OLE>;
519defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "v_cmp_gt_f64", COND_OGT>;
520defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "v_cmp_lg_f64">;
521defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "v_cmp_ge_f64", COND_OGE>;
522defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "v_cmp_o_f64", COND_O>;
523defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "v_cmp_u_f64", COND_UO>;
524defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "v_cmp_nge_f64">;
525defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "v_cmp_nlg_f64">;
526defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "v_cmp_ngt_f64">;
527defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "v_cmp_nle_f64">;
528defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "v_cmp_neq_f64", COND_UNE>;
529defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "v_cmp_nlt_f64">;
530defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531
Matt Arsenault520e7c42014-06-18 16:53:48 +0000532let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000533
Tom Stellard326d6ec2014-11-05 14:50:53 +0000534defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "v_cmpx_f_f64">;
535defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "v_cmpx_lt_f64">;
536defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "v_cmpx_eq_f64">;
537defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "v_cmpx_le_f64">;
538defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "v_cmpx_gt_f64">;
539defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "v_cmpx_lg_f64">;
540defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "v_cmpx_ge_f64">;
541defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "v_cmpx_o_f64">;
542defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "v_cmpx_u_f64">;
543defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "v_cmpx_nge_f64">;
544defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "v_cmpx_nlg_f64">;
545defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "v_cmpx_ngt_f64">;
546defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "v_cmpx_nle_f64">;
547defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "v_cmpx_neq_f64">;
548defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "v_cmpx_nlt_f64">;
549defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000550
Matt Arsenault520e7c42014-06-18 16:53:48 +0000551} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000552
Tom Stellard326d6ec2014-11-05 14:50:53 +0000553defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
554defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
555defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
556defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
557defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
558defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
559defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
560defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
561defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
562defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
563defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
564defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
565defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
566defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
567defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
568defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000569
Matt Arsenault520e7c42014-06-18 16:53:48 +0000570let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000571
Tom Stellard326d6ec2014-11-05 14:50:53 +0000572defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
573defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
574defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
575defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
576defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
577defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
578defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
579defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
580defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
581defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
582defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
583defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
584defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
585defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
586defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
587defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000588
Matt Arsenault520e7c42014-06-18 16:53:48 +0000589} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000590
Tom Stellard326d6ec2014-11-05 14:50:53 +0000591defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
592defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
593defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
594defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
595defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
596defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
597defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
598defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
599defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
600defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
601defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
602defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
603defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
604defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
605defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
606defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000607
608let hasSideEffects = 1, Defs = [EXEC] in {
609
Tom Stellard326d6ec2014-11-05 14:50:53 +0000610defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
611defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
612defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
613defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
614defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
615defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
616defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
617defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
618defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
619defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
620defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
621defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
622defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
623defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
624defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
625defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000626
627} // End hasSideEffects = 1, Defs = [EXEC]
628
Tom Stellard326d6ec2014-11-05 14:50:53 +0000629defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "v_cmp_f_i32">;
630defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "v_cmp_lt_i32", COND_SLT>;
631defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "v_cmp_eq_i32", COND_EQ>;
632defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "v_cmp_le_i32", COND_SLE>;
633defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "v_cmp_gt_i32", COND_SGT>;
634defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "v_cmp_ne_i32", COND_NE>;
635defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "v_cmp_ge_i32", COND_SGE>;
636defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000637
Matt Arsenault520e7c42014-06-18 16:53:48 +0000638let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000639
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "v_cmpx_f_i32">;
641defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "v_cmpx_lt_i32">;
642defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "v_cmpx_eq_i32">;
643defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "v_cmpx_le_i32">;
644defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "v_cmpx_gt_i32">;
645defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "v_cmpx_ne_i32">;
646defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "v_cmpx_ge_i32">;
647defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000648
Matt Arsenault520e7c42014-06-18 16:53:48 +0000649} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000650
Tom Stellard326d6ec2014-11-05 14:50:53 +0000651defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "v_cmp_f_i64">;
652defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "v_cmp_lt_i64", COND_SLT>;
653defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "v_cmp_eq_i64", COND_EQ>;
654defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "v_cmp_le_i64", COND_SLE>;
655defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "v_cmp_gt_i64", COND_SGT>;
656defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "v_cmp_ne_i64", COND_NE>;
657defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "v_cmp_ge_i64", COND_SGE>;
658defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000659
Matt Arsenault520e7c42014-06-18 16:53:48 +0000660let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000661
Tom Stellard326d6ec2014-11-05 14:50:53 +0000662defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "v_cmpx_f_i64">;
663defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "v_cmpx_lt_i64">;
664defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "v_cmpx_eq_i64">;
665defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "v_cmpx_le_i64">;
666defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "v_cmpx_gt_i64">;
667defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "v_cmpx_ne_i64">;
668defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "v_cmpx_ge_i64">;
669defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Matt Arsenault520e7c42014-06-18 16:53:48 +0000671} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000672
Tom Stellard326d6ec2014-11-05 14:50:53 +0000673defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "v_cmp_f_u32">;
674defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "v_cmp_lt_u32", COND_ULT>;
675defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "v_cmp_eq_u32", COND_EQ>;
676defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "v_cmp_le_u32", COND_ULE>;
677defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "v_cmp_gt_u32", COND_UGT>;
678defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "v_cmp_ne_u32", COND_NE>;
679defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "v_cmp_ge_u32", COND_UGE>;
680defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Matt Arsenault520e7c42014-06-18 16:53:48 +0000682let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000683
Tom Stellard326d6ec2014-11-05 14:50:53 +0000684defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "v_cmpx_f_u32">;
685defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "v_cmpx_lt_u32">;
686defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "v_cmpx_eq_u32">;
687defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "v_cmpx_le_u32">;
688defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "v_cmpx_gt_u32">;
689defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "v_cmpx_ne_u32">;
690defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "v_cmpx_ge_u32">;
691defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000692
Matt Arsenault520e7c42014-06-18 16:53:48 +0000693} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000694
Tom Stellard326d6ec2014-11-05 14:50:53 +0000695defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "v_cmp_f_u64">;
696defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "v_cmp_lt_u64", COND_ULT>;
697defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "v_cmp_eq_u64", COND_EQ>;
698defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "v_cmp_le_u64", COND_ULE>;
699defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "v_cmp_gt_u64", COND_UGT>;
700defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "v_cmp_ne_u64", COND_NE>;
701defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "v_cmp_ge_u64", COND_UGE>;
702defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000703
Matt Arsenault520e7c42014-06-18 16:53:48 +0000704let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
Tom Stellard326d6ec2014-11-05 14:50:53 +0000706defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "v_cmpx_f_u64">;
707defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "v_cmpx_lt_u64">;
708defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "v_cmpx_eq_u64">;
709defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "v_cmpx_le_u64">;
710defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "v_cmpx_gt_u64">;
711defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "v_cmpx_ne_u64">;
712defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "v_cmpx_ge_u64">;
713defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000716
Tom Stellard326d6ec2014-11-05 14:50:53 +0000717defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Matt Arsenault520e7c42014-06-18 16:53:48 +0000719let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000720defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000722
Tom Stellard326d6ec2014-11-05 14:50:53 +0000723defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000724
Matt Arsenault520e7c42014-06-18 16:53:48 +0000725let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000726defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000727} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000728
729} // End isCompare = 1
730
Tom Stellard8d6d4492014-04-22 16:33:57 +0000731//===----------------------------------------------------------------------===//
732// DS Instructions
733//===----------------------------------------------------------------------===//
734
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000735
Tom Stellard326d6ec2014-11-05 14:50:53 +0000736def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
737def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
738def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
739def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
740def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
741def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
742def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
743def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
744def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
745def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
746def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
747def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
748def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
749def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
750def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
751def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
752def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000753
Tom Stellard326d6ec2014-11-05 14:50:53 +0000754def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
755def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
756def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
757def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
758def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
759def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
760def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
761def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
762def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
763def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
764def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
765def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
766def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
767def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
768//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
769//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
770def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
771def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
772def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
773def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000774
775let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000776def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000777} // End isCI
778
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000779
Tom Stellard326d6ec2014-11-05 14:50:53 +0000780def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
781def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
782def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
783def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
784def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
785def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
786def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
787def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
788def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
789def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
790def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
791def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
792def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
793def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
794def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
795def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
796def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000797
Tom Stellard326d6ec2014-11-05 14:50:53 +0000798def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
799def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
800def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
801def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
802def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
803def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
804def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
805def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
806def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
807def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
808def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
809def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
810def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
811def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
812//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
813//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
814def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
815def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
816def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
817def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000818
819//let SubtargetPredicate = isCI in {
820// DS_CONDXCHG32_RTN_B64
821// DS_CONDXCHG32_RTN_B128
822//} // End isCI
823
824// TODO: _SRC2_* forms
825
Tom Stellard326d6ec2014-11-05 14:50:53 +0000826def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
827def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
828def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
829def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000830
Tom Stellard326d6ec2014-11-05 14:50:53 +0000831def DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
832def DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
833def DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
834def DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
835def DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
836def DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000837
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838// 2 forms.
Tom Stellard326d6ec2014-11-05 14:50:53 +0000839def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
840def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
841def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
842def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000843
Tom Stellard326d6ec2014-11-05 14:50:53 +0000844def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
845def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
846def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
847def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000848
Tom Stellard8d6d4492014-04-22 16:33:57 +0000849//===----------------------------------------------------------------------===//
850// MUBUF Instructions
851//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000852
Tom Stellard326d6ec2014-11-05 14:50:53 +0000853//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
854//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
855//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
856defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
857//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
858//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
859//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
860//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000861defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000862 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000863>;
864defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000865 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000866>;
867defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000868 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000869>;
870defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000871 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000872>;
873defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000874 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000875>;
876defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000877 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000878>;
879defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000880 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000881>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000882
Tom Stellardb02094e2014-07-21 15:45:01 +0000883defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000884 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000885>;
886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000888 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000889>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000892 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000893>;
894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000896 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000897>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000898
Tom Stellardb02094e2014-07-21 15:45:01 +0000899defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000900 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000901>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000902//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000903defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000904 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000905>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000906//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000907defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000908 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000909>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000910defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000911 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000912>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000913//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000914defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000915 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000916>;
917defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000918 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000919>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000920defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000921 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000922>;
923defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000924 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000925>;
Aaron Watry62127802014-10-17 23:32:54 +0000926defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000927 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000928>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000929defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000930 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000931>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000932defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000933 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000934>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000935//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
936//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
937//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
938//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
939//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
940//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
941//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
942//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
943//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
944//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
945//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
946//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
947//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
948//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
949//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
950//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
951//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
952//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
953//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
954//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
955//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
956//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
957//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
958//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000959
960//===----------------------------------------------------------------------===//
961// MTBUF Instructions
962//===----------------------------------------------------------------------===//
963
Tom Stellard326d6ec2014-11-05 14:50:53 +0000964//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
965//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
966//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
967defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
968defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
969defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
970defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
971defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000972
Tom Stellard8d6d4492014-04-22 16:33:57 +0000973//===----------------------------------------------------------------------===//
974// MIMG Instructions
975//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000976
Tom Stellard326d6ec2014-11-05 14:50:53 +0000977defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
978defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
979//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
980//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
981//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
982//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
983//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
984//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
985//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
986//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
987defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
988//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
989//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
990//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
991//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
992//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
993//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
994//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
995//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
996//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
997//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
998//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
999//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1000//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1001//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1002//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1003//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1004//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1005defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1006defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1007defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1008defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1009defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1010defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1011defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1012defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1013defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1014defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1015defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1016defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1017defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1018defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1019defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1020defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1021defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1022defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1023defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1024defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1025defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1026defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1027defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1028defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1029defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1030defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1031defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1032defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1033defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1034defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1035defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1036defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1037defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1038defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1039defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1040defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1041defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1042defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1043defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1044defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1045defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1046defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1047defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1048defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1049defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1050defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1051defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1052defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1053defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1054defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1055defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1056defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1057defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1058defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1059defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1060defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1061defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1062defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1063defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1064defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1065defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1066defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1067defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1068defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1069defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1070//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1071//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001072
Tom Stellard8d6d4492014-04-22 16:33:57 +00001073//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001074// Flat Instructions
1075//===----------------------------------------------------------------------===//
1076
1077let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001078def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1079def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1080def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1081def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1082def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1083def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1084def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1085def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001086
1087def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001088 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001089>;
1090
1091def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001092 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001093>;
1094
1095def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001096 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001097>;
1098
1099def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001101>;
1102
1103def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001105>;
1106
1107def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001108 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001109>;
1110
Tom Stellard326d6ec2014-11-05 14:50:53 +00001111//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1112//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1113//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1114//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1115//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1116//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1117//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1118//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1119//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1120//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1121//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1122//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1123//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1124//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1125//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1126//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1127//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1128//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1129//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1130//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1131//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1132//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1133//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1134//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1135//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1136//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1137//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1138//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1139//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1140//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1141//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1142//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1143//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1144//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001145
1146} // End HasFlatAddressSpace predicate
1147//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001148// VOP1 Instructions
1149//===----------------------------------------------------------------------===//
1150
Tom Stellard326d6ec2014-11-05 14:50:53 +00001151//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001152
Matt Arsenaultf2733702014-07-30 03:18:57 +00001153let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001154defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001155} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001156
Tom Stellardfbe435d2014-03-17 17:03:51 +00001157let Uses = [EXEC] in {
1158
1159def V_READFIRSTLANE_B32 : VOP1 <
1160 0x00000002,
1161 (outs SReg_32:$vdst),
1162 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001163 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001164 []
1165>;
1166
1167}
1168
Tom Stellard326d6ec2014-11-05 14:50:53 +00001169defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001170 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001171>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001172defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001173 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001174>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001175defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001176 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001177>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001178defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001179 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001180>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001181defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001182 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001183>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001184defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001185 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001186>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001187defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1188defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001190>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001192 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001193>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1195//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1196//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1197defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001198 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001199>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001200defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001201 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001202>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001203defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001205>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001206defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001207 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001208>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001209defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001210 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001211>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001212defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001213 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001214>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001215defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001216 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001217>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001218defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001220>;
1221
Tom Stellard326d6ec2014-11-05 14:50:53 +00001222defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001224>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001225defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001227>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001228defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001233>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001234defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001236>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001237defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001239>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001240defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1241defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001243>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001244
Tom Stellard326d6ec2014-11-05 14:50:53 +00001245defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1246defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1247defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "v_rcp_iflag_f32", VOP_F32_F32>;
1251defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "v_rsq_clamp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001253>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001254defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "v_rsq_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001255 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001256>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001257defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001258 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001259>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001260defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001261 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001262>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001263defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1264defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001266>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001267defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "v_rsq_clamp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001268 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001269>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001270defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001272>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001273defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001274 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001275>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001276defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001278>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001279defm V_COS_F32 : VOP1Inst <vop1<0x36>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001281>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001282defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "v_not_b32", VOP_I32_I32>;
1283defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "v_bfrev_b32", VOP_I32_I32>;
1284defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "v_ffbh_u32", VOP_I32_I32>;
1285defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "v_ffbl_b32", VOP_I32_I32>;
1286defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "v_ffbh_i32", VOP_I32_I32>;
1287//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
1288defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "v_frexp_mant_f64", VOP_F64_F64>;
1289defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "v_fract_f64", VOP_F64_F64>;
1290//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
1291defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "v_frexp_mant_f32", VOP_F32_F32>;
1292//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
1293defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "v_movreld_b32", VOP_I32_I32>;
1294defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "v_movrels_b32", VOP_I32_I32>;
1295defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001296
Tom Stellard8d6d4492014-04-22 16:33:57 +00001297
1298//===----------------------------------------------------------------------===//
1299// VINTRP Instructions
1300//===----------------------------------------------------------------------===//
1301
Tom Stellard75aadc22012-12-11 21:25:42 +00001302def V_INTERP_P1_F32 : VINTRP <
1303 0x00000000,
1304 (outs VReg_32:$dst),
1305 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001306 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001307 []> {
1308 let DisableEncoding = "$m0";
1309}
1310
1311def V_INTERP_P2_F32 : VINTRP <
1312 0x00000001,
1313 (outs VReg_32:$dst),
1314 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001315 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001316 []> {
1317
1318 let Constraints = "$src0 = $dst";
1319 let DisableEncoding = "$src0,$m0";
1320
1321}
1322
1323def V_INTERP_MOV_F32 : VINTRP <
1324 0x00000002,
1325 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001326 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001327 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001328 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001329 let DisableEncoding = "$m0";
1330}
1331
Tom Stellard8d6d4492014-04-22 16:33:57 +00001332//===----------------------------------------------------------------------===//
1333// VOP2 Instructions
1334//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001335
1336def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001337 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001338 "v_cndmask_b32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001339 []
1340>{
1341 let DisableEncoding = "$vcc";
1342}
1343
1344def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001345 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001346 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001347 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001348> {
1349 let src0_modifiers = 0;
1350 let src1_modifiers = 0;
1351 let src2_modifiers = 0;
1352}
Tom Stellard75aadc22012-12-11 21:25:42 +00001353
Tom Stellardc149dc02013-11-27 21:23:35 +00001354def V_READLANE_B32 : VOP2 <
1355 0x00000001,
1356 (outs SReg_32:$vdst),
1357 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001358 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001359 []
1360>;
1361
1362def V_WRITELANE_B32 : VOP2 <
1363 0x00000002,
1364 (outs VReg_32:$vdst),
1365 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001366 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001367 []
1368>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001369
Christian Konig76edd4f2013-02-26 17:52:29 +00001370let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001371defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "v_add_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001372 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001373>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001374
Tom Stellard326d6ec2014-11-05 14:50:53 +00001375defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1376defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "v_subrev_f32",
1377 VOP_F32_F32_F32, null_frag, "v_sub_f32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001378>;
Christian Konig3c145802013-03-27 09:12:59 +00001379} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001380
Matt Arsenault95e48662014-11-13 19:26:47 +00001381let isCommutable = 1 in {
1382
Tom Stellard326d6ec2014-11-05 14:50:53 +00001383defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001384 VOP_F32_F32_F32
1385>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001386
Tom Stellard326d6ec2014-11-05 14:50:53 +00001387defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "v_mul_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001388 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
1390
Tom Stellard326d6ec2014-11-05 14:50:53 +00001391defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "v_mul_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001393>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001394
Tom Stellard326d6ec2014-11-05 14:50:53 +00001395defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "v_mul_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001397>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001398//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1399defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "v_mul_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001400 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001401>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001402//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001403
Christian Konig76edd4f2013-02-26 17:52:29 +00001404
Tom Stellard326d6ec2014-11-05 14:50:53 +00001405defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001406 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001407>;
1408
Tom Stellard326d6ec2014-11-05 14:50:53 +00001409defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001410 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001411>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001412
Tom Stellard326d6ec2014-11-05 14:50:53 +00001413defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "v_min_f32", VOP_F32_F32_F32, fminnum>;
1414defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "v_max_f32", VOP_F32_F32_F32, fmaxnum>;
1415defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "v_min_i32", VOP_I32_I32_I32, AMDGPUsmin>;
1416defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "v_max_i32", VOP_I32_I32_I32, AMDGPUsmax>;
1417defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "v_min_u32", VOP_I32_I32_I32, AMDGPUumin>;
1418defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "v_max_u32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001419
Tom Stellard326d6ec2014-11-05 14:50:53 +00001420defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001421
1422defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001423 vop2<0x16>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001424>;
1425
Tom Stellard326d6ec2014-11-05 14:50:53 +00001426defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001427 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001428>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001429defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001430 vop2<0x18>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001431>;
Christian Konig3c145802013-03-27 09:12:59 +00001432
Tom Stellard82166022013-11-13 23:36:37 +00001433let hasPostISelHook = 1 in {
1434
Tom Stellard326d6ec2014-11-05 14:50:53 +00001435defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001436
1437}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001438defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001439 vop2<0x1a>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001440>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001441
Tom Stellard326d6ec2014-11-05 14:50:53 +00001442defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "v_and_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001443 VOP_I32_I32_I32, and>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001444defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "v_or_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001445 VOP_I32_I32_I32, or
1446>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001447defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "v_xor_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001448 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001449>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001450
1451} // End isCommutable = 1
1452
Tom Stellard326d6ec2014-11-05 14:50:53 +00001453defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001454 VOP_I32_I32_I32, AMDGPUbfm>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001455
1456let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001457defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "v_mac_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001458} // End isCommutable = 1
1459
Tom Stellard326d6ec2014-11-05 14:50:53 +00001460defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "v_madmk_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001461
1462let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001463defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "v_madak_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001464} // End isCommutable = 1
1465
1466
Tom Stellard326d6ec2014-11-05 14:50:53 +00001467defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1468defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Matt Arsenault95e48662014-11-13 19:26:47 +00001469
Tom Stellardb4a313a2014-08-01 00:32:39 +00001470 VOP_I32_I32_I32
1471>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001472defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473 VOP_I32_I32_I32
1474>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001475
Christian Konig3c145802013-03-27 09:12:59 +00001476let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001477// No patterns so that the scalar instructions are always selected.
1478// The scalar versions will be replaced with vector when needed later.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001479defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "v_add_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001480 VOP_I32_I32_I32, add
1481>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001482defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "v_sub_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001483 VOP_I32_I32_I32, sub
1484>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001485defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "v_subrev_i32",
1486 VOP_I32_I32_I32, null_frag, "v_sub_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001488
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001489let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard326d6ec2014-11-05 14:50:53 +00001490defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "v_addc_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491 VOP_I32_I32_I32_VCC, adde
1492>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001493defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "v_subb_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494 VOP_I32_I32_I32_VCC, sube
1495>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001496defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "v_subbrev_u32",
1497 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001498>;
1499
Christian Konigd3039962013-02-26 17:52:09 +00001500} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001501} // End isCommutable = 1, Defs = [VCC]
1502
Tom Stellard326d6ec2014-11-05 14:50:53 +00001503defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001504 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001505>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001506////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1507////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1508////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1509defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001510 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001511>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001512////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1513////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001514
1515//===----------------------------------------------------------------------===//
1516// VOP3 Instructions
1517//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001518
Matt Arsenault95e48662014-11-13 19:26:47 +00001519let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001520defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001521 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001522>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001523
Tom Stellard326d6ec2014-11-05 14:50:53 +00001524defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001526>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001527
Tom Stellard326d6ec2014-11-05 14:50:53 +00001528defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1530>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001531defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001533>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001534} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001535
Tom Stellard326d6ec2014-11-05 14:50:53 +00001536defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001538>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001539defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001540 VOP_F32_F32_F32_F32
1541>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001542defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001543 VOP_F32_F32_F32_F32
1544>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001545defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546 VOP_F32_F32_F32_F32
1547>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001548defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1550>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001551defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1553>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001554defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001555 VOP_I32_I32_I32_I32, AMDGPUbfi
1556>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001557
1558let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001559defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001560 VOP_F32_F32_F32_F32, fma
1561>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001562defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001563 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001564>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001565} // End isCommutable = 1
1566
Tom Stellard326d6ec2014-11-05 14:50:53 +00001567//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
1568defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001569 VOP_I32_I32_I32_I32
1570>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001571defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001572 VOP_I32_I32_I32_I32
1573>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001574defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575 VOP_F32_F32_F32_F32>;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001576defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32",
1577 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1578
1579defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32",
1580 VOP_I32_I32_I32_I32, AMDGPUsmin3
1581>;
1582defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32",
1583 VOP_I32_I32_I32_I32, AMDGPUumin3
1584>;
1585defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32",
1586 VOP_F32_F32_F32_F32, AMDGPUfmax3
1587>;
1588defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32",
1589 VOP_I32_I32_I32_I32, AMDGPUsmax3
1590>;
1591defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32",
1592 VOP_I32_I32_I32_I32, AMDGPUumax3
1593>;
1594//def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1595//def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1596//def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001597//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1598//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1599//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
1600defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001601 VOP_I32_I32_I32_I32
1602>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001603////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001604defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001605 vop3<0x15f>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001606>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001607defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001608 vop3<0x160>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001609>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001610
Tom Stellard326d6ec2014-11-05 14:50:53 +00001611defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001612 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001613>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001614defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001615 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001616>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001617defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001618 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001619>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001620
Tom Stellard7512c082013-07-12 18:14:56 +00001621let isCommutable = 1 in {
1622
Tom Stellard326d6ec2014-11-05 14:50:53 +00001623defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001624 VOP_F64_F64_F64, fadd
1625>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001626defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001627 VOP_F64_F64_F64, fmul
1628>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001629
Tom Stellard326d6ec2014-11-05 14:50:53 +00001630defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001631 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001633defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001634 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635>;
Tom Stellard7512c082013-07-12 18:14:56 +00001636
1637} // isCommutable = 1
1638
Tom Stellard326d6ec2014-11-05 14:50:53 +00001639defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001640 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001641>;
Christian Konig70a50322013-03-27 09:12:51 +00001642
1643let isCommutable = 1 in {
1644
Tom Stellard326d6ec2014-11-05 14:50:53 +00001645defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001646 VOP_I32_I32_I32
1647>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001648defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001649 VOP_I32_I32_I32
1650>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001651defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652 VOP_I32_I32_I32
1653>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001654defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001655 VOP_I32_I32_I32
1656>;
Christian Konig70a50322013-03-27 09:12:51 +00001657
1658} // isCommutable = 1
1659
Tom Stellard326d6ec2014-11-05 14:50:53 +00001660defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001661
1662// Double precision division pre-scale.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001663defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001664
Matt Arsenault95e48662014-11-13 19:26:47 +00001665let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001666defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001668>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001669defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001670 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001671>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001672} // End isCommutable = 1
1673
Tom Stellard326d6ec2014-11-05 14:50:53 +00001674//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1675//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1676//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001677
Tom Stellardb4a313a2014-08-01 00:32:39 +00001678defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001679 vop3<0x174>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001680>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001681
Tom Stellard8d6d4492014-04-22 16:33:57 +00001682//===----------------------------------------------------------------------===//
1683// Pseudo Instructions
1684//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001685
Tom Stellard75aadc22012-12-11 21:25:42 +00001686let isCodeGenOnly = 1, isPseudo = 1 in {
1687
Tom Stellard1bd80722014-04-30 15:31:33 +00001688def V_MOV_I1 : InstSI <
1689 (outs VReg_1:$dst),
1690 (ins i1imm:$src),
1691 "", [(set i1:$dst, (imm:$src))]
1692>;
1693
Tom Stellard365a2b42014-05-15 14:41:50 +00001694def V_AND_I1 : InstSI <
1695 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1696 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1697>;
1698
1699def V_OR_I1 : InstSI <
1700 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1701 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1702>;
1703
Tom Stellard54a3b652014-07-21 14:01:10 +00001704def V_XOR_I1 : InstSI <
1705 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1706 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1707>;
1708
Tom Stellard60024a02014-09-24 01:33:24 +00001709let hasSideEffects = 1 in {
1710def SGPR_USE : InstSI <(outs),(ins), "", []>;
1711}
1712
Matt Arsenault8fb37382013-10-11 21:03:36 +00001713// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001714// and should be lowered to ISA instructions prior to codegen.
1715
Tom Stellardf8794352012-12-19 22:10:31 +00001716let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1717 Uses = [EXEC], Defs = [EXEC] in {
1718
1719let isBranch = 1, isTerminator = 1 in {
1720
Tom Stellard919bb6b2014-04-29 23:12:53 +00001721def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001722 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001723 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001724 "",
1725 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001726>;
1727
Tom Stellardf8794352012-12-19 22:10:31 +00001728def SI_ELSE : InstSI <
1729 (outs SReg_64:$dst),
1730 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001731 "",
1732 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001733> {
Tom Stellardf8794352012-12-19 22:10:31 +00001734 let Constraints = "$src = $dst";
1735}
1736
1737def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001738 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001739 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001740 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001742>;
Tom Stellardf8794352012-12-19 22:10:31 +00001743
1744} // end isBranch = 1, isTerminator = 1
1745
1746def SI_BREAK : InstSI <
1747 (outs SReg_64:$dst),
1748 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001749 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001750 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001751>;
1752
1753def SI_IF_BREAK : InstSI <
1754 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001755 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001756 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001758>;
1759
1760def SI_ELSE_BREAK : InstSI <
1761 (outs SReg_64:$dst),
1762 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001763 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001764 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001765>;
1766
1767def SI_END_CF : InstSI <
1768 (outs),
1769 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001770 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001771 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001772>;
1773
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001774def SI_KILL : InstSI <
1775 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001776 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001777 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001778 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001779>;
1780
Tom Stellardf8794352012-12-19 22:10:31 +00001781} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1782 // Uses = [EXEC], Defs = [EXEC]
1783
Christian Konig2989ffc2013-03-18 11:34:16 +00001784let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1785
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001786//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001787
1788let UseNamedOperandTable = 1 in {
1789
Tom Stellard0e70de52014-05-16 20:56:45 +00001790def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001791 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001792 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001793 "", []
1794> {
1795 let isRegisterLoad = 1;
1796 let mayLoad = 1;
1797}
1798
Tom Stellard0e70de52014-05-16 20:56:45 +00001799class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001800 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001801 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001802 "", []
1803> {
1804 let isRegisterStore = 1;
1805 let mayStore = 1;
1806}
1807
1808let usesCustomInserter = 1 in {
1809def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1810} // End usesCustomInserter = 1
1811def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1812
1813
1814} // End UseNamedOperandTable = 1
1815
Christian Konig2989ffc2013-03-18 11:34:16 +00001816def SI_INDIRECT_SRC : InstSI <
1817 (outs VReg_32:$dst, SReg_64:$temp),
1818 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001819 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001820 []
1821>;
1822
1823class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1824 (outs rc:$dst, SReg_64:$temp),
1825 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001826 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001827 []
1828> {
1829 let Constraints = "$src = $dst";
1830}
1831
Tom Stellard81d871d2013-11-13 23:36:50 +00001832def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001833def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1834def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1835def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1836def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1837
1838} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1839
Tom Stellard556d9aa2013-06-03 17:39:37 +00001840let usesCustomInserter = 1 in {
1841
Tom Stellard2a6a61052013-07-12 18:15:08 +00001842def V_SUB_F64 : InstSI <
1843 (outs VReg_64:$dst),
1844 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001845 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001846 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001847>;
1848
Tom Stellard556d9aa2013-06-03 17:39:37 +00001849} // end usesCustomInserter
1850
Tom Stellardeba61072014-05-02 15:41:42 +00001851multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1852
1853 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001854 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001855 (ins sgpr_class:$src, i32imm:$frame_idx),
1856 "", []
1857 >;
1858
1859 def _RESTORE : InstSI <
1860 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001861 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001862 "", []
1863 >;
1864
1865}
1866
Tom Stellard060ae392014-06-10 21:20:38 +00001867defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001868defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1869defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1870defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1871defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1872
Tom Stellard96468902014-09-24 01:33:17 +00001873multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1874 def _SAVE : InstSI <
1875 (outs),
1876 (ins vgpr_class:$src, i32imm:$frame_idx),
1877 "", []
1878 >;
1879
1880 def _RESTORE : InstSI <
1881 (outs vgpr_class:$dst),
1882 (ins i32imm:$frame_idx),
1883 "", []
1884 >;
1885}
1886
1887defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1888defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1889defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1890defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1891defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1892defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1893
Tom Stellard067c8152014-07-21 14:01:14 +00001894let Defs = [SCC] in {
1895
1896def SI_CONSTDATA_PTR : InstSI <
1897 (outs SReg_64:$dst),
1898 (ins),
1899 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1900>;
1901
1902} // End Defs = [SCC]
1903
Tom Stellard75aadc22012-12-11 21:25:42 +00001904} // end IsCodeGenOnly, isPseudo
1905
Tom Stellard0e70de52014-05-16 20:56:45 +00001906} // end SubtargetPredicate = SI
1907
1908let Predicates = [isSI] in {
1909
Christian Konig2aca0432013-02-21 15:17:32 +00001910def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001911 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001912 (V_CNDMASK_B32_e64 $src2, $src1,
1913 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1914 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001915>;
1916
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001917def : Pat <
1918 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001919 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001920>;
1921
Tom Stellard75aadc22012-12-11 21:25:42 +00001922/* int_SI_vs_load_input */
1923def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001924 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001925 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001926>;
1927
1928/* int_SI_export */
1929def : Pat <
1930 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001931 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001932 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001933 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001934>;
1935
Tom Stellard8d6d4492014-04-22 16:33:57 +00001936//===----------------------------------------------------------------------===//
1937// SMRD Patterns
1938//===----------------------------------------------------------------------===//
1939
1940multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1941
1942 // 1. Offset as 8bit DWORD immediate
1943 def : Pat <
1944 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1945 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1946 >;
1947
1948 // 2. Offset loaded in an 32bit SGPR
1949 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001950 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1951 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001952 >;
1953
1954 // 3. No offset at all
1955 def : Pat <
1956 (constant_load i64:$sbase),
1957 (vt (Instr_IMM $sbase, 0))
1958 >;
1959}
1960
1961defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1962defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001963defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1964defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1965defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1966defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1967defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1968
1969// 1. Offset as 8bit DWORD immediate
1970def : Pat <
1971 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1972 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1973>;
1974
1975// 2. Offset loaded in an 32bit SGPR
1976def : Pat <
1977 (SIload_constant v4i32:$sbase, imm:$offset),
1978 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1979>;
1980
Tom Stellardae4c9e72014-06-20 17:06:11 +00001981} // Predicates = [isSI] in {
1982
1983//===----------------------------------------------------------------------===//
1984// SOP1 Patterns
1985//===----------------------------------------------------------------------===//
1986
Tom Stellardae4c9e72014-06-20 17:06:11 +00001987def : Pat <
1988 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001989 (i64 (REG_SEQUENCE SReg_64,
1990 (S_BCNT1_I32_B64 $src), sub0,
1991 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001992>;
1993
Tom Stellard58ac7442014-04-29 23:12:48 +00001994//===----------------------------------------------------------------------===//
1995// SOP2 Patterns
1996//===----------------------------------------------------------------------===//
1997
Tom Stellard80942a12014-09-05 14:07:59 +00001998// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001999// case, the sgpr-copies pass will fix this to use the vector version.
2000def : Pat <
2001 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002002 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002003>;
2004
Tom Stellardb2114ca2014-07-21 14:01:12 +00002005let Predicates = [isSI] in {
2006
Tom Stellard58ac7442014-04-29 23:12:48 +00002007//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002008// SOPP Patterns
2009//===----------------------------------------------------------------------===//
2010
2011def : Pat <
2012 (int_AMDGPU_barrier_global),
2013 (S_BARRIER)
2014>;
2015
2016//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002017// VOP1 Patterns
2018//===----------------------------------------------------------------------===//
2019
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002020let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002021def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002022defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002023defm : RsqPat<V_RSQ_F32_e32, f32>;
2024}
2025
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002026//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002027// VOP2 Patterns
2028//===----------------------------------------------------------------------===//
2029
Tom Stellardae4c9e72014-06-20 17:06:11 +00002030def : Pat <
2031 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002032 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002033>;
2034
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002035/********** ======================= **********/
2036/********** Image sampling patterns **********/
2037/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002038
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002039// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002040class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002041 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002042 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2043 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2044 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2045 $addr, $rsrc, $sampler)
2046>;
2047
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002048multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2049 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2050 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2051 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2052 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2053 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2054}
2055
2056// Image only
2057class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002058 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002059 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2060 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2061 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2062 $addr, $rsrc)
2063>;
2064
2065multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2066 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2067 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2068 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2069}
2070
2071// Basic sample
2072defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2073defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2074defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2075defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2076defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2077defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2078defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2079defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2080defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2081defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2082
2083// Sample with comparison
2084defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2085defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2086defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2087defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2088defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2089defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2094
2095// Sample with offsets
2096defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2097defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2098defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2099defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2102defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2103defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2104defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2105defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2106
2107// Sample with comparison and offsets
2108defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2109defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2110defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2111defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2112defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2113defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2114defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2115defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2118
2119// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002120// Only the variants which make sense are defined.
2121def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2122def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2123def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2124def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2125def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2128def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2129def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2130
2131def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2132def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2133def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2134def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2135def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2136def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2137def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2139def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2140
2141def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2142def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2143def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2144def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2145def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2146def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2147def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2148def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2149def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2150
2151def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2152def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2153def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2154def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2155def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2156def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2157def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2158def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2159
2160def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2161def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2162def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2163
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002164def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2165defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2166defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2167
Tom Stellard9fa17912013-08-14 23:24:45 +00002168/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002169def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002170 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002171 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002172>;
2173
Tom Stellard9fa17912013-08-14 23:24:45 +00002174class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002175 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002176 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002177>;
2178
Tom Stellard9fa17912013-08-14 23:24:45 +00002179class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002180 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002181 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002182>;
2183
Tom Stellard9fa17912013-08-14 23:24:45 +00002184class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002185 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002186 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002187>;
2188
Tom Stellard9fa17912013-08-14 23:24:45 +00002189class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002190 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002191 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002192 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002193>;
2194
Tom Stellard9fa17912013-08-14 23:24:45 +00002195class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002196 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002197 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002198 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002199>;
2200
Tom Stellard9fa17912013-08-14 23:24:45 +00002201/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002202multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2203 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2204MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002205 def : SamplePattern <SIsample, sample, addr_type>;
2206 def : SampleRectPattern <SIsample, sample, addr_type>;
2207 def : SampleArrayPattern <SIsample, sample, addr_type>;
2208 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2209 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002210
Tom Stellard9fa17912013-08-14 23:24:45 +00002211 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2212 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2213 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2214 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002215
Tom Stellard9fa17912013-08-14 23:24:45 +00002216 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2217 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2218 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2219 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002220
Tom Stellard9fa17912013-08-14 23:24:45 +00002221 def : SamplePattern <SIsampled, sample_d, addr_type>;
2222 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2223 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2224 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002225}
2226
Tom Stellard682bfbc2013-10-10 17:11:24 +00002227defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2228 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2229 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2230 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002231 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002232defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2233 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2234 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2235 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002236 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002237defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2238 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2239 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2240 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002241 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002242defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2243 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2244 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2245 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002246 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002247
Tom Stellard353b3362013-05-06 23:02:12 +00002248/* int_SI_imageload for texture fetches consuming varying address parameters */
2249class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2250 (name addr_type:$addr, v32i8:$rsrc, imm),
2251 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2252>;
2253
2254class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2255 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2256 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2257>;
2258
Tom Stellard3494b7e2013-08-14 22:22:14 +00002259class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2260 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2261 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2262>;
2263
2264class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2265 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2266 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2267>;
2268
Tom Stellard16a9a202013-08-14 23:24:17 +00002269multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2270 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2271 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002272}
2273
Tom Stellard16a9a202013-08-14 23:24:17 +00002274multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2275 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2276 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2277}
2278
Tom Stellard682bfbc2013-10-10 17:11:24 +00002279defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2280defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002281
Tom Stellard682bfbc2013-10-10 17:11:24 +00002282defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2283defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002284
Tom Stellardf787ef12013-05-06 23:02:19 +00002285/* Image resource information */
2286def : Pat <
2287 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002288 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002289>;
2290
2291def : Pat <
2292 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002293 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002294>;
2295
Tom Stellard3494b7e2013-08-14 22:22:14 +00002296def : Pat <
2297 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002298 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002299>;
2300
Christian Konig4a1b9c32013-03-18 11:34:10 +00002301/********** ============================================ **********/
2302/********** Extraction, Insertion, Building and Casting **********/
2303/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002304
Christian Konig4a1b9c32013-03-18 11:34:10 +00002305foreach Index = 0-2 in {
2306 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002307 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002308 >;
2309 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002310 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002311 >;
2312
2313 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002314 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002315 >;
2316 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002317 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002318 >;
2319}
2320
2321foreach Index = 0-3 in {
2322 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002323 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002324 >;
2325 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002326 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002327 >;
2328
2329 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002330 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002331 >;
2332 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002333 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002334 >;
2335}
2336
2337foreach Index = 0-7 in {
2338 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002339 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002340 >;
2341 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002342 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002343 >;
2344
2345 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002347 >;
2348 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002349 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002350 >;
2351}
2352
2353foreach Index = 0-15 in {
2354 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002355 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002356 >;
2357 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002358 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002359 >;
2360
2361 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002362 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002363 >;
2364 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002365 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002366 >;
2367}
Tom Stellard75aadc22012-12-11 21:25:42 +00002368
Tom Stellard75aadc22012-12-11 21:25:42 +00002369def : BitConvert <i32, f32, SReg_32>;
2370def : BitConvert <i32, f32, VReg_32>;
2371
2372def : BitConvert <f32, i32, SReg_32>;
2373def : BitConvert <f32, i32, VReg_32>;
2374
Tom Stellard7512c082013-07-12 18:14:56 +00002375def : BitConvert <i64, f64, VReg_64>;
2376
2377def : BitConvert <f64, i64, VReg_64>;
2378
Tom Stellarded2f6142013-07-18 21:43:42 +00002379def : BitConvert <v2f32, v2i32, VReg_64>;
2380def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002381def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002382def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002383def : BitConvert <v2f32, i64, VReg_64>;
2384def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002385def : BitConvert <v2i32, f64, VReg_64>;
2386def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002387def : BitConvert <v4f32, v4i32, VReg_128>;
2388def : BitConvert <v4i32, v4f32, VReg_128>;
2389
Tom Stellard967bf582014-02-13 23:34:15 +00002390def : BitConvert <v8f32, v8i32, SReg_256>;
2391def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002392def : BitConvert <v8i32, v32i8, SReg_256>;
2393def : BitConvert <v32i8, v8i32, SReg_256>;
2394def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002395def : BitConvert <v8i32, v8f32, VReg_256>;
2396def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002397def : BitConvert <v32i8, v8i32, VReg_256>;
2398
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002399def : BitConvert <v16i32, v16f32, VReg_512>;
2400def : BitConvert <v16f32, v16i32, VReg_512>;
2401
Christian Konig8dbe6f62013-02-21 15:17:27 +00002402/********** =================== **********/
2403/********** Src & Dst modifiers **********/
2404/********** =================== **********/
2405
2406def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002407 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2408 (f32 FP_ZERO), (f32 FP_ONE)),
2409 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002410>;
2411
Michel Danzer624b02a2014-02-04 07:12:38 +00002412/********** ================================ **********/
2413/********** Floating point absolute/negative **********/
2414/********** ================================ **********/
2415
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002416// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002417
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002418// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002419def : Pat <
2420 (fneg (fabs f32:$src)),
2421 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2422>;
2423
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002424// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002425def : Pat <
2426 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002427 (REG_SEQUENCE VReg_64,
2428 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2429 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002430 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002431 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2432 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002433>;
2434
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002435def : Pat <
2436 (fabs f32:$src),
2437 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2438>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002439
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002440def : Pat <
2441 (fneg f32:$src),
2442 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2443>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002444
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002445def : Pat <
2446 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002447 (REG_SEQUENCE VReg_64,
2448 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2449 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002450 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002451 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2452 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002453>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002454
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002455def : Pat <
2456 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002457 (REG_SEQUENCE VReg_64,
2458 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2459 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002460 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002461 (V_MOV_B32_e32 0x80000000)),
2462 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002463>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002464
Christian Konigc756cb992013-02-16 11:28:22 +00002465/********** ================== **********/
2466/********** Immediate Patterns **********/
2467/********** ================== **********/
2468
2469def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002470 (SGPRImm<(i32 imm)>:$imm),
2471 (S_MOV_B32 imm:$imm)
2472>;
2473
2474def : Pat <
2475 (SGPRImm<(f32 fpimm)>:$imm),
2476 (S_MOV_B32 fpimm:$imm)
2477>;
2478
2479def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002480 (i32 imm:$imm),
2481 (V_MOV_B32_e32 imm:$imm)
2482>;
2483
2484def : Pat <
2485 (f32 fpimm:$imm),
2486 (V_MOV_B32_e32 fpimm:$imm)
2487>;
2488
2489def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002490 (i64 InlineImm<i64>:$imm),
2491 (S_MOV_B64 InlineImm<i64>:$imm)
2492>;
2493
Tom Stellard75aadc22012-12-11 21:25:42 +00002494/********** ===================== **********/
2495/********** Interpolation Paterns **********/
2496/********** ===================== **********/
2497
2498def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002499 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2500 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002501>;
2502
2503def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002504 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2505 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2506 imm:$attr_chan, imm:$attr, i32:$params),
2507 (EXTRACT_SUBREG $ij, sub1),
2508 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002509>;
2510
2511/********** ================== **********/
2512/********** Intrinsic Patterns **********/
2513/********** ================== **********/
2514
2515/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002516def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002517
2518def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002519 (int_AMDGPU_div f32:$src0, f32:$src1),
2520 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002521>;
2522
2523def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002524 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002525 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2526 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2527 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002528>;
2529
Tom Stellard75aadc22012-12-11 21:25:42 +00002530def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002531 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002532 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002533 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2534 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2535 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002536 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002537 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2538 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2539 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002540 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002541 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2542 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2543 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002544 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002545 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2546 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2547 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002548 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002549>;
2550
Michel Danzer0cc991e2013-02-22 11:22:58 +00002551def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002552 (i32 (sext i1:$src0)),
2553 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002554>;
2555
Tom Stellardf16d38c2014-02-13 23:34:13 +00002556class Ext32Pat <SDNode ext> : Pat <
2557 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002558 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2559>;
2560
Tom Stellardf16d38c2014-02-13 23:34:13 +00002561def : Ext32Pat <zext>;
2562def : Ext32Pat <anyext>;
2563
Tom Stellard8d6d4492014-04-22 16:33:57 +00002564// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002565def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002566 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002567 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002568>;
2569
Michel Danzer8caa9042013-04-10 17:17:56 +00002570// The multiplication scales from [0,1] to the unsigned integer range
2571def : Pat <
2572 (AMDGPUurecip i32:$src0),
2573 (V_CVT_U32_F32_e32
2574 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2575 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2576>;
2577
Michel Danzer8d696172013-07-10 16:36:52 +00002578def : Pat <
2579 (int_SI_tid),
2580 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002581 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002582>;
2583
Tom Stellard0289ff42014-05-16 20:56:44 +00002584//===----------------------------------------------------------------------===//
2585// VOP3 Patterns
2586//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002587
Matt Arsenaulteb260202014-05-22 18:00:15 +00002588def : IMad24Pat<V_MAD_I32_I24>;
2589def : UMad24Pat<V_MAD_U32_U24>;
2590
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002591def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002592 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002593 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002594>;
2595
2596def : Pat <
2597 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002598 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002599>;
2600
Matt Arsenault8675db12014-08-29 16:01:14 +00002601def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2602
2603
Matt Arsenault7d858d82014-11-02 23:46:54 +00002604defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002605def : ROTRPattern <V_ALIGNBIT_B32>;
2606
Michel Danzer49812b52013-07-10 16:37:07 +00002607/********** ======================= **********/
2608/********** Load/Store Patterns **********/
2609/********** ======================= **********/
2610
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002611class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2612 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2613 (inst (i1 0), $ptr, (as_i16imm $offset))
2614>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002615
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002616def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2617def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2618def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2619def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2620def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002621
2622let AddedComplexity = 100 in {
2623
2624def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2625
2626} // End AddedComplexity = 100
2627
2628def : Pat <
2629 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2630 i8:$offset1))),
2631 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2632>;
Michel Danzer49812b52013-07-10 16:37:07 +00002633
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002634class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2635 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2636 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2637>;
Michel Danzer49812b52013-07-10 16:37:07 +00002638
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002639def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2640def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2641def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002642
2643let AddedComplexity = 100 in {
2644
2645def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2646} // End AddedComplexity = 100
2647
2648def : Pat <
2649 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2650 i8:$offset1)),
2651 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2652 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2653>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002654
Matt Arsenault8ae59612014-09-05 16:24:58 +00002655class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2656 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2657 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2658>;
Matt Arsenault72574102014-06-11 18:08:34 +00002659
Matt Arsenault9e874542014-06-11 18:08:45 +00002660// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002661//
2662// We need to use something for the data0, so we set a register to
2663// -1. For the non-rtn variants, the manual says it does
2664// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2665// will always do the increment so I'm assuming it's the same.
2666//
2667// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2668// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2669// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002670class DSAtomicIncRetPat<DS inst, ValueType vt,
2671 Instruction LoadImm, PatFrag frag> : Pat <
2672 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2673 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2674>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002675
Matt Arsenault9e874542014-06-11 18:08:45 +00002676
Matt Arsenault8ae59612014-09-05 16:24:58 +00002677class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2678 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2679 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2680>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002681
2682
2683// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002684def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2685 S_MOV_B32, atomic_load_add_local>;
2686def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2687 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002688
Matt Arsenault8ae59612014-09-05 16:24:58 +00002689def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2690def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2691def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2692def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2693def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2694def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2695def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2696def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2697def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2698def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002699
Matt Arsenault8ae59612014-09-05 16:24:58 +00002700def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002701
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002702// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002703def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2704 S_MOV_B64, atomic_load_add_local>;
2705def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2706 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002707
Matt Arsenault8ae59612014-09-05 16:24:58 +00002708def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2709def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2710def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2711def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2712def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2713def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2714def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2715def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2716def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2717def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002718
Matt Arsenault8ae59612014-09-05 16:24:58 +00002719def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002720
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002721
Tom Stellard556d9aa2013-06-03 17:39:37 +00002722//===----------------------------------------------------------------------===//
2723// MUBUF Patterns
2724//===----------------------------------------------------------------------===//
2725
Tom Stellard07a10a32013-06-03 17:39:43 +00002726multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002727 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002728 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002729 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2730 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002731 >;
2732}
2733
Tom Stellardb02094e2014-07-21 15:45:01 +00002734defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2735defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2736defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2737defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2738defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2739defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2740defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2741
2742class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2743 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2744 i32:$soffset, u16imm:$offset))),
2745 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2746>;
2747
2748def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2749def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2750def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2751def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2752def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2753def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2754def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002755
Michel Danzer13736222014-01-27 07:20:51 +00002756// BUFFER_LOAD_DWORD*, addr64=0
2757multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2758 MUBUF bothen> {
2759
2760 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002761 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002762 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2763 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002764 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002765 (as_i1imm $slc), (as_i1imm $tfe))
2766 >;
2767
2768 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002769 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002770 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002771 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002772 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002773 (as_i1imm $tfe))
2774 >;
2775
2776 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002777 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002778 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2779 imm:$tfe)),
2780 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2781 (as_i1imm $slc), (as_i1imm $tfe))
2782 >;
2783
2784 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002785 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002786 imm, 1, 1, imm:$glc, imm:$slc,
2787 imm:$tfe)),
2788 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2789 (as_i1imm $tfe))
2790 >;
2791}
2792
2793defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2794 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2795defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2796 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2797defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2798 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2799
Tom Stellardb02094e2014-07-21 15:45:01 +00002800class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002801 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2802 u16imm:$offset)),
2803 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002804>;
2805
Tom Stellardddea4862014-08-11 22:18:14 +00002806def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2807def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2808def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2809def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2810def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002811
2812/*
2813class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2814 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2815 (Instr $value, $srsrc, $vaddr, $offset)
2816>;
2817
2818def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2819def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2820def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2821def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2822def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2823
2824*/
2825
Tom Stellardafcf12f2013-09-12 02:55:14 +00002826//===----------------------------------------------------------------------===//
2827// MTBUF Patterns
2828//===----------------------------------------------------------------------===//
2829
2830// TBUFFER_STORE_FORMAT_*, addr64=0
2831class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002832 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002833 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2834 imm:$nfmt, imm:$offen, imm:$idxen,
2835 imm:$glc, imm:$slc, imm:$tfe),
2836 (opcode
2837 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2838 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2839 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2840>;
2841
2842def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2843def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2844def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2845def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2846
Matt Arsenault84543822014-06-11 18:11:34 +00002847let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002848
2849// Sea island new arithmetic instructinos
Tom Stellard326d6ec2014-11-05 14:50:53 +00002850defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "v_trunc_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002851 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002852>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002853defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "v_ceil_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002854 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002855>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002856defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "v_floor_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002857 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002858>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002859defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "v_rndne_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002860 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002861>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002862
Tom Stellard326d6ec2014-11-05 14:50:53 +00002863defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002864 VOP_I32_I32_I32
2865>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002866defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002867 VOP_I32_I32_I32
2868>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002869defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002870 VOP_I32_I32_I32
2871>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002872
2873let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002874defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002875 VOP_I64_I32_I32_I64
2876>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002877
2878// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002879defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002880 VOP_I64_I32_I32_I64
2881>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002882} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002883
2884// Remaining instructions:
2885// FLAT_*
2886// S_CBRANCH_CDBGUSER
2887// S_CBRANCH_CDBGSYS
2888// S_CBRANCH_CDBGSYS_OR_USER
2889// S_CBRANCH_CDBGSYS_AND_USER
2890// S_DCACHE_INV_VOL
2891// V_EXP_LEGACY_F32
2892// V_LOG_LEGACY_F32
2893// DS_NOP
2894// DS_GWS_SEMA_RELEASE_ALL
2895// DS_WRAP_RTN_B32
2896// DS_CNDXCHG32_RTN_B64
2897// DS_WRITE_B96
2898// DS_WRITE_B128
2899// DS_CONDXCHG32_RTN_B128
2900// DS_READ_B96
2901// DS_READ_B128
2902// BUFFER_LOAD_DWORDX3
2903// BUFFER_STORE_DWORDX3
2904
Matt Arsenault84543822014-06-11 18:11:34 +00002905} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002906
Matt Arsenault3f981402014-09-15 15:41:53 +00002907//===----------------------------------------------------------------------===//
2908// Flat Patterns
2909//===----------------------------------------------------------------------===//
2910
2911class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2912 PatFrag flat_ld> :
2913 Pat <(vt (flat_ld i64:$ptr)),
2914 (Instr_ADDR64 $ptr)
2915>;
2916
2917def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2918def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2919def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2920def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2921def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2922def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2923def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2924def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2925def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2926
2927class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2928 Pat <(st vt:$value, i64:$ptr),
2929 (Instr $value, $ptr)
2930 >;
2931
2932def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2933def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2934def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2935def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2936def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2937def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002938
Christian Konig2989ffc2013-03-18 11:34:16 +00002939/********** ====================== **********/
2940/********** Indirect adressing **********/
2941/********** ====================== **********/
2942
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002943multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002944
Christian Konig2989ffc2013-03-18 11:34:16 +00002945 // 1. Extract with offset
2946 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002947 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002948 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002949 >;
2950
2951 // 2. Extract without offset
2952 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002953 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002954 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002955 >;
2956
2957 // 3. Insert with offset
2958 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002959 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002960 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002961 >;
2962
2963 // 4. Insert without offset
2964 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002965 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002966 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002967 >;
2968}
2969
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002970defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2971defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2972defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2973defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2974
2975defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2976defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2977defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2978defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002979
Tom Stellard81d871d2013-11-13 23:36:50 +00002980//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002981// Conversion Patterns
2982//===----------------------------------------------------------------------===//
2983
2984def : Pat<(i32 (sext_inreg i32:$src, i1)),
2985 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2986
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002987// Handle sext_inreg in i64
2988def : Pat <
2989 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00002990 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002991>;
2992
2993def : Pat <
2994 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00002995 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002996>;
2997
2998def : Pat <
2999 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003000 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3001>;
3002
3003def : Pat <
3004 (i64 (sext_inreg i64:$src, i32)),
3005 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003006>;
3007
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003008class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3009 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003010 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003011>;
3012
3013class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3014 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003015 (REG_SEQUENCE VReg_64,
3016 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3017 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003018>;
3019
3020
3021def : ZExt_i64_i32_Pat<zext>;
3022def : ZExt_i64_i32_Pat<anyext>;
3023def : ZExt_i64_i1_Pat<zext>;
3024def : ZExt_i64_i1_Pat<anyext>;
3025
3026def : Pat <
3027 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003028 (REG_SEQUENCE SReg_64, $src, sub0,
3029 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003030>;
3031
3032def : Pat <
3033 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003034 (REG_SEQUENCE VReg_64,
3035 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003036 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3037>;
3038
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003039def : Pat <
3040 (f32 (sint_to_fp i1:$src)),
3041 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3042>;
3043
3044def : Pat <
3045 (f32 (uint_to_fp i1:$src)),
3046 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3047>;
3048
3049def : Pat <
3050 (f64 (sint_to_fp i1:$src)),
3051 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3052>;
3053
3054def : Pat <
3055 (f64 (uint_to_fp i1:$src)),
3056 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3057>;
3058
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003059//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003060// Miscellaneous Patterns
3061//===----------------------------------------------------------------------===//
3062
3063def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003064 (i32 (trunc i64:$a)),
3065 (EXTRACT_SUBREG $a, sub0)
3066>;
3067
Michel Danzerbf1a6412014-01-28 03:01:16 +00003068def : Pat <
3069 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003070 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003071>;
3072
Matt Arsenaulte306a322014-10-21 16:25:08 +00003073def : Pat <
3074 (i32 (bswap i32:$a)),
3075 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3076 (V_ALIGNBIT_B32 $a, $a, 24),
3077 (V_ALIGNBIT_B32 $a, $a, 8))
3078>;
3079
Tom Stellardfb961692013-10-23 00:44:19 +00003080//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003081// Miscellaneous Optimization Patterns
3082//============================================================================//
3083
Matt Arsenault49dd4282014-09-15 17:15:02 +00003084def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003085
Tom Stellard75aadc22012-12-11 21:25:42 +00003086} // End isSI predicate