blob: e1eb95580ac04ce3e50939052ae10a768af0293e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard9d7ddd52014-11-14 14:08:00 +000036def SWaitMatchClass : AsmOperandClass {
37 let Name = "SWaitCnt";
38 let RenderMethod = "addImmOperands";
39 let ParserMethod = "parseSWaitCntOps";
40}
41
42def WAIT_FLAG : InstFlag<"printWaitFlag"> {
43 let ParserMatchClass = SWaitMatchClass;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard0e70de52014-05-16 20:56:45 +000046let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000047
Tom Stellard8d6d4492014-04-22 16:33:57 +000048//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000049// EXP Instructions
50//===----------------------------------------------------------------------===//
51
52defm EXP : EXP_m;
53
54//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000055// SMRD Instructions
56//===----------------------------------------------------------------------===//
57
58let mayLoad = 1 in {
59
60// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
61// SMRD instructions, because the SGPR_32 register class does not include M0
62// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000063defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
64defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
65defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
66defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
67defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000068
69defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000070 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
73defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000082 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000086 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89} // mayLoad = 1
90
Tom Stellard326d6ec2014-11-05 14:50:53 +000091//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
92//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000093
94//===----------------------------------------------------------------------===//
95// SOP1 Instructions
96//===----------------------------------------------------------------------===//
97
Christian Konig76edd4f2013-02-26 17:52:29 +000098let isMoveImm = 1 in {
Tom Stellardfb0011c2014-11-21 22:00:16 +000099let isReMaterializable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000100def S_MOV_B32 : SOP1_32 <0x00000003, "s_mov_b32", []>;
101def S_MOV_B64 : SOP1_64 <0x00000004, "s_mov_b64", []>;
Tom Stellardfb0011c2014-11-21 22:00:16 +0000102} // let isRematerializeable = 1
Tom Stellard326d6ec2014-11-05 14:50:53 +0000103def S_CMOV_B32 : SOP1_32 <0x00000005, "s_cmov_b32", []>;
104def S_CMOV_B64 : SOP1_64 <0x00000006, "s_cmov_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000105} // End isMoveImm = 1
106
Tom Stellard326d6ec2014-11-05 14:50:53 +0000107def S_NOT_B32 : SOP1_32 <0x00000007, "s_not_b32",
Matt Arsenault2c335622014-04-09 07:16:16 +0000108 [(set i32:$dst, (not i32:$src0))]
109>;
110
Tom Stellard326d6ec2014-11-05 14:50:53 +0000111def S_NOT_B64 : SOP1_64 <0x00000008, "s_not_b64",
Matt Arsenault689f3252014-06-09 16:36:31 +0000112 [(set i64:$dst, (not i64:$src0))]
113>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000114def S_WQM_B32 : SOP1_32 <0x00000009, "s_wqm_b32", []>;
115def S_WQM_B64 : SOP1_64 <0x0000000a, "s_wqm_b64", []>;
116def S_BREV_B32 : SOP1_32 <0x0000000b, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000117 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
118>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000119def S_BREV_B64 : SOP1_64 <0x0000000c, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000120
Tom Stellard326d6ec2014-11-05 14:50:53 +0000121////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "s_bcnt0_i32_b32", []>;
122////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "s_bcnt0_i32_b64", []>;
123def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "s_bcnt1_i32_b32",
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000124 [(set i32:$dst, (ctpop i32:$src0))]
125>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000126def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "s_bcnt1_i32_b64", []>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000127
Tom Stellard326d6ec2014-11-05 14:50:53 +0000128////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "s_ff0_i32_b32", []>;
129////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "s_ff0_i32_b64", []>;
130def S_FF1_I32_B32 : SOP1_32 <0x00000013, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000131 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
132>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000133////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000134
Tom Stellard326d6ec2014-11-05 14:50:53 +0000135def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000136 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
137>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000138
Tom Stellard326d6ec2014-11-05 14:50:53 +0000139//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "s_flbit_i32_b64", []>;
140def S_FLBIT_I32 : SOP1_32 <0x00000017, "s_flbit_i32", []>;
141//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "s_flbit_i32_i64", []>;
142def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000143 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
144>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000145def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000146 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
147>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000148
Tom Stellard326d6ec2014-11-05 14:50:53 +0000149////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "s_bitset0_b32", []>;
150////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "s_bitset0_b64", []>;
151////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "s_bitset1_b32", []>;
152////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "s_bitset1_b64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000153def S_GETPC_B64 : SOP1 <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000154 0x0000001f, (outs SReg_64:$dst), (ins), "s_getpc_b64 $dst", []
Tom Stellard067c8152014-07-21 14:01:14 +0000155> {
156 let SSRC0 = 0;
157}
Tom Stellard326d6ec2014-11-05 14:50:53 +0000158def S_SETPC_B64 : SOP1_64 <0x00000020, "s_setpc_b64", []>;
159def S_SWAPPC_B64 : SOP1_64 <0x00000021, "s_swappc_b64", []>;
160def S_RFE_B64 : SOP1_64 <0x00000022, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
162let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
163
Tom Stellard326d6ec2014-11-05 14:50:53 +0000164def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "s_and_saveexec_b64", []>;
165def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "s_or_saveexec_b64", []>;
166def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "s_xor_saveexec_b64", []>;
167def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "s_andn2_saveexec_b64", []>;
168def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "s_orn2_saveexec_b64", []>;
169def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "s_nand_saveexec_b64", []>;
170def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "s_nor_saveexec_b64", []>;
171def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
173} // End hasSideEffects = 1
174
Tom Stellard326d6ec2014-11-05 14:50:53 +0000175def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "s_quadmask_b32", []>;
176def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "s_quadmask_b64", []>;
177def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "s_movrels_b32", []>;
178def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "s_movrels_b64", []>;
179def S_MOVRELD_B32 : SOP1_32 <0x00000030, "s_movreld_b32", []>;
180def S_MOVRELD_B64 : SOP1_64 <0x00000031, "s_movreld_b64", []>;
181//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "s_cbranch_join", []>;
182def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "s_mov_regrd_b32", []>;
183def S_ABS_I32 : SOP1_32 <0x00000034, "s_abs_i32", []>;
184def S_MOV_FED_B32 : SOP1_32 <0x00000035, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000185
186//===----------------------------------------------------------------------===//
187// SOP2 Instructions
188//===----------------------------------------------------------------------===//
189
190let Defs = [SCC] in { // Carry out goes to SCC
191let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000192def S_ADD_U32 : SOP2_32 <0x00000000, "s_add_u32", []>;
193def S_ADD_I32 : SOP2_32 <0x00000002, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000194 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
195>;
196} // End isCommutable = 1
197
Tom Stellard326d6ec2014-11-05 14:50:53 +0000198def S_SUB_U32 : SOP2_32 <0x00000001, "s_sub_u32", []>;
199def S_SUB_I32 : SOP2_32 <0x00000003, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
201>;
202
203let Uses = [SCC] in { // Carry in comes from SCC
204let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000205def S_ADDC_U32 : SOP2_32 <0x00000004, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000206 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
207} // End isCommutable = 1
208
Tom Stellard326d6ec2014-11-05 14:50:53 +0000209def S_SUBB_U32 : SOP2_32 <0x00000005, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000210 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
211} // End Uses = [SCC]
212} // End Defs = [SCC]
213
Tom Stellard326d6ec2014-11-05 14:50:53 +0000214def S_MIN_I32 : SOP2_32 <0x00000006, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000215 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
216>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000217def S_MIN_U32 : SOP2_32 <0x00000007, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000218 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
219>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000220def S_MAX_I32 : SOP2_32 <0x00000008, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000223def S_MAX_U32 : SOP2_32 <0x00000009, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000224 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
225>;
226
Matt Arsenault1a179e82014-11-13 20:23:36 +0000227def S_CSELECT_B32 : SOP2_SELECT_32 <
228 0x0000000a, "s_cselect_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229 []
230>;
231
Tom Stellard326d6ec2014-11-05 14:50:53 +0000232def S_CSELECT_B64 : SOP2_64 <0x0000000b, "s_cselect_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233
Tom Stellard326d6ec2014-11-05 14:50:53 +0000234def S_AND_B32 : SOP2_32 <0x0000000e, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000235 [(set i32:$dst, (and i32:$src0, i32:$src1))]
236>;
237
Tom Stellard326d6ec2014-11-05 14:50:53 +0000238def S_AND_B64 : SOP2_64 <0x0000000f, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000239 [(set i64:$dst, (and i64:$src0, i64:$src1))]
240>;
241
Tom Stellard326d6ec2014-11-05 14:50:53 +0000242def S_OR_B32 : SOP2_32 <0x00000010, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243 [(set i32:$dst, (or i32:$src0, i32:$src1))]
244>;
245
Tom Stellard326d6ec2014-11-05 14:50:53 +0000246def S_OR_B64 : SOP2_64 <0x00000011, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247 [(set i64:$dst, (or i64:$src0, i64:$src1))]
248>;
249
Tom Stellard326d6ec2014-11-05 14:50:53 +0000250def S_XOR_B32 : SOP2_32 <0x00000012, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000251 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
252>;
253
Tom Stellard326d6ec2014-11-05 14:50:53 +0000254def S_XOR_B64 : SOP2_64 <0x00000013, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000255 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000256>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000257def S_ANDN2_B32 : SOP2_32 <0x00000014, "s_andn2_b32", []>;
258def S_ANDN2_B64 : SOP2_64 <0x00000015, "s_andn2_b64", []>;
259def S_ORN2_B32 : SOP2_32 <0x00000016, "s_orn2_b32", []>;
260def S_ORN2_B64 : SOP2_64 <0x00000017, "s_orn2_b64", []>;
261def S_NAND_B32 : SOP2_32 <0x00000018, "s_nand_b32", []>;
262def S_NAND_B64 : SOP2_64 <0x00000019, "s_nand_b64", []>;
263def S_NOR_B32 : SOP2_32 <0x0000001a, "s_nor_b32", []>;
264def S_NOR_B64 : SOP2_64 <0x0000001b, "s_nor_b64", []>;
265def S_XNOR_B32 : SOP2_32 <0x0000001c, "s_xnor_b32", []>;
266def S_XNOR_B64 : SOP2_64 <0x0000001d, "s_xnor_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000267
268// Use added complexity so these patterns are preferred to the VALU patterns.
269let AddedComplexity = 1 in {
270
Tom Stellard326d6ec2014-11-05 14:50:53 +0000271def S_LSHL_B32 : SOP2_32 <0x0000001e, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000272 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
273>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000274def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000275 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
276>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000277def S_LSHR_B32 : SOP2_32 <0x00000020, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000278 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
279>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000280def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
282>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000283def S_ASHR_I32 : SOP2_32 <0x00000022, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000284 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
285>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000286def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000287 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
288>;
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290
Tom Stellard326d6ec2014-11-05 14:50:53 +0000291def S_BFM_B32 : SOP2_32 <0x00000024, "s_bfm_b32", []>;
292def S_BFM_B64 : SOP2_64 <0x00000025, "s_bfm_b64", []>;
293def S_MUL_I32 : SOP2_32 <0x00000026, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000294 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
295>;
296
297} // End AddedComplexity = 1
298
Tom Stellard326d6ec2014-11-05 14:50:53 +0000299def S_BFE_U32 : SOP2_32 <0x00000027, "s_bfe_u32", []>;
300def S_BFE_I32 : SOP2_32 <0x00000028, "s_bfe_i32", []>;
301def S_BFE_U64 : SOP2_64 <0x00000029, "s_bfe_u64", []>;
Matt Arsenault94812212014-11-14 18:18:16 +0000302def S_BFE_I64 : SOP2_64_32 <0x0000002a, "s_bfe_i64", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000303//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "s_cbranch_g_fork", []>;
304def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "s_absdiff_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000305
306//===----------------------------------------------------------------------===//
307// SOPC Instructions
308//===----------------------------------------------------------------------===//
309
Tom Stellard326d6ec2014-11-05 14:50:53 +0000310def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
311def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
312def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
313def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
314def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
315def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
316def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
317def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
318def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
319def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
320def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
321def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
322////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
323////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
324////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
325////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
326//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000327
328//===----------------------------------------------------------------------===//
329// SOPK Instructions
330//===----------------------------------------------------------------------===//
331
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000332let isReMaterializable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000333def S_MOVK_I32 : SOPK_32 <0x00000000, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000334} // End isReMaterializable = 1
Tom Stellard326d6ec2014-11-05 14:50:53 +0000335def S_CMOVK_I32 : SOPK_32 <0x00000002, "s_cmovk_i32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000336
337/*
338This instruction is disabled for now until we can figure out how to teach
339the instruction selector to correctly use the S_CMP* vs V_CMP*
340instructions.
341
342When this instruction is enabled the code generator sometimes produces this
343invalid sequence:
344
345SCC = S_CMPK_EQ_I32 SGPR0, imm
346VCC = COPY SCC
347VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
348
349def S_CMPK_EQ_I32 : SOPK <
350 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000351 "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000352 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000353>;
354*/
355
Matt Arsenault520e7c42014-06-18 16:53:48 +0000356let isCompare = 1, Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "s_cmpk_lg_i32", []>;
358def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "s_cmpk_gt_i32", []>;
359def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "s_cmpk_ge_i32", []>;
360def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "s_cmpk_lt_i32", []>;
361def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "s_cmpk_le_i32", []>;
362def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "s_cmpk_eq_u32", []>;
363def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "s_cmpk_lg_u32", []>;
364def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "s_cmpk_gt_u32", []>;
365def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "s_cmpk_ge_u32", []>;
366def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "s_cmpk_lt_u32", []>;
367def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "s_cmpk_le_u32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000368} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000369
Matt Arsenault3383eec2013-11-14 22:32:49 +0000370let Defs = [SCC], isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000371 def S_ADDK_I32 : SOPK_32 <0x0000000f, "s_addk_i32", []>;
372 def S_MULK_I32 : SOPK_32 <0x00000010, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000373}
374
Tom Stellard326d6ec2014-11-05 14:50:53 +0000375//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "s_cbranch_i_fork", []>;
376def S_GETREG_B32 : SOPK_32 <0x00000012, "s_getreg_b32", []>;
377def S_SETREG_B32 : SOPK_32 <0x00000013, "s_setreg_b32", []>;
378def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "s_getreg_regrd_b32", []>;
379//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "s_setreg_imm32_b32", []>;
380//def EXP : EXP_ <0x00000000, "exp", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000381
Tom Stellard8d6d4492014-04-22 16:33:57 +0000382//===----------------------------------------------------------------------===//
383// SOPP Instructions
384//===----------------------------------------------------------------------===//
385
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000386def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000387
388let isTerminator = 1 in {
389
Tom Stellard326d6ec2014-11-05 14:50:53 +0000390def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000391 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000392 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000393 let isBarrier = 1;
394 let hasCtrlDep = 1;
395}
396
397let isBranch = 1 in {
398def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000399 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000400 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000401 let isBarrier = 1;
402}
403
404let DisableEncoding = "$scc" in {
405def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000407 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408>;
409def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000410 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000411 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000412>;
413} // End DisableEncoding = "$scc"
414
415def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000416 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000417 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000418>;
419def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000420 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000421 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422>;
423
424let DisableEncoding = "$exec" in {
425def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000426 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000427 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000428>;
429def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000430 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000431 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432>;
433} // End DisableEncoding = "$exec"
434
435
436} // End isBranch = 1
437} // End isTerminator = 1
438
439let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000440def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000441 [(int_AMDGPU_barrier_local)]
442> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000443 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444 let isBarrier = 1;
445 let hasCtrlDep = 1;
446 let mayLoad = 1;
447 let mayStore = 1;
448}
449
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000450def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
451def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
452def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
453def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000454
455let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000456 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000457 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
458 > {
459 let DisableEncoding = "$m0";
460 }
461} // End Uses = [EXEC]
462
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000463def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
464def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
465def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
466 let simm16 = 0;
467}
468def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
469def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
470def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
471 let simm16 = 0;
472}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000473} // End hasSideEffects
474
475//===----------------------------------------------------------------------===//
476// VOPC Instructions
477//===----------------------------------------------------------------------===//
478
Christian Konig76edd4f2013-02-26 17:52:29 +0000479let isCompare = 1 in {
480
Tom Stellard326d6ec2014-11-05 14:50:53 +0000481defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "v_cmp_f_f32">;
482defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "v_cmp_lt_f32", COND_OLT>;
483defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "v_cmp_eq_f32", COND_OEQ>;
484defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "v_cmp_le_f32", COND_OLE>;
485defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "v_cmp_gt_f32", COND_OGT>;
486defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "v_cmp_lg_f32">;
487defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "v_cmp_ge_f32", COND_OGE>;
488defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "v_cmp_o_f32", COND_O>;
489defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "v_cmp_u_f32", COND_UO>;
490defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "v_cmp_nge_f32">;
491defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "v_cmp_nlg_f32">;
492defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "v_cmp_ngt_f32">;
493defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "v_cmp_nle_f32">;
494defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "v_cmp_neq_f32", COND_UNE>;
495defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "v_cmp_nlt_f32">;
496defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000497
Matt Arsenault520e7c42014-06-18 16:53:48 +0000498let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000499
Tom Stellard326d6ec2014-11-05 14:50:53 +0000500defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "v_cmpx_f_f32">;
501defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "v_cmpx_lt_f32">;
502defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "v_cmpx_eq_f32">;
503defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "v_cmpx_le_f32">;
504defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "v_cmpx_gt_f32">;
505defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "v_cmpx_lg_f32">;
506defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "v_cmpx_ge_f32">;
507defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "v_cmpx_o_f32">;
508defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "v_cmpx_u_f32">;
509defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "v_cmpx_nge_f32">;
510defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "v_cmpx_nlg_f32">;
511defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "v_cmpx_ngt_f32">;
512defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "v_cmpx_nle_f32">;
513defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "v_cmpx_neq_f32">;
514defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "v_cmpx_nlt_f32">;
515defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000516
Matt Arsenault520e7c42014-06-18 16:53:48 +0000517} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000518
Tom Stellard326d6ec2014-11-05 14:50:53 +0000519defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "v_cmp_f_f64">;
520defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "v_cmp_lt_f64", COND_OLT>;
521defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "v_cmp_eq_f64", COND_OEQ>;
522defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "v_cmp_le_f64", COND_OLE>;
523defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "v_cmp_gt_f64", COND_OGT>;
524defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "v_cmp_lg_f64">;
525defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "v_cmp_ge_f64", COND_OGE>;
526defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "v_cmp_o_f64", COND_O>;
527defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "v_cmp_u_f64", COND_UO>;
528defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "v_cmp_nge_f64">;
529defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "v_cmp_nlg_f64">;
530defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "v_cmp_ngt_f64">;
531defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "v_cmp_nle_f64">;
532defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "v_cmp_neq_f64", COND_UNE>;
533defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "v_cmp_nlt_f64">;
534defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000535
Matt Arsenault520e7c42014-06-18 16:53:48 +0000536let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000537
Tom Stellard326d6ec2014-11-05 14:50:53 +0000538defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "v_cmpx_f_f64">;
539defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "v_cmpx_lt_f64">;
540defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "v_cmpx_eq_f64">;
541defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "v_cmpx_le_f64">;
542defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "v_cmpx_gt_f64">;
543defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "v_cmpx_lg_f64">;
544defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "v_cmpx_ge_f64">;
545defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "v_cmpx_o_f64">;
546defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "v_cmpx_u_f64">;
547defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "v_cmpx_nge_f64">;
548defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "v_cmpx_nlg_f64">;
549defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "v_cmpx_ngt_f64">;
550defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "v_cmpx_nle_f64">;
551defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "v_cmpx_neq_f64">;
552defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "v_cmpx_nlt_f64">;
553defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000554
Matt Arsenault520e7c42014-06-18 16:53:48 +0000555} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000556
Tom Stellard326d6ec2014-11-05 14:50:53 +0000557defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
558defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
559defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
560defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
561defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
562defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
563defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
564defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
565defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
566defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
567defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
568defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
569defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
570defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
571defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
572defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000573
Matt Arsenault520e7c42014-06-18 16:53:48 +0000574let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000575
Tom Stellard326d6ec2014-11-05 14:50:53 +0000576defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
577defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
578defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
579defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
580defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
581defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
582defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
583defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
584defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
585defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
586defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
587defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
588defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
589defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
590defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
591defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000592
Matt Arsenault520e7c42014-06-18 16:53:48 +0000593} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000594
Tom Stellard326d6ec2014-11-05 14:50:53 +0000595defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
596defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
597defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
598defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
599defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
600defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
601defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
602defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
603defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
604defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
605defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
606defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
607defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
608defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
609defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
610defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000611
612let hasSideEffects = 1, Defs = [EXEC] in {
613
Tom Stellard326d6ec2014-11-05 14:50:53 +0000614defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
615defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
616defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
617defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
618defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
619defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
620defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
621defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
622defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
623defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
624defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
625defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
626defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
627defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
628defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
629defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000630
631} // End hasSideEffects = 1, Defs = [EXEC]
632
Tom Stellard326d6ec2014-11-05 14:50:53 +0000633defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "v_cmp_f_i32">;
634defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "v_cmp_lt_i32", COND_SLT>;
635defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "v_cmp_eq_i32", COND_EQ>;
636defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "v_cmp_le_i32", COND_SLE>;
637defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "v_cmp_gt_i32", COND_SGT>;
638defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "v_cmp_ne_i32", COND_NE>;
639defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "v_cmp_ge_i32", COND_SGE>;
640defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000641
Matt Arsenault520e7c42014-06-18 16:53:48 +0000642let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Tom Stellard326d6ec2014-11-05 14:50:53 +0000644defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "v_cmpx_f_i32">;
645defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "v_cmpx_lt_i32">;
646defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "v_cmpx_eq_i32">;
647defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "v_cmpx_le_i32">;
648defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "v_cmpx_gt_i32">;
649defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "v_cmpx_ne_i32">;
650defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "v_cmpx_ge_i32">;
651defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000652
Matt Arsenault520e7c42014-06-18 16:53:48 +0000653} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000654
Tom Stellard326d6ec2014-11-05 14:50:53 +0000655defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "v_cmp_f_i64">;
656defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "v_cmp_lt_i64", COND_SLT>;
657defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "v_cmp_eq_i64", COND_EQ>;
658defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "v_cmp_le_i64", COND_SLE>;
659defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "v_cmp_gt_i64", COND_SGT>;
660defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "v_cmp_ne_i64", COND_NE>;
661defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "v_cmp_ge_i64", COND_SGE>;
662defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000663
Matt Arsenault520e7c42014-06-18 16:53:48 +0000664let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Tom Stellard326d6ec2014-11-05 14:50:53 +0000666defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "v_cmpx_f_i64">;
667defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "v_cmpx_lt_i64">;
668defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "v_cmpx_eq_i64">;
669defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "v_cmpx_le_i64">;
670defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "v_cmpx_gt_i64">;
671defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "v_cmpx_ne_i64">;
672defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "v_cmpx_ge_i64">;
673defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Matt Arsenault520e7c42014-06-18 16:53:48 +0000675} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Tom Stellard326d6ec2014-11-05 14:50:53 +0000677defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "v_cmp_f_u32">;
678defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "v_cmp_lt_u32", COND_ULT>;
679defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "v_cmp_eq_u32", COND_EQ>;
680defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "v_cmp_le_u32", COND_ULE>;
681defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "v_cmp_gt_u32", COND_UGT>;
682defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "v_cmp_ne_u32", COND_NE>;
683defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "v_cmp_ge_u32", COND_UGE>;
684defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Matt Arsenault520e7c42014-06-18 16:53:48 +0000686let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Tom Stellard326d6ec2014-11-05 14:50:53 +0000688defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "v_cmpx_f_u32">;
689defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "v_cmpx_lt_u32">;
690defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "v_cmpx_eq_u32">;
691defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "v_cmpx_le_u32">;
692defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "v_cmpx_gt_u32">;
693defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "v_cmpx_ne_u32">;
694defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "v_cmpx_ge_u32">;
695defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000696
Matt Arsenault520e7c42014-06-18 16:53:48 +0000697} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
Tom Stellard326d6ec2014-11-05 14:50:53 +0000699defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "v_cmp_f_u64">;
700defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "v_cmp_lt_u64", COND_ULT>;
701defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "v_cmp_eq_u64", COND_EQ>;
702defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "v_cmp_le_u64", COND_ULE>;
703defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "v_cmp_gt_u64", COND_UGT>;
704defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "v_cmp_ne_u64", COND_NE>;
705defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "v_cmp_ge_u64", COND_UGE>;
706defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000707
Matt Arsenault520e7c42014-06-18 16:53:48 +0000708let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Tom Stellard326d6ec2014-11-05 14:50:53 +0000710defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "v_cmpx_f_u64">;
711defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "v_cmpx_lt_u64">;
712defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "v_cmpx_eq_u64">;
713defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "v_cmpx_le_u64">;
714defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "v_cmpx_gt_u64">;
715defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "v_cmpx_ne_u64">;
716defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "v_cmpx_ge_u64">;
717defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Matt Arsenault520e7c42014-06-18 16:53:48 +0000719} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000720
Tom Stellard326d6ec2014-11-05 14:50:53 +0000721defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000722
Matt Arsenault520e7c42014-06-18 16:53:48 +0000723let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000724defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000725} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000726
Tom Stellard326d6ec2014-11-05 14:50:53 +0000727defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000728
Matt Arsenault520e7c42014-06-18 16:53:48 +0000729let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000730defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000731} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000732
733} // End isCompare = 1
734
Tom Stellard8d6d4492014-04-22 16:33:57 +0000735//===----------------------------------------------------------------------===//
736// DS Instructions
737//===----------------------------------------------------------------------===//
738
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000739
Tom Stellard326d6ec2014-11-05 14:50:53 +0000740def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
741def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
742def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
743def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
744def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
745def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
746def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
747def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
748def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
749def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
750def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
751def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
752def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
753def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
754def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
755def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
756def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000757
Tom Stellard326d6ec2014-11-05 14:50:53 +0000758def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
759def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
760def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
761def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
762def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
763def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
764def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
765def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
766def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
767def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
768def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
769def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
770def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
771def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
772//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
773//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
774def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
775def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
776def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
777def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000778
779let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000780def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000781} // End isCI
782
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000783
Tom Stellard326d6ec2014-11-05 14:50:53 +0000784def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
785def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
786def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
787def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
788def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
789def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
790def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
791def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
792def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
793def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
794def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
795def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
796def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
797def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
798def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
799def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
800def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000801
Tom Stellard326d6ec2014-11-05 14:50:53 +0000802def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
803def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
804def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
805def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
806def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
807def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
808def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
809def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
810def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
811def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
812def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
813def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
814def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
815def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
816//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
817//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
818def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
819def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
820def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
821def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000822
823//let SubtargetPredicate = isCI in {
824// DS_CONDXCHG32_RTN_B64
825// DS_CONDXCHG32_RTN_B128
826//} // End isCI
827
828// TODO: _SRC2_* forms
829
Tom Stellard326d6ec2014-11-05 14:50:53 +0000830def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
831def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
832def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
833def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000834
Tom Stellard326d6ec2014-11-05 14:50:53 +0000835def DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
836def DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
837def DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
838def DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
839def DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
840def DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000841
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842// 2 forms.
Tom Stellard326d6ec2014-11-05 14:50:53 +0000843def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
844def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
845def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
846def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000847
Tom Stellard326d6ec2014-11-05 14:50:53 +0000848def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
849def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
850def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
851def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000852
Tom Stellard8d6d4492014-04-22 16:33:57 +0000853//===----------------------------------------------------------------------===//
854// MUBUF Instructions
855//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000856
Tom Stellard326d6ec2014-11-05 14:50:53 +0000857//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
858//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
859//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
860defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
861//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
862//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
863//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
864//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000865defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000866 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000867>;
868defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000869 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000870>;
871defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000872 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000873>;
874defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000875 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000876>;
877defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000878 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000879>;
880defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000881 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000882>;
883defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000884 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000885>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000888 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000889>;
890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000892 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000893>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000896 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000897>;
898
Tom Stellardb02094e2014-07-21 15:45:01 +0000899defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000900 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000901>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000902
Tom Stellardb02094e2014-07-21 15:45:01 +0000903defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000904 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000905>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000906//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000907defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000908 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000909>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000910//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000911defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000912 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000913>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000914defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000915 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000916>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000917//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000918defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000919 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000920>;
921defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000922 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000923>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000924defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000925 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000926>;
927defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000928 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000929>;
Aaron Watry62127802014-10-17 23:32:54 +0000930defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000931 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000932>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000933defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000934 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000935>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000936defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000937 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000938>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000939//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
940//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
941//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
942//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
943//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
944//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
945//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
946//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
947//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
948//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
949//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
950//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
951//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
952//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
953//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
954//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
955//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
956//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
957//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
958//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
959//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
960//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
961//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
962//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000963
964//===----------------------------------------------------------------------===//
965// MTBUF Instructions
966//===----------------------------------------------------------------------===//
967
Tom Stellard326d6ec2014-11-05 14:50:53 +0000968//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
969//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
970//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
971defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
972defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
973defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
974defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
975defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000976
Tom Stellard8d6d4492014-04-22 16:33:57 +0000977//===----------------------------------------------------------------------===//
978// MIMG Instructions
979//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000980
Tom Stellard326d6ec2014-11-05 14:50:53 +0000981defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
982defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
983//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
984//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
985//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
986//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
987//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
988//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
989//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
990//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
991defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
992//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
993//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
994//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
995//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
996//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
997//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
998//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
999//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1000//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1001//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1002//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1003//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1004//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1005//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1006//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1007//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1008//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1009defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1010defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1011defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1012defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1013defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1014defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1015defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1016defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1017defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1018defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1019defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1020defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1021defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1022defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1023defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1024defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1025defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1026defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1027defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1028defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1029defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1030defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1031defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1032defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1033defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1034defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1035defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1036defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1037defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1038defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1039defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1040defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1041defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1042defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1043defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1044defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1045defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1046defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1047defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1048defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1049defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1050defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1051defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1052defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1053defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1054defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1055defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1056defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1057defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1058defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1059defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1060defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1061defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1062defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1063defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1064defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1065defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1066defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1067defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1068defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1069defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1070defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1071defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1072defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1073defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1074//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1075//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001076
Tom Stellard8d6d4492014-04-22 16:33:57 +00001077//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001078// Flat Instructions
1079//===----------------------------------------------------------------------===//
1080
1081let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001082def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1083def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1084def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1085def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1086def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1087def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1088def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1089def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001090
1091def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001092 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001093>;
1094
1095def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001096 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001097>;
1098
1099def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001100 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001101>;
1102
1103def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001104 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001105>;
1106
1107def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001108 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001109>;
1110
1111def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001112 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001113>;
1114
Tom Stellard326d6ec2014-11-05 14:50:53 +00001115//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1116//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1117//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1118//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1119//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1120//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1121//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1122//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1123//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1124//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1125//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1126//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1127//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1128//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1129//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1130//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1131//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1132//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1133//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1134//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1135//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1136//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1137//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1138//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1139//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1140//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1141//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1142//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1143//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1144//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1145//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1146//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1147//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1148//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001149
1150} // End HasFlatAddressSpace predicate
1151//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001152// VOP1 Instructions
1153//===----------------------------------------------------------------------===//
1154
Tom Stellard326d6ec2014-11-05 14:50:53 +00001155//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001156
Matt Arsenaultf2733702014-07-30 03:18:57 +00001157let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001158defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001159} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001160
Tom Stellardfbe435d2014-03-17 17:03:51 +00001161let Uses = [EXEC] in {
1162
1163def V_READFIRSTLANE_B32 : VOP1 <
1164 0x00000002,
1165 (outs SReg_32:$vdst),
1166 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001167 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001168 []
1169>;
1170
1171}
1172
Tom Stellard326d6ec2014-11-05 14:50:53 +00001173defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001175>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001178>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001181>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001182defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001184>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001185defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001186 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001187>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001189 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001190>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001191defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1192defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001194>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001195defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001197>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001198//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1199//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1200//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1201defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001203>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001204defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001206>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001207defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001209>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001210defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001212>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001215>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001221>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001222defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001224>;
1225
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001229defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001231>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001232defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001234>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001235defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001236 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001237>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001238defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001239 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001240>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001241defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001243>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001244defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1245defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001246 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001247>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001248
Tom Stellard326d6ec2014-11-05 14:50:53 +00001249defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1250defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1251defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001253>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001254defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "v_rcp_iflag_f32", VOP_F32_F32>;
1255defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "v_rsq_clamp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001257>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001258defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "v_rsq_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001260>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001261defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001262 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001263>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001264defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001265 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001266>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001267defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1268defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001270>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001271defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "v_rsq_clamp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001273>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001274defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001276>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001277defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001279>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001280defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001281 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001282>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001283defm V_COS_F32 : VOP1Inst <vop1<0x36>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001284 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001285>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001286defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "v_not_b32", VOP_I32_I32>;
1287defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "v_bfrev_b32", VOP_I32_I32>;
1288defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "v_ffbh_u32", VOP_I32_I32>;
1289defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "v_ffbl_b32", VOP_I32_I32>;
1290defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "v_ffbh_i32", VOP_I32_I32>;
1291//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
1292defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "v_frexp_mant_f64", VOP_F64_F64>;
1293defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "v_fract_f64", VOP_F64_F64>;
1294//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
1295defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "v_frexp_mant_f32", VOP_F32_F32>;
1296//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
1297defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "v_movreld_b32", VOP_I32_I32>;
1298defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "v_movrels_b32", VOP_I32_I32>;
1299defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001300
Tom Stellard8d6d4492014-04-22 16:33:57 +00001301
1302//===----------------------------------------------------------------------===//
1303// VINTRP Instructions
1304//===----------------------------------------------------------------------===//
1305
Tom Stellard75aadc22012-12-11 21:25:42 +00001306def V_INTERP_P1_F32 : VINTRP <
1307 0x00000000,
1308 (outs VReg_32:$dst),
1309 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001310 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001311 []> {
1312 let DisableEncoding = "$m0";
1313}
1314
1315def V_INTERP_P2_F32 : VINTRP <
1316 0x00000001,
1317 (outs VReg_32:$dst),
1318 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001319 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001320 []> {
1321
1322 let Constraints = "$src0 = $dst";
1323 let DisableEncoding = "$src0,$m0";
1324
1325}
1326
1327def V_INTERP_MOV_F32 : VINTRP <
1328 0x00000002,
1329 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001330 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001331 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001332 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001333 let DisableEncoding = "$m0";
1334}
1335
Tom Stellard8d6d4492014-04-22 16:33:57 +00001336//===----------------------------------------------------------------------===//
1337// VOP2 Instructions
1338//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001339
1340def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001341 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001342 "v_cndmask_b32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001343 []
1344>{
1345 let DisableEncoding = "$vcc";
1346}
1347
1348def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001349 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001350 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001351 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001352> {
1353 let src0_modifiers = 0;
1354 let src1_modifiers = 0;
1355 let src2_modifiers = 0;
1356}
Tom Stellard75aadc22012-12-11 21:25:42 +00001357
Tom Stellardc149dc02013-11-27 21:23:35 +00001358def V_READLANE_B32 : VOP2 <
1359 0x00000001,
1360 (outs SReg_32:$vdst),
1361 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001362 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001363 []
1364>;
1365
1366def V_WRITELANE_B32 : VOP2 <
1367 0x00000002,
1368 (outs VReg_32:$vdst),
1369 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001370 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001371 []
1372>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001373
Christian Konig76edd4f2013-02-26 17:52:29 +00001374let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001375defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "v_add_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001376 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001377>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001378
Tom Stellard326d6ec2014-11-05 14:50:53 +00001379defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1380defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "v_subrev_f32",
1381 VOP_F32_F32_F32, null_frag, "v_sub_f32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001382>;
Christian Konig3c145802013-03-27 09:12:59 +00001383} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001384
Matt Arsenault95e48662014-11-13 19:26:47 +00001385let isCommutable = 1 in {
1386
Tom Stellard326d6ec2014-11-05 14:50:53 +00001387defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001388 VOP_F32_F32_F32
1389>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001390
Tom Stellard326d6ec2014-11-05 14:50:53 +00001391defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "v_mul_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001393>;
1394
Tom Stellard326d6ec2014-11-05 14:50:53 +00001395defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "v_mul_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001397>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001398
Tom Stellard326d6ec2014-11-05 14:50:53 +00001399defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "v_mul_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001400 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001401>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001402//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1403defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "v_mul_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001404 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001405>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001406//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001407
Christian Konig76edd4f2013-02-26 17:52:29 +00001408
Tom Stellard326d6ec2014-11-05 14:50:53 +00001409defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001410 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001411>;
1412
Tom Stellard326d6ec2014-11-05 14:50:53 +00001413defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001414 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001415>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001416
Tom Stellard326d6ec2014-11-05 14:50:53 +00001417defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "v_min_f32", VOP_F32_F32_F32, fminnum>;
1418defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "v_max_f32", VOP_F32_F32_F32, fmaxnum>;
1419defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "v_min_i32", VOP_I32_I32_I32, AMDGPUsmin>;
1420defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "v_max_i32", VOP_I32_I32_I32, AMDGPUsmax>;
1421defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "v_min_u32", VOP_I32_I32_I32, AMDGPUumin>;
1422defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "v_max_u32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001423
Tom Stellard326d6ec2014-11-05 14:50:53 +00001424defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001425
1426defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001427 vop2<0x16>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001428>;
1429
Tom Stellard326d6ec2014-11-05 14:50:53 +00001430defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001431 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001432>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001434 vop2<0x18>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001435>;
Christian Konig3c145802013-03-27 09:12:59 +00001436
Tom Stellard82166022013-11-13 23:36:37 +00001437let hasPostISelHook = 1 in {
1438
Tom Stellard326d6ec2014-11-05 14:50:53 +00001439defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001440
1441}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001442defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001443 vop2<0x1a>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001444>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001445
Tom Stellard326d6ec2014-11-05 14:50:53 +00001446defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "v_and_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001447 VOP_I32_I32_I32, and>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001448defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "v_or_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001449 VOP_I32_I32_I32, or
1450>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001451defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "v_xor_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001452 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001453>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001454
1455} // End isCommutable = 1
1456
Tom Stellard326d6ec2014-11-05 14:50:53 +00001457defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001458 VOP_I32_I32_I32, AMDGPUbfm>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001459
1460let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001461defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "v_mac_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001462} // End isCommutable = 1
1463
Tom Stellard326d6ec2014-11-05 14:50:53 +00001464defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "v_madmk_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001465
1466let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001467defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "v_madak_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001468} // End isCommutable = 1
1469
1470
Tom Stellard326d6ec2014-11-05 14:50:53 +00001471defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1472defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Matt Arsenault95e48662014-11-13 19:26:47 +00001473
Tom Stellardb4a313a2014-08-01 00:32:39 +00001474 VOP_I32_I32_I32
1475>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001476defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477 VOP_I32_I32_I32
1478>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001479
Christian Konig3c145802013-03-27 09:12:59 +00001480let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001481// No patterns so that the scalar instructions are always selected.
1482// The scalar versions will be replaced with vector when needed later.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001483defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "v_add_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484 VOP_I32_I32_I32, add
1485>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001486defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "v_sub_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487 VOP_I32_I32_I32, sub
1488>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001489defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "v_subrev_i32",
1490 VOP_I32_I32_I32, null_frag, "v_sub_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001492
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001493let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard326d6ec2014-11-05 14:50:53 +00001494defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "v_addc_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001495 VOP_I32_I32_I32_VCC, adde
1496>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001497defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "v_subb_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001498 VOP_I32_I32_I32_VCC, sube
1499>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001500defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "v_subbrev_u32",
1501 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001502>;
1503
Christian Konigd3039962013-02-26 17:52:09 +00001504} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001505} // End isCommutable = 1, Defs = [VCC]
1506
Tom Stellard326d6ec2014-11-05 14:50:53 +00001507defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001508 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001509>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001510////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1511////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1512////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1513defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001514 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001515>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001516////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1517////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001518
1519//===----------------------------------------------------------------------===//
1520// VOP3 Instructions
1521//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001522
Matt Arsenault95e48662014-11-13 19:26:47 +00001523let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001524defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001526>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001527
Tom Stellard326d6ec2014-11-05 14:50:53 +00001528defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001530>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001531
Tom Stellard326d6ec2014-11-05 14:50:53 +00001532defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001533 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1534>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001535defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001537>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001538} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001539
Tom Stellard326d6ec2014-11-05 14:50:53 +00001540defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001542>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001543defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544 VOP_F32_F32_F32_F32
1545>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001546defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001547 VOP_F32_F32_F32_F32
1548>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001549defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550 VOP_F32_F32_F32_F32
1551>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001552defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001553 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1554>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001555defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1557>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001558defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001559 VOP_I32_I32_I32_I32, AMDGPUbfi
1560>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001561
1562let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001563defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001564 VOP_F32_F32_F32_F32, fma
1565>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001566defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001567 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001568>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001569} // End isCommutable = 1
1570
Tom Stellard326d6ec2014-11-05 14:50:53 +00001571//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
1572defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001573 VOP_I32_I32_I32_I32
1574>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001575defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001576 VOP_I32_I32_I32_I32
1577>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001578defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001579 VOP_F32_F32_F32_F32>;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001580defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32",
1581 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1582
1583defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32",
1584 VOP_I32_I32_I32_I32, AMDGPUsmin3
1585>;
1586defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32",
1587 VOP_I32_I32_I32_I32, AMDGPUumin3
1588>;
1589defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32",
1590 VOP_F32_F32_F32_F32, AMDGPUfmax3
1591>;
1592defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32",
1593 VOP_I32_I32_I32_I32, AMDGPUsmax3
1594>;
1595defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32",
1596 VOP_I32_I32_I32_I32, AMDGPUumax3
1597>;
1598//def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1599//def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1600//def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001601//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1602//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1603//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
1604defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001605 VOP_I32_I32_I32_I32
1606>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001607////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001608defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001609 vop3<0x15f>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001610>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001612 vop3<0x160>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001613>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001614
Tom Stellard326d6ec2014-11-05 14:50:53 +00001615defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001617>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001618defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001620>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001621defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001622 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001623>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001624
Tom Stellard7512c082013-07-12 18:14:56 +00001625let isCommutable = 1 in {
1626
Tom Stellard326d6ec2014-11-05 14:50:53 +00001627defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001628 VOP_F64_F64_F64, fadd
1629>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001630defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001631 VOP_F64_F64_F64, fmul
1632>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001633
Tom Stellard326d6ec2014-11-05 14:50:53 +00001634defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001635 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001637defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001638 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639>;
Tom Stellard7512c082013-07-12 18:14:56 +00001640
1641} // isCommutable = 1
1642
Tom Stellard326d6ec2014-11-05 14:50:53 +00001643defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001644 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001645>;
Christian Konig70a50322013-03-27 09:12:51 +00001646
1647let isCommutable = 1 in {
1648
Tom Stellard326d6ec2014-11-05 14:50:53 +00001649defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001650 VOP_I32_I32_I32
1651>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001652defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001653 VOP_I32_I32_I32
1654>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001655defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656 VOP_I32_I32_I32
1657>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001658defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001659 VOP_I32_I32_I32
1660>;
Christian Konig70a50322013-03-27 09:12:51 +00001661
1662} // isCommutable = 1
1663
Tom Stellard326d6ec2014-11-05 14:50:53 +00001664defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001665
1666// Double precision division pre-scale.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001667defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001668
Matt Arsenault95e48662014-11-13 19:26:47 +00001669let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001670defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001671 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001672>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001673defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001674 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001675>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001676} // End isCommutable = 1
1677
Tom Stellard326d6ec2014-11-05 14:50:53 +00001678//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1679//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1680//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001681
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001683 vop3<0x174>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001684>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001685
Tom Stellard8d6d4492014-04-22 16:33:57 +00001686//===----------------------------------------------------------------------===//
1687// Pseudo Instructions
1688//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001689
Tom Stellard75aadc22012-12-11 21:25:42 +00001690let isCodeGenOnly = 1, isPseudo = 1 in {
1691
Tom Stellard1bd80722014-04-30 15:31:33 +00001692def V_MOV_I1 : InstSI <
1693 (outs VReg_1:$dst),
1694 (ins i1imm:$src),
1695 "", [(set i1:$dst, (imm:$src))]
1696>;
1697
Tom Stellard365a2b42014-05-15 14:41:50 +00001698def V_AND_I1 : InstSI <
1699 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1700 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1701>;
1702
1703def V_OR_I1 : InstSI <
1704 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1705 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1706>;
1707
Tom Stellard54a3b652014-07-21 14:01:10 +00001708def V_XOR_I1 : InstSI <
1709 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1710 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1711>;
1712
Tom Stellard60024a02014-09-24 01:33:24 +00001713let hasSideEffects = 1 in {
1714def SGPR_USE : InstSI <(outs),(ins), "", []>;
1715}
1716
Matt Arsenault8fb37382013-10-11 21:03:36 +00001717// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001718// and should be lowered to ISA instructions prior to codegen.
1719
Tom Stellardf8794352012-12-19 22:10:31 +00001720let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1721 Uses = [EXEC], Defs = [EXEC] in {
1722
1723let isBranch = 1, isTerminator = 1 in {
1724
Tom Stellard919bb6b2014-04-29 23:12:53 +00001725def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001726 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001727 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001728 "",
1729 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001730>;
1731
Tom Stellardf8794352012-12-19 22:10:31 +00001732def SI_ELSE : InstSI <
1733 (outs SReg_64:$dst),
1734 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001735 "",
1736 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001737> {
Tom Stellardf8794352012-12-19 22:10:31 +00001738 let Constraints = "$src = $dst";
1739}
1740
1741def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001742 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001743 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001744 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001745 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001746>;
Tom Stellardf8794352012-12-19 22:10:31 +00001747
1748} // end isBranch = 1, isTerminator = 1
1749
1750def SI_BREAK : InstSI <
1751 (outs SReg_64:$dst),
1752 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001753 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001754 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001755>;
1756
1757def SI_IF_BREAK : InstSI <
1758 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001759 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001760 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001761 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001762>;
1763
1764def SI_ELSE_BREAK : InstSI <
1765 (outs SReg_64:$dst),
1766 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001767 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001768 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001769>;
1770
1771def SI_END_CF : InstSI <
1772 (outs),
1773 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001774 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001775 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001776>;
1777
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001778def SI_KILL : InstSI <
1779 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001780 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001781 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001782 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001783>;
1784
Tom Stellardf8794352012-12-19 22:10:31 +00001785} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1786 // Uses = [EXEC], Defs = [EXEC]
1787
Christian Konig2989ffc2013-03-18 11:34:16 +00001788let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1789
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001790//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001791
1792let UseNamedOperandTable = 1 in {
1793
Tom Stellard0e70de52014-05-16 20:56:45 +00001794def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001795 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001796 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001797 "", []
1798> {
1799 let isRegisterLoad = 1;
1800 let mayLoad = 1;
1801}
1802
Tom Stellard0e70de52014-05-16 20:56:45 +00001803class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001804 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001805 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001806 "", []
1807> {
1808 let isRegisterStore = 1;
1809 let mayStore = 1;
1810}
1811
1812let usesCustomInserter = 1 in {
1813def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1814} // End usesCustomInserter = 1
1815def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1816
1817
1818} // End UseNamedOperandTable = 1
1819
Christian Konig2989ffc2013-03-18 11:34:16 +00001820def SI_INDIRECT_SRC : InstSI <
1821 (outs VReg_32:$dst, SReg_64:$temp),
1822 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001823 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001824 []
1825>;
1826
1827class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1828 (outs rc:$dst, SReg_64:$temp),
1829 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001830 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001831 []
1832> {
1833 let Constraints = "$src = $dst";
1834}
1835
Tom Stellard81d871d2013-11-13 23:36:50 +00001836def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001837def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1838def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1839def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1840def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1841
1842} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1843
Tom Stellard556d9aa2013-06-03 17:39:37 +00001844let usesCustomInserter = 1 in {
1845
Tom Stellard2a6a61052013-07-12 18:15:08 +00001846def V_SUB_F64 : InstSI <
1847 (outs VReg_64:$dst),
1848 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001849 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001850 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001851>;
1852
Tom Stellard556d9aa2013-06-03 17:39:37 +00001853} // end usesCustomInserter
1854
Tom Stellardeba61072014-05-02 15:41:42 +00001855multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1856
1857 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001858 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001859 (ins sgpr_class:$src, i32imm:$frame_idx),
1860 "", []
1861 >;
1862
1863 def _RESTORE : InstSI <
1864 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001865 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001866 "", []
1867 >;
1868
1869}
1870
Tom Stellard060ae392014-06-10 21:20:38 +00001871defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001872defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1873defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1874defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1875defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1876
Tom Stellard96468902014-09-24 01:33:17 +00001877multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1878 def _SAVE : InstSI <
1879 (outs),
1880 (ins vgpr_class:$src, i32imm:$frame_idx),
1881 "", []
1882 >;
1883
1884 def _RESTORE : InstSI <
1885 (outs vgpr_class:$dst),
1886 (ins i32imm:$frame_idx),
1887 "", []
1888 >;
1889}
1890
1891defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1892defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1893defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1894defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1895defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1896defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1897
Tom Stellard067c8152014-07-21 14:01:14 +00001898let Defs = [SCC] in {
1899
1900def SI_CONSTDATA_PTR : InstSI <
1901 (outs SReg_64:$dst),
1902 (ins),
1903 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1904>;
1905
1906} // End Defs = [SCC]
1907
Tom Stellard75aadc22012-12-11 21:25:42 +00001908} // end IsCodeGenOnly, isPseudo
1909
Tom Stellard0e70de52014-05-16 20:56:45 +00001910} // end SubtargetPredicate = SI
1911
1912let Predicates = [isSI] in {
1913
Christian Konig2aca0432013-02-21 15:17:32 +00001914def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001915 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001916 (V_CNDMASK_B32_e64 $src2, $src1,
1917 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1918 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001919>;
1920
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001921def : Pat <
1922 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001923 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001924>;
1925
Tom Stellard75aadc22012-12-11 21:25:42 +00001926/* int_SI_vs_load_input */
1927def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001928 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001929 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001930>;
1931
1932/* int_SI_export */
1933def : Pat <
1934 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001935 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001936 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001937 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001938>;
1939
Tom Stellard8d6d4492014-04-22 16:33:57 +00001940//===----------------------------------------------------------------------===//
1941// SMRD Patterns
1942//===----------------------------------------------------------------------===//
1943
1944multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1945
1946 // 1. Offset as 8bit DWORD immediate
1947 def : Pat <
1948 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1949 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1950 >;
1951
1952 // 2. Offset loaded in an 32bit SGPR
1953 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001954 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1955 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001956 >;
1957
1958 // 3. No offset at all
1959 def : Pat <
1960 (constant_load i64:$sbase),
1961 (vt (Instr_IMM $sbase, 0))
1962 >;
1963}
1964
1965defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1966defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001967defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1968defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1969defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1970defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1971defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1972
1973// 1. Offset as 8bit DWORD immediate
1974def : Pat <
1975 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1976 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1977>;
1978
1979// 2. Offset loaded in an 32bit SGPR
1980def : Pat <
1981 (SIload_constant v4i32:$sbase, imm:$offset),
1982 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1983>;
1984
Tom Stellardae4c9e72014-06-20 17:06:11 +00001985} // Predicates = [isSI] in {
1986
1987//===----------------------------------------------------------------------===//
1988// SOP1 Patterns
1989//===----------------------------------------------------------------------===//
1990
Tom Stellardae4c9e72014-06-20 17:06:11 +00001991def : Pat <
1992 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001993 (i64 (REG_SEQUENCE SReg_64,
1994 (S_BCNT1_I32_B64 $src), sub0,
1995 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001996>;
1997
Tom Stellard58ac7442014-04-29 23:12:48 +00001998//===----------------------------------------------------------------------===//
1999// SOP2 Patterns
2000//===----------------------------------------------------------------------===//
2001
Tom Stellard80942a12014-09-05 14:07:59 +00002002// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002003// case, the sgpr-copies pass will fix this to use the vector version.
2004def : Pat <
2005 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002006 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002007>;
2008
Tom Stellardb2114ca2014-07-21 14:01:12 +00002009let Predicates = [isSI] in {
2010
Tom Stellard58ac7442014-04-29 23:12:48 +00002011//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002012// SOPP Patterns
2013//===----------------------------------------------------------------------===//
2014
2015def : Pat <
2016 (int_AMDGPU_barrier_global),
2017 (S_BARRIER)
2018>;
2019
2020//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002021// VOP1 Patterns
2022//===----------------------------------------------------------------------===//
2023
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002024let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002025def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002026defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002027defm : RsqPat<V_RSQ_F32_e32, f32>;
2028}
2029
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002030//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002031// VOP2 Patterns
2032//===----------------------------------------------------------------------===//
2033
Tom Stellardae4c9e72014-06-20 17:06:11 +00002034def : Pat <
2035 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002036 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002037>;
2038
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002039/********** ======================= **********/
2040/********** Image sampling patterns **********/
2041/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002042
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002043// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002044class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002045 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002046 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2047 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2048 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2049 $addr, $rsrc, $sampler)
2050>;
2051
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002052multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2053 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2054 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2055 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2056 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2057 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2058}
2059
2060// Image only
2061class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002062 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002063 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2064 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2065 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2066 $addr, $rsrc)
2067>;
2068
2069multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2070 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2071 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2072 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2073}
2074
2075// Basic sample
2076defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2077defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2078defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2079defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2080defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2081defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2082defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2083defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2084defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2085defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2086
2087// Sample with comparison
2088defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2089defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2096defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2097defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2098
2099// Sample with offsets
2100defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2102defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2103defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2104defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2105defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2106defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2107defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2108defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2109defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2110
2111// Sample with comparison and offsets
2112defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2113defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2114defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2115defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2118defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2119defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2120defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2121defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2122
2123// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002124// Only the variants which make sense are defined.
2125def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2126def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2129def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2130def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2131def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2132def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2133def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2134
2135def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2136def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2137def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2139def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2140def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2141def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2142def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2143def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2144
2145def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2146def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2147def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2148def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2149def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2150def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2151def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2152def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2153def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2154
2155def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2156def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2157def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2158def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2159def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2160def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2161def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2162def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2163
2164def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2165def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2166def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2167
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002168def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2169defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2170defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2171
Tom Stellard9fa17912013-08-14 23:24:45 +00002172/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002173def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002174 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002175 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002176>;
2177
Tom Stellard9fa17912013-08-14 23:24:45 +00002178class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002179 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002180 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002181>;
2182
Tom Stellard9fa17912013-08-14 23:24:45 +00002183class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002184 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002185 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002186>;
2187
Tom Stellard9fa17912013-08-14 23:24:45 +00002188class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002189 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002190 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002191>;
2192
Tom Stellard9fa17912013-08-14 23:24:45 +00002193class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002194 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002195 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002196 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002197>;
2198
Tom Stellard9fa17912013-08-14 23:24:45 +00002199class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002200 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002201 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002202 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002203>;
2204
Tom Stellard9fa17912013-08-14 23:24:45 +00002205/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002206multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2207 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2208MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002209 def : SamplePattern <SIsample, sample, addr_type>;
2210 def : SampleRectPattern <SIsample, sample, addr_type>;
2211 def : SampleArrayPattern <SIsample, sample, addr_type>;
2212 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2213 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002214
Tom Stellard9fa17912013-08-14 23:24:45 +00002215 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2216 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2217 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2218 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002219
Tom Stellard9fa17912013-08-14 23:24:45 +00002220 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2221 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2222 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2223 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002224
Tom Stellard9fa17912013-08-14 23:24:45 +00002225 def : SamplePattern <SIsampled, sample_d, addr_type>;
2226 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2227 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2228 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002229}
2230
Tom Stellard682bfbc2013-10-10 17:11:24 +00002231defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2232 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2233 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2234 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002235 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002236defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2237 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2238 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2239 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002240 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002241defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2242 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2243 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2244 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002245 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002246defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2247 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2248 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2249 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002250 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002251
Tom Stellard353b3362013-05-06 23:02:12 +00002252/* int_SI_imageload for texture fetches consuming varying address parameters */
2253class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2254 (name addr_type:$addr, v32i8:$rsrc, imm),
2255 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2256>;
2257
2258class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2259 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2260 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2261>;
2262
Tom Stellard3494b7e2013-08-14 22:22:14 +00002263class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2264 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2265 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2266>;
2267
2268class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2269 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2270 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2271>;
2272
Tom Stellard16a9a202013-08-14 23:24:17 +00002273multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2274 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2275 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002276}
2277
Tom Stellard16a9a202013-08-14 23:24:17 +00002278multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2279 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2280 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2281}
2282
Tom Stellard682bfbc2013-10-10 17:11:24 +00002283defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2284defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002285
Tom Stellard682bfbc2013-10-10 17:11:24 +00002286defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2287defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002288
Tom Stellardf787ef12013-05-06 23:02:19 +00002289/* Image resource information */
2290def : Pat <
2291 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002292 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002293>;
2294
2295def : Pat <
2296 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002297 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002298>;
2299
Tom Stellard3494b7e2013-08-14 22:22:14 +00002300def : Pat <
2301 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002302 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002303>;
2304
Christian Konig4a1b9c32013-03-18 11:34:10 +00002305/********** ============================================ **********/
2306/********** Extraction, Insertion, Building and Casting **********/
2307/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002308
Christian Konig4a1b9c32013-03-18 11:34:10 +00002309foreach Index = 0-2 in {
2310 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002311 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002312 >;
2313 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002314 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002315 >;
2316
2317 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002318 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002319 >;
2320 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002321 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002322 >;
2323}
2324
2325foreach Index = 0-3 in {
2326 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002327 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002328 >;
2329 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002330 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002331 >;
2332
2333 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002334 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002335 >;
2336 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002337 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002338 >;
2339}
2340
2341foreach Index = 0-7 in {
2342 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002343 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002344 >;
2345 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002347 >;
2348
2349 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002350 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002351 >;
2352 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002353 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002354 >;
2355}
2356
2357foreach Index = 0-15 in {
2358 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002359 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002360 >;
2361 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002362 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002363 >;
2364
2365 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002366 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002367 >;
2368 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002369 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002370 >;
2371}
Tom Stellard75aadc22012-12-11 21:25:42 +00002372
Tom Stellard75aadc22012-12-11 21:25:42 +00002373def : BitConvert <i32, f32, SReg_32>;
2374def : BitConvert <i32, f32, VReg_32>;
2375
2376def : BitConvert <f32, i32, SReg_32>;
2377def : BitConvert <f32, i32, VReg_32>;
2378
Tom Stellard7512c082013-07-12 18:14:56 +00002379def : BitConvert <i64, f64, VReg_64>;
2380
2381def : BitConvert <f64, i64, VReg_64>;
2382
Tom Stellarded2f6142013-07-18 21:43:42 +00002383def : BitConvert <v2f32, v2i32, VReg_64>;
2384def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002385def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002386def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002387def : BitConvert <v2f32, i64, VReg_64>;
2388def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002389def : BitConvert <v2i32, f64, VReg_64>;
2390def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002391def : BitConvert <v4f32, v4i32, VReg_128>;
2392def : BitConvert <v4i32, v4f32, VReg_128>;
2393
Tom Stellard967bf582014-02-13 23:34:15 +00002394def : BitConvert <v8f32, v8i32, SReg_256>;
2395def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002396def : BitConvert <v8i32, v32i8, SReg_256>;
2397def : BitConvert <v32i8, v8i32, SReg_256>;
2398def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002399def : BitConvert <v8i32, v8f32, VReg_256>;
2400def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002401def : BitConvert <v32i8, v8i32, VReg_256>;
2402
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002403def : BitConvert <v16i32, v16f32, VReg_512>;
2404def : BitConvert <v16f32, v16i32, VReg_512>;
2405
Christian Konig8dbe6f62013-02-21 15:17:27 +00002406/********** =================== **********/
2407/********** Src & Dst modifiers **********/
2408/********** =================== **********/
2409
2410def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002411 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2412 (f32 FP_ZERO), (f32 FP_ONE)),
2413 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002414>;
2415
Michel Danzer624b02a2014-02-04 07:12:38 +00002416/********** ================================ **********/
2417/********** Floating point absolute/negative **********/
2418/********** ================================ **********/
2419
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002420// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002421
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002422// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002423def : Pat <
2424 (fneg (fabs f32:$src)),
2425 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2426>;
2427
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002428// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002429def : Pat <
2430 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002431 (REG_SEQUENCE VReg_64,
2432 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2433 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002434 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002435 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2436 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002437>;
2438
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002439def : Pat <
2440 (fabs f32:$src),
2441 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2442>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002443
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002444def : Pat <
2445 (fneg f32:$src),
2446 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2447>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002448
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002449def : Pat <
2450 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002451 (REG_SEQUENCE VReg_64,
2452 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2453 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002454 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002455 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2456 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002457>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002458
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002459def : Pat <
2460 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002461 (REG_SEQUENCE VReg_64,
2462 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2463 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002464 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002465 (V_MOV_B32_e32 0x80000000)),
2466 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002467>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002468
Christian Konigc756cb992013-02-16 11:28:22 +00002469/********** ================== **********/
2470/********** Immediate Patterns **********/
2471/********** ================== **********/
2472
2473def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002474 (SGPRImm<(i32 imm)>:$imm),
2475 (S_MOV_B32 imm:$imm)
2476>;
2477
2478def : Pat <
2479 (SGPRImm<(f32 fpimm)>:$imm),
2480 (S_MOV_B32 fpimm:$imm)
2481>;
2482
2483def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002484 (i32 imm:$imm),
2485 (V_MOV_B32_e32 imm:$imm)
2486>;
2487
2488def : Pat <
2489 (f32 fpimm:$imm),
2490 (V_MOV_B32_e32 fpimm:$imm)
2491>;
2492
2493def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002494 (i64 InlineImm<i64>:$imm),
2495 (S_MOV_B64 InlineImm<i64>:$imm)
2496>;
2497
Tom Stellard75aadc22012-12-11 21:25:42 +00002498/********** ===================== **********/
2499/********** Interpolation Paterns **********/
2500/********** ===================== **********/
2501
2502def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002503 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2504 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002505>;
2506
2507def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002508 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2509 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2510 imm:$attr_chan, imm:$attr, i32:$params),
2511 (EXTRACT_SUBREG $ij, sub1),
2512 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002513>;
2514
2515/********** ================== **********/
2516/********** Intrinsic Patterns **********/
2517/********** ================== **********/
2518
2519/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002520def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002521
2522def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002523 (int_AMDGPU_div f32:$src0, f32:$src1),
2524 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002525>;
2526
2527def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002528 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002529 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2530 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2531 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002532>;
2533
Tom Stellard75aadc22012-12-11 21:25:42 +00002534def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002535 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002536 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002537 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2538 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2539 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002540 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002541 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2542 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2543 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002544 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002545 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2546 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2547 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002548 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002549 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2550 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2551 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002552 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002553>;
2554
Michel Danzer0cc991e2013-02-22 11:22:58 +00002555def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002556 (i32 (sext i1:$src0)),
2557 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002558>;
2559
Tom Stellardf16d38c2014-02-13 23:34:13 +00002560class Ext32Pat <SDNode ext> : Pat <
2561 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002562 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2563>;
2564
Tom Stellardf16d38c2014-02-13 23:34:13 +00002565def : Ext32Pat <zext>;
2566def : Ext32Pat <anyext>;
2567
Tom Stellard8d6d4492014-04-22 16:33:57 +00002568// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002569def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002570 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002571 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002572>;
2573
Michel Danzer8caa9042013-04-10 17:17:56 +00002574// The multiplication scales from [0,1] to the unsigned integer range
2575def : Pat <
2576 (AMDGPUurecip i32:$src0),
2577 (V_CVT_U32_F32_e32
2578 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2579 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2580>;
2581
Michel Danzer8d696172013-07-10 16:36:52 +00002582def : Pat <
2583 (int_SI_tid),
2584 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002585 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002586>;
2587
Tom Stellard0289ff42014-05-16 20:56:44 +00002588//===----------------------------------------------------------------------===//
2589// VOP3 Patterns
2590//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002591
Matt Arsenaulteb260202014-05-22 18:00:15 +00002592def : IMad24Pat<V_MAD_I32_I24>;
2593def : UMad24Pat<V_MAD_U32_U24>;
2594
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002595def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002596 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002597 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002598>;
2599
2600def : Pat <
2601 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002602 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002603>;
2604
Matt Arsenault8675db12014-08-29 16:01:14 +00002605def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2606
2607
Matt Arsenault7d858d82014-11-02 23:46:54 +00002608defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002609def : ROTRPattern <V_ALIGNBIT_B32>;
2610
Michel Danzer49812b52013-07-10 16:37:07 +00002611/********** ======================= **********/
2612/********** Load/Store Patterns **********/
2613/********** ======================= **********/
2614
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002615class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2616 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002617 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002618>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002619
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002620def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2621def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2622def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2623def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2624def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002625
2626let AddedComplexity = 100 in {
2627
2628def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2629
2630} // End AddedComplexity = 100
2631
2632def : Pat <
2633 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2634 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002635 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002636>;
Michel Danzer49812b52013-07-10 16:37:07 +00002637
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002638class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2639 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002640 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002641>;
Michel Danzer49812b52013-07-10 16:37:07 +00002642
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002643def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2644def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2645def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002646
2647let AddedComplexity = 100 in {
2648
2649def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2650} // End AddedComplexity = 100
2651
2652def : Pat <
2653 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2654 i8:$offset1)),
2655 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002656 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2657 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002658>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002659
Matt Arsenault8ae59612014-09-05 16:24:58 +00002660class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2661 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002662 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002663>;
Matt Arsenault72574102014-06-11 18:08:34 +00002664
Matt Arsenault9e874542014-06-11 18:08:45 +00002665// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002666//
2667// We need to use something for the data0, so we set a register to
2668// -1. For the non-rtn variants, the manual says it does
2669// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2670// will always do the increment so I'm assuming it's the same.
2671//
2672// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2673// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2674// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002675class DSAtomicIncRetPat<DS inst, ValueType vt,
2676 Instruction LoadImm, PatFrag frag> : Pat <
2677 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002678 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002679>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002680
Matt Arsenault9e874542014-06-11 18:08:45 +00002681
Matt Arsenault8ae59612014-09-05 16:24:58 +00002682class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2683 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002684 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002685>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002686
2687
2688// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002689def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2690 S_MOV_B32, atomic_load_add_local>;
2691def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2692 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002693
Matt Arsenault8ae59612014-09-05 16:24:58 +00002694def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2695def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2696def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2697def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2698def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2699def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2700def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2701def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2702def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2703def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002704
Matt Arsenault8ae59612014-09-05 16:24:58 +00002705def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002706
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002707// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002708def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2709 S_MOV_B64, atomic_load_add_local>;
2710def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2711 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002712
Matt Arsenault8ae59612014-09-05 16:24:58 +00002713def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2714def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2715def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2716def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2717def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2718def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2719def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2720def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2721def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2722def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002723
Matt Arsenault8ae59612014-09-05 16:24:58 +00002724def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002725
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002726
Tom Stellard556d9aa2013-06-03 17:39:37 +00002727//===----------------------------------------------------------------------===//
2728// MUBUF Patterns
2729//===----------------------------------------------------------------------===//
2730
Tom Stellard07a10a32013-06-03 17:39:43 +00002731multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002732 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002733 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002734 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2735 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002736 >;
2737}
2738
Tom Stellardb02094e2014-07-21 15:45:01 +00002739defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2740defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2741defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2742defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2743defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2744defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2745defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2746
2747class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2748 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2749 i32:$soffset, u16imm:$offset))),
2750 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2751>;
2752
2753def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2754def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2755def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2756def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2757def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2758def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2759def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002760
Michel Danzer13736222014-01-27 07:20:51 +00002761// BUFFER_LOAD_DWORD*, addr64=0
2762multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2763 MUBUF bothen> {
2764
2765 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002766 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002767 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2768 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002769 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002770 (as_i1imm $slc), (as_i1imm $tfe))
2771 >;
2772
2773 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002774 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002775 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002776 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002777 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002778 (as_i1imm $tfe))
2779 >;
2780
2781 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002782 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002783 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2784 imm:$tfe)),
2785 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2786 (as_i1imm $slc), (as_i1imm $tfe))
2787 >;
2788
2789 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002790 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002791 imm, 1, 1, imm:$glc, imm:$slc,
2792 imm:$tfe)),
2793 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2794 (as_i1imm $tfe))
2795 >;
2796}
2797
2798defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2799 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2800defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2801 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2802defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2803 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2804
Tom Stellardb02094e2014-07-21 15:45:01 +00002805class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002806 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2807 u16imm:$offset)),
2808 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002809>;
2810
Tom Stellardddea4862014-08-11 22:18:14 +00002811def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2812def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2813def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2814def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2815def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002816
2817/*
2818class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2819 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2820 (Instr $value, $srsrc, $vaddr, $offset)
2821>;
2822
2823def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2824def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2825def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2826def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2827def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2828
2829*/
2830
Tom Stellardafcf12f2013-09-12 02:55:14 +00002831//===----------------------------------------------------------------------===//
2832// MTBUF Patterns
2833//===----------------------------------------------------------------------===//
2834
2835// TBUFFER_STORE_FORMAT_*, addr64=0
2836class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002837 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002838 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2839 imm:$nfmt, imm:$offen, imm:$idxen,
2840 imm:$glc, imm:$slc, imm:$tfe),
2841 (opcode
2842 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2843 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2844 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2845>;
2846
2847def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2848def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2849def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2850def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2851
Matt Arsenault84543822014-06-11 18:11:34 +00002852let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002853
2854// Sea island new arithmetic instructinos
Tom Stellard326d6ec2014-11-05 14:50:53 +00002855defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "v_trunc_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002856 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002857>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002858defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "v_ceil_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002859 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002860>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002861defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "v_floor_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002862 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002863>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002864defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "v_rndne_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002865 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002866>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002867
Tom Stellard326d6ec2014-11-05 14:50:53 +00002868defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002869 VOP_I32_I32_I32
2870>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002871defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002872 VOP_I32_I32_I32
2873>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002874defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002875 VOP_I32_I32_I32
2876>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002877
2878let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002879defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002880 VOP_I64_I32_I32_I64
2881>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002882
2883// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002884defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002885 VOP_I64_I32_I32_I64
2886>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002887} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002888
2889// Remaining instructions:
2890// FLAT_*
2891// S_CBRANCH_CDBGUSER
2892// S_CBRANCH_CDBGSYS
2893// S_CBRANCH_CDBGSYS_OR_USER
2894// S_CBRANCH_CDBGSYS_AND_USER
2895// S_DCACHE_INV_VOL
2896// V_EXP_LEGACY_F32
2897// V_LOG_LEGACY_F32
2898// DS_NOP
2899// DS_GWS_SEMA_RELEASE_ALL
2900// DS_WRAP_RTN_B32
2901// DS_CNDXCHG32_RTN_B64
2902// DS_WRITE_B96
2903// DS_WRITE_B128
2904// DS_CONDXCHG32_RTN_B128
2905// DS_READ_B96
2906// DS_READ_B128
2907// BUFFER_LOAD_DWORDX3
2908// BUFFER_STORE_DWORDX3
2909
Matt Arsenault84543822014-06-11 18:11:34 +00002910} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002911
Matt Arsenault3f981402014-09-15 15:41:53 +00002912//===----------------------------------------------------------------------===//
2913// Flat Patterns
2914//===----------------------------------------------------------------------===//
2915
2916class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2917 PatFrag flat_ld> :
2918 Pat <(vt (flat_ld i64:$ptr)),
2919 (Instr_ADDR64 $ptr)
2920>;
2921
2922def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2923def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2924def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2925def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2926def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2927def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2928def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2929def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2930def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2931
2932class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2933 Pat <(st vt:$value, i64:$ptr),
2934 (Instr $value, $ptr)
2935 >;
2936
2937def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2938def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2939def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2940def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2941def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2942def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002943
Christian Konig2989ffc2013-03-18 11:34:16 +00002944/********** ====================== **********/
2945/********** Indirect adressing **********/
2946/********** ====================== **********/
2947
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002948multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002949
Christian Konig2989ffc2013-03-18 11:34:16 +00002950 // 1. Extract with offset
2951 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002952 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002953 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002954 >;
2955
2956 // 2. Extract without offset
2957 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002958 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002959 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002960 >;
2961
2962 // 3. Insert with offset
2963 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002964 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002965 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002966 >;
2967
2968 // 4. Insert without offset
2969 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002970 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002971 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002972 >;
2973}
2974
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002975defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2976defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2977defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2978defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2979
2980defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2981defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2982defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2983defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002984
Tom Stellard81d871d2013-11-13 23:36:50 +00002985//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002986// Conversion Patterns
2987//===----------------------------------------------------------------------===//
2988
2989def : Pat<(i32 (sext_inreg i32:$src, i1)),
2990 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2991
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002992// Handle sext_inreg in i64
2993def : Pat <
2994 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00002995 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002996>;
2997
2998def : Pat <
2999 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003000 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003001>;
3002
3003def : Pat <
3004 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003005 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3006>;
3007
3008def : Pat <
3009 (i64 (sext_inreg i64:$src, i32)),
3010 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003011>;
3012
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003013class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3014 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003015 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003016>;
3017
3018class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3019 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003020 (REG_SEQUENCE VReg_64,
3021 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3022 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003023>;
3024
3025
3026def : ZExt_i64_i32_Pat<zext>;
3027def : ZExt_i64_i32_Pat<anyext>;
3028def : ZExt_i64_i1_Pat<zext>;
3029def : ZExt_i64_i1_Pat<anyext>;
3030
3031def : Pat <
3032 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003033 (REG_SEQUENCE SReg_64, $src, sub0,
3034 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003035>;
3036
3037def : Pat <
3038 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003039 (REG_SEQUENCE VReg_64,
3040 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003041 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3042>;
3043
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003044def : Pat <
3045 (f32 (sint_to_fp i1:$src)),
3046 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3047>;
3048
3049def : Pat <
3050 (f32 (uint_to_fp i1:$src)),
3051 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3052>;
3053
3054def : Pat <
3055 (f64 (sint_to_fp i1:$src)),
3056 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3057>;
3058
3059def : Pat <
3060 (f64 (uint_to_fp i1:$src)),
3061 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3062>;
3063
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003064//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003065// Miscellaneous Patterns
3066//===----------------------------------------------------------------------===//
3067
3068def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003069 (i32 (trunc i64:$a)),
3070 (EXTRACT_SUBREG $a, sub0)
3071>;
3072
Michel Danzerbf1a6412014-01-28 03:01:16 +00003073def : Pat <
3074 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003075 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003076>;
3077
Matt Arsenaulte306a322014-10-21 16:25:08 +00003078def : Pat <
3079 (i32 (bswap i32:$a)),
3080 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3081 (V_ALIGNBIT_B32 $a, $a, 24),
3082 (V_ALIGNBIT_B32 $a, $a, 8))
3083>;
3084
Tom Stellardfb961692013-10-23 00:44:19 +00003085//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003086// Miscellaneous Optimization Patterns
3087//============================================================================//
3088
Matt Arsenault49dd4282014-09-15 17:15:02 +00003089def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003090
Tom Stellard75aadc22012-12-11 21:25:42 +00003091} // End isSI predicate