blob: ef7abd77e141c24bb94c4330a710b12d08886532 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
183 string MaskingConstraint = "",
184 InstrItinClass itin = NoItinerary,
185 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 let isCommutable = IsCommutable in
187 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000188 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
189 "$dst , "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190 Pattern, itin>;
191
192 // Prefer over VMOV*rrk Pat<>
193 let AddedComplexity = 20 in
194 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000195 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
196 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000197 MaskingPattern, itin>,
198 EVEX_K {
199 // In case of the 3src subclass this is overridden with a let.
200 string Constraints = MaskingConstraint;
201 }
202 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
203 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000204 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
205 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 ZeroMaskingPattern,
207 itin>,
208 EVEX_KZ;
209}
210
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000211
Adam Nemet34801422014-10-08 23:25:39 +0000212// Common base class of AVX512_maskable and AVX512_maskable_3src.
213multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
214 dag Outs,
215 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
216 string OpcodeStr,
217 string AttSrcAsm, string IntelSrcAsm,
218 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000219 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000220 string MaskingConstraint = "",
221 InstrItinClass itin = NoItinerary,
222 bit IsCommutable = 0> :
223 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
224 AttSrcAsm, IntelSrcAsm,
225 [(set _.RC:$dst, RHS)],
226 [(set _.RC:$dst, MaskingRHS)],
227 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000228 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000229 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000230
Adam Nemet2e91ee52014-08-14 17:13:19 +0000231// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000232// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000234multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs, dag Ins, string OpcodeStr,
236 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000237 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000239 bit IsCommutable = 0> :
240 AVX512_maskable_common<O, F, _, Outs, Ins,
241 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
242 !con((ins _.KRCWM:$mask), Ins),
243 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000245 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000246
247// This multiclass generates the unconditional/non-masking, the masking and
248// the zero-masking variant of the scalar instruction.
249multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs, dag Ins, string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000252 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000253 InstrItinClass itin = NoItinerary,
254 bit IsCommutable = 0> :
255 AVX512_maskable_common<O, F, _, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
258 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
259 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000260 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000261
Adam Nemet34801422014-10-08 23:25:39 +0000262// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263// ($src1) is already tied to $dst so we just use that for the preserved
264// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
265// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000266multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
267 dag Outs, dag NonTiedIns, string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 dag RHS> :
270 AVX512_maskable_common<O, F, _, Outs,
271 !con((ins _.RC:$src1), NonTiedIns),
272 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
275 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000276
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag Ins,
280 string OpcodeStr,
281 string AttSrcAsm, string IntelSrcAsm,
282 list<dag> Pattern> :
283 AVX512_maskable_custom<O, F, Outs, Ins,
284 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
285 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000286 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000287 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000288
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000289
290// Instruction with mask that puts result in mask register,
291// like "compare" and "vptest"
292multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
293 dag Outs,
294 dag Ins, dag MaskingIns,
295 string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
297 list<dag> Pattern,
298 list<dag> MaskingPattern,
299 string Round = "",
300 InstrItinClass itin = NoItinerary> {
301 def NAME: AVX512<O, F, Outs, Ins,
302 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
303 "$dst "#Round#", "#IntelSrcAsm#"}",
304 Pattern, itin>;
305
306 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000307 OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"#
308 "$dst {${mask}}, "#IntelSrcAsm#Round#"}",
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000309 MaskingPattern, itin>, EVEX_K;
310}
311
312multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs,
314 dag Ins, dag MaskingIns,
315 string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
317 dag RHS, dag MaskingRHS,
318 string Round = "",
319 InstrItinClass itin = NoItinerary> :
320 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
321 AttSrcAsm, IntelSrcAsm,
322 [(set _.KRC:$dst, RHS)],
323 [(set _.KRC:$dst, MaskingRHS)],
324 Round, NoItinerary>;
325
326multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 dag RHS, string Round = "",
330 InstrItinClass itin = NoItinerary> :
331 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
332 !con((ins _.KRCWM:$mask), Ins),
333 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
334 (and _.KRCWM:$mask, RHS),
335 Round, itin>;
336
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000337multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
338 dag Outs, dag Ins, string OpcodeStr,
339 string AttSrcAsm, string IntelSrcAsm> :
340 AVX512_maskable_custom_cmp<O, F, Outs,
341 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
342 AttSrcAsm, IntelSrcAsm,
343 [],[],"", NoItinerary>;
344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345// Bitcasts between 512-bit vector types. Return the original type since
346// no instruction is needed for the conversion
347let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000348 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000349 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000350 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
351 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
352 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000353 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000354 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
355 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
356 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000358 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000359 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
360 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000361 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000362 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
363 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000364 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000365 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
366 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000367 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000368 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
369 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
370 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
371 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
372 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
373 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
374 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
375 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
376 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
377 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
378 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379
380 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
381 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
382 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
383 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
384 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
385 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
386 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
387 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
388 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
389 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
390 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
391 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
392 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
393 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
394 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
395 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
396 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
397 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
398 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
399 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
400 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
401 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
402 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
403 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
404 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
405 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
406 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
407 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
408 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
409 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
410
411// Bitcasts between 256-bit vector types. Return the original type since
412// no instruction is needed for the conversion
413 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
414 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
415 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
416 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
417 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
418 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
419 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
420 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
421 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
422 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
423 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
424 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
425 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
426 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
427 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
428 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
429 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
430 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
431 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
432 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
433 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
434 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
435 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
436 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
437 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
438 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
439 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
440 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
441 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
442 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
443}
444
445//
446// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
447//
448
449let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
450 isPseudo = 1, Predicates = [HasAVX512] in {
451def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
453}
454
Craig Topperfb1746b2014-01-30 06:03:19 +0000455let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
457def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
458def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000460
461//===----------------------------------------------------------------------===//
462// AVX-512 - VECTOR INSERT
463//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465multiclass vinsert_for_size_no_alt<int Opcode,
466 X86VectorVTInfo From, X86VectorVTInfo To,
467 PatFrag vinsert_insert,
468 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000469 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
470 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000471 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000472 "vinsert" # From.EltTypeName # "x" # From.NumElts #
473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000474 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000475 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
476 (From.VT From.RC:$src2),
477 (iPTR imm)))]>,
478 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000479
480 let mayLoad = 1 in
481 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000483 "vinsert" # From.EltTypeName # "x" # From.NumElts #
484 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000485 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000486 []>,
487 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000489}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000490
Adam Nemet4285c1f2014-10-15 23:42:17 +0000491multiclass vinsert_for_size<int Opcode,
492 X86VectorVTInfo From, X86VectorVTInfo To,
493 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
494 PatFrag vinsert_insert,
495 SDNodeXForm INSERT_get_vinsert_imm> :
496 vinsert_for_size_no_alt<Opcode, From, To,
497 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000498 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 // vinserti32x4. Only add this if 64x2 and friends are not supported
500 // natively via AVX512DQ.
501 let Predicates = [NoDQI] in
502 def : Pat<(vinsert_insert:$ins
503 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
504 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
505 VR512:$src1, From.RC:$src2,
506 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
511 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000512 X86VectorVTInfo< 4, EltVT32, VR128X>,
513 X86VectorVTInfo<16, EltVT32, VR512>,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert,
517 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 let Predicates = [HasDQI] in
519 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 8, EltVT64, VR512>,
522 vinsert128_insert,
523 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000524 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT64, VR256X>,
526 X86VectorVTInfo< 8, EltVT64, VR512>,
527 X86VectorVTInfo< 8, EltVT32, VR256>,
528 X86VectorVTInfo<16, EltVT32, VR512>,
529 vinsert256_insert,
530 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000531 let Predicates = [HasDQI] in
532 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
533 X86VectorVTInfo< 8, EltVT32, VR256X>,
534 X86VectorVTInfo<16, EltVT32, VR512>,
535 vinsert256_insert,
536 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000537}
538
Adam Nemet4e2ef472014-10-02 23:18:28 +0000539defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
540defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541
542// vinsertps - insert f32 to XMM
543def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000544 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000545 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000546 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000547 EVEX_4V;
548def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000549 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000550 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000551 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
553 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
554
555//===----------------------------------------------------------------------===//
556// AVX-512 VECTOR EXTRACT
557//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
Adam Nemet55536c62014-09-25 23:48:45 +0000559multiclass vextract_for_size<int Opcode,
560 X86VectorVTInfo From, X86VectorVTInfo To,
561 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
562 PatFrag vextract_extract,
563 SDNodeXForm EXTRACT_get_vextract_imm> {
564 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000565 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000566 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000567 "vextract" # To.EltTypeName # "x4",
568 "$idx, $src1", "$src1, $idx",
569 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
570 (iPTR imm)))]>,
571 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000572 let mayStore = 1 in
573 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000574 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000575 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
576 "$dst, $src1, $src2}",
577 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
578 }
579
Adam Nemet55536c62014-09-25 23:48:45 +0000580 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
581 // vextracti32x4
582 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
583 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
584 VR512:$src1,
585 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
586
587 // A 128/256-bit subvector extract from the first 512-bit vector position is
588 // a subregister copy that needs no instruction.
589 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
590 (To.VT
591 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
592
593 // And for the alternative types.
594 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
595 (AltTo.VT
596 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000597
598 // Intrinsic call with masking.
599 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
600 "x4_512")
601 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
602 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
603 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
604 VR512:$src1, imm:$idx)>;
605
606 // Intrinsic call with zero-masking.
607 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
608 "x4_512")
609 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
610 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
611 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
612 VR512:$src1, imm:$idx)>;
613
614 // Intrinsic call without masking.
615 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
616 "x4_512")
617 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
618 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
619 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620}
621
Adam Nemet55536c62014-09-25 23:48:45 +0000622multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
623 ValueType EltVT64, int Opcode64> {
624 defm NAME # "32x4" : vextract_for_size<Opcode32,
625 X86VectorVTInfo<16, EltVT32, VR512>,
626 X86VectorVTInfo< 4, EltVT32, VR128X>,
627 X86VectorVTInfo< 8, EltVT64, VR512>,
628 X86VectorVTInfo< 2, EltVT64, VR128X>,
629 vextract128_extract,
630 EXTRACT_get_vextract128_imm>;
631 defm NAME # "64x4" : vextract_for_size<Opcode64,
632 X86VectorVTInfo< 8, EltVT64, VR512>,
633 X86VectorVTInfo< 4, EltVT64, VR256X>,
634 X86VectorVTInfo<16, EltVT32, VR512>,
635 X86VectorVTInfo< 8, EltVT32, VR256>,
636 vextract256_extract,
637 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
Adam Nemet55536c62014-09-25 23:48:45 +0000640defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
641defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642
643// A 128-bit subvector insert to the first 512-bit vector position
644// is a subregister copy that needs no instruction.
645def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
647 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
648 sub_ymm)>;
649def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
650 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
651 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
652 sub_ymm)>;
653def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
654 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
655 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
656 sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
659 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
660 sub_ymm)>;
661
662def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
664def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
665 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
666def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
667 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
668def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
669 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
670
671// vextractps - extract 32 bits from XMM
672def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000673 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000674 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
676 EVEX;
677
678def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000679 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000680 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000681 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000682 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683
684//===---------------------------------------------------------------------===//
685// AVX-512 BROADCAST
686//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
688 ValueType svt, X86VectorVTInfo _> {
689 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
690 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
691 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
692 T8PD, EVEX;
693
694 let mayLoad = 1 in {
695 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
696 (ins _.ScalarMemOp:$src),
697 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
698 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
699 T8PD, EVEX;
700 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702
703multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
704 AVX512VLVectorVTInfo _> {
705 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
706 EVEX_V512;
707
708 let Predicates = [HasVLX] in {
709 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
710 EVEX_V256;
711 }
712}
713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000715 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
716 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
717 let Predicates = [HasVLX] in {
718 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
719 v4f32, v4f32x_info>, EVEX_V128,
720 EVEX_CD8<32, CD8VT1>;
721 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722}
723
724let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000725 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
726 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727}
728
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000729// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
730// Later, we can canonize broadcast instructions before ISel phase and
731// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000732// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
733// representations of source
734multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
735 X86VectorVTInfo _, RegisterClass SrcRC_v,
736 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000737 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000738 (!cast<Instruction>(InstName##"r")
739 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
740
741 let AddedComplexity = 30 in {
742 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000743 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000744 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
745 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
746
747 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000748 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000749 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
750 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
751 }
752}
753
754defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
755 VR128X, FR32X>;
756defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
757 VR128X, FR64X>;
758
759let Predicates = [HasVLX] in {
760 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
761 v8f32x_info, VR128X, FR32X>;
762 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
763 v4f32x_info, VR128X, FR32X>;
764 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
765 v4f64x_info, VR128X, FR64X>;
766}
767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000771 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000773def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000774 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000775def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000776 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
779 RegisterClass SrcRC> {
780 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
781 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
782 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783}
784
Robert Khasanovcbc57032014-12-09 16:38:41 +0000785multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
786 RegisterClass SrcRC, Predicate prd> {
787 let Predicates = [prd] in
788 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
789 let Predicates = [prd, HasVLX] in {
790 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
791 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
792 }
793}
794
795defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
796 HasBWI>;
797defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
798 HasBWI>;
799defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
800 HasAVX512>;
801defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
802 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000805 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
807def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809
810def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000811 (VPBROADCASTDrZr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000816 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000818 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000819
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
821 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
824 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000825 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
828 X86MemOperand x86memop, PatFrag ld_frag,
829 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
830 RegisterClass KRC> {
831 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000832 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833 [(set DstRC:$dst,
834 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000835 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
836 VR128X:$src),
837 !strconcat(OpcodeStr,
838 "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"),
839 []>, EVEX, EVEX_K;
840 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000843 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000844 []>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000845 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000850 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
851 x86memop:$src),
852 !strconcat(OpcodeStr,
853 "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"),
854 []>, EVEX, EVEX_K;
855 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000858 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky60eb9db2015-05-04 12:40:50 +0000859 [(set DstRC:$dst, (OpVT (vselect KRC:$mask,
860 (X86VBroadcast (ld_frag addr:$src)),
861 (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
865defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
866 loadi32, VR512, v16i32, v4i32, VK16WM>,
867 EVEX_V512, EVEX_CD8<32, CD8VT1>;
868defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
869 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
870 EVEX_CD8<64, CD8VT1>;
871
Adam Nemet73f72e12014-06-27 00:43:38 +0000872multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
873 X86MemOperand x86memop, PatFrag ld_frag,
874 RegisterClass KRC> {
875 let mayLoad = 1 in {
876 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000877 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000878 []>, EVEX;
879 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
880 x86memop:$src),
881 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000882 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000883 []>, EVEX, EVEX_KZ;
884 }
885}
886
887defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
888 i128mem, loadv2i64, VK16WM>,
889 EVEX_V512, EVEX_CD8<32, CD8VT4>;
890defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
891 i256mem, loadv4i64, VK16WM>, VEX_W,
892 EVEX_V512, EVEX_CD8<64, CD8VT4>;
893
Cameron McInally394d5572013-10-31 13:56:31 +0000894def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
895 (VPBROADCASTDZrr VR128X:$src)>;
896def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
897 (VPBROADCASTQZrr VR128X:$src)>;
898
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000899def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000901def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000903
904def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
905 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
906def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
907 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
908
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000909def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000911def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000913
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914// Provide fallback in case the load node that is used in the patterns above
915// is used by additional users, which prevents the pattern selection.
916def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000917 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920
921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922//===----------------------------------------------------------------------===//
923// AVX-512 BROADCAST MASK TO VECTOR REGISTER
924//---
925
926multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000927 RegisterClass KRC> {
928let Predicates = [HasCDI] in
929def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000930 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000931 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000932
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000933let Predicates = [HasCDI, HasVLX] in {
934def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000935 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000936 []>, EVEX, EVEX_V128;
937def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000939 []>, EVEX, EVEX_V256;
940}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941}
942
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000943let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000944defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
945 VK16>;
946defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
947 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000948}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949
950//===----------------------------------------------------------------------===//
951// AVX-512 - VPERM
952//
953// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000954multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
955 X86VectorVTInfo _> {
956 let ExeDomain = _.ExeDomain in {
957 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000958 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000960 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000961 [(set _.RC:$dst,
962 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000964 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000965 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000967 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000968 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000969 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000970 (i8 imm:$src2))))]>,
971 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
972}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973}
974
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000975multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
976 X86VectorVTInfo Ctrl> :
977 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
978 let ExeDomain = _.ExeDomain in {
979 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
980 (ins _.RC:$src1, _.RC:$src2),
981 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000982 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000983 [(set _.RC:$dst,
984 (_.VT (X86VPermilpv _.RC:$src1,
985 (Ctrl.VT Ctrl.RC:$src2))))]>,
986 EVEX_4V;
987 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
988 (ins _.RC:$src1, Ctrl.MemOp:$src2),
989 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000990 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000991 [(set _.RC:$dst,
992 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000993 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000994 EVEX_4V;
995 }
996}
997
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000998defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
999 EVEX_V512, VEX_W;
1000defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
1001 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001003defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001004 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +00001005defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001006 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001007
1008def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1009 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1010def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1011 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1012
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001013// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001014multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001015 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1016
1017 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1018 (ins RC:$src1, RC:$src2),
1019 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001020 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021 [(set RC:$dst,
1022 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1023
1024 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1025 (ins RC:$src1, x86memop:$src2),
1026 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001027 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028 [(set RC:$dst,
1029 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1030 EVEX_4V;
1031}
1032
Craig Topper820d4922015-02-09 04:04:50 +00001033defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001034 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001035defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1037let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001038defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001039 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1040let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001041defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1043
1044// -- VPERM2I - 3 source operands form --
1045multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1046 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001047 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048let Constraints = "$src1 = $dst" in {
1049 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1050 (ins RC:$src1, RC:$src2, RC:$src3),
1051 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001052 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001053 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001054 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055 EVEX_4V;
1056
Adam Nemet2415a492014-07-02 21:25:54 +00001057 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1058 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1059 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001060 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001061 "$dst {${mask}}, $src2, $src3}"),
1062 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1063 (OpNode RC:$src1, RC:$src2,
1064 RC:$src3),
1065 RC:$src1)))]>,
1066 EVEX_4V, EVEX_K;
1067
1068 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1069 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1070 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1071 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001072 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001073 "$dst {${mask}} {z}, $src2, $src3}"),
1074 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1075 (OpNode RC:$src1, RC:$src2,
1076 RC:$src3),
1077 (OpVT (bitconvert
1078 (v16i32 immAllZerosV))))))]>,
1079 EVEX_4V, EVEX_KZ;
1080
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1082 (ins RC:$src1, RC:$src2, x86memop:$src3),
1083 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001084 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001086 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001088
1089 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1090 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1091 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001092 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001093 "$dst {${mask}}, $src2, $src3}"),
1094 [(set RC:$dst,
1095 (OpVT (vselect KRC:$mask,
1096 (OpNode RC:$src1, RC:$src2,
1097 (mem_frag addr:$src3)),
1098 RC:$src1)))]>,
1099 EVEX_4V, EVEX_K;
1100
1101 let AddedComplexity = 10 in // Prefer over the rrkz variant
1102 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1103 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001106 "$dst {${mask}} {z}, $src2, $src3}"),
1107 [(set RC:$dst,
1108 (OpVT (vselect KRC:$mask,
1109 (OpNode RC:$src1, RC:$src2,
1110 (mem_frag addr:$src3)),
1111 (OpVT (bitconvert
1112 (v16i32 immAllZerosV))))))]>,
1113 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114 }
1115}
Craig Topper820d4922015-02-09 04:04:50 +00001116defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001117 i512mem, X86VPermiv3, v16i32, VK16WM>,
1118 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001119defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001120 i512mem, X86VPermiv3, v8i64, VK8WM>,
1121 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001122defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001123 i512mem, X86VPermiv3, v16f32, VK16WM>,
1124 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001125defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001126 i512mem, X86VPermiv3, v8f64, VK8WM>,
1127 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001128
Adam Nemetefe9c982014-07-02 21:25:58 +00001129multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1130 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001131 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1132 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001133 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1134 OpVT, KRC> {
1135 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1136 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1137 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001138
1139 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1140 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1141 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1142 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001143}
1144
Craig Topper820d4922015-02-09 04:04:50 +00001145defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001146 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1147 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001148defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001149 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1150 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001151defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001152 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1153 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001154defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001155 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1156 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158//===----------------------------------------------------------------------===//
1159// AVX-512 - BLEND using mask
1160//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001161multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1162 let ExeDomain = _.ExeDomain in {
1163 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1164 (ins _.RC:$src1, _.RC:$src2),
1165 !strconcat(OpcodeStr,
1166 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1167 []>, EVEX_4V;
1168 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1169 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001170 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001171 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001172 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1173 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1174 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1175 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1176 !strconcat(OpcodeStr,
1177 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1178 []>, EVEX_4V, EVEX_KZ;
1179 let mayLoad = 1 in {
1180 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1181 (ins _.RC:$src1, _.MemOp:$src2),
1182 !strconcat(OpcodeStr,
1183 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1184 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1185 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1186 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001187 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001188 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001189 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1190 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1191 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1192 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1193 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1194 !strconcat(OpcodeStr,
1195 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1196 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1197 }
1198 }
1199}
1200multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1201
1202 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1203 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1204 !strconcat(OpcodeStr,
1205 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1206 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1207 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1208 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001209 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001210
1211 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1212 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1213 !strconcat(OpcodeStr,
1214 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1215 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001216 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001217
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001218}
1219
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001220multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1221 AVX512VLVectorVTInfo VTInfo> {
1222 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1223 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001224
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001225 let Predicates = [HasVLX] in {
1226 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1227 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1228 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1229 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1230 }
1231}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001232
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001233multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1234 AVX512VLVectorVTInfo VTInfo> {
1235 let Predicates = [HasBWI] in
1236 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001237
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001238 let Predicates = [HasBWI, HasVLX] in {
1239 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1240 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1241 }
1242}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001245defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1246defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1247defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1248defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1249defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1250defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001251
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001252
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253let Predicates = [HasAVX512] in {
1254def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1255 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001256 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001257 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1259 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1260
1261def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1262 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001263 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001264 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1266 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1267}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001268//===----------------------------------------------------------------------===//
1269// Compare Instructions
1270//===----------------------------------------------------------------------===//
1271
1272// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1273multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001274 SDNode OpNode, ValueType VT,
1275 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001276 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001277 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1278 !strconcat("vcmp${cc}", Suffix,
1279 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001280 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001281 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1282 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001283 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1284 !strconcat("vcmp${cc}", Suffix,
1285 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001286 [(set VK1:$dst, (OpNode (VT RC:$src1),
1287 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001288 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001289 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001290 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001291 !strconcat("vcmp", Suffix,
1292 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1293 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001294 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001295 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001296 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001297 !strconcat("vcmp", Suffix,
1298 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1299 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001300 }
1301}
1302
1303let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001304defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1305 XS;
1306defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1307 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001308}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001309
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001310multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1311 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001313 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1315 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001316 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001317 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001319 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1321 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1322 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001324 def rrk : AVX512BI<opc, MRMSrcReg,
1325 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1326 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1327 "$dst {${mask}}, $src1, $src2}"),
1328 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1329 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1330 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1331 let mayLoad = 1 in
1332 def rmk : AVX512BI<opc, MRMSrcMem,
1333 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1334 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1335 "$dst {${mask}}, $src1, $src2}"),
1336 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1337 (OpNode (_.VT _.RC:$src1),
1338 (_.VT (bitconvert
1339 (_.LdFrag addr:$src2))))))],
1340 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341}
1342
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001343multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001344 X86VectorVTInfo _> :
1345 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001346 let mayLoad = 1 in {
1347 def rmb : AVX512BI<opc, MRMSrcMem,
1348 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1349 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1350 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1351 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1352 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1353 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1354 def rmbk : AVX512BI<opc, MRMSrcMem,
1355 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1356 _.ScalarMemOp:$src2),
1357 !strconcat(OpcodeStr,
1358 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1359 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1360 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1361 (OpNode (_.VT _.RC:$src1),
1362 (X86VBroadcast
1363 (_.ScalarLdFrag addr:$src2)))))],
1364 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1365 }
1366}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001368multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1369 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1370 let Predicates = [prd] in
1371 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1372 EVEX_V512;
1373
1374 let Predicates = [prd, HasVLX] in {
1375 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1376 EVEX_V256;
1377 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1378 EVEX_V128;
1379 }
1380}
1381
1382multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1383 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1384 Predicate prd> {
1385 let Predicates = [prd] in
1386 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1387 EVEX_V512;
1388
1389 let Predicates = [prd, HasVLX] in {
1390 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1391 EVEX_V256;
1392 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1393 EVEX_V128;
1394 }
1395}
1396
1397defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1398 avx512vl_i8_info, HasBWI>,
1399 EVEX_CD8<8, CD8VF>;
1400
1401defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1402 avx512vl_i16_info, HasBWI>,
1403 EVEX_CD8<16, CD8VF>;
1404
Robert Khasanovf70f7982014-09-18 14:06:55 +00001405defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001406 avx512vl_i32_info, HasAVX512>,
1407 EVEX_CD8<32, CD8VF>;
1408
Robert Khasanovf70f7982014-09-18 14:06:55 +00001409defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001410 avx512vl_i64_info, HasAVX512>,
1411 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1412
1413defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1414 avx512vl_i8_info, HasBWI>,
1415 EVEX_CD8<8, CD8VF>;
1416
1417defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1418 avx512vl_i16_info, HasBWI>,
1419 EVEX_CD8<16, CD8VF>;
1420
Robert Khasanovf70f7982014-09-18 14:06:55 +00001421defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001422 avx512vl_i32_info, HasAVX512>,
1423 EVEX_CD8<32, CD8VF>;
1424
Robert Khasanovf70f7982014-09-18 14:06:55 +00001425defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001426 avx512vl_i64_info, HasAVX512>,
1427 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001428
1429def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001430 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1432 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1433
1434def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001435 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001436 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1437 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1438
Robert Khasanov29e3b962014-08-27 09:34:37 +00001439multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1440 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001442 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001443 !strconcat("vpcmp${cc}", Suffix,
1444 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001445 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1446 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001448 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001450 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001451 !strconcat("vpcmp${cc}", Suffix,
1452 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001453 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1454 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001455 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001456 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1457 def rrik : AVX512AIi8<opc, MRMSrcReg,
1458 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001459 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001460 !strconcat("vpcmp${cc}", Suffix,
1461 "\t{$src2, $src1, $dst {${mask}}|",
1462 "$dst {${mask}}, $src1, $src2}"),
1463 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1464 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001465 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001466 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1467 let mayLoad = 1 in
1468 def rmik : AVX512AIi8<opc, MRMSrcMem,
1469 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001470 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001471 !strconcat("vpcmp${cc}", Suffix,
1472 "\t{$src2, $src1, $dst {${mask}}|",
1473 "$dst {${mask}}, $src1, $src2}"),
1474 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1475 (OpNode (_.VT _.RC:$src1),
1476 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001477 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001478 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001481 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001483 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001484 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1485 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001486 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001487 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001488 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001489 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001490 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1491 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001492 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001493 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1494 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001495 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001496 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001497 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1498 "$dst {${mask}}, $src1, $src2, $cc}"),
1499 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001500 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001501 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1502 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001503 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001504 !strconcat("vpcmp", Suffix,
1505 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1506 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001507 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001508 }
1509}
1510
Robert Khasanov29e3b962014-08-27 09:34:37 +00001511multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001512 X86VectorVTInfo _> :
1513 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001514 def rmib : AVX512AIi8<opc, MRMSrcMem,
1515 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001516 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001517 !strconcat("vpcmp${cc}", Suffix,
1518 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1519 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1520 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1521 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001522 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1524 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1525 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001526 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527 !strconcat("vpcmp${cc}", Suffix,
1528 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1529 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1530 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1531 (OpNode (_.VT _.RC:$src1),
1532 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001533 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001534 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535
Robert Khasanov29e3b962014-08-27 09:34:37 +00001536 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001537 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001538 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1539 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001540 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001541 !strconcat("vpcmp", Suffix,
1542 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1543 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1544 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1545 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1546 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001547 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001548 !strconcat("vpcmp", Suffix,
1549 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1550 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1551 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1552 }
1553}
1554
1555multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1556 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1557 let Predicates = [prd] in
1558 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1559
1560 let Predicates = [prd, HasVLX] in {
1561 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1562 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1563 }
1564}
1565
1566multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1567 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1568 let Predicates = [prd] in
1569 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1570 EVEX_V512;
1571
1572 let Predicates = [prd, HasVLX] in {
1573 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1574 EVEX_V256;
1575 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1576 EVEX_V128;
1577 }
1578}
1579
1580defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1581 HasBWI>, EVEX_CD8<8, CD8VF>;
1582defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1583 HasBWI>, EVEX_CD8<8, CD8VF>;
1584
1585defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1586 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1587defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1588 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1589
Robert Khasanovf70f7982014-09-18 14:06:55 +00001590defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001592defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001593 HasAVX512>, EVEX_CD8<32, CD8VF>;
1594
Robert Khasanovf70f7982014-09-18 14:06:55 +00001595defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001596 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001597defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001598 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001599
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001600multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001601
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001602 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1603 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1604 "vcmp${cc}"#_.Suffix,
1605 "$src2, $src1", "$src1, $src2",
1606 (X86cmpm (_.VT _.RC:$src1),
1607 (_.VT _.RC:$src2),
1608 imm:$cc)>;
1609
1610 let mayLoad = 1 in {
1611 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1612 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1613 "vcmp${cc}"#_.Suffix,
1614 "$src2, $src1", "$src1, $src2",
1615 (X86cmpm (_.VT _.RC:$src1),
1616 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1617 imm:$cc)>;
1618
1619 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1620 (outs _.KRC:$dst),
1621 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1622 "vcmp${cc}"#_.Suffix,
1623 "${src2}"##_.BroadcastStr##", $src1",
1624 "$src1, ${src2}"##_.BroadcastStr,
1625 (X86cmpm (_.VT _.RC:$src1),
1626 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1627 imm:$cc)>,EVEX_B;
1628 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001629 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001630 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001631 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1632 (outs _.KRC:$dst),
1633 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1634 "vcmp"#_.Suffix,
1635 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1636
1637 let mayLoad = 1 in {
1638 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1639 (outs _.KRC:$dst),
1640 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1641 "vcmp"#_.Suffix,
1642 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1643
1644 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1645 (outs _.KRC:$dst),
1646 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1647 "vcmp"#_.Suffix,
1648 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1649 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1650 }
1651 }
1652}
1653
1654multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1655 // comparison code form (VCMP[EQ/LT/LE/...]
1656 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1657 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1658 "vcmp${cc}"#_.Suffix,
1659 "{sae}, $src2, $src1", "$src1, $src2,{sae}",
1660 (X86cmpmRnd (_.VT _.RC:$src1),
1661 (_.VT _.RC:$src2),
1662 imm:$cc,
1663 (i32 FROUND_NO_EXC))>, EVEX_B;
1664
1665 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1666 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1667 (outs _.KRC:$dst),
1668 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1669 "vcmp"#_.Suffix,
1670 "$cc,{sae}, $src2, $src1",
1671 "$src1, $src2,{sae}, $cc">, EVEX_B;
1672 }
1673}
1674
1675multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1676 let Predicates = [HasAVX512] in {
1677 defm Z : avx512_vcmp_common<_.info512>,
1678 avx512_vcmp_sae<_.info512>, EVEX_V512;
1679
1680 }
1681 let Predicates = [HasAVX512,HasVLX] in {
1682 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1683 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001684 }
1685}
1686
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001687defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1688 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1689defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1690 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691
1692def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1693 (COPY_TO_REGCLASS (VCMPPSZrri
1694 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1695 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1696 imm:$cc), VK8)>;
1697def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1698 (COPY_TO_REGCLASS (VPCMPDZrri
1699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1700 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1701 imm:$cc), VK8)>;
1702def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1703 (COPY_TO_REGCLASS (VPCMPUDZrri
1704 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1705 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1706 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001707
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001708//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709// Mask register copy, including
1710// - copy between mask registers
1711// - load/store mask registers
1712// - copy from GPR to mask register and vice versa
1713//
1714multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1715 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001716 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001717 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001719 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720 let mayLoad = 1 in
1721 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001722 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001723 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724 let mayStore = 1 in
1725 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001726 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1727 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 }
1729}
1730
1731multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1732 string OpcodeStr,
1733 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001734 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001735 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001736 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001738 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739 }
1740}
1741
Robert Khasanov74acbb72014-07-23 14:49:42 +00001742let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001743 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001744 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1745 VEX, PD;
1746
1747let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001748 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001749 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001750 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001751
1752let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001753 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1754 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001755 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1756 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757}
1758
Robert Khasanov74acbb72014-07-23 14:49:42 +00001759let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001760 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1761 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001762 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1763 VEX, XD, VEX_W;
1764}
1765
1766// GR from/to mask register
1767let Predicates = [HasDQI] in {
1768 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1769 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1770 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1771 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1772}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001774 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1775 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1776 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1777 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001778}
1779let Predicates = [HasBWI] in {
1780 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1781 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1782}
1783let Predicates = [HasBWI] in {
1784 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1785 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1786}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787
Robert Khasanov74acbb72014-07-23 14:49:42 +00001788// Load/store kreg
1789let Predicates = [HasDQI] in {
1790 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1791 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001792 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1793 (KMOVBkm addr:$src)>;
1794}
1795let Predicates = [HasAVX512, NoDQI] in {
1796 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1797 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1798 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1799 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001800}
1801let Predicates = [HasAVX512] in {
1802 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001804 def : Pat<(i1 (load addr:$src)),
1805 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001806 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1807 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001808}
1809let Predicates = [HasBWI] in {
1810 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1811 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001812 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1813 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001814}
1815let Predicates = [HasBWI] in {
1816 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1817 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001818 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1819 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001820}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001821
Robert Khasanov74acbb72014-07-23 14:49:42 +00001822let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001823 def : Pat<(i1 (trunc (i64 GR64:$src))),
1824 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1825 (i32 1))), VK1)>;
1826
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001827 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001828 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001829
1830 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001831 (COPY_TO_REGCLASS
1832 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1833 VK1)>;
1834 def : Pat<(i1 (trunc (i16 GR16:$src))),
1835 (COPY_TO_REGCLASS
1836 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1837 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001838
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001839 def : Pat<(i32 (zext VK1:$src)),
1840 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001841 def : Pat<(i8 (zext VK1:$src)),
1842 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001843 (AND32ri (KMOVWrk
1844 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001845 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001846 (AND64ri8 (SUBREG_TO_REG (i64 0),
1847 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001848 def : Pat<(i16 (zext VK1:$src)),
1849 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001850 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1851 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001852 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1853 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1854 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1855 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001857let Predicates = [HasBWI] in {
1858 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1859 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1860 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1861 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1862}
1863
1864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001866let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 // GR from/to 8-bit mask without native support
1868 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1869 (COPY_TO_REGCLASS
1870 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1871 VK8)>;
1872 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1873 (EXTRACT_SUBREG
1874 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1875 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00001876}
1877let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001878 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001879 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001880 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001881 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001882}
1883let Predicates = [HasBWI] in {
1884 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1885 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1886 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1887 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001888}
1889
1890// Mask unary operation
1891// - KNOT
1892multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001893 RegisterClass KRC, SDPatternOperator OpNode,
1894 Predicate prd> {
1895 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001897 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898 [(set KRC:$dst, (OpNode KRC:$src))]>;
1899}
1900
Robert Khasanov74acbb72014-07-23 14:49:42 +00001901multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1902 SDPatternOperator OpNode> {
1903 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1904 HasDQI>, VEX, PD;
1905 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1906 HasAVX512>, VEX, PS;
1907 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1908 HasBWI>, VEX, PD, VEX_W;
1909 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1910 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911}
1912
Robert Khasanov74acbb72014-07-23 14:49:42 +00001913defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001915multiclass avx512_mask_unop_int<string IntName, string InstName> {
1916 let Predicates = [HasAVX512] in
1917 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1918 (i16 GR16:$src)),
1919 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1920 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1921}
1922defm : avx512_mask_unop_int<"knot", "KNOT">;
1923
Robert Khasanov74acbb72014-07-23 14:49:42 +00001924let Predicates = [HasDQI] in
1925def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1926let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001928let Predicates = [HasBWI] in
1929def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1930let Predicates = [HasBWI] in
1931def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1932
1933// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001934let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1936 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001937def : Pat<(not VK8:$src),
1938 (COPY_TO_REGCLASS
1939 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001940}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001941def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1942 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1943def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1944 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001945
1946// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001947// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001949 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001950 Predicate prd, bit IsCommutable> {
1951 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001952 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1956}
1957
Robert Khasanov595683d2014-07-28 13:46:45 +00001958multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001959 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001960 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001961 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001962 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001963 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001964 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001965 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001966 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001967 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968}
1969
1970def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1971def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1972
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001973defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1974defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1975defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1976defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1977defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001978
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001979multiclass avx512_mask_binop_int<string IntName, string InstName> {
1980 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001981 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1982 (i16 GR16:$src1), (i16 GR16:$src2)),
1983 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1984 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1985 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986}
1987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988defm : avx512_mask_binop_int<"kand", "KAND">;
1989defm : avx512_mask_binop_int<"kandn", "KANDN">;
1990defm : avx512_mask_binop_int<"kor", "KOR">;
1991defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1992defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001993
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001994multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001995 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
1996 // for the DQI set, this type is legal and KxxxB instruction is used
1997 let Predicates = [NoDQI] in
1998 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1999 (COPY_TO_REGCLASS
2000 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2001 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2002
2003 // All types smaller than 8 bits require conversion anyway
2004 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2005 (COPY_TO_REGCLASS (Inst
2006 (COPY_TO_REGCLASS VK1:$src1, VK16),
2007 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2008 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2009 (COPY_TO_REGCLASS (Inst
2010 (COPY_TO_REGCLASS VK2:$src1, VK16),
2011 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2012 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2013 (COPY_TO_REGCLASS (Inst
2014 (COPY_TO_REGCLASS VK4:$src1, VK16),
2015 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016}
2017
2018defm : avx512_binop_pat<and, KANDWrr>;
2019defm : avx512_binop_pat<andn, KANDNWrr>;
2020defm : avx512_binop_pat<or, KORWrr>;
2021defm : avx512_binop_pat<xnor, KXNORWrr>;
2022defm : avx512_binop_pat<xor, KXORWrr>;
2023
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002024def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2025 (KXNORWrr VK16:$src1, VK16:$src2)>;
2026def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2027 (KXNORBrr VK8:$src1, VK8:$src2)>;
2028def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2029 (KXNORDrr VK32:$src1, VK32:$src2)>;
2030def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2031 (KXNORQrr VK64:$src1, VK64:$src2)>;
2032
2033let Predicates = [NoDQI] in
2034def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2035 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2036 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2037
2038def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2039 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2040 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2041
2042def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2043 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2044 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2045
2046def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2047 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2048 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2049
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050// Mask unpacking
2051multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002052 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002054 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002055 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002056 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057}
2058
2059multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002060 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002061 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062}
2063
2064defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002065def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2066 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2067 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069
2070multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2071 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002072 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2073 (i16 GR16:$src1), (i16 GR16:$src2)),
2074 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2075 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2076 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002078defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080// Mask bit testing
2081multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2082 SDNode OpNode> {
2083 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2084 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002085 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2087}
2088
2089multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2090 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002091 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002092 let Predicates = [HasDQI] in
2093 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2094 VEX, PD;
2095 let Predicates = [HasBWI] in {
2096 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2097 VEX, PS, VEX_W;
2098 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2099 VEX, PD, VEX_W;
2100 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101}
2102
2103defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002104
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105// Mask shift
2106multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2107 SDNode OpNode> {
2108 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002109 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002111 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2113}
2114
2115multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2116 SDNode OpNode> {
2117 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002118 VEX, TAPD, VEX_W;
2119 let Predicates = [HasDQI] in
2120 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2121 VEX, TAPD;
2122 let Predicates = [HasBWI] in {
2123 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2124 VEX, TAPD, VEX_W;
2125 let Predicates = [HasDQI] in
2126 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2127 VEX, TAPD;
2128 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129}
2130
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002131defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2132defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133
2134// Mask setting all 0s or 1s
2135multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2136 let Predicates = [HasAVX512] in
2137 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2138 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2139 [(set KRC:$dst, (VT Val))]>;
2140}
2141
2142multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002143 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002144 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002145 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2146 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002147}
2148
2149defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2150defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2151
2152// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2153let Predicates = [HasAVX512] in {
2154 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2155 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002156 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2157 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002158 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2159 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2160 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161}
2162def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2163 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2164
2165def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2166 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2167
2168def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2169 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2170
Robert Khasanov5aa44452014-09-30 11:41:54 +00002171let Predicates = [HasVLX] in {
2172 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2173 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2174 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2175 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002176 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2177 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002178 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2179 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2180 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2181 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2182}
2183
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002184def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002185 (v8i1 (COPY_TO_REGCLASS
2186 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2187 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002188
2189def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002190 (v8i1 (COPY_TO_REGCLASS
2191 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2192 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002193
2194def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2195 (v4i1 (COPY_TO_REGCLASS
2196 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2197 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2198
2199def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2200 (v4i1 (COPY_TO_REGCLASS
2201 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2202 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2203
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204//===----------------------------------------------------------------------===//
2205// AVX-512 - Aligned and unaligned load and store
2206//
2207
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002208
2209multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002210 PatFrag ld_frag, PatFrag mload,
2211 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002212 let hasSideEffects = 0 in {
2213 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002214 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002215 _.ExeDomain>, EVEX;
2216 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2217 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002218 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002219 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2220 EVEX, EVEX_KZ;
2221
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002222 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2223 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002224 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002225 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002226 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2227 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002228
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002229 let Constraints = "$src0 = $dst" in {
2230 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2231 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2232 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2233 "${dst} {${mask}}, $src1}"),
2234 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2235 (_.VT _.RC:$src1),
2236 (_.VT _.RC:$src0))))], _.ExeDomain>,
2237 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002238 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002239 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2240 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002241 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2242 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002243 [(set _.RC:$dst, (_.VT
2244 (vselect _.KRCWM:$mask,
2245 (_.VT (bitconvert (ld_frag addr:$src1))),
2246 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002247 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002248 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002249 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2250 (ins _.KRCWM:$mask, _.MemOp:$src),
2251 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2252 "${dst} {${mask}} {z}, $src}",
2253 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2254 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2255 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002256 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002257 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2258 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2259
2260 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2261 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2262
2263 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2264 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2265 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266}
2267
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002268multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2269 AVX512VLVectorVTInfo _,
2270 Predicate prd,
2271 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002272 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002273 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002274 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002275
2276 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002277 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002278 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002279 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002280 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002281 }
2282}
2283
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002284multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2285 AVX512VLVectorVTInfo _,
2286 Predicate prd,
2287 bit IsReMaterializable = 1> {
2288 let Predicates = [prd] in
2289 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002290 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002291
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 let Predicates = [prd, HasVLX] in {
2293 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002294 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002295 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002296 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002297 }
2298}
2299
2300multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002301 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002302 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002303 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2304 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2305 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002306 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002307 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2308 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2309 OpcodeStr #
2310 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2311 [], _.ExeDomain>, EVEX, EVEX_K;
2312 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2313 (ins _.KRCWM:$mask, _.RC:$src),
2314 OpcodeStr #
2315 "\t{$src, ${dst} {${mask}} {z}|" #
2316 "${dst} {${mask}} {z}, $src}",
2317 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002318 }
2319 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002320 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002321 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002322 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002323 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002324 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2325 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2326 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002327 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002328
2329 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2330 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2331 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002332}
2333
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002334
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002335multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2336 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002337 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002338 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2339 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002340
2341 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002342 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2343 masked_store_unaligned>, EVEX_V256;
2344 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2345 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002346 }
2347}
2348
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002349multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2350 AVX512VLVectorVTInfo _, Predicate prd> {
2351 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002352 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2353 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002354
2355 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002356 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2357 masked_store_aligned256>, EVEX_V256;
2358 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2359 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002360 }
2361}
2362
2363defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2364 HasAVX512>,
2365 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2366 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2367
2368defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2369 HasAVX512>,
2370 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2371 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2372
2373defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2374 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002375 PS, EVEX_CD8<32, CD8VF>;
2376
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002377defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2378 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2379 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002380
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002381def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002382 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002383 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002385def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2386 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2387 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002389def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2390 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2391 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2392
2393def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2394 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2395 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2396
2397def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2398 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2399 (VMOVAPDZrm addr:$ptr)>;
2400
2401def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2402 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2403 (VMOVAPSZrm addr:$ptr)>;
2404
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002405def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2406 GR16:$mask),
2407 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2408 VR512:$src)>;
2409def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2410 GR8:$mask),
2411 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2412 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002413
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002414def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2415 GR16:$mask),
2416 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2417 VR512:$src)>;
2418def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2419 GR8:$mask),
2420 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2421 VR512:$src)>;
2422
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002423let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002424def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2425 (VMOVUPSZmrk addr:$ptr,
2426 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2427 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2428
2429def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2430 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2431 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2432
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002433def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2434 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2435 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2436 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002437}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002438
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002439defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2440 HasAVX512>,
2441 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2442 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002443
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002444defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2445 HasAVX512>,
2446 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2447 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002448
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002449defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2450 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002451 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2452
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002453defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2454 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002455 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2456
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002457defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2458 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002459 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2460
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002461defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2462 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002463 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002464
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002465def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2466 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002467 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002468
2469def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002470 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2471 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002472
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002473def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002474 GR16:$mask),
2475 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002476 VR512:$src)>;
2477def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002478 GR8:$mask),
2479 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002480 VR512:$src)>;
2481
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002483def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002484 (bc_v8i64 (v16i32 immAllZerosV)))),
2485 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002486
2487def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002488 (v8i64 VR512:$src))),
2489 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002490 VK8), VR512:$src)>;
2491
2492def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2493 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002494 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002495
2496def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002497 (v16i32 VR512:$src))),
2498 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002500// NoVLX patterns
2501let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002502def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2503 (VMOVDQU32Zmrk addr:$ptr,
2504 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2505 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2506
2507def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2508 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2509 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002510}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512// Move Int Doubleword to Packed Double Int
2513//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002514def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002515 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002516 [(set VR128X:$dst,
2517 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2518 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002519def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002520 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 [(set VR128X:$dst,
2522 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2523 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002524def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002525 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 [(set VR128X:$dst,
2527 (v2i64 (scalar_to_vector GR64:$src)))],
2528 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002529let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002530def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002531 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532 [(set FR64:$dst, (bitconvert GR64:$src))],
2533 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002534def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002535 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 [(set GR64:$dst, (bitconvert FR64:$src))],
2537 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002538}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002539def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2542 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2543 EVEX_CD8<64, CD8VT1>;
2544
2545// Move Int Doubleword to Single Scalar
2546//
Craig Topper88adf2a2013-10-12 05:41:08 +00002547let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002548def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002549 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550 [(set FR32X:$dst, (bitconvert GR32:$src))],
2551 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2552
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002553def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002554 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2556 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002557}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002559// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002561def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002562 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2564 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2565 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002566def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002568 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2570 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2571 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2572
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002573// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574//
2575def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002576 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002577 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2578 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002579 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580 Requires<[HasAVX512, In64BitMode]>;
2581
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002582def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002584 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2586 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002587 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2589
2590// Move Scalar Single to Double Int
2591//
Craig Topper88adf2a2013-10-12 05:41:08 +00002592let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002593def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002595 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 [(set GR32:$dst, (bitconvert FR32X:$src))],
2597 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002598def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002600 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2602 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002603}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604
2605// Move Quadword Int to Packed Quadword Int
2606//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002607def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002609 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610 [(set VR128X:$dst,
2611 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2612 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2613
2614//===----------------------------------------------------------------------===//
2615// AVX-512 MOVSS, MOVSD
2616//===----------------------------------------------------------------------===//
2617
Michael Liao5bf95782014-12-04 05:20:33 +00002618multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619 SDNode OpNode, ValueType vt,
2620 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002621 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002622 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002623 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2625 (scalar_to_vector RC:$src2))))],
2626 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002627 let Constraints = "$src1 = $dst" in
2628 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2629 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2630 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002631 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002632 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002634 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2636 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002637 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002639 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2641 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002642 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002643 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002644 [], IIC_SSE_MOV_S_MR>,
2645 EVEX, VEX_LIG, EVEX_K;
2646 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002647 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648}
2649
2650let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002651defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2653
2654let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002655defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2657
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002658def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2659 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2660 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2661
2662def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2663 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2664 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002665
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002666def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2667 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2668 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2669
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002670// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002671let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002672 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2673 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002674 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002675 IIC_SSE_MOV_S_RR>,
2676 XS, EVEX_4V, VEX_LIG;
2677 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2678 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002679 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680 IIC_SSE_MOV_S_RR>,
2681 XD, EVEX_4V, VEX_LIG, VEX_W;
2682}
2683
2684let Predicates = [HasAVX512] in {
2685 let AddedComplexity = 15 in {
2686 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2687 // MOVS{S,D} to the lower bits.
2688 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2689 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2690 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2691 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2692 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2693 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2694 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2695 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2696
2697 // Move low f32 and clear high bits.
2698 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2699 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002700 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2702 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2703 (SUBREG_TO_REG (i32 0),
2704 (VMOVSSZrr (v4i32 (V_SET0)),
2705 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2706 }
2707
2708 let AddedComplexity = 20 in {
2709 // MOVSSrm zeros the high parts of the register; represent this
2710 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2711 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2712 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2713 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2714 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2715 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2716 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2717
2718 // MOVSDrm zeros the high parts of the register; represent this
2719 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2720 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2721 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2722 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2723 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2724 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2725 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2726 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2727 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2728 def : Pat<(v2f64 (X86vzload addr:$src)),
2729 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2730
2731 // Represent the same patterns above but in the form they appear for
2732 // 256-bit types
2733 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2734 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002735 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2737 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2738 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2739 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2740 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2741 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2742 }
2743 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2744 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2745 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2746 FR32X:$src)), sub_xmm)>;
2747 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2748 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2749 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2750 FR64X:$src)), sub_xmm)>;
2751 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2752 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002753 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002754
2755 // Move low f64 and clear high bits.
2756 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2757 (SUBREG_TO_REG (i32 0),
2758 (VMOVSDZrr (v2f64 (V_SET0)),
2759 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2760
2761 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2762 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2763 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2764
2765 // Extract and store.
2766 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2767 addr:$dst),
2768 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2769 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2770 addr:$dst),
2771 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2772
2773 // Shuffle with VMOVSS
2774 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2775 (VMOVSSZrr (v4i32 VR128X:$src1),
2776 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2777 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2778 (VMOVSSZrr (v4f32 VR128X:$src1),
2779 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2780
2781 // 256-bit variants
2782 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2783 (SUBREG_TO_REG (i32 0),
2784 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2785 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2786 sub_xmm)>;
2787 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2788 (SUBREG_TO_REG (i32 0),
2789 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2790 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2791 sub_xmm)>;
2792
2793 // Shuffle with VMOVSD
2794 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2795 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2796 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2797 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2798 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2799 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2800 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2801 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2802
2803 // 256-bit variants
2804 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2805 (SUBREG_TO_REG (i32 0),
2806 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2807 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2808 sub_xmm)>;
2809 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2810 (SUBREG_TO_REG (i32 0),
2811 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2812 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2813 sub_xmm)>;
2814
2815 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2816 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2817 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2818 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2819 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2820 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2821 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2822 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2823}
2824
2825let AddedComplexity = 15 in
2826def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2827 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002828 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002829 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 (v2i64 VR128X:$src))))],
2831 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2832
2833let AddedComplexity = 20 in
2834def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2835 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002836 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837 [(set VR128X:$dst, (v2i64 (X86vzmovl
2838 (loadv2i64 addr:$src))))],
2839 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2840 EVEX_CD8<8, CD8VT8>;
2841
2842let Predicates = [HasAVX512] in {
2843 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2844 let AddedComplexity = 20 in {
2845 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2846 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002847 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2848 (VMOV64toPQIZrr GR64:$src)>;
2849 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2850 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002851
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2853 (VMOVDI2PDIZrm addr:$src)>;
2854 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2855 (VMOVDI2PDIZrm addr:$src)>;
2856 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2857 (VMOVZPQILo2PQIZrm addr:$src)>;
2858 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2859 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002860 def : Pat<(v2i64 (X86vzload addr:$src)),
2861 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002863
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2865 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2866 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2867 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2868 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2869 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2870 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2871}
2872
2873def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2874 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2875
2876def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2877 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2878
2879def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2880 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2881
2882def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2883 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2884
2885//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002886// AVX-512 - Non-temporals
2887//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002888let SchedRW = [WriteLoad] in {
2889 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2890 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2891 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2892 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2893 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002894
Robert Khasanoved882972014-08-13 10:46:00 +00002895 let Predicates = [HasAVX512, HasVLX] in {
2896 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2897 (ins i256mem:$src),
2898 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2899 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2900 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002901
Robert Khasanoved882972014-08-13 10:46:00 +00002902 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2903 (ins i128mem:$src),
2904 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2905 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2906 EVEX_CD8<64, CD8VF>;
2907 }
Adam Nemetefd07852014-06-18 16:51:10 +00002908}
2909
Robert Khasanoved882972014-08-13 10:46:00 +00002910multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2911 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2912 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2913 let SchedRW = [WriteStore], mayStore = 1,
2914 AddedComplexity = 400 in
2915 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2916 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2917 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2918}
2919
2920multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2921 string elty, string elsz, string vsz512,
2922 string vsz256, string vsz128, Domain d,
2923 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2924 let Predicates = [prd] in
2925 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2926 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2927 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2928 EVEX_V512;
2929
2930 let Predicates = [prd, HasVLX] in {
2931 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2932 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2933 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2934 EVEX_V256;
2935
2936 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2937 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2938 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2939 EVEX_V128;
2940 }
2941}
2942
2943defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2944 "i", "64", "8", "4", "2", SSEPackedInt,
2945 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2946
2947defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2948 "f", "64", "8", "4", "2", SSEPackedDouble,
2949 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2950
2951defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2952 "f", "32", "16", "8", "4", SSEPackedSingle,
2953 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2954
Adam Nemet7f62b232014-06-10 16:39:53 +00002955//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956// AVX-512 - Integer arithmetic
2957//
2958multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002959 X86VectorVTInfo _, OpndItins itins,
2960 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002961 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002962 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2963 "$src2, $src1", "$src1, $src2",
2964 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002965 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002966 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002967
Robert Khasanov545d1b72014-10-14 14:36:19 +00002968 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002969 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002970 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2971 "$src2, $src1", "$src1, $src2",
2972 (_.VT (OpNode _.RC:$src1,
2973 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002974 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002975 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002976}
2977
2978multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2979 X86VectorVTInfo _, OpndItins itins,
2980 bit IsCommutable = 0> :
2981 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2982 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002983 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002984 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2985 "${src2}"##_.BroadcastStr##", $src1",
2986 "$src1, ${src2}"##_.BroadcastStr,
2987 (_.VT (OpNode _.RC:$src1,
2988 (X86VBroadcast
2989 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00002990 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002991 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002993
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002994multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2995 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2996 Predicate prd, bit IsCommutable = 0> {
2997 let Predicates = [prd] in
2998 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2999 IsCommutable>, EVEX_V512;
3000
3001 let Predicates = [prd, HasVLX] in {
3002 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3003 IsCommutable>, EVEX_V256;
3004 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3005 IsCommutable>, EVEX_V128;
3006 }
3007}
3008
Robert Khasanov545d1b72014-10-14 14:36:19 +00003009multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3010 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3011 Predicate prd, bit IsCommutable = 0> {
3012 let Predicates = [prd] in
3013 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3014 IsCommutable>, EVEX_V512;
3015
3016 let Predicates = [prd, HasVLX] in {
3017 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3018 IsCommutable>, EVEX_V256;
3019 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3020 IsCommutable>, EVEX_V128;
3021 }
3022}
3023
3024multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3025 OpndItins itins, Predicate prd,
3026 bit IsCommutable = 0> {
3027 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3028 itins, prd, IsCommutable>,
3029 VEX_W, EVEX_CD8<64, CD8VF>;
3030}
3031
3032multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3033 OpndItins itins, Predicate prd,
3034 bit IsCommutable = 0> {
3035 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3036 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3037}
3038
3039multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3040 OpndItins itins, Predicate prd,
3041 bit IsCommutable = 0> {
3042 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3043 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3044}
3045
3046multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3047 OpndItins itins, Predicate prd,
3048 bit IsCommutable = 0> {
3049 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3050 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3051}
3052
3053multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3054 SDNode OpNode, OpndItins itins, Predicate prd,
3055 bit IsCommutable = 0> {
3056 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3057 IsCommutable>;
3058
3059 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3060 IsCommutable>;
3061}
3062
3063multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3064 SDNode OpNode, OpndItins itins, Predicate prd,
3065 bit IsCommutable = 0> {
3066 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3067 IsCommutable>;
3068
3069 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3070 IsCommutable>;
3071}
3072
3073multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3074 bits<8> opc_d, bits<8> opc_q,
3075 string OpcodeStr, SDNode OpNode,
3076 OpndItins itins, bit IsCommutable = 0> {
3077 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3078 itins, HasAVX512, IsCommutable>,
3079 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3080 itins, HasBWI, IsCommutable>;
3081}
3082
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003083multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3084 SDNode OpNode,X86VectorVTInfo _Src,
3085 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3086 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3087 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3088 "$src2, $src1","$src1, $src2",
3089 (_Dst.VT (OpNode
3090 (_Src.VT _Src.RC:$src1),
3091 (_Src.VT _Src.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003092 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003093 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003094 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003095 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3096 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3097 "$src2, $src1", "$src1, $src2",
3098 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3099 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003100 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003101 AVX512BIBase, EVEX_4V;
3102
3103 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3104 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3105 OpcodeStr,
3106 "${src2}"##_Dst.BroadcastStr##", $src1",
3107 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003108 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003109 (_Dst.VT (X86VBroadcast
3110 (_Dst.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003111 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003112 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003113 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114}
3115
Robert Khasanov545d1b72014-10-14 14:36:19 +00003116defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3117 SSE_INTALU_ITINS_P, 1>;
3118defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3119 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003120defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3121 SSE_INTALU_ITINS_P, HasBWI, 1>;
3122defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3123 SSE_INTALU_ITINS_P, HasBWI, 0>;
3124defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
3125 SSE_INTALU_ITINS_P, HasBWI, 1>;
3126defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
3127 SSE_INTALU_ITINS_P, HasBWI, 0>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003128defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3129 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3130defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3131 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003132defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3133 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003135
3136multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3137 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003139 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3140 v16i32_info, v8i64_info, IsCommutable>,
3141 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3142 let Predicates = [HasVLX] in {
3143 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3144 v8i32x_info, v4i64x_info, IsCommutable>,
3145 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3146 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3147 v4i32x_info, v2i64x_info, IsCommutable>,
3148 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3149 }
3150}
3151
3152defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3153 X86pmuldq, 1>,T8PD;
3154defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3155 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003156
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003157multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3158 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3159 let mayLoad = 1 in {
3160 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3161 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3162 OpcodeStr,
3163 "${src2}"##_Src.BroadcastStr##", $src1",
3164 "$src1, ${src2}"##_Src.BroadcastStr,
3165 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3166 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003167 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003168 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3169 }
3170}
3171
3172multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3173 SDNode OpNode,X86VectorVTInfo _Src,
3174 X86VectorVTInfo _Dst> {
3175 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3176 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3177 "$src2, $src1","$src1, $src2",
3178 (_Dst.VT (OpNode
3179 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003180 (_Src.VT _Src.RC:$src2)))>,
3181 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003182 let mayLoad = 1 in {
3183 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3184 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3185 "$src2, $src1", "$src1, $src2",
3186 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003187 (bitconvert (_Src.LdFrag addr:$src2))))>,
3188 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003189 }
3190}
3191
3192multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3193 SDNode OpNode> {
3194 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3195 v32i16_info>,
3196 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3197 v32i16_info>, EVEX_V512;
3198 let Predicates = [HasVLX] in {
3199 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3200 v16i16x_info>,
3201 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3202 v16i16x_info>, EVEX_V256;
3203 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3204 v8i16x_info>,
3205 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3206 v8i16x_info>, EVEX_V128;
3207 }
3208}
3209multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3210 SDNode OpNode> {
3211 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3212 v64i8_info>, EVEX_V512;
3213 let Predicates = [HasVLX] in {
3214 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3215 v32i8x_info>, EVEX_V256;
3216 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3217 v16i8x_info>, EVEX_V128;
3218 }
3219}
3220let Predicates = [HasBWI] in {
3221 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3222 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3223 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3224 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3225}
3226
Robert Khasanov545d1b72014-10-14 14:36:19 +00003227defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3228 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3229defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3230 SSE_INTALU_ITINS_P, HasBWI, 1>;
3231defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3232 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003233
Robert Khasanov545d1b72014-10-14 14:36:19 +00003234defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3235 SSE_INTALU_ITINS_P, HasBWI, 1>;
3236defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3237 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3238defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3239 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003240
Robert Khasanov545d1b72014-10-14 14:36:19 +00003241defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3242 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3243defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3244 SSE_INTALU_ITINS_P, HasBWI, 1>;
3245defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3246 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003247
Robert Khasanov545d1b72014-10-14 14:36:19 +00003248defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3249 SSE_INTALU_ITINS_P, HasBWI, 1>;
3250defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3251 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3252defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3253 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003254
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003255def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3256 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3257 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3258def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3259 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3260 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3261def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3262 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3263 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3264def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3265 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3266 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3267def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3268 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3269 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3270def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3271 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3272 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3273def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3274 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3275 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3276def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3277 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3278 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279//===----------------------------------------------------------------------===//
3280// AVX-512 - Unpack Instructions
3281//===----------------------------------------------------------------------===//
3282
3283multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3284 PatFrag mem_frag, RegisterClass RC,
3285 X86MemOperand x86memop, string asm,
3286 Domain d> {
3287 def rr : AVX512PI<opc, MRMSrcReg,
3288 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3289 asm, [(set RC:$dst,
3290 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003291 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292 def rm : AVX512PI<opc, MRMSrcMem,
3293 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3294 asm, [(set RC:$dst,
3295 (vt (OpNode RC:$src1,
3296 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003297 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003298}
3299
Craig Topper820d4922015-02-09 04:04:50 +00003300defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003301 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003302 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003303defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003305 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003306defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003308 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003309defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003311 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003312
3313multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3314 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3315 X86MemOperand x86memop> {
3316 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3317 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003318 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003319 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320 IIC_SSE_UNPCK>, EVEX_4V;
3321 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3322 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003323 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3325 (bitconvert (memop_frag addr:$src2)))))],
3326 IIC_SSE_UNPCK>, EVEX_4V;
3327}
3328defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003329 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 EVEX_CD8<32, CD8VF>;
3331defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003332 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333 VEX_W, EVEX_CD8<64, CD8VF>;
3334defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003335 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 EVEX_CD8<32, CD8VF>;
3337defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003338 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003339 VEX_W, EVEX_CD8<64, CD8VF>;
3340//===----------------------------------------------------------------------===//
3341// AVX-512 - PSHUFD
3342//
3343
3344multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003345 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346 X86MemOperand x86memop, ValueType OpVT> {
3347 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003348 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003350 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351 [(set RC:$dst,
3352 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3353 EVEX;
3354 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003355 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003357 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358 [(set RC:$dst,
3359 (OpVT (OpNode (mem_frag addr:$src1),
3360 (i8 imm:$src2))))]>, EVEX;
3361}
3362
Craig Topper820d4922015-02-09 04:04:50 +00003363defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003364 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366//===----------------------------------------------------------------------===//
3367// AVX-512 Logical Instructions
3368//===----------------------------------------------------------------------===//
3369
Robert Khasanov545d1b72014-10-14 14:36:19 +00003370defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3371 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3372defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3373 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3374defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3375 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3376defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003377 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378
3379//===----------------------------------------------------------------------===//
3380// AVX-512 FP arithmetic
3381//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003382multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3383 SDNode OpNode, SDNode VecNode, OpndItins itins,
3384 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003386 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3387 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3388 "$src2, $src1", "$src1, $src2",
3389 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3390 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003391 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003392
3393 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3394 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3395 "$src2, $src1", "$src1, $src2",
3396 (VecNode (_.VT _.RC:$src1),
3397 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3398 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003399 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003400 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3401 Predicates = [HasAVX512] in {
3402 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3403 (ins _.FRC:$src1, _.FRC:$src2),
3404 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3405 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3406 itins.rr>;
3407 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3408 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3409 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3410 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3411 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3412 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003413}
3414
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003415multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3416 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3417
3418 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3419 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3420 "$rc, $src2, $src1", "$src1, $src2, $rc",
3421 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003422 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003423 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003425multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3426 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3427
3428 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3429 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003430 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003431 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003432 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433}
3434
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003435multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3436 SDNode VecNode,
3437 SizeItins itins, bit IsCommutable> {
3438 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3439 itins.s, IsCommutable>,
3440 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3441 itins.s, IsCommutable>,
3442 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3443 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3444 itins.d, IsCommutable>,
3445 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3446 itins.d, IsCommutable>,
3447 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3448}
3449
3450multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3451 SDNode VecNode,
3452 SizeItins itins, bit IsCommutable> {
3453 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3454 itins.s, IsCommutable>,
3455 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3456 itins.s, IsCommutable>,
3457 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3458 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3459 itins.d, IsCommutable>,
3460 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3461 itins.d, IsCommutable>,
3462 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3463}
3464defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3465defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3466defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3467defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3468defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3469defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3470
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003472 X86VectorVTInfo _, bit IsCommutable> {
3473 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3474 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3475 "$src2, $src1", "$src1, $src2",
3476 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003478 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3479 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3480 "$src2, $src1", "$src1, $src2",
3481 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3482 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3483 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3484 "${src2}"##_.BroadcastStr##", $src1",
3485 "$src1, ${src2}"##_.BroadcastStr,
3486 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3487 (_.ScalarLdFrag addr:$src2))))>,
3488 EVEX_4V, EVEX_B;
3489 }//let mayLoad = 1
3490}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003491
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003492multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3493 X86VectorVTInfo _, bit IsCommutable> {
3494 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3495 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3496 "$rc, $src2, $src1", "$src1, $src2, $rc",
3497 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3498 EVEX_4V, EVEX_B, EVEX_RC;
3499}
3500
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003501
3502multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3503 X86VectorVTInfo _, bit IsCommutable> {
3504 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3505 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3506 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3507 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3508 EVEX_4V, EVEX_B;
3509}
3510
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003511multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003512 bit IsCommutable = 0> {
3513 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3514 IsCommutable>, EVEX_V512, PS,
3515 EVEX_CD8<32, CD8VF>;
3516 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3517 IsCommutable>, EVEX_V512, PD, VEX_W,
3518 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003519
Robert Khasanov595e5982014-10-29 15:43:02 +00003520 // Define only if AVX512VL feature is present.
3521 let Predicates = [HasVLX] in {
3522 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3523 IsCommutable>, EVEX_V128, PS,
3524 EVEX_CD8<32, CD8VF>;
3525 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3526 IsCommutable>, EVEX_V256, PS,
3527 EVEX_CD8<32, CD8VF>;
3528 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3529 IsCommutable>, EVEX_V128, PD, VEX_W,
3530 EVEX_CD8<64, CD8VF>;
3531 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3532 IsCommutable>, EVEX_V256, PD, VEX_W,
3533 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535}
3536
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003537multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3538 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3539 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3540 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3541 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3542}
3543
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003544multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3545 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3546 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3547 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3548 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3549}
3550
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003551defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3552 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3553defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3554 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3555defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3556 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3557defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3558 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003559defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3560 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3561defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3562 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003563let Predicates = [HasDQI] in {
3564 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3565 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3566 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3567 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3568}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570//===----------------------------------------------------------------------===//
3571// AVX-512 VPTESTM instructions
3572//===----------------------------------------------------------------------===//
3573
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003574multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3575 X86VectorVTInfo _> {
3576 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3577 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3578 "$src2, $src1", "$src1, $src2",
3579 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3580 EVEX_4V;
3581 let mayLoad = 1 in
3582 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3583 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3584 "$src2, $src1", "$src1, $src2",
3585 (OpNode (_.VT _.RC:$src1),
3586 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3587 EVEX_4V,
3588 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589}
3590
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003591multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3592 X86VectorVTInfo _> {
3593 let mayLoad = 1 in
3594 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3595 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3596 "${src2}"##_.BroadcastStr##", $src1",
3597 "$src1, ${src2}"##_.BroadcastStr,
3598 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3599 (_.ScalarLdFrag addr:$src2))))>,
3600 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003601}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003602multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3603 AVX512VLVectorVTInfo _> {
3604 let Predicates = [HasAVX512] in
3605 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3606 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3607
3608 let Predicates = [HasAVX512, HasVLX] in {
3609 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3610 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3611 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3612 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3613 }
3614}
3615
3616multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3617 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3618 avx512vl_i32_info>;
3619 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3620 avx512vl_i64_info>, VEX_W;
3621}
3622
3623multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3624 SDNode OpNode> {
3625 let Predicates = [HasBWI] in {
3626 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3627 EVEX_V512, VEX_W;
3628 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3629 EVEX_V512;
3630 }
3631 let Predicates = [HasVLX, HasBWI] in {
3632
3633 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3634 EVEX_V256, VEX_W;
3635 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3636 EVEX_V128, VEX_W;
3637 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3638 EVEX_V256;
3639 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3640 EVEX_V128;
3641 }
3642}
3643
3644multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3645 SDNode OpNode> :
3646 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3647 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3648
3649defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3650defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003651
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003652def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3653 (v16i32 VR512:$src2), (i16 -1))),
3654 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3655
3656def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3657 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003658 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003659
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660//===----------------------------------------------------------------------===//
3661// AVX-512 Shift instructions
3662//===----------------------------------------------------------------------===//
3663multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003664 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003665 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003666 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003667 "$src2, $src1", "$src1, $src2",
3668 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003669 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003670 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003671 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003672 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003673 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003674 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3675 (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003676 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677}
3678
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003679multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3680 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3681 let mayLoad = 1 in
3682 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3683 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3684 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3685 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003686 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003687}
3688
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003689multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003690 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003691 // src2 is always 128-bit
3692 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3693 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3694 "$src2, $src1", "$src1, $src2",
3695 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003696 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003697 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3698 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3699 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003700 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003701 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003702 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003703}
3704
Cameron McInally5fb084e2014-12-11 17:13:05 +00003705multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003706 ValueType SrcVT, PatFrag bc_frag,
3707 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3708 let Predicates = [prd] in
3709 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3710 VTInfo.info512>, EVEX_V512,
3711 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3712 let Predicates = [prd, HasVLX] in {
3713 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3714 VTInfo.info256>, EVEX_V256,
3715 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3716 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3717 VTInfo.info128>, EVEX_V128,
3718 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3719 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003720}
3721
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003722multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3723 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003724 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003725 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003726 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003727 avx512vl_i64_info, HasAVX512>, VEX_W;
3728 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3729 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730}
3731
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003732multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3733 string OpcodeStr, SDNode OpNode,
3734 AVX512VLVectorVTInfo VTInfo> {
3735 let Predicates = [HasAVX512] in
3736 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3737 VTInfo.info512>,
3738 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3739 VTInfo.info512>, EVEX_V512;
3740 let Predicates = [HasAVX512, HasVLX] in {
3741 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3742 VTInfo.info256>,
3743 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3744 VTInfo.info256>, EVEX_V256;
3745 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3746 VTInfo.info128>,
3747 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3748 VTInfo.info128>, EVEX_V128;
3749 }
3750}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003752multiclass avx512_shift_rmi_w<bits<8> opcw,
3753 Format ImmFormR, Format ImmFormM,
3754 string OpcodeStr, SDNode OpNode> {
3755 let Predicates = [HasBWI] in
3756 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3757 v32i16_info>, EVEX_V512;
3758 let Predicates = [HasVLX, HasBWI] in {
3759 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3760 v16i16x_info>, EVEX_V256;
3761 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3762 v8i16x_info>, EVEX_V128;
3763 }
3764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003766multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3767 Format ImmFormR, Format ImmFormM,
3768 string OpcodeStr, SDNode OpNode> {
3769 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3770 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3771 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3772 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3773}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003775defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3776 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3777
3778defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3779 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3780
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00003781defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003782 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3783
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003784defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3785defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003786
3787defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3788defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3789defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790
3791//===-------------------------------------------------------------------===//
3792// Variable Bit Shifts
3793//===-------------------------------------------------------------------===//
3794multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003795 X86VectorVTInfo _> {
3796 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3797 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3798 "$src2, $src1", "$src1, $src2",
3799 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003800 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003801 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003802 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3804 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003805 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003806 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003807 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808}
3809
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003810multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3811 X86VectorVTInfo _> {
3812 let mayLoad = 1 in
3813 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3814 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3815 "${src2}"##_.BroadcastStr##", $src1",
3816 "$src1, ${src2}"##_.BroadcastStr,
3817 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3818 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003819 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003820 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3821}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003822multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3823 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003824 let Predicates = [HasAVX512] in
3825 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3826 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3827
3828 let Predicates = [HasAVX512, HasVLX] in {
3829 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3830 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3831 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3832 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3833 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003834}
3835
3836multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3837 SDNode OpNode> {
3838 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003839 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003840 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003841 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003842}
3843
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003844multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3845 SDNode OpNode> {
3846 let Predicates = [HasBWI] in
3847 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3848 EVEX_V512, VEX_W;
3849 let Predicates = [HasVLX, HasBWI] in {
3850
3851 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3852 EVEX_V256, VEX_W;
3853 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3854 EVEX_V128, VEX_W;
3855 }
3856}
3857
3858defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3859 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3860defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3861 avx512_var_shift_w<0x11, "vpsravw", sra>;
3862defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3863 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3864defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3865defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866
3867//===----------------------------------------------------------------------===//
3868// AVX-512 - MOVDDUP
3869//===----------------------------------------------------------------------===//
3870
Michael Liao5bf95782014-12-04 05:20:33 +00003871multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 X86MemOperand x86memop, PatFrag memop_frag> {
3873def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003874 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3876def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003877 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878 [(set RC:$dst,
3879 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3880}
3881
Craig Topper820d4922015-02-09 04:04:50 +00003882defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3884def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3885 (VMOVDDUPZrm addr:$src)>;
3886
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003887//===---------------------------------------------------------------------===//
3888// Replicate Single FP - MOVSHDUP and MOVSLDUP
3889//===---------------------------------------------------------------------===//
3890multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3891 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3892 X86MemOperand x86memop> {
3893 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003894 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003895 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3896 let mayLoad = 1 in
3897 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003898 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003899 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3900}
3901
3902defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003903 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003904 EVEX_CD8<32, CD8VF>;
3905defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003906 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003907 EVEX_CD8<32, CD8VF>;
3908
3909def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003910def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003911 (VMOVSHDUPZrm addr:$src)>;
3912def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003913def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003914 (VMOVSLDUPZrm addr:$src)>;
3915
3916//===----------------------------------------------------------------------===//
3917// Move Low to High and High to Low packed FP Instructions
3918//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3920 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003921 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003922 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3923 IIC_SSE_MOV_LH>, EVEX_4V;
3924def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3925 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003926 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3928 IIC_SSE_MOV_LH>, EVEX_4V;
3929
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003930let Predicates = [HasAVX512] in {
3931 // MOVLHPS patterns
3932 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3933 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3934 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3935 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003936
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003937 // MOVHLPS patterns
3938 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3939 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3940}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941
3942//===----------------------------------------------------------------------===//
3943// FMA - Fused Multiply Operations
3944//
Adam Nemet26371ce2014-10-24 00:02:55 +00003945
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003946let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003947// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3948multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3949 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003950 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003951 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003952 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003953 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003954 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003955
3956 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003957 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3958 (ins _.RC:$src2, _.MemOp:$src3),
3959 OpcodeStr, "$src3, $src2", "$src2, $src3",
3960 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3961 AVX512FMA3Base;
3962
3963 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3964 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003965 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
3966 !strconcat("$src2, ${src3}", _.BroadcastStr ),
3967 (OpNode _.RC:$src1,
3968 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003969 AVX512FMA3Base, EVEX_B;
3970 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971} // Constraints = "$src1 = $dst"
3972
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003973let Constraints = "$src1 = $dst" in {
3974// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003975multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
3976 X86VectorVTInfo _,
3977 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003978 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3979 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3980 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3981 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3982 AVX512FMA3Base, EVEX_B, EVEX_RC;
3983 }
3984} // Constraints = "$src1 = $dst"
3985
3986multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3987 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3988 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3989 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3990}
3991
Adam Nemet832ec5e2014-10-24 00:03:00 +00003992multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003993 string OpcodeStr, X86VectorVTInfo VTI,
3994 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003995 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3996 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003997 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3998 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003999}
4000
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004001multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
4002 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004003 SDPatternOperator OpNode,
4004 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004005let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004006 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004007 v16f32_info, OpNode>,
4008 avx512_fma3_round_forms<opc213, OpcodeStr,
4009 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004010 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4011 v8f32x_info, OpNode>, EVEX_V256;
4012 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
4013 v4f32x_info, OpNode>, EVEX_V128;
4014 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004016 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004017 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004018 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
4019 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004020 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004021 v4f64x_info, OpNode>,
4022 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004023 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004024 v2f64x_info, OpNode>,
4025 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004026 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004027}
4028
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004029defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
4030defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
4031defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
4032defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
4033defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4034defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004035
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004037multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4038 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004040 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4041 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004042 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004043 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004044 _.RC:$src3)))]>;
4045 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4046 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004047 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004048 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4049 [(set _.RC:$dst,
4050 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4051 (_.ScalarLdFrag addr:$src2))),
4052 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053}
4054} // Constraints = "$src1 = $dst"
4055
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004056multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004059 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004060 OpNode,v16f32_info>, EVEX_V512,
4061 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004062 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004063 OpNode, v8f32x_info>, EVEX_V256,
4064 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004065 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004066 OpNode, v4f32x_info>, EVEX_V128,
4067 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004068 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004069let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004070 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004071 OpNode, v8f64_info>, EVEX_V512,
4072 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004073 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004074 OpNode, v4f64x_info>, EVEX_V256,
4075 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004076 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004077 OpNode, v2f64x_info>, EVEX_V128,
4078 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004079 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080}
4081
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004082defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4083defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4084defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4085defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4086defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4087defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4088
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089// Scalar FMA
4090let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004091multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4092 RegisterClass RC, ValueType OpVT,
4093 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094 PatFrag mem_frag> {
4095 let isCommutable = 1 in
4096 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4097 (ins RC:$src1, RC:$src2, RC:$src3),
4098 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004099 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004100 [(set RC:$dst,
4101 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4102 let mayLoad = 1 in
4103 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4104 (ins RC:$src1, RC:$src2, f128mem:$src3),
4105 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004106 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004107 [(set RC:$dst,
4108 (OpVT (OpNode RC:$src2, RC:$src1,
4109 (mem_frag addr:$src3))))]>;
4110}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111} // Constraints = "$src1 = $dst"
4112
Elena Demikhovskycf088092013-12-11 14:31:04 +00004113defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004114 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004115defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004116 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004117defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004119defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004120 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004121defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004122 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004123defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004124 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004125defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004127defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4129
4130//===----------------------------------------------------------------------===//
4131// AVX-512 Scalar convert from sign integer to float/double
4132//===----------------------------------------------------------------------===//
4133
4134multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4135 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004136let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004138 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004139 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004140 let mayLoad = 1 in
4141 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4142 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004143 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004144 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004145} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004147
Andrew Trick15a47742013-10-09 05:11:10 +00004148let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004149defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004151defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004153defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004155defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4157
4158def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4159 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4160def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004161 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004162def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4163 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4164def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004165 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166
4167def : Pat<(f32 (sint_to_fp GR32:$src)),
4168 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4169def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004170 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171def : Pat<(f64 (sint_to_fp GR32:$src)),
4172 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4173def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004174 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4175
Elena Demikhovskycf088092013-12-11 14:31:04 +00004176defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004177 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004178defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004179 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004180defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004181 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004182defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004183 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4184
4185def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4186 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4187def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4188 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4189def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4190 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4191def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4192 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4193
4194def : Pat<(f32 (uint_to_fp GR32:$src)),
4195 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4196def : Pat<(f32 (uint_to_fp GR64:$src)),
4197 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4198def : Pat<(f64 (uint_to_fp GR32:$src)),
4199 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4200def : Pat<(f64 (uint_to_fp GR64:$src)),
4201 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004202}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004203
4204//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004205// AVX-512 Scalar convert from float/double to integer
4206//===----------------------------------------------------------------------===//
4207multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4208 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4209 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004210let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004211 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004212 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004213 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4214 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004215 let mayLoad = 1 in
4216 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004217 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004218 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004219} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004220}
4221let Predicates = [HasAVX512] in {
4222// Convert float/double to signed/unsigned int 32/64
4223defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004224 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004225 XS, EVEX_CD8<32, CD8VT1>;
4226defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004227 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004228 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4229defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004230 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004231 XS, EVEX_CD8<32, CD8VT1>;
4232defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4233 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004234 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004235 EVEX_CD8<32, CD8VT1>;
4236defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004237 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004238 XD, EVEX_CD8<64, CD8VT1>;
4239defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004240 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004241 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4242defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004243 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004244 XD, EVEX_CD8<64, CD8VT1>;
4245defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4246 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004247 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004248 EVEX_CD8<64, CD8VT1>;
4249
Craig Topper9dd48c82014-01-02 17:28:14 +00004250let isCodeGenOnly = 1 in {
4251 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4252 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4253 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4254 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4255 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4256 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4257 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4258 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4259 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4260 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4261 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4262 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004263
Craig Topper9dd48c82014-01-02 17:28:14 +00004264 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4265 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4266 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4267 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4268 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4269 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4270 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4271 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4272 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4273 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4274 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4275 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4276} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004277
4278// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004279let isCodeGenOnly = 1 in {
4280 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4281 ssmem, sse_load_f32, "cvttss2si">,
4282 XS, EVEX_CD8<32, CD8VT1>;
4283 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4284 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4285 "cvttss2si">, XS, VEX_W,
4286 EVEX_CD8<32, CD8VT1>;
4287 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4288 sdmem, sse_load_f64, "cvttsd2si">, XD,
4289 EVEX_CD8<64, CD8VT1>;
4290 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4291 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4292 "cvttsd2si">, XD, VEX_W,
4293 EVEX_CD8<64, CD8VT1>;
4294 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4295 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4296 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4297 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4298 int_x86_avx512_cvttss2usi64, ssmem,
4299 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4300 EVEX_CD8<32, CD8VT1>;
4301 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4302 int_x86_avx512_cvttsd2usi,
4303 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4304 EVEX_CD8<64, CD8VT1>;
4305 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4306 int_x86_avx512_cvttsd2usi64, sdmem,
4307 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4308 EVEX_CD8<64, CD8VT1>;
4309} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004310
4311multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4312 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4313 string asm> {
4314 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004315 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004316 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4317 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004318 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004319 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4320}
4321
4322defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004323 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004324 EVEX_CD8<32, CD8VT1>;
4325defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004326 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004327 EVEX_CD8<32, CD8VT1>;
4328defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004329 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004330 EVEX_CD8<32, CD8VT1>;
4331defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004332 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004333 EVEX_CD8<32, CD8VT1>;
4334defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004335 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004336 EVEX_CD8<64, CD8VT1>;
4337defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004338 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004339 EVEX_CD8<64, CD8VT1>;
4340defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004341 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004342 EVEX_CD8<64, CD8VT1>;
4343defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004344 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004345 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004346} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004347//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004348// AVX-512 Convert form float to double and back
4349//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004350let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4352 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004353 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004354 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4355let mayLoad = 1 in
4356def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4357 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004358 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4360 EVEX_CD8<32, CD8VT1>;
4361
4362// Convert scalar double to scalar single
4363def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4364 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004365 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004366 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4367let mayLoad = 1 in
4368def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4369 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004370 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371 []>, EVEX_4V, VEX_LIG, VEX_W,
4372 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4373}
4374
4375def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4376 Requires<[HasAVX512]>;
4377def : Pat<(fextend (loadf32 addr:$src)),
4378 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4379
4380def : Pat<(extloadf32 addr:$src),
4381 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4382 Requires<[HasAVX512, OptForSize]>;
4383
4384def : Pat<(extloadf32 addr:$src),
4385 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4386 Requires<[HasAVX512, OptForSpeed]>;
4387
4388def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4389 Requires<[HasAVX512]>;
4390
Michael Liao5bf95782014-12-04 05:20:33 +00004391multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4392 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004393 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4394 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004395let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004396 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004397 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004398 [(set DstRC:$dst,
4399 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004400 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004401 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004402 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403 let mayLoad = 1 in
4404 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004405 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004406 [(set DstRC:$dst,
4407 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004408} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409}
4410
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004411multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004412 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4413 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4414 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004415let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004416 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004417 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004418 [(set DstRC:$dst,
4419 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4420 let mayLoad = 1 in
4421 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004422 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004423 [(set DstRC:$dst,
4424 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004425} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004426}
4427
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004428defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004429 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004430 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431 EVEX_CD8<64, CD8VF>;
4432
4433defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004434 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004435 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004436 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004437def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4438 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004439
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004440def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4441 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4442 (VCVTPD2PSZrr VR512:$src)>;
4443
4444def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4445 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4446 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447
4448//===----------------------------------------------------------------------===//
4449// AVX-512 Vector convert from sign integer to float/double
4450//===----------------------------------------------------------------------===//
4451
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004452defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004453 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004454 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004455 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456
4457defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004458 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459 SSEPackedDouble>, EVEX_V512, XS,
4460 EVEX_CD8<32, CD8VH>;
4461
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004462defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004463 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464 SSEPackedSingle>, EVEX_V512, XS,
4465 EVEX_CD8<32, CD8VF>;
4466
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004467defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004468 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004469 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470 EVEX_CD8<64, CD8VF>;
4471
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004472defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004473 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004474 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475 EVEX_CD8<32, CD8VF>;
4476
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004477// cvttps2udq (src, 0, mask-all-ones, sae-current)
4478def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4479 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4480 (VCVTTPS2UDQZrr VR512:$src)>;
4481
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004482defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004483 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004484 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004486
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004487// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4488def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4489 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4490 (VCVTTPD2UDQZrr VR512:$src)>;
4491
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004492defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004493 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494 SSEPackedDouble>, EVEX_V512, XS,
4495 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004496
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004497defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004498 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004499 SSEPackedSingle>, EVEX_V512, XD,
4500 EVEX_CD8<32, CD8VF>;
4501
4502def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004503 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004504 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004505
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004506def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4507 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4508 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4509
4510def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4511 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4512 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004513
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004514def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4515 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4516 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004518def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4519 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4520 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4521
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004522def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004523 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004524 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004525def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4526 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4527 (VCVTDQ2PDZrr VR256X:$src)>;
4528def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4529 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4530 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4531def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4532 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4533 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004534
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004535multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4536 RegisterClass DstRC, PatFrag mem_frag,
4537 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004538let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004539 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004540 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004541 [], d>, EVEX;
4542 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004543 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004544 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004545 let mayLoad = 1 in
4546 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004547 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004548 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004549} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004550}
4551
4552defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004553 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004554 EVEX_V512, EVEX_CD8<32, CD8VF>;
4555defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004556 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004557 EVEX_V512, EVEX_CD8<64, CD8VF>;
4558
4559def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4560 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4561 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4562
4563def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4564 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4565 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4566
4567defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004568 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004569 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004570defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004571 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004572 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004573
4574def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4575 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4576 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4577
4578def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4579 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4580 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581
4582let Predicates = [HasAVX512] in {
4583 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4584 (VCVTPD2PSZrm addr:$src)>;
4585 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4586 (VCVTPS2PDZrm addr:$src)>;
4587}
4588
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004589//===----------------------------------------------------------------------===//
4590// Half precision conversion instructions
4591//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004592multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4593 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004594 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4595 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004596 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004597 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004598 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4599 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4600}
4601
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004602multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4603 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004604 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004605 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004606 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004607 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004608 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004609 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004610 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004611 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004612}
4613
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004614defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004615 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004616defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004617 EVEX_CD8<32, CD8VH>;
4618
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004619def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4620 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4621 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4622
4623def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4624 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4625 (VCVTPH2PSZrr VR256X:$src)>;
4626
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004627let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4628 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004629 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004630 EVEX_CD8<32, CD8VT1>;
4631 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004632 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004633 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4634 let Pattern = []<dag> in {
4635 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004636 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004637 EVEX_CD8<32, CD8VT1>;
4638 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004639 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4641 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004642 let isCodeGenOnly = 1 in {
4643 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004644 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004645 EVEX_CD8<32, CD8VT1>;
4646 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004647 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004648 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649
Craig Topper9dd48c82014-01-02 17:28:14 +00004650 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004651 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004652 EVEX_CD8<32, CD8VT1>;
4653 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004654 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004655 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4656 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657}
Michael Liao5bf95782014-12-04 05:20:33 +00004658
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004659/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4660multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4661 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004663 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4664 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004665 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004666 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004668 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4669 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004670 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004671 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672 }
4673}
4674}
4675
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004676defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4677 EVEX_CD8<32, CD8VT1>;
4678defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4679 VEX_W, EVEX_CD8<64, CD8VT1>;
4680defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4681 EVEX_CD8<32, CD8VT1>;
4682defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4683 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004685def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4686 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4687 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4688 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004689
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004690def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4691 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4692 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4693 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004694
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004695def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4696 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4697 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4698 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004699
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004700def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4701 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4702 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4703 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004704
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004705/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4706multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004707 X86VectorVTInfo _> {
4708 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4709 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4710 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4711 let mayLoad = 1 in {
4712 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4713 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4714 (OpNode (_.FloatVT
4715 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4716 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4717 (ins _.ScalarMemOp:$src), OpcodeStr,
4718 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4719 (OpNode (_.FloatVT
4720 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4721 EVEX, T8PD, EVEX_B;
4722 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004723}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004724
4725multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4726 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4727 EVEX_V512, EVEX_CD8<32, CD8VF>;
4728 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4729 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4730
4731 // Define only if AVX512VL feature is present.
4732 let Predicates = [HasVLX] in {
4733 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4734 OpNode, v4f32x_info>,
4735 EVEX_V128, EVEX_CD8<32, CD8VF>;
4736 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4737 OpNode, v8f32x_info>,
4738 EVEX_V256, EVEX_CD8<32, CD8VF>;
4739 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4740 OpNode, v2f64x_info>,
4741 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4742 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4743 OpNode, v4f64x_info>,
4744 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4745 }
4746}
4747
4748defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4749defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004750
4751def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4752 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4753 (VRSQRT14PSZr VR512:$src)>;
4754def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4755 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4756 (VRSQRT14PDZr VR512:$src)>;
4757
4758def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4759 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4760 (VRCP14PSZr VR512:$src)>;
4761def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4762 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4763 (VRCP14PDZr VR512:$src)>;
4764
4765/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004766multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4767 SDNode OpNode> {
4768
4769 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4770 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4771 "$src2, $src1", "$src1, $src2",
4772 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4773 (i32 FROUND_CURRENT))>;
4774
4775 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4776 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004777 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004778 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004779 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004780
4781 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4782 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4783 "$src2, $src1", "$src1, $src2",
4784 (OpNode (_.VT _.RC:$src1),
4785 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4786 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004787}
4788
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004789multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4790 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4791 EVEX_CD8<32, CD8VT1>;
4792 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4793 EVEX_CD8<64, CD8VT1>, VEX_W;
4794}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004795
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004796let hasSideEffects = 0, Predicates = [HasERI] in {
4797 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4798 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4799}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004800/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004801
4802multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4803 SDNode OpNode> {
4804
4805 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4806 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4807 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4808
4809 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4810 (ins _.RC:$src), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004811 "{sae}, $src", "$src, {sae}",
4812 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004813
4814 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4815 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4816 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004817 (bitconvert (_.LdFrag addr:$src))),
4818 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004819
4820 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4821 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4822 (OpNode (_.FloatVT
4823 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4824 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004825}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004826
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004827multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4828 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4829 EVEX_CD8<32, CD8VF>;
4830 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4831 VEX_W, EVEX_CD8<32, CD8VF>;
4832}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004833
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004834let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004835
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004836 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4837 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4838 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4839}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004840
Robert Khasanoveb126392014-10-28 18:15:20 +00004841multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4842 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004843 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004844 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4845 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4846 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004847 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004848 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4849 (OpNode (_.FloatVT
4850 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004852 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004853 (ins _.ScalarMemOp:$src), OpcodeStr,
4854 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4855 (OpNode (_.FloatVT
4856 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4857 EVEX, EVEX_B;
4858 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859}
4860
4861multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4862 Intrinsic F32Int, Intrinsic F64Int,
4863 OpndItins itins_s, OpndItins itins_d> {
4864 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4865 (ins FR32X:$src1, FR32X:$src2),
4866 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004867 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004869 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4871 (ins VR128X:$src1, VR128X:$src2),
4872 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004873 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004874 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875 (F32Int VR128X:$src1, VR128X:$src2))],
4876 itins_s.rr>, XS, EVEX_4V;
4877 let mayLoad = 1 in {
4878 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4879 (ins FR32X:$src1, f32mem:$src2),
4880 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004881 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004883 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4885 (ins VR128X:$src1, ssmem:$src2),
4886 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004887 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004888 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4890 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4891 }
4892 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4893 (ins FR64X:$src1, FR64X:$src2),
4894 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004895 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004897 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004898 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4899 (ins VR128X:$src1, VR128X:$src2),
4900 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004901 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004902 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004903 (F64Int VR128X:$src1, VR128X:$src2))],
4904 itins_s.rr>, XD, EVEX_4V, VEX_W;
4905 let mayLoad = 1 in {
4906 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4907 (ins FR64X:$src1, f64mem:$src2),
4908 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004909 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004911 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4913 (ins VR128X:$src1, sdmem:$src2),
4914 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004915 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004916 [(set VR128X:$dst,
4917 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4919 }
4920}
4921
Robert Khasanoveb126392014-10-28 18:15:20 +00004922multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4923 SDNode OpNode> {
4924 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4925 v16f32_info>,
4926 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4927 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4928 v8f64_info>,
4929 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4930 // Define only if AVX512VL feature is present.
4931 let Predicates = [HasVLX] in {
4932 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4933 OpNode, v4f32x_info>,
4934 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4935 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4936 OpNode, v8f32x_info>,
4937 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4938 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4939 OpNode, v2f64x_info>,
4940 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4941 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4942 OpNode, v4f64x_info>,
4943 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4944 }
4945}
4946
4947defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004948
Michael Liao5bf95782014-12-04 05:20:33 +00004949defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4950 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004951 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004953let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004954 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4955 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004956 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004957 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4958 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004959 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004960
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004961 def : Pat<(f32 (fsqrt FR32X:$src)),
4962 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4963 def : Pat<(f32 (fsqrt (load addr:$src))),
4964 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4965 Requires<[OptForSize]>;
4966 def : Pat<(f64 (fsqrt FR64X:$src)),
4967 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4968 def : Pat<(f64 (fsqrt (load addr:$src))),
4969 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4970 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004971
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004972 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004973 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004974 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004975 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004976 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004977
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004978 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004979 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004980 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004981 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004982 Requires<[OptForSize]>;
4983
4984 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4985 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4986 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4987 VR128X)>;
4988 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4989 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4990
4991 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4992 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4993 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4994 VR128X)>;
4995 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4996 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4997}
4998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004999
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005000multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
5001 X86MemOperand x86memop, RegisterClass RC,
5002 PatFrag mem_frag, Domain d> {
5003let ExeDomain = d in {
5004 // Intrinsic operation, reg.
5005 // Vector intrinsic operation, reg
5006 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00005007 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005008 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005009 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005010 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005011
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005012 // Vector intrinsic operation, mem
5013 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00005014 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005015 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005016 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005017 []>, EVEX;
5018} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019}
5020
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005021defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005022 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005023 EVEX_CD8<32, CD8VF>;
5024
5025def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005026 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005027 FROUND_CURRENT)),
5028 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
5029
5030
5031defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00005032 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005033 VEX_W, EVEX_CD8<64, CD8VF>;
5034
5035def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005036 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005037 FROUND_CURRENT)),
5038 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5039
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005040multiclass
5041avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005042
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005043 let ExeDomain = _.ExeDomain in {
5044 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5045 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5046 "$src3, $src2, $src1", "$src1, $src2, $src3",
5047 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5048 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5049
5050 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5051 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005052 "{sae}, $src3, $src2, $src1", "$src1, $src2, $src3, {sae}",
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005053 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005054 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005055
5056 let mayLoad = 1 in
5057 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5058 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5059 "$src3, $src2, $src1", "$src1, $src2, $src3",
5060 (_.VT (X86RndScale (_.VT _.RC:$src1),
5061 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5062 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5063 }
5064 let Predicates = [HasAVX512] in {
5065 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5066 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5067 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5068 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5069 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5070 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5071 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5072 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5073 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5074 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5075 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5076 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5077 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5078 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5079 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5080
5081 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5082 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5083 addr:$src, (i32 0x1))), _.FRC)>;
5084 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5085 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5086 addr:$src, (i32 0x2))), _.FRC)>;
5087 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5088 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5089 addr:$src, (i32 0x3))), _.FRC)>;
5090 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5091 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5092 addr:$src, (i32 0x4))), _.FRC)>;
5093 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5094 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5095 addr:$src, (i32 0xc))), _.FRC)>;
5096 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005097}
5098
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005099defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5100 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005101
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005102defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5103 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005104
5105let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005106def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005107 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005108def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005109 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005110def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005111 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005112def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005113 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005114def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005115 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005116
5117def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005118 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005120 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005122 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005123def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005124 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005126 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005127}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005128//-------------------------------------------------
5129// Integer truncate and extend operations
5130//-------------------------------------------------
5131
5132multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5133 RegisterClass dstRC, RegisterClass srcRC,
5134 RegisterClass KRC, X86MemOperand x86memop> {
5135 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5136 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005137 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138 []>, EVEX;
5139
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005140 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5141 (ins KRC:$mask, srcRC:$src),
5142 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005143 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005144 []>, EVEX, EVEX_K;
5145
5146 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147 (ins KRC:$mask, srcRC:$src),
5148 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005149 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005150 []>, EVEX, EVEX_KZ;
5151
5152 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005153 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005155
5156 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5157 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005158 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005159 []>, EVEX, EVEX_K;
5160
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005161}
Michael Liao5bf95782014-12-04 05:20:33 +00005162defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005163 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5164defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5165 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5166defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5167 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5168defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5169 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5170defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5171 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5172defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5173 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5174defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5175 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5176defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5177 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5178defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5179 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5180defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5181 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5182defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5183 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5184defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5185 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5186defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5187 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5188defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5189 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5190defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5191 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5192
5193def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5194def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5195def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5196def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5197def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5198
5199def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005200 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005201def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005202 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005203def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005204 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005205def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005206 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005207
5208
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005209multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5210 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5211 PatFrag mem_frag, X86MemOperand x86memop,
5212 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005213
5214 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5215 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005216 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005218
5219 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5220 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005221 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005222 []>, EVEX, EVEX_K;
5223
5224 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5225 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005226 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005227 []>, EVEX, EVEX_KZ;
5228
5229 let mayLoad = 1 in {
5230 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005231 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005232 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233 [(set DstRC:$dst,
5234 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5235 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005236
5237 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5238 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005239 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005240 []>,
5241 EVEX, EVEX_K;
5242
5243 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5244 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005245 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005246 []>,
5247 EVEX, EVEX_KZ;
5248 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005249}
5250
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005251defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005252 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005253 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005254defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005255 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005256 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005257defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005258 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005259 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005260defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005261 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005263defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005264 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005265 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005266
5267defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005268 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005269 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005270defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005271 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005273defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005274 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005275 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005276defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005277 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005279defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005280 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005281 EVEX_CD8<32, CD8VH>;
5282
5283//===----------------------------------------------------------------------===//
5284// GATHER - SCATTER Operations
5285
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005286multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5287 X86MemOperand memop, PatFrag GatherNode> {
5288 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5289 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5290 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005292 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005293 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5294 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5295 vectoraddr:$src2))]>, EVEX, EVEX_K,
5296 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005297}
Cameron McInally45325962014-03-26 13:50:50 +00005298
5299let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005300defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5301 mgatherv8i32>, EVEX_V512, VEX_W;
5302defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5303 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005304}
5305
5306let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005307defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5308 mgatherv16i32>, EVEX_V512;
5309defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5310 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005311}
Michael Liao5bf95782014-12-04 05:20:33 +00005312
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005313defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5314 mgatherv8i32>, EVEX_V512, VEX_W;
5315defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5316 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005317
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005318defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5319 mgatherv8i64>, EVEX_V512, VEX_W;
5320defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5321 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005322
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005323multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5324 X86MemOperand memop, PatFrag ScatterNode> {
5325
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005326let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005327
5328 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5329 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005330 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005331 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5332 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5333 _.KRCWM:$mask, vectoraddr:$dst))]>,
5334 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005335}
5336
Cameron McInally45325962014-03-26 13:50:50 +00005337let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005338defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5339 mscatterv8i32>, EVEX_V512, VEX_W;
5340defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5341 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005342}
5343
5344let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005345defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5346 mscatterv16i32>, EVEX_V512;
5347defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5348 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005349}
5350
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005351defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5352 mscatterv8i32>, EVEX_V512, VEX_W;
5353defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5354 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005355
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005356defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5357 mscatterv8i64>, EVEX_V512, VEX_W;
5358defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5359 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005360
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005361// prefetch
5362multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5363 RegisterClass KRC, X86MemOperand memop> {
5364 let Predicates = [HasPFI], hasSideEffects = 1 in
5365 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005366 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005367 []>, EVEX, EVEX_K;
5368}
5369
5370defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5371 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5372
5373defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5374 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5375
5376defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5377 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5378
5379defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5380 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005381
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005382defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5383 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5384
5385defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5386 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5387
5388defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5389 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5390
5391defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5392 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5393
5394defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5395 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5396
5397defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5398 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5399
5400defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5401 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5402
5403defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5404 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5405
5406defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5407 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5408
5409defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5410 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5411
5412defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5413 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5414
5415defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5416 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005417//===----------------------------------------------------------------------===//
5418// VSHUFPS - VSHUFPD Operations
5419
5420multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5421 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5422 Domain d> {
5423 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005424 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005425 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005426 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005427 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5428 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005429 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005430 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005431 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005432 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005433 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005434 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5435 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005436 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005437}
5438
Craig Topper820d4922015-02-09 04:04:50 +00005439defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005440 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005441defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005442 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005443
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005444def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5445 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5446def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005447 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005448 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5449
5450def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5451 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5452def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005453 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005454 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005455
Adam Nemet5ed17da2014-08-21 19:50:07 +00005456multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005457 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005458 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005459 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005460 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005461 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005462 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005463 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005464
Adam Nemetf92139d2014-08-05 17:22:50 +00005465 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005466 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5467 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005468
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005469 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005470 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005471 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005472 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005473 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005474 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475 []>, EVEX_4V;
5476}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005477defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5478defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005479
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005480// Helper fragments to match sext vXi1 to vXiY.
5481def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5482def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5483
5484multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5485 RegisterClass KRC, RegisterClass RC,
5486 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5487 string BrdcstStr> {
5488 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005489 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005490 []>, EVEX;
5491 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005492 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005493 []>, EVEX, EVEX_K;
5494 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5495 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005496 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005497 []>, EVEX, EVEX_KZ;
5498 let mayLoad = 1 in {
5499 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5500 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005502 []>, EVEX;
5503 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5504 (ins KRC:$mask, x86memop:$src),
5505 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005506 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005507 []>, EVEX, EVEX_K;
5508 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5509 (ins KRC:$mask, x86memop:$src),
5510 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005511 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005512 []>, EVEX, EVEX_KZ;
5513 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5514 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005515 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005516 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5517 []>, EVEX, EVEX_B;
5518 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5519 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005520 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005521 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5522 []>, EVEX, EVEX_B, EVEX_K;
5523 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5524 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005525 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005526 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5527 BrdcstStr, "}"),
5528 []>, EVEX, EVEX_B, EVEX_KZ;
5529 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005530}
5531
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005532defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5533 i512mem, i32mem, "{1to16}">, EVEX_V512,
5534 EVEX_CD8<32, CD8VF>;
5535defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5536 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5537 EVEX_CD8<64, CD8VF>;
5538
5539def : Pat<(xor
5540 (bc_v16i32 (v16i1sextv16i32)),
5541 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5542 (VPABSDZrr VR512:$src)>;
5543def : Pat<(xor
5544 (bc_v8i64 (v8i1sextv8i64)),
5545 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5546 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005547
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005548def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5549 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005550 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005551def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5552 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005553 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005554
Michael Liao5bf95782014-12-04 05:20:33 +00005555multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005556 RegisterClass RC, RegisterClass KRC,
5557 X86MemOperand x86memop,
5558 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005559 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005560 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5561 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005562 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005563 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005564 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5566 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005567 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005568 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005569 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005570 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5571 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005572 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005573 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5574 []>, EVEX, EVEX_B;
5575 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5576 (ins KRC:$mask, RC:$src),
5577 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005578 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005579 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005580 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005581 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5582 (ins KRC:$mask, x86memop:$src),
5583 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005584 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005585 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005586 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005587 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5588 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005589 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005590 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5591 BrdcstStr, "}"),
5592 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005593
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005594 let Constraints = "$src1 = $dst" in {
5595 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5596 (ins RC:$src1, KRC:$mask, RC:$src2),
5597 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005598 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005599 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005600 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005601 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5602 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5603 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005604 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005605 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005606 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005607 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5608 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005609 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005610 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5611 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005612 }
5613 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005614}
5615
5616let Predicates = [HasCDI] in {
5617defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005618 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005619 EVEX_V512, EVEX_CD8<32, CD8VF>;
5620
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005621
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005622defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005623 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005624 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005625
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005626}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005627
5628def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5629 GR16:$mask),
5630 (VPCONFLICTDrrk VR512:$src1,
5631 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5632
5633def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5634 GR8:$mask),
5635 (VPCONFLICTQrrk VR512:$src1,
5636 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005637
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005638let Predicates = [HasCDI] in {
5639defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5640 i512mem, i32mem, "{1to16}">,
5641 EVEX_V512, EVEX_CD8<32, CD8VF>;
5642
5643
5644defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5645 i512mem, i64mem, "{1to8}">,
5646 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5647
5648}
5649
5650def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5651 GR16:$mask),
5652 (VPLZCNTDrrk VR512:$src1,
5653 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5654
5655def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5656 GR8:$mask),
5657 (VPLZCNTQrrk VR512:$src1,
5658 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5659
Craig Topper820d4922015-02-09 04:04:50 +00005660def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005661 (VPLZCNTDrm addr:$src)>;
5662def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5663 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005664def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005665 (VPLZCNTQrm addr:$src)>;
5666def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5667 (VPLZCNTQrr VR512:$src)>;
5668
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005669def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5670def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5671def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005672
5673def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005674 (MOV8mr addr:$dst,
5675 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5676 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5677
5678def : Pat<(store VK8:$src, addr:$dst),
5679 (MOV8mr addr:$dst,
5680 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5681 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005682
5683def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5684 (truncstore node:$val, node:$ptr), [{
5685 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5686}]>;
5687
5688def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5689 (MOV8mr addr:$dst, GR8:$src)>;
5690
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005691multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005692def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005693 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005694 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5695}
Michael Liao5bf95782014-12-04 05:20:33 +00005696
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005697multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5698 string OpcodeStr, Predicate prd> {
5699let Predicates = [prd] in
5700 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5701
5702 let Predicates = [prd, HasVLX] in {
5703 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5704 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5705 }
5706}
5707
5708multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5709 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5710 HasBWI>;
5711 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5712 HasBWI>, VEX_W;
5713 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5714 HasDQI>;
5715 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5716 HasDQI>, VEX_W;
5717}
Michael Liao5bf95782014-12-04 05:20:33 +00005718
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005719defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005720
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005721multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5722def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5723 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5724 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5725}
5726
5727multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5728 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5729let Predicates = [prd] in
5730 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5731 EVEX_V512;
5732
5733 let Predicates = [prd, HasVLX] in {
5734 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5735 EVEX_V256;
5736 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5737 EVEX_V128;
5738 }
5739}
5740
5741defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5742 avx512vl_i8_info, HasBWI>;
5743defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5744 avx512vl_i16_info, HasBWI>, VEX_W;
5745defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5746 avx512vl_i32_info, HasDQI>;
5747defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5748 avx512vl_i64_info, HasDQI>, VEX_W;
5749
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005750//===----------------------------------------------------------------------===//
5751// AVX-512 - COMPRESS and EXPAND
5752//
5753multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5754 string OpcodeStr> {
5755 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5756 (ins _.KRCWM:$mask, _.RC:$src),
5757 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5758 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5759 _.ImmAllZerosV)))]>, EVEX_KZ;
5760
5761 let Constraints = "$src0 = $dst" in
5762 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5763 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5764 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5765 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5766 _.RC:$src0)))]>, EVEX_K;
5767
5768 let mayStore = 1 in {
5769 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5770 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5771 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5772 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5773 addr:$dst)]>,
5774 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5775 }
5776}
5777
5778multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5779 AVX512VLVectorVTInfo VTInfo> {
5780 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5781
5782 let Predicates = [HasVLX] in {
5783 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5784 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5785 }
5786}
5787
5788defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5789 EVEX;
5790defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5791 EVEX, VEX_W;
5792defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5793 EVEX;
5794defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5795 EVEX, VEX_W;
5796
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005797// expand
5798multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5799 string OpcodeStr> {
5800 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5801 (ins _.KRCWM:$mask, _.RC:$src),
5802 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5803 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5804 _.ImmAllZerosV)))]>, EVEX_KZ;
5805
5806 let Constraints = "$src0 = $dst" in
5807 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5808 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5809 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5810 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5811 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5812
5813 let mayLoad = 1, Constraints = "$src0 = $dst" in
5814 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5815 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5816 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5817 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5818 (_.VT (bitconvert
5819 (_.LdFrag addr:$src))),
5820 _.RC:$src0)))]>,
5821 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5822
5823 let mayLoad = 1 in
5824 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5825 (ins _.KRCWM:$mask, _.MemOp:$src),
5826 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5827 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5828 (_.VT (bitconvert (_.LdFrag addr:$src))),
5829 _.ImmAllZerosV)))]>,
5830 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5831
5832}
5833
5834multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5835 AVX512VLVectorVTInfo VTInfo> {
5836 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5837
5838 let Predicates = [HasVLX] in {
5839 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5840 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5841 }
5842}
5843
5844defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5845 EVEX;
5846defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5847 EVEX, VEX_W;
5848defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5849 EVEX;
5850defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5851 EVEX, VEX_W;