blob: f1b9475600f1a72ccfca9be475789ea500dee92b [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
David Greene03264ef2010-07-12 23:41:28 +000032
33//===----------------------------------------------------------------------===//
34// SSE specific DAG Nodes.
35//===----------------------------------------------------------------------===//
36
Sanjay Patel977530a2016-06-12 15:03:25 +000037def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000038 SDTCisFP<1>, SDTCisVT<3, i8>,
39 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000040def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
41 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000042
43def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
44def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000045
46// Commutative and Associative FMIN and FMAX.
47def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
48 [SDNPCommutative, SDNPAssociative]>;
49def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
50 [SDNPCommutative, SDNPAssociative]>;
51
David Greene03264ef2010-07-12 23:41:28 +000052def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
53 [SDNPCommutative, SDNPAssociative]>;
54def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
55 [SDNPCommutative, SDNPAssociative]>;
56def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
57 [SDNPCommutative, SDNPAssociative]>;
Craig Topperdbc387c2016-08-15 04:47:28 +000058def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Michael Zuckermana63a1292016-05-21 14:44:18 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRTS", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCPS", SDTFPBinOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000063def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
64def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000065def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
66def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000067def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
68def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000069def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000070def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
71 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
72 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000073def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
74 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
75 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000076def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000077 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000078 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000079def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000080 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
81 SDTCVecEltisVT<1, i8>,
82 SDTCisSameSizeAs<0,1>,
Craig Topper80c8b802016-08-15 04:47:30 +000083 SDTCisSameAs<1,2>]>, [SDNPCommutative]>;
Igor Bregerf3ded812015-08-31 13:09:30 +000084def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000085 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
86 SDTCVecEltisVT<1, i8>,
87 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000088 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000089def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000090 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000091 SDTCisSameAs<0,2>]>>;
Asaf Badouh5a3a0232016-02-01 15:48:21 +000092def X86multishift : SDNode<"X86ISD::MULTISHIFT",
93 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
94 SDTCisSameAs<1,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000095def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +000096 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
97 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000098def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +000099 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
100 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000101def X86pinsrb : SDNode<"X86ISD::PINSRB",
102 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
103 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
104def X86pinsrw : SDNode<"X86ISD::PINSRW",
105 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
106 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000107def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000108 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000109 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000110def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
111 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000112
David Greene03264ef2010-07-12 23:41:28 +0000113def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000114 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000115
Michael Liao1be96bb2012-10-23 17:34:00 +0000116def X86vzext : SDNode<"X86ISD::VZEXT",
117 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000118 SDTCisInt<0>, SDTCisInt<1>,
119 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000120
121def X86vsext : SDNode<"X86ISD::VSEXT",
122 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000123 SDTCisInt<0>, SDTCisInt<1>,
124 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000125
Igor Breger074a64e2015-07-24 17:24:15 +0000126def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
127 SDTCisInt<0>, SDTCisInt<1>,
128 SDTCisOpSmallerThanOp<0, 1>]>;
129
130def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
131def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
132def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
133
Michael Liao34107b92012-08-14 21:24:47 +0000134def X86vfpext : SDNode<"X86ISD::VFPEXT",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000135 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f64>,
136 SDTCVecEltisVT<1, f32>,
137 SDTCisSameSizeAs<0, 1>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000138def X86vfpround: SDNode<"X86ISD::VFPROUND",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000139 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f32>,
140 SDTCVecEltisVT<1, f64>,
141 SDTCisSameSizeAs<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000142
Craig Toppera02e3942016-09-23 06:24:43 +0000143def X86froundRnd: SDNode<"X86ISD::VFPROUNDS_RND",
Craig Toppera58abd12016-05-09 05:34:12 +0000144 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f32>,
145 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000146 SDTCVecEltisVT<2, f64>,
Craig Toppera58abd12016-05-09 05:34:12 +0000147 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000148 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000149
Craig Toppera02e3942016-09-23 06:24:43 +0000150def X86fpextRnd : SDNode<"X86ISD::VFPEXTS_RND",
Craig Toppera58abd12016-05-09 05:34:12 +0000151 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f64>,
152 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000153 SDTCVecEltisVT<2, f32>,
Craig Toppera58abd12016-05-09 05:34:12 +0000154 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000155 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000156
Craig Topper09462642012-01-22 19:15:14 +0000157def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
158def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000159def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000160def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
161def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000162
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000163def X86IntCmpMask : SDTypeProfile<1, 2,
Craig Topperf8ad6472016-09-02 04:25:33 +0000164 [SDTCisVec<0>, SDTCVecEltisVT<0, i1>, SDTCisSameAs<1, 2>, SDTCisInt<1>,
165 SDTCisSameNumEltsAs<0, 1>]>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000166def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
167def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
168
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000169def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000170 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
171 SDTCisVec<1>, SDTCisSameAs<2, 1>,
172 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
173def X86CmpMaskCCRound :
174 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
175 SDTCisVec<1>, SDTCisSameAs<2, 1>,
176 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
Craig Topperf8ad6472016-09-02 04:25:33 +0000177 SDTCisVT<4, i32>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000178def X86CmpMaskCCScalar :
179 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
180
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000181def X86CmpMaskCCScalarRound :
182 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
Craig Topperf8ad6472016-09-02 04:25:33 +0000183 SDTCisVT<4, i32>]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000184
185def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
186def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
187def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
Craig Topper29f1a1f2016-09-21 06:37:54 +0000188def X86cmpms : SDNode<"X86ISD::FSETCCM", X86CmpMaskCCScalar>;
189def X86cmpmsRnd : SDNode<"X86ISD::FSETCCM_RND", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000190
Craig Topper09462642012-01-22 19:15:14 +0000191def X86vshl : SDNode<"X86ISD::VSHL",
192 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
193 SDTCisVec<2>]>>;
194def X86vsrl : SDNode<"X86ISD::VSRL",
195 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
196 SDTCisVec<2>]>>;
197def X86vsra : SDNode<"X86ISD::VSRA",
198 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
199 SDTCisVec<2>]>>;
200
Craig Topper05629d02016-07-24 07:32:45 +0000201def X86vsrav : SDNode<"X86ISD::VSRAV" ,
202 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
203 SDTCisSameAs<0,2>]>>;
Igor Bregere59165c2016-06-20 07:05:43 +0000204
Craig Topper09462642012-01-22 19:15:14 +0000205def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
206def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
207def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
208
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000209def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
Michael Zuckerman298a6802016-01-13 12:39:33 +0000210def X86vrotri : SDNode<"X86ISD::VROTRI", SDTIntShiftOp>;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000211
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000212def X86vprot : SDNode<"X86ISD::VPROT",
213 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000214 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000215def X86vproti : SDNode<"X86ISD::VPROTI",
216 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000217 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000218
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000219def X86vpshl : SDNode<"X86ISD::VPSHL",
220 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000221 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000222def X86vpsha : SDNode<"X86ISD::VPSHA",
223 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000224 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000225
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000226def X86vpcom : SDNode<"X86ISD::VPCOM",
227 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000228 SDTCisSameAs<0,2>,
229 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000230def X86vpcomu : SDNode<"X86ISD::VPCOMU",
231 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000232 SDTCisSameAs<0,2>,
233 SDTCisVT<3, i8>]>>;
Simon Pilgrime85506b2016-06-03 08:06:03 +0000234def X86vpermil2 : SDNode<"X86ISD::VPERMIL2",
235 SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
236 SDTCisSameAs<0,2>,
237 SDTCisSameSizeAs<0,3>,
238 SDTCisSameNumEltsAs<0, 3>,
239 SDTCisVT<4, i8>]>>;
Simon Pilgrim572ca712016-03-24 11:52:43 +0000240def X86vpperm : SDNode<"X86ISD::VPPERM",
241 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
242 SDTCisSameAs<0,2>]>>;
243
David Greene03264ef2010-07-12 23:41:28 +0000244def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000245 SDTCisVec<1>,
246 SDTCisSameAs<2, 1>]>;
Igor Breger639fde72016-03-03 14:18:38 +0000247
248def SDTX86Testm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
249 SDTCisSameAs<2, 1>, SDTCVecEltisVT<0, i1>,
250 SDTCisSameNumEltsAs<0, 1>]>;
251
Craig Topper80c8b802016-08-15 04:47:30 +0000252def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp, [SDNPCommutative]>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000253def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Craig Topper80c8b802016-08-15 04:47:30 +0000254def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp, [SDNPCommutative]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000255def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Craig Topper80c8b802016-08-15 04:47:30 +0000256def X86mulhrs : SDNode<"X86ISD::MULHRS", SDTIntBinOp, [SDNPCommutative]>;
257def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp, [SDNPCommutative]>;
David Greene03264ef2010-07-12 23:41:28 +0000258def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000259def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000260def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000261def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Igor Breger639fde72016-03-03 14:18:38 +0000262def X86testm : SDNode<"X86ISD::TESTM", SDTX86Testm, [SDNPCommutative]>;
263def X86testnm : SDNode<"X86ISD::TESTNM", SDTX86Testm, [SDNPCommutative]>;
264
Simon Pilgrimcd0dfc92016-04-03 18:22:03 +0000265def X86movmsk : SDNode<"X86ISD::MOVMSK",
266 SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVec<1>]>>;
267
Craig Topper74ed0872016-05-18 06:55:59 +0000268def X86select : SDNode<"X86ISD::SELECT",
269 SDTypeProfile<1, 3, [SDTCVecEltisVT<1, i1>,
270 SDTCisSameAs<0, 2>,
271 SDTCisSameAs<2, 3>,
272 SDTCisSameNumEltsAs<0, 1>]>>;
273
Craig Topperaeca0462016-09-24 21:42:47 +0000274def X86selects : SDNode<"X86ISD::SELECTS",
Craig Topper74ed0872016-05-18 06:55:59 +0000275 SDTypeProfile<1, 3, [SDTCisVT<1, i1>,
276 SDTCisSameAs<0, 2>,
277 SDTCisSameAs<2, 3>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000278
Craig Topper1d471e32012-02-05 03:14:49 +0000279def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000280 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
281 SDTCVecEltisVT<1, i32>,
282 SDTCisSameSizeAs<0,1>,
Craig Topper80c8b802016-08-15 04:47:30 +0000283 SDTCisSameAs<1,2>]>,
284 [SDNPCommutative]>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000285def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000286 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
287 SDTCVecEltisVT<1, i32>,
288 SDTCisSameSizeAs<0,1>,
Craig Topper80c8b802016-08-15 04:47:30 +0000289 SDTCisSameAs<1,2>]>,
290 [SDNPCommutative]>;
Craig Topper1d471e32012-02-05 03:14:49 +0000291
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000292def X86extrqi : SDNode<"X86ISD::EXTRQI",
293 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
294 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
295def X86insertqi : SDNode<"X86ISD::INSERTQI",
296 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
297 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
298 SDTCisVT<4, i8>]>>;
299
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000300// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
301// translated into one of the target nodes below during lowering.
302// Note: this is a work in progress...
303def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
304def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
305 SDTCisSameAs<0,2>]>;
306
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000307def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000308 SDTCisSameSizeAs<0,2>,
309 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000310def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000311 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000312def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000313 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000314def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000315 SDTCisSameAs<0,2>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000316def SDTFPTernaryOpImmRound: SDTypeProfile<1, 5, [SDTCisFP<0>, SDTCisSameAs<0,1>,
317 SDTCisSameAs<0,2>,
318 SDTCisInt<3>,
319 SDTCisSameSizeAs<0, 3>,
320 SDTCisSameNumEltsAs<0, 3>,
321 SDTCisVT<4, i32>,
322 SDTCisVT<5, i32>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000323def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000324 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000325
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000326def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000327def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
328 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000329
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000330def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000331 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000332
Igor Bregerb4bb1902015-10-15 12:33:24 +0000333def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
334 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000335 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000336
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000337def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000338 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000339
Asaf Badouh402ebb32015-06-03 13:41:48 +0000340def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000341 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisVT<2, i32>]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +0000342
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000343def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
344 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000345def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000346 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>,
347 SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000348
Craig Topper8fb09f02013-01-28 06:48:25 +0000349def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000350def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000351
352def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
353def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000354
355def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
356def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
357def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
358
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000359def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
360def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000361
362def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
363def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
364def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
365
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000366def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
367def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
368
369def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000370def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000371def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000372
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000373def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
374def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000375
Craig Toppera3ac7382015-11-26 07:58:20 +0000376def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
377 SDTCisSameSizeAs<0,1>,
378 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000379def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
380def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
381
Craig Topper8d4ba192011-12-06 08:21:25 +0000382def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
383def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000384
Igor Bregerf7fd5472015-07-21 07:11:28 +0000385def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
Craig Topper80c8b802016-08-15 04:47:30 +0000386def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack, [SDNPCommutative]>;
Igor Bregerf7fd5472015-07-21 07:11:28 +0000387
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000388def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000389def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000390def X86VPermv : SDNode<"X86ISD::VPERMV",
391 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
392 SDTCisSameNumEltsAs<0,1>,
393 SDTCisSameSizeAs<0,1>,
394 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000395def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000396def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
397 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000398 SDTCisSameAs<0,1>, SDTCisInt<2>,
399 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000400 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000401 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000402
Craig Topper4fa3b502016-09-06 06:56:59 +0000403// Even though the index operand should be integer, we need to make it match the
404// destination type so that we can pattern match the masked version where the
405// index is also the passthru operand.
Craig Topperaad5f112015-11-30 00:13:24 +0000406def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
Craig Topper4fa3b502016-09-06 06:56:59 +0000407 SDTypeProfile<1, 3, [SDTCisVec<0>,
408 SDTCisSameAs<0,1>,
Craig Topperaad5f112015-11-30 00:13:24 +0000409 SDTCisSameAs<0,2>,
410 SDTCisSameAs<0,3>]>, []>;
411
Igor Bregerb4bb1902015-10-15 12:33:24 +0000412def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000413
Craig Topper0a672ea2011-11-30 07:47:51 +0000414def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000415
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000416def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPTernaryOpImmRound>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000417def X86VFixupimmScalar : SDNode<"X86ISD::VFIXUPIMMS", SDTFPTernaryOpImmRound>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000418def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
419def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
420def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
421def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000422def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000423 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000424 SDTCisVec<1>, SDTCisFP<1>,
425 SDTCisSameNumEltsAs<0,1>,
426 SDTCisVT<2, i32>]>, []>;
427def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
428 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
429 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000430
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000431def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
432 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
433 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000434
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000435def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000436def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000437def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000438 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
439 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000440def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000441 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
442 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000443
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000444def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000445
446def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
447
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000448def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
449def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
450def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
451def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000452def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
453def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +0000454def X86scalefs : SDNode<"X86ISD::SCALEFS", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000455def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
456def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
Craig Topperd70ec9b2016-09-23 06:24:35 +0000457def X86fsqrtRnds : SDNode<"X86ISD::FSQRTS_RND", SDTFPBinOpRound>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000458def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
Craig Topperd70ec9b2016-09-23 06:24:35 +0000459def X86fgetexpRnds : SDNode<"X86ISD::FGETEXPS_RND", SDTFPBinOpRound>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000460
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000461def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
462def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
463def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
464def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000465def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
466def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000467
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000468def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
469def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
470def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
471def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
472def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
473def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
474
Asaf Badouh655822a2016-01-25 11:14:24 +0000475def x86vpmadd52l : SDNode<"X86ISD::VPMADD52L", SDTFma>;
476def x86vpmadd52h : SDNode<"X86ISD::VPMADD52H", SDTFma>;
477
Craig Topper4fcff192016-05-19 02:05:58 +0000478def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", SDTFPUnaryOpRound>;
479def X86rcp28 : SDNode<"X86ISD::RCP28", SDTFPUnaryOpRound>;
480def X86exp2 : SDNode<"X86ISD::EXP2", SDTFPUnaryOpRound>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000481
Craig Topperd70ec9b2016-09-23 06:24:35 +0000482def X86rsqrt28s : SDNode<"X86ISD::RSQRT28S", SDTFPBinOpRound>;
483def X86rcp28s : SDNode<"X86ISD::RCP28S", SDTFPBinOpRound>;
484def X86RndScales : SDNode<"X86ISD::VRNDSCALES", SDTFPBinOpImmRound>;
485def X86Reduces : SDNode<"X86ISD::VREDUCES", SDTFPBinOpImmRound>;
486def X86GetMants : SDNode<"X86ISD::VGETMANTS", SDTFPBinOpImmRound>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000487
Craig Topperab47fe42012-08-06 06:22:36 +0000488def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
489 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
490 SDTCisVT<4, i8>]>;
491def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
492 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
493 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
494 SDTCisVT<6, i8>]>;
495
496def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
497def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
498
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000499def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
500 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
501def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
502 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000503
Igor Bregerabe4a792015-06-14 12:44:55 +0000504def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000505 SDTCisSameAs<0,1>, SDTCisInt<2>,
506 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000507
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000508def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000509 SDTCisInt<0>, SDTCisFP<1>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000510
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000511def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000512 SDTCisInt<0>, SDTCisFP<1>,
513 SDTCisVT<2, i32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000514def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000515 SDTCisVec<1>, SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000516def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000517 SDTCisFP<0>, SDTCisInt<1>,
Craig Topper095fc412016-05-18 06:56:01 +0000518 SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000519
520// Scalar
Craig Topper3174b6e2016-09-23 06:24:39 +0000521def X86SintToFpRnd : SDNode<"X86ISD::SCALAR_SINT_TO_FP_RND", SDTintToFPRound>;
522def X86UintToFpRnd : SDNode<"X86ISD::SCALAR_UINT_TO_FP_RND", SDTintToFPRound>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000523
Craig Topper3174b6e2016-09-23 06:24:39 +0000524def X86cvtts2IntRnd : SDNode<"X86ISD::CVTTS2SI_RND", SDTSFloatToIntRnd>;
525def X86cvtts2UIntRnd : SDNode<"X86ISD::CVTTS2UI_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000526
Craig Topper3174b6e2016-09-23 06:24:39 +0000527def X86cvts2si : SDNode<"X86ISD::CVTS2SI_RND", SDTSFloatToIntRnd>;
528def X86cvts2usi : SDNode<"X86ISD::CVTS2UI_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000529
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000530// Vector with rounding mode
531
532// cvtt fp-to-int staff
Craig Topper3174b6e2016-09-23 06:24:39 +0000533def X86cvttp2siRnd : SDNode<"X86ISD::CVTTP2SI_RND", SDTFloatToIntRnd>;
534def X86cvttp2uiRnd : SDNode<"X86ISD::CVTTP2UI_RND", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000535
Craig Topper3174b6e2016-09-23 06:24:39 +0000536def X86VSintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTVintToFPRound>;
537def X86VUintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTVintToFPRound>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000538
539// cvt fp-to-int staff
Craig Topper3174b6e2016-09-23 06:24:39 +0000540def X86cvtp2IntRnd : SDNode<"X86ISD::CVTP2SI_RND", SDTFloatToIntRnd>;
541def X86cvtp2UIntRnd : SDNode<"X86ISD::CVTP2UI_RND", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000542
543// Vector without rounding mode
Craig Topper3174b6e2016-09-23 06:24:39 +0000544def X86cvtp2Int : SDNode<"X86ISD::CVTP2SI", SDTFloatToInt>;
545def X86cvtp2UInt : SDNode<"X86ISD::CVTP2UI", SDTFloatToInt>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000546
Craig Toppere18258d2016-09-21 02:05:22 +0000547def X86cvtph2ps : SDNode<"X86ISD::CVTPH2PS",
Craig Topper9152f5f2016-05-19 06:13:48 +0000548 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Asaf Badouh7c522452015-10-22 14:01:16 +0000549 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000550 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000551
Craig Toppere18258d2016-09-21 02:05:22 +0000552def X86cvtps2ph : SDNode<"X86ISD::CVTPS2PH",
Craig Topperd8688702016-09-21 03:58:44 +0000553 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i16>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000554 SDTCVecEltisVT<1, f32>,
Craig Topperd8688702016-09-21 03:58:44 +0000555 SDTCisVT<2, i32>]> >;
Craig Toppera02e3942016-09-23 06:24:43 +0000556def X86vfpextRnd : SDNode<"X86ISD::VFPEXT_RND",
Craig Topper9152f5f2016-05-19 06:13:48 +0000557 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000558 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000559 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000560 SDTCisVT<2, i32>]>>;
Craig Toppera02e3942016-09-23 06:24:43 +0000561def X86vfproundRnd: SDNode<"X86ISD::VFPROUND_RND",
Craig Topper9152f5f2016-05-19 06:13:48 +0000562 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000563 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000564 SDTCisOpSmallerThanOp<0, 1>,
565 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000566
Igor Breger756c2892015-12-27 13:56:16 +0000567def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
568
David Greene03264ef2010-07-12 23:41:28 +0000569//===----------------------------------------------------------------------===//
570// SSE Complex Patterns
571//===----------------------------------------------------------------------===//
572
573// These are 'extloads' from a scalar to the low element of a vector, zeroing
574// the top elements. These are used for the SSE 'ss' and 'sd' instruction
575// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000576def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000577 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
578 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000579def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000580 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
581 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000582
583def ssmem : Operand<v4f32> {
584 let PrintMethod = "printf32mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000585 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000586 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000587 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000588}
589def sdmem : Operand<v2f64> {
590 let PrintMethod = "printf64mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000591 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000592 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000593 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000594}
595
596//===----------------------------------------------------------------------===//
597// SSE pattern fragments
598//===----------------------------------------------------------------------===//
599
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000600// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000601// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000602def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
603def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000604def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
605
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000606// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000607// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000608def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
609def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000610def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
611
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000612// 512-bit load pattern fragments
613def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
614def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000615def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
616
617// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000618def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
619def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000620def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000621
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000622// These are needed to match a scalar load that is used in a vector-only
623// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
624// The memory operand is required to be a 128-bit load, so it must be converted
625// from a vector to a scalar.
626def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000627 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000628def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000629 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000630
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000631// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000632def alignedstore : PatFrag<(ops node:$val, node:$ptr),
633 (store node:$val, node:$ptr), [{
634 return cast<StoreSDNode>(N)->getAlignment() >= 16;
635}]>;
636
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000637// Like 'store', but always requires 256-bit vector alignment.
638def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
639 (store node:$val, node:$ptr), [{
640 return cast<StoreSDNode>(N)->getAlignment() >= 32;
641}]>;
642
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000643// Like 'store', but always requires 512-bit vector alignment.
644def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
645 (store node:$val, node:$ptr), [{
646 return cast<StoreSDNode>(N)->getAlignment() >= 64;
647}]>;
648
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000649// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000650def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
651 return cast<LoadSDNode>(N)->getAlignment() >= 16;
652}]>;
653
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000654// Like 'load', but always requires 256-bit vector alignment.
655def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
656 return cast<LoadSDNode>(N)->getAlignment() >= 32;
657}]>;
658
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000659// Like 'load', but always requires 512-bit vector alignment.
660def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
661 return cast<LoadSDNode>(N)->getAlignment() >= 64;
662}]>;
663
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000664// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000665// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000666def alignedloadv4f32 : PatFrag<(ops node:$ptr),
667 (v4f32 (alignedload node:$ptr))>;
668def alignedloadv2f64 : PatFrag<(ops node:$ptr),
669 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000670def alignedloadv2i64 : PatFrag<(ops node:$ptr),
671 (v2i64 (alignedload node:$ptr))>;
672
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000673// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000674// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000675def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000676 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000677def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000678 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000679def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000680 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000681
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000682// 512-bit aligned load pattern fragments
683def alignedloadv16f32 : PatFrag<(ops node:$ptr),
684 (v16f32 (alignedload512 node:$ptr))>;
685def alignedloadv8f64 : PatFrag<(ops node:$ptr),
686 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000687def alignedloadv8i64 : PatFrag<(ops node:$ptr),
688 (v8i64 (alignedload512 node:$ptr))>;
689
David Greene03264ef2010-07-12 23:41:28 +0000690// Like 'load', but uses special alignment checks suitable for use in
691// memory operands in most SSE instructions, which are required to
692// be naturally aligned on some targets but not on others. If the subtarget
693// allows unaligned accesses, match any load, though this may require
694// setting a feature bit in the processor (on startup, for example).
695// Opteron 10h and later implement such a feature.
696def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000697 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000698 || cast<LoadSDNode>(N)->getAlignment() >= 16;
699}]>;
700
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000701// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000702// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000703def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
704def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000705def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000706
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000707// These are needed to match a scalar memop that is used in a vector-only
708// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
709// The memory operand is required to be a 128-bit load, so it must be converted
710// from a vector to a scalar.
711def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000712 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000713def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000714 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000715
716
David Greene03264ef2010-07-12 23:41:28 +0000717// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
718// 16-byte boundary.
719// FIXME: 8 byte alignment for mmx reads is not required
720def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
721 return cast<LoadSDNode>(N)->getAlignment() >= 8;
722}]>;
723
Dale Johannesendd224d22010-09-30 23:57:10 +0000724def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000725
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000726def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
727 (masked_gather node:$src1, node:$src2, node:$src3) , [{
728 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
729 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
730 Mgt->getBasePtr().getValueType() == MVT::v4i32);
731 return false;
732}]>;
733
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000734def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
735 (masked_gather node:$src1, node:$src2, node:$src3) , [{
736 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
737 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
738 Mgt->getBasePtr().getValueType() == MVT::v8i32);
739 return false;
740}]>;
741
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000742def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
743 (masked_gather node:$src1, node:$src2, node:$src3) , [{
744 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
745 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
746 Mgt->getBasePtr().getValueType() == MVT::v2i64);
747 return false;
748}]>;
749def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
750 (masked_gather node:$src1, node:$src2, node:$src3) , [{
751 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
752 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
753 Mgt->getBasePtr().getValueType() == MVT::v4i64);
754 return false;
755}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000756def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
757 (masked_gather node:$src1, node:$src2, node:$src3) , [{
758 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
759 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
760 Mgt->getBasePtr().getValueType() == MVT::v8i64);
761 return false;
762}]>;
763def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
764 (masked_gather node:$src1, node:$src2, node:$src3) , [{
765 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
766 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
767 Mgt->getBasePtr().getValueType() == MVT::v16i32);
768 return false;
769}]>;
770
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000771def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
772 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
773 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
774 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
775 Sc->getBasePtr().getValueType() == MVT::v2i64);
776 return false;
777}]>;
778
779def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
780 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
781 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
782 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
783 Sc->getBasePtr().getValueType() == MVT::v4i32);
784 return false;
785}]>;
786
787def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
788 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
789 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
790 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
791 Sc->getBasePtr().getValueType() == MVT::v4i64);
792 return false;
793}]>;
794
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000795def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
796 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
797 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
798 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
799 Sc->getBasePtr().getValueType() == MVT::v8i32);
800 return false;
801}]>;
802
803def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
804 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
805 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
806 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
807 Sc->getBasePtr().getValueType() == MVT::v8i64);
808 return false;
809}]>;
810def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
811 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
812 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
813 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
814 Sc->getBasePtr().getValueType() == MVT::v16i32);
815 return false;
816}]>;
817
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000818// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000819def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
820def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
821def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
822def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
823def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
824def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
825
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000826// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000827def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
828def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000829def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000830def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000831def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000832
Craig Topper8c929622013-08-16 06:07:34 +0000833// 512-bit bitconvert pattern fragments
Craig Topper850feaf2016-08-28 22:20:51 +0000834def bc_v64i8 : PatFrag<(ops node:$in), (v64i8 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000835def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
836def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
838def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000839
David Greene03264ef2010-07-12 23:41:28 +0000840def vzmovl_v2i64 : PatFrag<(ops node:$src),
841 (bitconvert (v2i64 (X86vzmovl
842 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
843def vzmovl_v4i32 : PatFrag<(ops node:$src),
844 (bitconvert (v4i32 (X86vzmovl
845 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
846
847def vzload_v2i64 : PatFrag<(ops node:$src),
848 (bitconvert (v2i64 (X86vzload node:$src)))>;
849
850
851def fp32imm0 : PatLeaf<(f32 fpimm), [{
852 return N->isExactlyValue(+0.0);
853}]>;
854
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000855def I8Imm : SDNodeXForm<imm, [{
856 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000857 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000858}]>;
859
860def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000861def FROUND_CURRENT : ImmLeaf<i32, [{
862 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
863}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000864
David Greene03264ef2010-07-12 23:41:28 +0000865// BYTE_imm - Transform bit immediates into byte immediates.
866def BYTE_imm : SDNodeXForm<imm, [{
867 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000868 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000869}]>;
870
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000871// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
872// to VEXTRACTF128/VEXTRACTI128 imm.
873def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000874 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000875}]>;
876
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000877// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
878// VINSERTF128/VINSERTI128 imm.
879def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000881}]>;
882
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000883// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
884// to VEXTRACTF64x4 imm.
885def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000886 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000887}]>;
888
889// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
890// VINSERTF64x4 imm.
891def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000892 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000893}]>;
894
895def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000896 (extract_subvector node:$bigvec,
897 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000898 return X86::isVEXTRACT128Index(N);
899}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000900
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000901def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000902 node:$index),
903 (insert_subvector node:$bigvec, node:$smallvec,
904 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000905 return X86::isVINSERT128Index(N);
906}], INSERT_get_vinsert128_imm>;
907
908
909def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
910 (extract_subvector node:$bigvec,
911 node:$index), [{
912 return X86::isVEXTRACT256Index(N);
913}], EXTRACT_get_vextract256_imm>;
914
915def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
916 node:$index),
917 (insert_subvector node:$bigvec, node:$smallvec,
918 node:$index), [{
919 return X86::isVINSERT256Index(N);
920}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000921
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +0000922def X86mload : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000923 (masked_load node:$src1, node:$src2, node:$src3), [{
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +0000924 return !cast<MaskedLoadSDNode>(N)->isExpandingLoad() &&
925 cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
926}]>;
927
928def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
929 (X86mload node:$src1, node:$src2, node:$src3), [{
930 return cast<MaskedLoadSDNode>(N)->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000931}]>;
932
933def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +0000934 (X86mload node:$src1, node:$src2, node:$src3), [{
935 return cast<MaskedLoadSDNode>(N)->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000936}]>;
937
938def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +0000939 (X86mload node:$src1, node:$src2, node:$src3), [{
940 return cast<MaskedLoadSDNode>(N)->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000941}]>;
942
943def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
944 (masked_load node:$src1, node:$src2, node:$src3), [{
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +0000945 return !cast<MaskedLoadSDNode>(N)->isExpandingLoad() &&
946 cast<MaskedLoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
947}]>;
948
949def X86mExpandingLoad : PatFrag<(ops node:$src1, node:$src2, node:$src3),
950 (masked_load node:$src1, node:$src2, node:$src3), [{
951 return cast<MaskedLoadSDNode>(N)->isExpandingLoad();
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000952}]>;
953
Sanjay Patelc54600d2016-02-01 23:53:35 +0000954// Masked store fragments.
Igor Breger074a64e2015-07-24 17:24:15 +0000955// X86mstore can't be implemented in core DAG files because some targets
Sanjay Patelc54600d2016-02-01 23:53:35 +0000956// do not support vector types (llvm-tblgen will fail).
Igor Breger074a64e2015-07-24 17:24:15 +0000957def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
958 (masked_store node:$src1, node:$src2, node:$src3), [{
Ayman Musad7a5ed42016-09-26 06:22:08 +0000959 return (!cast<MaskedStoreSDNode>(N)->isTruncatingStore()) &&
960 (!cast<MaskedStoreSDNode>(N)->isCompressingStore());
Igor Breger074a64e2015-07-24 17:24:15 +0000961}]>;
962
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000963def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000964 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000965 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
966 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000967 return false;
968}]>;
969
970def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000971 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000972 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
973 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000974 return false;
975}]>;
976
977def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000978 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000979 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
980 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000981 return false;
982}]>;
983
984def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000985 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000986 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000987}]>;
988
Ayman Musad7a5ed42016-09-26 06:22:08 +0000989def X86mCompressingStore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
990 (masked_store node:$src1, node:$src2, node:$src3), [{
991 return cast<MaskedStoreSDNode>(N)->isCompressingStore();
992}]>;
993
Igor Breger074a64e2015-07-24 17:24:15 +0000994// masked truncstore fragments
995// X86mtruncstore can't be implemented in core DAG files because some targets
996// doesn't support vector type ( llvm-tblgen will fail)
997def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
998 (masked_store node:$src1, node:$src2, node:$src3), [{
999 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1000}]>;
1001def masked_truncstorevi8 :
1002 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1003 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1004 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1005}]>;
1006def masked_truncstorevi16 :
1007 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1008 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1009 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1010}]>;
1011def masked_truncstorevi32 :
1012 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1013 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1014 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1015}]>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00001016
1017def assertzext_i1 :
1018 PatFrag<(ops node:$src), (assertzext node:$src), [{
1019 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
Craig Toppere18258d2016-09-21 02:05:22 +00001020}]>;