blob: 5260f9e6a8ae7d27650a0273eb796cf17e215ddc [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard9d7ddd52014-11-14 14:08:00 +000036def SWaitMatchClass : AsmOperandClass {
37 let Name = "SWaitCnt";
38 let RenderMethod = "addImmOperands";
39 let ParserMethod = "parseSWaitCntOps";
40}
41
42def WAIT_FLAG : InstFlag<"printWaitFlag"> {
43 let ParserMatchClass = SWaitMatchClass;
44}
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard0e70de52014-05-16 20:56:45 +000046let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000047
Tom Stellard8d6d4492014-04-22 16:33:57 +000048//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000049// EXP Instructions
50//===----------------------------------------------------------------------===//
51
52defm EXP : EXP_m;
53
54//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000055// SMRD Instructions
56//===----------------------------------------------------------------------===//
57
58let mayLoad = 1 in {
59
60// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
61// SMRD instructions, because the SGPR_32 register class does not include M0
62// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000063defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
64defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
65defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
66defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
67defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000068
69defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000070 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
73defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000082 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000083>;
84
85defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000086 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000087>;
88
89} // mayLoad = 1
90
Tom Stellard326d6ec2014-11-05 14:50:53 +000091//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
92//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000093
94//===----------------------------------------------------------------------===//
95// SOP1 Instructions
96//===----------------------------------------------------------------------===//
97
Christian Konig76edd4f2013-02-26 17:52:29 +000098let isMoveImm = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +000099 let isReMaterializable = 1 in {
100 def S_MOV_B32 : SOP1_32 <0x00000003, "s_mov_b32", []>;
101 def S_MOV_B64 : SOP1_64 <0x00000004, "s_mov_b64", []>;
102 } // let isRematerializeable = 1
103
104 let Uses = [SCC] in {
105 def S_CMOV_B32 : SOP1_32 <0x00000005, "s_cmov_b32", []>;
106 def S_CMOV_B64 : SOP1_64 <0x00000006, "s_cmov_b64", []>;
107 } // End Uses = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000108} // End isMoveImm = 1
109
Marek Olsakb08604c2014-12-07 12:18:45 +0000110let Defs = [SCC] in {
111 def S_NOT_B32 : SOP1_32 <0x00000007, "s_not_b32",
112 [(set i32:$dst, (not i32:$src0))]
113 >;
Matt Arsenault2c335622014-04-09 07:16:16 +0000114
Marek Olsakb08604c2014-12-07 12:18:45 +0000115 def S_NOT_B64 : SOP1_64 <0x00000008, "s_not_b64",
116 [(set i64:$dst, (not i64:$src0))]
117 >;
118 def S_WQM_B32 : SOP1_32 <0x00000009, "s_wqm_b32", []>;
119 def S_WQM_B64 : SOP1_64 <0x0000000a, "s_wqm_b64", []>;
120} // End Defs = [SCC]
121
122
Tom Stellard326d6ec2014-11-05 14:50:53 +0000123def S_BREV_B32 : SOP1_32 <0x0000000b, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000124 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
125>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000126def S_BREV_B64 : SOP1_64 <0x0000000c, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127
Marek Olsakb08604c2014-12-07 12:18:45 +0000128let Defs = [SCC] in {
129 //def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "s_bcnt0_i32_b32", []>;
130 //def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "s_bcnt0_i32_b64", []>;
131 def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "s_bcnt1_i32_b32",
132 [(set i32:$dst, (ctpop i32:$src0))]
133 >;
134 def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "s_bcnt1_i32_b64", []>;
135} // End Defs = [SCC]
Matt Arsenault8333e432014-06-10 19:18:24 +0000136
Marek Olsakb08604c2014-12-07 12:18:45 +0000137//def S_FF0_I32_B32 : SOP1_32 <0x00000011, "s_ff0_i32_b32", []>;
138//def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "s_ff0_i32_b64", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000139def S_FF1_I32_B32 : SOP1_32 <0x00000013, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000140 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
141>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000142////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000143
Tom Stellard326d6ec2014-11-05 14:50:53 +0000144def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000145 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
146>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000147
Tom Stellard326d6ec2014-11-05 14:50:53 +0000148//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "s_flbit_i32_b64", []>;
149def S_FLBIT_I32 : SOP1_32 <0x00000017, "s_flbit_i32", []>;
150//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "s_flbit_i32_i64", []>;
151def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000152 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
153>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000154def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000155 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
156>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000157
Tom Stellard326d6ec2014-11-05 14:50:53 +0000158////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "s_bitset0_b32", []>;
159////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "s_bitset0_b64", []>;
160////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "s_bitset1_b32", []>;
161////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "s_bitset1_b64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000162def S_GETPC_B64 : SOP1 <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000163 0x0000001f, (outs SReg_64:$dst), (ins), "s_getpc_b64 $dst", []
Tom Stellard067c8152014-07-21 14:01:14 +0000164> {
165 let SSRC0 = 0;
166}
Tom Stellard326d6ec2014-11-05 14:50:53 +0000167def S_SETPC_B64 : SOP1_64 <0x00000020, "s_setpc_b64", []>;
168def S_SWAPPC_B64 : SOP1_64 <0x00000021, "s_swappc_b64", []>;
169def S_RFE_B64 : SOP1_64 <0x00000022, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Marek Olsakb08604c2014-12-07 12:18:45 +0000171let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Tom Stellard326d6ec2014-11-05 14:50:53 +0000173def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "s_and_saveexec_b64", []>;
174def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "s_or_saveexec_b64", []>;
175def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "s_xor_saveexec_b64", []>;
176def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "s_andn2_saveexec_b64", []>;
177def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "s_orn2_saveexec_b64", []>;
178def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "s_nand_saveexec_b64", []>;
179def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "s_nor_saveexec_b64", []>;
180def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000181
Marek Olsakb08604c2014-12-07 12:18:45 +0000182} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
Tom Stellard326d6ec2014-11-05 14:50:53 +0000184def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "s_quadmask_b32", []>;
185def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "s_quadmask_b64", []>;
186def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "s_movrels_b32", []>;
187def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "s_movrels_b64", []>;
188def S_MOVRELD_B32 : SOP1_32 <0x00000030, "s_movreld_b32", []>;
189def S_MOVRELD_B64 : SOP1_64 <0x00000031, "s_movreld_b64", []>;
190//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "s_cbranch_join", []>;
191def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "s_mov_regrd_b32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000192let Defs = [SCC] in {
193 def S_ABS_I32 : SOP1_32 <0x00000034, "s_abs_i32", []>;
194} // End Defs = [SCC]
Tom Stellard326d6ec2014-11-05 14:50:53 +0000195def S_MOV_FED_B32 : SOP1_32 <0x00000035, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196
197//===----------------------------------------------------------------------===//
198// SOP2 Instructions
199//===----------------------------------------------------------------------===//
200
201let Defs = [SCC] in { // Carry out goes to SCC
202let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000203def S_ADD_U32 : SOP2_32 <0x00000000, "s_add_u32", []>;
204def S_ADD_I32 : SOP2_32 <0x00000002, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
206>;
207} // End isCommutable = 1
208
Tom Stellard326d6ec2014-11-05 14:50:53 +0000209def S_SUB_U32 : SOP2_32 <0x00000001, "s_sub_u32", []>;
210def S_SUB_I32 : SOP2_32 <0x00000003, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
212>;
213
214let Uses = [SCC] in { // Carry in comes from SCC
215let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000216def S_ADDC_U32 : SOP2_32 <0x00000004, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000217 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
218} // End isCommutable = 1
219
Tom Stellard326d6ec2014-11-05 14:50:53 +0000220def S_SUBB_U32 : SOP2_32 <0x00000005, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000221 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
222} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223
Tom Stellard326d6ec2014-11-05 14:50:53 +0000224def S_MIN_I32 : SOP2_32 <0x00000006, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
226>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000227def S_MIN_U32 : SOP2_32 <0x00000007, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
229>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000230def S_MAX_I32 : SOP2_32 <0x00000008, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000231 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
232>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000233def S_MAX_U32 : SOP2_32 <0x00000009, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
235>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000236} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237
Matt Arsenault1a179e82014-11-13 20:23:36 +0000238def S_CSELECT_B32 : SOP2_SELECT_32 <
239 0x0000000a, "s_cselect_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240 []
241>;
242
Marek Olsakb08604c2014-12-07 12:18:45 +0000243let Uses = [SCC] in {
244 def S_CSELECT_B64 : SOP2_64 <0x0000000b, "s_cselect_b64", []>;
245} // End Uses = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246
Marek Olsakb08604c2014-12-07 12:18:45 +0000247let Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000248def S_AND_B32 : SOP2_32 <0x0000000e, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000249 [(set i32:$dst, (and i32:$src0, i32:$src1))]
250>;
251
Tom Stellard326d6ec2014-11-05 14:50:53 +0000252def S_AND_B64 : SOP2_64 <0x0000000f, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000253 [(set i64:$dst, (and i64:$src0, i64:$src1))]
254>;
255
Tom Stellard326d6ec2014-11-05 14:50:53 +0000256def S_OR_B32 : SOP2_32 <0x00000010, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257 [(set i32:$dst, (or i32:$src0, i32:$src1))]
258>;
259
Tom Stellard326d6ec2014-11-05 14:50:53 +0000260def S_OR_B64 : SOP2_64 <0x00000011, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000261 [(set i64:$dst, (or i64:$src0, i64:$src1))]
262>;
263
Tom Stellard326d6ec2014-11-05 14:50:53 +0000264def S_XOR_B32 : SOP2_32 <0x00000012, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
266>;
267
Tom Stellard326d6ec2014-11-05 14:50:53 +0000268def S_XOR_B64 : SOP2_64 <0x00000013, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000269 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000270>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000271def S_ANDN2_B32 : SOP2_32 <0x00000014, "s_andn2_b32", []>;
272def S_ANDN2_B64 : SOP2_64 <0x00000015, "s_andn2_b64", []>;
273def S_ORN2_B32 : SOP2_32 <0x00000016, "s_orn2_b32", []>;
274def S_ORN2_B64 : SOP2_64 <0x00000017, "s_orn2_b64", []>;
275def S_NAND_B32 : SOP2_32 <0x00000018, "s_nand_b32", []>;
276def S_NAND_B64 : SOP2_64 <0x00000019, "s_nand_b64", []>;
277def S_NOR_B32 : SOP2_32 <0x0000001a, "s_nor_b32", []>;
278def S_NOR_B64 : SOP2_64 <0x0000001b, "s_nor_b64", []>;
279def S_XNOR_B32 : SOP2_32 <0x0000001c, "s_xnor_b32", []>;
280def S_XNOR_B64 : SOP2_64 <0x0000001d, "s_xnor_b64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000281} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000282
283// Use added complexity so these patterns are preferred to the VALU patterns.
284let AddedComplexity = 1 in {
Marek Olsakb08604c2014-12-07 12:18:45 +0000285let Defs = [SCC] in {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286
Tom Stellard326d6ec2014-11-05 14:50:53 +0000287def S_LSHL_B32 : SOP2_32 <0x0000001e, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000288 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
289>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000290def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000291 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
292>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000293def S_LSHR_B32 : SOP2_32 <0x00000020, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000294 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
295>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000296def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000297 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
298>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000299def S_ASHR_I32 : SOP2_32 <0x00000022, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000300 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
301>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000302def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000303 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
304>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000305} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000306
Tom Stellard326d6ec2014-11-05 14:50:53 +0000307def S_BFM_B32 : SOP2_32 <0x00000024, "s_bfm_b32", []>;
308def S_BFM_B64 : SOP2_64 <0x00000025, "s_bfm_b64", []>;
309def S_MUL_I32 : SOP2_32 <0x00000026, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000310 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
311>;
312
313} // End AddedComplexity = 1
314
Marek Olsakb08604c2014-12-07 12:18:45 +0000315let Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000316def S_BFE_U32 : SOP2_32 <0x00000027, "s_bfe_u32", []>;
317def S_BFE_I32 : SOP2_32 <0x00000028, "s_bfe_i32", []>;
318def S_BFE_U64 : SOP2_64 <0x00000029, "s_bfe_u64", []>;
Matt Arsenault94812212014-11-14 18:18:16 +0000319def S_BFE_I64 : SOP2_64_32 <0x0000002a, "s_bfe_i64", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000320} // End Defs = [SCC]
321
Tom Stellard326d6ec2014-11-05 14:50:53 +0000322//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "s_cbranch_g_fork", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000323let Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000324def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "s_absdiff_i32", []>;
Marek Olsakb08604c2014-12-07 12:18:45 +0000325} // End Defs = [SCC]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000326
327//===----------------------------------------------------------------------===//
328// SOPC Instructions
329//===----------------------------------------------------------------------===//
330
Tom Stellard326d6ec2014-11-05 14:50:53 +0000331def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
332def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
333def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
334def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
335def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
336def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
337def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
338def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
339def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
340def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
341def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
342def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
343////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
344////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
345////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
346////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
347//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000348
349//===----------------------------------------------------------------------===//
350// SOPK Instructions
351//===----------------------------------------------------------------------===//
352
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000353let isReMaterializable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000354def S_MOVK_I32 : SOPK_32 <0x00000000, "s_movk_i32", []>;
Tom Stellarde63d5ed2014-11-14 20:43:28 +0000355} // End isReMaterializable = 1
Tom Stellard326d6ec2014-11-05 14:50:53 +0000356def S_CMOVK_I32 : SOPK_32 <0x00000002, "s_cmovk_i32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
358/*
359This instruction is disabled for now until we can figure out how to teach
360the instruction selector to correctly use the S_CMP* vs V_CMP*
361instructions.
362
363When this instruction is enabled the code generator sometimes produces this
364invalid sequence:
365
366SCC = S_CMPK_EQ_I32 SGPR0, imm
367VCC = COPY SCC
368VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
369
370def S_CMPK_EQ_I32 : SOPK <
371 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000372 "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000373 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000374>;
375*/
376
Matt Arsenault520e7c42014-06-18 16:53:48 +0000377let isCompare = 1, Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000378def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "s_cmpk_lg_i32", []>;
379def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "s_cmpk_gt_i32", []>;
380def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "s_cmpk_ge_i32", []>;
381def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "s_cmpk_lt_i32", []>;
382def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "s_cmpk_le_i32", []>;
383def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "s_cmpk_eq_u32", []>;
384def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "s_cmpk_lg_u32", []>;
385def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "s_cmpk_gt_u32", []>;
386def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "s_cmpk_ge_u32", []>;
387def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "s_cmpk_lt_u32", []>;
388def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "s_cmpk_le_u32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000389} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000390
Matt Arsenault3383eec2013-11-14 22:32:49 +0000391let Defs = [SCC], isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000392 def S_ADDK_I32 : SOPK_32 <0x0000000f, "s_addk_i32", []>;
393 def S_MULK_I32 : SOPK_32 <0x00000010, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000394}
395
Tom Stellard326d6ec2014-11-05 14:50:53 +0000396//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "s_cbranch_i_fork", []>;
397def S_GETREG_B32 : SOPK_32 <0x00000012, "s_getreg_b32", []>;
398def S_SETREG_B32 : SOPK_32 <0x00000013, "s_setreg_b32", []>;
399def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "s_getreg_regrd_b32", []>;
400//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "s_setreg_imm32_b32", []>;
401//def EXP : EXP_ <0x00000000, "exp", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000402
Tom Stellard8d6d4492014-04-22 16:33:57 +0000403//===----------------------------------------------------------------------===//
404// SOPP Instructions
405//===----------------------------------------------------------------------===//
406
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000407def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408
409let isTerminator = 1 in {
410
Tom Stellard326d6ec2014-11-05 14:50:53 +0000411def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000412 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000413 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414 let isBarrier = 1;
415 let hasCtrlDep = 1;
416}
417
418let isBranch = 1 in {
419def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000420 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000421 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422 let isBarrier = 1;
423}
424
425let DisableEncoding = "$scc" in {
426def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000427 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000428 "s_cbranch_scc0 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000429>;
430def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000431 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000432 "s_cbranch_scc1 $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000433>;
434} // End DisableEncoding = "$scc"
435
436def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000437 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000438 "s_cbranch_vccz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000439>;
440def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000441 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000442 "s_cbranch_vccnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000443>;
444
445let DisableEncoding = "$exec" in {
446def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000447 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000448 "s_cbranch_execz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449>;
450def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000451 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000452 "s_cbranch_execnz $simm16"
Tom Stellard8d6d4492014-04-22 16:33:57 +0000453>;
454} // End DisableEncoding = "$exec"
455
456
457} // End isBranch = 1
458} // End isTerminator = 1
459
460let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000461def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000462 [(int_AMDGPU_barrier_local)]
463> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000464 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000465 let isBarrier = 1;
466 let hasCtrlDep = 1;
467 let mayLoad = 1;
468 let mayStore = 1;
469}
470
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000471def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
472def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
473def S_SLEEP : SOPP <0x0000000e, (ins i16imm:$simm16), "s_sleep $simm16">;
474def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$sim16), "s_setprio $sim16">;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000475
476let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000477 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000478 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
479 > {
480 let DisableEncoding = "$m0";
481 }
482} // End Uses = [EXEC]
483
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000484def S_SENDMSGHALT : SOPP <0x00000011, (ins i16imm:$simm16), "s_sendmsghalt $simm16">;
485def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
486def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
487 let simm16 = 0;
488}
489def S_INCPERFLEVEL : SOPP <0x00000014, (ins i16imm:$simm16), "s_incperflevel $simm16">;
490def S_DECPERFLEVEL : SOPP <0x00000015, (ins i16imm:$simm16), "s_decperflevel $simm16">;
491def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
492 let simm16 = 0;
493}
Tom Stellard8d6d4492014-04-22 16:33:57 +0000494} // End hasSideEffects
495
496//===----------------------------------------------------------------------===//
497// VOPC Instructions
498//===----------------------------------------------------------------------===//
499
Christian Konig76edd4f2013-02-26 17:52:29 +0000500let isCompare = 1 in {
501
Tom Stellard326d6ec2014-11-05 14:50:53 +0000502defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "v_cmp_f_f32">;
503defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "v_cmp_lt_f32", COND_OLT>;
504defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "v_cmp_eq_f32", COND_OEQ>;
505defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "v_cmp_le_f32", COND_OLE>;
506defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "v_cmp_gt_f32", COND_OGT>;
507defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "v_cmp_lg_f32">;
508defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "v_cmp_ge_f32", COND_OGE>;
509defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "v_cmp_o_f32", COND_O>;
510defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "v_cmp_u_f32", COND_UO>;
511defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "v_cmp_nge_f32">;
512defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "v_cmp_nlg_f32">;
513defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "v_cmp_ngt_f32">;
514defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "v_cmp_nle_f32">;
515defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "v_cmp_neq_f32", COND_UNE>;
516defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "v_cmp_nlt_f32">;
517defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000518
Matt Arsenault520e7c42014-06-18 16:53:48 +0000519let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000520
Tom Stellard326d6ec2014-11-05 14:50:53 +0000521defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "v_cmpx_f_f32">;
522defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "v_cmpx_lt_f32">;
523defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "v_cmpx_eq_f32">;
524defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "v_cmpx_le_f32">;
525defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "v_cmpx_gt_f32">;
526defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "v_cmpx_lg_f32">;
527defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "v_cmpx_ge_f32">;
528defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "v_cmpx_o_f32">;
529defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "v_cmpx_u_f32">;
530defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "v_cmpx_nge_f32">;
531defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "v_cmpx_nlg_f32">;
532defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "v_cmpx_ngt_f32">;
533defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "v_cmpx_nle_f32">;
534defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "v_cmpx_neq_f32">;
535defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "v_cmpx_nlt_f32">;
536defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000537
Matt Arsenault520e7c42014-06-18 16:53:48 +0000538} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Tom Stellard326d6ec2014-11-05 14:50:53 +0000540defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "v_cmp_f_f64">;
541defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "v_cmp_lt_f64", COND_OLT>;
542defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "v_cmp_eq_f64", COND_OEQ>;
543defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "v_cmp_le_f64", COND_OLE>;
544defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "v_cmp_gt_f64", COND_OGT>;
545defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "v_cmp_lg_f64">;
546defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "v_cmp_ge_f64", COND_OGE>;
547defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "v_cmp_o_f64", COND_O>;
548defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "v_cmp_u_f64", COND_UO>;
549defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "v_cmp_nge_f64">;
550defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "v_cmp_nlg_f64">;
551defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "v_cmp_ngt_f64">;
552defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "v_cmp_nle_f64">;
553defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "v_cmp_neq_f64", COND_UNE>;
554defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "v_cmp_nlt_f64">;
555defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000556
Matt Arsenault520e7c42014-06-18 16:53:48 +0000557let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000558
Tom Stellard326d6ec2014-11-05 14:50:53 +0000559defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "v_cmpx_f_f64">;
560defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "v_cmpx_lt_f64">;
561defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "v_cmpx_eq_f64">;
562defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "v_cmpx_le_f64">;
563defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "v_cmpx_gt_f64">;
564defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "v_cmpx_lg_f64">;
565defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "v_cmpx_ge_f64">;
566defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "v_cmpx_o_f64">;
567defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "v_cmpx_u_f64">;
568defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "v_cmpx_nge_f64">;
569defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "v_cmpx_nlg_f64">;
570defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "v_cmpx_ngt_f64">;
571defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "v_cmpx_nle_f64">;
572defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "v_cmpx_neq_f64">;
573defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "v_cmpx_nlt_f64">;
574defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000575
Matt Arsenault520e7c42014-06-18 16:53:48 +0000576} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000577
Tom Stellard326d6ec2014-11-05 14:50:53 +0000578defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
579defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
580defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
581defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
582defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
583defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
584defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
585defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
586defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
587defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
588defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
589defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
590defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
591defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
592defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
593defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000594
Matt Arsenault520e7c42014-06-18 16:53:48 +0000595let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000596
Tom Stellard326d6ec2014-11-05 14:50:53 +0000597defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
598defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
599defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
600defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
601defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
602defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
603defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
604defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
605defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
606defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
607defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
608defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
609defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
610defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
611defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
612defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000613
Matt Arsenault520e7c42014-06-18 16:53:48 +0000614} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000615
Tom Stellard326d6ec2014-11-05 14:50:53 +0000616defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
617defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
618defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
619defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
620defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
621defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
622defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
623defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
624defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
625defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
626defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
627defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
628defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
629defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
630defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
631defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000632
633let hasSideEffects = 1, Defs = [EXEC] in {
634
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
636defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
637defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
638defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
639defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
640defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
641defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
642defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
643defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
644defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
645defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
646defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
647defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
648defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
649defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
650defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000651
652} // End hasSideEffects = 1, Defs = [EXEC]
653
Tom Stellard326d6ec2014-11-05 14:50:53 +0000654defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "v_cmp_f_i32">;
655defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "v_cmp_lt_i32", COND_SLT>;
656defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "v_cmp_eq_i32", COND_EQ>;
657defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "v_cmp_le_i32", COND_SLE>;
658defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "v_cmp_gt_i32", COND_SGT>;
659defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "v_cmp_ne_i32", COND_NE>;
660defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "v_cmp_ge_i32", COND_SGE>;
661defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Matt Arsenault520e7c42014-06-18 16:53:48 +0000663let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000664
Tom Stellard326d6ec2014-11-05 14:50:53 +0000665defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "v_cmpx_f_i32">;
666defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "v_cmpx_lt_i32">;
667defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "v_cmpx_eq_i32">;
668defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "v_cmpx_le_i32">;
669defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "v_cmpx_gt_i32">;
670defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "v_cmpx_ne_i32">;
671defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "v_cmpx_ge_i32">;
672defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Matt Arsenault520e7c42014-06-18 16:53:48 +0000674} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000675
Tom Stellard326d6ec2014-11-05 14:50:53 +0000676defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "v_cmp_f_i64">;
677defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "v_cmp_lt_i64", COND_SLT>;
678defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "v_cmp_eq_i64", COND_EQ>;
679defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "v_cmp_le_i64", COND_SLE>;
680defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "v_cmp_gt_i64", COND_SGT>;
681defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "v_cmp_ne_i64", COND_NE>;
682defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "v_cmp_ge_i64", COND_SGE>;
683defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Matt Arsenault520e7c42014-06-18 16:53:48 +0000685let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000686
Tom Stellard326d6ec2014-11-05 14:50:53 +0000687defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "v_cmpx_f_i64">;
688defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "v_cmpx_lt_i64">;
689defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "v_cmpx_eq_i64">;
690defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "v_cmpx_le_i64">;
691defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "v_cmpx_gt_i64">;
692defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "v_cmpx_ne_i64">;
693defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "v_cmpx_ge_i64">;
694defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000695
Matt Arsenault520e7c42014-06-18 16:53:48 +0000696} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000697
Tom Stellard326d6ec2014-11-05 14:50:53 +0000698defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "v_cmp_f_u32">;
699defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "v_cmp_lt_u32", COND_ULT>;
700defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "v_cmp_eq_u32", COND_EQ>;
701defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "v_cmp_le_u32", COND_ULE>;
702defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "v_cmp_gt_u32", COND_UGT>;
703defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "v_cmp_ne_u32", COND_NE>;
704defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "v_cmp_ge_u32", COND_UGE>;
705defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000706
Matt Arsenault520e7c42014-06-18 16:53:48 +0000707let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000708
Tom Stellard326d6ec2014-11-05 14:50:53 +0000709defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "v_cmpx_f_u32">;
710defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "v_cmpx_lt_u32">;
711defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "v_cmpx_eq_u32">;
712defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "v_cmpx_le_u32">;
713defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "v_cmpx_gt_u32">;
714defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "v_cmpx_ne_u32">;
715defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "v_cmpx_ge_u32">;
716defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000717
Matt Arsenault520e7c42014-06-18 16:53:48 +0000718} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000719
Tom Stellard326d6ec2014-11-05 14:50:53 +0000720defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "v_cmp_f_u64">;
721defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "v_cmp_lt_u64", COND_ULT>;
722defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "v_cmp_eq_u64", COND_EQ>;
723defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "v_cmp_le_u64", COND_ULE>;
724defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "v_cmp_gt_u64", COND_UGT>;
725defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "v_cmp_ne_u64", COND_NE>;
726defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "v_cmp_ge_u64", COND_UGE>;
727defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000728
Matt Arsenault520e7c42014-06-18 16:53:48 +0000729let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000730
Tom Stellard326d6ec2014-11-05 14:50:53 +0000731defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "v_cmpx_f_u64">;
732defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "v_cmpx_lt_u64">;
733defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "v_cmpx_eq_u64">;
734defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "v_cmpx_le_u64">;
735defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "v_cmpx_gt_u64">;
736defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "v_cmpx_ne_u64">;
737defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "v_cmpx_ge_u64">;
738defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000739
Matt Arsenault520e7c42014-06-18 16:53:48 +0000740} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000741
Tom Stellard326d6ec2014-11-05 14:50:53 +0000742defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000743
Matt Arsenault520e7c42014-06-18 16:53:48 +0000744let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000745defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000746} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000747
Tom Stellard326d6ec2014-11-05 14:50:53 +0000748defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000749
Matt Arsenault520e7c42014-06-18 16:53:48 +0000750let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000751defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000752} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000753
754} // End isCompare = 1
755
Tom Stellard8d6d4492014-04-22 16:33:57 +0000756//===----------------------------------------------------------------------===//
757// DS Instructions
758//===----------------------------------------------------------------------===//
759
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000760
Tom Stellard326d6ec2014-11-05 14:50:53 +0000761def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
762def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
763def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
764def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
765def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
766def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
767def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
768def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
769def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
770def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
771def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
772def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
773def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
774def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
775def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
776def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
777def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000778
Tom Stellard326d6ec2014-11-05 14:50:53 +0000779def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
780def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
781def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
782def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
783def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
784def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
785def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
786def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
787def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
788def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
789def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
790def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
791def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
792def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
793//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
794//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
795def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
796def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
797def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
798def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000799
800let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000801def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000802} // End isCI
803
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000804
Tom Stellard326d6ec2014-11-05 14:50:53 +0000805def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
806def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
807def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
808def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
809def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
810def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
811def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
812def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
813def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
814def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
815def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
816def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
817def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
818def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
819def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
820def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
821def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000822
Tom Stellard326d6ec2014-11-05 14:50:53 +0000823def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
824def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
825def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
826def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
827def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
828def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
829def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
830def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
831def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
832def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
833def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
834def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
835def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
836def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
837//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
838//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
839def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
840def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
841def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
842def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000843
844//let SubtargetPredicate = isCI in {
845// DS_CONDXCHG32_RTN_B64
846// DS_CONDXCHG32_RTN_B128
847//} // End isCI
848
849// TODO: _SRC2_* forms
850
Tom Stellard326d6ec2014-11-05 14:50:53 +0000851def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
852def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
853def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
854def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000855
Tom Stellard326d6ec2014-11-05 14:50:53 +0000856def DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
857def DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
858def DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
859def DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
860def DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
861def DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000862
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000863// 2 forms.
Tom Stellard326d6ec2014-11-05 14:50:53 +0000864def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
865def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
866def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
867def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000868
Tom Stellard326d6ec2014-11-05 14:50:53 +0000869def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
870def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
871def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
872def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000873
Tom Stellard8d6d4492014-04-22 16:33:57 +0000874//===----------------------------------------------------------------------===//
875// MUBUF Instructions
876//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000877
Tom Stellard326d6ec2014-11-05 14:50:53 +0000878//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
879//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
880//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
881defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
882//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
883//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
884//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
885//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000886defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000887 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000888>;
889defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000890 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000891>;
892defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000893 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000894>;
895defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000896 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000897>;
898defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000899 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000900>;
901defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000902 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000903>;
904defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000905 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000906>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000907
Tom Stellardb02094e2014-07-21 15:45:01 +0000908defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000909 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000910>;
911
Tom Stellardb02094e2014-07-21 15:45:01 +0000912defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000913 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000914>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000915
Tom Stellardb02094e2014-07-21 15:45:01 +0000916defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000917 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000918>;
919
Tom Stellardb02094e2014-07-21 15:45:01 +0000920defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000921 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000922>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000923
Tom Stellardb02094e2014-07-21 15:45:01 +0000924defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000925 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000926>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000927//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000928defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000929 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000930>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000931//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000932defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000933 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000934>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000935defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000936 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000937>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000938//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000939defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000940 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000941>;
942defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000943 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000944>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000945defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000946 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000947>;
948defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000949 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000950>;
Aaron Watry62127802014-10-17 23:32:54 +0000951defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000952 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000953>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000954defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000955 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000956>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000957defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000958 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000959>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000960//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
961//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
962//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
963//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
964//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
965//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
966//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
967//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
968//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
969//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
970//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
971//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
972//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
973//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
974//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
975//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
976//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
977//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
978//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
979//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
980//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
981//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
982//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
983//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000984
985//===----------------------------------------------------------------------===//
986// MTBUF Instructions
987//===----------------------------------------------------------------------===//
988
Tom Stellard326d6ec2014-11-05 14:50:53 +0000989//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
990//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
991//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
992defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
993defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
994defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
995defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
996defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000997
Tom Stellard8d6d4492014-04-22 16:33:57 +0000998//===----------------------------------------------------------------------===//
999// MIMG Instructions
1000//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +00001001
Tom Stellard326d6ec2014-11-05 14:50:53 +00001002defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
1003defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
1004//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
1005//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
1006//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
1007//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
1008//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
1009//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
1010//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
1011//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
1012defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
1013//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
1014//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
1015//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
1016//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
1017//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
1018//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
1019//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
1020//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
1021//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
1022//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
1023//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
1024//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
1025//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
1026//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
1027//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
1028//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
1029//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1030defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1031defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1032defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1033defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1034defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1035defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1036defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1037defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1038defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1039defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1040defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1041defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1042defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1043defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1044defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1045defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1046defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1047defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1048defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1049defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1050defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1051defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1052defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1053defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1054defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1055defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1056defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1057defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1058defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1059defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1060defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1061defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1062defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1063defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1064defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1065defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1066defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1067defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1068defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1069defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1070defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1071defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1072defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1073defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1074defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1075defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1076defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1077defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1078defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1079defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1080defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1081defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1082defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1083defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1084defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1085defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1086defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1087defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1088defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1089defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1090defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1091defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1092defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1093defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1094defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1095//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1096//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001097
Tom Stellard8d6d4492014-04-22 16:33:57 +00001098//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001099// Flat Instructions
1100//===----------------------------------------------------------------------===//
1101
1102let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1104def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1105def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1106def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1107def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1108def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1109def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1110def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001111
1112def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001113 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001114>;
1115
1116def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001117 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001118>;
1119
1120def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001121 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001122>;
1123
1124def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001125 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001126>;
1127
1128def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001129 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001130>;
1131
1132def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001133 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001134>;
1135
Tom Stellard326d6ec2014-11-05 14:50:53 +00001136//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1137//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1138//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1139//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1140//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1141//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1142//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1143//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1144//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1145//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1146//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1147//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1148//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1149//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1150//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1151//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1152//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1153//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1154//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1155//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1156//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1157//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1158//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1159//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1160//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1161//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1162//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1163//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1164//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1165//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1166//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1167//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1168//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1169//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001170
1171} // End HasFlatAddressSpace predicate
1172//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001173// VOP1 Instructions
1174//===----------------------------------------------------------------------===//
1175
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001177
Matt Arsenaultf2733702014-07-30 03:18:57 +00001178let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001180} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001181
Tom Stellardfbe435d2014-03-17 17:03:51 +00001182let Uses = [EXEC] in {
1183
1184def V_READFIRSTLANE_B32 : VOP1 <
1185 0x00000002,
1186 (outs SReg_32:$vdst),
1187 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001188 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001189 []
1190>;
1191
1192}
1193
Tom Stellard326d6ec2014-11-05 14:50:53 +00001194defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001195 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001196>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001197defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001198 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001199>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001200defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001201 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001202>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001203defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001205>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001206defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001207 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001208>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001209defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001210 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001211>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001212defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1213defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001215>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001216defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001218>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001219//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1220//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1221//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1222defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001224>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001225defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001227>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001228defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001230>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001231defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001233>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001234defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001236>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001237defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001239>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001240defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001241 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001242>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001243defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001245>;
1246
Tom Stellard326d6ec2014-11-05 14:50:53 +00001247defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001249>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001250defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001252>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001253defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001255>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001256defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001258>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001259defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001261>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001262defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001264>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001265defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1266defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001268>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001269
Tom Stellard326d6ec2014-11-05 14:50:53 +00001270defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1271defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1272defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001274>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001275defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "v_rcp_iflag_f32", VOP_F32_F32>;
1276defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "v_rsq_clamp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001278>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001279defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "v_rsq_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001280 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001281>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001282defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001284>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001285defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001287>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001288defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1289defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001291>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001292defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "v_rsq_clamp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001294>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001295defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001296 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001297>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001298defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001299 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001300>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001301defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001303>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001304defm V_COS_F32 : VOP1Inst <vop1<0x36>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001305 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001306>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001307defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "v_not_b32", VOP_I32_I32>;
1308defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "v_bfrev_b32", VOP_I32_I32>;
1309defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "v_ffbh_u32", VOP_I32_I32>;
1310defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "v_ffbl_b32", VOP_I32_I32>;
1311defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "v_ffbh_i32", VOP_I32_I32>;
1312//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
1313defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "v_frexp_mant_f64", VOP_F64_F64>;
1314defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "v_fract_f64", VOP_F64_F64>;
1315//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
1316defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "v_frexp_mant_f32", VOP_F32_F32>;
1317//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
1318defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "v_movreld_b32", VOP_I32_I32>;
1319defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "v_movrels_b32", VOP_I32_I32>;
1320defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001321
Tom Stellard8d6d4492014-04-22 16:33:57 +00001322
1323//===----------------------------------------------------------------------===//
1324// VINTRP Instructions
1325//===----------------------------------------------------------------------===//
1326
Tom Stellard75aadc22012-12-11 21:25:42 +00001327def V_INTERP_P1_F32 : VINTRP <
1328 0x00000000,
1329 (outs VReg_32:$dst),
1330 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001331 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001332 []> {
1333 let DisableEncoding = "$m0";
1334}
1335
1336def V_INTERP_P2_F32 : VINTRP <
1337 0x00000001,
1338 (outs VReg_32:$dst),
1339 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001340 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001341 []> {
1342
1343 let Constraints = "$src0 = $dst";
1344 let DisableEncoding = "$src0,$m0";
1345
1346}
1347
1348def V_INTERP_MOV_F32 : VINTRP <
1349 0x00000002,
1350 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001351 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001352 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001353 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001354 let DisableEncoding = "$m0";
1355}
1356
Tom Stellard8d6d4492014-04-22 16:33:57 +00001357//===----------------------------------------------------------------------===//
1358// VOP2 Instructions
1359//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001360
1361def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001362 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001363 "v_cndmask_b32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001364 []
1365>{
1366 let DisableEncoding = "$vcc";
1367}
1368
1369def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001370 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001371 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001372 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001373> {
1374 let src0_modifiers = 0;
1375 let src1_modifiers = 0;
1376 let src2_modifiers = 0;
1377}
Tom Stellard75aadc22012-12-11 21:25:42 +00001378
Tom Stellardc149dc02013-11-27 21:23:35 +00001379def V_READLANE_B32 : VOP2 <
1380 0x00000001,
1381 (outs SReg_32:$vdst),
1382 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001383 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001384 []
1385>;
1386
1387def V_WRITELANE_B32 : VOP2 <
1388 0x00000002,
1389 (outs VReg_32:$vdst),
1390 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001391 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001392 []
1393>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001394
Christian Konig76edd4f2013-02-26 17:52:29 +00001395let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001396defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "v_add_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001398>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001399
Tom Stellard326d6ec2014-11-05 14:50:53 +00001400defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1401defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "v_subrev_f32",
1402 VOP_F32_F32_F32, null_frag, "v_sub_f32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001403>;
Christian Konig3c145802013-03-27 09:12:59 +00001404} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001405
Matt Arsenault95e48662014-11-13 19:26:47 +00001406let isCommutable = 1 in {
1407
Tom Stellard326d6ec2014-11-05 14:50:53 +00001408defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001409 VOP_F32_F32_F32
1410>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001411
Tom Stellard326d6ec2014-11-05 14:50:53 +00001412defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "v_mul_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001413 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001414>;
1415
Tom Stellard326d6ec2014-11-05 14:50:53 +00001416defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "v_mul_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001417 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001418>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001419
Tom Stellard326d6ec2014-11-05 14:50:53 +00001420defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "v_mul_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001421 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001422>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001423//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1424defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "v_mul_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001425 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001426>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001427//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
Chandler Carruth4c8cf4f2014-11-25 10:50:41 +00001428
Christian Konig76edd4f2013-02-26 17:52:29 +00001429
Tom Stellard326d6ec2014-11-05 14:50:53 +00001430defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001431 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001432>;
1433
Tom Stellard326d6ec2014-11-05 14:50:53 +00001434defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001435 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001436>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001437
Tom Stellard326d6ec2014-11-05 14:50:53 +00001438defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "v_min_f32", VOP_F32_F32_F32, fminnum>;
1439defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "v_max_f32", VOP_F32_F32_F32, fmaxnum>;
1440defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "v_min_i32", VOP_I32_I32_I32, AMDGPUsmin>;
1441defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "v_max_i32", VOP_I32_I32_I32, AMDGPUsmax>;
1442defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "v_min_u32", VOP_I32_I32_I32, AMDGPUumin>;
1443defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "v_max_u32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001444
Tom Stellard326d6ec2014-11-05 14:50:53 +00001445defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001446
1447defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001448 vop2<0x16>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001449>;
1450
Tom Stellard326d6ec2014-11-05 14:50:53 +00001451defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001452 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001453>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001454defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001455 vop2<0x18>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001456>;
Christian Konig3c145802013-03-27 09:12:59 +00001457
Tom Stellard82166022013-11-13 23:36:37 +00001458let hasPostISelHook = 1 in {
1459
Tom Stellard326d6ec2014-11-05 14:50:53 +00001460defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001461
1462}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001463defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001464 vop2<0x1a>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001465>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001466
Tom Stellard326d6ec2014-11-05 14:50:53 +00001467defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "v_and_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001468 VOP_I32_I32_I32, and>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001469defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "v_or_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001470 VOP_I32_I32_I32, or
1471>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001472defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "v_xor_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001474>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001475
1476} // End isCommutable = 1
1477
Tom Stellard326d6ec2014-11-05 14:50:53 +00001478defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001479 VOP_I32_I32_I32, AMDGPUbfm>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001480
1481let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001482defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "v_mac_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001483} // End isCommutable = 1
1484
Tom Stellard326d6ec2014-11-05 14:50:53 +00001485defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "v_madmk_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001486
1487let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001488defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "v_madak_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001489} // End isCommutable = 1
1490
1491
Tom Stellard326d6ec2014-11-05 14:50:53 +00001492defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1493defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Matt Arsenault95e48662014-11-13 19:26:47 +00001494
Tom Stellardb4a313a2014-08-01 00:32:39 +00001495 VOP_I32_I32_I32
1496>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001497defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001498 VOP_I32_I32_I32
1499>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001500
Christian Konig3c145802013-03-27 09:12:59 +00001501let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001502// No patterns so that the scalar instructions are always selected.
1503// The scalar versions will be replaced with vector when needed later.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001504defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "v_add_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001505 VOP_I32_I32_I32, add
1506>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001507defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "v_sub_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001508 VOP_I32_I32_I32, sub
1509>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001510defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "v_subrev_i32",
1511 VOP_I32_I32_I32, null_frag, "v_sub_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001512>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001513
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001514let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard326d6ec2014-11-05 14:50:53 +00001515defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "v_addc_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001516 VOP_I32_I32_I32_VCC, adde
1517>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001518defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "v_subb_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001519 VOP_I32_I32_I32_VCC, sube
1520>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001521defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "v_subbrev_u32",
1522 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001523>;
1524
Christian Konigd3039962013-02-26 17:52:09 +00001525} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001526} // End isCommutable = 1, Defs = [VCC]
1527
Tom Stellard326d6ec2014-11-05 14:50:53 +00001528defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001529 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001530>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001531////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1532////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1533////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1534defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001535 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001536>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001537////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1538////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001539
1540//===----------------------------------------------------------------------===//
1541// VOP3 Instructions
1542//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001543
Matt Arsenault95e48662014-11-13 19:26:47 +00001544let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001545defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001547>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001548
Tom Stellard326d6ec2014-11-05 14:50:53 +00001549defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001551>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001552
Tom Stellard326d6ec2014-11-05 14:50:53 +00001553defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001554 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1555>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001556defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001557 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001558>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001559} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001560
Tom Stellard326d6ec2014-11-05 14:50:53 +00001561defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001562 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001563>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001564defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001565 VOP_F32_F32_F32_F32
1566>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001567defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568 VOP_F32_F32_F32_F32
1569>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001570defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571 VOP_F32_F32_F32_F32
1572>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001573defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1575>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001576defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001577 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1578>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001579defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001580 VOP_I32_I32_I32_I32, AMDGPUbfi
1581>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001582
1583let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001584defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585 VOP_F32_F32_F32_F32, fma
1586>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001587defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001588 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001589>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001590} // End isCommutable = 1
1591
Tom Stellard326d6ec2014-11-05 14:50:53 +00001592//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
1593defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001594 VOP_I32_I32_I32_I32
1595>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001596defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001597 VOP_I32_I32_I32_I32
1598>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001599defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001600 VOP_F32_F32_F32_F32>;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001601defm V_MIN3_F32 : VOP3Inst <vop3<0x151>, "v_min3_f32",
1602 VOP_F32_F32_F32_F32, AMDGPUfmin3>;
1603
1604defm V_MIN3_I32 : VOP3Inst <vop3<0x152>, "v_min3_i32",
1605 VOP_I32_I32_I32_I32, AMDGPUsmin3
1606>;
1607defm V_MIN3_U32 : VOP3Inst <vop3<0x153>, "v_min3_u32",
1608 VOP_I32_I32_I32_I32, AMDGPUumin3
1609>;
1610defm V_MAX3_F32 : VOP3Inst <vop3<0x154>, "v_max3_f32",
1611 VOP_F32_F32_F32_F32, AMDGPUfmax3
1612>;
1613defm V_MAX3_I32 : VOP3Inst <vop3<0x155>, "v_max3_i32",
1614 VOP_I32_I32_I32_I32, AMDGPUsmax3
1615>;
1616defm V_MAX3_U32 : VOP3Inst <vop3<0x156>, "v_max3_u32",
1617 VOP_I32_I32_I32_I32, AMDGPUumax3
1618>;
1619//def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1620//def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1621//def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001622//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1623//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1624//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
1625defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001626 VOP_I32_I32_I32_I32
1627>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001628////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001630 vop3<0x15f>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001631>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001633 vop3<0x160>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001634>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001635
Tom Stellard326d6ec2014-11-05 14:50:53 +00001636defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001637 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001638>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001639defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001640 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001641>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001642defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001643 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001644>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001645
Tom Stellard7512c082013-07-12 18:14:56 +00001646let isCommutable = 1 in {
1647
Tom Stellard326d6ec2014-11-05 14:50:53 +00001648defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001649 VOP_F64_F64_F64, fadd
1650>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001651defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652 VOP_F64_F64_F64, fmul
1653>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001654
Tom Stellard326d6ec2014-11-05 14:50:53 +00001655defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001656 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001657>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001658defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001659 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001660>;
Tom Stellard7512c082013-07-12 18:14:56 +00001661
1662} // isCommutable = 1
1663
Tom Stellard326d6ec2014-11-05 14:50:53 +00001664defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001665 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001666>;
Christian Konig70a50322013-03-27 09:12:51 +00001667
1668let isCommutable = 1 in {
1669
Tom Stellard326d6ec2014-11-05 14:50:53 +00001670defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001671 VOP_I32_I32_I32
1672>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001673defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001674 VOP_I32_I32_I32
1675>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001676defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001677 VOP_I32_I32_I32
1678>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001679defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001680 VOP_I32_I32_I32
1681>;
Christian Konig70a50322013-03-27 09:12:51 +00001682
1683} // isCommutable = 1
1684
Tom Stellard326d6ec2014-11-05 14:50:53 +00001685defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001686
1687// Double precision division pre-scale.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001688defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001689
Matt Arsenault95e48662014-11-13 19:26:47 +00001690let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001691defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001693>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001694defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001695 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001696>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001697} // End isCommutable = 1
1698
Tom Stellard326d6ec2014-11-05 14:50:53 +00001699//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1700//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1701//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001702
Tom Stellardb4a313a2014-08-01 00:32:39 +00001703defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001704 vop3<0x174>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001705>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001706
Tom Stellard8d6d4492014-04-22 16:33:57 +00001707//===----------------------------------------------------------------------===//
1708// Pseudo Instructions
1709//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001710let isCodeGenOnly = 1, isPseudo = 1 in {
1711
Tom Stellard60024a02014-09-24 01:33:24 +00001712let hasSideEffects = 1 in {
1713def SGPR_USE : InstSI <(outs),(ins), "", []>;
1714}
1715
Matt Arsenault8fb37382013-10-11 21:03:36 +00001716// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001717// and should be lowered to ISA instructions prior to codegen.
1718
Tom Stellardf8794352012-12-19 22:10:31 +00001719let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1720 Uses = [EXEC], Defs = [EXEC] in {
1721
1722let isBranch = 1, isTerminator = 1 in {
1723
Tom Stellard919bb6b2014-04-29 23:12:53 +00001724def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001725 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001726 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001727 "",
1728 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001729>;
1730
Tom Stellardf8794352012-12-19 22:10:31 +00001731def SI_ELSE : InstSI <
1732 (outs SReg_64:$dst),
1733 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001734 "",
1735 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001736> {
Tom Stellardf8794352012-12-19 22:10:31 +00001737 let Constraints = "$src = $dst";
1738}
1739
1740def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001741 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001742 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001743 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001744 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001745>;
Tom Stellardf8794352012-12-19 22:10:31 +00001746
1747} // end isBranch = 1, isTerminator = 1
1748
1749def SI_BREAK : InstSI <
1750 (outs SReg_64:$dst),
1751 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001752 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001753 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001754>;
1755
1756def SI_IF_BREAK : InstSI <
1757 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001758 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001759 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001760 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001761>;
1762
1763def SI_ELSE_BREAK : InstSI <
1764 (outs SReg_64:$dst),
1765 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001766 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001767 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001768>;
1769
1770def SI_END_CF : InstSI <
1771 (outs),
1772 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001773 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001774 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001775>;
1776
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001777def SI_KILL : InstSI <
1778 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001779 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001780 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001781 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001782>;
1783
Tom Stellardf8794352012-12-19 22:10:31 +00001784} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1785 // Uses = [EXEC], Defs = [EXEC]
1786
Christian Konig2989ffc2013-03-18 11:34:16 +00001787let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1788
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001789//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001790
1791let UseNamedOperandTable = 1 in {
1792
Tom Stellard0e70de52014-05-16 20:56:45 +00001793def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001794 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001795 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001796 "", []
1797> {
1798 let isRegisterLoad = 1;
1799 let mayLoad = 1;
1800}
1801
Tom Stellard0e70de52014-05-16 20:56:45 +00001802class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001803 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001804 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001805 "", []
1806> {
1807 let isRegisterStore = 1;
1808 let mayStore = 1;
1809}
1810
1811let usesCustomInserter = 1 in {
1812def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1813} // End usesCustomInserter = 1
1814def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1815
1816
1817} // End UseNamedOperandTable = 1
1818
Christian Konig2989ffc2013-03-18 11:34:16 +00001819def SI_INDIRECT_SRC : InstSI <
1820 (outs VReg_32:$dst, SReg_64:$temp),
1821 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001822 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001823 []
1824>;
1825
1826class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1827 (outs rc:$dst, SReg_64:$temp),
1828 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001829 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001830 []
1831> {
1832 let Constraints = "$src = $dst";
1833}
1834
Tom Stellard81d871d2013-11-13 23:36:50 +00001835def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001836def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1837def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1838def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1839def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1840
1841} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1842
Tom Stellard556d9aa2013-06-03 17:39:37 +00001843let usesCustomInserter = 1 in {
1844
Tom Stellard2a6a61052013-07-12 18:15:08 +00001845def V_SUB_F64 : InstSI <
1846 (outs VReg_64:$dst),
1847 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001848 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001849 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001850>;
1851
Tom Stellard556d9aa2013-06-03 17:39:37 +00001852} // end usesCustomInserter
1853
Tom Stellardeba61072014-05-02 15:41:42 +00001854multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1855
1856 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001857 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001858 (ins sgpr_class:$src, i32imm:$frame_idx),
1859 "", []
1860 >;
1861
1862 def _RESTORE : InstSI <
1863 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001864 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001865 "", []
1866 >;
1867
1868}
1869
Tom Stellard060ae392014-06-10 21:20:38 +00001870defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001871defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1872defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1873defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1874defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1875
Tom Stellard96468902014-09-24 01:33:17 +00001876multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1877 def _SAVE : InstSI <
1878 (outs),
1879 (ins vgpr_class:$src, i32imm:$frame_idx),
1880 "", []
1881 >;
1882
1883 def _RESTORE : InstSI <
1884 (outs vgpr_class:$dst),
1885 (ins i32imm:$frame_idx),
1886 "", []
1887 >;
1888}
1889
1890defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1891defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1892defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1893defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1894defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1895defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1896
Tom Stellard067c8152014-07-21 14:01:14 +00001897let Defs = [SCC] in {
1898
1899def SI_CONSTDATA_PTR : InstSI <
1900 (outs SReg_64:$dst),
1901 (ins),
1902 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1903>;
1904
1905} // End Defs = [SCC]
1906
Tom Stellard75aadc22012-12-11 21:25:42 +00001907} // end IsCodeGenOnly, isPseudo
1908
Tom Stellard0e70de52014-05-16 20:56:45 +00001909} // end SubtargetPredicate = SI
1910
1911let Predicates = [isSI] in {
1912
Christian Konig2aca0432013-02-21 15:17:32 +00001913def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001914 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001915 (V_CNDMASK_B32_e64 $src2, $src1,
1916 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1917 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001918>;
1919
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001920def : Pat <
1921 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001922 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001923>;
1924
Tom Stellard75aadc22012-12-11 21:25:42 +00001925/* int_SI_vs_load_input */
1926def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001927 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001928 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001929>;
1930
1931/* int_SI_export */
1932def : Pat <
1933 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001934 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001935 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001936 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001937>;
1938
Tom Stellard8d6d4492014-04-22 16:33:57 +00001939//===----------------------------------------------------------------------===//
1940// SMRD Patterns
1941//===----------------------------------------------------------------------===//
1942
1943multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1944
1945 // 1. Offset as 8bit DWORD immediate
1946 def : Pat <
1947 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1948 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1949 >;
1950
1951 // 2. Offset loaded in an 32bit SGPR
1952 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001953 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1954 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001955 >;
1956
1957 // 3. No offset at all
1958 def : Pat <
1959 (constant_load i64:$sbase),
1960 (vt (Instr_IMM $sbase, 0))
1961 >;
1962}
1963
1964defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1965defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001966defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1967defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1968defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1969defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1970defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1971
1972// 1. Offset as 8bit DWORD immediate
1973def : Pat <
1974 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1975 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1976>;
1977
1978// 2. Offset loaded in an 32bit SGPR
1979def : Pat <
1980 (SIload_constant v4i32:$sbase, imm:$offset),
1981 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1982>;
1983
Tom Stellardae4c9e72014-06-20 17:06:11 +00001984} // Predicates = [isSI] in {
1985
1986//===----------------------------------------------------------------------===//
1987// SOP1 Patterns
1988//===----------------------------------------------------------------------===//
1989
Tom Stellardae4c9e72014-06-20 17:06:11 +00001990def : Pat <
1991 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001992 (i64 (REG_SEQUENCE SReg_64,
1993 (S_BCNT1_I32_B64 $src), sub0,
1994 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001995>;
1996
Tom Stellard58ac7442014-04-29 23:12:48 +00001997//===----------------------------------------------------------------------===//
1998// SOP2 Patterns
1999//===----------------------------------------------------------------------===//
2000
Tom Stellard80942a12014-09-05 14:07:59 +00002001// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00002002// case, the sgpr-copies pass will fix this to use the vector version.
2003def : Pat <
2004 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00002005 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002006>;
2007
Tom Stellardb2114ca2014-07-21 14:01:12 +00002008let Predicates = [isSI] in {
2009
Tom Stellard58ac7442014-04-29 23:12:48 +00002010//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00002011// SOPP Patterns
2012//===----------------------------------------------------------------------===//
2013
2014def : Pat <
2015 (int_AMDGPU_barrier_global),
2016 (S_BARRIER)
2017>;
2018
2019//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002020// VOP1 Patterns
2021//===----------------------------------------------------------------------===//
2022
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002023let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002024def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002025defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002026defm : RsqPat<V_RSQ_F32_e32, f32>;
2027}
2028
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002029//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002030// VOP2 Patterns
2031//===----------------------------------------------------------------------===//
2032
Tom Stellardae4c9e72014-06-20 17:06:11 +00002033def : Pat <
2034 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002035 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002036>;
2037
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002038/********** ======================= **********/
2039/********** Image sampling patterns **********/
2040/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002041
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002042// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002043class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002044 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002045 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2046 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2047 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2048 $addr, $rsrc, $sampler)
2049>;
2050
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002051multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2052 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2053 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2054 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2055 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2056 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2057}
2058
2059// Image only
2060class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002061 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002062 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2063 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2064 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2065 $addr, $rsrc)
2066>;
2067
2068multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2069 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2070 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2071 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2072}
2073
2074// Basic sample
2075defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2076defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2077defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2078defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2079defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2080defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2081defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2082defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2083defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2084defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2085
2086// Sample with comparison
2087defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2088defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2089defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2096defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2097
2098// Sample with offsets
2099defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2102defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2103defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2104defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2105defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2106defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2107defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2108defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2109
2110// Sample with comparison and offsets
2111defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2112defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2113defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2114defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2115defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2118defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2119defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2120defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2121
2122// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002123// Only the variants which make sense are defined.
2124def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2125def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2129def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2130def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2131def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2132def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2133
2134def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2135def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2136def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2137def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2138def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2139def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2140def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2141def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2142def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2143
2144def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2145def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2146def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2147def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2148def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2149def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2150def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2151def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2152def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2153
2154def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2155def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2156def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2157def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2158def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2159def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2160def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2161def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2162
2163def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2164def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2165def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2166
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002167def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2168defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2169defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2170
Tom Stellard9fa17912013-08-14 23:24:45 +00002171/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002172def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002173 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002174 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002175>;
2176
Tom Stellard9fa17912013-08-14 23:24:45 +00002177class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002178 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002179 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002180>;
2181
Tom Stellard9fa17912013-08-14 23:24:45 +00002182class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002183 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002184 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002185>;
2186
Tom Stellard9fa17912013-08-14 23:24:45 +00002187class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002188 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002189 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002190>;
2191
Tom Stellard9fa17912013-08-14 23:24:45 +00002192class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002193 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002194 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002195 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002196>;
2197
Tom Stellard9fa17912013-08-14 23:24:45 +00002198class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002199 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002200 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002201 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002202>;
2203
Tom Stellard9fa17912013-08-14 23:24:45 +00002204/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002205multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2206 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2207MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002208 def : SamplePattern <SIsample, sample, addr_type>;
2209 def : SampleRectPattern <SIsample, sample, addr_type>;
2210 def : SampleArrayPattern <SIsample, sample, addr_type>;
2211 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2212 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002213
Tom Stellard9fa17912013-08-14 23:24:45 +00002214 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2215 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2216 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2217 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002218
Tom Stellard9fa17912013-08-14 23:24:45 +00002219 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2220 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2221 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2222 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002223
Tom Stellard9fa17912013-08-14 23:24:45 +00002224 def : SamplePattern <SIsampled, sample_d, addr_type>;
2225 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2226 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2227 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002228}
2229
Tom Stellard682bfbc2013-10-10 17:11:24 +00002230defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2231 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2232 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2233 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002234 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002235defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2236 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2237 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2238 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002239 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002240defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2241 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2242 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2243 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002244 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002245defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2246 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2247 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2248 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002249 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002250
Tom Stellard353b3362013-05-06 23:02:12 +00002251/* int_SI_imageload for texture fetches consuming varying address parameters */
2252class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2253 (name addr_type:$addr, v32i8:$rsrc, imm),
2254 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2255>;
2256
2257class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2258 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2259 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2260>;
2261
Tom Stellard3494b7e2013-08-14 22:22:14 +00002262class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2263 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2264 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2265>;
2266
2267class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2268 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2269 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2270>;
2271
Tom Stellard16a9a202013-08-14 23:24:17 +00002272multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2273 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2274 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002275}
2276
Tom Stellard16a9a202013-08-14 23:24:17 +00002277multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2278 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2279 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2280}
2281
Tom Stellard682bfbc2013-10-10 17:11:24 +00002282defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2283defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002284
Tom Stellard682bfbc2013-10-10 17:11:24 +00002285defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2286defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002287
Tom Stellardf787ef12013-05-06 23:02:19 +00002288/* Image resource information */
2289def : Pat <
2290 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002291 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002292>;
2293
2294def : Pat <
2295 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002296 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002297>;
2298
Tom Stellard3494b7e2013-08-14 22:22:14 +00002299def : Pat <
2300 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002301 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002302>;
2303
Christian Konig4a1b9c32013-03-18 11:34:10 +00002304/********** ============================================ **********/
2305/********** Extraction, Insertion, Building and Casting **********/
2306/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002307
Christian Konig4a1b9c32013-03-18 11:34:10 +00002308foreach Index = 0-2 in {
2309 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002310 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002311 >;
2312 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002313 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002314 >;
2315
2316 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002317 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002318 >;
2319 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002320 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002321 >;
2322}
2323
2324foreach Index = 0-3 in {
2325 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002326 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002327 >;
2328 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002329 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002330 >;
2331
2332 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002333 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002334 >;
2335 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002336 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002337 >;
2338}
2339
2340foreach Index = 0-7 in {
2341 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002342 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002343 >;
2344 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002345 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002346 >;
2347
2348 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002349 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002350 >;
2351 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002352 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002353 >;
2354}
2355
2356foreach Index = 0-15 in {
2357 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002358 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002359 >;
2360 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002361 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002362 >;
2363
2364 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002365 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002366 >;
2367 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002368 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002369 >;
2370}
Tom Stellard75aadc22012-12-11 21:25:42 +00002371
Tom Stellard75aadc22012-12-11 21:25:42 +00002372def : BitConvert <i32, f32, SReg_32>;
2373def : BitConvert <i32, f32, VReg_32>;
2374
2375def : BitConvert <f32, i32, SReg_32>;
2376def : BitConvert <f32, i32, VReg_32>;
2377
Tom Stellard7512c082013-07-12 18:14:56 +00002378def : BitConvert <i64, f64, VReg_64>;
2379
2380def : BitConvert <f64, i64, VReg_64>;
2381
Tom Stellarded2f6142013-07-18 21:43:42 +00002382def : BitConvert <v2f32, v2i32, VReg_64>;
2383def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002384def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002385def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002386def : BitConvert <v2f32, i64, VReg_64>;
2387def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002388def : BitConvert <v2i32, f64, VReg_64>;
2389def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002390def : BitConvert <v4f32, v4i32, VReg_128>;
2391def : BitConvert <v4i32, v4f32, VReg_128>;
2392
Tom Stellard967bf582014-02-13 23:34:15 +00002393def : BitConvert <v8f32, v8i32, SReg_256>;
2394def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002395def : BitConvert <v8i32, v32i8, SReg_256>;
2396def : BitConvert <v32i8, v8i32, SReg_256>;
2397def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002398def : BitConvert <v8i32, v8f32, VReg_256>;
2399def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002400def : BitConvert <v32i8, v8i32, VReg_256>;
2401
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002402def : BitConvert <v16i32, v16f32, VReg_512>;
2403def : BitConvert <v16f32, v16i32, VReg_512>;
2404
Christian Konig8dbe6f62013-02-21 15:17:27 +00002405/********** =================== **********/
2406/********** Src & Dst modifiers **********/
2407/********** =================== **********/
2408
2409def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002410 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2411 (f32 FP_ZERO), (f32 FP_ONE)),
2412 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002413>;
2414
Michel Danzer624b02a2014-02-04 07:12:38 +00002415/********** ================================ **********/
2416/********** Floating point absolute/negative **********/
2417/********** ================================ **********/
2418
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002419// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002420
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002421// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002422def : Pat <
2423 (fneg (fabs f32:$src)),
2424 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2425>;
2426
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002427// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002428def : Pat <
2429 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002430 (REG_SEQUENCE VReg_64,
2431 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2432 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002433 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002434 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2435 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002436>;
2437
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002438def : Pat <
2439 (fabs f32:$src),
2440 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2441>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002442
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002443def : Pat <
2444 (fneg f32:$src),
2445 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2446>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002447
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002448def : Pat <
2449 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002450 (REG_SEQUENCE VReg_64,
2451 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2452 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002453 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002454 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2455 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002456>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002457
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002458def : Pat <
2459 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002460 (REG_SEQUENCE VReg_64,
2461 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2462 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002463 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002464 (V_MOV_B32_e32 0x80000000)),
2465 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002466>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002467
Christian Konigc756cb992013-02-16 11:28:22 +00002468/********** ================== **********/
2469/********** Immediate Patterns **********/
2470/********** ================== **********/
2471
2472def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002473 (SGPRImm<(i32 imm)>:$imm),
2474 (S_MOV_B32 imm:$imm)
2475>;
2476
2477def : Pat <
2478 (SGPRImm<(f32 fpimm)>:$imm),
2479 (S_MOV_B32 fpimm:$imm)
2480>;
2481
2482def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002483 (i32 imm:$imm),
2484 (V_MOV_B32_e32 imm:$imm)
2485>;
2486
2487def : Pat <
2488 (f32 fpimm:$imm),
2489 (V_MOV_B32_e32 fpimm:$imm)
2490>;
2491
2492def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002493 (i64 InlineImm<i64>:$imm),
2494 (S_MOV_B64 InlineImm<i64>:$imm)
2495>;
2496
Matt Arsenaultbecd6562014-12-03 05:22:35 +00002497// XXX - Should this use a s_cmp to set SCC?
2498
2499// Set to sign-extended 64-bit value (true = -1, false = 0)
2500def : Pat <
2501 (i1 imm:$imm),
2502 (S_MOV_B64 (i64 (as_i64imm $imm)))
2503>;
2504
Tom Stellard75aadc22012-12-11 21:25:42 +00002505/********** ===================== **********/
2506/********** Interpolation Paterns **********/
2507/********** ===================== **********/
2508
Tom Stellard91c7ef52014-11-21 22:31:46 +00002509// The value of $params is constant through out the entire kernel.
2510// We need to use S_MOV_B32 $params, because CSE ignores copies, so
2511// without it we end up with a lot of redundant moves.
2512
Tom Stellard75aadc22012-12-11 21:25:42 +00002513def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002514 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002515 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00002516>;
2517
2518def : Pat <
Tom Stellard91c7ef52014-11-21 22:31:46 +00002519 (int_SI_fs_interp imm:$attr_chan, imm:$attr, i32:$params, v2i32:$ij),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002520 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002521 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002522 (EXTRACT_SUBREG $ij, sub1),
Tom Stellard91c7ef52014-11-21 22:31:46 +00002523 imm:$attr_chan, imm:$attr, (S_MOV_B32 $params))
Tom Stellard75aadc22012-12-11 21:25:42 +00002524>;
2525
2526/********** ================== **********/
2527/********** Intrinsic Patterns **********/
2528/********** ================== **********/
2529
2530/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002531def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002532
2533def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002534 (int_AMDGPU_div f32:$src0, f32:$src1),
2535 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002536>;
2537
2538def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002539 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002540 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2541 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2542 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002543>;
2544
Tom Stellard75aadc22012-12-11 21:25:42 +00002545def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002546 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002547 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002548 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2549 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2550 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002551 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002552 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2553 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2554 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002555 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002556 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2557 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2558 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002559 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002560 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2561 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2562 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002563 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002564>;
2565
Michel Danzer0cc991e2013-02-22 11:22:58 +00002566def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002567 (i32 (sext i1:$src0)),
2568 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002569>;
2570
Tom Stellardf16d38c2014-02-13 23:34:13 +00002571class Ext32Pat <SDNode ext> : Pat <
2572 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002573 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2574>;
2575
Tom Stellardf16d38c2014-02-13 23:34:13 +00002576def : Ext32Pat <zext>;
2577def : Ext32Pat <anyext>;
2578
Tom Stellard8d6d4492014-04-22 16:33:57 +00002579// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002580def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002581 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002582 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002583>;
2584
Michel Danzer8caa9042013-04-10 17:17:56 +00002585// The multiplication scales from [0,1] to the unsigned integer range
2586def : Pat <
2587 (AMDGPUurecip i32:$src0),
2588 (V_CVT_U32_F32_e32
2589 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2590 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2591>;
2592
Michel Danzer8d696172013-07-10 16:36:52 +00002593def : Pat <
2594 (int_SI_tid),
2595 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002596 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002597>;
2598
Tom Stellard0289ff42014-05-16 20:56:44 +00002599//===----------------------------------------------------------------------===//
2600// VOP3 Patterns
2601//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002602
Matt Arsenaulteb260202014-05-22 18:00:15 +00002603def : IMad24Pat<V_MAD_I32_I24>;
2604def : UMad24Pat<V_MAD_U32_U24>;
2605
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002606def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002607 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002608 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002609>;
2610
2611def : Pat <
2612 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002613 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002614>;
2615
Matt Arsenault8675db12014-08-29 16:01:14 +00002616def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2617
2618
Matt Arsenault7d858d82014-11-02 23:46:54 +00002619defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002620def : ROTRPattern <V_ALIGNBIT_B32>;
2621
Michel Danzer49812b52013-07-10 16:37:07 +00002622/********** ======================= **********/
2623/********** Load/Store Patterns **********/
2624/********** ======================= **********/
2625
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002626class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2627 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002628 (inst (i1 0), $ptr, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002629>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002630
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002631def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2632def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2633def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2634def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2635def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002636
2637let AddedComplexity = 100 in {
2638
2639def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2640
2641} // End AddedComplexity = 100
2642
2643def : Pat <
2644 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2645 i8:$offset1))),
Tom Stellarda99ada52014-11-21 22:31:44 +00002646 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1, (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002647>;
Michel Danzer49812b52013-07-10 16:37:07 +00002648
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002649class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2650 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002651 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002652>;
Michel Danzer49812b52013-07-10 16:37:07 +00002653
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002654def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2655def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2656def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002657
2658let AddedComplexity = 100 in {
2659
2660def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2661} // End AddedComplexity = 100
2662
2663def : Pat <
2664 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2665 i8:$offset1)),
2666 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
Tom Stellarda99ada52014-11-21 22:31:44 +00002667 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1,
2668 (S_MOV_B32 -1))
Tom Stellardf3fc5552014-08-22 18:49:35 +00002669>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002670
Matt Arsenault8ae59612014-09-05 16:24:58 +00002671class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2672 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
Tom Stellarda99ada52014-11-21 22:31:44 +00002673 (inst (i1 0), $ptr, $value, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002674>;
Matt Arsenault72574102014-06-11 18:08:34 +00002675
Matt Arsenault9e874542014-06-11 18:08:45 +00002676// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002677//
2678// We need to use something for the data0, so we set a register to
2679// -1. For the non-rtn variants, the manual says it does
2680// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2681// will always do the increment so I'm assuming it's the same.
2682//
2683// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2684// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2685// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002686class DSAtomicIncRetPat<DS inst, ValueType vt,
2687 Instruction LoadImm, PatFrag frag> : Pat <
2688 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
Tom Stellarda99ada52014-11-21 22:31:44 +00002689 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002690>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002691
Matt Arsenault9e874542014-06-11 18:08:45 +00002692
Matt Arsenault8ae59612014-09-05 16:24:58 +00002693class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2694 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
Tom Stellarda99ada52014-11-21 22:31:44 +00002695 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset), (S_MOV_B32 -1))
Matt Arsenault8ae59612014-09-05 16:24:58 +00002696>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002697
2698
2699// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002700def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2701 S_MOV_B32, atomic_load_add_local>;
2702def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2703 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002704
Matt Arsenault8ae59612014-09-05 16:24:58 +00002705def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2706def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2707def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2708def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2709def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2710def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2711def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2712def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2713def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2714def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002715
Matt Arsenault8ae59612014-09-05 16:24:58 +00002716def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002717
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002718// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002719def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2720 S_MOV_B64, atomic_load_add_local>;
2721def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2722 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002723
Matt Arsenault8ae59612014-09-05 16:24:58 +00002724def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2725def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2726def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2727def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2728def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2729def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2730def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2731def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2732def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2733def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002734
Matt Arsenault8ae59612014-09-05 16:24:58 +00002735def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002736
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002737
Tom Stellard556d9aa2013-06-03 17:39:37 +00002738//===----------------------------------------------------------------------===//
2739// MUBUF Patterns
2740//===----------------------------------------------------------------------===//
2741
Tom Stellard07a10a32013-06-03 17:39:43 +00002742multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002743 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002744 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002745 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2746 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002747 >;
2748}
2749
Tom Stellardb02094e2014-07-21 15:45:01 +00002750defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2751defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2752defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2753defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2754defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2755defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2756defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2757
2758class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2759 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2760 i32:$soffset, u16imm:$offset))),
2761 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2762>;
2763
2764def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2765def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2766def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2767def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2768def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2769def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2770def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002771
Michel Danzer13736222014-01-27 07:20:51 +00002772// BUFFER_LOAD_DWORD*, addr64=0
2773multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2774 MUBUF bothen> {
2775
2776 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002777 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002778 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2779 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002780 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002781 (as_i1imm $slc), (as_i1imm $tfe))
2782 >;
2783
2784 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002785 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002786 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002787 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002788 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002789 (as_i1imm $tfe))
2790 >;
2791
2792 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002793 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002794 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2795 imm:$tfe)),
2796 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2797 (as_i1imm $slc), (as_i1imm $tfe))
2798 >;
2799
2800 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002801 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002802 imm, 1, 1, imm:$glc, imm:$slc,
2803 imm:$tfe)),
2804 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2805 (as_i1imm $tfe))
2806 >;
2807}
2808
2809defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2810 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2811defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2812 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2813defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2814 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2815
Tom Stellardb02094e2014-07-21 15:45:01 +00002816class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002817 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2818 u16imm:$offset)),
2819 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002820>;
2821
Tom Stellardddea4862014-08-11 22:18:14 +00002822def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2823def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2824def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2825def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2826def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002827
2828/*
2829class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2830 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2831 (Instr $value, $srsrc, $vaddr, $offset)
2832>;
2833
2834def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2835def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2836def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2837def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2838def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2839
2840*/
2841
Tom Stellardafcf12f2013-09-12 02:55:14 +00002842//===----------------------------------------------------------------------===//
2843// MTBUF Patterns
2844//===----------------------------------------------------------------------===//
2845
2846// TBUFFER_STORE_FORMAT_*, addr64=0
2847class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002848 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002849 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2850 imm:$nfmt, imm:$offen, imm:$idxen,
2851 imm:$glc, imm:$slc, imm:$tfe),
2852 (opcode
2853 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2854 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2855 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2856>;
2857
2858def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2859def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2860def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2861def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2862
Matt Arsenault84543822014-06-11 18:11:34 +00002863let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002864
2865// Sea island new arithmetic instructinos
Tom Stellard326d6ec2014-11-05 14:50:53 +00002866defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "v_trunc_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002867 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002868>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002869defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "v_ceil_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002870 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002871>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002872defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "v_floor_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002873 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002874>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002875defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "v_rndne_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002876 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002877>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002878
Tom Stellard326d6ec2014-11-05 14:50:53 +00002879defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002880 VOP_I32_I32_I32
2881>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002882defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002883 VOP_I32_I32_I32
2884>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002885defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002886 VOP_I32_I32_I32
2887>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002888
2889let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002890defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002891 VOP_I64_I32_I32_I64
2892>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002893
2894// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002895defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002896 VOP_I64_I32_I32_I64
2897>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002898} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002899
2900// Remaining instructions:
2901// FLAT_*
2902// S_CBRANCH_CDBGUSER
2903// S_CBRANCH_CDBGSYS
2904// S_CBRANCH_CDBGSYS_OR_USER
2905// S_CBRANCH_CDBGSYS_AND_USER
2906// S_DCACHE_INV_VOL
2907// V_EXP_LEGACY_F32
2908// V_LOG_LEGACY_F32
2909// DS_NOP
2910// DS_GWS_SEMA_RELEASE_ALL
2911// DS_WRAP_RTN_B32
2912// DS_CNDXCHG32_RTN_B64
2913// DS_WRITE_B96
2914// DS_WRITE_B128
2915// DS_CONDXCHG32_RTN_B128
2916// DS_READ_B96
2917// DS_READ_B128
2918// BUFFER_LOAD_DWORDX3
2919// BUFFER_STORE_DWORDX3
2920
Matt Arsenault84543822014-06-11 18:11:34 +00002921} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002922
Matt Arsenault3f981402014-09-15 15:41:53 +00002923//===----------------------------------------------------------------------===//
2924// Flat Patterns
2925//===----------------------------------------------------------------------===//
2926
2927class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2928 PatFrag flat_ld> :
2929 Pat <(vt (flat_ld i64:$ptr)),
2930 (Instr_ADDR64 $ptr)
2931>;
2932
2933def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2934def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2935def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2936def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2937def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2938def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2939def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2940def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2941def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2942
2943class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2944 Pat <(st vt:$value, i64:$ptr),
2945 (Instr $value, $ptr)
2946 >;
2947
2948def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2949def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2950def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2951def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2952def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2953def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002954
Christian Konig2989ffc2013-03-18 11:34:16 +00002955/********** ====================== **********/
2956/********** Indirect adressing **********/
2957/********** ====================== **********/
2958
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002959multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002960
Christian Konig2989ffc2013-03-18 11:34:16 +00002961 // 1. Extract with offset
2962 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002963 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002964 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002965 >;
2966
2967 // 2. Extract without offset
2968 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002969 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002970 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002971 >;
2972
2973 // 3. Insert with offset
2974 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002975 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002976 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002977 >;
2978
2979 // 4. Insert without offset
2980 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002981 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002982 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002983 >;
2984}
2985
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002986defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2987defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2988defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2989defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2990
2991defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2992defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2993defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2994defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002995
Tom Stellard81d871d2013-11-13 23:36:50 +00002996//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002997// Conversion Patterns
2998//===----------------------------------------------------------------------===//
2999
3000def : Pat<(i32 (sext_inreg i32:$src, i1)),
3001 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3002
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003003// Handle sext_inreg in i64
3004def : Pat <
3005 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +00003006 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003007>;
3008
3009def : Pat <
3010 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +00003011 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003012>;
3013
3014def : Pat <
3015 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +00003016 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
3017>;
3018
3019def : Pat <
3020 (i64 (sext_inreg i64:$src, i32)),
3021 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003022>;
3023
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003024class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3025 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003026 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003027>;
3028
3029class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3030 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003031 (REG_SEQUENCE VReg_64,
3032 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3033 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003034>;
3035
3036
3037def : ZExt_i64_i32_Pat<zext>;
3038def : ZExt_i64_i32_Pat<anyext>;
3039def : ZExt_i64_i1_Pat<zext>;
3040def : ZExt_i64_i1_Pat<anyext>;
3041
3042def : Pat <
3043 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003044 (REG_SEQUENCE SReg_64, $src, sub0,
3045 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003046>;
3047
3048def : Pat <
3049 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003050 (REG_SEQUENCE VReg_64,
3051 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003052 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3053>;
3054
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003055// If we need to perform a logical operation on i1 values, we need to
3056// use vector comparisons since there is only one SCC register. Vector
3057// comparisions still write to a pair of SGPRs, so treat these as
3058// 64-bit comparisons. When legalizing SGPR copies, instructions
3059// resulting in the copies from SCC to these instructions will be
3060// moved to the VALU.
3061def : Pat <
3062 (i1 (and i1:$src0, i1:$src1)),
3063 (S_AND_B64 $src0, $src1)
3064>;
3065
3066def : Pat <
3067 (i1 (or i1:$src0, i1:$src1)),
3068 (S_OR_B64 $src0, $src1)
3069>;
3070
3071def : Pat <
3072 (i1 (xor i1:$src0, i1:$src1)),
3073 (S_XOR_B64 $src0, $src1)
3074>;
3075
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003076def : Pat <
3077 (f32 (sint_to_fp i1:$src)),
3078 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3079>;
3080
3081def : Pat <
3082 (f32 (uint_to_fp i1:$src)),
3083 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3084>;
3085
3086def : Pat <
3087 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +00003088 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003089>;
3090
3091def : Pat <
3092 (f64 (uint_to_fp i1:$src)),
3093 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3094>;
3095
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003096//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003097// Miscellaneous Patterns
3098//===----------------------------------------------------------------------===//
3099
3100def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003101 (i32 (trunc i64:$a)),
3102 (EXTRACT_SUBREG $a, sub0)
3103>;
3104
Michel Danzerbf1a6412014-01-28 03:01:16 +00003105def : Pat <
3106 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003107 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003108>;
3109
Matt Arsenaulte306a322014-10-21 16:25:08 +00003110def : Pat <
3111 (i32 (bswap i32:$a)),
3112 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3113 (V_ALIGNBIT_B32 $a, $a, 24),
3114 (V_ALIGNBIT_B32 $a, $a, 8))
3115>;
3116
Tom Stellardfb961692013-10-23 00:44:19 +00003117//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003118// Miscellaneous Optimization Patterns
3119//============================================================================//
3120
Matt Arsenault49dd4282014-09-15 17:15:02 +00003121def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003122
Tom Stellard75aadc22012-12-11 21:25:42 +00003123} // End isSI predicate