blob: 0e0c4f970a1bc8bac723af24c99427e5012bb420 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Bill Wendling09aa3f02010-12-09 00:39:08 +0000176 unsigned getThumbBLXTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach027d6e82010-12-09 19:04:53 +0000178 unsigned getThumbCBTargetOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendlingdff2f712010-12-08 23:01:43 +0000179 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000180 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000182 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000184 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000186 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000188 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000190 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
192 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000194 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000196 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000198 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
199 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000200 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000202 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000204 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000206 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000208 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000209 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000210 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
211 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000212 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000213 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000214 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
215 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000216 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
217 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000218 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
219 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000220
221 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
222 const {
223 // {17-13} = reg
224 // {12} = (U)nsigned (add == '1', sub == '0')
225 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000226 const MachineOperand &MO = MI.getOperand(Op);
227 const MachineOperand &MO1 = MI.getOperand(Op + 1);
228 if (!MO.isReg()) {
229 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
230 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000231 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000232 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000233 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000234 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000235 Binary = Imm12 & 0xfff;
236 if (Imm12 >= 0)
237 Binary |= (1 << 12);
238 Binary |= (Reg << 13);
239 return Binary;
240 }
Jason W Kim837caa92010-11-18 23:37:15 +0000241
242 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
243 return 0;
244 }
245
Jim Grosbach99f53d12010-11-15 20:47:07 +0000246 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
247 const { return 0;}
248 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
249 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000250 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
251 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000252 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
253 const { return 0; }
Jim Grosbachd967cd02010-12-07 21:50:47 +0000254 uint32_t getAddrModeThumbSPOpValue(const MachineInstr &MI, unsigned Op)
255 const { return 0; }
Bill Wendling272df512010-12-09 21:49:07 +0000256 uint32_t getAddrModeSOpValue(const MachineInstr &MI, unsigned Op)
Bill Wendling1fd374e2010-11-30 22:57:21 +0000257 const { return 0; }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000258 uint32_t getAddrModePCOpValue(const MachineInstr &MI, unsigned Op)
259 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000260 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000261 // {17-13} = reg
262 // {12} = (U)nsigned (add == '1', sub == '0')
263 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000264 const MachineOperand &MO = MI.getOperand(Op);
265 const MachineOperand &MO1 = MI.getOperand(Op + 1);
266 if (!MO.isReg()) {
267 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
268 return 0;
269 }
270 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000271 int32_t Imm12 = MO1.getImm();
272
273 // Special value for #-0
274 if (Imm12 == INT32_MIN)
275 Imm12 = 0;
276
277 // Immediate is always encoded as positive. The 'U' bit controls add vs
278 // sub.
279 bool isAdd = true;
280 if (Imm12 < 0) {
281 Imm12 = -Imm12;
282 isAdd = false;
283 }
284
285 uint32_t Binary = Imm12 & 0xfff;
286 if (isAdd)
287 Binary |= (1 << 12);
288 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000289 return Binary;
290 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000291 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
292 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000293
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000294 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
295 const { return 0; }
296
Shih-wei Liao5170b712010-05-26 00:02:28 +0000297 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000298 /// machine operand requires relocation, record the relocation and return
299 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000300 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000301 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000302
Evan Cheng83b5cf02008-11-05 23:22:34 +0000303 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000304 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000305 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000306
307 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000308 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000309 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000310 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000311 intptr_t ACPV = 0) const;
312 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
313 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
314 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000315 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000316 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000317 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000318}
319
Chris Lattner33fabd72010-02-02 21:48:51 +0000320char ARMCodeEmitter::ID = 0;
321
Bob Wilson87949d42010-03-17 21:16:45 +0000322/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000323/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000324FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
325 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000326 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000327}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000328
Chris Lattner33fabd72010-02-02 21:48:51 +0000329bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000330 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
331 MF.getTarget().getRelocationModel() != Reloc::Static) &&
332 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000333 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
334 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
335 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000336 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000337 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000338 MJTEs = 0;
339 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000340 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000341 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000342 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000343 MMI = &getAnalysis<MachineModuleInfo>();
344 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000345
346 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000347 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000348 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000349 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000350 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000351 MBB != E; ++MBB) {
352 MCE.StartMachineBasicBlock(MBB);
353 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
354 I != E; ++I)
355 emitInstruction(*I);
356 }
357 } while (MCE.finishFunction(MF));
358
359 return false;
360}
361
Evan Cheng83b5cf02008-11-05 23:22:34 +0000362/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000363///
Chris Lattner33fabd72010-02-02 21:48:51 +0000364unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000365 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000366 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000367 case ARM_AM::asr: return 2;
368 case ARM_AM::lsl: return 0;
369 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000371 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000372 }
Evan Cheng7602e112008-09-02 06:52:38 +0000373 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374}
375
Shih-wei Liao5170b712010-05-26 00:02:28 +0000376/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000377/// machine operand requires relocation, record the relocation and return zero.
378unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000379 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000380 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000381 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000382 && "Relocation to this function should be for movt or movw");
383
384 if (MO.isImm())
385 return static_cast<unsigned>(MO.getImm());
386 else if (MO.isGlobal())
387 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
388 else if (MO.isSymbol())
389 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
390 else if (MO.isMBB())
391 emitMachineBasicBlock(MO.getMBB(), Reloc);
392 else {
393#ifndef NDEBUG
394 errs() << MO;
395#endif
396 llvm_unreachable("Unsupported operand type for movw/movt");
397 }
398 return 0;
399}
400
Evan Cheng7602e112008-09-02 06:52:38 +0000401/// getMachineOpValue - Return binary encoding of operand. If the machine
402/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000403unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000404 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000405 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000406 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000407 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000408 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000409 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000410 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000411 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000412 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000413 else if (MO.isCPI()) {
414 const TargetInstrDesc &TID = MI.getDesc();
415 // For VFP load, the immediate offset is multiplied by 4.
416 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
417 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
418 emitConstPoolAddress(MO.getIndex(), Reloc);
419 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000420 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000421 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000422 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000423 else
424 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000425 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426}
427
Evan Cheng057d0c32008-09-18 07:28:19 +0000428/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000429///
Dan Gohman46510a72010-04-15 01:51:59 +0000430void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000431 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000432 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000433 MachineRelocation MR = Indirect
434 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000435 const_cast<GlobalValue *>(GV),
436 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000437 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000438 const_cast<GlobalValue *>(GV), ACPV,
439 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000440 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000441}
442
443/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
444/// be emitted to the current location in the function, and allow it to be PC
445/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000446void ARMCodeEmitter::
447emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000448 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
449 Reloc, ES));
450}
451
452/// emitConstPoolAddress - Arrange for the address of an constant pool
453/// to be emitted to the current location in the function, and allow it to be PC
454/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000455void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000456 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000457 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000458 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000459}
460
461/// emitJumpTableAddress - Arrange for the address of a jump table to
462/// be emitted to the current location in the function, and allow it to be PC
463/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000464void ARMCodeEmitter::
465emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000466 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000467 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000468}
469
Raul Herbster9c1a3822007-08-30 23:29:26 +0000470/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000471void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000472 unsigned Reloc,
473 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000474 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000475 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000476}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000477
Chris Lattner33fabd72010-02-02 21:48:51 +0000478void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000479 DEBUG(errs() << " 0x";
480 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000481 MCE.emitWordLE(Binary);
482}
483
Chris Lattner33fabd72010-02-02 21:48:51 +0000484void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000485 DEBUG(errs() << " 0x";
486 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000487 MCE.emitDWordLE(Binary);
488}
489
Chris Lattner33fabd72010-02-02 21:48:51 +0000490void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000491 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000492
Devang Patelaf0e2722009-10-06 02:19:11 +0000493 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000494
Dan Gohmanfe601042010-06-22 15:08:57 +0000495 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000496 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000497 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000498 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000499 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000500 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000501 case ARMII::MiscFrm:
502 if (MI.getOpcode() == ARM::LEApcrelJT) {
503 // Materialize jumptable address.
504 emitLEApcrelJTInstruction(MI);
505 break;
506 }
507 llvm_unreachable("Unhandled instruction encoding!");
508 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000509 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000510 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000511 break;
512 case ARMII::DPFrm:
513 case ARMII::DPSoRegFrm:
514 emitDataProcessingInstruction(MI);
515 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000516 case ARMII::LdFrm:
517 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000518 emitLoadStoreInstruction(MI);
519 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000520 case ARMII::LdMiscFrm:
521 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000522 emitMiscLoadStoreInstruction(MI);
523 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000524 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000525 emitLoadStoreMultipleInstruction(MI);
526 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000527 case ARMII::MulFrm:
528 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000529 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000530 case ARMII::ExtFrm:
531 emitExtendInstruction(MI);
532 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000533 case ARMII::ArithMiscFrm:
534 emitMiscArithInstruction(MI);
535 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000536 case ARMII::SatFrm:
537 emitSaturateInstruction(MI);
538 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000539 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000540 emitBranchInstruction(MI);
541 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000542 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000543 emitMiscBranchInstruction(MI);
544 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000545 // VFP instructions.
546 case ARMII::VFPUnaryFrm:
547 case ARMII::VFPBinaryFrm:
548 emitVFPArithInstruction(MI);
549 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000550 case ARMII::VFPConv1Frm:
551 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000552 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000553 case ARMII::VFPConv4Frm:
554 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000555 emitVFPConversionInstruction(MI);
556 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000557 case ARMII::VFPLdStFrm:
558 emitVFPLoadStoreInstruction(MI);
559 break;
560 case ARMII::VFPLdStMulFrm:
561 emitVFPLoadStoreMultipleInstruction(MI);
562 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000563
Bob Wilson1a913ed2010-06-11 21:34:50 +0000564 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000565 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000566 case ARMII::NSetLnFrm:
567 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000568 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000569 case ARMII::NDupFrm:
570 emitNEONDupInstruction(MI);
571 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000572 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000573 emitNEON1RegModImmInstruction(MI);
574 break;
575 case ARMII::N2RegFrm:
576 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000577 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000578 case ARMII::N3RegFrm:
579 emitNEON3RegInstruction(MI);
580 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000581 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000582 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000583}
584
Chris Lattner33fabd72010-02-02 21:48:51 +0000585void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000586 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
587 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000588 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000589
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000590 // Remember the CONSTPOOL_ENTRY address for later relocation.
591 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
592
593 // Emit constpool island entry. In most cases, the actual values will be
594 // resolved and relocated after code emission.
595 if (MCPE.isMachineConstantPoolEntry()) {
596 ARMConstantPoolValue *ACPV =
597 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
598
Chris Lattner705e07f2009-08-23 03:41:05 +0000599 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
600 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000601
Bob Wilson28989a82009-11-02 16:59:06 +0000602 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000603 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000604 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000605 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000606 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000607 isa<Function>(GV),
608 Subtarget->GVIsIndirectSymbol(GV, RelocM),
609 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000610 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000611 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
612 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000613 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000614 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000615 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000616
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000617 DEBUG({
618 errs() << " ** Constant pool #" << CPI << " @ "
619 << (void*)MCE.getCurrentPCValue() << " ";
620 if (const Function *F = dyn_cast<Function>(CV))
621 errs() << F->getName();
622 else
623 errs() << *CV;
624 errs() << '\n';
625 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000626
Dan Gohman46510a72010-04-15 01:51:59 +0000627 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000628 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000629 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000630 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000631 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000632 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000633 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000634 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000635 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000636 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000637 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
638 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000639 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000640 }
641 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000642 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000643 }
644 }
645}
646
Zonr Changf86399b2010-05-25 08:42:45 +0000647void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
648 const MachineOperand &MO0 = MI.getOperand(0);
649 const MachineOperand &MO1 = MI.getOperand(1);
650
651 // Emit the 'movw' instruction.
652 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
653
654 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
655
656 // Set the conditional execution predicate.
657 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
658
659 // Encode Rd.
660 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
661
662 // Encode imm16 as imm4:imm12
663 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
664 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
665 emitWordLE(Binary);
666
667 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
668 // Emit the 'movt' instruction.
669 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
670
671 // Set the conditional execution predicate.
672 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
673
674 // Encode Rd.
675 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
676
677 // Encode imm16 as imm4:imm1, same as movw above.
678 Binary |= Hi16 & 0xFFF;
679 Binary |= ((Hi16 >> 12) & 0xF) << 16;
680 emitWordLE(Binary);
681}
682
Chris Lattner33fabd72010-02-02 21:48:51 +0000683void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000684 const MachineOperand &MO0 = MI.getOperand(0);
685 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000686 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
687 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000688 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
689 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
690
691 // Emit the 'mov' instruction.
692 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
693
694 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000695 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000696
697 // Encode Rd.
698 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
699
700 // Encode so_imm.
701 // Set bit I(25) to identify this is the immediate form of <shifter_op>
702 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000703 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000704 emitWordLE(Binary);
705
706 // Now the 'orr' instruction.
707 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
708
709 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000710 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000711
712 // Encode Rd.
713 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
714
715 // Encode Rn.
716 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
717
718 // Encode so_imm.
719 // Set bit I(25) to identify this is the immediate form of <shifter_op>
720 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000721 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000722 emitWordLE(Binary);
723}
724
Chris Lattner33fabd72010-02-02 21:48:51 +0000725void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000726 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000727
Evan Cheng4df60f52008-11-07 09:06:08 +0000728 const TargetInstrDesc &TID = MI.getDesc();
729
730 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000731 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000732
733 // Set the conditional execution predicate
734 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
735
736 // Encode S bit if MI modifies CPSR.
737 Binary |= getAddrModeSBit(MI, TID);
738
739 // Encode Rd.
740 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
741
742 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000743 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000744
745 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000746 Binary |= 1 << ARMII::I_BitShift;
747 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
748
749 emitWordLE(Binary);
750}
751
Chris Lattner33fabd72010-02-02 21:48:51 +0000752void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000753 unsigned Opcode = MI.getDesc().Opcode;
754
755 // Part of binary is determined by TableGn.
756 unsigned Binary = getBinaryCodeForInstr(MI);
757
758 // Set the conditional execution predicate
759 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
760
761 // Encode S bit if MI modifies CPSR.
762 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
763 Binary |= 1 << ARMII::S_BitShift;
764
765 // Encode register def if there is one.
766 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
767
768 // Encode the shift operation.
769 switch (Opcode) {
770 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000771 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000772 // rrx
773 Binary |= 0x6 << 4;
774 break;
775 case ARM::MOVsrl_flag:
776 // lsr #1
777 Binary |= (0x2 << 4) | (1 << 7);
778 break;
779 case ARM::MOVsra_flag:
780 // asr #1
781 Binary |= (0x4 << 4) | (1 << 7);
782 break;
783 }
784
785 // Encode register Rm.
786 Binary |= getMachineOpValue(MI, 1);
787
788 emitWordLE(Binary);
789}
790
Chris Lattner33fabd72010-02-02 21:48:51 +0000791void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000792 DEBUG(errs() << " ** LPC" << LabelID << " @ "
793 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000794 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
795}
796
Chris Lattner33fabd72010-02-02 21:48:51 +0000797void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000798 unsigned Opcode = MI.getDesc().Opcode;
799 switch (Opcode) {
800 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000801 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000802 case ARM::BX_CALL:
803 case ARM::BMOVPCRX_CALL:
804 case ARM::BXr9_CALL:
805 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000806 // First emit mov lr, pc
807 unsigned Binary = 0x01a0e00f;
808 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
809 emitWordLE(Binary);
810
811 // and then emit the branch.
812 emitMiscBranchInstruction(MI);
813 break;
814 }
Chris Lattner518bb532010-02-09 19:54:29 +0000815 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000816 // We allow inline assembler nodes with empty bodies - they can
817 // implicitly define registers, which is ok for JIT.
818 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000819 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000820 }
Evan Chengffa6d962008-11-13 23:36:57 +0000821 break;
822 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000823 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000824 case TargetOpcode::EH_LABEL:
825 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
826 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000827 case TargetOpcode::IMPLICIT_DEF:
828 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000829 // Do nothing.
830 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000831 case ARM::CONSTPOOL_ENTRY:
832 emitConstPoolInstruction(MI);
833 break;
834 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000835 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000836 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000837 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000838 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000839 break;
840 }
841 case ARM::PICLDR:
842 case ARM::PICLDRB:
843 case ARM::PICSTR:
844 case ARM::PICSTRB: {
845 // Remember of the address of the PC label for relocation later.
846 addPCLabel(MI.getOperand(2).getImm());
847 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000848 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000849 break;
850 }
851 case ARM::PICLDRH:
852 case ARM::PICLDRSH:
853 case ARM::PICLDRSB:
854 case ARM::PICSTRH: {
855 // Remember of the address of the PC label for relocation later.
856 addPCLabel(MI.getOperand(2).getImm());
857 // These are just load / store instructions that implicitly read pc.
858 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000859 break;
860 }
Zonr Changf86399b2010-05-25 08:42:45 +0000861
862 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000863 // Two instructions to materialize a constant.
864 if (Subtarget->hasV6T2Ops())
865 emitMOVi32immInstruction(MI);
866 else
867 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000868 break;
869
Evan Cheng4df60f52008-11-07 09:06:08 +0000870 case ARM::LEApcrelJT:
871 // Materialize jumptable address.
872 emitLEApcrelJTInstruction(MI);
873 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000874 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000875 case ARM::MOVsrl_flag:
876 case ARM::MOVsra_flag:
877 emitPseudoMoveInstruction(MI);
878 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000879 }
880}
881
Bob Wilson87949d42010-03-17 21:16:45 +0000882unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000883 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000885 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000886 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000887
888 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
889 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
890 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
891
892 // Encode the shift opcode.
893 unsigned SBits = 0;
894 unsigned Rs = MO1.getReg();
895 if (Rs) {
896 // Set shift operand (bit[7:4]).
897 // LSL - 0001
898 // LSR - 0011
899 // ASR - 0101
900 // ROR - 0111
901 // RRX - 0110 and bit[11:8] clear.
902 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000903 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000904 case ARM_AM::lsl: SBits = 0x1; break;
905 case ARM_AM::lsr: SBits = 0x3; break;
906 case ARM_AM::asr: SBits = 0x5; break;
907 case ARM_AM::ror: SBits = 0x7; break;
908 case ARM_AM::rrx: SBits = 0x6; break;
909 }
910 } else {
911 // Set shift operand (bit[6:4]).
912 // LSL - 000
913 // LSR - 010
914 // ASR - 100
915 // ROR - 110
916 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000917 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000918 case ARM_AM::lsl: SBits = 0x0; break;
919 case ARM_AM::lsr: SBits = 0x2; break;
920 case ARM_AM::asr: SBits = 0x4; break;
921 case ARM_AM::ror: SBits = 0x6; break;
922 }
923 }
924 Binary |= SBits << 4;
925 if (SOpc == ARM_AM::rrx)
926 return Binary;
927
928 // Encode the shift operation Rs or shift_imm (except rrx).
929 if (Rs) {
930 // Encode Rs bit[11:8].
931 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000932 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000933 }
934
935 // Encode shift_imm bit[11:7].
936 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
937}
938
Chris Lattner33fabd72010-02-02 21:48:51 +0000939unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000940 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
941 assert(SoImmVal != -1 && "Not a valid so_imm value!");
942
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000943 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000944 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000945 << ARMII::SoRotImmShift;
946
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000947 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000948 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000949 return Binary;
950}
951
Chris Lattner33fabd72010-02-02 21:48:51 +0000952unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000953 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000954 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000955 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000956 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000957 return 1 << ARMII::S_BitShift;
958 }
959 return 0;
960}
961
Bob Wilson87949d42010-03-17 21:16:45 +0000962void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000963 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000964 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000965 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000966
967 // Part of binary is determined by TableGn.
968 unsigned Binary = getBinaryCodeForInstr(MI);
969
Jim Grosbach33412622008-10-07 19:05:35 +0000970 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000971 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000972
Evan Cheng49a9f292008-09-12 22:45:55 +0000973 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000974 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000975
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000976 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000977 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000978 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000979 if (NumDefs)
980 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
981 else if (ImplicitRd)
982 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000983 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000984
Zonr Changf86399b2010-05-25 08:42:45 +0000985 if (TID.Opcode == ARM::MOVi16) {
986 // Get immediate from MI.
987 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
988 ARM::reloc_arm_movw);
989 // Encode imm which is the same as in emitMOVi32immInstruction().
990 Binary |= Lo16 & 0xFFF;
991 Binary |= ((Lo16 >> 12) & 0xF) << 16;
992 emitWordLE(Binary);
993 return;
994 } else if(TID.Opcode == ARM::MOVTi16) {
995 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
996 ARM::reloc_arm_movt) >> 16);
997 Binary |= Hi16 & 0xFFF;
998 Binary |= ((Hi16 >> 12) & 0xF) << 16;
999 emitWordLE(Binary);
1000 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +00001001 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001002 uint32_t v = ~MI.getOperand(2).getImm();
1003 int32_t lsb = CountTrailingZeros_32(v);
1004 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001005 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001006 Binary |= (msb & 0x1F) << 16;
1007 Binary |= (lsb & 0x1F) << 7;
1008 emitWordLE(Binary);
1009 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001010 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1011 // Encode Rn in Instr{0-3}
1012 Binary |= getMachineOpValue(MI, OpIdx++);
1013
1014 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1015 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1016
1017 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1018 Binary |= (widthm1 & 0x1F) << 16;
1019 Binary |= (lsb & 0x1F) << 7;
1020 emitWordLE(Binary);
1021 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001022 }
1023
Evan Chengd87293c2008-11-06 08:47:38 +00001024 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1025 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1026 ++OpIdx;
1027
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001028 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001029 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1030 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001031 if (ImplicitRn)
1032 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001033 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001034 else {
1035 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1036 ++OpIdx;
1037 }
Evan Cheng7602e112008-09-02 06:52:38 +00001038 }
1039
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001040 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001041 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001042 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001043 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001044 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001045 return;
1046 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001047
Evan Chengedda31c2008-11-05 18:35:52 +00001048 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001049 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001050 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001051 return;
1052 }
Evan Cheng7602e112008-09-02 06:52:38 +00001053
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001054 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001055 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001056
Evan Cheng83b5cf02008-11-05 23:22:34 +00001057 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001058}
1059
Bob Wilson87949d42010-03-17 21:16:45 +00001060void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001061 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001062 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001063 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001064 unsigned Form = TID.TSFlags & ARMII::FormMask;
1065 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001066
Evan Chengedda31c2008-11-05 18:35:52 +00001067 // Part of binary is determined by TableGn.
1068 unsigned Binary = getBinaryCodeForInstr(MI);
1069
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001070 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1071 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1072 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001073 emitWordLE(Binary);
1074 return;
1075 }
1076
Jim Grosbach33412622008-10-07 19:05:35 +00001077 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001078 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001079
Evan Cheng4df60f52008-11-07 09:06:08 +00001080 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001081
1082 // Operand 0 of a pre- and post-indexed store is the address base
1083 // writeback. Skip it.
1084 bool Skipped = false;
1085 if (IsPrePost && Form == ARMII::StFrm) {
1086 ++OpIdx;
1087 Skipped = true;
1088 }
1089
1090 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001091 if (ImplicitRd)
1092 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001093 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001094 else
1095 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001096
1097 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 if (ImplicitRn)
1099 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001100 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001101 else
1102 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001103
Evan Cheng05c356e2008-11-08 01:44:13 +00001104 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001105 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001106 ++OpIdx;
1107
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001109 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001111
Evan Chenge7de7e32008-09-13 01:44:01 +00001112 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001113 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001114 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001115 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001117 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1119 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001120 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001121 }
1122
Bill Wendling7d31a162010-10-20 22:44:54 +00001123 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001124 Binary |= 1 << ARMII::I_BitShift;
1125 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1126 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001127 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001128
Evan Cheng70632912008-11-12 07:34:37 +00001129 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001130 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001131 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001132 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1133 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001134 }
1135
Evan Cheng83b5cf02008-11-05 23:22:34 +00001136 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001137}
1138
Chris Lattner33fabd72010-02-02 21:48:51 +00001139void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001140 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001141 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001142 unsigned Form = TID.TSFlags & ARMII::FormMask;
1143 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001144
Evan Chengedda31c2008-11-05 18:35:52 +00001145 // Part of binary is determined by TableGn.
1146 unsigned Binary = getBinaryCodeForInstr(MI);
1147
Jim Grosbach33412622008-10-07 19:05:35 +00001148 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001149 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001150
Evan Cheng148cad82008-11-13 07:34:59 +00001151 unsigned OpIdx = 0;
1152
1153 // Operand 0 of a pre- and post-indexed store is the address base
1154 // writeback. Skip it.
1155 bool Skipped = false;
1156 if (IsPrePost && Form == ARMII::StMiscFrm) {
1157 ++OpIdx;
1158 Skipped = true;
1159 }
1160
Evan Cheng7602e112008-09-02 06:52:38 +00001161 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001162 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001163
Evan Cheng358dec52009-06-15 08:28:29 +00001164 // Skip LDRD and STRD's second operand.
1165 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1166 ++OpIdx;
1167
Evan Cheng7602e112008-09-02 06:52:38 +00001168 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001169 if (ImplicitRn)
1170 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001171 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001172 else
1173 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001174
Evan Cheng05c356e2008-11-08 01:44:13 +00001175 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001176 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001177 ++OpIdx;
1178
Evan Cheng83b5cf02008-11-05 23:22:34 +00001179 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001180 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001181 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001182
Evan Chenge7de7e32008-09-13 01:44:01 +00001183 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001184 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001185 ARMII::U_BitShift);
1186
1187 // If this instr is in register offset/index encoding, set bit[3:0]
1188 // to the corresponding Rm register.
1189 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001190 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001191 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001192 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001193 }
1194
Evan Chengd87293c2008-11-06 08:47:38 +00001195 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001196 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001197 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001198 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001199 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1200 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001201 }
1202
Evan Cheng83b5cf02008-11-05 23:22:34 +00001203 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001204}
1205
Evan Chengcd8e66a2008-11-11 21:48:44 +00001206static unsigned getAddrModeUPBits(unsigned Mode) {
1207 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001208
1209 // Set addressing mode by modifying bits U(23) and P(24)
1210 // IA - Increment after - bit U = 1 and bit P = 0
1211 // IB - Increment before - bit U = 1 and bit P = 1
1212 // DA - Decrement after - bit U = 0 and bit P = 0
1213 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001214 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001215 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001216 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001217 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1218 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1219 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001220 }
1221
Evan Chengcd8e66a2008-11-11 21:48:44 +00001222 return Binary;
1223}
1224
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001225void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1226 const TargetInstrDesc &TID = MI.getDesc();
1227 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1228
Evan Chengcd8e66a2008-11-11 21:48:44 +00001229 // Part of binary is determined by TableGn.
1230 unsigned Binary = getBinaryCodeForInstr(MI);
1231
1232 // Set the conditional execution predicate
1233 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1234
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001235 // Skip operand 0 of an instruction with base register update.
1236 unsigned OpIdx = 0;
1237 if (IsUpdating)
1238 ++OpIdx;
1239
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001241 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001242
1243 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001244 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1245 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001246
Evan Cheng7602e112008-09-02 06:52:38 +00001247 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001248 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001249 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001250
1251 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001252 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001253 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001254 if (!MO.isReg() || MO.isImplicit())
1255 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001256 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001257 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1258 RegNum < 16);
1259 Binary |= 0x1 << RegNum;
1260 }
1261
Evan Cheng83b5cf02008-11-05 23:22:34 +00001262 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001263}
1264
Chris Lattner33fabd72010-02-02 21:48:51 +00001265void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001266 const TargetInstrDesc &TID = MI.getDesc();
1267
1268 // Part of binary is determined by TableGn.
1269 unsigned Binary = getBinaryCodeForInstr(MI);
1270
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001271 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001272 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001273
1274 // Encode S bit if MI modifies CPSR.
1275 Binary |= getAddrModeSBit(MI, TID);
1276
1277 // 32x32->64bit operations have two destination registers. The number
1278 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001279 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001280 if (TID.getNumDefs() == 2)
1281 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1282
1283 // Encode Rd
1284 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1285
1286 // Encode Rm
1287 Binary |= getMachineOpValue(MI, OpIdx++);
1288
1289 // Encode Rs
1290 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1291
Evan Chengfbc9d412008-11-06 01:21:28 +00001292 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1293 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001294 if (TID.getNumOperands() > OpIdx &&
1295 !TID.OpInfo[OpIdx].isPredicate() &&
1296 !TID.OpInfo[OpIdx].isOptionalDef())
1297 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1298
1299 emitWordLE(Binary);
1300}
1301
Chris Lattner33fabd72010-02-02 21:48:51 +00001302void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001303 const TargetInstrDesc &TID = MI.getDesc();
1304
1305 // Part of binary is determined by TableGn.
1306 unsigned Binary = getBinaryCodeForInstr(MI);
1307
1308 // Set the conditional execution predicate
1309 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1310
1311 unsigned OpIdx = 0;
1312
1313 // Encode Rd
1314 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1315
1316 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1317 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1318 if (MO2.isReg()) {
1319 // Two register operand form.
1320 // Encode Rn.
1321 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1322
1323 // Encode Rm.
1324 Binary |= getMachineOpValue(MI, MO2);
1325 ++OpIdx;
1326 } else {
1327 Binary |= getMachineOpValue(MI, MO1);
1328 }
1329
1330 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1331 if (MI.getOperand(OpIdx).isImm() &&
1332 !TID.OpInfo[OpIdx].isPredicate() &&
1333 !TID.OpInfo[OpIdx].isOptionalDef())
1334 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001335
Evan Cheng83b5cf02008-11-05 23:22:34 +00001336 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001337}
1338
Chris Lattner33fabd72010-02-02 21:48:51 +00001339void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001340 const TargetInstrDesc &TID = MI.getDesc();
1341
1342 // Part of binary is determined by TableGn.
1343 unsigned Binary = getBinaryCodeForInstr(MI);
1344
1345 // Set the conditional execution predicate
1346 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1347
1348 unsigned OpIdx = 0;
1349
1350 // Encode Rd
1351 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1352
1353 const MachineOperand &MO = MI.getOperand(OpIdx++);
1354 if (OpIdx == TID.getNumOperands() ||
1355 TID.OpInfo[OpIdx].isPredicate() ||
1356 TID.OpInfo[OpIdx].isOptionalDef()) {
1357 // Encode Rm and it's done.
1358 Binary |= getMachineOpValue(MI, MO);
1359 emitWordLE(Binary);
1360 return;
1361 }
1362
1363 // Encode Rn.
1364 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1365
1366 // Encode Rm.
1367 Binary |= getMachineOpValue(MI, OpIdx++);
1368
1369 // Encode shift_imm.
1370 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001371 if (TID.Opcode == ARM::PKHTB) {
1372 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1373 if (ShiftAmt == 32)
1374 ShiftAmt = 0;
1375 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001376 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1377 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001378
Evan Cheng8b59db32008-11-07 01:41:35 +00001379 emitWordLE(Binary);
1380}
1381
Bob Wilson9a1c1892010-08-11 00:01:18 +00001382void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1383 const TargetInstrDesc &TID = MI.getDesc();
1384
1385 // Part of binary is determined by TableGen.
1386 unsigned Binary = getBinaryCodeForInstr(MI);
1387
1388 // Set the conditional execution predicate
1389 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1390
1391 // Encode Rd
1392 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1393
1394 // Encode saturate bit position.
1395 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001396 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001397 Pos -= 1;
1398 assert((Pos < 16 || (Pos < 32 &&
1399 TID.Opcode != ARM::SSAT16 &&
1400 TID.Opcode != ARM::USAT16)) &&
1401 "saturate bit position out of range");
1402 Binary |= Pos << 16;
1403
1404 // Encode Rm
1405 Binary |= getMachineOpValue(MI, 2);
1406
1407 // Encode shift_imm.
1408 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001409 unsigned ShiftOp = MI.getOperand(3).getImm();
1410 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1411 if (Opc == ARM_AM::asr)
1412 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001413 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001414 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001415 ShiftAmt = 0;
1416 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1417 Binary |= ShiftAmt << ARMII::ShiftShift;
1418 }
1419
1420 emitWordLE(Binary);
1421}
1422
Chris Lattner33fabd72010-02-02 21:48:51 +00001423void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001424 const TargetInstrDesc &TID = MI.getDesc();
1425
Torok Edwindac237e2009-07-08 20:53:28 +00001426 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001427 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001428 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001429
Evan Cheng7602e112008-09-02 06:52:38 +00001430 // Part of binary is determined by TableGn.
1431 unsigned Binary = getBinaryCodeForInstr(MI);
1432
Evan Chengedda31c2008-11-05 18:35:52 +00001433 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001434 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001435
1436 // Set signed_immed_24 field
1437 Binary |= getMachineOpValue(MI, 0);
1438
Evan Cheng83b5cf02008-11-05 23:22:34 +00001439 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001440}
1441
Chris Lattner33fabd72010-02-02 21:48:51 +00001442void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001443 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001444 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001445 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001446 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1447 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001448
1449 // Now emit the jump table entries.
1450 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1451 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1452 if (IsPIC)
1453 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001454 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001455 else
1456 // Absolute DestBB address.
1457 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1458 emitWordLE(0);
1459 }
1460}
1461
Chris Lattner33fabd72010-02-02 21:48:51 +00001462void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001463 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001464
Evan Cheng437c1732008-11-07 22:30:53 +00001465 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001466 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001467 // First emit a ldr pc, [] instruction.
1468 emitDataProcessingInstruction(MI, ARM::PC);
1469
1470 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001471 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001472 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001473 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1474 emitInlineJumpTable(JTIndex);
1475 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001476 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001477 // First emit a ldr pc, [] instruction.
1478 emitLoadStoreInstruction(MI, ARM::PC);
1479
1480 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001481 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001482 return;
1483 }
1484
Evan Chengedda31c2008-11-05 18:35:52 +00001485 // Part of binary is determined by TableGn.
1486 unsigned Binary = getBinaryCodeForInstr(MI);
1487
1488 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001489 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001490
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001491 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001492 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001493 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001494 else
Evan Chengedda31c2008-11-05 18:35:52 +00001495 // otherwise, set the return register
1496 Binary |= getMachineOpValue(MI, 0);
1497
Evan Cheng83b5cf02008-11-05 23:22:34 +00001498 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001499}
Evan Cheng7602e112008-09-02 06:52:38 +00001500
Evan Cheng80a11982008-11-12 06:41:41 +00001501static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001502 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001503 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001504 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001505 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001506 if (!isSPVFP)
1507 Binary |= RegD << ARMII::RegRdShift;
1508 else {
1509 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1510 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1511 }
Evan Cheng80a11982008-11-12 06:41:41 +00001512 return Binary;
1513}
Evan Cheng78be83d2008-11-11 19:40:26 +00001514
Evan Cheng80a11982008-11-12 06:41:41 +00001515static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001516 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001517 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001518 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001519 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001520 if (!isSPVFP)
1521 Binary |= RegN << ARMII::RegRnShift;
1522 else {
1523 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1524 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1525 }
Evan Cheng80a11982008-11-12 06:41:41 +00001526 return Binary;
1527}
Evan Chengd06d48d2008-11-12 02:19:38 +00001528
Evan Cheng80a11982008-11-12 06:41:41 +00001529static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1530 unsigned RegM = MI.getOperand(OpIdx).getReg();
1531 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001532 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001533 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001534 if (!isSPVFP)
1535 Binary |= RegM;
1536 else {
1537 Binary |= ((RegM & 0x1E) >> 1);
1538 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001539 }
Evan Cheng80a11982008-11-12 06:41:41 +00001540 return Binary;
1541}
1542
Chris Lattner33fabd72010-02-02 21:48:51 +00001543void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001544 const TargetInstrDesc &TID = MI.getDesc();
1545
1546 // Part of binary is determined by TableGn.
1547 unsigned Binary = getBinaryCodeForInstr(MI);
1548
1549 // Set the conditional execution predicate
1550 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1551
1552 unsigned OpIdx = 0;
1553 assert((Binary & ARMII::D_BitShift) == 0 &&
1554 (Binary & ARMII::N_BitShift) == 0 &&
1555 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1556
1557 // Encode Dd / Sd.
1558 Binary |= encodeVFPRd(MI, OpIdx++);
1559
1560 // If this is a two-address operand, skip it, e.g. FMACD.
1561 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1562 ++OpIdx;
1563
1564 // Encode Dn / Sn.
1565 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001566 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001567
1568 if (OpIdx == TID.getNumOperands() ||
1569 TID.OpInfo[OpIdx].isPredicate() ||
1570 TID.OpInfo[OpIdx].isOptionalDef()) {
1571 // FCMPEZD etc. has only one operand.
1572 emitWordLE(Binary);
1573 return;
1574 }
1575
1576 // Encode Dm / Sm.
1577 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001578
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001579 emitWordLE(Binary);
1580}
1581
Bob Wilson87949d42010-03-17 21:16:45 +00001582void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001583 const TargetInstrDesc &TID = MI.getDesc();
1584 unsigned Form = TID.TSFlags & ARMII::FormMask;
1585
1586 // Part of binary is determined by TableGn.
1587 unsigned Binary = getBinaryCodeForInstr(MI);
1588
1589 // Set the conditional execution predicate
1590 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1591
1592 switch (Form) {
1593 default: break;
1594 case ARMII::VFPConv1Frm:
1595 case ARMII::VFPConv2Frm:
1596 case ARMII::VFPConv3Frm:
1597 // Encode Dd / Sd.
1598 Binary |= encodeVFPRd(MI, 0);
1599 break;
1600 case ARMII::VFPConv4Frm:
1601 // Encode Dn / Sn.
1602 Binary |= encodeVFPRn(MI, 0);
1603 break;
1604 case ARMII::VFPConv5Frm:
1605 // Encode Dm / Sm.
1606 Binary |= encodeVFPRm(MI, 0);
1607 break;
1608 }
1609
1610 switch (Form) {
1611 default: break;
1612 case ARMII::VFPConv1Frm:
1613 // Encode Dm / Sm.
1614 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001615 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001616 case ARMII::VFPConv2Frm:
1617 case ARMII::VFPConv3Frm:
1618 // Encode Dn / Sn.
1619 Binary |= encodeVFPRn(MI, 1);
1620 break;
1621 case ARMII::VFPConv4Frm:
1622 case ARMII::VFPConv5Frm:
1623 // Encode Dd / Sd.
1624 Binary |= encodeVFPRd(MI, 1);
1625 break;
1626 }
1627
1628 if (Form == ARMII::VFPConv5Frm)
1629 // Encode Dn / Sn.
1630 Binary |= encodeVFPRn(MI, 2);
1631 else if (Form == ARMII::VFPConv3Frm)
1632 // Encode Dm / Sm.
1633 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001634
1635 emitWordLE(Binary);
1636}
1637
Chris Lattner33fabd72010-02-02 21:48:51 +00001638void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001639 // Part of binary is determined by TableGn.
1640 unsigned Binary = getBinaryCodeForInstr(MI);
1641
1642 // Set the conditional execution predicate
1643 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1644
1645 unsigned OpIdx = 0;
1646
1647 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001648 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001649
1650 // Encode address base.
1651 const MachineOperand &Base = MI.getOperand(OpIdx++);
1652 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1653
1654 // If there is a non-zero immediate offset, encode it.
1655 if (Base.isReg()) {
1656 const MachineOperand &Offset = MI.getOperand(OpIdx);
1657 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1658 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1659 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001660 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001661 emitWordLE(Binary);
1662 return;
1663 }
1664 }
1665
1666 // If immediate offset is omitted, default to +0.
1667 Binary |= 1 << ARMII::U_BitShift;
1668
1669 emitWordLE(Binary);
1670}
1671
Bob Wilson87949d42010-03-17 21:16:45 +00001672void
1673ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001674 const TargetInstrDesc &TID = MI.getDesc();
1675 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1676
Evan Chengcd8e66a2008-11-11 21:48:44 +00001677 // Part of binary is determined by TableGn.
1678 unsigned Binary = getBinaryCodeForInstr(MI);
1679
1680 // Set the conditional execution predicate
1681 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1682
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001683 // Skip operand 0 of an instruction with base register update.
1684 unsigned OpIdx = 0;
1685 if (IsUpdating)
1686 ++OpIdx;
1687
Evan Chengcd8e66a2008-11-11 21:48:44 +00001688 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001689 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001690
1691 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001692 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1693 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001694
1695 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001696 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001697 Binary |= 0x1 << ARMII::W_BitShift;
1698
1699 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001700 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001701
Bob Wilsond4bfd542010-08-27 23:18:17 +00001702 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001703 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001704 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001705 const MachineOperand &MO = MI.getOperand(i);
1706 if (!MO.isReg() || MO.isImplicit())
1707 break;
1708 ++NumRegs;
1709 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001710 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1711 // Otherwise, it will be 0, in the case of 32-bit registers.
1712 if(Binary & 0x100)
1713 Binary |= NumRegs * 2;
1714 else
1715 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001716
1717 emitWordLE(Binary);
1718}
1719
Bob Wilson1a913ed2010-06-11 21:34:50 +00001720static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1721 unsigned RegD = MI.getOperand(OpIdx).getReg();
1722 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001723 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001724 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1725 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1726 return Binary;
1727}
1728
Bob Wilson5e7b6072010-06-25 22:40:46 +00001729static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1730 unsigned RegN = MI.getOperand(OpIdx).getReg();
1731 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001732 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001733 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1734 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1735 return Binary;
1736}
1737
Bob Wilson583a2a02010-06-25 21:17:19 +00001738static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1739 unsigned RegM = MI.getOperand(OpIdx).getReg();
1740 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001741 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001742 Binary |= (RegM & 0xf);
1743 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1744 return Binary;
1745}
1746
Bob Wilsond896a972010-06-28 21:12:19 +00001747/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1748/// data-processing instruction to the corresponding Thumb encoding.
1749static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1750 assert((Binary & 0xfe000000) == 0xf2000000 &&
1751 "not an ARM NEON data-processing instruction");
1752 unsigned UBit = (Binary >> 24) & 1;
1753 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1754}
1755
Bob Wilsond5a563d2010-06-29 17:34:07 +00001756void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001757 unsigned Binary = getBinaryCodeForInstr(MI);
1758
Bob Wilsond5a563d2010-06-29 17:34:07 +00001759 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1760 const TargetInstrDesc &TID = MI.getDesc();
1761 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1762 RegTOpIdx = 0;
1763 RegNOpIdx = 1;
1764 LnOpIdx = 2;
1765 } else { // ARMII::NSetLnFrm
1766 RegTOpIdx = 2;
1767 RegNOpIdx = 0;
1768 LnOpIdx = 3;
1769 }
1770
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001771 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001772 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001773
Bob Wilsond5a563d2010-06-29 17:34:07 +00001774 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001775 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001776 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001777 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001778
1779 unsigned LaneShift;
1780 if ((Binary & (1 << 22)) != 0)
1781 LaneShift = 0; // 8-bit elements
1782 else if ((Binary & (1 << 5)) != 0)
1783 LaneShift = 1; // 16-bit elements
1784 else
1785 LaneShift = 2; // 32-bit elements
1786
Bob Wilsond5a563d2010-06-29 17:34:07 +00001787 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001788 unsigned Opc1 = Lane >> 2;
1789 unsigned Opc2 = Lane & 3;
1790 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1791 Binary |= (Opc1 << 21);
1792 Binary |= (Opc2 << 5);
1793
1794 emitWordLE(Binary);
1795}
1796
Bob Wilson21773e72010-06-29 20:13:29 +00001797void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1798 unsigned Binary = getBinaryCodeForInstr(MI);
1799
1800 // Set the conditional execution predicate
1801 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1802
1803 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001804 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001805 Binary |= (RegT << ARMII::RegRdShift);
1806 Binary |= encodeNEONRn(MI, 0);
1807 emitWordLE(Binary);
1808}
1809
Bob Wilson583a2a02010-06-25 21:17:19 +00001810void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001811 unsigned Binary = getBinaryCodeForInstr(MI);
1812 // Destination register is encoded in Dd.
1813 Binary |= encodeNEONRd(MI, 0);
1814 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1815 unsigned Imm = MI.getOperand(1).getImm();
1816 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001817 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001818 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001819 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001820 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001821 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001822 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001823 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001824 emitWordLE(Binary);
1825}
1826
Bob Wilson583a2a02010-06-25 21:17:19 +00001827void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001828 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001829 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001830 // Destination register is encoded in Dd; source register in Dm.
1831 unsigned OpIdx = 0;
1832 Binary |= encodeNEONRd(MI, OpIdx++);
1833 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1834 ++OpIdx;
1835 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001836 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001837 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001838 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1839 emitWordLE(Binary);
1840}
1841
Bob Wilson5e7b6072010-06-25 22:40:46 +00001842void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1843 const TargetInstrDesc &TID = MI.getDesc();
1844 unsigned Binary = getBinaryCodeForInstr(MI);
1845 // Destination register is encoded in Dd; source registers in Dn and Dm.
1846 unsigned OpIdx = 0;
1847 Binary |= encodeNEONRd(MI, OpIdx++);
1848 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1849 ++OpIdx;
1850 Binary |= encodeNEONRn(MI, OpIdx++);
1851 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1852 ++OpIdx;
1853 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001854 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001855 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001856 // FIXME: This does not handle VMOVDneon or VMOVQ.
1857 emitWordLE(Binary);
1858}
1859
Evan Cheng7602e112008-09-02 06:52:38 +00001860#include "ARMGenCodeEmitter.inc"