blob: 7aad18695bb3b3a90aaa73426494a8263403184c [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
18def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
19def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
20def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
21def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
22 return ((uint64_t)Imm) < 8;
23}]> {
24 let ParserMatchClass = VectorIndex8Operand;
25 let PrintMethod = "printVectorIndex";
26 let MIOperandInfo = (ops i32imm);
27}
28def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
29 return ((uint64_t)Imm) < 4;
30}]> {
31 let ParserMatchClass = VectorIndex16Operand;
32 let PrintMethod = "printVectorIndex";
33 let MIOperandInfo = (ops i32imm);
34}
35def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
36 return ((uint64_t)Imm) < 2;
37}]> {
38 let ParserMatchClass = VectorIndex32Operand;
39 let PrintMethod = "printVectorIndex";
40 let MIOperandInfo = (ops i32imm);
41}
42
Bob Wilson5bafff32009-06-22 23:27:02 +000043//===----------------------------------------------------------------------===//
44// NEON-specific DAG Nodes.
45//===----------------------------------------------------------------------===//
46
47def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000048def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000049
50def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000051def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000052def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000053def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
54def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000055def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
56def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000057def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
58def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000059def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
60def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
61
62// Types for vector shift by immediates. The "SHX" version is for long and
63// narrow operations where the source and destination vectors have different
64// types. The "SHINS" version is for shift and insert operations.
65def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
66 SDTCisVT<2, i32>]>;
67def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
68 SDTCisVT<2, i32>]>;
69def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
70 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
71
72def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
73def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
74def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
75def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
76def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
77def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
78def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
79
80def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
81def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
82def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
83
84def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
85def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
86def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
87def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
88def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
89def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
90
91def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
92def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
93def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
94
95def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
96def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
97
98def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
99 SDTCisVT<2, i32>]>;
100def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
101def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
102
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000103def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
104def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
105def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
106
Owen Andersond9668172010-11-03 22:44:51 +0000107def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
108 SDTCisVT<2, i32>]>;
109def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000110def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000111
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000112def NEONvbsl : SDNode<"ARMISD::VBSL",
113 SDTypeProfile<1, 3, [SDTCisVec<0>,
114 SDTCisSameAs<0, 1>,
115 SDTCisSameAs<0, 2>,
116 SDTCisSameAs<0, 3>]>>;
117
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000118def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
119
Bob Wilson0ce37102009-08-14 05:08:32 +0000120// VDUPLANE can produce a quad-register result from a double-register source,
121// so the result is not constrained to match the source.
122def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
123 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
124 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000126def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
127 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
128def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
129
Bob Wilsond8e17572009-08-12 22:31:50 +0000130def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
131def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
132def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
133def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
134
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000135def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000136 SDTCisSameAs<0, 2>,
137 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000138def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
139def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
140def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000141
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000142def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
143 SDTCisSameAs<1, 2>]>;
144def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
145def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
146
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000147def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
148 SDTCisSameAs<0, 2>]>;
149def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
150def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
151
Bob Wilsoncba270d2010-07-13 21:16:48 +0000152def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
153 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000154 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000155 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
156 return (EltBits == 32 && EltVal == 0);
157}]>;
158
159def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
160 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000161 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000162 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
163 return (EltBits == 8 && EltVal == 0xff);
164}]>;
165
Bob Wilson5bafff32009-06-22 23:27:02 +0000166//===----------------------------------------------------------------------===//
167// NEON operand definitions
168//===----------------------------------------------------------------------===//
169
Bob Wilson1a913ed2010-06-11 21:34:50 +0000170def nModImm : Operand<i32> {
171 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000172}
173
Bob Wilson5bafff32009-06-22 23:27:02 +0000174//===----------------------------------------------------------------------===//
175// NEON load / store instructions
176//===----------------------------------------------------------------------===//
177
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000178// Use VLDM to load a Q register as a D register pair.
179// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000180def VLDMQIA
181 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
182 IIC_fpLoad_m, "",
183 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000184
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000185// Use VSTM to store a Q register as a D register pair.
186// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000187def VSTMQIA
188 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
189 IIC_fpStore_m, "",
190 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000191
Bob Wilsonffde0802010-09-02 16:00:54 +0000192// Classes for VLD* pseudo-instructions with multi-register operands.
193// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000194class VLDQPseudo<InstrItinClass itin>
195 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
196class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000197 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000198 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000199 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000200class VLDQQPseudo<InstrItinClass itin>
201 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
202class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000203 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000204 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000205 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000206class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000207 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
208 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000209class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000210 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000211 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000212 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000213
Bob Wilson2a0e9742010-11-27 06:35:16 +0000214let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
215
Bob Wilson205a5ca2009-07-08 18:11:30 +0000216// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000217class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000218 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000219 (ins addrmode6:$Rn), IIC_VLD1,
220 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
221 let Rm = 0b1111;
222 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000224}
Bob Wilson621f1952010-03-23 05:25:43 +0000225class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn), IIC_VLD1x2,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
229 let Rm = 0b1111;
230 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000231 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000232}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000233
Owen Andersond9aa7d32010-11-02 00:05:05 +0000234def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
235def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
236def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
237def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000238
Owen Andersond9aa7d32010-11-02 00:05:05 +0000239def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
240def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
241def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
242def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000243
Evan Chengd2ca8132010-10-09 01:03:04 +0000244def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
245def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
246def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
247def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000248
Bob Wilson99493b22010-03-20 17:59:03 +0000249// ...with address register writeback:
250class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000251 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000252 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
253 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
254 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000255 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000256 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000257}
Bob Wilson99493b22010-03-20 17:59:03 +0000258class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000259 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000260 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
261 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
262 "$Rn.addr = $wb", []> {
263 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000264 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000265}
Bob Wilson99493b22010-03-20 17:59:03 +0000266
Owen Andersone85bd772010-11-02 00:24:52 +0000267def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
268def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
269def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
270def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
273def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
274def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
275def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Evan Chengd2ca8132010-10-09 01:03:04 +0000277def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
278def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
279def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
280def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000281
Bob Wilson052ba452010-03-22 18:22:06 +0000282// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000283class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000284 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000285 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
286 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
287 let Rm = 0b1111;
288 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000290}
Bob Wilson99493b22010-03-20 17:59:03 +0000291class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000292 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000293 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
294 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
295 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000296 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000297}
Bob Wilson052ba452010-03-22 18:22:06 +0000298
Owen Andersone85bd772010-11-02 00:24:52 +0000299def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
300def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
301def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
302def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000303
Owen Andersone85bd772010-11-02 00:24:52 +0000304def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
305def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
306def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
307def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000308
Evan Chengd2ca8132010-10-09 01:03:04 +0000309def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
310def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000311
Bob Wilson052ba452010-03-22 18:22:06 +0000312// ...with 4 registers (some of these are only for the disassembler):
313class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000314 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000315 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
316 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
317 let Rm = 0b1111;
318 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000320}
Bob Wilson99493b22010-03-20 17:59:03 +0000321class VLD1D4WB<bits<4> op7_4, string Dt>
322 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000323 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000324 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000325 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000326 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000327 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000328 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000329}
Johnny Chend7283d92010-02-23 20:51:23 +0000330
Owen Andersone85bd772010-11-02 00:24:52 +0000331def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
332def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
333def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
334def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000335
Owen Andersone85bd772010-11-02 00:24:52 +0000336def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
337def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
338def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
339def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000340
Evan Chengd2ca8132010-10-09 01:03:04 +0000341def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
342def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000343
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000344// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000345class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000346 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000347 (ins addrmode6:$Rn), IIC_VLD2,
348 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
349 let Rm = 0b1111;
350 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000352}
Bob Wilson95808322010-03-18 20:18:39 +0000353class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000354 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000355 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000356 (ins addrmode6:$Rn), IIC_VLD2x2,
357 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
358 let Rm = 0b1111;
359 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000361}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000362
Owen Andersoncf667be2010-11-02 01:24:55 +0000363def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
364def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
365def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000366
Owen Andersoncf667be2010-11-02 01:24:55 +0000367def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
368def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
369def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000370
Bob Wilson9d84fb32010-09-14 20:59:49 +0000371def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
372def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
373def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000374
Evan Chengd2ca8132010-10-09 01:03:04 +0000375def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
376def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
377def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000378
Bob Wilson92cb9322010-03-20 20:10:51 +0000379// ...with address register writeback:
380class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000381 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
383 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
384 "$Rn.addr = $wb", []> {
385 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000386 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson92cb9322010-03-20 20:10:51 +0000388class VLD2QWB<bits<4> op7_4, string Dt>
389 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000390 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000391 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
392 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
393 "$Rn.addr = $wb", []> {
394 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000396}
Bob Wilson92cb9322010-03-20 20:10:51 +0000397
Owen Andersoncf667be2010-11-02 01:24:55 +0000398def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
399def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
400def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000401
Owen Andersoncf667be2010-11-02 01:24:55 +0000402def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
403def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
404def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000405
Evan Chengd2ca8132010-10-09 01:03:04 +0000406def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
407def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
408def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000409
Evan Chengd2ca8132010-10-09 01:03:04 +0000410def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
411def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
412def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000413
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000415def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
416def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
417def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
418def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
419def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
420def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000421
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000422// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000423class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000424 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000425 (ins addrmode6:$Rn), IIC_VLD3,
426 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
427 let Rm = 0b1111;
428 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000429 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000430}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000431
Owen Andersoncf667be2010-11-02 01:24:55 +0000432def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
433def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
434def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000435
Bob Wilson9d84fb32010-09-14 20:59:49 +0000436def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
437def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
438def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000439
Bob Wilson92cb9322010-03-20 20:10:51 +0000440// ...with address register writeback:
441class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
442 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000443 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000444 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
445 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
446 "$Rn.addr = $wb", []> {
447 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000448 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000449}
Bob Wilson92cb9322010-03-20 20:10:51 +0000450
Owen Andersoncf667be2010-11-02 01:24:55 +0000451def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
452def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
453def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000454
Evan Cheng84f69e82010-10-09 01:45:34 +0000455def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
456def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
457def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson7de68142011-02-07 17:43:15 +0000459// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
461def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
462def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
463def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
464def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
465def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000466
Evan Cheng84f69e82010-10-09 01:45:34 +0000467def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
468def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
469def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000470
Bob Wilson92cb9322010-03-20 20:10:51 +0000471// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000472def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
473def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
474def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
475
Evan Cheng84f69e82010-10-09 01:45:34 +0000476def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
477def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
478def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000479
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000480// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000481class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
482 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000483 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000484 (ins addrmode6:$Rn), IIC_VLD4,
485 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
486 let Rm = 0b1111;
487 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000489}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000490
Owen Andersoncf667be2010-11-02 01:24:55 +0000491def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
492def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
493def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000494
Bob Wilson9d84fb32010-09-14 20:59:49 +0000495def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
496def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
497def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000498
Bob Wilson92cb9322010-03-20 20:10:51 +0000499// ...with address register writeback:
500class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
501 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000502 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000503 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000504 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
505 "$Rn.addr = $wb", []> {
506 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000507 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000508}
Bob Wilson92cb9322010-03-20 20:10:51 +0000509
Owen Andersoncf667be2010-11-02 01:24:55 +0000510def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
511def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
512def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000513
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000514def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
515def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
516def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000517
Bob Wilson7de68142011-02-07 17:43:15 +0000518// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000519def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
520def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
521def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
522def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
523def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
524def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000525
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000526def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
527def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
528def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000529
Bob Wilson92cb9322010-03-20 20:10:51 +0000530// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000531def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
532def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
533def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
534
535def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
536def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
537def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000538
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000539} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
540
Bob Wilson8466fa12010-09-13 23:01:35 +0000541// Classes for VLD*LN pseudo-instructions with multi-register operands.
542// These are expanded to real instructions after register allocation.
543class VLDQLNPseudo<InstrItinClass itin>
544 : PseudoNLdSt<(outs QPR:$dst),
545 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
546 itin, "$src = $dst">;
547class VLDQLNWBPseudo<InstrItinClass itin>
548 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
549 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
550 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
551class VLDQQLNPseudo<InstrItinClass itin>
552 : PseudoNLdSt<(outs QQPR:$dst),
553 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
554 itin, "$src = $dst">;
555class VLDQQLNWBPseudo<InstrItinClass itin>
556 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
557 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
558 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
559class VLDQQQQLNPseudo<InstrItinClass itin>
560 : PseudoNLdSt<(outs QQQQPR:$dst),
561 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
562 itin, "$src = $dst">;
563class VLDQQQQLNWBPseudo<InstrItinClass itin>
564 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
565 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
566 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
567
Bob Wilsonb07c1712009-10-07 21:53:04 +0000568// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000569class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
570 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000571 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000572 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
573 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000574 "$src = $Vd",
575 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000576 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000577 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000578 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000579 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580}
Mon P Wang183c6272011-05-09 17:47:27 +0000581class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
582 PatFrag LoadOp>
583 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
584 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
585 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
586 "$src = $Vd",
587 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
588 (i32 (LoadOp addrmode6oneL32:$Rn)),
589 imm:$lane))]> {
590 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000591 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000592}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000593class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
594 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
595 (i32 (LoadOp addrmode6:$addr)),
596 imm:$lane))];
597}
598
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000599def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
600 let Inst{7-5} = lane{2-0};
601}
602def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
603 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000604 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000605}
Mon P Wang183c6272011-05-09 17:47:27 +0000606def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000607 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000608 let Inst{5} = Rn{4};
609 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000610}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000611
612def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
613def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
614def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
615
Bob Wilson746fa172010-12-10 22:13:32 +0000616def : Pat<(vector_insert (v2f32 DPR:$src),
617 (f32 (load addrmode6:$addr)), imm:$lane),
618 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
619def : Pat<(vector_insert (v4f32 QPR:$src),
620 (f32 (load addrmode6:$addr)), imm:$lane),
621 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
622
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000623let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
624
625// ...with address register writeback:
626class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000627 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000628 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000629 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000630 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000631 "$src = $Vd, $Rn.addr = $wb", []> {
632 let DecoderMethod = "DecodeVLD1LN";
633}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
636 let Inst{7-5} = lane{2-0};
637}
638def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
639 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000640 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000641}
642def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
643 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000644 let Inst{5} = Rn{4};
645 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000646}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000647
648def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
649def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
650def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000651
Bob Wilson243fcc52009-09-01 04:26:28 +0000652// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000653class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000654 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000655 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
656 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000657 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000658 let Rm = 0b1111;
659 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000660 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000661}
Bob Wilson243fcc52009-09-01 04:26:28 +0000662
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000663def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
664 let Inst{7-5} = lane{2-0};
665}
666def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
667 let Inst{7-6} = lane{1-0};
668}
669def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
670 let Inst{7} = lane{0};
671}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000672
Evan Chengd2ca8132010-10-09 01:03:04 +0000673def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
674def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
675def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000676
Bob Wilson41315282010-03-20 20:39:53 +0000677// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000678def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
679 let Inst{7-6} = lane{1-0};
680}
681def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
682 let Inst{7} = lane{0};
683}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000684
Evan Chengd2ca8132010-10-09 01:03:04 +0000685def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
686def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000687
Bob Wilsona1023642010-03-20 20:47:18 +0000688// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000689class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000690 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000692 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
694 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
695 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000696 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697}
Bob Wilsona1023642010-03-20 20:47:18 +0000698
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
700 let Inst{7-5} = lane{2-0};
701}
702def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
703 let Inst{7-6} = lane{1-0};
704}
705def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
706 let Inst{7} = lane{0};
707}
Bob Wilsona1023642010-03-20 20:47:18 +0000708
Evan Chengd2ca8132010-10-09 01:03:04 +0000709def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
710def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
711def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000712
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000713def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
714 let Inst{7-6} = lane{1-0};
715}
716def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
717 let Inst{7} = lane{0};
718}
Bob Wilsona1023642010-03-20 20:47:18 +0000719
Evan Chengd2ca8132010-10-09 01:03:04 +0000720def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
721def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000722
Bob Wilson243fcc52009-09-01 04:26:28 +0000723// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000724class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000725 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000726 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000727 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000731 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000732}
Bob Wilson243fcc52009-09-01 04:26:28 +0000733
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
735 let Inst{7-5} = lane{2-0};
736}
737def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
738 let Inst{7-6} = lane{1-0};
739}
740def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
741 let Inst{7} = lane{0};
742}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000743
Evan Cheng84f69e82010-10-09 01:45:34 +0000744def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
745def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
746def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000747
Bob Wilson41315282010-03-20 20:39:53 +0000748// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
753 let Inst{7} = lane{0};
754}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000755
Evan Cheng84f69e82010-10-09 01:45:34 +0000756def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
757def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000758
Bob Wilsona1023642010-03-20 20:47:18 +0000759// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000760class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000761 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000762 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000763 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000764 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000765 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000766 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
767 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000768 []> {
769 let DecoderMethod = "DecodeVLD3LN";
770}
Bob Wilsona1023642010-03-20 20:47:18 +0000771
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
773 let Inst{7-5} = lane{2-0};
774}
775def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
776 let Inst{7-6} = lane{1-0};
777}
778def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
779 let Inst{7} = lane{0};
780}
Bob Wilsona1023642010-03-20 20:47:18 +0000781
Evan Cheng84f69e82010-10-09 01:45:34 +0000782def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
783def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
784def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000785
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000786def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
787 let Inst{7-6} = lane{1-0};
788}
789def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
790 let Inst{7} = lane{0};
791}
Bob Wilsona1023642010-03-20 20:47:18 +0000792
Evan Cheng84f69e82010-10-09 01:45:34 +0000793def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
794def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000795
Bob Wilson243fcc52009-09-01 04:26:28 +0000796// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000797class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000798 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000799 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000800 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000801 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000802 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000806 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000807}
Bob Wilson243fcc52009-09-01 04:26:28 +0000808
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
810 let Inst{7-5} = lane{2-0};
811}
812def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
813 let Inst{7-6} = lane{1-0};
814}
815def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
816 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000817 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000818}
Bob Wilson62e053e2009-10-08 22:53:57 +0000819
Evan Cheng10dc63f2010-10-09 04:07:58 +0000820def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
821def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
822def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000823
Bob Wilson41315282010-03-20 20:39:53 +0000824// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
826 let Inst{7-6} = lane{1-0};
827}
828def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
829 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000830 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000831}
Bob Wilson62e053e2009-10-08 22:53:57 +0000832
Evan Cheng10dc63f2010-10-09 04:07:58 +0000833def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
834def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000835
Bob Wilsona1023642010-03-20 20:47:18 +0000836// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000837class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000838 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000840 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000841 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000842 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000843"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
844"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000845 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000847 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000848}
Bob Wilsona1023642010-03-20 20:47:18 +0000849
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000850def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
851 let Inst{7-5} = lane{2-0};
852}
853def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
854 let Inst{7-6} = lane{1-0};
855}
856def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
857 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000858 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000859}
Bob Wilsona1023642010-03-20 20:47:18 +0000860
Evan Cheng10dc63f2010-10-09 04:07:58 +0000861def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
862def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
863def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000864
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000865def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
866 let Inst{7-6} = lane{1-0};
867}
868def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
869 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000871}
Bob Wilsona1023642010-03-20 20:47:18 +0000872
Evan Cheng10dc63f2010-10-09 04:07:58 +0000873def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
874def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000875
Bob Wilson2a0e9742010-11-27 06:35:16 +0000876} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
877
Bob Wilsonb07c1712009-10-07 21:53:04 +0000878// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000879class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000880 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000881 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000882 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000883 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000884 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000886}
887class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
888 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000889 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000890}
891
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000892def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
893def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
894def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000895
896def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
897def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
898def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
899
Bob Wilson746fa172010-12-10 22:13:32 +0000900def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
901 (VLD1DUPd32 addrmode6:$addr)>;
902def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
903 (VLD1DUPq32Pseudo addrmode6:$addr)>;
904
Bob Wilson2a0e9742010-11-27 06:35:16 +0000905let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
906
Bob Wilson20d55152010-12-10 22:13:24 +0000907class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000908 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000909 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000910 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
911 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000912 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000913 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000914}
915
Bob Wilson20d55152010-12-10 22:13:24 +0000916def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
917def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
918def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000919
920// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000921class VLD1DUPWB<bits<4> op7_4, string Dt>
922 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000923 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000924 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
925 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000926 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000927}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000928class VLD1QDUPWB<bits<4> op7_4, string Dt>
929 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000930 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000931 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
932 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000933 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000934}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000935
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000936def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
937def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
938def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000939
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000940def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
941def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
942def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000943
944def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
945def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
946def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
947
Bob Wilsonb07c1712009-10-07 21:53:04 +0000948// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000949class VLD2DUP<bits<4> op7_4, string Dt>
950 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000951 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000952 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
953 let Rm = 0b1111;
954 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000956}
957
958def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
959def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
960def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
961
962def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
963def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
964def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
965
966// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000967def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
968def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
969def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000970
971// ...with address register writeback:
972class VLD2DUPWB<bits<4> op7_4, string Dt>
973 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000974 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000975 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
976 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000977 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000978}
979
980def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
981def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
982def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
983
Bob Wilson173fb142010-11-30 00:00:38 +0000984def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
985def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
986def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000987
988def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
989def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
990def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
991
Bob Wilsonb07c1712009-10-07 21:53:04 +0000992// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000993class VLD3DUP<bits<4> op7_4, string Dt>
994 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000995 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000996 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
997 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +0000998 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000999 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001000}
1001
1002def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1003def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1004def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1005
1006def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1007def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1008def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1009
1010// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001011def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1012def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1013def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001014
1015// ...with address register writeback:
1016class VLD3DUPWB<bits<4> op7_4, string Dt>
1017 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001018 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001019 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1020 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001021 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001022 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001023}
1024
1025def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1026def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1027def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1028
Bob Wilson173fb142010-11-30 00:00:38 +00001029def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1030def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1031def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001032
1033def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1034def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1035def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1036
Bob Wilsonb07c1712009-10-07 21:53:04 +00001037// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001038class VLD4DUP<bits<4> op7_4, string Dt>
1039 : NLdSt<1, 0b10, 0b1111, op7_4,
1040 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001041 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001042 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1043 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001044 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001046}
1047
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001048def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1049def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1050def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001051
1052def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1053def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1054def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1055
1056// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001057def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1058def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1059def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001060
1061// ...with address register writeback:
1062class VLD4DUPWB<bits<4> op7_4, string Dt>
1063 : NLdSt<1, 0b10, 0b1111, op7_4,
1064 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001065 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001066 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001067 "$Rn.addr = $wb", []> {
1068 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001069 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001070}
1071
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001072def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1073def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1074def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1075
1076def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1077def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1078def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001079
1080def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1081def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1082def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1083
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001084} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001085
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001086let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001087
Bob Wilson709d5922010-08-25 23:27:42 +00001088// Classes for VST* pseudo-instructions with multi-register operands.
1089// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001090class VSTQPseudo<InstrItinClass itin>
1091 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1092class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001093 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001094 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001095 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001096class VSTQQPseudo<InstrItinClass itin>
1097 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1098class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001099 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001100 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001101 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001102class VSTQQQQPseudo<InstrItinClass itin>
1103 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001104class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001105 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001106 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001107 "$addr.addr = $wb">;
1108
Bob Wilson11d98992010-03-23 06:20:33 +00001109// VST1 : Vector Store (multiple single elements)
1110class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001111 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1112 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1113 let Rm = 0b1111;
1114 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001115 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001116}
Bob Wilson11d98992010-03-23 06:20:33 +00001117class VST1Q<bits<4> op7_4, string Dt>
1118 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1120 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1121 let Rm = 0b1111;
1122 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001124}
Bob Wilson11d98992010-03-23 06:20:33 +00001125
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001126def VST1d8 : VST1D<{0,0,0,?}, "8">;
1127def VST1d16 : VST1D<{0,1,0,?}, "16">;
1128def VST1d32 : VST1D<{1,0,0,?}, "32">;
1129def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001130
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001131def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1132def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1133def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1134def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001135
Evan Cheng60ff8792010-10-11 22:03:18 +00001136def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1137def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1138def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1139def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001140
Bob Wilson25eb5012010-03-20 20:54:36 +00001141// ...with address register writeback:
1142class VST1DWB<bits<4> op7_4, string Dt>
1143 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001144 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1145 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1146 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001147 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001148}
Bob Wilson25eb5012010-03-20 20:54:36 +00001149class VST1QWB<bits<4> op7_4, string Dt>
1150 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001151 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1152 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1153 "$Rn.addr = $wb", []> {
1154 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001155 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001156}
Bob Wilson25eb5012010-03-20 20:54:36 +00001157
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001158def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1159def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1160def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1161def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001162
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001163def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1164def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1165def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1166def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001167
Evan Cheng60ff8792010-10-11 22:03:18 +00001168def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1169def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1170def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1171def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001172
Bob Wilson052ba452010-03-22 18:22:06 +00001173// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001174class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001175 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001176 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1177 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1178 let Rm = 0b1111;
1179 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001180 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001181}
Bob Wilson25eb5012010-03-20 20:54:36 +00001182class VST1D3WB<bits<4> op7_4, string Dt>
1183 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001184 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001185 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001186 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1187 "$Rn.addr = $wb", []> {
1188 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001190}
Bob Wilson052ba452010-03-22 18:22:06 +00001191
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001192def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1193def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1194def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1195def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001196
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001197def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1198def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1199def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1200def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001201
Evan Cheng60ff8792010-10-11 22:03:18 +00001202def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1203def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001204
Bob Wilson052ba452010-03-22 18:22:06 +00001205// ...with 4 registers (some of these are only for the disassembler):
1206class VST1D4<bits<4> op7_4, string Dt>
1207 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001208 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1209 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001210 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001211 let Rm = 0b1111;
1212 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001213 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001214}
Bob Wilson25eb5012010-03-20 20:54:36 +00001215class VST1D4WB<bits<4> op7_4, string Dt>
1216 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001217 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001218 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1220 "$Rn.addr = $wb", []> {
1221 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001222 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001223}
Bob Wilson25eb5012010-03-20 20:54:36 +00001224
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001225def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1226def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1227def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1228def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001229
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001230def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1231def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1232def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1233def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001234
Evan Cheng60ff8792010-10-11 22:03:18 +00001235def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1236def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001237
Bob Wilsonb36ec862009-08-06 18:47:44 +00001238// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001239class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1240 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1242 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1243 let Rm = 0b1111;
1244 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001245 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001246}
Bob Wilson95808322010-03-18 20:18:39 +00001247class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001248 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1250 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001251 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001252 let Rm = 0b1111;
1253 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001254 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001255}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001256
Owen Andersond2f37942010-11-02 21:16:58 +00001257def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1258def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1259def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001260
Owen Andersond2f37942010-11-02 21:16:58 +00001261def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1262def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1263def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001264
Evan Cheng60ff8792010-10-11 22:03:18 +00001265def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1266def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1267def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001268
Evan Cheng60ff8792010-10-11 22:03:18 +00001269def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1270def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1271def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001272
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001273// ...with address register writeback:
1274class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1275 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001276 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1277 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1278 "$Rn.addr = $wb", []> {
1279 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001280 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001281}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001282class VST2QWB<bits<4> op7_4, string Dt>
1283 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001284 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001285 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001286 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1287 "$Rn.addr = $wb", []> {
1288 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001289 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001290}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001291
Owen Andersond2f37942010-11-02 21:16:58 +00001292def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1293def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1294def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295
Owen Andersond2f37942010-11-02 21:16:58 +00001296def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1297def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1298def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1301def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1302def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001303
Evan Cheng60ff8792010-10-11 22:03:18 +00001304def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1305def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1306def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001307
Bob Wilson068b18b2010-03-20 21:15:48 +00001308// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001309def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1310def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1311def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1312def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1313def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1314def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001315
Bob Wilsonb36ec862009-08-06 18:47:44 +00001316// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001317class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1318 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001319 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1320 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1321 let Rm = 0b1111;
1322 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001323 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001324}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001325
Owen Andersona1a45fd2010-11-02 21:47:03 +00001326def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1327def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1328def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001329
Evan Cheng60ff8792010-10-11 22:03:18 +00001330def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1331def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1332def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001333
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001334// ...with address register writeback:
1335class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1336 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001337 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001338 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001339 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1340 "$Rn.addr = $wb", []> {
1341 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001342 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001343}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001344
Owen Andersona1a45fd2010-11-02 21:47:03 +00001345def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1346def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1347def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001348
Evan Cheng60ff8792010-10-11 22:03:18 +00001349def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1350def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1351def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001352
Bob Wilson7de68142011-02-07 17:43:15 +00001353// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001354def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1355def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1356def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1357def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1358def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1359def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001360
Evan Cheng60ff8792010-10-11 22:03:18 +00001361def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1362def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1363def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001364
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001365// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001366def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1367def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1368def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1369
Evan Cheng60ff8792010-10-11 22:03:18 +00001370def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1371def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1372def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001373
Bob Wilsonb36ec862009-08-06 18:47:44 +00001374// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001375class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1376 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001377 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1378 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001379 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001380 let Rm = 0b1111;
1381 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001382 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001383}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001384
Owen Andersona1a45fd2010-11-02 21:47:03 +00001385def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1386def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1387def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001388
Evan Cheng60ff8792010-10-11 22:03:18 +00001389def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1390def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1391def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001392
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001393// ...with address register writeback:
1394class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1395 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001396 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001397 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001398 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1399 "$Rn.addr = $wb", []> {
1400 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001402}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001403
Owen Andersona1a45fd2010-11-02 21:47:03 +00001404def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1405def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1406def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001407
Evan Cheng60ff8792010-10-11 22:03:18 +00001408def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1409def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1410def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001411
Bob Wilson7de68142011-02-07 17:43:15 +00001412// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001413def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1414def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1415def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1416def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1417def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1418def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001419
Evan Cheng60ff8792010-10-11 22:03:18 +00001420def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1421def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1422def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001423
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001424// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001425def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1426def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1427def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1428
Evan Cheng60ff8792010-10-11 22:03:18 +00001429def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1430def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1431def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001432
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001433} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1434
Bob Wilson8466fa12010-09-13 23:01:35 +00001435// Classes for VST*LN pseudo-instructions with multi-register operands.
1436// These are expanded to real instructions after register allocation.
1437class VSTQLNPseudo<InstrItinClass itin>
1438 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1439 itin, "">;
1440class VSTQLNWBPseudo<InstrItinClass itin>
1441 : PseudoNLdSt<(outs GPR:$wb),
1442 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1443 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1444class VSTQQLNPseudo<InstrItinClass itin>
1445 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1446 itin, "">;
1447class VSTQQLNWBPseudo<InstrItinClass itin>
1448 : PseudoNLdSt<(outs GPR:$wb),
1449 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1450 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1451class VSTQQQQLNPseudo<InstrItinClass itin>
1452 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1453 itin, "">;
1454class VSTQQQQLNWBPseudo<InstrItinClass itin>
1455 : PseudoNLdSt<(outs GPR:$wb),
1456 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1457 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1458
Bob Wilsonb07c1712009-10-07 21:53:04 +00001459// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001460class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1461 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001462 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001463 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001464 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1465 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001466 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001467 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001468}
Mon P Wang183c6272011-05-09 17:47:27 +00001469class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1470 PatFrag StoreOp, SDNode ExtractOp>
1471 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1472 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1473 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001474 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001475 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001476 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001477}
Bob Wilsond168cef2010-11-03 16:24:53 +00001478class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1479 : VSTQLNPseudo<IIC_VST1ln> {
1480 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1481 addrmode6:$addr)];
1482}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001483
Bob Wilsond168cef2010-11-03 16:24:53 +00001484def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1485 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001486 let Inst{7-5} = lane{2-0};
1487}
Bob Wilsond168cef2010-11-03 16:24:53 +00001488def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1489 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001490 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001491 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001492}
Mon P Wang183c6272011-05-09 17:47:27 +00001493
1494def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001495 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001496 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001497}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001498
Bob Wilsond168cef2010-11-03 16:24:53 +00001499def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1500def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1501def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001502
Bob Wilson746fa172010-12-10 22:13:32 +00001503def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1504 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1505def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1506 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1507
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001508// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001509class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1510 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001511 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001512 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001513 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001515 "$Rn.addr = $wb",
1516 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001517 addrmode6:$Rn, am6offset:$Rm))]> {
1518 let DecoderMethod = "DecodeVST1LN";
1519}
Bob Wilsonda525062011-02-25 06:42:42 +00001520class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1521 : VSTQLNWBPseudo<IIC_VST1lnu> {
1522 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1523 addrmode6:$addr, am6offset:$offset))];
1524}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001525
Bob Wilsonda525062011-02-25 06:42:42 +00001526def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1527 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001528 let Inst{7-5} = lane{2-0};
1529}
Bob Wilsonda525062011-02-25 06:42:42 +00001530def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1531 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001532 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001533 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001534}
Bob Wilsonda525062011-02-25 06:42:42 +00001535def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1536 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001537 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001538 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001539}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001540
Bob Wilsonda525062011-02-25 06:42:42 +00001541def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1542def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1543def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1544
1545let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001546
Bob Wilson8a3198b2009-09-01 18:51:56 +00001547// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001548class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001549 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001550 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1551 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001552 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 let Rm = 0b1111;
1554 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001555 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001556}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001557
Owen Andersonb20594f2010-11-02 22:18:18 +00001558def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1559 let Inst{7-5} = lane{2-0};
1560}
1561def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1562 let Inst{7-6} = lane{1-0};
1563}
1564def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1565 let Inst{7} = lane{0};
1566}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001567
Evan Cheng60ff8792010-10-11 22:03:18 +00001568def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1569def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1570def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001571
Bob Wilson41315282010-03-20 20:39:53 +00001572// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001573def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1574 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001576}
1577def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1578 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001579 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001580}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001581
Evan Cheng60ff8792010-10-11 22:03:18 +00001582def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1583def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001584
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001585// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001586class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001587 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001588 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001589 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001590 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001591 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001592 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001593 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001594}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001595
Owen Andersonb20594f2010-11-02 22:18:18 +00001596def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1597 let Inst{7-5} = lane{2-0};
1598}
1599def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1600 let Inst{7-6} = lane{1-0};
1601}
1602def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1603 let Inst{7} = lane{0};
1604}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001605
Evan Cheng60ff8792010-10-11 22:03:18 +00001606def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1607def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1608def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001609
Owen Andersonb20594f2010-11-02 22:18:18 +00001610def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1611 let Inst{7-6} = lane{1-0};
1612}
1613def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1614 let Inst{7} = lane{0};
1615}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001616
Evan Cheng60ff8792010-10-11 22:03:18 +00001617def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1618def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001619
Bob Wilson8a3198b2009-09-01 18:51:56 +00001620// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001621class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001622 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001623 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001624 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1626 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001627 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001628}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001629
Owen Andersonb20594f2010-11-02 22:18:18 +00001630def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1631 let Inst{7-5} = lane{2-0};
1632}
1633def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1634 let Inst{7-6} = lane{1-0};
1635}
1636def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1637 let Inst{7} = lane{0};
1638}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001639
Evan Cheng60ff8792010-10-11 22:03:18 +00001640def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1641def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1642def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001643
Bob Wilson41315282010-03-20 20:39:53 +00001644// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001645def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1646 let Inst{7-6} = lane{1-0};
1647}
1648def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1649 let Inst{7} = lane{0};
1650}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001651
Evan Cheng60ff8792010-10-11 22:03:18 +00001652def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1653def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001654
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001655// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001656class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001657 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001658 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001659 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001660 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001661 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001662 "$Rn.addr = $wb", []> {
1663 let DecoderMethod = "DecodeVST3LN";
1664}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001665
Owen Andersonb20594f2010-11-02 22:18:18 +00001666def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1667 let Inst{7-5} = lane{2-0};
1668}
1669def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1670 let Inst{7-6} = lane{1-0};
1671}
1672def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1673 let Inst{7} = lane{0};
1674}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001675
Evan Cheng60ff8792010-10-11 22:03:18 +00001676def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1677def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1678def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001679
Owen Andersonb20594f2010-11-02 22:18:18 +00001680def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1681 let Inst{7-6} = lane{1-0};
1682}
1683def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1684 let Inst{7} = lane{0};
1685}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001686
Evan Cheng60ff8792010-10-11 22:03:18 +00001687def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1688def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001689
Bob Wilson8a3198b2009-09-01 18:51:56 +00001690// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001691class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001692 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001693 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001694 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001695 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001696 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001697 let Rm = 0b1111;
1698 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001699 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001700}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001701
Owen Andersonb20594f2010-11-02 22:18:18 +00001702def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1703 let Inst{7-5} = lane{2-0};
1704}
1705def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1706 let Inst{7-6} = lane{1-0};
1707}
1708def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1709 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001710 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001711}
Bob Wilson56311392009-10-09 00:01:36 +00001712
Evan Cheng60ff8792010-10-11 22:03:18 +00001713def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1714def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1715def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001716
Bob Wilson41315282010-03-20 20:39:53 +00001717// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001718def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1719 let Inst{7-6} = lane{1-0};
1720}
1721def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1722 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001723 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001724}
Bob Wilson56311392009-10-09 00:01:36 +00001725
Evan Cheng60ff8792010-10-11 22:03:18 +00001726def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1727def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001728
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001729// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001730class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001731 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001732 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001733 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001734 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001735 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1736 "$Rn.addr = $wb", []> {
1737 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001738 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001739}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001740
Owen Andersonb20594f2010-11-02 22:18:18 +00001741def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1742 let Inst{7-5} = lane{2-0};
1743}
1744def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1745 let Inst{7-6} = lane{1-0};
1746}
1747def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1748 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001749 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001750}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001751
Evan Cheng60ff8792010-10-11 22:03:18 +00001752def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1753def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1754def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001755
Owen Andersonb20594f2010-11-02 22:18:18 +00001756def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1757 let Inst{7-6} = lane{1-0};
1758}
1759def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1760 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001761 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001762}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001763
Evan Cheng60ff8792010-10-11 22:03:18 +00001764def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1765def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001766
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001767} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001768
Bob Wilson205a5ca2009-07-08 18:11:30 +00001769
Bob Wilson5bafff32009-06-22 23:27:02 +00001770//===----------------------------------------------------------------------===//
1771// NEON pattern fragments
1772//===----------------------------------------------------------------------===//
1773
1774// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001775def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001776 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1777 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001778}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001779def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001780 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1781 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001782}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001783def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001784 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1785 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001786}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001787def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001788 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1789 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001790}]>;
1791
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001792// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001793def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001794 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1795 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001796}]>;
1797
Bob Wilson5bafff32009-06-22 23:27:02 +00001798// Translate lane numbers from Q registers to D subregs.
1799def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001801}]>;
1802def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001804}]>;
1805def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001807}]>;
1808
1809//===----------------------------------------------------------------------===//
1810// Instruction Classes
1811//===----------------------------------------------------------------------===//
1812
Bob Wilson4711d5c2010-12-13 23:02:37 +00001813// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001814class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001815 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1816 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001817 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1818 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1819 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001820class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001821 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1822 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001823 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1824 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1825 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001826
Bob Wilson69bfbd62010-02-17 22:42:54 +00001827// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001828class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001829 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001832 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1833 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1834 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001835class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001836 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001838 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001839 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1840 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1841 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842
Bob Wilson973a0742010-08-30 20:02:30 +00001843// Narrow 2-register operations.
1844class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1845 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1846 InstrItinClass itin, string OpcodeStr, string Dt,
1847 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001848 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1849 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1850 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001851
Bob Wilson5bafff32009-06-22 23:27:02 +00001852// Narrow 2-register intrinsics.
1853class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1854 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001855 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001856 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001857 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1858 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1859 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001860
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001861// Long 2-register operations (currently only used for VMOVL).
1862class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1863 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1864 InstrItinClass itin, string OpcodeStr, string Dt,
1865 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001866 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1867 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1868 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001869
Bob Wilson04063562010-12-15 22:14:12 +00001870// Long 2-register intrinsics.
1871class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1872 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1873 InstrItinClass itin, string OpcodeStr, string Dt,
1874 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1875 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1876 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1877 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1878
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001879// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001880class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001881 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001882 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001883 OpcodeStr, Dt, "$Vd, $Vm",
1884 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001885class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001886 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001887 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1888 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1889 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001890
Bob Wilson4711d5c2010-12-13 23:02:37 +00001891// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001892class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001894 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001896 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1897 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1898 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001899 let isCommutable = Commutable;
1900}
1901// Same as N3VD but no data type.
1902class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1903 InstrItinClass itin, string OpcodeStr,
1904 ValueType ResTy, ValueType OpTy,
1905 SDNode OpNode, bit Commutable>
1906 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001907 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1908 OpcodeStr, "$Vd, $Vn, $Vm", "",
1909 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001910 let isCommutable = Commutable;
1911}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001912
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001913class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001914 InstrItinClass itin, string OpcodeStr, string Dt,
1915 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001916 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001917 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1918 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1919 [(set (Ty DPR:$Vd),
1920 (Ty (ShOp (Ty DPR:$Vn),
1921 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001922 let isCommutable = 0;
1923}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001924class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001925 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001926 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001927 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1928 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1929 [(set (Ty DPR:$Vd),
1930 (Ty (ShOp (Ty DPR:$Vn),
1931 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001932 let isCommutable = 0;
1933}
1934
Bob Wilson5bafff32009-06-22 23:27:02 +00001935class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001937 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001938 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001939 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1940 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1941 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001942 let isCommutable = Commutable;
1943}
1944class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1945 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001946 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001947 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001948 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1949 OpcodeStr, "$Vd, $Vn, $Vm", "",
1950 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001951 let isCommutable = Commutable;
1952}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001953class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001955 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001956 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001957 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1958 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1959 [(set (ResTy QPR:$Vd),
1960 (ResTy (ShOp (ResTy QPR:$Vn),
1961 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001962 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001963 let isCommutable = 0;
1964}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001965class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001967 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001968 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1969 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1970 [(set (ResTy QPR:$Vd),
1971 (ResTy (ShOp (ResTy QPR:$Vn),
1972 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001973 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001974 let isCommutable = 0;
1975}
Bob Wilson5bafff32009-06-22 23:27:02 +00001976
1977// Basic 3-register intrinsics, both double- and quad-register.
1978class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001979 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001980 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001981 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001982 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1983 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1984 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 let isCommutable = Commutable;
1986}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001987class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001989 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001990 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1991 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1992 [(set (Ty DPR:$Vd),
1993 (Ty (IntOp (Ty DPR:$Vn),
1994 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001995 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001996 let isCommutable = 0;
1997}
David Goodwin658ea602009-09-25 18:38:29 +00001998class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001999 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002000 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002001 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2002 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2003 [(set (Ty DPR:$Vd),
2004 (Ty (IntOp (Ty DPR:$Vn),
2005 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002006 let isCommutable = 0;
2007}
Owen Anderson3557d002010-10-26 20:56:57 +00002008class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2009 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002010 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002011 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2012 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2013 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2014 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002015 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002016}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002017
Bob Wilson5bafff32009-06-22 23:27:02 +00002018class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002019 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002020 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002021 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002022 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2023 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2024 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 let isCommutable = Commutable;
2026}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002027class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 string OpcodeStr, string Dt,
2029 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002030 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002031 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2032 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2033 [(set (ResTy QPR:$Vd),
2034 (ResTy (IntOp (ResTy QPR:$Vn),
2035 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002036 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002037 let isCommutable = 0;
2038}
David Goodwin658ea602009-09-25 18:38:29 +00002039class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 string OpcodeStr, string Dt,
2041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002042 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002043 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2044 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2045 [(set (ResTy QPR:$Vd),
2046 (ResTy (IntOp (ResTy QPR:$Vn),
2047 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002048 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002049 let isCommutable = 0;
2050}
Owen Anderson3557d002010-10-26 20:56:57 +00002051class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2052 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002053 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002054 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2055 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2056 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2057 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002058 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002059}
Bob Wilson5bafff32009-06-22 23:27:02 +00002060
Bob Wilson4711d5c2010-12-13 23:02:37 +00002061// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002062class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002064 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002066 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2067 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2068 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2069 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2070
David Goodwin658ea602009-09-25 18:38:29 +00002071class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002073 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002074 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002075 (outs DPR:$Vd),
2076 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002077 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002078 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2079 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002080 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002081 (Ty (MulOp DPR:$Vn,
2082 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002083 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002084class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 string OpcodeStr, string Dt,
2086 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002087 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002088 (outs DPR:$Vd),
2089 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002090 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002091 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2092 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002093 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002094 (Ty (MulOp DPR:$Vn,
2095 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002096 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002097
Bob Wilson5bafff32009-06-22 23:27:02 +00002098class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002099 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002100 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002102 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2103 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2104 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2105 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002106class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002107 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002108 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002109 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002110 (outs QPR:$Vd),
2111 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002112 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002113 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2114 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002116 (ResTy (MulOp QPR:$Vn,
2117 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002118 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002119class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 string OpcodeStr, string Dt,
2121 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002122 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002123 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002124 (outs QPR:$Vd),
2125 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2128 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002129 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002130 (ResTy (MulOp QPR:$Vn,
2131 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002132 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002133
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002134// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2135class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2136 InstrItinClass itin, string OpcodeStr, string Dt,
2137 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2138 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002139 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2140 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2141 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2142 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002143class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2144 InstrItinClass itin, string OpcodeStr, string Dt,
2145 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2146 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002147 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2148 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2149 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2150 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002151
Bob Wilson5bafff32009-06-22 23:27:02 +00002152// Neon 3-argument intrinsics, both double- and quad-register.
2153// The destination register is also used as the first source operand register.
2154class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002155 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002156 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002157 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002158 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2159 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2160 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2161 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002164 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002166 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2167 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2168 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2169 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002170
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002171// Long Multiply-Add/Sub operations.
2172class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2173 InstrItinClass itin, string OpcodeStr, string Dt,
2174 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2175 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002176 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2177 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2178 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2179 (TyQ (MulOp (TyD DPR:$Vn),
2180 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002181class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2182 InstrItinClass itin, string OpcodeStr, string Dt,
2183 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002184 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002186 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2188 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002189 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002190 (TyQ (MulOp (TyD DPR:$Vn),
2191 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002192 imm:$lane))))))]>;
2193class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2194 InstrItinClass itin, string OpcodeStr, string Dt,
2195 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002196 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002198 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002199 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2200 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002201 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002202 (TyQ (MulOp (TyD DPR:$Vn),
2203 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002204 imm:$lane))))))]>;
2205
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002206// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2207class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2208 InstrItinClass itin, string OpcodeStr, string Dt,
2209 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2210 SDNode OpNode>
2211 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002212 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2213 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2214 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2215 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2216 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002217
Bob Wilson5bafff32009-06-22 23:27:02 +00002218// Neon Long 3-argument intrinsic. The destination register is
2219// a quad-register and is also used as the first source operand register.
2220class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002222 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002224 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2225 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2226 [(set QPR:$Vd,
2227 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002228class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002229 string OpcodeStr, string Dt,
2230 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002231 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002232 (outs QPR:$Vd),
2233 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002234 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002235 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2236 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002237 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002238 (OpTy DPR:$Vn),
2239 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002240 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002241class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2242 InstrItinClass itin, string OpcodeStr, string Dt,
2243 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002244 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002245 (outs QPR:$Vd),
2246 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002247 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2249 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002250 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002251 (OpTy DPR:$Vn),
2252 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002253 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002254
Bob Wilson5bafff32009-06-22 23:27:02 +00002255// Narrowing 3-register intrinsics.
2256class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002257 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002258 Intrinsic IntOp, bit Commutable>
2259 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002260 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2261 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2262 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 let isCommutable = Commutable;
2264}
2265
Bob Wilson04d6c282010-08-29 05:57:34 +00002266// Long 3-register operations.
2267class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2268 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002269 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2270 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002271 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2272 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2273 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002274 let isCommutable = Commutable;
2275}
2276class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2277 InstrItinClass itin, string OpcodeStr, string Dt,
2278 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002279 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002280 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2281 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2282 [(set QPR:$Vd,
2283 (TyQ (OpNode (TyD DPR:$Vn),
2284 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002285class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2286 InstrItinClass itin, string OpcodeStr, string Dt,
2287 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002288 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2290 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2291 [(set QPR:$Vd,
2292 (TyQ (OpNode (TyD DPR:$Vn),
2293 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002294
2295// Long 3-register operations with explicitly extended operands.
2296class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2297 InstrItinClass itin, string OpcodeStr, string Dt,
2298 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2299 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002300 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002301 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2302 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2303 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2304 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002305 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002306}
2307
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002308// Long 3-register intrinsics with explicit extend (VABDL).
2309class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2310 InstrItinClass itin, string OpcodeStr, string Dt,
2311 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2312 bit Commutable>
2313 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2315 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2316 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2317 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002318 let isCommutable = Commutable;
2319}
2320
Bob Wilson5bafff32009-06-22 23:27:02 +00002321// Long 3-register intrinsics.
2322class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 InstrItinClass itin, string OpcodeStr, string Dt,
2324 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002326 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2327 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2328 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002329 let isCommutable = Commutable;
2330}
David Goodwin658ea602009-09-25 18:38:29 +00002331class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002332 string OpcodeStr, string Dt,
2333 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002334 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2336 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2337 [(set (ResTy QPR:$Vd),
2338 (ResTy (IntOp (OpTy DPR:$Vn),
2339 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002340 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002341class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2342 InstrItinClass itin, string OpcodeStr, string Dt,
2343 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002344 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002345 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2346 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2347 [(set (ResTy QPR:$Vd),
2348 (ResTy (IntOp (OpTy DPR:$Vn),
2349 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002350 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002351
Bob Wilson04d6c282010-08-29 05:57:34 +00002352// Wide 3-register operations.
2353class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2354 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2355 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002357 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2358 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2359 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2360 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002361 let isCommutable = Commutable;
2362}
2363
2364// Pairwise long 2-register intrinsics, both double- and quad-register.
2365class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002366 bits<2> op17_16, bits<5> op11_7, bit op4,
2367 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002369 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2370 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2371 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002372class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 bits<2> op17_16, bits<5> op11_7, bit op4,
2374 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002376 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2377 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2378 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380// Pairwise long 2-register accumulate intrinsics,
2381// both double- and quad-register.
2382// The destination register is also used as the first source operand register.
2383class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002384 bits<2> op17_16, bits<5> op11_7, bit op4,
2385 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2387 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002388 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2389 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2390 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 bits<2> op17_16, bits<5> op11_7, bit op4,
2393 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2395 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002396 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2397 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2398 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399
2400// Shift by immediate,
2401// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002402class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002403 Format f, InstrItinClass itin, Operand ImmTy,
2404 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002405 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002406 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2408 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002409class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002410 Format f, InstrItinClass itin, Operand ImmTy,
2411 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002412 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002413 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2415 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002416
Johnny Chen6c8648b2010-03-17 23:26:50 +00002417// Long shift by immediate.
2418class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2419 string OpcodeStr, string Dt,
2420 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2421 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2423 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2424 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002425 (i32 imm:$SIMM))))]>;
2426
Bob Wilson5bafff32009-06-22 23:27:02 +00002427// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002428class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002430 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002431 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002432 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002433 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2434 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 (i32 imm:$SIMM))))]>;
2436
2437// Shift right by immediate and accumulate,
2438// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002439class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002440 Operand ImmTy, string OpcodeStr, string Dt,
2441 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002442 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002443 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002444 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2445 [(set DPR:$Vd, (Ty (add DPR:$src1,
2446 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002447class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002448 Operand ImmTy, string OpcodeStr, string Dt,
2449 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002450 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002451 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002452 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2453 [(set QPR:$Vd, (Ty (add QPR:$src1,
2454 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002455
2456// Shift by immediate and insert,
2457// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002458class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002459 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2460 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002461 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002462 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002463 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2464 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002465class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002466 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2467 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002468 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002469 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002470 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2471 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002472
2473// Convert, with fractional bits immediate,
2474// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002475class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002477 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002478 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002479 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2480 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2481 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002482class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002485 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002486 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2487 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2488 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489
2490//===----------------------------------------------------------------------===//
2491// Multiclasses
2492//===----------------------------------------------------------------------===//
2493
Bob Wilson916ac5b2009-10-03 04:44:16 +00002494// Abbreviations used in multiclass suffixes:
2495// Q = quarter int (8 bit) elements
2496// H = half int (16 bit) elements
2497// S = single int (32 bit) elements
2498// D = double int (64 bit) elements
2499
Bob Wilson094dd802010-12-18 00:42:58 +00002500// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002501
Bob Wilson094dd802010-12-18 00:42:58 +00002502// Neon 2-register comparisons.
2503// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002504multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2505 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002506 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002507 // 64-bit vector types.
2508 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002509 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002510 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002511 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002512 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002514 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002516 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002518 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002520 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002522 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002523 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002524 let Inst{10} = 1; // overwrite F = 1
2525 }
2526
2527 // 128-bit vector types.
2528 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002529 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002530 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002532 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002534 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002536 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002538 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002539 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002540 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002541 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002542 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002543 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002544 let Inst{10} = 1; // overwrite F = 1
2545 }
2546}
2547
Bob Wilson094dd802010-12-18 00:42:58 +00002548
2549// Neon 2-register vector intrinsics,
2550// element sizes of 8, 16 and 32 bits:
2551multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2552 bits<5> op11_7, bit op4,
2553 InstrItinClass itinD, InstrItinClass itinQ,
2554 string OpcodeStr, string Dt, Intrinsic IntOp> {
2555 // 64-bit vector types.
2556 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2557 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2558 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2559 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2560 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2561 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2562
2563 // 128-bit vector types.
2564 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2565 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2566 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2567 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2568 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2569 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2570}
2571
2572
2573// Neon Narrowing 2-register vector operations,
2574// source operand element sizes of 16, 32 and 64 bits:
2575multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2576 bits<5> op11_7, bit op6, bit op4,
2577 InstrItinClass itin, string OpcodeStr, string Dt,
2578 SDNode OpNode> {
2579 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2580 itin, OpcodeStr, !strconcat(Dt, "16"),
2581 v8i8, v8i16, OpNode>;
2582 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2583 itin, OpcodeStr, !strconcat(Dt, "32"),
2584 v4i16, v4i32, OpNode>;
2585 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2586 itin, OpcodeStr, !strconcat(Dt, "64"),
2587 v2i32, v2i64, OpNode>;
2588}
2589
2590// Neon Narrowing 2-register vector intrinsics,
2591// source operand element sizes of 16, 32 and 64 bits:
2592multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2593 bits<5> op11_7, bit op6, bit op4,
2594 InstrItinClass itin, string OpcodeStr, string Dt,
2595 Intrinsic IntOp> {
2596 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2597 itin, OpcodeStr, !strconcat(Dt, "16"),
2598 v8i8, v8i16, IntOp>;
2599 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2600 itin, OpcodeStr, !strconcat(Dt, "32"),
2601 v4i16, v4i32, IntOp>;
2602 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2603 itin, OpcodeStr, !strconcat(Dt, "64"),
2604 v2i32, v2i64, IntOp>;
2605}
2606
2607
2608// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2609// source operand element sizes of 16, 32 and 64 bits:
2610multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2611 string OpcodeStr, string Dt, SDNode OpNode> {
2612 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2613 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2614 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2615 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2616 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2617 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2618}
2619
2620
Bob Wilson5bafff32009-06-22 23:27:02 +00002621// Neon 3-register vector operations.
2622
2623// First with only element sizes of 8, 16 and 32 bits:
2624multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002625 InstrItinClass itinD16, InstrItinClass itinD32,
2626 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 string OpcodeStr, string Dt,
2628 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002630 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 OpcodeStr, !strconcat(Dt, "8"),
2632 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002633 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002634 OpcodeStr, !strconcat(Dt, "16"),
2635 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002636 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002637 OpcodeStr, !strconcat(Dt, "32"),
2638 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639
2640 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002641 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002642 OpcodeStr, !strconcat(Dt, "8"),
2643 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002644 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002645 OpcodeStr, !strconcat(Dt, "16"),
2646 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002647 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002648 OpcodeStr, !strconcat(Dt, "32"),
2649 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002650}
2651
Evan Chengf81bf152009-11-23 21:57:23 +00002652multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2653 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2654 v4i16, ShOp>;
2655 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002656 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002657 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002658 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002659 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002660 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002661}
2662
Bob Wilson5bafff32009-06-22 23:27:02 +00002663// ....then also with element size 64 bits:
2664multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002665 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002666 string OpcodeStr, string Dt,
2667 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002668 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002669 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002670 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002671 OpcodeStr, !strconcat(Dt, "64"),
2672 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002673 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002674 OpcodeStr, !strconcat(Dt, "64"),
2675 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002676}
2677
2678
Bob Wilson5bafff32009-06-22 23:27:02 +00002679// Neon 3-register vector intrinsics.
2680
2681// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002682multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002683 InstrItinClass itinD16, InstrItinClass itinD32,
2684 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002685 string OpcodeStr, string Dt,
2686 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002687 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002688 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002689 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002691 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 v2i32, v2i32, IntOp, Commutable>;
2694
2695 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002696 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002699 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002700 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002701 v4i32, v4i32, IntOp, Commutable>;
2702}
Owen Anderson3557d002010-10-26 20:56:57 +00002703multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2704 InstrItinClass itinD16, InstrItinClass itinD32,
2705 InstrItinClass itinQ16, InstrItinClass itinQ32,
2706 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002707 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002708 // 64-bit vector types.
2709 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2710 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002711 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002712 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2713 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002714 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002715
2716 // 128-bit vector types.
2717 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2718 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002719 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002720 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2721 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002722 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002723}
Bob Wilson5bafff32009-06-22 23:27:02 +00002724
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002725multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002726 InstrItinClass itinD16, InstrItinClass itinD32,
2727 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002729 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002731 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002733 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002734 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002735 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002737}
2738
Bob Wilson5bafff32009-06-22 23:27:02 +00002739// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002740multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002741 InstrItinClass itinD16, InstrItinClass itinD32,
2742 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 string OpcodeStr, string Dt,
2744 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002745 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002747 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002748 OpcodeStr, !strconcat(Dt, "8"),
2749 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002750 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002751 OpcodeStr, !strconcat(Dt, "8"),
2752 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002753}
Owen Anderson3557d002010-10-26 20:56:57 +00002754multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2755 InstrItinClass itinD16, InstrItinClass itinD32,
2756 InstrItinClass itinQ16, InstrItinClass itinQ32,
2757 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002758 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002759 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002760 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002761 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2762 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002763 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002764 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2765 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002766 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002767}
2768
Bob Wilson5bafff32009-06-22 23:27:02 +00002769
2770// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002771multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002772 InstrItinClass itinD16, InstrItinClass itinD32,
2773 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 string OpcodeStr, string Dt,
2775 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002776 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002778 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002779 OpcodeStr, !strconcat(Dt, "64"),
2780 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002781 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002782 OpcodeStr, !strconcat(Dt, "64"),
2783 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784}
Owen Anderson3557d002010-10-26 20:56:57 +00002785multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2786 InstrItinClass itinD16, InstrItinClass itinD32,
2787 InstrItinClass itinQ16, InstrItinClass itinQ32,
2788 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002789 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002790 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002791 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002792 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2793 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002794 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002795 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2796 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002797 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002798}
Bob Wilson5bafff32009-06-22 23:27:02 +00002799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// Neon Narrowing 3-register vector intrinsics,
2801// source operand element sizes of 16, 32 and 64 bits:
2802multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 string OpcodeStr, string Dt,
2804 Intrinsic IntOp, bit Commutable = 0> {
2805 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2806 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002808 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2809 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002811 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2812 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 v2i32, v2i64, IntOp, Commutable>;
2814}
2815
2816
Bob Wilson04d6c282010-08-29 05:57:34 +00002817// Neon Long 3-register vector operations.
2818
2819multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2820 InstrItinClass itin16, InstrItinClass itin32,
2821 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002822 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002823 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2824 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002825 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002826 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002827 OpcodeStr, !strconcat(Dt, "16"),
2828 v4i32, v4i16, OpNode, Commutable>;
2829 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2830 OpcodeStr, !strconcat(Dt, "32"),
2831 v2i64, v2i32, OpNode, Commutable>;
2832}
2833
2834multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2835 InstrItinClass itin, string OpcodeStr, string Dt,
2836 SDNode OpNode> {
2837 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2838 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2839 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2840 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2841}
2842
2843multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2844 InstrItinClass itin16, InstrItinClass itin32,
2845 string OpcodeStr, string Dt,
2846 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2847 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2848 OpcodeStr, !strconcat(Dt, "8"),
2849 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002850 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002851 OpcodeStr, !strconcat(Dt, "16"),
2852 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2853 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2854 OpcodeStr, !strconcat(Dt, "32"),
2855 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002856}
2857
Bob Wilson5bafff32009-06-22 23:27:02 +00002858// Neon Long 3-register vector intrinsics.
2859
2860// First with only element sizes of 16 and 32 bits:
2861multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002862 InstrItinClass itin16, InstrItinClass itin32,
2863 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002864 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002865 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002866 OpcodeStr, !strconcat(Dt, "16"),
2867 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002868 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 OpcodeStr, !strconcat(Dt, "32"),
2870 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871}
2872
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002873multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002874 InstrItinClass itin, string OpcodeStr, string Dt,
2875 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002876 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002878 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002880}
2881
Bob Wilson5bafff32009-06-22 23:27:02 +00002882// ....then also with element size of 8 bits:
2883multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002884 InstrItinClass itin16, InstrItinClass itin32,
2885 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002886 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002887 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002889 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 OpcodeStr, !strconcat(Dt, "8"),
2891 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002892}
2893
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002894// ....with explicit extend (VABDL).
2895multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2896 InstrItinClass itin, string OpcodeStr, string Dt,
2897 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2898 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2899 OpcodeStr, !strconcat(Dt, "8"),
2900 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002901 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002902 OpcodeStr, !strconcat(Dt, "16"),
2903 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2904 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2905 OpcodeStr, !strconcat(Dt, "32"),
2906 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2907}
2908
Bob Wilson5bafff32009-06-22 23:27:02 +00002909
2910// Neon Wide 3-register vector intrinsics,
2911// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002912multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2913 string OpcodeStr, string Dt,
2914 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2915 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2916 OpcodeStr, !strconcat(Dt, "8"),
2917 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2918 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2919 OpcodeStr, !strconcat(Dt, "16"),
2920 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2921 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2922 OpcodeStr, !strconcat(Dt, "32"),
2923 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924}
2925
2926
2927// Neon Multiply-Op vector operations,
2928// element sizes of 8, 16 and 32 bits:
2929multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002930 InstrItinClass itinD16, InstrItinClass itinD32,
2931 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002932 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002933 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002934 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002935 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002936 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002938 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940
2941 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002942 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002944 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002945 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002946 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948}
2949
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002950multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002951 InstrItinClass itinD16, InstrItinClass itinD32,
2952 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002953 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002954 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002956 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002958 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002959 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2960 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002961 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002962 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2963 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002964}
Bob Wilson5bafff32009-06-22 23:27:02 +00002965
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002966// Neon Intrinsic-Op vector operations,
2967// element sizes of 8, 16 and 32 bits:
2968multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2969 InstrItinClass itinD, InstrItinClass itinQ,
2970 string OpcodeStr, string Dt, Intrinsic IntOp,
2971 SDNode OpNode> {
2972 // 64-bit vector types.
2973 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2974 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2975 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2976 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2977 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2978 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2979
2980 // 128-bit vector types.
2981 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2982 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2983 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2984 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2985 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2986 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2987}
2988
Bob Wilson5bafff32009-06-22 23:27:02 +00002989// Neon 3-argument intrinsics,
2990// element sizes of 8, 16 and 32 bits:
2991multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002992 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002995 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002996 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002997 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002998 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002999 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001
3002 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003003 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003004 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003005 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003006 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003007 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003008 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
3011
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003012// Neon Long Multiply-Op vector operations,
3013// element sizes of 8, 16 and 32 bits:
3014multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3015 InstrItinClass itin16, InstrItinClass itin32,
3016 string OpcodeStr, string Dt, SDNode MulOp,
3017 SDNode OpNode> {
3018 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3019 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3020 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3021 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3022 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3023 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3024}
3025
3026multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3027 string Dt, SDNode MulOp, SDNode OpNode> {
3028 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3029 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3030 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3031 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3032}
3033
3034
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// Neon Long 3-argument intrinsics.
3036
3037// First with only element sizes of 16 and 32 bits:
3038multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003039 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003041 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003043 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003045}
3046
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003047multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003048 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003049 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003051 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003053}
3054
Bob Wilson5bafff32009-06-22 23:27:02 +00003055// ....then also with element size of 8 bits:
3056multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003057 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003059 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3060 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003061 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062}
3063
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003064// ....with explicit extend (VABAL).
3065multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3066 InstrItinClass itin, string OpcodeStr, string Dt,
3067 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3068 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3069 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3070 IntOp, ExtOp, OpNode>;
3071 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3072 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3073 IntOp, ExtOp, OpNode>;
3074 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3075 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3076 IntOp, ExtOp, OpNode>;
3077}
3078
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
Bob Wilson5bafff32009-06-22 23:27:02 +00003080// Neon Pairwise long 2-register intrinsics,
3081// element sizes of 8, 16 and 32 bits:
3082multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3083 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003084 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 // 64-bit vector types.
3086 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003087 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003089 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003090 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092
3093 // 128-bit vector types.
3094 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003097 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003100}
3101
3102
3103// Neon Pairwise long 2-register accumulate intrinsics,
3104// element sizes of 8, 16 and 32 bits:
3105multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3106 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003108 // 64-bit vector types.
3109 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115
3116 // 128-bit vector types.
3117 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003121 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123}
3124
3125
3126// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003127// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003128// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003129multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3130 InstrItinClass itin, string OpcodeStr, string Dt,
3131 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003132 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003133 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003135 let Inst{21-19} = 0b001; // imm6 = 001xxx
3136 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003137 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003139 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3140 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003141 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003143 let Inst{21} = 0b1; // imm6 = 1xxxxx
3144 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003145 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003147 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003148
3149 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003150 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003152 let Inst{21-19} = 0b001; // imm6 = 001xxx
3153 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003154 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003156 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3157 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003158 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003160 let Inst{21} = 0b1; // imm6 = 1xxxxx
3161 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003162 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3163 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3164 // imm6 = xxxxxx
3165}
3166multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3167 InstrItinClass itin, string OpcodeStr, string Dt,
3168 SDNode OpNode> {
3169 // 64-bit vector types.
3170 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3171 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3172 let Inst{21-19} = 0b001; // imm6 = 001xxx
3173 }
3174 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3175 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3176 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3177 }
3178 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3179 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3180 let Inst{21} = 0b1; // imm6 = 1xxxxx
3181 }
3182 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3183 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3184 // imm6 = xxxxxx
3185
3186 // 128-bit vector types.
3187 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3188 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3189 let Inst{21-19} = 0b001; // imm6 = 001xxx
3190 }
3191 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3192 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3193 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3194 }
3195 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3196 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3197 let Inst{21} = 0b1; // imm6 = 1xxxxx
3198 }
3199 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003201 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003202}
3203
Bob Wilson5bafff32009-06-22 23:27:02 +00003204// Neon Shift-Accumulate vector operations,
3205// element sizes of 8, 16, 32 and 64 bits:
3206multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003208 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003209 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003211 let Inst{21-19} = 0b001; // imm6 = 001xxx
3212 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003213 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003215 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3216 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003217 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003219 let Inst{21} = 0b1; // imm6 = 1xxxxx
3220 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003221 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003223 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003224
3225 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003226 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003228 let Inst{21-19} = 0b001; // imm6 = 001xxx
3229 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003230 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003232 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3233 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003234 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003236 let Inst{21} = 0b1; // imm6 = 1xxxxx
3237 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003238 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003240 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003241}
3242
Bob Wilson5bafff32009-06-22 23:27:02 +00003243// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003244// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003245// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003246multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3247 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003248 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003249 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3250 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003251 let Inst{21-19} = 0b001; // imm6 = 001xxx
3252 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003253 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3254 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003255 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3256 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003257 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3258 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003259 let Inst{21} = 0b1; // imm6 = 1xxxxx
3260 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003261 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3262 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003263 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003264
3265 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003266 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3267 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003268 let Inst{21-19} = 0b001; // imm6 = 001xxx
3269 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003270 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3271 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003272 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3273 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003274 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3275 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003276 let Inst{21} = 0b1; // imm6 = 1xxxxx
3277 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003278 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3279 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3280 // imm6 = xxxxxx
3281}
3282multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3283 string OpcodeStr> {
3284 // 64-bit vector types.
3285 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3286 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3287 let Inst{21-19} = 0b001; // imm6 = 001xxx
3288 }
3289 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3290 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3291 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3292 }
3293 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3294 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3295 let Inst{21} = 0b1; // imm6 = 1xxxxx
3296 }
3297 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3298 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3299 // imm6 = xxxxxx
3300
3301 // 128-bit vector types.
3302 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3303 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3304 let Inst{21-19} = 0b001; // imm6 = 001xxx
3305 }
3306 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3307 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3308 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3309 }
3310 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3311 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3312 let Inst{21} = 0b1; // imm6 = 1xxxxx
3313 }
3314 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3315 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003316 // imm6 = xxxxxx
3317}
3318
3319// Neon Shift Long operations,
3320// element sizes of 8, 16, 32 bits:
3321multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003323 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003325 let Inst{21-19} = 0b001; // imm6 = 001xxx
3326 }
3327 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003329 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3330 }
3331 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003332 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003333 let Inst{21} = 0b1; // imm6 = 1xxxxx
3334 }
3335}
3336
3337// Neon Shift Narrow operations,
3338// element sizes of 16, 32, 64 bits:
3339multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003341 SDNode OpNode> {
3342 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003343 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003344 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003345 let Inst{21-19} = 0b001; // imm6 = 001xxx
3346 }
3347 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003348 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003349 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003350 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3351 }
3352 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003353 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003354 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003355 let Inst{21} = 0b1; // imm6 = 1xxxxx
3356 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003357}
3358
3359//===----------------------------------------------------------------------===//
3360// Instruction Definitions.
3361//===----------------------------------------------------------------------===//
3362
3363// Vector Add Operations.
3364
3365// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003366defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003367 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003368def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003369 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003370def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003371 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003373defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3374 "vaddl", "s", add, sext, 1>;
3375defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3376 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003378defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3379defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003381defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3382 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3383 "vhadd", "s", int_arm_neon_vhadds, 1>;
3384defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3385 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3386 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003388defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3389 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3390 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3391defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3392 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3393 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003395defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3396 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3397 "vqadd", "s", int_arm_neon_vqadds, 1>;
3398defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3399 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3400 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003401// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003402defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3403 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003405defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3406 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407
3408// Vector Multiply Operations.
3409
3410// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003411defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003413def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3414 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3415def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3416 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003417def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003418 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003419def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003420 v4f32, v4f32, fmul, 1>;
3421defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3422def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3423def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3424 v2f32, fmul>;
3425
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003426def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3427 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3428 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3429 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003430 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003431 (SubReg_i16_lane imm:$lane)))>;
3432def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3433 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3434 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3435 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003436 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003437 (SubReg_i32_lane imm:$lane)))>;
3438def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3439 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3440 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3441 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003442 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003443 (SubReg_i32_lane imm:$lane)))>;
3444
Bob Wilson5bafff32009-06-22 23:27:02 +00003445// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003446defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003447 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003449defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3450 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003452def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003453 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3454 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003455 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3456 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003457 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003458 (SubReg_i16_lane imm:$lane)))>;
3459def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003460 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3461 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003462 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3463 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003464 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003465 (SubReg_i32_lane imm:$lane)))>;
3466
Bob Wilson5bafff32009-06-22 23:27:02 +00003467// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003468defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3469 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003471defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3472 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003474def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003475 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3476 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003477 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3478 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003479 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003480 (SubReg_i16_lane imm:$lane)))>;
3481def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003482 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3483 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003484 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3485 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003486 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003487 (SubReg_i32_lane imm:$lane)))>;
3488
Bob Wilson5bafff32009-06-22 23:27:02 +00003489// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003490defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3491 "vmull", "s", NEONvmulls, 1>;
3492defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3493 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003494def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003495 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003496defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3497defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003498
Bob Wilson5bafff32009-06-22 23:27:02 +00003499// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003500defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3501 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3502defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3503 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003504
3505// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3506
3507// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003508defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3510def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003511 v2f32, fmul_su, fadd_mlx>,
3512 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003513def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003514 v4f32, fmul_su, fadd_mlx>,
3515 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003516defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3518def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003519 v2f32, fmul_su, fadd_mlx>,
3520 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003521def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003522 v4f32, v2f32, fmul_su, fadd_mlx>,
3523 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003524
3525def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003526 (mul (v8i16 QPR:$src2),
3527 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3528 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003529 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003530 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003531 (SubReg_i16_lane imm:$lane)))>;
3532
3533def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003534 (mul (v4i32 QPR:$src2),
3535 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3536 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003537 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003538 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003539 (SubReg_i32_lane imm:$lane)))>;
3540
Evan Cheng48575f62010-12-05 22:04:16 +00003541def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3542 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003543 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003544 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3545 (v4f32 QPR:$src2),
3546 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003548 (SubReg_i32_lane imm:$lane)))>,
3549 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003550
Bob Wilson5bafff32009-06-22 23:27:02 +00003551// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003552defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3553 "vmlal", "s", NEONvmulls, add>;
3554defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3555 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003556
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003557defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3558defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003561defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003562 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003563defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003564
Bob Wilson5bafff32009-06-22 23:27:02 +00003565// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003566defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3568def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003569 v2f32, fmul_su, fsub_mlx>,
3570 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003571def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003572 v4f32, fmul_su, fsub_mlx>,
3573 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003574defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003575 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3576def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003577 v2f32, fmul_su, fsub_mlx>,
3578 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003579def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003580 v4f32, v2f32, fmul_su, fsub_mlx>,
3581 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582
3583def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003584 (mul (v8i16 QPR:$src2),
3585 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3586 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003587 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003588 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003589 (SubReg_i16_lane imm:$lane)))>;
3590
3591def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003592 (mul (v4i32 QPR:$src2),
3593 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3594 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003595 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003596 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003597 (SubReg_i32_lane imm:$lane)))>;
3598
Evan Cheng48575f62010-12-05 22:04:16 +00003599def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3600 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003601 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3602 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003603 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003604 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003605 (SubReg_i32_lane imm:$lane)))>,
3606 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003607
Bob Wilson5bafff32009-06-22 23:27:02 +00003608// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003609defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3610 "vmlsl", "s", NEONvmulls, sub>;
3611defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3612 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003613
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003614defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3615defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003616
Bob Wilson5bafff32009-06-22 23:27:02 +00003617// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003618defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003619 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003620defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003621
3622// Vector Subtract Operations.
3623
3624// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003625defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003626 "vsub", "i", sub, 0>;
3627def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003628 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003629def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003630 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003632defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3633 "vsubl", "s", sub, sext, 0>;
3634defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3635 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003636// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003637defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3638defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003640defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003641 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003642 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003643defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003644 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003645 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003647defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003648 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003649 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003650defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003651 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003652 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003654defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3655 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003657defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3658 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003659
3660// Vector Comparisons.
3661
3662// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003663defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3664 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003665def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003666 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003667def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003668 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003669
Johnny Chen363ac582010-02-23 01:42:58 +00003670defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003671 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003672
Bob Wilson5bafff32009-06-22 23:27:02 +00003673// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003674defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3675 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003676defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003677 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003678def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3679 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003680def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003681 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003682
Johnny Chen363ac582010-02-23 01:42:58 +00003683defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003684 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003685defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003686 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003687
Bob Wilson5bafff32009-06-22 23:27:02 +00003688// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003689defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3690 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3691defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3692 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003693def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003694 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003695def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003696 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003697
Johnny Chen363ac582010-02-23 01:42:58 +00003698defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003699 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003700defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003701 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003702
Bob Wilson5bafff32009-06-22 23:27:02 +00003703// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3705 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3706def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3707 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003708// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003709def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3710 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3711def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3712 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003713// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003714defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003715 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003716
3717// Vector Bitwise Operations.
3718
Bob Wilsoncba270d2010-07-13 21:16:48 +00003719def vnotd : PatFrag<(ops node:$in),
3720 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3721def vnotq : PatFrag<(ops node:$in),
3722 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003723
3724
Bob Wilson5bafff32009-06-22 23:27:02 +00003725// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003726def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3727 v2i32, v2i32, and, 1>;
3728def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3729 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730
3731// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003732def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3733 v2i32, v2i32, xor, 1>;
3734def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3735 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003736
3737// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003738def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3739 v2i32, v2i32, or, 1>;
3740def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3741 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003742
Owen Andersond9668172010-11-03 22:44:51 +00003743def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3744 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3745 IIC_VMOVImm,
3746 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3747 [(set DPR:$Vd,
3748 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3749 let Inst{9} = SIMM{9};
3750}
3751
Owen Anderson080c0922010-11-05 19:27:46 +00003752def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003753 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3754 IIC_VMOVImm,
3755 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3756 [(set DPR:$Vd,
3757 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003758 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003759}
3760
3761def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3762 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3763 IIC_VMOVImm,
3764 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3765 [(set QPR:$Vd,
3766 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3767 let Inst{9} = SIMM{9};
3768}
3769
Owen Anderson080c0922010-11-05 19:27:46 +00003770def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003771 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3772 IIC_VMOVImm,
3773 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3774 [(set QPR:$Vd,
3775 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003776 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003777}
3778
3779
Bob Wilson5bafff32009-06-22 23:27:02 +00003780// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003781def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3782 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3783 "vbic", "$Vd, $Vn, $Vm", "",
3784 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3785 (vnotd DPR:$Vm))))]>;
3786def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3787 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3788 "vbic", "$Vd, $Vn, $Vm", "",
3789 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3790 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
Owen Anderson080c0922010-11-05 19:27:46 +00003792def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3793 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3794 IIC_VMOVImm,
3795 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3796 [(set DPR:$Vd,
3797 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3798 let Inst{9} = SIMM{9};
3799}
3800
3801def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3802 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3803 IIC_VMOVImm,
3804 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3805 [(set DPR:$Vd,
3806 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3807 let Inst{10-9} = SIMM{10-9};
3808}
3809
3810def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3811 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3812 IIC_VMOVImm,
3813 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3814 [(set QPR:$Vd,
3815 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3816 let Inst{9} = SIMM{9};
3817}
3818
3819def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3820 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3821 IIC_VMOVImm,
3822 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3823 [(set QPR:$Vd,
3824 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3825 let Inst{10-9} = SIMM{10-9};
3826}
3827
Bob Wilson5bafff32009-06-22 23:27:02 +00003828// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003829def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3830 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3831 "vorn", "$Vd, $Vn, $Vm", "",
3832 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3833 (vnotd DPR:$Vm))))]>;
3834def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3835 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3836 "vorn", "$Vd, $Vn, $Vm", "",
3837 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3838 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003840// VMVN : Vector Bitwise NOT (Immediate)
3841
3842let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003843
Owen Andersonca6945e2010-12-01 00:28:25 +00003844def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003845 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003846 "vmvn", "i16", "$Vd, $SIMM", "",
3847 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003848 let Inst{9} = SIMM{9};
3849}
3850
Owen Andersonca6945e2010-12-01 00:28:25 +00003851def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003852 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003853 "vmvn", "i16", "$Vd, $SIMM", "",
3854 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003855 let Inst{9} = SIMM{9};
3856}
3857
Owen Andersonca6945e2010-12-01 00:28:25 +00003858def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003859 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003860 "vmvn", "i32", "$Vd, $SIMM", "",
3861 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003862 let Inst{11-8} = SIMM{11-8};
3863}
3864
Owen Andersonca6945e2010-12-01 00:28:25 +00003865def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003866 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003867 "vmvn", "i32", "$Vd, $SIMM", "",
3868 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003869 let Inst{11-8} = SIMM{11-8};
3870}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003871}
3872
Bob Wilson5bafff32009-06-22 23:27:02 +00003873// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003874def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003875 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3876 "vmvn", "$Vd, $Vm", "",
3877 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003878def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003879 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3880 "vmvn", "$Vd, $Vm", "",
3881 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003882def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3883def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003884
3885// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003886def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3887 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003888 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003889 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003890 [(set DPR:$Vd,
3891 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003892
3893def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3894 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3895 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3896
Owen Anderson4110b432010-10-25 20:13:13 +00003897def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3898 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003899 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003900 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003901 [(set QPR:$Vd,
3902 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003903
3904def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3905 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3906 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003907
3908// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003909// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003910// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003911def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003912 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003913 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003914 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003915 [/* For disassembly only; pattern left blank */]>;
3916def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003917 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003918 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003919 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003920 [/* For disassembly only; pattern left blank */]>;
3921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003923// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003924// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003925def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003926 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003927 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003928 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003929 [/* For disassembly only; pattern left blank */]>;
3930def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003931 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003932 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003933 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003934 [/* For disassembly only; pattern left blank */]>;
3935
3936// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003937// for equivalent operations with different register constraints; it just
3938// inserts copies.
3939
3940// Vector Absolute Differences.
3941
3942// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003943defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003944 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003945 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003946defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003947 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003948 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003949def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003950 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003951def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003952 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953
3954// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003955defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3956 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3957defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3958 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003959
3960// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003961defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3962 "vaba", "s", int_arm_neon_vabds, add>;
3963defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3964 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965
3966// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003967defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3968 "vabal", "s", int_arm_neon_vabds, zext, add>;
3969defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3970 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
3972// Vector Maximum and Minimum.
3973
3974// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003975defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003976 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003977 "vmax", "s", int_arm_neon_vmaxs, 1>;
3978defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003979 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003980 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003981def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3982 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003983 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003984def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3985 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003986 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3987
3988// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003989defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3990 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3991 "vmin", "s", int_arm_neon_vmins, 1>;
3992defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3993 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3994 "vmin", "u", int_arm_neon_vminu, 1>;
3995def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3996 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003997 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003998def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3999 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004000 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004001
4002// Vector Pairwise Operations.
4003
4004// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004005def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4006 "vpadd", "i8",
4007 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4008def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4009 "vpadd", "i16",
4010 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4011def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4012 "vpadd", "i32",
4013 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004014def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004015 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004016 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004017
4018// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004019defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004020 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004021defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004022 int_arm_neon_vpaddlu>;
4023
4024// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004025defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004026 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004027defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004028 int_arm_neon_vpadalu>;
4029
4030// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004031def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004032 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004033def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004034 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004035def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004037def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004038 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004039def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004040 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004041def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004042 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004043def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004044 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004045
4046// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004047def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004048 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004049def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004050 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004051def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004052 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004053def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004054 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004055def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004057def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004058 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004059def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004060 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004061
4062// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4063
4064// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004065def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004066 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004067 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004068def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004069 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004070 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004071def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004072 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004073 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004074def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004075 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004076 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004077
4078// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004079def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004080 IIC_VRECSD, "vrecps", "f32",
4081 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004083 IIC_VRECSQ, "vrecps", "f32",
4084 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004085
4086// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004087def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004088 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004089 v2i32, v2i32, int_arm_neon_vrsqrte>;
4090def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004091 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004092 v4i32, v4i32, int_arm_neon_vrsqrte>;
4093def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004094 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004095 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004096def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004097 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004098 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004099
4100// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004101def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004102 IIC_VRECSD, "vrsqrts", "f32",
4103 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004104def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004105 IIC_VRECSQ, "vrsqrts", "f32",
4106 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// Vector Shifts.
4109
4110// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004111defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004112 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004113 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004114defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004115 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004116 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004117
Bob Wilson5bafff32009-06-22 23:27:02 +00004118// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004119defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4120
Bob Wilson5bafff32009-06-22 23:27:02 +00004121// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004122defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4123defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004124
4125// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004126defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4127defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004128
4129// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004130class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004131 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004132 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004133 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4134 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004135 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004136 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004137}
Evan Chengf81bf152009-11-23 21:57:23 +00004138def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004139 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004140def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004141 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004143 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004144
4145// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004146defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004147 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004148
4149// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004150defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004151 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004152 "vrshl", "s", int_arm_neon_vrshifts>;
4153defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004154 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004155 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004156// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004157defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4158defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004159
4160// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004161defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004162 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004163
4164// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004165defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004166 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004167 "vqshl", "s", int_arm_neon_vqshifts>;
4168defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004170 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004171// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004172defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4173defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4174
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004176defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004177
4178// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004179defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004180 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004181defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004182 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004183
4184// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004185defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004186 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004187
4188// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004189defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004190 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004191 "vqrshl", "s", int_arm_neon_vqrshifts>;
4192defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004193 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004194 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004195
4196// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004197defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004198 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004199defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004200 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004203defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004204 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004207defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4208defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004210defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4211defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004214defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4215
Bob Wilson5bafff32009-06-22 23:27:02 +00004216// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004217defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219// Vector Absolute and Saturating Absolute.
4220
4221// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004222defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004223 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004224 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004225def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004226 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004227 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004228def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004229 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004230 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004233defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004234 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004235 int_arm_neon_vqabs>;
4236
4237// Vector Negate.
4238
Bob Wilsoncba270d2010-07-13 21:16:48 +00004239def vnegd : PatFrag<(ops node:$in),
4240 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4241def vnegq : PatFrag<(ops node:$in),
4242 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004243
Evan Chengf81bf152009-11-23 21:57:23 +00004244class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004245 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4246 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4247 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004248class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004249 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4250 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4251 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004252
Chris Lattner0a00ed92010-03-28 08:39:10 +00004253// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004254def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4255def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4256def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4257def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4258def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4259def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004260
4261// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004262def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004263 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4264 "vneg", "f32", "$Vd, $Vm", "",
4265 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004266def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004267 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4268 "vneg", "f32", "$Vd, $Vm", "",
4269 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004270
Bob Wilsoncba270d2010-07-13 21:16:48 +00004271def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4272def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4273def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4274def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4275def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4276def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004279defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004280 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004281 int_arm_neon_vqneg>;
4282
4283// Vector Bit Counting Operations.
4284
4285// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004286defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004288 int_arm_neon_vcls>;
4289// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004290defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004291 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004292 int_arm_neon_vclz>;
4293// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004294def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004295 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004296 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004297def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004298 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004299 v16i8, v16i8, int_arm_neon_vcnt>;
4300
Johnny Chend8836042010-02-24 20:06:07 +00004301// Vector Swap -- for disassembly only.
4302def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004303 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4304 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004305def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004306 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4307 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004308
Bob Wilson5bafff32009-06-22 23:27:02 +00004309// Vector Move Operations.
4310
4311// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004312def : InstAlias<"vmov${p} $Vd, $Vm",
4313 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4314def : InstAlias<"vmov${p} $Vd, $Vm",
4315 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
Bob Wilson5bafff32009-06-22 23:27:02 +00004317// VMOV : Vector Move (Immediate)
4318
Evan Cheng47006be2010-05-17 21:54:50 +00004319let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004320def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004321 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004322 "vmov", "i8", "$Vd, $SIMM", "",
4323 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4324def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004325 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004326 "vmov", "i8", "$Vd, $SIMM", "",
4327 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004328
Owen Andersonca6945e2010-12-01 00:28:25 +00004329def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004330 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004331 "vmov", "i16", "$Vd, $SIMM", "",
4332 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004333 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004334}
4335
Owen Andersonca6945e2010-12-01 00:28:25 +00004336def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004337 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004338 "vmov", "i16", "$Vd, $SIMM", "",
4339 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004340 let Inst{9} = SIMM{9};
4341}
Bob Wilson5bafff32009-06-22 23:27:02 +00004342
Owen Andersonca6945e2010-12-01 00:28:25 +00004343def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004344 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004345 "vmov", "i32", "$Vd, $SIMM", "",
4346 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004347 let Inst{11-8} = SIMM{11-8};
4348}
4349
Owen Andersonca6945e2010-12-01 00:28:25 +00004350def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004351 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004352 "vmov", "i32", "$Vd, $SIMM", "",
4353 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004354 let Inst{11-8} = SIMM{11-8};
4355}
Bob Wilson5bafff32009-06-22 23:27:02 +00004356
Owen Andersonca6945e2010-12-01 00:28:25 +00004357def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004358 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004359 "vmov", "i64", "$Vd, $SIMM", "",
4360 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4361def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004362 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004363 "vmov", "i64", "$Vd, $SIMM", "",
4364 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004365} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004366
4367// VMOV : Vector Get Lane (move scalar to ARM core register)
4368
Johnny Chen131c4a52009-11-23 17:48:17 +00004369def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004370 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4371 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4372 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4373 imm:$lane))]> {
4374 let Inst{21} = lane{2};
4375 let Inst{6-5} = lane{1-0};
4376}
Johnny Chen131c4a52009-11-23 17:48:17 +00004377def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004378 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4379 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4380 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4381 imm:$lane))]> {
4382 let Inst{21} = lane{1};
4383 let Inst{6} = lane{0};
4384}
Johnny Chen131c4a52009-11-23 17:48:17 +00004385def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004386 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4387 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4388 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4389 imm:$lane))]> {
4390 let Inst{21} = lane{2};
4391 let Inst{6-5} = lane{1-0};
4392}
Johnny Chen131c4a52009-11-23 17:48:17 +00004393def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004394 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4395 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4396 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4397 imm:$lane))]> {
4398 let Inst{21} = lane{1};
4399 let Inst{6} = lane{0};
4400}
Johnny Chen131c4a52009-11-23 17:48:17 +00004401def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004402 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4403 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4404 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4405 imm:$lane))]> {
4406 let Inst{21} = lane{0};
4407}
Bob Wilson5bafff32009-06-22 23:27:02 +00004408// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4409def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4410 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004411 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004412 (SubReg_i8_lane imm:$lane))>;
4413def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4414 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004415 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004416 (SubReg_i16_lane imm:$lane))>;
4417def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4418 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004419 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004420 (SubReg_i8_lane imm:$lane))>;
4421def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4422 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004423 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004424 (SubReg_i16_lane imm:$lane))>;
4425def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4426 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004427 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004428 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004429def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004430 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004431 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004432def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004433 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004434 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004436// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004437def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004438 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440
4441// VMOV : Vector Set Lane (move ARM core register to scalar)
4442
Owen Andersond2fbdb72010-10-27 21:28:09 +00004443let Constraints = "$src1 = $V" in {
4444def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4445 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4446 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4447 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4448 GPR:$R, imm:$lane))]> {
4449 let Inst{21} = lane{2};
4450 let Inst{6-5} = lane{1-0};
4451}
4452def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4453 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4454 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4455 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4456 GPR:$R, imm:$lane))]> {
4457 let Inst{21} = lane{1};
4458 let Inst{6} = lane{0};
4459}
4460def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4461 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4462 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4463 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4464 GPR:$R, imm:$lane))]> {
4465 let Inst{21} = lane{0};
4466}
Bob Wilson5bafff32009-06-22 23:27:02 +00004467}
4468def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004469 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004470 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004471 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004472 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004473 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004474def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004475 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004476 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004477 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004478 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004479 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004480def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004481 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004482 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004483 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004484 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004485 (DSubReg_i32_reg imm:$lane)))>;
4486
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004487def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004488 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4489 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004490def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004491 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4492 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004493
4494//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004495// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004497 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004498
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004499def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004500 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004501def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004502 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004503def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004504 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004505
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004506def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4507 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4508def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4509 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4510def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4511 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4512
4513def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4514 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4515 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004516 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004517def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4518 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4519 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004520 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004521def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4522 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4523 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004524 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004525
Bob Wilson5bafff32009-06-22 23:27:02 +00004526// VDUP : Vector Duplicate (from ARM core register to all elements)
4527
Evan Chengf81bf152009-11-23 21:57:23 +00004528class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004529 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4530 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4531 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004532class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004533 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4534 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4535 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004536
Evan Chengf81bf152009-11-23 21:57:23 +00004537def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4538def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4539def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4540def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4541def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4542def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004543
Jim Grosbach958108a2011-03-11 20:44:08 +00004544def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4545def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547// VDUP : Vector Duplicate Lane (from scalar to all elements)
4548
Johnny Chene4614f72010-03-25 17:01:27 +00004549class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004550 ValueType Ty, Operand IdxTy>
4551 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4552 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004553 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004554
Johnny Chene4614f72010-03-25 17:01:27 +00004555class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004556 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4557 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4558 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004559 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004560 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004561
Bob Wilson507df402009-10-21 02:15:46 +00004562// Inst{19-16} is partially specified depending on the element size.
4563
Jim Grosbach460a9052011-10-07 23:56:00 +00004564def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4565 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004566 let Inst{19-17} = lane{2-0};
4567}
Jim Grosbach460a9052011-10-07 23:56:00 +00004568def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4569 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004570 let Inst{19-18} = lane{1-0};
4571}
Jim Grosbach460a9052011-10-07 23:56:00 +00004572def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4573 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004574 let Inst{19} = lane{0};
4575}
Jim Grosbach460a9052011-10-07 23:56:00 +00004576def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4577 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004578 let Inst{19-17} = lane{2-0};
4579}
Jim Grosbach460a9052011-10-07 23:56:00 +00004580def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4581 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004582 let Inst{19-18} = lane{1-0};
4583}
Jim Grosbach460a9052011-10-07 23:56:00 +00004584def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4585 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004586 let Inst{19} = lane{0};
4587}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004588
4589def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4590 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4591
4592def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4593 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
Bob Wilson0ce37102009-08-14 05:08:32 +00004595def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4596 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4597 (DSubReg_i8_reg imm:$lane))),
4598 (SubReg_i8_lane imm:$lane)))>;
4599def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4600 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4601 (DSubReg_i16_reg imm:$lane))),
4602 (SubReg_i16_lane imm:$lane)))>;
4603def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4604 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4605 (DSubReg_i32_reg imm:$lane))),
4606 (SubReg_i32_lane imm:$lane)))>;
4607def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004608 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004609 (DSubReg_i32_reg imm:$lane))),
4610 (SubReg_i32_lane imm:$lane)))>;
4611
Jim Grosbach65dc3032010-10-06 21:16:16 +00004612def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004613 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004614def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004615 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004616
Bob Wilson5bafff32009-06-22 23:27:02 +00004617// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004618defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004619 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004620// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004621defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4622 "vqmovn", "s", int_arm_neon_vqmovns>;
4623defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4624 "vqmovn", "u", int_arm_neon_vqmovnu>;
4625defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4626 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004627// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004628defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4629defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004630
4631// Vector Conversions.
4632
Johnny Chen9e088762010-03-17 17:52:21 +00004633// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004634def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4635 v2i32, v2f32, fp_to_sint>;
4636def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4637 v2i32, v2f32, fp_to_uint>;
4638def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4639 v2f32, v2i32, sint_to_fp>;
4640def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4641 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004642
Johnny Chen6c8648b2010-03-17 23:26:50 +00004643def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4644 v4i32, v4f32, fp_to_sint>;
4645def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4646 v4i32, v4f32, fp_to_uint>;
4647def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4648 v4f32, v4i32, sint_to_fp>;
4649def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4650 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004651
4652// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004653def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004654 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004655def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004656 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004657def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004658 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004659def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004660 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4661
Evan Chengf81bf152009-11-23 21:57:23 +00004662def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004664def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004665 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004666def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004668def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4670
Bob Wilson04063562010-12-15 22:14:12 +00004671// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4672def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4673 IIC_VUNAQ, "vcvt", "f16.f32",
4674 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4675 Requires<[HasNEON, HasFP16]>;
4676def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4677 IIC_VUNAQ, "vcvt", "f32.f16",
4678 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4679 Requires<[HasNEON, HasFP16]>;
4680
Bob Wilsond8e17572009-08-12 22:31:50 +00004681// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004682
4683// VREV64 : Vector Reverse elements within 64-bit doublewords
4684
Evan Chengf81bf152009-11-23 21:57:23 +00004685class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004686 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4687 (ins DPR:$Vm), IIC_VMOVD,
4688 OpcodeStr, Dt, "$Vd, $Vm", "",
4689 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004690class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004691 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4692 (ins QPR:$Vm), IIC_VMOVQ,
4693 OpcodeStr, Dt, "$Vd, $Vm", "",
4694 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004695
Evan Chengf81bf152009-11-23 21:57:23 +00004696def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4697def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4698def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004699def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004700
Evan Chengf81bf152009-11-23 21:57:23 +00004701def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4702def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4703def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004704def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004705
4706// VREV32 : Vector Reverse elements within 32-bit words
4707
Evan Chengf81bf152009-11-23 21:57:23 +00004708class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004709 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4710 (ins DPR:$Vm), IIC_VMOVD,
4711 OpcodeStr, Dt, "$Vd, $Vm", "",
4712 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004713class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004714 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4715 (ins QPR:$Vm), IIC_VMOVQ,
4716 OpcodeStr, Dt, "$Vd, $Vm", "",
4717 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004718
Evan Chengf81bf152009-11-23 21:57:23 +00004719def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4720def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004721
Evan Chengf81bf152009-11-23 21:57:23 +00004722def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4723def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004724
4725// VREV16 : Vector Reverse elements within 16-bit halfwords
4726
Evan Chengf81bf152009-11-23 21:57:23 +00004727class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004728 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4729 (ins DPR:$Vm), IIC_VMOVD,
4730 OpcodeStr, Dt, "$Vd, $Vm", "",
4731 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004732class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004733 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4734 (ins QPR:$Vm), IIC_VMOVQ,
4735 OpcodeStr, Dt, "$Vd, $Vm", "",
4736 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004737
Evan Chengf81bf152009-11-23 21:57:23 +00004738def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4739def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004740
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004741// Other Vector Shuffles.
4742
Bob Wilson5e8b8332011-01-07 04:59:04 +00004743// Aligned extractions: really just dropping registers
4744
4745class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4746 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4747 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4748
4749def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4750
4751def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4752
4753def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4754
4755def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4756
4757def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4758
4759
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004760// VEXT : Vector Extract
4761
Evan Chengf81bf152009-11-23 21:57:23 +00004762class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004763 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4764 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4765 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4766 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4767 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004768 bits<4> index;
4769 let Inst{11-8} = index{3-0};
4770}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004771
Evan Chengf81bf152009-11-23 21:57:23 +00004772class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004773 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4774 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4775 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4776 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4777 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004778 bits<4> index;
4779 let Inst{11-8} = index{3-0};
4780}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004781
Owen Anderson7a258252010-11-03 18:16:27 +00004782def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4783 let Inst{11-8} = index{3-0};
4784}
4785def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4786 let Inst{11-9} = index{2-0};
4787 let Inst{8} = 0b0;
4788}
4789def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4790 let Inst{11-10} = index{1-0};
4791 let Inst{9-8} = 0b00;
4792}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004793def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4794 (v2f32 DPR:$Vm),
4795 (i32 imm:$index))),
4796 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004797
Owen Anderson7a258252010-11-03 18:16:27 +00004798def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4799 let Inst{11-8} = index{3-0};
4800}
4801def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4802 let Inst{11-9} = index{2-0};
4803 let Inst{8} = 0b0;
4804}
4805def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4806 let Inst{11-10} = index{1-0};
4807 let Inst{9-8} = 0b00;
4808}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004809def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4810 (v4f32 QPR:$Vm),
4811 (i32 imm:$index))),
4812 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004813
Bob Wilson64efd902009-08-08 05:53:00 +00004814// VTRN : Vector Transpose
4815
Evan Chengf81bf152009-11-23 21:57:23 +00004816def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4817def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4818def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004819
Evan Chengf81bf152009-11-23 21:57:23 +00004820def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4821def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4822def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004823
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004824// VUZP : Vector Unzip (Deinterleave)
4825
Evan Chengf81bf152009-11-23 21:57:23 +00004826def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4827def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4828def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004829
Evan Chengf81bf152009-11-23 21:57:23 +00004830def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4831def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4832def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004833
4834// VZIP : Vector Zip (Interleave)
4835
Evan Chengf81bf152009-11-23 21:57:23 +00004836def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4837def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4838def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004839
Evan Chengf81bf152009-11-23 21:57:23 +00004840def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4841def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4842def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004843
Bob Wilson114a2662009-08-12 20:51:55 +00004844// Vector Table Lookup and Table Extension.
4845
4846// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004847let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004848def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004849 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4850 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4851 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4852 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004853let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004854def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004855 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4856 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4857 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004858def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004859 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4860 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4861 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004862def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004863 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4864 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004865 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004866 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004867} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004868
Bob Wilsonbd916c52010-09-13 23:55:10 +00004869def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004870 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004871def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004872 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004873def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004874 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004875
Bob Wilson114a2662009-08-12 20:51:55 +00004876// VTBX : Vector Table Extension
4877def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004878 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4879 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4880 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4881 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4882 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004883let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004884def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004885 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4886 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4887 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004888def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004889 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4890 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004891 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004892 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4893 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004894def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004895 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4896 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4897 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4898 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004899} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004900
Bob Wilsonbd916c52010-09-13 23:55:10 +00004901def VTBX2Pseudo
4902 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004903 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004904def VTBX3Pseudo
4905 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004906 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004907def VTBX4Pseudo
4908 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004909 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004910} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004911
Bob Wilson5bafff32009-06-22 23:27:02 +00004912//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004913// NEON instructions for single-precision FP math
4914//===----------------------------------------------------------------------===//
4915
Bob Wilson0e6d5402010-12-13 23:02:31 +00004916class N2VSPat<SDNode OpNode, NeonI Inst>
4917 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004918 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004919 (v2f32 (COPY_TO_REGCLASS (Inst
4920 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004921 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4922 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004923
4924class N3VSPat<SDNode OpNode, NeonI Inst>
4925 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004926 (EXTRACT_SUBREG
4927 (v2f32 (COPY_TO_REGCLASS (Inst
4928 (INSERT_SUBREG
4929 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4930 SPR:$a, ssub_0),
4931 (INSERT_SUBREG
4932 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4933 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004934
4935class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4936 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004937 (EXTRACT_SUBREG
4938 (v2f32 (COPY_TO_REGCLASS (Inst
4939 (INSERT_SUBREG
4940 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4941 SPR:$acc, ssub_0),
4942 (INSERT_SUBREG
4943 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4944 SPR:$a, ssub_0),
4945 (INSERT_SUBREG
4946 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4947 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004948
Bob Wilson4711d5c2010-12-13 23:02:37 +00004949def : N3VSPat<fadd, VADDfd>;
4950def : N3VSPat<fsub, VSUBfd>;
4951def : N3VSPat<fmul, VMULfd>;
4952def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004953 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004954def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004955 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004956def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004957def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004958def : N3VSPat<NEONfmax, VMAXfd>;
4959def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004960def : N2VSPat<arm_ftosi, VCVTf2sd>;
4961def : N2VSPat<arm_ftoui, VCVTf2ud>;
4962def : N2VSPat<arm_sitof, VCVTs2fd>;
4963def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004964
Evan Cheng1d2426c2009-08-07 19:30:41 +00004965//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004966// Non-Instruction Patterns
4967//===----------------------------------------------------------------------===//
4968
4969// bit_convert
4970def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4971def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4972def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4973def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4974def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4975def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4976def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4977def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4978def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4979def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4980def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4981def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4982def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4983def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4984def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4985def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4986def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4987def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4988def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4989def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4990def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4991def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4992def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4993def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4994def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4995def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4996def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4997def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4998def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4999def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5000
5001def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5002def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5003def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5004def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5005def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5006def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5007def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5008def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5009def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5010def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5011def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5012def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5013def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5014def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5015def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5016def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5017def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5018def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5019def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5020def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5021def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5022def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5023def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5024def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5025def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5026def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5027def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5028def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5029def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5030def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;