blob: 48071155c6e4092dac1f703f9415f3473481de28 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Cameron Zwarichc0e6d782011-03-30 23:01:21 +000083def NEONvbsl : SDNode<"ARMISD::VBSL",
84 SDTypeProfile<1, 3, [SDTCisVec<0>,
85 SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>>;
88
Bob Wilsonc1d287b2009-08-14 05:13:08 +000089def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
90
Bob Wilson0ce37102009-08-14 05:08:32 +000091// VDUPLANE can produce a quad-register result from a double-register source,
92// so the result is not constrained to match the source.
93def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
94 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
95 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000096
Bob Wilsonde95c1b82009-08-19 17:03:43 +000097def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
98 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
99def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
100
Bob Wilsond8e17572009-08-12 22:31:50 +0000101def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
102def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
103def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
104def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
105
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000107 SDTCisSameAs<0, 2>,
108 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000109def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
110def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
111def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000112
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000113def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
114 SDTCisSameAs<1, 2>]>;
115def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
116def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
117
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000118def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
119 SDTCisSameAs<0, 2>]>;
120def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
121def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
122
Bob Wilsoncba270d2010-07-13 21:16:48 +0000123def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
124 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000125 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000126 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
127 return (EltBits == 32 && EltVal == 0);
128}]>;
129
130def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
131 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000132 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000133 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
134 return (EltBits == 8 && EltVal == 0xff);
135}]>;
136
Bob Wilson5bafff32009-06-22 23:27:02 +0000137//===----------------------------------------------------------------------===//
138// NEON operand definitions
139//===----------------------------------------------------------------------===//
140
Bob Wilson1a913ed2010-06-11 21:34:50 +0000141def nModImm : Operand<i32> {
142 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143}
144
Bob Wilson5bafff32009-06-22 23:27:02 +0000145//===----------------------------------------------------------------------===//
146// NEON load / store instructions
147//===----------------------------------------------------------------------===//
148
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000149// Use VLDM to load a Q register as a D register pair.
150// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000151def VLDMQIA
152 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
153 IIC_fpLoad_m, "",
154 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000155
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000156// Use VSTM to store a Q register as a D register pair.
157// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000158def VSTMQIA
159 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
160 IIC_fpStore_m, "",
161 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000162
Bob Wilsonffde0802010-09-02 16:00:54 +0000163// Classes for VLD* pseudo-instructions with multi-register operands.
164// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000165class VLDQPseudo<InstrItinClass itin>
166 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
167class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000168 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000169 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171class VLDQQPseudo<InstrItinClass itin>
172 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
173class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000174 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000175 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000177class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000178 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
179 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000180class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000181 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000182 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000183 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000184
Bob Wilson2a0e9742010-11-27 06:35:16 +0000185let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
186
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000188class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000189 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000190 (ins addrmode6:$Rn), IIC_VLD1,
191 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
192 let Rm = 0b1111;
193 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000194}
Bob Wilson621f1952010-03-23 05:25:43 +0000195class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000196 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000197 (ins addrmode6:$Rn), IIC_VLD1x2,
198 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
199 let Rm = 0b1111;
200 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000201}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000202
Owen Andersond9aa7d32010-11-02 00:05:05 +0000203def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
204def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
205def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
206def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000207
Owen Andersond9aa7d32010-11-02 00:05:05 +0000208def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
209def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
210def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
211def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000212
Evan Chengd2ca8132010-10-09 01:03:04 +0000213def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
216def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000217
Bob Wilson99493b22010-03-20 17:59:03 +0000218// ...with address register writeback:
219class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000220 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000221 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
222 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
223 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000224 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000225}
Bob Wilson99493b22010-03-20 17:59:03 +0000226class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000227 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000228 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
229 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
230 "$Rn.addr = $wb", []> {
231 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000232}
Bob Wilson99493b22010-03-20 17:59:03 +0000233
Owen Andersone85bd772010-11-02 00:24:52 +0000234def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
235def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
236def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
237def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000238
Owen Andersone85bd772010-11-02 00:24:52 +0000239def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
240def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
241def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
242def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000243
Evan Chengd2ca8132010-10-09 01:03:04 +0000244def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
247def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000248
Bob Wilson052ba452010-03-22 18:22:06 +0000249// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000250class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000251 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000252 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
253 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
254 let Rm = 0b1111;
255 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000256}
Bob Wilson99493b22010-03-20 17:59:03 +0000257class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000258 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000259 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
260 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
261 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000262}
Bob Wilson052ba452010-03-22 18:22:06 +0000263
Owen Andersone85bd772010-11-02 00:24:52 +0000264def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
265def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
266def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
267def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000268
Owen Andersone85bd772010-11-02 00:24:52 +0000269def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
270def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
271def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
272def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000273
Evan Chengd2ca8132010-10-09 01:03:04 +0000274def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
275def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000276
Bob Wilson052ba452010-03-22 18:22:06 +0000277// ...with 4 registers (some of these are only for the disassembler):
278class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000279 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000280 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
281 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
282 let Rm = 0b1111;
283 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000284}
Bob Wilson99493b22010-03-20 17:59:03 +0000285class VLD1D4WB<bits<4> op7_4, string Dt>
286 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000287 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000288 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000290 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000292}
Johnny Chend7283d92010-02-23 20:51:23 +0000293
Owen Andersone85bd772010-11-02 00:24:52 +0000294def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
295def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
296def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
297def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000298
Owen Andersone85bd772010-11-02 00:24:52 +0000299def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
300def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
301def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
302def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000303
Evan Chengd2ca8132010-10-09 01:03:04 +0000304def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
305def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000306
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000308class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000309 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000310 (ins addrmode6:$Rn), IIC_VLD2,
311 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
312 let Rm = 0b1111;
313 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000314}
Bob Wilson95808322010-03-18 20:18:39 +0000315class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000316 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000317 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000318 (ins addrmode6:$Rn), IIC_VLD2x2,
319 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
320 let Rm = 0b1111;
321 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000322}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000323
Owen Andersoncf667be2010-11-02 01:24:55 +0000324def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
325def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
326def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000327
Owen Andersoncf667be2010-11-02 01:24:55 +0000328def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
329def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
330def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000331
Bob Wilson9d84fb32010-09-14 20:59:49 +0000332def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
334def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000335
Evan Chengd2ca8132010-10-09 01:03:04 +0000336def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
338def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000339
Bob Wilson92cb9322010-03-20 20:10:51 +0000340// ...with address register writeback:
341class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000342 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000343 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
344 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
345 "$Rn.addr = $wb", []> {
346 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000347}
Bob Wilson92cb9322010-03-20 20:10:51 +0000348class VLD2QWB<bits<4> op7_4, string Dt>
349 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000350 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000351 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
352 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
353 "$Rn.addr = $wb", []> {
354 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000355}
Bob Wilson92cb9322010-03-20 20:10:51 +0000356
Owen Andersoncf667be2010-11-02 01:24:55 +0000357def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
358def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
359def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000360
Owen Andersoncf667be2010-11-02 01:24:55 +0000361def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
362def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
363def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000364
Evan Chengd2ca8132010-10-09 01:03:04 +0000365def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
367def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000368
Evan Chengd2ca8132010-10-09 01:03:04 +0000369def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
371def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000372
Bob Wilson00bf1d92010-03-20 18:14:26 +0000373// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000374def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
375def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
376def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
377def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
378def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
379def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000380
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000381// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000382class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000383 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000384 (ins addrmode6:$Rn), IIC_VLD3,
385 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
386 let Rm = 0b1111;
387 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000388}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000389
Owen Andersoncf667be2010-11-02 01:24:55 +0000390def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
391def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
392def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000393
Bob Wilson9d84fb32010-09-14 20:59:49 +0000394def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
396def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000397
Bob Wilson92cb9322010-03-20 20:10:51 +0000398// ...with address register writeback:
399class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
400 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000401 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000402 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
403 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
404 "$Rn.addr = $wb", []> {
405 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000406}
Bob Wilson92cb9322010-03-20 20:10:51 +0000407
Owen Andersoncf667be2010-11-02 01:24:55 +0000408def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
409def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
410def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411
Evan Cheng84f69e82010-10-09 01:45:34 +0000412def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
414def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000415
Bob Wilson7de68142011-02-07 17:43:15 +0000416// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000417def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
418def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
419def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
420def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
421def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
422def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000423
Evan Cheng84f69e82010-10-09 01:45:34 +0000424def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
426def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000427
Bob Wilson92cb9322010-03-20 20:10:51 +0000428// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000429def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
430def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
431def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
432
Evan Cheng84f69e82010-10-09 01:45:34 +0000433def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
434def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
435def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000436
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000437// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000438class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
439 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000440 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000441 (ins addrmode6:$Rn), IIC_VLD4,
442 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
443 let Rm = 0b1111;
444 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000445}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000446
Owen Andersoncf667be2010-11-02 01:24:55 +0000447def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
448def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
449def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000450
Bob Wilson9d84fb32010-09-14 20:59:49 +0000451def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
452def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
453def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000454
Bob Wilson92cb9322010-03-20 20:10:51 +0000455// ...with address register writeback:
456class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
457 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000458 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000459 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000460 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
461 "$Rn.addr = $wb", []> {
462 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000463}
Bob Wilson92cb9322010-03-20 20:10:51 +0000464
Owen Andersoncf667be2010-11-02 01:24:55 +0000465def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
466def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
467def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000468
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000469def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
470def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
471def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000472
Bob Wilson7de68142011-02-07 17:43:15 +0000473// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000474def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
475def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
476def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
477def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
478def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
479def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000480
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000481def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
482def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
483def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000484
Bob Wilson92cb9322010-03-20 20:10:51 +0000485// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000486def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
487def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
488def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
489
490def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
491def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
492def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
495
Bob Wilson8466fa12010-09-13 23:01:35 +0000496// Classes for VLD*LN pseudo-instructions with multi-register operands.
497// These are expanded to real instructions after register allocation.
498class VLDQLNPseudo<InstrItinClass itin>
499 : PseudoNLdSt<(outs QPR:$dst),
500 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
501 itin, "$src = $dst">;
502class VLDQLNWBPseudo<InstrItinClass itin>
503 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
504 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
505 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
506class VLDQQLNPseudo<InstrItinClass itin>
507 : PseudoNLdSt<(outs QQPR:$dst),
508 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
509 itin, "$src = $dst">;
510class VLDQQLNWBPseudo<InstrItinClass itin>
511 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
512 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
513 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
514class VLDQQQQLNPseudo<InstrItinClass itin>
515 : PseudoNLdSt<(outs QQQQPR:$dst),
516 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
517 itin, "$src = $dst">;
518class VLDQQQQLNWBPseudo<InstrItinClass itin>
519 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
520 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
521 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
522
Bob Wilsonb07c1712009-10-07 21:53:04 +0000523// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000524class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
525 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000526 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000527 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
528 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000529 "$src = $Vd",
530 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000531 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000533 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000534}
Mon P Wang183c6272011-05-09 17:47:27 +0000535class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
536 PatFrag LoadOp>
537 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
538 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
539 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
540 "$src = $Vd",
541 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
542 (i32 (LoadOp addrmode6oneL32:$Rn)),
543 imm:$lane))]> {
544 let Rm = 0b1111;
545}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000546class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
547 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
548 (i32 (LoadOp addrmode6:$addr)),
549 imm:$lane))];
550}
551
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000552def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
553 let Inst{7-5} = lane{2-0};
554}
555def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
556 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000557 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000558}
Mon P Wang183c6272011-05-09 17:47:27 +0000559def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000560 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000561 let Inst{5} = Rn{4};
562 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000563}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000564
565def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
566def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
567def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
568
Bob Wilson746fa172010-12-10 22:13:32 +0000569def : Pat<(vector_insert (v2f32 DPR:$src),
570 (f32 (load addrmode6:$addr)), imm:$lane),
571 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
572def : Pat<(vector_insert (v4f32 QPR:$src),
573 (f32 (load addrmode6:$addr)), imm:$lane),
574 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
575
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000576let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
577
578// ...with address register writeback:
579class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000580 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000581 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000582 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000583 "\\{$Vd[$lane]\\}, $Rn$Rm",
584 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000591 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000592}
593def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
594 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000595 let Inst{5} = Rn{4};
596 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000598
599def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
600def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
601def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000602
Bob Wilson243fcc52009-09-01 04:26:28 +0000603// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000604class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000605 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000606 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
607 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000608 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000609 let Rm = 0b1111;
610 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000611}
Bob Wilson243fcc52009-09-01 04:26:28 +0000612
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000613def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
614 let Inst{7-5} = lane{2-0};
615}
616def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
617 let Inst{7-6} = lane{1-0};
618}
619def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
620 let Inst{7} = lane{0};
621}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000622
Evan Chengd2ca8132010-10-09 01:03:04 +0000623def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
624def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
625def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000626
Bob Wilson41315282010-03-20 20:39:53 +0000627// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000628def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
629 let Inst{7-6} = lane{1-0};
630}
631def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
632 let Inst{7} = lane{0};
633}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000634
Evan Chengd2ca8132010-10-09 01:03:04 +0000635def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
636def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000637
Bob Wilsona1023642010-03-20 20:47:18 +0000638// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000639class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000640 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000641 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000642 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000643 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
644 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
645 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000646}
Bob Wilsona1023642010-03-20 20:47:18 +0000647
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000648def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
649 let Inst{7-5} = lane{2-0};
650}
651def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
652 let Inst{7-6} = lane{1-0};
653}
654def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
655 let Inst{7} = lane{0};
656}
Bob Wilsona1023642010-03-20 20:47:18 +0000657
Evan Chengd2ca8132010-10-09 01:03:04 +0000658def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
659def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
660def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000661
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
663 let Inst{7-6} = lane{1-0};
664}
665def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
666 let Inst{7} = lane{0};
667}
Bob Wilsona1023642010-03-20 20:47:18 +0000668
Evan Chengd2ca8132010-10-09 01:03:04 +0000669def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
670def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000671
Bob Wilson243fcc52009-09-01 04:26:28 +0000672// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000673class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000674 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000675 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000676 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000677 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000678 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000679 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000680}
Bob Wilson243fcc52009-09-01 04:26:28 +0000681
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000682def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
683 let Inst{7-5} = lane{2-0};
684}
685def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
686 let Inst{7-6} = lane{1-0};
687}
688def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
689 let Inst{7} = lane{0};
690}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000691
Evan Cheng84f69e82010-10-09 01:45:34 +0000692def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
693def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
694def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000695
Bob Wilson41315282010-03-20 20:39:53 +0000696// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
698 let Inst{7-6} = lane{1-0};
699}
700def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
701 let Inst{7} = lane{0};
702}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000703
Evan Cheng84f69e82010-10-09 01:45:34 +0000704def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
705def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000706
Bob Wilsona1023642010-03-20 20:47:18 +0000707// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000708class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000709 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000710 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000711 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000712 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000713 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000714 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
715 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000716 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000717
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
719 let Inst{7-5} = lane{2-0};
720}
721def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
722 let Inst{7-6} = lane{1-0};
723}
724def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
725 let Inst{7} = lane{0};
726}
Bob Wilsona1023642010-03-20 20:47:18 +0000727
Evan Cheng84f69e82010-10-09 01:45:34 +0000728def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
729def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
730def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000731
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000732def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
733 let Inst{7-6} = lane{1-0};
734}
735def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
736 let Inst{7} = lane{0};
737}
Bob Wilsona1023642010-03-20 20:47:18 +0000738
Evan Cheng84f69e82010-10-09 01:45:34 +0000739def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
740def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson243fcc52009-09-01 04:26:28 +0000742// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000743class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000744 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000746 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000747 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 let Rm = 0b1111;
751 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000752}
Bob Wilson243fcc52009-09-01 04:26:28 +0000753
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000754def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
755 let Inst{7-5} = lane{2-0};
756}
757def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
758 let Inst{7-6} = lane{1-0};
759}
760def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
761 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000762 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763}
Bob Wilson62e053e2009-10-08 22:53:57 +0000764
Evan Cheng10dc63f2010-10-09 04:07:58 +0000765def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
766def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
767def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000768
Bob Wilson41315282010-03-20 20:39:53 +0000769// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000770def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilson62e053e2009-10-08 22:53:57 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
779def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000780
Bob Wilsona1023642010-03-20 20:47:18 +0000781// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000782class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000783 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000784 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000785 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000786 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000787 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000788"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
789"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000790 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000791 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000792}
Bob Wilsona1023642010-03-20 20:47:18 +0000793
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000794def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
795 let Inst{7-5} = lane{2-0};
796}
797def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
798 let Inst{7-6} = lane{1-0};
799}
800def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
801 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000802 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803}
Bob Wilsona1023642010-03-20 20:47:18 +0000804
Evan Cheng10dc63f2010-10-09 04:07:58 +0000805def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
806def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
807def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000808
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
810 let Inst{7-6} = lane{1-0};
811}
812def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
813 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000814 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000815}
Bob Wilsona1023642010-03-20 20:47:18 +0000816
Evan Cheng10dc63f2010-10-09 04:07:58 +0000817def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
818def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000819
Bob Wilson2a0e9742010-11-27 06:35:16 +0000820} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
821
Bob Wilsonb07c1712009-10-07 21:53:04 +0000822// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000823class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000824 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000825 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000826 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000827 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000828 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000829}
830class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
831 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000832 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833}
834
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000835def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
836def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
837def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000838
839def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
840def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
841def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
842
Bob Wilson746fa172010-12-10 22:13:32 +0000843def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
844 (VLD1DUPd32 addrmode6:$addr)>;
845def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
846 (VLD1DUPq32Pseudo addrmode6:$addr)>;
847
Bob Wilson2a0e9742010-11-27 06:35:16 +0000848let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
849
Bob Wilson20d55152010-12-10 22:13:24 +0000850class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000851 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000852 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000853 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
854 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000855 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000856}
857
Bob Wilson20d55152010-12-10 22:13:24 +0000858def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
859def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
860def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000861
862// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000863class VLD1DUPWB<bits<4> op7_4, string Dt>
864 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000865 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000866 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
867 let Inst{4} = Rn{4};
868}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000869class VLD1QDUPWB<bits<4> op7_4, string Dt>
870 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000871 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000872 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
873 let Inst{4} = Rn{4};
874}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000875
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000876def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
877def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
878def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000879
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000880def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
881def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
882def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000883
884def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
885def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
886def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
887
Bob Wilsonb07c1712009-10-07 21:53:04 +0000888// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000889class VLD2DUP<bits<4> op7_4, string Dt>
890 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000891 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000892 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
893 let Rm = 0b1111;
894 let Inst{4} = Rn{4};
895}
896
897def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
898def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
899def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
900
901def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
902def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
903def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
904
905// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000906def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
907def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
908def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000909
910// ...with address register writeback:
911class VLD2DUPWB<bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000913 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000914 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
915 let Inst{4} = Rn{4};
916}
917
918def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
919def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
920def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
921
Bob Wilson173fb142010-11-30 00:00:38 +0000922def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
923def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
924def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000925
926def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
927def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
928def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
929
Bob Wilsonb07c1712009-10-07 21:53:04 +0000930// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000931class VLD3DUP<bits<4> op7_4, string Dt>
932 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000933 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000934 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
935 let Rm = 0b1111;
936 let Inst{4} = Rn{4};
937}
938
939def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
940def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
941def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
942
943def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
944def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
945def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
946
947// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000948def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
949def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
950def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000951
952// ...with address register writeback:
953class VLD3DUPWB<bits<4> op7_4, string Dt>
954 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000955 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000956 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
957 "$Rn.addr = $wb", []> {
958 let Inst{4} = Rn{4};
959}
960
961def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
962def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
963def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
964
Bob Wilson173fb142010-11-30 00:00:38 +0000965def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
966def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
967def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000968
969def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
970def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
971def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
972
Bob Wilsonb07c1712009-10-07 21:53:04 +0000973// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000974class VLD4DUP<bits<4> op7_4, string Dt>
975 : NLdSt<1, 0b10, 0b1111, op7_4,
976 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000977 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000978 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
979 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000980 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000981}
982
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000983def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
984def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
985def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000986
987def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
988def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
989def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
990
991// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000992def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
993def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
994def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000995
996// ...with address register writeback:
997class VLD4DUPWB<bits<4> op7_4, string Dt>
998 : NLdSt<1, 0b10, 0b1111, op7_4,
999 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001000 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001001 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001002 "$Rn.addr = $wb", []> {
1003 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +00001004}
1005
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001006def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1007def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1008def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1009
1010def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1011def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1012def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001013
1014def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1015def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1016def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1017
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001018} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001019
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001020let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001021
Bob Wilson709d5922010-08-25 23:27:42 +00001022// Classes for VST* pseudo-instructions with multi-register operands.
1023// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001024class VSTQPseudo<InstrItinClass itin>
1025 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1026class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001027 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001028 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001029 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001030class VSTQQPseudo<InstrItinClass itin>
1031 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1032class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001033 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001034 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001035 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001036class VSTQQQQPseudo<InstrItinClass itin>
1037 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001038class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001039 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001040 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001041 "$addr.addr = $wb">;
1042
Bob Wilson11d98992010-03-23 06:20:33 +00001043// VST1 : Vector Store (multiple single elements)
1044class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001045 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1046 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1047 let Rm = 0b1111;
1048 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001049}
Bob Wilson11d98992010-03-23 06:20:33 +00001050class VST1Q<bits<4> op7_4, string Dt>
1051 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1053 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1054 let Rm = 0b1111;
1055 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001056}
Bob Wilson11d98992010-03-23 06:20:33 +00001057
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001058def VST1d8 : VST1D<{0,0,0,?}, "8">;
1059def VST1d16 : VST1D<{0,1,0,?}, "16">;
1060def VST1d32 : VST1D<{1,0,0,?}, "32">;
1061def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001062
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001063def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1064def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1065def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1066def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001067
Evan Cheng60ff8792010-10-11 22:03:18 +00001068def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1069def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1070def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1071def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001072
Bob Wilson25eb5012010-03-20 20:54:36 +00001073// ...with address register writeback:
1074class VST1DWB<bits<4> op7_4, string Dt>
1075 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001076 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1077 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1078 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001079}
Bob Wilson25eb5012010-03-20 20:54:36 +00001080class VST1QWB<bits<4> op7_4, string Dt>
1081 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1083 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1084 "$Rn.addr = $wb", []> {
1085 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001086}
Bob Wilson25eb5012010-03-20 20:54:36 +00001087
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001088def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1089def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1090def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1091def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001092
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001093def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1094def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1095def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1096def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001097
Evan Cheng60ff8792010-10-11 22:03:18 +00001098def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1099def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1100def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1101def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001102
Bob Wilson052ba452010-03-22 18:22:06 +00001103// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001104class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001105 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001106 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1107 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1108 let Rm = 0b1111;
1109 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001110}
Bob Wilson25eb5012010-03-20 20:54:36 +00001111class VST1D3WB<bits<4> op7_4, string Dt>
1112 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001113 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001114 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001115 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1116 "$Rn.addr = $wb", []> {
1117 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001118}
Bob Wilson052ba452010-03-22 18:22:06 +00001119
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001120def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1121def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1122def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1123def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001124
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001125def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1126def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1127def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1128def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001129
Evan Cheng60ff8792010-10-11 22:03:18 +00001130def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1131def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001132
Bob Wilson052ba452010-03-22 18:22:06 +00001133// ...with 4 registers (some of these are only for the disassembler):
1134class VST1D4<bits<4> op7_4, string Dt>
1135 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1137 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001138 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001139 let Rm = 0b1111;
1140 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001141}
Bob Wilson25eb5012010-03-20 20:54:36 +00001142class VST1D4WB<bits<4> op7_4, string Dt>
1143 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001144 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001145 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001146 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1147 "$Rn.addr = $wb", []> {
1148 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001149}
Bob Wilson25eb5012010-03-20 20:54:36 +00001150
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001151def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1152def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1153def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1154def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001155
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001156def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1157def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1158def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1159def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001160
Evan Cheng60ff8792010-10-11 22:03:18 +00001161def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1162def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001163
Bob Wilsonb36ec862009-08-06 18:47:44 +00001164// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001165class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1166 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001167 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1168 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1169 let Rm = 0b1111;
1170 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001171}
Bob Wilson95808322010-03-18 20:18:39 +00001172class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001173 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001174 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1175 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001176 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001177 let Rm = 0b1111;
1178 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001179}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001180
Owen Andersond2f37942010-11-02 21:16:58 +00001181def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1182def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1183def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001184
Owen Andersond2f37942010-11-02 21:16:58 +00001185def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1186def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1187def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001188
Evan Cheng60ff8792010-10-11 22:03:18 +00001189def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1190def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1191def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001192
Evan Cheng60ff8792010-10-11 22:03:18 +00001193def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1194def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1195def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001196
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001197// ...with address register writeback:
1198class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1199 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001200 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1201 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1202 "$Rn.addr = $wb", []> {
1203 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001204}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001205class VST2QWB<bits<4> op7_4, string Dt>
1206 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001207 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001208 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001209 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1210 "$Rn.addr = $wb", []> {
1211 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001212}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001213
Owen Andersond2f37942010-11-02 21:16:58 +00001214def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1215def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1216def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001217
Owen Andersond2f37942010-11-02 21:16:58 +00001218def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1219def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1220def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001221
Evan Cheng60ff8792010-10-11 22:03:18 +00001222def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1223def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1224def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001225
Evan Cheng60ff8792010-10-11 22:03:18 +00001226def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1227def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1228def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001229
Bob Wilson068b18b2010-03-20 21:15:48 +00001230// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001231def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1232def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1233def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1234def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1235def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1236def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001237
Bob Wilsonb36ec862009-08-06 18:47:44 +00001238// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001239class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1240 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1242 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1243 let Rm = 0b1111;
1244 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001245}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001246
Owen Andersona1a45fd2010-11-02 21:47:03 +00001247def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1248def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1249def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001250
Evan Cheng60ff8792010-10-11 22:03:18 +00001251def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1252def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1253def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001254
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001255// ...with address register writeback:
1256class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1257 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001258 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001259 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001260 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1261 "$Rn.addr = $wb", []> {
1262 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001263}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001264
Owen Andersona1a45fd2010-11-02 21:47:03 +00001265def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1266def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1267def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001268
Evan Cheng60ff8792010-10-11 22:03:18 +00001269def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1270def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1271def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001272
Bob Wilson7de68142011-02-07 17:43:15 +00001273// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001274def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1275def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1276def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1277def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1278def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1279def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001280
Evan Cheng60ff8792010-10-11 22:03:18 +00001281def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1282def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1283def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001284
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001285// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001286def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1287def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1288def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1289
Evan Cheng60ff8792010-10-11 22:03:18 +00001290def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1291def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1292def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001293
Bob Wilsonb36ec862009-08-06 18:47:44 +00001294// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001295class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1296 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001297 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1298 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001299 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001300 let Rm = 0b1111;
1301 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001302}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001303
Owen Andersona1a45fd2010-11-02 21:47:03 +00001304def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1305def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1306def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001307
Evan Cheng60ff8792010-10-11 22:03:18 +00001308def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1309def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1310def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001311
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001312// ...with address register writeback:
1313class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1314 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001315 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001316 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001317 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1318 "$Rn.addr = $wb", []> {
1319 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001320}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001321
Owen Andersona1a45fd2010-11-02 21:47:03 +00001322def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1323def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1324def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1327def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1328def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001329
Bob Wilson7de68142011-02-07 17:43:15 +00001330// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001331def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1332def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1333def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1334def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1335def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1336def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001337
Evan Cheng60ff8792010-10-11 22:03:18 +00001338def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1339def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1340def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001341
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001342// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001343def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1344def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1345def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1346
Evan Cheng60ff8792010-10-11 22:03:18 +00001347def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1348def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1349def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001350
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001351} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1352
Bob Wilson8466fa12010-09-13 23:01:35 +00001353// Classes for VST*LN pseudo-instructions with multi-register operands.
1354// These are expanded to real instructions after register allocation.
1355class VSTQLNPseudo<InstrItinClass itin>
1356 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1357 itin, "">;
1358class VSTQLNWBPseudo<InstrItinClass itin>
1359 : PseudoNLdSt<(outs GPR:$wb),
1360 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1361 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1362class VSTQQLNPseudo<InstrItinClass itin>
1363 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1364 itin, "">;
1365class VSTQQLNWBPseudo<InstrItinClass itin>
1366 : PseudoNLdSt<(outs GPR:$wb),
1367 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1368 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1369class VSTQQQQLNPseudo<InstrItinClass itin>
1370 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1371 itin, "">;
1372class VSTQQQQLNWBPseudo<InstrItinClass itin>
1373 : PseudoNLdSt<(outs GPR:$wb),
1374 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1375 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1376
Bob Wilsonb07c1712009-10-07 21:53:04 +00001377// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001378class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1379 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001380 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001381 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001382 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1383 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001384 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001385}
Mon P Wang183c6272011-05-09 17:47:27 +00001386class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1387 PatFrag StoreOp, SDNode ExtractOp>
1388 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1389 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1390 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001391 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001392 let Rm = 0b1111;
1393}
Bob Wilsond168cef2010-11-03 16:24:53 +00001394class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1395 : VSTQLNPseudo<IIC_VST1ln> {
1396 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1397 addrmode6:$addr)];
1398}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001399
Bob Wilsond168cef2010-11-03 16:24:53 +00001400def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1401 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001402 let Inst{7-5} = lane{2-0};
1403}
Bob Wilsond168cef2010-11-03 16:24:53 +00001404def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1405 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001406 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001407 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001408}
Mon P Wang183c6272011-05-09 17:47:27 +00001409
1410def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001411 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001412 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001413}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001414
Bob Wilsond168cef2010-11-03 16:24:53 +00001415def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1416def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1417def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001418
Bob Wilson746fa172010-12-10 22:13:32 +00001419def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1420 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1421def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1422 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1423
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001424// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001425class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1426 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001427 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001428 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001429 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001430 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001431 "$Rn.addr = $wb",
1432 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
1433 addrmode6:$Rn, am6offset:$Rm))]>;
1434class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1435 : VSTQLNWBPseudo<IIC_VST1lnu> {
1436 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1437 addrmode6:$addr, am6offset:$offset))];
1438}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001439
Bob Wilsonda525062011-02-25 06:42:42 +00001440def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1441 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001442 let Inst{7-5} = lane{2-0};
1443}
Bob Wilsonda525062011-02-25 06:42:42 +00001444def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1445 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001446 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001447 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001448}
Bob Wilsonda525062011-02-25 06:42:42 +00001449def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1450 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001451 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001453}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001454
Bob Wilsonda525062011-02-25 06:42:42 +00001455def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1456def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1457def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1458
1459let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001460
Bob Wilson8a3198b2009-09-01 18:51:56 +00001461// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001462class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001463 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001464 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1465 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001466 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001467 let Rm = 0b1111;
1468 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001469}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001470
Owen Andersonb20594f2010-11-02 22:18:18 +00001471def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1472 let Inst{7-5} = lane{2-0};
1473}
1474def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1475 let Inst{7-6} = lane{1-0};
1476}
1477def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1478 let Inst{7} = lane{0};
1479}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001480
Evan Cheng60ff8792010-10-11 22:03:18 +00001481def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1482def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1483def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001484
Bob Wilson41315282010-03-20 20:39:53 +00001485// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001486def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1487 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001488 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001489}
1490def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1491 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001492 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001493}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001494
Evan Cheng60ff8792010-10-11 22:03:18 +00001495def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1496def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001497
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001498// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001499class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001500 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001501 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001502 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001503 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001504 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001505 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001506}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001507
Owen Andersonb20594f2010-11-02 22:18:18 +00001508def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1509 let Inst{7-5} = lane{2-0};
1510}
1511def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1512 let Inst{7-6} = lane{1-0};
1513}
1514def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1515 let Inst{7} = lane{0};
1516}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001517
Evan Cheng60ff8792010-10-11 22:03:18 +00001518def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1519def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1520def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001521
Owen Andersonb20594f2010-11-02 22:18:18 +00001522def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1523 let Inst{7-6} = lane{1-0};
1524}
1525def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1526 let Inst{7} = lane{0};
1527}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001528
Evan Cheng60ff8792010-10-11 22:03:18 +00001529def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1530def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001531
Bob Wilson8a3198b2009-09-01 18:51:56 +00001532// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001533class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001534 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001535 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001536 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001537 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1538 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001539}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001540
Owen Andersonb20594f2010-11-02 22:18:18 +00001541def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1542 let Inst{7-5} = lane{2-0};
1543}
1544def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1545 let Inst{7-6} = lane{1-0};
1546}
1547def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1548 let Inst{7} = lane{0};
1549}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001550
Evan Cheng60ff8792010-10-11 22:03:18 +00001551def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1552def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1553def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001554
Bob Wilson41315282010-03-20 20:39:53 +00001555// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001556def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1557 let Inst{7-6} = lane{1-0};
1558}
1559def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1560 let Inst{7} = lane{0};
1561}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001562
Evan Cheng60ff8792010-10-11 22:03:18 +00001563def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1564def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001565
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001566// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001567class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001568 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001569 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001570 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001571 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001572 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1573 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001574
Owen Andersonb20594f2010-11-02 22:18:18 +00001575def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1576 let Inst{7-5} = lane{2-0};
1577}
1578def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1579 let Inst{7-6} = lane{1-0};
1580}
1581def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1582 let Inst{7} = lane{0};
1583}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001584
Evan Cheng60ff8792010-10-11 22:03:18 +00001585def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1586def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1587def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001588
Owen Andersonb20594f2010-11-02 22:18:18 +00001589def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1590 let Inst{7-6} = lane{1-0};
1591}
1592def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1593 let Inst{7} = lane{0};
1594}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001595
Evan Cheng60ff8792010-10-11 22:03:18 +00001596def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1597def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001598
Bob Wilson8a3198b2009-09-01 18:51:56 +00001599// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001600class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001601 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001602 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001603 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001604 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001605 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Rm = 0b1111;
1607 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001608}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001609
Owen Andersonb20594f2010-11-02 22:18:18 +00001610def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1611 let Inst{7-5} = lane{2-0};
1612}
1613def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1614 let Inst{7-6} = lane{1-0};
1615}
1616def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1617 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001619}
Bob Wilson56311392009-10-09 00:01:36 +00001620
Evan Cheng60ff8792010-10-11 22:03:18 +00001621def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1622def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1623def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001624
Bob Wilson41315282010-03-20 20:39:53 +00001625// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001626def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1627 let Inst{7-6} = lane{1-0};
1628}
1629def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1630 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001631 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001632}
Bob Wilson56311392009-10-09 00:01:36 +00001633
Evan Cheng60ff8792010-10-11 22:03:18 +00001634def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1635def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001636
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001637// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001638class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001639 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001640 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001641 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001642 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1644 "$Rn.addr = $wb", []> {
1645 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001646}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001647
Owen Andersonb20594f2010-11-02 22:18:18 +00001648def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1649 let Inst{7-5} = lane{2-0};
1650}
1651def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1652 let Inst{7-6} = lane{1-0};
1653}
1654def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1655 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001656 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001657}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001658
Evan Cheng60ff8792010-10-11 22:03:18 +00001659def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1660def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1661def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001662
Owen Andersonb20594f2010-11-02 22:18:18 +00001663def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1664 let Inst{7-6} = lane{1-0};
1665}
1666def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1667 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001668 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001669}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001670
Evan Cheng60ff8792010-10-11 22:03:18 +00001671def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1672def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001673
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001674} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001675
Bob Wilson205a5ca2009-07-08 18:11:30 +00001676
Bob Wilson5bafff32009-06-22 23:27:02 +00001677//===----------------------------------------------------------------------===//
1678// NEON pattern fragments
1679//===----------------------------------------------------------------------===//
1680
1681// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001682def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001683 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1684 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001685}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001686def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001687 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1688 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001689}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001690def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001691 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1692 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001693}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001694def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001695 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1696 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001697}]>;
1698
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001699// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001700def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001701 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1702 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001703}]>;
1704
Bob Wilson5bafff32009-06-22 23:27:02 +00001705// Translate lane numbers from Q registers to D subregs.
1706def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001708}]>;
1709def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001711}]>;
1712def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001714}]>;
1715
1716//===----------------------------------------------------------------------===//
1717// Instruction Classes
1718//===----------------------------------------------------------------------===//
1719
Bob Wilson4711d5c2010-12-13 23:02:37 +00001720// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001721class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001722 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1723 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001724 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1725 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1726 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001728 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1729 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001730 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1731 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1732 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001733
Bob Wilson69bfbd62010-02-17 22:42:54 +00001734// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001735class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001736 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001738 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001739 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1740 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1741 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001742class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001743 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001744 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001746 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1747 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1748 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001749
Bob Wilson973a0742010-08-30 20:02:30 +00001750// Narrow 2-register operations.
1751class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1752 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1753 InstrItinClass itin, string OpcodeStr, string Dt,
1754 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001755 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1756 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1757 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001758
Bob Wilson5bafff32009-06-22 23:27:02 +00001759// Narrow 2-register intrinsics.
1760class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1761 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001763 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001764 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1765 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1766 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001767
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001768// Long 2-register operations (currently only used for VMOVL).
1769class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1770 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1771 InstrItinClass itin, string OpcodeStr, string Dt,
1772 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001773 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1774 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1775 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001776
Bob Wilson04063562010-12-15 22:14:12 +00001777// Long 2-register intrinsics.
1778class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1779 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1780 InstrItinClass itin, string OpcodeStr, string Dt,
1781 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1782 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1783 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1784 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1785
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001786// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001787class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001788 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001789 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001790 OpcodeStr, Dt, "$Vd, $Vm",
1791 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001792class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001794 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1795 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1796 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001797
Bob Wilson4711d5c2010-12-13 23:02:37 +00001798// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001799class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001801 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001802 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001803 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1804 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1805 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001806 let isCommutable = Commutable;
1807}
1808// Same as N3VD but no data type.
1809class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1810 InstrItinClass itin, string OpcodeStr,
1811 ValueType ResTy, ValueType OpTy,
1812 SDNode OpNode, bit Commutable>
1813 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001814 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1815 OpcodeStr, "$Vd, $Vn, $Vm", "",
1816 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 let isCommutable = Commutable;
1818}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001819
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001820class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001821 InstrItinClass itin, string OpcodeStr, string Dt,
1822 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001823 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001824 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1825 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1826 [(set (Ty DPR:$Vd),
1827 (Ty (ShOp (Ty DPR:$Vn),
1828 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 let isCommutable = 0;
1830}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001831class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001833 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001834 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1835 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1836 [(set (Ty DPR:$Vd),
1837 (Ty (ShOp (Ty DPR:$Vn),
1838 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001839 let isCommutable = 0;
1840}
1841
Bob Wilson5bafff32009-06-22 23:27:02 +00001842class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001844 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001845 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001846 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1847 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1848 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001849 let isCommutable = Commutable;
1850}
1851class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1852 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001853 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001854 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001855 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1856 OpcodeStr, "$Vd, $Vn, $Vm", "",
1857 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001858 let isCommutable = Commutable;
1859}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001860class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001862 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001863 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001864 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1865 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1866 [(set (ResTy QPR:$Vd),
1867 (ResTy (ShOp (ResTy QPR:$Vn),
1868 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001869 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001870 let isCommutable = 0;
1871}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001872class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001873 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001874 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001875 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1876 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1877 [(set (ResTy QPR:$Vd),
1878 (ResTy (ShOp (ResTy QPR:$Vn),
1879 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001880 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001881 let isCommutable = 0;
1882}
Bob Wilson5bafff32009-06-22 23:27:02 +00001883
1884// Basic 3-register intrinsics, both double- and quad-register.
1885class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001886 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001887 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001888 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001889 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1890 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1891 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001892 let isCommutable = Commutable;
1893}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001894class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001896 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001897 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1898 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1899 [(set (Ty DPR:$Vd),
1900 (Ty (IntOp (Ty DPR:$Vn),
1901 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001902 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001903 let isCommutable = 0;
1904}
David Goodwin658ea602009-09-25 18:38:29 +00001905class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001907 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001908 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1909 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1910 [(set (Ty DPR:$Vd),
1911 (Ty (IntOp (Ty DPR:$Vn),
1912 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001913 let isCommutable = 0;
1914}
Owen Anderson3557d002010-10-26 20:56:57 +00001915class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1916 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001917 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001918 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1919 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1920 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1921 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001922 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001923}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001924
Bob Wilson5bafff32009-06-22 23:27:02 +00001925class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001926 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001927 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001928 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001929 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1930 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1931 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001932 let isCommutable = Commutable;
1933}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001934class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 string OpcodeStr, string Dt,
1936 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001937 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001938 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1939 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1940 [(set (ResTy QPR:$Vd),
1941 (ResTy (IntOp (ResTy QPR:$Vn),
1942 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001943 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001944 let isCommutable = 0;
1945}
David Goodwin658ea602009-09-25 18:38:29 +00001946class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 string OpcodeStr, string Dt,
1948 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001949 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001950 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1951 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1952 [(set (ResTy QPR:$Vd),
1953 (ResTy (IntOp (ResTy QPR:$Vn),
1954 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001955 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001956 let isCommutable = 0;
1957}
Owen Anderson3557d002010-10-26 20:56:57 +00001958class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1959 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001960 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001961 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1962 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1963 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1964 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001965 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001966}
Bob Wilson5bafff32009-06-22 23:27:02 +00001967
Bob Wilson4711d5c2010-12-13 23:02:37 +00001968// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001969class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001971 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001973 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1974 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1975 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1976 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1977
David Goodwin658ea602009-09-25 18:38:29 +00001978class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001979 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001980 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001981 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001982 (outs DPR:$Vd),
1983 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001984 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1986 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001987 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001988 (Ty (MulOp DPR:$Vn,
1989 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001990 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001991class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001992 string OpcodeStr, string Dt,
1993 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001994 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001995 (outs DPR:$Vd),
1996 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001997 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001998 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1999 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002001 (Ty (MulOp DPR:$Vn,
2002 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002004
Bob Wilson5bafff32009-06-22 23:27:02 +00002005class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002007 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002009 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2010 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2011 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2012 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002013class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002015 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002016 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002017 (outs QPR:$Vd),
2018 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002019 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002020 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2021 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002022 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002023 (ResTy (MulOp QPR:$Vn,
2024 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002025 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002026class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002027 string OpcodeStr, string Dt,
2028 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002029 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002030 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002031 (outs QPR:$Vd),
2032 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002033 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002034 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2035 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002036 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002037 (ResTy (MulOp QPR:$Vn,
2038 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002039 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002040
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002041// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2042class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2043 InstrItinClass itin, string OpcodeStr, string Dt,
2044 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2045 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002046 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2047 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2048 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2049 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002050class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2051 InstrItinClass itin, string OpcodeStr, string Dt,
2052 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2053 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002054 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2055 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2056 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2057 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002058
Bob Wilson5bafff32009-06-22 23:27:02 +00002059// Neon 3-argument intrinsics, both double- and quad-register.
2060// The destination register is also used as the first source operand register.
2061class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002063 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002065 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2066 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2067 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2068 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002069class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002073 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2074 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2075 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2076 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002077
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002078// Long Multiply-Add/Sub operations.
2079class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2080 InstrItinClass itin, string OpcodeStr, string Dt,
2081 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2082 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002083 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2084 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2085 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2086 (TyQ (MulOp (TyD DPR:$Vn),
2087 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002088class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2089 InstrItinClass itin, string OpcodeStr, string Dt,
2090 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002091 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002092 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002093 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002094 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2095 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002096 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 (TyQ (MulOp (TyD DPR:$Vn),
2098 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002099 imm:$lane))))))]>;
2100class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2101 InstrItinClass itin, string OpcodeStr, string Dt,
2102 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002103 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002104 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002105 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2107 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002108 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 (TyQ (MulOp (TyD DPR:$Vn),
2110 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002111 imm:$lane))))))]>;
2112
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002113// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2114class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2115 InstrItinClass itin, string OpcodeStr, string Dt,
2116 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2117 SDNode OpNode>
2118 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002119 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2120 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2121 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2122 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2123 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002124
Bob Wilson5bafff32009-06-22 23:27:02 +00002125// Neon Long 3-argument intrinsic. The destination register is
2126// a quad-register and is also used as the first source operand register.
2127class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002129 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002131 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2132 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2133 [(set QPR:$Vd,
2134 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002135class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 string OpcodeStr, string Dt,
2137 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002138 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002139 (outs QPR:$Vd),
2140 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002141 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002142 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2143 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002144 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002145 (OpTy DPR:$Vn),
2146 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002147 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2149 InstrItinClass itin, string OpcodeStr, string Dt,
2150 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002151 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002152 (outs QPR:$Vd),
2153 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002154 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002155 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2156 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002157 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002158 (OpTy DPR:$Vn),
2159 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002160 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002161
Bob Wilson5bafff32009-06-22 23:27:02 +00002162// Narrowing 3-register intrinsics.
2163class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002164 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 Intrinsic IntOp, bit Commutable>
2166 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002167 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2168 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2169 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 let isCommutable = Commutable;
2171}
2172
Bob Wilson04d6c282010-08-29 05:57:34 +00002173// Long 3-register operations.
2174class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2175 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002176 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2177 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002178 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2179 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2180 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002181 let isCommutable = Commutable;
2182}
2183class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2184 InstrItinClass itin, string OpcodeStr, string Dt,
2185 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002186 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2188 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2189 [(set QPR:$Vd,
2190 (TyQ (OpNode (TyD DPR:$Vn),
2191 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002192class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2193 InstrItinClass itin, string OpcodeStr, string Dt,
2194 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002195 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2197 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2198 [(set QPR:$Vd,
2199 (TyQ (OpNode (TyD DPR:$Vn),
2200 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002201
2202// Long 3-register operations with explicitly extended operands.
2203class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2204 InstrItinClass itin, string OpcodeStr, string Dt,
2205 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2206 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002207 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002208 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2209 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2210 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2211 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002212 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002213}
2214
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002215// Long 3-register intrinsics with explicit extend (VABDL).
2216class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2217 InstrItinClass itin, string OpcodeStr, string Dt,
2218 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2219 bit Commutable>
2220 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2222 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2223 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2224 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002225 let isCommutable = Commutable;
2226}
2227
Bob Wilson5bafff32009-06-22 23:27:02 +00002228// Long 3-register intrinsics.
2229class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 InstrItinClass itin, string OpcodeStr, string Dt,
2231 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002232 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002233 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2234 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2235 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 let isCommutable = Commutable;
2237}
David Goodwin658ea602009-09-25 18:38:29 +00002238class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002239 string OpcodeStr, string Dt,
2240 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002241 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002242 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2243 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2244 [(set (ResTy QPR:$Vd),
2245 (ResTy (IntOp (OpTy DPR:$Vn),
2246 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002247 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002248class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2249 InstrItinClass itin, string OpcodeStr, string Dt,
2250 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002251 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2253 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2254 [(set (ResTy QPR:$Vd),
2255 (ResTy (IntOp (OpTy DPR:$Vn),
2256 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002257 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002258
Bob Wilson04d6c282010-08-29 05:57:34 +00002259// Wide 3-register operations.
2260class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2261 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2262 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002264 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2265 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2266 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2267 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 let isCommutable = Commutable;
2269}
2270
2271// Pairwise long 2-register intrinsics, both double- and quad-register.
2272class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002273 bits<2> op17_16, bits<5> op11_7, bit op4,
2274 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002275 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002276 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2277 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2278 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 bits<2> op17_16, bits<5> op11_7, bit op4,
2281 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2284 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2285 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002286
2287// Pairwise long 2-register accumulate intrinsics,
2288// both double- and quad-register.
2289// The destination register is also used as the first source operand register.
2290class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002291 bits<2> op17_16, bits<5> op11_7, bit op4,
2292 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2294 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002295 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2296 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2297 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002299 bits<2> op17_16, bits<5> op11_7, bit op4,
2300 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2302 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002303 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2304 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2305 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
2307// Shift by immediate,
2308// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002309class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002310 Format f, InstrItinClass itin, Operand ImmTy,
2311 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002312 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002313 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2315 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002316class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002317 Format f, InstrItinClass itin, Operand ImmTy,
2318 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002319 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002320 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2322 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002323
Johnny Chen6c8648b2010-03-17 23:26:50 +00002324// Long shift by immediate.
2325class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2326 string OpcodeStr, string Dt,
2327 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2328 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002329 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2330 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2331 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002332 (i32 imm:$SIMM))))]>;
2333
Bob Wilson5bafff32009-06-22 23:27:02 +00002334// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002335class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002337 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002338 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002339 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002340 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2341 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 (i32 imm:$SIMM))))]>;
2343
2344// Shift right by immediate and accumulate,
2345// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002346class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002347 Operand ImmTy, string OpcodeStr, string Dt,
2348 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002349 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002350 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002351 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2352 [(set DPR:$Vd, (Ty (add DPR:$src1,
2353 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002354class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002355 Operand ImmTy, string OpcodeStr, string Dt,
2356 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002357 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002358 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002359 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2360 [(set QPR:$Vd, (Ty (add QPR:$src1,
2361 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362
2363// Shift by immediate and insert,
2364// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002365class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002366 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2367 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002368 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002369 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002370 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2371 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002372class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002373 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2374 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002375 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002376 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002377 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2378 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380// Convert, with fractional bits immediate,
2381// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002382class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002385 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002386 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2387 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2388 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002389class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002392 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002393 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2394 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2395 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
2397//===----------------------------------------------------------------------===//
2398// Multiclasses
2399//===----------------------------------------------------------------------===//
2400
Bob Wilson916ac5b2009-10-03 04:44:16 +00002401// Abbreviations used in multiclass suffixes:
2402// Q = quarter int (8 bit) elements
2403// H = half int (16 bit) elements
2404// S = single int (32 bit) elements
2405// D = double int (64 bit) elements
2406
Bob Wilson094dd802010-12-18 00:42:58 +00002407// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002408
Bob Wilson094dd802010-12-18 00:42:58 +00002409// Neon 2-register comparisons.
2410// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002411multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2412 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002413 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002414 // 64-bit vector types.
2415 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002417 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002418 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002419 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002420 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002421 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002423 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002424 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002425 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002426 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002427 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002428 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002429 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002430 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002431 let Inst{10} = 1; // overwrite F = 1
2432 }
2433
2434 // 128-bit vector types.
2435 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002436 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002437 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002438 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002439 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002441 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002442 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002443 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002445 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002446 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002447 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002448 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002449 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002450 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002451 let Inst{10} = 1; // overwrite F = 1
2452 }
2453}
2454
Bob Wilson094dd802010-12-18 00:42:58 +00002455
2456// Neon 2-register vector intrinsics,
2457// element sizes of 8, 16 and 32 bits:
2458multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2459 bits<5> op11_7, bit op4,
2460 InstrItinClass itinD, InstrItinClass itinQ,
2461 string OpcodeStr, string Dt, Intrinsic IntOp> {
2462 // 64-bit vector types.
2463 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2464 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2465 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2466 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2467 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2468 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2469
2470 // 128-bit vector types.
2471 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2472 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2473 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2474 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2475 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2476 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2477}
2478
2479
2480// Neon Narrowing 2-register vector operations,
2481// source operand element sizes of 16, 32 and 64 bits:
2482multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2483 bits<5> op11_7, bit op6, bit op4,
2484 InstrItinClass itin, string OpcodeStr, string Dt,
2485 SDNode OpNode> {
2486 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2487 itin, OpcodeStr, !strconcat(Dt, "16"),
2488 v8i8, v8i16, OpNode>;
2489 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2490 itin, OpcodeStr, !strconcat(Dt, "32"),
2491 v4i16, v4i32, OpNode>;
2492 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2493 itin, OpcodeStr, !strconcat(Dt, "64"),
2494 v2i32, v2i64, OpNode>;
2495}
2496
2497// Neon Narrowing 2-register vector intrinsics,
2498// source operand element sizes of 16, 32 and 64 bits:
2499multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2500 bits<5> op11_7, bit op6, bit op4,
2501 InstrItinClass itin, string OpcodeStr, string Dt,
2502 Intrinsic IntOp> {
2503 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2504 itin, OpcodeStr, !strconcat(Dt, "16"),
2505 v8i8, v8i16, IntOp>;
2506 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2507 itin, OpcodeStr, !strconcat(Dt, "32"),
2508 v4i16, v4i32, IntOp>;
2509 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2510 itin, OpcodeStr, !strconcat(Dt, "64"),
2511 v2i32, v2i64, IntOp>;
2512}
2513
2514
2515// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2516// source operand element sizes of 16, 32 and 64 bits:
2517multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2518 string OpcodeStr, string Dt, SDNode OpNode> {
2519 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2520 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2521 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2522 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2523 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2524 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2525}
2526
2527
Bob Wilson5bafff32009-06-22 23:27:02 +00002528// Neon 3-register vector operations.
2529
2530// First with only element sizes of 8, 16 and 32 bits:
2531multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002532 InstrItinClass itinD16, InstrItinClass itinD32,
2533 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002534 string OpcodeStr, string Dt,
2535 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002537 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002538 OpcodeStr, !strconcat(Dt, "8"),
2539 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002540 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002541 OpcodeStr, !strconcat(Dt, "16"),
2542 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002543 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002544 OpcodeStr, !strconcat(Dt, "32"),
2545 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002546
2547 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002548 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002549 OpcodeStr, !strconcat(Dt, "8"),
2550 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002551 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002552 OpcodeStr, !strconcat(Dt, "16"),
2553 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002554 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002555 OpcodeStr, !strconcat(Dt, "32"),
2556 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002557}
2558
Evan Chengf81bf152009-11-23 21:57:23 +00002559multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2560 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2561 v4i16, ShOp>;
2562 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002563 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002564 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002565 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002566 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002567 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002568}
2569
Bob Wilson5bafff32009-06-22 23:27:02 +00002570// ....then also with element size 64 bits:
2571multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002572 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 string OpcodeStr, string Dt,
2574 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002575 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002577 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 OpcodeStr, !strconcat(Dt, "64"),
2579 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002580 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 OpcodeStr, !strconcat(Dt, "64"),
2582 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583}
2584
2585
Bob Wilson5bafff32009-06-22 23:27:02 +00002586// Neon 3-register vector intrinsics.
2587
2588// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002589multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002590 InstrItinClass itinD16, InstrItinClass itinD32,
2591 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 string OpcodeStr, string Dt,
2593 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002595 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002596 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002597 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002598 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002600 v2i32, v2i32, IntOp, Commutable>;
2601
2602 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002603 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002604 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002606 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 v4i32, v4i32, IntOp, Commutable>;
2609}
Owen Anderson3557d002010-10-26 20:56:57 +00002610multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2611 InstrItinClass itinD16, InstrItinClass itinD32,
2612 InstrItinClass itinQ16, InstrItinClass itinQ32,
2613 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002614 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002615 // 64-bit vector types.
2616 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2617 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002618 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002619 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2620 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002621 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002622
2623 // 128-bit vector types.
2624 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2625 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002626 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002627 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2628 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002629 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002630}
Bob Wilson5bafff32009-06-22 23:27:02 +00002631
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002632multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002633 InstrItinClass itinD16, InstrItinClass itinD32,
2634 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002636 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002637 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002638 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002640 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002641 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002642 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002643 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002644}
2645
Bob Wilson5bafff32009-06-22 23:27:02 +00002646// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002647multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002648 InstrItinClass itinD16, InstrItinClass itinD32,
2649 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 string OpcodeStr, string Dt,
2651 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002652 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002654 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002655 OpcodeStr, !strconcat(Dt, "8"),
2656 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002657 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "8"),
2659 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660}
Owen Anderson3557d002010-10-26 20:56:57 +00002661multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2662 InstrItinClass itinD16, InstrItinClass itinD32,
2663 InstrItinClass itinQ16, InstrItinClass itinQ32,
2664 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002665 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002666 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002667 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002668 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2669 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002670 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002671 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2672 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002673 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002674}
2675
Bob Wilson5bafff32009-06-22 23:27:02 +00002676
2677// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002678multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002679 InstrItinClass itinD16, InstrItinClass itinD32,
2680 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 string OpcodeStr, string Dt,
2682 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002683 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002685 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002686 OpcodeStr, !strconcat(Dt, "64"),
2687 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002688 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002689 OpcodeStr, !strconcat(Dt, "64"),
2690 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002691}
Owen Anderson3557d002010-10-26 20:56:57 +00002692multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2693 InstrItinClass itinD16, InstrItinClass itinD32,
2694 InstrItinClass itinQ16, InstrItinClass itinQ32,
2695 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002696 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002697 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002698 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002699 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2700 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002701 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002702 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2703 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002704 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002705}
Bob Wilson5bafff32009-06-22 23:27:02 +00002706
Bob Wilson5bafff32009-06-22 23:27:02 +00002707// Neon Narrowing 3-register vector intrinsics,
2708// source operand element sizes of 16, 32 and 64 bits:
2709multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 string OpcodeStr, string Dt,
2711 Intrinsic IntOp, bit Commutable = 0> {
2712 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2713 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002715 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2716 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002718 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2719 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 v2i32, v2i64, IntOp, Commutable>;
2721}
2722
2723
Bob Wilson04d6c282010-08-29 05:57:34 +00002724// Neon Long 3-register vector operations.
2725
2726multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2727 InstrItinClass itin16, InstrItinClass itin32,
2728 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002729 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002730 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2731 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002732 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002733 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002734 OpcodeStr, !strconcat(Dt, "16"),
2735 v4i32, v4i16, OpNode, Commutable>;
2736 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2737 OpcodeStr, !strconcat(Dt, "32"),
2738 v2i64, v2i32, OpNode, Commutable>;
2739}
2740
2741multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2742 InstrItinClass itin, string OpcodeStr, string Dt,
2743 SDNode OpNode> {
2744 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2745 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2746 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2747 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2748}
2749
2750multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2751 InstrItinClass itin16, InstrItinClass itin32,
2752 string OpcodeStr, string Dt,
2753 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2754 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2755 OpcodeStr, !strconcat(Dt, "8"),
2756 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002757 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002758 OpcodeStr, !strconcat(Dt, "16"),
2759 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2760 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2761 OpcodeStr, !strconcat(Dt, "32"),
2762 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002763}
2764
Bob Wilson5bafff32009-06-22 23:27:02 +00002765// Neon Long 3-register vector intrinsics.
2766
2767// First with only element sizes of 16 and 32 bits:
2768multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002769 InstrItinClass itin16, InstrItinClass itin32,
2770 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002771 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002772 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, !strconcat(Dt, "16"),
2774 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002775 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "32"),
2777 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002778}
2779
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002780multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 InstrItinClass itin, string OpcodeStr, string Dt,
2782 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002783 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002785 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002787}
2788
Bob Wilson5bafff32009-06-22 23:27:02 +00002789// ....then also with element size of 8 bits:
2790multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002791 InstrItinClass itin16, InstrItinClass itin32,
2792 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002793 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002794 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002796 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "8"),
2798 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002799}
2800
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002801// ....with explicit extend (VABDL).
2802multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2803 InstrItinClass itin, string OpcodeStr, string Dt,
2804 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2805 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2806 OpcodeStr, !strconcat(Dt, "8"),
2807 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002808 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002809 OpcodeStr, !strconcat(Dt, "16"),
2810 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2811 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2812 OpcodeStr, !strconcat(Dt, "32"),
2813 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2814}
2815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816
2817// Neon Wide 3-register vector intrinsics,
2818// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002819multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2820 string OpcodeStr, string Dt,
2821 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2822 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2823 OpcodeStr, !strconcat(Dt, "8"),
2824 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2825 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2826 OpcodeStr, !strconcat(Dt, "16"),
2827 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2828 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2829 OpcodeStr, !strconcat(Dt, "32"),
2830 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002831}
2832
2833
2834// Neon Multiply-Op vector operations,
2835// element sizes of 8, 16 and 32 bits:
2836multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002837 InstrItinClass itinD16, InstrItinClass itinD32,
2838 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002841 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002843 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002844 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002845 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002847
2848 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002849 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002851 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002852 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002853 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002854 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002855}
2856
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002857multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002858 InstrItinClass itinD16, InstrItinClass itinD32,
2859 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002861 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002863 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002865 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002866 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2867 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002868 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002869 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2870 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002871}
Bob Wilson5bafff32009-06-22 23:27:02 +00002872
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002873// Neon Intrinsic-Op vector operations,
2874// element sizes of 8, 16 and 32 bits:
2875multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2876 InstrItinClass itinD, InstrItinClass itinQ,
2877 string OpcodeStr, string Dt, Intrinsic IntOp,
2878 SDNode OpNode> {
2879 // 64-bit vector types.
2880 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2881 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2882 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2883 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2884 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2885 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2886
2887 // 128-bit vector types.
2888 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2889 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2890 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2891 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2892 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2893 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2894}
2895
Bob Wilson5bafff32009-06-22 23:27:02 +00002896// Neon 3-argument intrinsics,
2897// element sizes of 8, 16 and 32 bits:
2898multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002899 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002902 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002903 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002904 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002905 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002906 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002907 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002908
2909 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002910 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002911 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002912 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002913 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002914 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002915 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916}
2917
2918
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002919// Neon Long Multiply-Op vector operations,
2920// element sizes of 8, 16 and 32 bits:
2921multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2922 InstrItinClass itin16, InstrItinClass itin32,
2923 string OpcodeStr, string Dt, SDNode MulOp,
2924 SDNode OpNode> {
2925 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2926 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2927 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2928 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2929 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2930 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2931}
2932
2933multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2934 string Dt, SDNode MulOp, SDNode OpNode> {
2935 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2936 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2937 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2938 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2939}
2940
2941
Bob Wilson5bafff32009-06-22 23:27:02 +00002942// Neon Long 3-argument intrinsics.
2943
2944// First with only element sizes of 16 and 32 bits:
2945multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002946 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002947 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002948 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002950 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002951 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952}
2953
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002954multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002956 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002958 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002959 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002960}
2961
Bob Wilson5bafff32009-06-22 23:27:02 +00002962// ....then also with element size of 8 bits:
2963multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002964 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002966 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2967 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002968 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969}
2970
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002971// ....with explicit extend (VABAL).
2972multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2973 InstrItinClass itin, string OpcodeStr, string Dt,
2974 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2975 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2976 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2977 IntOp, ExtOp, OpNode>;
2978 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2979 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2980 IntOp, ExtOp, OpNode>;
2981 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2982 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2983 IntOp, ExtOp, OpNode>;
2984}
2985
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
Bob Wilson5bafff32009-06-22 23:27:02 +00002987// Neon Pairwise long 2-register intrinsics,
2988// element sizes of 8, 16 and 32 bits:
2989multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2990 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 // 64-bit vector types.
2993 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000 // 128-bit vector types.
3001 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007}
3008
3009
3010// Neon Pairwise long 2-register accumulate intrinsics,
3011// element sizes of 8, 16 and 32 bits:
3012multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3013 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003015 // 64-bit vector types.
3016 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003017 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
3023 // 128-bit vector types.
3024 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030}
3031
3032
3033// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003034// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003036multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3037 InstrItinClass itin, string OpcodeStr, string Dt,
3038 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003039 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003040 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003042 let Inst{21-19} = 0b001; // imm6 = 001xxx
3043 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003044 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003046 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3047 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003048 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003050 let Inst{21} = 0b1; // imm6 = 1xxxxx
3051 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003052 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003053 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003054 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
3056 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003057 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003059 let Inst{21-19} = 0b001; // imm6 = 001xxx
3060 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003061 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003063 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3064 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003065 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003066 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003067 let Inst{21} = 0b1; // imm6 = 1xxxxx
3068 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003069 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3070 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3071 // imm6 = xxxxxx
3072}
3073multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3074 InstrItinClass itin, string OpcodeStr, string Dt,
3075 SDNode OpNode> {
3076 // 64-bit vector types.
3077 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3078 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3079 let Inst{21-19} = 0b001; // imm6 = 001xxx
3080 }
3081 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3082 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3083 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3084 }
3085 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3086 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3087 let Inst{21} = 0b1; // imm6 = 1xxxxx
3088 }
3089 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3090 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3091 // imm6 = xxxxxx
3092
3093 // 128-bit vector types.
3094 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3095 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3096 let Inst{21-19} = 0b001; // imm6 = 001xxx
3097 }
3098 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3099 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3100 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3101 }
3102 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3103 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3104 let Inst{21} = 0b1; // imm6 = 1xxxxx
3105 }
3106 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003108 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003109}
3110
Bob Wilson5bafff32009-06-22 23:27:02 +00003111// Neon Shift-Accumulate vector operations,
3112// element sizes of 8, 16, 32 and 64 bits:
3113multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003116 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003118 let Inst{21-19} = 0b001; // imm6 = 001xxx
3119 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003120 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003122 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3123 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003124 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003126 let Inst{21} = 0b1; // imm6 = 1xxxxx
3127 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003128 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003130 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003131
3132 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003133 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003135 let Inst{21-19} = 0b001; // imm6 = 001xxx
3136 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003137 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003138 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003139 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3140 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003141 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003143 let Inst{21} = 0b1; // imm6 = 1xxxxx
3144 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003145 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003147 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003148}
3149
Bob Wilson5bafff32009-06-22 23:27:02 +00003150// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003151// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003152// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003153multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3154 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003155 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003156 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3157 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003158 let Inst{21-19} = 0b001; // imm6 = 001xxx
3159 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003160 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3161 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003162 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3163 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003164 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3165 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003166 let Inst{21} = 0b1; // imm6 = 1xxxxx
3167 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003168 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3169 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003170 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003171
3172 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003173 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3174 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003175 let Inst{21-19} = 0b001; // imm6 = 001xxx
3176 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003177 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3178 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003179 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3180 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003181 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3182 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003183 let Inst{21} = 0b1; // imm6 = 1xxxxx
3184 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003185 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3186 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3187 // imm6 = xxxxxx
3188}
3189multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3190 string OpcodeStr> {
3191 // 64-bit vector types.
3192 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3193 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3194 let Inst{21-19} = 0b001; // imm6 = 001xxx
3195 }
3196 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3197 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3198 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3199 }
3200 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3201 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3202 let Inst{21} = 0b1; // imm6 = 1xxxxx
3203 }
3204 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3205 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3206 // imm6 = xxxxxx
3207
3208 // 128-bit vector types.
3209 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3210 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3211 let Inst{21-19} = 0b001; // imm6 = 001xxx
3212 }
3213 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3214 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3215 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3216 }
3217 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3218 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3219 let Inst{21} = 0b1; // imm6 = 1xxxxx
3220 }
3221 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3222 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003223 // imm6 = xxxxxx
3224}
3225
3226// Neon Shift Long operations,
3227// element sizes of 8, 16, 32 bits:
3228multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003230 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003232 let Inst{21-19} = 0b001; // imm6 = 001xxx
3233 }
3234 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003236 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3237 }
3238 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003240 let Inst{21} = 0b1; // imm6 = 1xxxxx
3241 }
3242}
3243
3244// Neon Shift Narrow operations,
3245// element sizes of 16, 32, 64 bits:
3246multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003248 SDNode OpNode> {
3249 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003250 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003251 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003252 let Inst{21-19} = 0b001; // imm6 = 001xxx
3253 }
3254 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003255 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003256 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003257 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3258 }
3259 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003260 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003261 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003262 let Inst{21} = 0b1; // imm6 = 1xxxxx
3263 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003264}
3265
3266//===----------------------------------------------------------------------===//
3267// Instruction Definitions.
3268//===----------------------------------------------------------------------===//
3269
3270// Vector Add Operations.
3271
3272// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003273defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003274 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003275def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003276 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003277def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003278 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003280defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3281 "vaddl", "s", add, sext, 1>;
3282defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3283 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003285defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3286defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003288defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3289 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3290 "vhadd", "s", int_arm_neon_vhadds, 1>;
3291defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3292 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3293 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003294// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003295defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3296 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3297 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3298defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3299 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3300 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003302defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3303 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3304 "vqadd", "s", int_arm_neon_vqadds, 1>;
3305defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3306 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3307 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003308// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003309defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3310 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003311// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003312defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3313 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315// Vector Multiply Operations.
3316
3317// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003318defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003320def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3321 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3322def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3323 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003324def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003325 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003326def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003327 v4f32, v4f32, fmul, 1>;
3328defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3329def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3330def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3331 v2f32, fmul>;
3332
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003333def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3334 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3335 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3336 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003337 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003338 (SubReg_i16_lane imm:$lane)))>;
3339def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3340 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3341 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3342 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003343 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003344 (SubReg_i32_lane imm:$lane)))>;
3345def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3346 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3347 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3348 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003349 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003350 (SubReg_i32_lane imm:$lane)))>;
3351
Bob Wilson5bafff32009-06-22 23:27:02 +00003352// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003353defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003354 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003355 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003356defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3357 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003359def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003360 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3361 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003362 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3363 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003364 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003365 (SubReg_i16_lane imm:$lane)))>;
3366def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003367 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3368 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003369 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3370 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003371 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003372 (SubReg_i32_lane imm:$lane)))>;
3373
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003375defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3376 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003377 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003378defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3379 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003381def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003382 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3383 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003384 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3385 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003386 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003387 (SubReg_i16_lane imm:$lane)))>;
3388def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003389 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3390 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003391 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3392 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003393 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003394 (SubReg_i32_lane imm:$lane)))>;
3395
Bob Wilson5bafff32009-06-22 23:27:02 +00003396// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003397defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3398 "vmull", "s", NEONvmulls, 1>;
3399defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3400 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003401def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003402 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003403defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3404defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003405
Bob Wilson5bafff32009-06-22 23:27:02 +00003406// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003407defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3408 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3409defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3410 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003411
3412// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3413
3414// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003415defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3417def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003418 v2f32, fmul_su, fadd_mlx>,
3419 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003420def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003421 v4f32, fmul_su, fadd_mlx>,
3422 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003423defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3425def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003426 v2f32, fmul_su, fadd_mlx>,
3427 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003428def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003429 v4f32, v2f32, fmul_su, fadd_mlx>,
3430 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003431
3432def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003433 (mul (v8i16 QPR:$src2),
3434 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3435 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003436 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003437 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003438 (SubReg_i16_lane imm:$lane)))>;
3439
3440def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003441 (mul (v4i32 QPR:$src2),
3442 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3443 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003444 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003445 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003446 (SubReg_i32_lane imm:$lane)))>;
3447
Evan Cheng48575f62010-12-05 22:04:16 +00003448def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3449 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003450 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003451 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3452 (v4f32 QPR:$src2),
3453 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003454 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003455 (SubReg_i32_lane imm:$lane)))>,
3456 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003457
Bob Wilson5bafff32009-06-22 23:27:02 +00003458// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003459defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3460 "vmlal", "s", NEONvmulls, add>;
3461defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3462 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003463
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003464defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3465defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003466
Bob Wilson5bafff32009-06-22 23:27:02 +00003467// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003468defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003469 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003470defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003471
Bob Wilson5bafff32009-06-22 23:27:02 +00003472// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003473defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3475def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003476 v2f32, fmul_su, fsub_mlx>,
3477 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003478def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003479 v4f32, fmul_su, fsub_mlx>,
3480 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003481defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003482 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3483def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003484 v2f32, fmul_su, fsub_mlx>,
3485 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003486def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003487 v4f32, v2f32, fmul_su, fsub_mlx>,
3488 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003489
3490def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003491 (mul (v8i16 QPR:$src2),
3492 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3493 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003494 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003495 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003496 (SubReg_i16_lane imm:$lane)))>;
3497
3498def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003499 (mul (v4i32 QPR:$src2),
3500 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3501 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003502 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003503 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504 (SubReg_i32_lane imm:$lane)))>;
3505
Evan Cheng48575f62010-12-05 22:04:16 +00003506def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3507 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003508 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3509 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003510 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003511 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003512 (SubReg_i32_lane imm:$lane)))>,
3513 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003514
Bob Wilson5bafff32009-06-22 23:27:02 +00003515// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003516defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3517 "vmlsl", "s", NEONvmulls, sub>;
3518defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3519 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003520
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003521defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3522defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003523
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003525defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003526 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003527defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003528
3529// Vector Subtract Operations.
3530
3531// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003532defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003533 "vsub", "i", sub, 0>;
3534def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003535 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003536def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003537 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003538// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003539defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3540 "vsubl", "s", sub, sext, 0>;
3541defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3542 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003544defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3545defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003546// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003547defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003548 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003549 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003550defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003551 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003552 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003553// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003554defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003555 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003556 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003557defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003558 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003561defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3562 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003563// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003564defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3565 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003566
3567// Vector Comparisons.
3568
3569// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003570defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3571 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003572def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003573 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003574def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003575 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003576
Johnny Chen363ac582010-02-23 01:42:58 +00003577defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003578 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003579
Bob Wilson5bafff32009-06-22 23:27:02 +00003580// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003581defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3582 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003583defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003584 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003585def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3586 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003587def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003588 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003589
Johnny Chen363ac582010-02-23 01:42:58 +00003590defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003591 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003592defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003593 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003594
Bob Wilson5bafff32009-06-22 23:27:02 +00003595// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003596defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3597 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3598defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3599 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003600def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003601 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003602def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003603 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003604
Johnny Chen363ac582010-02-23 01:42:58 +00003605defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003606 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003607defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003608 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003609
Bob Wilson5bafff32009-06-22 23:27:02 +00003610// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003611def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3612 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3613def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3614 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003615// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003616def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3617 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3618def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3619 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003621defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003622 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623
3624// Vector Bitwise Operations.
3625
Bob Wilsoncba270d2010-07-13 21:16:48 +00003626def vnotd : PatFrag<(ops node:$in),
3627 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3628def vnotq : PatFrag<(ops node:$in),
3629 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003630
3631
Bob Wilson5bafff32009-06-22 23:27:02 +00003632// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003633def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3634 v2i32, v2i32, and, 1>;
3635def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3636 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003637
3638// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003639def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3640 v2i32, v2i32, xor, 1>;
3641def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3642 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003645def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3646 v2i32, v2i32, or, 1>;
3647def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3648 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003649
Owen Andersond9668172010-11-03 22:44:51 +00003650def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3651 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3652 IIC_VMOVImm,
3653 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3654 [(set DPR:$Vd,
3655 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3656 let Inst{9} = SIMM{9};
3657}
3658
Owen Anderson080c0922010-11-05 19:27:46 +00003659def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003660 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3661 IIC_VMOVImm,
3662 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3663 [(set DPR:$Vd,
3664 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003665 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003666}
3667
3668def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3669 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3670 IIC_VMOVImm,
3671 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3672 [(set QPR:$Vd,
3673 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3674 let Inst{9} = SIMM{9};
3675}
3676
Owen Anderson080c0922010-11-05 19:27:46 +00003677def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003678 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3679 IIC_VMOVImm,
3680 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3681 [(set QPR:$Vd,
3682 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003683 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003684}
3685
3686
Bob Wilson5bafff32009-06-22 23:27:02 +00003687// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003688def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3689 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3690 "vbic", "$Vd, $Vn, $Vm", "",
3691 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3692 (vnotd DPR:$Vm))))]>;
3693def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3694 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3695 "vbic", "$Vd, $Vn, $Vm", "",
3696 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3697 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003698
Owen Anderson080c0922010-11-05 19:27:46 +00003699def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3700 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3701 IIC_VMOVImm,
3702 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3703 [(set DPR:$Vd,
3704 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3705 let Inst{9} = SIMM{9};
3706}
3707
3708def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3709 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3710 IIC_VMOVImm,
3711 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3712 [(set DPR:$Vd,
3713 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3714 let Inst{10-9} = SIMM{10-9};
3715}
3716
3717def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3718 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3719 IIC_VMOVImm,
3720 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3721 [(set QPR:$Vd,
3722 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3723 let Inst{9} = SIMM{9};
3724}
3725
3726def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3727 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3728 IIC_VMOVImm,
3729 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3730 [(set QPR:$Vd,
3731 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3732 let Inst{10-9} = SIMM{10-9};
3733}
3734
Bob Wilson5bafff32009-06-22 23:27:02 +00003735// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003736def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3737 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3738 "vorn", "$Vd, $Vn, $Vm", "",
3739 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3740 (vnotd DPR:$Vm))))]>;
3741def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3742 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3743 "vorn", "$Vd, $Vn, $Vm", "",
3744 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3745 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003746
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003747// VMVN : Vector Bitwise NOT (Immediate)
3748
3749let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003750
Owen Andersonca6945e2010-12-01 00:28:25 +00003751def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003752 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003753 "vmvn", "i16", "$Vd, $SIMM", "",
3754 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003755 let Inst{9} = SIMM{9};
3756}
3757
Owen Andersonca6945e2010-12-01 00:28:25 +00003758def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003759 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003760 "vmvn", "i16", "$Vd, $SIMM", "",
3761 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003762 let Inst{9} = SIMM{9};
3763}
3764
Owen Andersonca6945e2010-12-01 00:28:25 +00003765def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003766 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003767 "vmvn", "i32", "$Vd, $SIMM", "",
3768 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003769 let Inst{11-8} = SIMM{11-8};
3770}
3771
Owen Andersonca6945e2010-12-01 00:28:25 +00003772def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003773 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003774 "vmvn", "i32", "$Vd, $SIMM", "",
3775 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003776 let Inst{11-8} = SIMM{11-8};
3777}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003778}
3779
Bob Wilson5bafff32009-06-22 23:27:02 +00003780// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003781def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003782 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3783 "vmvn", "$Vd, $Vm", "",
3784 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003786 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3787 "vmvn", "$Vd, $Vm", "",
3788 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003789def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3790def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003793def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3794 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003795 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003796 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003797 [(set DPR:$Vd,
3798 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003799
3800def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3801 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3802 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3803
Owen Anderson4110b432010-10-25 20:13:13 +00003804def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3805 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003806 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003807 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003808 [(set QPR:$Vd,
3809 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003810
3811def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3812 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3813 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003814
3815// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003816// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003817// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003818def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003819 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003820 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003821 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003822 [/* For disassembly only; pattern left blank */]>;
3823def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003824 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003825 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003826 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003827 [/* For disassembly only; pattern left blank */]>;
3828
Bob Wilson5bafff32009-06-22 23:27:02 +00003829// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003830// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003831// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003832def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003833 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003834 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003835 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003836 [/* For disassembly only; pattern left blank */]>;
3837def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003838 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003839 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003840 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003841 [/* For disassembly only; pattern left blank */]>;
3842
3843// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003844// for equivalent operations with different register constraints; it just
3845// inserts copies.
3846
3847// Vector Absolute Differences.
3848
3849// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003850defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003851 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003852 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003853defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003854 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003855 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003856def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003857 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003858def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003859 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003860
3861// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003862defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3863 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3864defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3865 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003866
3867// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003868defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3869 "vaba", "s", int_arm_neon_vabds, add>;
3870defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3871 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003872
3873// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003874defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3875 "vabal", "s", int_arm_neon_vabds, zext, add>;
3876defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3877 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003878
3879// Vector Maximum and Minimum.
3880
3881// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003882defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003883 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003884 "vmax", "s", int_arm_neon_vmaxs, 1>;
3885defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003886 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003887 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003888def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3889 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003890 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003891def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3892 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003893 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3894
3895// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003896defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3897 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3898 "vmin", "s", int_arm_neon_vmins, 1>;
3899defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3900 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3901 "vmin", "u", int_arm_neon_vminu, 1>;
3902def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3903 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003904 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003905def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3906 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003907 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003908
3909// Vector Pairwise Operations.
3910
3911// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003912def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3913 "vpadd", "i8",
3914 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3915def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3916 "vpadd", "i16",
3917 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3918def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3919 "vpadd", "i32",
3920 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003921def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003922 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003923 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003924
3925// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003926defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003927 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003928defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003929 int_arm_neon_vpaddlu>;
3930
3931// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003932defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003933 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003934defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003935 int_arm_neon_vpadalu>;
3936
3937// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003938def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003939 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003940def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003941 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003942def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003943 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003944def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003945 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003946def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003947 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003948def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003949 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003950def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003951 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952
3953// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003954def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003955 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003956def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003957 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003958def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003959 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003960def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003961 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003962def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003964def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003965 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003966def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003967 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968
3969// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3970
3971// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003972def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003973 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003974 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003975def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003976 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003977 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003978def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003979 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003980 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003981def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003982 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003983 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003984
3985// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003986def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003987 IIC_VRECSD, "vrecps", "f32",
3988 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003989def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003990 IIC_VRECSQ, "vrecps", "f32",
3991 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003992
3993// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003994def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003995 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003996 v2i32, v2i32, int_arm_neon_vrsqrte>;
3997def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003998 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003999 v4i32, v4i32, int_arm_neon_vrsqrte>;
4000def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004001 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004002 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004003def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004004 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004005 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004006
4007// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004008def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004009 IIC_VRECSD, "vrsqrts", "f32",
4010 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004011def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 IIC_VRECSQ, "vrsqrts", "f32",
4013 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004014
4015// Vector Shifts.
4016
4017// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004018defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004019 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004020 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004021defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004022 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004023 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004024
Bob Wilson5bafff32009-06-22 23:27:02 +00004025// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004026defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4027
Bob Wilson5bafff32009-06-22 23:27:02 +00004028// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004029defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4030defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004031
4032// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004033defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4034defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004035
4036// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004037class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004038 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004039 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004040 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4041 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004042 let Inst{21-16} = op21_16;
4043}
Evan Chengf81bf152009-11-23 21:57:23 +00004044def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004045 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004046def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004047 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004048def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004049 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004050
4051// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004052defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004053 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004054
4055// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004056defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004057 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004058 "vrshl", "s", int_arm_neon_vrshifts>;
4059defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004060 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004061 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004062// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004063defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4064defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065
4066// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004067defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004068 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069
4070// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004071defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004072 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004073 "vqshl", "s", int_arm_neon_vqshifts>;
4074defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004075 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004076 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004077// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004078defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4079defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4080
Bob Wilson5bafff32009-06-22 23:27:02 +00004081// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004082defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004083
4084// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004085defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004086 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004087defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004088 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004089
4090// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004091defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004092 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004093
4094// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004095defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004096 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004097 "vqrshl", "s", int_arm_neon_vqrshifts>;
4098defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004099 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004100 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004101
4102// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004103defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004104 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004105defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004106 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004109defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004110 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004111
4112// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004113defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4114defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004116defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4117defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004118
4119// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004120defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4121
Bob Wilson5bafff32009-06-22 23:27:02 +00004122// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004123defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004124
4125// Vector Absolute and Saturating Absolute.
4126
4127// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004128defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004129 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004130 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004131def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004132 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004133 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004134def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004135 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004136 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004137
4138// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004139defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004140 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004141 int_arm_neon_vqabs>;
4142
4143// Vector Negate.
4144
Bob Wilsoncba270d2010-07-13 21:16:48 +00004145def vnegd : PatFrag<(ops node:$in),
4146 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4147def vnegq : PatFrag<(ops node:$in),
4148 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004149
Evan Chengf81bf152009-11-23 21:57:23 +00004150class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004151 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4152 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4153 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004154class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004155 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4156 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4157 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004158
Chris Lattner0a00ed92010-03-28 08:39:10 +00004159// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004160def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4161def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4162def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4163def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4164def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4165def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
4167// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004168def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004169 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4170 "vneg", "f32", "$Vd, $Vm", "",
4171 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004172def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004173 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4174 "vneg", "f32", "$Vd, $Vm", "",
4175 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004176
Bob Wilsoncba270d2010-07-13 21:16:48 +00004177def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4178def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4179def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4180def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4181def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4182def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004183
4184// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004185defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004186 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004187 int_arm_neon_vqneg>;
4188
4189// Vector Bit Counting Operations.
4190
4191// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004192defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004193 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004194 int_arm_neon_vcls>;
4195// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004196defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004197 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004198 int_arm_neon_vclz>;
4199// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004200def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004201 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004202 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004203def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004204 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004205 v16i8, v16i8, int_arm_neon_vcnt>;
4206
Johnny Chend8836042010-02-24 20:06:07 +00004207// Vector Swap -- for disassembly only.
4208def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004209 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4210 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004211def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004212 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4213 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004214
Bob Wilson5bafff32009-06-22 23:27:02 +00004215// Vector Move Operations.
4216
4217// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004218def : InstAlias<"vmov${p} $Vd, $Vm",
4219 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4220def : InstAlias<"vmov${p} $Vd, $Vm",
4221 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004222
Evan Cheng020cc1b2010-05-13 00:16:46 +00004223let neverHasSideEffects = 1 in {
Evan Cheng22c687b2010-05-14 02:13:41 +00004224// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004225// be expanded after register allocation is completed.
4226def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004227 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004228
4229def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004230 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004231} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004232
Bob Wilson5bafff32009-06-22 23:27:02 +00004233// VMOV : Vector Move (Immediate)
4234
Evan Cheng47006be2010-05-17 21:54:50 +00004235let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004236def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004237 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004238 "vmov", "i8", "$Vd, $SIMM", "",
4239 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4240def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004241 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004242 "vmov", "i8", "$Vd, $SIMM", "",
4243 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004244
Owen Andersonca6945e2010-12-01 00:28:25 +00004245def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004246 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004247 "vmov", "i16", "$Vd, $SIMM", "",
4248 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004249 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004250}
4251
Owen Andersonca6945e2010-12-01 00:28:25 +00004252def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004253 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004254 "vmov", "i16", "$Vd, $SIMM", "",
4255 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004256 let Inst{9} = SIMM{9};
4257}
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
Owen Andersonca6945e2010-12-01 00:28:25 +00004259def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004260 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004261 "vmov", "i32", "$Vd, $SIMM", "",
4262 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004263 let Inst{11-8} = SIMM{11-8};
4264}
4265
Owen Andersonca6945e2010-12-01 00:28:25 +00004266def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004267 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004268 "vmov", "i32", "$Vd, $SIMM", "",
4269 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004270 let Inst{11-8} = SIMM{11-8};
4271}
Bob Wilson5bafff32009-06-22 23:27:02 +00004272
Owen Andersonca6945e2010-12-01 00:28:25 +00004273def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004274 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004275 "vmov", "i64", "$Vd, $SIMM", "",
4276 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4277def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004278 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004279 "vmov", "i64", "$Vd, $SIMM", "",
4280 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004281} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004282
4283// VMOV : Vector Get Lane (move scalar to ARM core register)
4284
Johnny Chen131c4a52009-11-23 17:48:17 +00004285def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004286 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4287 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4288 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4289 imm:$lane))]> {
4290 let Inst{21} = lane{2};
4291 let Inst{6-5} = lane{1-0};
4292}
Johnny Chen131c4a52009-11-23 17:48:17 +00004293def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004294 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4295 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4296 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4297 imm:$lane))]> {
4298 let Inst{21} = lane{1};
4299 let Inst{6} = lane{0};
4300}
Johnny Chen131c4a52009-11-23 17:48:17 +00004301def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004302 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4303 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4304 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4305 imm:$lane))]> {
4306 let Inst{21} = lane{2};
4307 let Inst{6-5} = lane{1-0};
4308}
Johnny Chen131c4a52009-11-23 17:48:17 +00004309def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004310 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4311 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4312 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4313 imm:$lane))]> {
4314 let Inst{21} = lane{1};
4315 let Inst{6} = lane{0};
4316}
Johnny Chen131c4a52009-11-23 17:48:17 +00004317def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004318 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4319 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4320 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4321 imm:$lane))]> {
4322 let Inst{21} = lane{0};
4323}
Bob Wilson5bafff32009-06-22 23:27:02 +00004324// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4325def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4326 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004327 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004328 (SubReg_i8_lane imm:$lane))>;
4329def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4330 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004331 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004332 (SubReg_i16_lane imm:$lane))>;
4333def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4334 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004335 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004336 (SubReg_i8_lane imm:$lane))>;
4337def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4338 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004339 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004340 (SubReg_i16_lane imm:$lane))>;
4341def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4342 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004343 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004344 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004345def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004346 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004347 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004348def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004349 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004350 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004352// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004353def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004354 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004355
4356
4357// VMOV : Vector Set Lane (move ARM core register to scalar)
4358
Owen Andersond2fbdb72010-10-27 21:28:09 +00004359let Constraints = "$src1 = $V" in {
4360def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4361 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4362 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4363 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4364 GPR:$R, imm:$lane))]> {
4365 let Inst{21} = lane{2};
4366 let Inst{6-5} = lane{1-0};
4367}
4368def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4369 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4370 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4371 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4372 GPR:$R, imm:$lane))]> {
4373 let Inst{21} = lane{1};
4374 let Inst{6} = lane{0};
4375}
4376def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4377 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4378 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4379 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4380 GPR:$R, imm:$lane))]> {
4381 let Inst{21} = lane{0};
4382}
Bob Wilson5bafff32009-06-22 23:27:02 +00004383}
4384def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004385 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004386 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004387 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004388 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004389 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004390def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004391 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004392 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004393 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004394 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004395 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004396def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004397 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004398 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004399 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004400 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004401 (DSubReg_i32_reg imm:$lane)))>;
4402
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004403def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004404 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4405 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004406def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004407 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4408 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004409
4410//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004411// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004413 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004414
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004415def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004416 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004417def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004418 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004419def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004420 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004421
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004422def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4423 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4424def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4425 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4426def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4427 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4428
4429def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4430 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4431 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004432 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004433def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4434 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4435 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004436 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004437def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4438 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4439 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004440 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004441
Bob Wilson5bafff32009-06-22 23:27:02 +00004442// VDUP : Vector Duplicate (from ARM core register to all elements)
4443
Evan Chengf81bf152009-11-23 21:57:23 +00004444class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004445 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4446 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4447 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004448class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004449 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4450 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4451 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004452
Evan Chengf81bf152009-11-23 21:57:23 +00004453def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4454def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4455def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4456def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4457def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4458def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004459
Jim Grosbach958108a2011-03-11 20:44:08 +00004460def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4461def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004462
4463// VDUP : Vector Duplicate Lane (from scalar to all elements)
4464
Johnny Chene4614f72010-03-25 17:01:27 +00004465class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4466 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004467 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4468 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4469 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004470
Johnny Chene4614f72010-03-25 17:01:27 +00004471class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004472 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004473 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4474 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4475 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004476 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004477
Bob Wilson507df402009-10-21 02:15:46 +00004478// Inst{19-16} is partially specified depending on the element size.
4479
Owen Andersonf587a932010-10-27 19:25:54 +00004480def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4481 let Inst{19-17} = lane{2-0};
4482}
4483def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4484 let Inst{19-18} = lane{1-0};
4485}
4486def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4487 let Inst{19} = lane{0};
4488}
Owen Andersonf587a932010-10-27 19:25:54 +00004489def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4490 let Inst{19-17} = lane{2-0};
4491}
4492def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4493 let Inst{19-18} = lane{1-0};
4494}
4495def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4496 let Inst{19} = lane{0};
4497}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004498
4499def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4500 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4501
4502def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4503 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504
Bob Wilson0ce37102009-08-14 05:08:32 +00004505def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4506 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4507 (DSubReg_i8_reg imm:$lane))),
4508 (SubReg_i8_lane imm:$lane)))>;
4509def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4510 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4511 (DSubReg_i16_reg imm:$lane))),
4512 (SubReg_i16_lane imm:$lane)))>;
4513def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4514 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4515 (DSubReg_i32_reg imm:$lane))),
4516 (SubReg_i32_lane imm:$lane)))>;
4517def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004518 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004519 (DSubReg_i32_reg imm:$lane))),
4520 (SubReg_i32_lane imm:$lane)))>;
4521
Jim Grosbach65dc3032010-10-06 21:16:16 +00004522def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004523 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004524def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004525 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004526
Bob Wilson5bafff32009-06-22 23:27:02 +00004527// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004528defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004529 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004530// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004531defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4532 "vqmovn", "s", int_arm_neon_vqmovns>;
4533defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4534 "vqmovn", "u", int_arm_neon_vqmovnu>;
4535defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4536 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004537// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004538defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4539defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
4541// Vector Conversions.
4542
Johnny Chen9e088762010-03-17 17:52:21 +00004543// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004544def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4545 v2i32, v2f32, fp_to_sint>;
4546def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4547 v2i32, v2f32, fp_to_uint>;
4548def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4549 v2f32, v2i32, sint_to_fp>;
4550def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4551 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004552
Johnny Chen6c8648b2010-03-17 23:26:50 +00004553def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4554 v4i32, v4f32, fp_to_sint>;
4555def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4556 v4i32, v4f32, fp_to_uint>;
4557def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4558 v4f32, v4i32, sint_to_fp>;
4559def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4560 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004561
4562// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004563def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004564 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004565def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004566 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004567def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004568 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004569def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004570 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4571
Evan Chengf81bf152009-11-23 21:57:23 +00004572def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004573 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004574def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004575 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004576def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004577 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004578def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004579 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4580
Bob Wilson04063562010-12-15 22:14:12 +00004581// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4582def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4583 IIC_VUNAQ, "vcvt", "f16.f32",
4584 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4585 Requires<[HasNEON, HasFP16]>;
4586def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4587 IIC_VUNAQ, "vcvt", "f32.f16",
4588 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4589 Requires<[HasNEON, HasFP16]>;
4590
Bob Wilsond8e17572009-08-12 22:31:50 +00004591// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004592
4593// VREV64 : Vector Reverse elements within 64-bit doublewords
4594
Evan Chengf81bf152009-11-23 21:57:23 +00004595class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004596 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4597 (ins DPR:$Vm), IIC_VMOVD,
4598 OpcodeStr, Dt, "$Vd, $Vm", "",
4599 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004600class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004601 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4602 (ins QPR:$Vm), IIC_VMOVQ,
4603 OpcodeStr, Dt, "$Vd, $Vm", "",
4604 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004605
Evan Chengf81bf152009-11-23 21:57:23 +00004606def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4607def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4608def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004609def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004610
Evan Chengf81bf152009-11-23 21:57:23 +00004611def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4612def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4613def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004614def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004615
4616// VREV32 : Vector Reverse elements within 32-bit words
4617
Evan Chengf81bf152009-11-23 21:57:23 +00004618class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004619 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4620 (ins DPR:$Vm), IIC_VMOVD,
4621 OpcodeStr, Dt, "$Vd, $Vm", "",
4622 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004623class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004624 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4625 (ins QPR:$Vm), IIC_VMOVQ,
4626 OpcodeStr, Dt, "$Vd, $Vm", "",
4627 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004628
Evan Chengf81bf152009-11-23 21:57:23 +00004629def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4630def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004631
Evan Chengf81bf152009-11-23 21:57:23 +00004632def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4633def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004634
4635// VREV16 : Vector Reverse elements within 16-bit halfwords
4636
Evan Chengf81bf152009-11-23 21:57:23 +00004637class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004638 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4639 (ins DPR:$Vm), IIC_VMOVD,
4640 OpcodeStr, Dt, "$Vd, $Vm", "",
4641 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004642class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004643 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4644 (ins QPR:$Vm), IIC_VMOVQ,
4645 OpcodeStr, Dt, "$Vd, $Vm", "",
4646 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004647
Evan Chengf81bf152009-11-23 21:57:23 +00004648def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4649def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004650
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004651// Other Vector Shuffles.
4652
Bob Wilson5e8b8332011-01-07 04:59:04 +00004653// Aligned extractions: really just dropping registers
4654
4655class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4656 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4657 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4658
4659def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4660
4661def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4662
4663def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4664
4665def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4666
4667def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4668
4669
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004670// VEXT : Vector Extract
4671
Evan Chengf81bf152009-11-23 21:57:23 +00004672class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004673 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4674 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4675 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4676 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4677 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004678 bits<4> index;
4679 let Inst{11-8} = index{3-0};
4680}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004681
Evan Chengf81bf152009-11-23 21:57:23 +00004682class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004683 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4684 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4685 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4686 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4687 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004688 bits<4> index;
4689 let Inst{11-8} = index{3-0};
4690}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004691
Owen Anderson7a258252010-11-03 18:16:27 +00004692def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4693 let Inst{11-8} = index{3-0};
4694}
4695def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4696 let Inst{11-9} = index{2-0};
4697 let Inst{8} = 0b0;
4698}
4699def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4700 let Inst{11-10} = index{1-0};
4701 let Inst{9-8} = 0b00;
4702}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004703def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4704 (v2f32 DPR:$Vm),
4705 (i32 imm:$index))),
4706 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004707
Owen Anderson7a258252010-11-03 18:16:27 +00004708def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4709 let Inst{11-8} = index{3-0};
4710}
4711def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4712 let Inst{11-9} = index{2-0};
4713 let Inst{8} = 0b0;
4714}
4715def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4716 let Inst{11-10} = index{1-0};
4717 let Inst{9-8} = 0b00;
4718}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004719def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4720 (v4f32 QPR:$Vm),
4721 (i32 imm:$index))),
4722 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004723
Bob Wilson64efd902009-08-08 05:53:00 +00004724// VTRN : Vector Transpose
4725
Evan Chengf81bf152009-11-23 21:57:23 +00004726def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4727def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4728def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004729
Evan Chengf81bf152009-11-23 21:57:23 +00004730def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4731def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4732def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004733
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004734// VUZP : Vector Unzip (Deinterleave)
4735
Evan Chengf81bf152009-11-23 21:57:23 +00004736def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4737def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4738def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004739
Evan Chengf81bf152009-11-23 21:57:23 +00004740def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4741def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4742def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004743
4744// VZIP : Vector Zip (Interleave)
4745
Evan Chengf81bf152009-11-23 21:57:23 +00004746def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4747def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4748def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004749
Evan Chengf81bf152009-11-23 21:57:23 +00004750def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4751def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4752def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004753
Bob Wilson114a2662009-08-12 20:51:55 +00004754// Vector Table Lookup and Table Extension.
4755
4756// VTBL : Vector Table Lookup
4757def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004758 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4759 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4760 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4761 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004762let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004763def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004764 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4765 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4766 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004767def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004768 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4769 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4770 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004771def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004772 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4773 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004774 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004775 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004776} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004777
Bob Wilsonbd916c52010-09-13 23:55:10 +00004778def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004779 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004780def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004781 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004782def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004783 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004784
Bob Wilson114a2662009-08-12 20:51:55 +00004785// VTBX : Vector Table Extension
4786def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004787 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4788 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4789 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4790 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4791 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004792let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004793def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004794 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4795 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4796 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004797def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004798 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4799 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004800 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004801 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4802 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004803def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004804 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4805 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4806 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4807 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004808} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004809
Bob Wilsonbd916c52010-09-13 23:55:10 +00004810def VTBX2Pseudo
4811 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004812 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004813def VTBX3Pseudo
4814 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004815 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004816def VTBX4Pseudo
4817 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004818 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004819
Bob Wilson5bafff32009-06-22 23:27:02 +00004820//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004821// NEON instructions for single-precision FP math
4822//===----------------------------------------------------------------------===//
4823
Bob Wilson0e6d5402010-12-13 23:02:31 +00004824class N2VSPat<SDNode OpNode, NeonI Inst>
4825 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004826 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004827 (v2f32 (COPY_TO_REGCLASS (Inst
4828 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004829 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4830 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004831
4832class N3VSPat<SDNode OpNode, NeonI Inst>
4833 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004834 (EXTRACT_SUBREG
4835 (v2f32 (COPY_TO_REGCLASS (Inst
4836 (INSERT_SUBREG
4837 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4838 SPR:$a, ssub_0),
4839 (INSERT_SUBREG
4840 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4841 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004842
4843class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4844 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004845 (EXTRACT_SUBREG
4846 (v2f32 (COPY_TO_REGCLASS (Inst
4847 (INSERT_SUBREG
4848 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4849 SPR:$acc, ssub_0),
4850 (INSERT_SUBREG
4851 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4852 SPR:$a, ssub_0),
4853 (INSERT_SUBREG
4854 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4855 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004856
Bob Wilson4711d5c2010-12-13 23:02:37 +00004857def : N3VSPat<fadd, VADDfd>;
4858def : N3VSPat<fsub, VSUBfd>;
4859def : N3VSPat<fmul, VMULfd>;
4860def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004861 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004862def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004863 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004864def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004865def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004866def : N3VSPat<NEONfmax, VMAXfd>;
4867def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004868def : N2VSPat<arm_ftosi, VCVTf2sd>;
4869def : N2VSPat<arm_ftoui, VCVTf2ud>;
4870def : N2VSPat<arm_sitof, VCVTs2fd>;
4871def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004872
Evan Cheng1d2426c2009-08-07 19:30:41 +00004873//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004874// Non-Instruction Patterns
4875//===----------------------------------------------------------------------===//
4876
4877// bit_convert
4878def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4879def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4880def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4881def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4882def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4883def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4884def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4885def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4886def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4887def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4888def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4889def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4890def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4891def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4892def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4893def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4894def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4895def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4896def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4897def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4898def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4899def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4900def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4901def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4902def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4903def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4904def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4905def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4906def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4907def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4908
4909def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4910def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4911def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4912def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4913def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4914def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4915def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4916def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4917def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4918def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4919def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4920def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4921def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4922def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4923def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4924def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4925def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4926def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4927def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4928def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4929def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4930def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4931def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4932def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4933def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4934def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4935def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4936def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4937def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4938def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;