blob: abe0ae1dfd9b2b946da72d87ac3c6f4c077d83e8 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000558
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000575
Bob Wilson243fcc52009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584}
Bob Wilson243fcc52009-09-01 04:26:28 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000595
Evan Chengd2ca8132010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000599
Bob Wilson41315282010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000607
Evan Chengd2ca8132010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilsona1023642010-03-20 20:47:18 +0000630
Evan Chengd2ca8132010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilsona1023642010-03-20 20:47:18 +0000641
Evan Chengd2ca8132010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000644
Bob Wilson243fcc52009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilson243fcc52009-09-01 04:26:28 +0000654
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000664
Evan Cheng84f69e82010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000668
Bob Wilson41315282010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000676
Evan Cheng84f69e82010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Bob Wilsona1023642010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000689 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Evan Cheng84f69e82010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000704
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilsona1023642010-03-20 20:47:18 +0000711
Evan Cheng84f69e82010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson243fcc52009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilson243fcc52009-09-01 04:26:28 +0000726
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilson62e053e2009-10-08 22:53:57 +0000737
Evan Cheng10dc63f2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson41315282010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson62e053e2009-10-08 22:53:57 +0000750
Evan Cheng10dc63f2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000753
Bob Wilsona1023642010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilsona1023642010-03-20 20:47:18 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788}
Bob Wilsona1023642010-03-20 20:47:18 +0000789
Evan Cheng10dc63f2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Bob Wilson2a0e9742010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilsonb07c1712009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000796class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
797 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000798 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
799 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
800 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000801 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000802}
803class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
804 let Pattern = [(set QPR:$dst,
805 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
806}
807
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000808def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
809def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
810def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000811
812def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
813def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
814def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
815
816let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
817
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000818class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
819 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000820 (ins addrmode6:$Rn), IIC_VLD1dup,
821 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
822 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000823 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000824}
825
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000826def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
827def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
828def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000829
830// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831class VLD1DUPWB<bits<4> op7_4, string Dt>
832 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000834 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000837class VLD1QDUPWB<bits<4> op7_4, string Dt>
838 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000839 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000840 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
841 let Inst{4} = Rn{4};
842}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000844def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
845def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
846def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000847
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000848def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
849def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
850def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
853def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
854def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
855
Bob Wilsonb07c1712009-10-07 21:53:04 +0000856// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000857class VLD2DUP<bits<4> op7_4, string Dt>
858 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
859 (ins addrmode6:$Rn), IIC_VLD2dup,
860 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
861 let Rm = 0b1111;
862 let Inst{4} = Rn{4};
863}
864
865def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
866def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
867def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
868
869def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
870def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
871def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
872
873// ...with double-spaced registers (not used for codegen):
874def VLD2DUPd8Q : VLD2DUP<{0,0,1,?}, "8">;
875def VLD2DUPd16Q : VLD2DUP<{0,1,1,?}, "16">;
876def VLD2DUPd32Q : VLD2DUP<{1,0,1,?}, "32">;
877
878// ...with address register writeback:
879class VLD2DUPWB<bits<4> op7_4, string Dt>
880 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
881 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2dupu,
882 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
883 let Inst{4} = Rn{4};
884}
885
886def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
887def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
888def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
889
890def VLD2DUPd8Q_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
891def VLD2DUPd16Q_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
892def VLD2DUPd32Q_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
893
894def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
895def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
896def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
897
Bob Wilsonb07c1712009-10-07 21:53:04 +0000898// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000899class VLD3DUP<bits<4> op7_4, string Dt>
900 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
901 (ins addrmode6:$Rn), IIC_VLD3dup,
902 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
903 let Rm = 0b1111;
904 let Inst{4} = Rn{4};
905}
906
907def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
908def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
909def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
910
911def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
912def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
913def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
914
915// ...with double-spaced registers (not used for codegen):
916def VLD3DUPd8T : VLD3DUP<{0,0,1,?}, "8">;
917def VLD3DUPd16T : VLD3DUP<{0,1,1,?}, "16">;
918def VLD3DUPd32T : VLD3DUP<{1,0,1,?}, "32">;
919
920// ...with address register writeback:
921class VLD3DUPWB<bits<4> op7_4, string Dt>
922 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
923 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3dupu,
924 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
925 "$Rn.addr = $wb", []> {
926 let Inst{4} = Rn{4};
927}
928
929def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
930def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
931def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
932
933def VLD3DUPd8T_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
934def VLD3DUPd16T_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
935def VLD3DUPd32T_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
936
937def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
938def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
939def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
940
Bob Wilsonb07c1712009-10-07 21:53:04 +0000941// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000942class VLD4DUP<bits<4> op7_4, string Dt>
943 : NLdSt<1, 0b10, 0b1111, op7_4,
944 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
945 (ins addrmode6:$Rn), IIC_VLD4dup,
946 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
947 let Rm = 0b1111;
948}
949
950def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8"> { let Inst{4} = Rn{4}; }
951def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16"> { let Inst{4} = Rn{4}; }
952def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> {
953 let Inst{6} = Rn{5};
954 let Inst{4} = Rn{5};
955}
956
957def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
958def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
959def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
960
961// ...with double-spaced registers (not used for codegen):
962def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8"> { let Inst{4} = Rn{4}; }
963def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16"> { let Inst{4} = Rn{4}; }
964def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> {
965 let Inst{6} = Rn{5};
966 let Inst{4} = Rn{5};
967}
968
969// ...with address register writeback:
970class VLD4DUPWB<bits<4> op7_4, string Dt>
971 : NLdSt<1, 0b10, 0b1111, op7_4,
972 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
973 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4dupu,
974 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
975 "$Rn.addr = $wb", []>;
976
977def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8"> { let Inst{4} = Rn{4}; }
978def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16"> { let Inst{4} = Rn{4}; }
979def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> {
980 let Inst{6} = Rn{5};
981 let Inst{4} = Rn{5};
982}
983
984def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8"> { let Inst{4} = Rn{4}; }
985def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16"> { let Inst{4} = Rn{4}; }
986def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> {
987 let Inst{6} = Rn{5};
988 let Inst{4} = Rn{5};
989}
990
991def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
992def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
993def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
994
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000995} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000996
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000997let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000998
Bob Wilson709d5922010-08-25 23:27:42 +0000999// Classes for VST* pseudo-instructions with multi-register operands.
1000// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001001class VSTQPseudo<InstrItinClass itin>
1002 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1003class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001004 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001005 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001006 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001007class VSTQQPseudo<InstrItinClass itin>
1008 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1009class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001010 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001011 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001012 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001013class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001014 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001015 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001016 "$addr.addr = $wb">;
1017
Bob Wilson11d98992010-03-23 06:20:33 +00001018// VST1 : Vector Store (multiple single elements)
1019class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001020 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1021 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1022 let Rm = 0b1111;
1023 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001024}
Bob Wilson11d98992010-03-23 06:20:33 +00001025class VST1Q<bits<4> op7_4, string Dt>
1026 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001027 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1028 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1029 let Rm = 0b1111;
1030 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001031}
Bob Wilson11d98992010-03-23 06:20:33 +00001032
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001033def VST1d8 : VST1D<{0,0,0,?}, "8">;
1034def VST1d16 : VST1D<{0,1,0,?}, "16">;
1035def VST1d32 : VST1D<{1,0,0,?}, "32">;
1036def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001037
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001038def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1039def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1040def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1041def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001042
Evan Cheng60ff8792010-10-11 22:03:18 +00001043def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1044def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1045def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1046def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001047
Bob Wilson25eb5012010-03-20 20:54:36 +00001048// ...with address register writeback:
1049class VST1DWB<bits<4> op7_4, string Dt>
1050 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001051 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1052 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1053 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001054}
Bob Wilson25eb5012010-03-20 20:54:36 +00001055class VST1QWB<bits<4> op7_4, string Dt>
1056 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001057 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1058 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1059 "$Rn.addr = $wb", []> {
1060 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001061}
Bob Wilson25eb5012010-03-20 20:54:36 +00001062
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001063def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1064def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1065def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1066def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001067
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001068def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1069def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1070def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1071def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001072
Evan Cheng60ff8792010-10-11 22:03:18 +00001073def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1074def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1075def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1076def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001077
Bob Wilson052ba452010-03-22 18:22:06 +00001078// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001079class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001080 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1082 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1083 let Rm = 0b1111;
1084 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001085}
Bob Wilson25eb5012010-03-20 20:54:36 +00001086class VST1D3WB<bits<4> op7_4, string Dt>
1087 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001088 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001089 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001090 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1091 "$Rn.addr = $wb", []> {
1092 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001093}
Bob Wilson052ba452010-03-22 18:22:06 +00001094
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001095def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1096def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1097def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1098def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001099
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001100def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1101def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1102def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1103def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001104
Evan Cheng60ff8792010-10-11 22:03:18 +00001105def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1106def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001107
Bob Wilson052ba452010-03-22 18:22:06 +00001108// ...with 4 registers (some of these are only for the disassembler):
1109class VST1D4<bits<4> op7_4, string Dt>
1110 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001111 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1112 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001113 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001114 let Rm = 0b1111;
1115 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001116}
Bob Wilson25eb5012010-03-20 20:54:36 +00001117class VST1D4WB<bits<4> op7_4, string Dt>
1118 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001120 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001121 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1122 "$Rn.addr = $wb", []> {
1123 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001124}
Bob Wilson25eb5012010-03-20 20:54:36 +00001125
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001126def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1127def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1128def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1129def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001130
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001131def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1132def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1133def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1134def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001135
Evan Cheng60ff8792010-10-11 22:03:18 +00001136def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1137def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001138
Bob Wilsonb36ec862009-08-06 18:47:44 +00001139// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001140class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1141 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001142 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1143 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1144 let Rm = 0b1111;
1145 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001146}
Bob Wilson95808322010-03-18 20:18:39 +00001147class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001148 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001149 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1150 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001151 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001152 let Rm = 0b1111;
1153 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001154}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001155
Owen Andersond2f37942010-11-02 21:16:58 +00001156def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1157def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1158def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001159
Owen Andersond2f37942010-11-02 21:16:58 +00001160def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1161def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1162def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001163
Evan Cheng60ff8792010-10-11 22:03:18 +00001164def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1165def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1166def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001167
Evan Cheng60ff8792010-10-11 22:03:18 +00001168def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1169def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1170def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001171
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001172// ...with address register writeback:
1173class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1174 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001175 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1176 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1177 "$Rn.addr = $wb", []> {
1178 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001179}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001180class VST2QWB<bits<4> op7_4, string Dt>
1181 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001182 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001183 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001184 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1185 "$Rn.addr = $wb", []> {
1186 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001187}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001188
Owen Andersond2f37942010-11-02 21:16:58 +00001189def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1190def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1191def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001192
Owen Andersond2f37942010-11-02 21:16:58 +00001193def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1194def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1195def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001196
Evan Cheng60ff8792010-10-11 22:03:18 +00001197def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1198def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1199def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001200
Evan Cheng60ff8792010-10-11 22:03:18 +00001201def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1202def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1203def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001204
Bob Wilson068b18b2010-03-20 21:15:48 +00001205// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001206def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1207def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1208def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1209def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1210def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1211def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001212
Bob Wilsonb36ec862009-08-06 18:47:44 +00001213// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001214class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1215 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001216 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1217 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1218 let Rm = 0b1111;
1219 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001220}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001221
Owen Andersona1a45fd2010-11-02 21:47:03 +00001222def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1223def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1224def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001225
Evan Cheng60ff8792010-10-11 22:03:18 +00001226def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1227def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1228def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001229
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001230// ...with address register writeback:
1231class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1232 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001233 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001234 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001235 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1236 "$Rn.addr = $wb", []> {
1237 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001238}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001239
Owen Andersona1a45fd2010-11-02 21:47:03 +00001240def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1241def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1242def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001243
Evan Cheng60ff8792010-10-11 22:03:18 +00001244def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1245def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1246def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001247
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001248// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001249def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1250def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1251def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1252def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1253def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1254def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001255
Evan Cheng60ff8792010-10-11 22:03:18 +00001256def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1257def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1258def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001259
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001260// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001261def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1262def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1263def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001264
Bob Wilsonb36ec862009-08-06 18:47:44 +00001265// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001266class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1267 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001268 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1269 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001270 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 let Rm = 0b1111;
1272 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001273}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001274
Owen Andersona1a45fd2010-11-02 21:47:03 +00001275def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1276def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1277def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001278
Evan Cheng60ff8792010-10-11 22:03:18 +00001279def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1280def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1281def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001282
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001283// ...with address register writeback:
1284class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1285 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001286 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001287 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001288 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1289 "$Rn.addr = $wb", []> {
1290 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001291}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001292
Owen Andersona1a45fd2010-11-02 21:47:03 +00001293def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1294def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1295def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001296
Evan Cheng60ff8792010-10-11 22:03:18 +00001297def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1298def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1299def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001300
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001301// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001302def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1303def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1304def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1305def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1306def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1307def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001308
Evan Cheng60ff8792010-10-11 22:03:18 +00001309def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1310def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1311def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001312
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001313// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001314def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1315def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1316def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001317
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001318} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1319
Bob Wilson8466fa12010-09-13 23:01:35 +00001320// Classes for VST*LN pseudo-instructions with multi-register operands.
1321// These are expanded to real instructions after register allocation.
1322class VSTQLNPseudo<InstrItinClass itin>
1323 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1324 itin, "">;
1325class VSTQLNWBPseudo<InstrItinClass itin>
1326 : PseudoNLdSt<(outs GPR:$wb),
1327 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1328 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1329class VSTQQLNPseudo<InstrItinClass itin>
1330 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1331 itin, "">;
1332class VSTQQLNWBPseudo<InstrItinClass itin>
1333 : PseudoNLdSt<(outs GPR:$wb),
1334 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1335 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1336class VSTQQQQLNPseudo<InstrItinClass itin>
1337 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1338 itin, "">;
1339class VSTQQQQLNWBPseudo<InstrItinClass itin>
1340 : PseudoNLdSt<(outs GPR:$wb),
1341 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1342 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1343
Bob Wilsonb07c1712009-10-07 21:53:04 +00001344// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001345class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1346 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001347 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001348 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001349 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1350 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001351 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001352}
Bob Wilsond168cef2010-11-03 16:24:53 +00001353class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1354 : VSTQLNPseudo<IIC_VST1ln> {
1355 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1356 addrmode6:$addr)];
1357}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001358
Bob Wilsond168cef2010-11-03 16:24:53 +00001359def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1360 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001361 let Inst{7-5} = lane{2-0};
1362}
Bob Wilsond168cef2010-11-03 16:24:53 +00001363def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1364 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001365 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001366 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001367}
Bob Wilsond168cef2010-11-03 16:24:53 +00001368def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001369 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001370 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001371}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001372
Bob Wilsond168cef2010-11-03 16:24:53 +00001373def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1374def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1375def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001376
1377let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1378
1379// ...with address register writeback:
1380class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001381 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001382 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001383 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001384 "\\{$Vd[$lane]\\}, $Rn$Rm",
1385 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001386
Owen Andersone95c9462010-11-02 21:54:45 +00001387def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1388 let Inst{7-5} = lane{2-0};
1389}
1390def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1391 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001393}
1394def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1395 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001396 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001397}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001398
1399def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1400def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1401def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001402
Bob Wilson8a3198b2009-09-01 18:51:56 +00001403// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001404class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001405 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001406 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1407 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001408 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 let Rm = 0b1111;
1410 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001411}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001412
Owen Andersonb20594f2010-11-02 22:18:18 +00001413def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1414 let Inst{7-5} = lane{2-0};
1415}
1416def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1417 let Inst{7-6} = lane{1-0};
1418}
1419def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1420 let Inst{7} = lane{0};
1421}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001422
Evan Cheng60ff8792010-10-11 22:03:18 +00001423def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1424def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1425def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001426
Bob Wilson41315282010-03-20 20:39:53 +00001427// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001428def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1429 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001430 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001431}
1432def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1433 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001434 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001435}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001436
Evan Cheng60ff8792010-10-11 22:03:18 +00001437def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1438def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001439
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001440// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001441class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001442 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001443 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001444 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001445 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001446 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001447 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001448}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001449
Owen Andersonb20594f2010-11-02 22:18:18 +00001450def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1451 let Inst{7-5} = lane{2-0};
1452}
1453def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1454 let Inst{7-6} = lane{1-0};
1455}
1456def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1457 let Inst{7} = lane{0};
1458}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001459
Evan Cheng60ff8792010-10-11 22:03:18 +00001460def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1461def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1462def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001463
Owen Andersonb20594f2010-11-02 22:18:18 +00001464def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1465 let Inst{7-6} = lane{1-0};
1466}
1467def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1468 let Inst{7} = lane{0};
1469}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001470
Evan Cheng60ff8792010-10-11 22:03:18 +00001471def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1472def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001473
Bob Wilson8a3198b2009-09-01 18:51:56 +00001474// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001475class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001476 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001477 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001478 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001479 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1480 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001481}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001482
Owen Andersonb20594f2010-11-02 22:18:18 +00001483def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1484 let Inst{7-5} = lane{2-0};
1485}
1486def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1487 let Inst{7-6} = lane{1-0};
1488}
1489def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1490 let Inst{7} = lane{0};
1491}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001492
Evan Cheng60ff8792010-10-11 22:03:18 +00001493def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1494def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1495def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001496
Bob Wilson41315282010-03-20 20:39:53 +00001497// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001498def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1499 let Inst{7-6} = lane{1-0};
1500}
1501def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1502 let Inst{7} = lane{0};
1503}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001504
Evan Cheng60ff8792010-10-11 22:03:18 +00001505def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1506def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001507
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001508// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001509class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001510 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001511 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001512 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001513 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1515 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001516
Owen Andersonb20594f2010-11-02 22:18:18 +00001517def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1518 let Inst{7-5} = lane{2-0};
1519}
1520def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1521 let Inst{7-6} = lane{1-0};
1522}
1523def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1524 let Inst{7} = lane{0};
1525}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001526
Evan Cheng60ff8792010-10-11 22:03:18 +00001527def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1528def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1529def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001530
Owen Andersonb20594f2010-11-02 22:18:18 +00001531def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1532 let Inst{7-6} = lane{1-0};
1533}
1534def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1535 let Inst{7} = lane{0};
1536}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001537
Evan Cheng60ff8792010-10-11 22:03:18 +00001538def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1539def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001540
Bob Wilson8a3198b2009-09-01 18:51:56 +00001541// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001542class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001543 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001544 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001545 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001546 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001547 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001548 let Rm = 0b1111;
1549 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001550}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001551
Owen Andersonb20594f2010-11-02 22:18:18 +00001552def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1553 let Inst{7-5} = lane{2-0};
1554}
1555def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1556 let Inst{7-6} = lane{1-0};
1557}
1558def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1559 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001561}
Bob Wilson56311392009-10-09 00:01:36 +00001562
Evan Cheng60ff8792010-10-11 22:03:18 +00001563def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1564def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1565def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001566
Bob Wilson41315282010-03-20 20:39:53 +00001567// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001568def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1569 let Inst{7-6} = lane{1-0};
1570}
1571def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1572 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001573 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001574}
Bob Wilson56311392009-10-09 00:01:36 +00001575
Evan Cheng60ff8792010-10-11 22:03:18 +00001576def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1577def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001578
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001579// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001580class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001581 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001582 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001583 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001584 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001585 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1586 "$Rn.addr = $wb", []> {
1587 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001588}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001589
Owen Andersonb20594f2010-11-02 22:18:18 +00001590def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1591 let Inst{7-5} = lane{2-0};
1592}
1593def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1594 let Inst{7-6} = lane{1-0};
1595}
1596def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1597 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001598 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001599}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001600
Evan Cheng60ff8792010-10-11 22:03:18 +00001601def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1602def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1603def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001604
Owen Andersonb20594f2010-11-02 22:18:18 +00001605def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1606 let Inst{7-6} = lane{1-0};
1607}
1608def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1609 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001610 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001611}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001612
Evan Cheng60ff8792010-10-11 22:03:18 +00001613def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1614def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001615
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001616} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001617
Bob Wilson205a5ca2009-07-08 18:11:30 +00001618
Bob Wilson5bafff32009-06-22 23:27:02 +00001619//===----------------------------------------------------------------------===//
1620// NEON pattern fragments
1621//===----------------------------------------------------------------------===//
1622
1623// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001624def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001625 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1626 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001627}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001628def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001629 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1630 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001631}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001632def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001633 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1634 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001636def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001637 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1638 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001639}]>;
1640
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001641// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001642def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001643 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1644 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001645}]>;
1646
Bob Wilson5bafff32009-06-22 23:27:02 +00001647// Translate lane numbers from Q registers to D subregs.
1648def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001650}]>;
1651def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001653}]>;
1654def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001656}]>;
1657
1658//===----------------------------------------------------------------------===//
1659// Instruction Classes
1660//===----------------------------------------------------------------------===//
1661
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001662// Basic 2-register operations: single-, double- and quad-register.
1663class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1664 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1665 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001666 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1667 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1668 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001669class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001670 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1671 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001672 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1673 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1674 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001675class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001676 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1677 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001678 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1679 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1680 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001681
Bob Wilson69bfbd62010-02-17 22:42:54 +00001682// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001683class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001684 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1687 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001688 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1690class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001691 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001693 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1694 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001695 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001696 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1697
Bob Wilson973a0742010-08-30 20:02:30 +00001698// Narrow 2-register operations.
1699class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1700 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1701 InstrItinClass itin, string OpcodeStr, string Dt,
1702 ValueType TyD, ValueType TyQ, SDNode OpNode>
1703 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1704 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1705 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1706
Bob Wilson5bafff32009-06-22 23:27:02 +00001707// Narrow 2-register intrinsics.
1708class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1709 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001711 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001713 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1715
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001716// Long 2-register operations (currently only used for VMOVL).
1717class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1718 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1719 InstrItinClass itin, string OpcodeStr, string Dt,
1720 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001721 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001722 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001723 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001724
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001725// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001726class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001727 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001728 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001730 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001731class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001733 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001734 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001735 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001736
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001737// Basic 3-register operations: single-, double- and quad-register.
1738class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1739 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1740 SDNode OpNode, bit Commutable>
1741 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001742 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1743 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001744 let isCommutable = Commutable;
1745}
1746
Bob Wilson5bafff32009-06-22 23:27:02 +00001747class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001749 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001751 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1752 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1753 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001754 let isCommutable = Commutable;
1755}
1756// Same as N3VD but no data type.
1757class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1758 InstrItinClass itin, string OpcodeStr,
1759 ValueType ResTy, ValueType OpTy,
1760 SDNode OpNode, bit Commutable>
1761 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001762 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1763 OpcodeStr, "$Vd, $Vn, $Vm", "",
1764 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 let isCommutable = Commutable;
1766}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001767
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001768class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 InstrItinClass itin, string OpcodeStr, string Dt,
1770 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001771 : N3V<0, 1, op21_20, op11_8, 1, 0,
1772 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1773 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1774 [(set (Ty DPR:$dst),
1775 (Ty (ShOp (Ty DPR:$src1),
1776 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001777 let isCommutable = 0;
1778}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001779class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001781 : N3V<0, 1, op21_20, op11_8, 1, 0,
1782 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1783 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1784 [(set (Ty DPR:$dst),
1785 (Ty (ShOp (Ty DPR:$src1),
1786 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001787 let isCommutable = 0;
1788}
1789
Bob Wilson5bafff32009-06-22 23:27:02 +00001790class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001792 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001794 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001795 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1796 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001797 let isCommutable = Commutable;
1798}
1799class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1800 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001801 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001802 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001803 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001804 OpcodeStr, "$dst, $src1, $src2", "",
1805 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 let isCommutable = Commutable;
1807}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001808class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001810 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001811 : N3V<1, 1, op21_20, op11_8, 1, 0,
1812 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1813 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1814 [(set (ResTy QPR:$dst),
1815 (ResTy (ShOp (ResTy QPR:$src1),
1816 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1817 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001818 let isCommutable = 0;
1819}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001821 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001822 : N3V<1, 1, op21_20, op11_8, 1, 0,
1823 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1824 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1825 [(set (ResTy QPR:$dst),
1826 (ResTy (ShOp (ResTy QPR:$src1),
1827 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1828 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 let isCommutable = 0;
1830}
Bob Wilson5bafff32009-06-22 23:27:02 +00001831
1832// Basic 3-register intrinsics, both double- and quad-register.
1833class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001834 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001835 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001836 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001837 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1838 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1839 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 let isCommutable = Commutable;
1841}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001842class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001844 : N3V<0, 1, op21_20, op11_8, 1, 0,
1845 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1846 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1847 [(set (Ty DPR:$dst),
1848 (Ty (IntOp (Ty DPR:$src1),
1849 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1850 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851 let isCommutable = 0;
1852}
David Goodwin658ea602009-09-25 18:38:29 +00001853class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001855 : N3V<0, 1, op21_20, op11_8, 1, 0,
1856 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1857 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1858 [(set (Ty DPR:$dst),
1859 (Ty (IntOp (Ty DPR:$src1),
1860 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001861 let isCommutable = 0;
1862}
Owen Anderson3557d002010-10-26 20:56:57 +00001863class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1864 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001865 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001866 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1867 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1868 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1869 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001870 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001871}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001872
Bob Wilson5bafff32009-06-22 23:27:02 +00001873class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001874 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001875 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001876 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001877 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1878 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1879 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001880 let isCommutable = Commutable;
1881}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001882class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 string OpcodeStr, string Dt,
1884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001885 : N3V<1, 1, op21_20, op11_8, 1, 0,
1886 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1887 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1888 [(set (ResTy QPR:$dst),
1889 (ResTy (IntOp (ResTy QPR:$src1),
1890 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1891 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001892 let isCommutable = 0;
1893}
David Goodwin658ea602009-09-25 18:38:29 +00001894class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 string OpcodeStr, string Dt,
1896 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001897 : N3V<1, 1, op21_20, op11_8, 1, 0,
1898 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1899 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1900 [(set (ResTy QPR:$dst),
1901 (ResTy (IntOp (ResTy QPR:$src1),
1902 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1903 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001904 let isCommutable = 0;
1905}
Owen Anderson3557d002010-10-26 20:56:57 +00001906class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1907 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001909 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1910 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1911 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1912 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001913 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001914}
Bob Wilson5bafff32009-06-22 23:27:02 +00001915
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001916// Multiply-Add/Sub operations: single-, double- and quad-register.
1917class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1918 InstrItinClass itin, string OpcodeStr, string Dt,
1919 ValueType Ty, SDNode MulOp, SDNode OpNode>
1920 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1921 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001922 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001923 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1924
Bob Wilson5bafff32009-06-22 23:27:02 +00001925class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001926 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001927 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001929 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1930 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1931 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1932 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1933
David Goodwin658ea602009-09-25 18:38:29 +00001934class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 string OpcodeStr, string Dt,
1936 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001937 : N3V<0, 1, op21_20, op11_8, 1, 0,
1938 (outs DPR:$dst),
1939 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1940 NVMulSLFrm, itin,
1941 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1942 [(set (Ty DPR:$dst),
1943 (Ty (ShOp (Ty DPR:$src1),
1944 (Ty (MulOp DPR:$src2,
1945 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1946 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001947class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 string OpcodeStr, string Dt,
1949 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001950 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001951 (outs DPR:$Vd),
1952 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001953 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001954 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1955 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001956 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001957 (Ty (MulOp DPR:$Vn,
1958 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001959 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001960
Bob Wilson5bafff32009-06-22 23:27:02 +00001961class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001963 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001964 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001965 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1966 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1967 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1968 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001969class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001971 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001972 : N3V<1, 1, op21_20, op11_8, 1, 0,
1973 (outs QPR:$dst),
1974 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1975 NVMulSLFrm, itin,
1976 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1977 [(set (ResTy QPR:$dst),
1978 (ResTy (ShOp (ResTy QPR:$src1),
1979 (ResTy (MulOp QPR:$src2,
1980 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1981 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001982class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 string OpcodeStr, string Dt,
1984 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001985 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001986 : N3V<1, 1, op21_20, op11_8, 1, 0,
1987 (outs QPR:$dst),
1988 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1989 NVMulSLFrm, itin,
1990 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1991 [(set (ResTy QPR:$dst),
1992 (ResTy (ShOp (ResTy QPR:$src1),
1993 (ResTy (MulOp QPR:$src2,
1994 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1995 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001996
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001997// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1998class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1999 InstrItinClass itin, string OpcodeStr, string Dt,
2000 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2001 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002002 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2003 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2004 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2005 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002006class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2007 InstrItinClass itin, string OpcodeStr, string Dt,
2008 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2009 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002010 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2011 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2012 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2013 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002014
Bob Wilson5bafff32009-06-22 23:27:02 +00002015// Neon 3-argument intrinsics, both double- and quad-register.
2016// The destination register is also used as the first source operand register.
2017class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002018 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002019 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002020 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002021 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002022 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
2024 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
2025class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002029 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002031 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
2032 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
2033
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002034// Long Multiply-Add/Sub operations.
2035class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2036 InstrItinClass itin, string OpcodeStr, string Dt,
2037 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2038 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002039 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2040 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2041 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2042 (TyQ (MulOp (TyD DPR:$Vn),
2043 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002044class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2045 InstrItinClass itin, string OpcodeStr, string Dt,
2046 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2047 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
2048 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
2049 NVMulSLFrm, itin,
2050 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2051 [(set QPR:$dst,
2052 (OpNode (TyQ QPR:$src1),
2053 (TyQ (MulOp (TyD DPR:$src2),
2054 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
2055 imm:$lane))))))]>;
2056class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2057 InstrItinClass itin, string OpcodeStr, string Dt,
2058 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2059 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
2060 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
2061 NVMulSLFrm, itin,
2062 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2063 [(set QPR:$dst,
2064 (OpNode (TyQ QPR:$src1),
2065 (TyQ (MulOp (TyD DPR:$src2),
2066 (TyD (NEONvduplane (TyD DPR_8:$src3),
2067 imm:$lane))))))]>;
2068
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002069// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2070class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2071 InstrItinClass itin, string OpcodeStr, string Dt,
2072 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2073 SDNode OpNode>
2074 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002075 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2076 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2077 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2078 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2079 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002080
Bob Wilson5bafff32009-06-22 23:27:02 +00002081// Neon Long 3-argument intrinsic. The destination register is
2082// a quad-register and is also used as the first source operand register.
2083class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002085 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002087 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2088 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2089 [(set QPR:$Vd,
2090 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002091class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 string OpcodeStr, string Dt,
2093 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002094 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2095 (outs QPR:$dst),
2096 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
2097 NVMulSLFrm, itin,
2098 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2099 [(set (ResTy QPR:$dst),
2100 (ResTy (IntOp (ResTy QPR:$src1),
2101 (OpTy DPR:$src2),
2102 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
2103 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002104class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2105 InstrItinClass itin, string OpcodeStr, string Dt,
2106 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002107 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2108 (outs QPR:$dst),
2109 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
2110 NVMulSLFrm, itin,
2111 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2112 [(set (ResTy QPR:$dst),
2113 (ResTy (IntOp (ResTy QPR:$src1),
2114 (OpTy DPR:$src2),
2115 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
2116 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002117
Bob Wilson5bafff32009-06-22 23:27:02 +00002118// Narrowing 3-register intrinsics.
2119class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002121 Intrinsic IntOp, bit Commutable>
2122 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002123 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
2126 let isCommutable = Commutable;
2127}
2128
Bob Wilson04d6c282010-08-29 05:57:34 +00002129// Long 3-register operations.
2130class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2131 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002132 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2133 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2134 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2135 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2136 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2137 let isCommutable = Commutable;
2138}
2139class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2140 InstrItinClass itin, string OpcodeStr, string Dt,
2141 ValueType TyQ, ValueType TyD, SDNode OpNode>
2142 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2143 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2144 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2145 [(set QPR:$dst,
2146 (TyQ (OpNode (TyD DPR:$src1),
2147 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2148class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2149 InstrItinClass itin, string OpcodeStr, string Dt,
2150 ValueType TyQ, ValueType TyD, SDNode OpNode>
2151 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002152 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002153 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2154 [(set QPR:$dst,
2155 (TyQ (OpNode (TyD DPR:$src1),
2156 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2157
2158// Long 3-register operations with explicitly extended operands.
2159class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2160 InstrItinClass itin, string OpcodeStr, string Dt,
2161 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2162 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002163 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00002164 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2165 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2166 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2167 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2168 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002169}
2170
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002171// Long 3-register intrinsics with explicit extend (VABDL).
2172class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2173 InstrItinClass itin, string OpcodeStr, string Dt,
2174 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2175 bit Commutable>
2176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2177 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2178 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2179 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2180 (TyD DPR:$src2))))))]> {
2181 let isCommutable = Commutable;
2182}
2183
Bob Wilson5bafff32009-06-22 23:27:02 +00002184// Long 3-register intrinsics.
2185class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 InstrItinClass itin, string OpcodeStr, string Dt,
2187 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002188 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002189 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2192 let isCommutable = Commutable;
2193}
David Goodwin658ea602009-09-25 18:38:29 +00002194class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 string OpcodeStr, string Dt,
2196 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002197 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2198 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2199 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2200 [(set (ResTy QPR:$dst),
2201 (ResTy (IntOp (OpTy DPR:$src1),
2202 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2203 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002204class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2205 InstrItinClass itin, string OpcodeStr, string Dt,
2206 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002207 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002208 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002209 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2210 [(set (ResTy QPR:$dst),
2211 (ResTy (IntOp (OpTy DPR:$src1),
2212 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2213 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002214
Bob Wilson04d6c282010-08-29 05:57:34 +00002215// Wide 3-register operations.
2216class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2217 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2218 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002220 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2221 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2222 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2223 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 let isCommutable = Commutable;
2225}
2226
2227// Pairwise long 2-register intrinsics, both double- and quad-register.
2228class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002229 bits<2> op17_16, bits<5> op11_7, bit op4,
2230 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002231 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2232 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002233 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2235class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 bits<2> op17_16, bits<5> op11_7, bit op4,
2237 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002238 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2239 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002240 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2242
2243// Pairwise long 2-register accumulate intrinsics,
2244// both double- and quad-register.
2245// The destination register is also used as the first source operand register.
2246class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 bits<2> op17_16, bits<5> op11_7, bit op4,
2248 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2250 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002251 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2252 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2253 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 bits<2> op17_16, bits<5> op11_7, bit op4,
2256 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2258 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002259 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2260 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2261 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002262
2263// Shift by immediate,
2264// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002265class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002266 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002268 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002269 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002272class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002273 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002275 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002276 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002278 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2279
Johnny Chen6c8648b2010-03-17 23:26:50 +00002280// Long shift by immediate.
2281class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2282 string OpcodeStr, string Dt,
2283 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2284 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002285 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002286 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002287 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2288 (i32 imm:$SIMM))))]>;
2289
Bob Wilson5bafff32009-06-22 23:27:02 +00002290// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002291class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002292 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002293 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002294 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002295 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002297 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2298 (i32 imm:$SIMM))))]>;
2299
2300// Shift right by immediate and accumulate,
2301// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002302class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002303 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002304 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2305 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2306 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2307 [(set DPR:$Vd, (Ty (add DPR:$src1,
2308 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002309class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002311 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2312 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2313 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2314 [(set QPR:$Vd, (Ty (add QPR:$src1,
2315 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
2317// Shift by immediate and insert,
2318// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002319class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002320 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002321 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2322 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2323 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2324 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002325class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002326 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002327 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2328 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2329 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2330 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002331
2332// Convert, with fractional bits immediate,
2333// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002334class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002336 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002337 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002338 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2339 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2340 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002341class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002342 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002344 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002345 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2346 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2347 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002348
2349//===----------------------------------------------------------------------===//
2350// Multiclasses
2351//===----------------------------------------------------------------------===//
2352
Bob Wilson916ac5b2009-10-03 04:44:16 +00002353// Abbreviations used in multiclass suffixes:
2354// Q = quarter int (8 bit) elements
2355// H = half int (16 bit) elements
2356// S = single int (32 bit) elements
2357// D = double int (64 bit) elements
2358
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002359// Neon 2-register vector operations -- for disassembly only.
2360
2361// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002362multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2363 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002364 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002365 // 64-bit vector types.
2366 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2367 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002368 opc, !strconcat(Dt, "8"), asm, "",
2369 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002370 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2371 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002372 opc, !strconcat(Dt, "16"), asm, "",
2373 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002374 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2375 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002376 opc, !strconcat(Dt, "32"), asm, "",
2377 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002378 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2379 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002380 opc, "f32", asm, "",
2381 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002382 let Inst{10} = 1; // overwrite F = 1
2383 }
2384
2385 // 128-bit vector types.
2386 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2387 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002388 opc, !strconcat(Dt, "8"), asm, "",
2389 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002390 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2391 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002392 opc, !strconcat(Dt, "16"), asm, "",
2393 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002394 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2395 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002396 opc, !strconcat(Dt, "32"), asm, "",
2397 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002398 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2399 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002400 opc, "f32", asm, "",
2401 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002402 let Inst{10} = 1; // overwrite F = 1
2403 }
2404}
2405
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// Neon 3-register vector operations.
2407
2408// First with only element sizes of 8, 16 and 32 bits:
2409multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002410 InstrItinClass itinD16, InstrItinClass itinD32,
2411 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 string OpcodeStr, string Dt,
2413 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002415 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 OpcodeStr, !strconcat(Dt, "8"),
2417 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002418 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002419 OpcodeStr, !strconcat(Dt, "16"),
2420 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002421 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002422 OpcodeStr, !strconcat(Dt, "32"),
2423 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002424
2425 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002426 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002427 OpcodeStr, !strconcat(Dt, "8"),
2428 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002429 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002430 OpcodeStr, !strconcat(Dt, "16"),
2431 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002432 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002433 OpcodeStr, !strconcat(Dt, "32"),
2434 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002435}
2436
Evan Chengf81bf152009-11-23 21:57:23 +00002437multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2438 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2439 v4i16, ShOp>;
2440 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002441 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002442 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002443 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002444 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002445 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002446}
2447
Bob Wilson5bafff32009-06-22 23:27:02 +00002448// ....then also with element size 64 bits:
2449multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002450 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 string OpcodeStr, string Dt,
2452 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002453 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002455 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 OpcodeStr, !strconcat(Dt, "64"),
2457 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002458 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "64"),
2460 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002461}
2462
2463
Bob Wilson973a0742010-08-30 20:02:30 +00002464// Neon Narrowing 2-register vector operations,
2465// source operand element sizes of 16, 32 and 64 bits:
2466multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002467 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002468 InstrItinClass itin, string OpcodeStr, string Dt,
2469 SDNode OpNode> {
2470 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2471 itin, OpcodeStr, !strconcat(Dt, "16"),
2472 v8i8, v8i16, OpNode>;
2473 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2474 itin, OpcodeStr, !strconcat(Dt, "32"),
2475 v4i16, v4i32, OpNode>;
2476 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2477 itin, OpcodeStr, !strconcat(Dt, "64"),
2478 v2i32, v2i64, OpNode>;
2479}
2480
Bob Wilson5bafff32009-06-22 23:27:02 +00002481// Neon Narrowing 2-register vector intrinsics,
2482// source operand element sizes of 16, 32 and 64 bits:
2483multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002484 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002486 Intrinsic IntOp> {
2487 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 itin, OpcodeStr, !strconcat(Dt, "16"),
2489 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002490 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002491 itin, OpcodeStr, !strconcat(Dt, "32"),
2492 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002493 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002494 itin, OpcodeStr, !strconcat(Dt, "64"),
2495 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002496}
2497
2498
2499// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2500// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002501multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2502 string OpcodeStr, string Dt, SDNode OpNode> {
2503 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2504 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2505 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2506 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2507 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2508 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002509}
2510
2511
2512// Neon 3-register vector intrinsics.
2513
2514// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002515multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002516 InstrItinClass itinD16, InstrItinClass itinD32,
2517 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 string OpcodeStr, string Dt,
2519 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002521 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002524 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002525 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002526 v2i32, v2i32, IntOp, Commutable>;
2527
2528 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002529 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002530 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002532 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 v4i32, v4i32, IntOp, Commutable>;
2535}
Owen Anderson3557d002010-10-26 20:56:57 +00002536multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2537 InstrItinClass itinD16, InstrItinClass itinD32,
2538 InstrItinClass itinQ16, InstrItinClass itinQ32,
2539 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002540 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002541 // 64-bit vector types.
2542 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2543 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002544 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002545 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2546 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002547 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002548
2549 // 128-bit vector types.
2550 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2551 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002552 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002553 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2554 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002555 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002556}
Bob Wilson5bafff32009-06-22 23:27:02 +00002557
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002558multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002559 InstrItinClass itinD16, InstrItinClass itinD32,
2560 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002562 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002563 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002564 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002566 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002567 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002568 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002570}
2571
Bob Wilson5bafff32009-06-22 23:27:02 +00002572// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002573multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002574 InstrItinClass itinD16, InstrItinClass itinD32,
2575 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 string OpcodeStr, string Dt,
2577 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002578 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002580 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002581 OpcodeStr, !strconcat(Dt, "8"),
2582 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002583 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 OpcodeStr, !strconcat(Dt, "8"),
2585 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002586}
Owen Anderson3557d002010-10-26 20:56:57 +00002587multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2588 InstrItinClass itinD16, InstrItinClass itinD32,
2589 InstrItinClass itinQ16, InstrItinClass itinQ32,
2590 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002591 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002592 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002593 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002594 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2595 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002596 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002597 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2598 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002599 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002600}
2601
Bob Wilson5bafff32009-06-22 23:27:02 +00002602
2603// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002604multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002605 InstrItinClass itinD16, InstrItinClass itinD32,
2606 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 string OpcodeStr, string Dt,
2608 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002609 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002610 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002611 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002612 OpcodeStr, !strconcat(Dt, "64"),
2613 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002614 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002615 OpcodeStr, !strconcat(Dt, "64"),
2616 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617}
Owen Anderson3557d002010-10-26 20:56:57 +00002618multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2619 InstrItinClass itinD16, InstrItinClass itinD32,
2620 InstrItinClass itinQ16, InstrItinClass itinQ32,
2621 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002622 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002623 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002624 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002625 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2626 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002627 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002628 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2629 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002630 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002631}
Bob Wilson5bafff32009-06-22 23:27:02 +00002632
Bob Wilson5bafff32009-06-22 23:27:02 +00002633// Neon Narrowing 3-register vector intrinsics,
2634// source operand element sizes of 16, 32 and 64 bits:
2635multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002636 string OpcodeStr, string Dt,
2637 Intrinsic IntOp, bit Commutable = 0> {
2638 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2639 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002641 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2642 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002643 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002644 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2645 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002646 v2i32, v2i64, IntOp, Commutable>;
2647}
2648
2649
Bob Wilson04d6c282010-08-29 05:57:34 +00002650// Neon Long 3-register vector operations.
2651
2652multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2653 InstrItinClass itin16, InstrItinClass itin32,
2654 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002655 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002656 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2657 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002658 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002659 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002660 OpcodeStr, !strconcat(Dt, "16"),
2661 v4i32, v4i16, OpNode, Commutable>;
2662 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2663 OpcodeStr, !strconcat(Dt, "32"),
2664 v2i64, v2i32, OpNode, Commutable>;
2665}
2666
2667multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2668 InstrItinClass itin, string OpcodeStr, string Dt,
2669 SDNode OpNode> {
2670 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2671 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2672 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2673 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2674}
2675
2676multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2677 InstrItinClass itin16, InstrItinClass itin32,
2678 string OpcodeStr, string Dt,
2679 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2680 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2681 OpcodeStr, !strconcat(Dt, "8"),
2682 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002683 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002684 OpcodeStr, !strconcat(Dt, "16"),
2685 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2686 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2687 OpcodeStr, !strconcat(Dt, "32"),
2688 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002689}
2690
Bob Wilson5bafff32009-06-22 23:27:02 +00002691// Neon Long 3-register vector intrinsics.
2692
2693// First with only element sizes of 16 and 32 bits:
2694multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002695 InstrItinClass itin16, InstrItinClass itin32,
2696 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002697 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002698 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, !strconcat(Dt, "16"),
2700 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002701 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 OpcodeStr, !strconcat(Dt, "32"),
2703 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002704}
2705
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002706multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 InstrItinClass itin, string OpcodeStr, string Dt,
2708 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002709 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002711 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002712 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002713}
2714
Bob Wilson5bafff32009-06-22 23:27:02 +00002715// ....then also with element size of 8 bits:
2716multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002717 InstrItinClass itin16, InstrItinClass itin32,
2718 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002719 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002720 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002722 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 OpcodeStr, !strconcat(Dt, "8"),
2724 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725}
2726
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002727// ....with explicit extend (VABDL).
2728multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2729 InstrItinClass itin, string OpcodeStr, string Dt,
2730 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2731 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2732 OpcodeStr, !strconcat(Dt, "8"),
2733 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002734 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002735 OpcodeStr, !strconcat(Dt, "16"),
2736 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2737 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2738 OpcodeStr, !strconcat(Dt, "32"),
2739 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2740}
2741
Bob Wilson5bafff32009-06-22 23:27:02 +00002742
2743// Neon Wide 3-register vector intrinsics,
2744// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002745multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2746 string OpcodeStr, string Dt,
2747 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2748 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2749 OpcodeStr, !strconcat(Dt, "8"),
2750 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2751 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2752 OpcodeStr, !strconcat(Dt, "16"),
2753 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2754 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2755 OpcodeStr, !strconcat(Dt, "32"),
2756 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757}
2758
2759
2760// Neon Multiply-Op vector operations,
2761// element sizes of 8, 16 and 32 bits:
2762multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002763 InstrItinClass itinD16, InstrItinClass itinD32,
2764 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002767 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002769 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002771 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002772 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002773
2774 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002775 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002777 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002779 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781}
2782
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002783multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002784 InstrItinClass itinD16, InstrItinClass itinD32,
2785 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002787 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002789 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002790 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002791 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002792 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2793 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002794 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2796 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002797}
Bob Wilson5bafff32009-06-22 23:27:02 +00002798
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002799// Neon Intrinsic-Op vector operations,
2800// element sizes of 8, 16 and 32 bits:
2801multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2802 InstrItinClass itinD, InstrItinClass itinQ,
2803 string OpcodeStr, string Dt, Intrinsic IntOp,
2804 SDNode OpNode> {
2805 // 64-bit vector types.
2806 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2807 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2808 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2809 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2810 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2811 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2812
2813 // 128-bit vector types.
2814 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2815 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2816 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2817 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2818 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2819 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2820}
2821
Bob Wilson5bafff32009-06-22 23:27:02 +00002822// Neon 3-argument intrinsics,
2823// element sizes of 8, 16 and 32 bits:
2824multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002825 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002826 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002828 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002829 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002830 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002831 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002832 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002833 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834
2835 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002836 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002837 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002838 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002839 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002840 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002841 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842}
2843
2844
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002845// Neon Long Multiply-Op vector operations,
2846// element sizes of 8, 16 and 32 bits:
2847multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2848 InstrItinClass itin16, InstrItinClass itin32,
2849 string OpcodeStr, string Dt, SDNode MulOp,
2850 SDNode OpNode> {
2851 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2852 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2853 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2854 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2855 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2856 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2857}
2858
2859multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2860 string Dt, SDNode MulOp, SDNode OpNode> {
2861 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2862 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2863 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2864 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2865}
2866
2867
Bob Wilson5bafff32009-06-22 23:27:02 +00002868// Neon Long 3-argument intrinsics.
2869
2870// First with only element sizes of 16 and 32 bits:
2871multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002872 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002874 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002876 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878}
2879
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002880multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002882 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002884 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002886}
2887
Bob Wilson5bafff32009-06-22 23:27:02 +00002888// ....then also with element size of 8 bits:
2889multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002890 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002892 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2893 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895}
2896
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002897// ....with explicit extend (VABAL).
2898multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2899 InstrItinClass itin, string OpcodeStr, string Dt,
2900 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2901 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2902 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2903 IntOp, ExtOp, OpNode>;
2904 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2905 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2906 IntOp, ExtOp, OpNode>;
2907 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2908 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2909 IntOp, ExtOp, OpNode>;
2910}
2911
Bob Wilson5bafff32009-06-22 23:27:02 +00002912
2913// Neon 2-register vector intrinsics,
2914// element sizes of 8, 16 and 32 bits:
2915multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002916 bits<5> op11_7, bit op4,
2917 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002919 // 64-bit vector types.
2920 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002921 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002923 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002925 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926
2927 // 128-bit vector types.
2928 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002929 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002931 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002933 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934}
2935
2936
2937// Neon Pairwise long 2-register intrinsics,
2938// element sizes of 8, 16 and 32 bits:
2939multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2940 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002942 // 64-bit vector types.
2943 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002947 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002948 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002949
2950 // 128-bit vector types.
2951 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957}
2958
2959
2960// Neon Pairwise long 2-register accumulate intrinsics,
2961// element sizes of 8, 16 and 32 bits:
2962multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2963 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002965 // 64-bit vector types.
2966 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002972
2973 // 128-bit vector types.
2974 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002980}
2981
2982
2983// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002984// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002985// element sizes of 8, 16, 32 and 64 bits:
2986multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002987 InstrItinClass itin, string OpcodeStr, string Dt,
2988 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002989 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002990 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002992 let Inst{21-19} = 0b001; // imm6 = 001xxx
2993 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002994 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002996 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2997 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002998 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003000 let Inst{21} = 0b1; // imm6 = 1xxxxx
3001 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003002 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003004 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00003007 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003009 let Inst{21-19} = 0b001; // imm6 = 001xxx
3010 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003011 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003013 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3014 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003015 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003017 let Inst{21} = 0b1; // imm6 = 1xxxxx
3018 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003019 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003021 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003022}
3023
Bob Wilson5bafff32009-06-22 23:27:02 +00003024// Neon Shift-Accumulate vector operations,
3025// element sizes of 8, 16, 32 and 64 bits:
3026multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003029 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003031 let Inst{21-19} = 0b001; // imm6 = 001xxx
3032 }
3033 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003034 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003035 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3036 }
3037 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003038 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003039 let Inst{21} = 0b1; // imm6 = 1xxxxx
3040 }
3041 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003043 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003044
3045 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003046 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003048 let Inst{21-19} = 0b001; // imm6 = 001xxx
3049 }
3050 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003052 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3053 }
3054 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003056 let Inst{21} = 0b1; // imm6 = 1xxxxx
3057 }
3058 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003060 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003061}
3062
3063
3064// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003065// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003066// element sizes of 8, 16, 32 and 64 bits:
3067multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003068 string OpcodeStr, SDNode ShOp,
3069 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003070 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003071 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003072 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003073 let Inst{21-19} = 0b001; // imm6 = 001xxx
3074 }
3075 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003076 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003077 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3078 }
3079 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003080 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003081 let Inst{21} = 0b1; // imm6 = 1xxxxx
3082 }
3083 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003084 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003085 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003086
3087 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003088 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003089 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003090 let Inst{21-19} = 0b001; // imm6 = 001xxx
3091 }
3092 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003093 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003094 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3095 }
3096 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003097 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003098 let Inst{21} = 0b1; // imm6 = 1xxxxx
3099 }
3100 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003101 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003102 // imm6 = xxxxxx
3103}
3104
3105// Neon Shift Long operations,
3106// element sizes of 8, 16, 32 bits:
3107multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003109 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003111 let Inst{21-19} = 0b001; // imm6 = 001xxx
3112 }
3113 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003115 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3116 }
3117 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003119 let Inst{21} = 0b1; // imm6 = 1xxxxx
3120 }
3121}
3122
3123// Neon Shift Narrow operations,
3124// element sizes of 16, 32, 64 bits:
3125multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003127 SDNode OpNode> {
3128 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003130 let Inst{21-19} = 0b001; // imm6 = 001xxx
3131 }
3132 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003134 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3135 }
3136 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003138 let Inst{21} = 0b1; // imm6 = 1xxxxx
3139 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003140}
3141
3142//===----------------------------------------------------------------------===//
3143// Instruction Definitions.
3144//===----------------------------------------------------------------------===//
3145
3146// Vector Add Operations.
3147
3148// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003149defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003150 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003152 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003153def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003154 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003155// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003156defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3157 "vaddl", "s", add, sext, 1>;
3158defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3159 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003161defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3162defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003163// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003164defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3165 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3166 "vhadd", "s", int_arm_neon_vhadds, 1>;
3167defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3168 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3169 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003170// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003171defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3172 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3173 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3174defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3175 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3176 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003178defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3179 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3180 "vqadd", "s", int_arm_neon_vqadds, 1>;
3181defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3182 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3183 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003185defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3186 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003187// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003188defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3189 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190
3191// Vector Multiply Operations.
3192
3193// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003194defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003196def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3197 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3198def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3199 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003200def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003201 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003202def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003203 v4f32, v4f32, fmul, 1>;
3204defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3205def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3206def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3207 v2f32, fmul>;
3208
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003209def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3210 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3211 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3212 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003213 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003214 (SubReg_i16_lane imm:$lane)))>;
3215def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3216 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3217 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3218 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003219 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003220 (SubReg_i32_lane imm:$lane)))>;
3221def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3222 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3223 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3224 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003225 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003226 (SubReg_i32_lane imm:$lane)))>;
3227
Bob Wilson5bafff32009-06-22 23:27:02 +00003228// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003229defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003230 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003232defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3233 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003234 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003235def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003236 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3237 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003238 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3239 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003240 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003241 (SubReg_i16_lane imm:$lane)))>;
3242def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003243 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3244 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003245 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3246 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003247 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003248 (SubReg_i32_lane imm:$lane)))>;
3249
Bob Wilson5bafff32009-06-22 23:27:02 +00003250// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003251defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3252 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003254defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3255 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003257def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003258 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3259 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003260 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3261 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003262 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003263 (SubReg_i16_lane imm:$lane)))>;
3264def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003265 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3266 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003267 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3268 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003269 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003270 (SubReg_i32_lane imm:$lane)))>;
3271
Bob Wilson5bafff32009-06-22 23:27:02 +00003272// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003273defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3274 "vmull", "s", NEONvmulls, 1>;
3275defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3276 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003277def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003278 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003279defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3280defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003281
Bob Wilson5bafff32009-06-22 23:27:02 +00003282// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003283defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3284 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3285defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3286 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287
3288// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3289
3290// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003291defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3293def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003294 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003296 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003297defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3299def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003300 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003301def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003302 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003303
3304def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003305 (mul (v8i16 QPR:$src2),
3306 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3307 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003308 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003309 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003310 (SubReg_i16_lane imm:$lane)))>;
3311
3312def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003313 (mul (v4i32 QPR:$src2),
3314 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3315 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003316 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003317 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003318 (SubReg_i32_lane imm:$lane)))>;
3319
3320def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003321 (fmul (v4f32 QPR:$src2),
3322 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003323 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3324 (v4f32 QPR:$src2),
3325 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003326 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003327 (SubReg_i32_lane imm:$lane)))>;
3328
Bob Wilson5bafff32009-06-22 23:27:02 +00003329// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003330defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3331 "vmlal", "s", NEONvmulls, add>;
3332defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3333 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003334
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003335defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3336defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003337
Bob Wilson5bafff32009-06-22 23:27:02 +00003338// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003339defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003340 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003341defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003342
Bob Wilson5bafff32009-06-22 23:27:02 +00003343// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003344defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3346def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003347 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003348def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003349 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003350defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3352def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003353 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003354def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003355 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003356
3357def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003358 (mul (v8i16 QPR:$src2),
3359 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3360 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003361 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003362 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003363 (SubReg_i16_lane imm:$lane)))>;
3364
3365def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003366 (mul (v4i32 QPR:$src2),
3367 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3368 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003369 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003370 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003371 (SubReg_i32_lane imm:$lane)))>;
3372
3373def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003374 (fmul (v4f32 QPR:$src2),
3375 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3376 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003377 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003378 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003379 (SubReg_i32_lane imm:$lane)))>;
3380
Bob Wilson5bafff32009-06-22 23:27:02 +00003381// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003382defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3383 "vmlsl", "s", NEONvmulls, sub>;
3384defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3385 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003386
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003387defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3388defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003389
Bob Wilson5bafff32009-06-22 23:27:02 +00003390// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003391defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003392 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003393defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
3395// Vector Subtract Operations.
3396
3397// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003398defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 "vsub", "i", sub, 0>;
3400def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003401 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003402def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003403 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003405defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3406 "vsubl", "s", sub, sext, 0>;
3407defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3408 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003409// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003410defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3411defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003412// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003413defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003414 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003416defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003417 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003419// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003420defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003421 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003423defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003424 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003426// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003427defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3428 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003430defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3431 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003432
3433// Vector Comparisons.
3434
3435// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003436defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3437 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003438def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003439 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003440def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003441 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003442
Johnny Chen363ac582010-02-23 01:42:58 +00003443defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc24cb352010-11-08 23:21:22 +00003444 "$dst, $src, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003445
Bob Wilson5bafff32009-06-22 23:27:02 +00003446// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003447defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3448 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003449defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003450 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003451def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3452 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003453def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003454 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003455
Johnny Chen363ac582010-02-23 01:42:58 +00003456defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003457 "$dst, $src, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003458defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003459 "$dst, $src, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003460
Bob Wilson5bafff32009-06-22 23:27:02 +00003461// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003462defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3463 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3464defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3465 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003466def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003467 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003468def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003469 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003470
Johnny Chen363ac582010-02-23 01:42:58 +00003471defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003472 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003473defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003474 "$dst, $src, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003475
Bob Wilson5bafff32009-06-22 23:27:02 +00003476// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003477def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3478 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3479def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3480 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003482def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3483 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3484def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3485 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003486// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003487defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003488 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003489
3490// Vector Bitwise Operations.
3491
Bob Wilsoncba270d2010-07-13 21:16:48 +00003492def vnotd : PatFrag<(ops node:$in),
3493 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3494def vnotq : PatFrag<(ops node:$in),
3495 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003496
3497
Bob Wilson5bafff32009-06-22 23:27:02 +00003498// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003499def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3500 v2i32, v2i32, and, 1>;
3501def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3502 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003503
3504// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003505def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3506 v2i32, v2i32, xor, 1>;
3507def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3508 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509
3510// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003511def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3512 v2i32, v2i32, or, 1>;
3513def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3514 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003515
Owen Andersond9668172010-11-03 22:44:51 +00003516def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3517 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3518 IIC_VMOVImm,
3519 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3520 [(set DPR:$Vd,
3521 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3522 let Inst{9} = SIMM{9};
3523}
3524
Owen Anderson080c0922010-11-05 19:27:46 +00003525def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003526 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3527 IIC_VMOVImm,
3528 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3529 [(set DPR:$Vd,
3530 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003531 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003532}
3533
3534def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3535 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3536 IIC_VMOVImm,
3537 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3538 [(set QPR:$Vd,
3539 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3540 let Inst{9} = SIMM{9};
3541}
3542
Owen Anderson080c0922010-11-05 19:27:46 +00003543def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003544 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3545 IIC_VMOVImm,
3546 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3547 [(set QPR:$Vd,
3548 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003549 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003550}
3551
3552
Bob Wilson5bafff32009-06-22 23:27:02 +00003553// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003554def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003555 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3556 "vbic", "$dst, $src1, $src2", "",
3557 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003558 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003559def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003560 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3561 "vbic", "$dst, $src1, $src2", "",
3562 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003563 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003564
Owen Anderson080c0922010-11-05 19:27:46 +00003565def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3566 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3567 IIC_VMOVImm,
3568 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3569 [(set DPR:$Vd,
3570 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3571 let Inst{9} = SIMM{9};
3572}
3573
3574def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3575 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3576 IIC_VMOVImm,
3577 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3578 [(set DPR:$Vd,
3579 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3580 let Inst{10-9} = SIMM{10-9};
3581}
3582
3583def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3584 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3585 IIC_VMOVImm,
3586 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3587 [(set QPR:$Vd,
3588 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3589 let Inst{9} = SIMM{9};
3590}
3591
3592def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3593 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3594 IIC_VMOVImm,
3595 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3596 [(set QPR:$Vd,
3597 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3598 let Inst{10-9} = SIMM{10-9};
3599}
3600
Bob Wilson5bafff32009-06-22 23:27:02 +00003601// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003602def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003603 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3604 "vorn", "$dst, $src1, $src2", "",
3605 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003606 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003607def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003608 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3609 "vorn", "$dst, $src1, $src2", "",
3610 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003611 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003612
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003613// VMVN : Vector Bitwise NOT (Immediate)
3614
3615let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003616
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003617def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3618 (ins nModImm:$SIMM), IIC_VMOVImm,
3619 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003620 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3621 let Inst{9} = SIMM{9};
3622}
3623
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003624def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3625 (ins nModImm:$SIMM), IIC_VMOVImm,
3626 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003627 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3628 let Inst{9} = SIMM{9};
3629}
3630
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003631def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3632 (ins nModImm:$SIMM), IIC_VMOVImm,
3633 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003634 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3635 let Inst{11-8} = SIMM{11-8};
3636}
3637
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003638def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3639 (ins nModImm:$SIMM), IIC_VMOVImm,
3640 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003641 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3642 let Inst{11-8} = SIMM{11-8};
3643}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003644}
3645
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003647def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003648 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003649 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003650 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003651def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003652 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003653 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003654 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3655def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3656def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003657
3658// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003659def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3660 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003661 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003662 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3663 [(set DPR:$Vd,
3664 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3665 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3666def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3667 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003668 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003669 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3670 [(set QPR:$Vd,
3671 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3672 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673
3674// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003675// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003676// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003677def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003678 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003679 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003680 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003681 [/* For disassembly only; pattern left blank */]>;
3682def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003683 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003684 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003685 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003686 [/* For disassembly only; pattern left blank */]>;
3687
Bob Wilson5bafff32009-06-22 23:27:02 +00003688// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003689// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003690// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003691def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003692 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003693 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003694 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003695 [/* For disassembly only; pattern left blank */]>;
3696def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003697 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003698 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003699 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003700 [/* For disassembly only; pattern left blank */]>;
3701
3702// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003703// for equivalent operations with different register constraints; it just
3704// inserts copies.
3705
3706// Vector Absolute Differences.
3707
3708// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003709defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003710 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003711 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003712defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003713 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003714 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003715def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003716 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003717def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003718 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003719
3720// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003721defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3722 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3723defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3724 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725
3726// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003727defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3728 "vaba", "s", int_arm_neon_vabds, add>;
3729defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3730 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003731
3732// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003733defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3734 "vabal", "s", int_arm_neon_vabds, zext, add>;
3735defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3736 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003737
3738// Vector Maximum and Minimum.
3739
3740// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003741defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003742 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003743 "vmax", "s", int_arm_neon_vmaxs, 1>;
3744defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003745 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003746 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003747def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3748 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003749 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003750def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3751 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003752 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3753
3754// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003755defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3756 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3757 "vmin", "s", int_arm_neon_vmins, 1>;
3758defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3759 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3760 "vmin", "u", int_arm_neon_vminu, 1>;
3761def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3762 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003763 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003764def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3765 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003766 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003767
3768// Vector Pairwise Operations.
3769
3770// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003771def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3772 "vpadd", "i8",
3773 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3774def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3775 "vpadd", "i16",
3776 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3777def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3778 "vpadd", "i32",
3779 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003780def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003781 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003782 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003783
3784// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003785defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003786 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003787defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 int_arm_neon_vpaddlu>;
3789
3790// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003791defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003792 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003793defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 int_arm_neon_vpadalu>;
3795
3796// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003797def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003798 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003799def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003800 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003801def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003802 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003803def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003804 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003805def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003806 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003807def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003808 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003809def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003810 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003811
3812// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003813def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003814 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003815def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003816 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003817def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003818 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003819def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003820 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003821def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003822 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003823def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003825def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003827
3828// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3829
3830// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003831def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003832 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003833 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003834def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003835 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003836 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003837def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003838 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003839 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003840def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003842 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003843
3844// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003845def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003846 IIC_VRECSD, "vrecps", "f32",
3847 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003848def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003849 IIC_VRECSQ, "vrecps", "f32",
3850 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003851
3852// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003853def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003854 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003855 v2i32, v2i32, int_arm_neon_vrsqrte>;
3856def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003857 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003858 v4i32, v4i32, int_arm_neon_vrsqrte>;
3859def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003860 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003861 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003862def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003863 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003864 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003865
3866// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003867def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003868 IIC_VRECSD, "vrsqrts", "f32",
3869 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003870def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003871 IIC_VRECSQ, "vrsqrts", "f32",
3872 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003873
3874// Vector Shifts.
3875
3876// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003877defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003878 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003879 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003880defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003881 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003882 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003884defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3885 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003887defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3888 N2RegVShRFrm>;
3889defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3890 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891
3892// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003893defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3894defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895
3896// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003897class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003899 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003900 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3901 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003902 let Inst{21-16} = op21_16;
3903}
Evan Chengf81bf152009-11-23 21:57:23 +00003904def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003905 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003906def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003907 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003908def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003909 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003910
3911// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003912defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003913 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003914
3915// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003916defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003917 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003918 "vrshl", "s", int_arm_neon_vrshifts>;
3919defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003920 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003921 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003923defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3924 N2RegVShRFrm>;
3925defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3926 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003927
3928// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003929defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003930 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003931
3932// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003933defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003934 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003935 "vqshl", "s", int_arm_neon_vqshifts>;
3936defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003937 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003938 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003940defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3941 N2RegVShLFrm>;
3942defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3943 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003945defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3946 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003947
3948// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003949defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003950 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003951defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003952 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953
3954// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003955defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003956 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003957
3958// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003959defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003960 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003961 "vqrshl", "s", int_arm_neon_vqrshifts>;
3962defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003964 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965
3966// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003967defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003968 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003969defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003970 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
3972// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003973defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003974 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003975
3976// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003977defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3978defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003979// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003980defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3981defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003982
3983// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003984defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003985// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003986defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003987
3988// Vector Absolute and Saturating Absolute.
3989
3990// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003991defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003992 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003993 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003994def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003995 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003996 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003997def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003998 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003999 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004000
4001// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004002defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004003 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004004 int_arm_neon_vqabs>;
4005
4006// Vector Negate.
4007
Bob Wilsoncba270d2010-07-13 21:16:48 +00004008def vnegd : PatFrag<(ops node:$in),
4009 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4010def vnegq : PatFrag<(ops node:$in),
4011 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012
Evan Chengf81bf152009-11-23 21:57:23 +00004013class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004014 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004015 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004016 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004017class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004018 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00004019 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004020 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004021
Chris Lattner0a00ed92010-03-28 08:39:10 +00004022// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004023def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4024def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4025def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4026def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4027def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4028def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004029
4030// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004031def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00004032 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00004033 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00004034 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
4035def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00004036 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004037 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00004038 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
4039
Bob Wilsoncba270d2010-07-13 21:16:48 +00004040def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4041def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4042def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4043def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4044def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4045def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004046
4047// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004048defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004049 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004050 int_arm_neon_vqneg>;
4051
4052// Vector Bit Counting Operations.
4053
4054// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004055defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004056 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004057 int_arm_neon_vcls>;
4058// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004059defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004060 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004061 int_arm_neon_vclz>;
4062// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004063def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004064 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004065 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004066def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004067 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004068 v16i8, v16i8, int_arm_neon_vcnt>;
4069
Johnny Chend8836042010-02-24 20:06:07 +00004070// Vector Swap -- for disassembly only.
4071def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
4072 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
4073 "vswp", "$dst, $src", "", []>;
4074def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
4075 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
4076 "vswp", "$dst, $src", "", []>;
4077
Bob Wilson5bafff32009-06-22 23:27:02 +00004078// Vector Move Operations.
4079
4080// VMOV : Vector Move (Register)
4081
Evan Cheng020cc1b2010-05-13 00:16:46 +00004082let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004083def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004084 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4085 let Vn{4-0} = Vm{4-0};
4086}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004087def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004088 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4089 let Vn{4-0} = Vm{4-0};
4090}
Bob Wilson5bafff32009-06-22 23:27:02 +00004091
Evan Cheng22c687b2010-05-14 02:13:41 +00004092// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004093// be expanded after register allocation is completed.
4094def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004096
4097def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004099} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004100
Bob Wilson5bafff32009-06-22 23:27:02 +00004101// VMOV : Vector Move (Immediate)
4102
Evan Cheng47006be2010-05-17 21:54:50 +00004103let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00004104def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004105 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004106 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004107 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004108def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004109 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004110 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004111 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004112
Bob Wilson1a913ed2010-06-11 21:34:50 +00004113def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
4114 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004115 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004116 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004117 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004118}
4119
Bob Wilson1a913ed2010-06-11 21:34:50 +00004120def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
4121 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004122 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004123 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
4124 let Inst{9} = SIMM{9};
4125}
Bob Wilson5bafff32009-06-22 23:27:02 +00004126
Bob Wilson046afdb2010-07-14 06:30:44 +00004127def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004128 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004129 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004130 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
4131 let Inst{11-8} = SIMM{11-8};
4132}
4133
Bob Wilson046afdb2010-07-14 06:30:44 +00004134def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004135 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004136 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004137 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4138 let Inst{11-8} = SIMM{11-8};
4139}
Bob Wilson5bafff32009-06-22 23:27:02 +00004140
4141def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004142 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004143 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004144 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004146 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004147 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004148 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004149} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004150
4151// VMOV : Vector Get Lane (move scalar to ARM core register)
4152
Johnny Chen131c4a52009-11-23 17:48:17 +00004153def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004154 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4155 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4156 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4157 imm:$lane))]> {
4158 let Inst{21} = lane{2};
4159 let Inst{6-5} = lane{1-0};
4160}
Johnny Chen131c4a52009-11-23 17:48:17 +00004161def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004162 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4163 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4164 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4165 imm:$lane))]> {
4166 let Inst{21} = lane{1};
4167 let Inst{6} = lane{0};
4168}
Johnny Chen131c4a52009-11-23 17:48:17 +00004169def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004170 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4171 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4172 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4173 imm:$lane))]> {
4174 let Inst{21} = lane{2};
4175 let Inst{6-5} = lane{1-0};
4176}
Johnny Chen131c4a52009-11-23 17:48:17 +00004177def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004178 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4179 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4180 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4181 imm:$lane))]> {
4182 let Inst{21} = lane{1};
4183 let Inst{6} = lane{0};
4184}
Johnny Chen131c4a52009-11-23 17:48:17 +00004185def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004186 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4187 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4188 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4189 imm:$lane))]> {
4190 let Inst{21} = lane{0};
4191}
Bob Wilson5bafff32009-06-22 23:27:02 +00004192// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4193def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4194 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004195 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004196 (SubReg_i8_lane imm:$lane))>;
4197def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4198 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004199 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004200 (SubReg_i16_lane imm:$lane))>;
4201def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4202 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004203 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004204 (SubReg_i8_lane imm:$lane))>;
4205def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4206 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004207 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004208 (SubReg_i16_lane imm:$lane))>;
4209def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4210 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004211 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004212 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004213def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004214 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004215 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004216def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004217 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004218 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004219//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004220// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004221def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004222 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224
4225// VMOV : Vector Set Lane (move ARM core register to scalar)
4226
Owen Andersond2fbdb72010-10-27 21:28:09 +00004227let Constraints = "$src1 = $V" in {
4228def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4229 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4230 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4231 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4232 GPR:$R, imm:$lane))]> {
4233 let Inst{21} = lane{2};
4234 let Inst{6-5} = lane{1-0};
4235}
4236def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4237 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4238 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4239 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4240 GPR:$R, imm:$lane))]> {
4241 let Inst{21} = lane{1};
4242 let Inst{6} = lane{0};
4243}
4244def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4245 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4246 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4247 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4248 GPR:$R, imm:$lane))]> {
4249 let Inst{21} = lane{0};
4250}
Bob Wilson5bafff32009-06-22 23:27:02 +00004251}
4252def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004253 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004254 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004255 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004256 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004257 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004258def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004259 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004260 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004261 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004262 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004263 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004264def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004265 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004266 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004267 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004268 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004269 (DSubReg_i32_reg imm:$lane)))>;
4270
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004271def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004272 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4273 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004274def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004275 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4276 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004279// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004281 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004283def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004284 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004285def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004286 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004287def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004288 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004289
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004290def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4291 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4292def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4293 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4294def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4295 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4296
4297def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4298 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4299 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004300 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004301def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4302 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4303 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004304 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004305def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4306 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4307 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004308 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004309
Bob Wilson5bafff32009-06-22 23:27:02 +00004310// VDUP : Vector Duplicate (from ARM core register to all elements)
4311
Evan Chengf81bf152009-11-23 21:57:23 +00004312class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004313 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004314 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004315 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004316class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004317 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004319 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004320
Evan Chengf81bf152009-11-23 21:57:23 +00004321def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4322def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4323def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4324def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4325def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4326def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327
4328def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004329 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004330 [(set DPR:$dst, (v2f32 (NEONvdup
4331 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004332def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004334 [(set QPR:$dst, (v4f32 (NEONvdup
4335 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004336
4337// VDUP : Vector Duplicate Lane (from scalar to all elements)
4338
Johnny Chene4614f72010-03-25 17:01:27 +00004339class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4340 ValueType Ty>
4341 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4342 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4343 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
Johnny Chene4614f72010-03-25 17:01:27 +00004345class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004346 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004347 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004348 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004349 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4350 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351
Bob Wilson507df402009-10-21 02:15:46 +00004352// Inst{19-16} is partially specified depending on the element size.
4353
Owen Andersonf587a932010-10-27 19:25:54 +00004354def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4355 let Inst{19-17} = lane{2-0};
4356}
4357def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4358 let Inst{19-18} = lane{1-0};
4359}
4360def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4361 let Inst{19} = lane{0};
4362}
4363def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4364 let Inst{19} = lane{0};
4365}
4366def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4367 let Inst{19-17} = lane{2-0};
4368}
4369def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4370 let Inst{19-18} = lane{1-0};
4371}
4372def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4373 let Inst{19} = lane{0};
4374}
4375def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4376 let Inst{19} = lane{0};
4377}
Bob Wilson5bafff32009-06-22 23:27:02 +00004378
Bob Wilson0ce37102009-08-14 05:08:32 +00004379def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4380 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4381 (DSubReg_i8_reg imm:$lane))),
4382 (SubReg_i8_lane imm:$lane)))>;
4383def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4384 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4385 (DSubReg_i16_reg imm:$lane))),
4386 (SubReg_i16_lane imm:$lane)))>;
4387def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4388 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4389 (DSubReg_i32_reg imm:$lane))),
4390 (SubReg_i32_lane imm:$lane)))>;
4391def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4392 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4393 (DSubReg_i32_reg imm:$lane))),
4394 (SubReg_i32_lane imm:$lane)))>;
4395
Jim Grosbach65dc3032010-10-06 21:16:16 +00004396def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004397 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004398def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004399 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004400
Bob Wilson5bafff32009-06-22 23:27:02 +00004401// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004402defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004403 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004404// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004405defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4406 "vqmovn", "s", int_arm_neon_vqmovns>;
4407defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4408 "vqmovn", "u", int_arm_neon_vqmovnu>;
4409defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4410 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004411// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004412defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4413defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004414
4415// Vector Conversions.
4416
Johnny Chen9e088762010-03-17 17:52:21 +00004417// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004418def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4419 v2i32, v2f32, fp_to_sint>;
4420def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4421 v2i32, v2f32, fp_to_uint>;
4422def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4423 v2f32, v2i32, sint_to_fp>;
4424def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4425 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004426
Johnny Chen6c8648b2010-03-17 23:26:50 +00004427def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4428 v4i32, v4f32, fp_to_sint>;
4429def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4430 v4i32, v4f32, fp_to_uint>;
4431def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4432 v4f32, v4i32, sint_to_fp>;
4433def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4434 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004437def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004438 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004439def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004440 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004441def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004442 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004443def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004444 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4445
Evan Chengf81bf152009-11-23 21:57:23 +00004446def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004447 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004448def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004449 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004450def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004451 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004452def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004453 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4454
Bob Wilsond8e17572009-08-12 22:31:50 +00004455// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004456
4457// VREV64 : Vector Reverse elements within 64-bit doublewords
4458
Evan Chengf81bf152009-11-23 21:57:23 +00004459class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004460 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4461 (ins DPR:$Vm), IIC_VMOVD,
4462 OpcodeStr, Dt, "$Vd, $Vm", "",
4463 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004464class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004465 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4466 (ins QPR:$Vm), IIC_VMOVQ,
4467 OpcodeStr, Dt, "$Vd, $Vm", "",
4468 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004469
Evan Chengf81bf152009-11-23 21:57:23 +00004470def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4471def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4472def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4473def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004474
Evan Chengf81bf152009-11-23 21:57:23 +00004475def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4476def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4477def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4478def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004479
4480// VREV32 : Vector Reverse elements within 32-bit words
4481
Evan Chengf81bf152009-11-23 21:57:23 +00004482class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004483 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4484 (ins DPR:$Vm), IIC_VMOVD,
4485 OpcodeStr, Dt, "$Vd, $Vm", "",
4486 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004487class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004488 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4489 (ins QPR:$Vm), IIC_VMOVQ,
4490 OpcodeStr, Dt, "$Vd, $Vm", "",
4491 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004492
Evan Chengf81bf152009-11-23 21:57:23 +00004493def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4494def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004495
Evan Chengf81bf152009-11-23 21:57:23 +00004496def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4497def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004498
4499// VREV16 : Vector Reverse elements within 16-bit halfwords
4500
Evan Chengf81bf152009-11-23 21:57:23 +00004501class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004502 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4503 (ins DPR:$Vm), IIC_VMOVD,
4504 OpcodeStr, Dt, "$Vd, $Vm", "",
4505 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004506class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004507 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4508 (ins QPR:$Vm), IIC_VMOVQ,
4509 OpcodeStr, Dt, "$Vd, $Vm", "",
4510 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004511
Evan Chengf81bf152009-11-23 21:57:23 +00004512def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4513def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004514
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004515// Other Vector Shuffles.
4516
4517// VEXT : Vector Extract
4518
Evan Chengf81bf152009-11-23 21:57:23 +00004519class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004520 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4521 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4522 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4523 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4524 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004525 bits<4> index;
4526 let Inst{11-8} = index{3-0};
4527}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004528
Evan Chengf81bf152009-11-23 21:57:23 +00004529class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004530 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4531 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4532 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4533 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4534 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004535 bits<4> index;
4536 let Inst{11-8} = index{3-0};
4537}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004538
Owen Anderson7a258252010-11-03 18:16:27 +00004539def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4540 let Inst{11-8} = index{3-0};
4541}
4542def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4543 let Inst{11-9} = index{2-0};
4544 let Inst{8} = 0b0;
4545}
4546def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4547 let Inst{11-10} = index{1-0};
4548 let Inst{9-8} = 0b00;
4549}
4550def VEXTdf : VEXTd<"vext", "32", v2f32> {
4551 let Inst{11} = index{0};
4552 let Inst{10-8} = 0b000;
4553}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004554
Owen Anderson7a258252010-11-03 18:16:27 +00004555def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4556 let Inst{11-8} = index{3-0};
4557}
4558def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4559 let Inst{11-9} = index{2-0};
4560 let Inst{8} = 0b0;
4561}
4562def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4563 let Inst{11-10} = index{1-0};
4564 let Inst{9-8} = 0b00;
4565}
4566def VEXTqf : VEXTq<"vext", "32", v4f32> {
4567 let Inst{11} = index{0};
4568 let Inst{10-8} = 0b000;
4569}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004570
Bob Wilson64efd902009-08-08 05:53:00 +00004571// VTRN : Vector Transpose
4572
Evan Chengf81bf152009-11-23 21:57:23 +00004573def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4574def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4575def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004576
Evan Chengf81bf152009-11-23 21:57:23 +00004577def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4578def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4579def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004580
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004581// VUZP : Vector Unzip (Deinterleave)
4582
Evan Chengf81bf152009-11-23 21:57:23 +00004583def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4584def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4585def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004586
Evan Chengf81bf152009-11-23 21:57:23 +00004587def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4588def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4589def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004590
4591// VZIP : Vector Zip (Interleave)
4592
Evan Chengf81bf152009-11-23 21:57:23 +00004593def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4594def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4595def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004596
Evan Chengf81bf152009-11-23 21:57:23 +00004597def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4598def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4599def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004600
Bob Wilson114a2662009-08-12 20:51:55 +00004601// Vector Table Lookup and Table Extension.
4602
4603// VTBL : Vector Table Lookup
4604def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004605 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4606 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4607 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4608 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004609let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004610def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004611 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4612 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4613 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004614def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004615 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4616 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4617 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004618def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004619 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4620 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004621 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004622 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004623} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004624
Bob Wilsonbd916c52010-09-13 23:55:10 +00004625def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004626 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004627def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004628 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004629def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004630 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004631
Bob Wilson114a2662009-08-12 20:51:55 +00004632// VTBX : Vector Table Extension
4633def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004634 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4635 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4636 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4637 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4638 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004639let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004640def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004641 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4642 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4643 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004644def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004645 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4646 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004647 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004648 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4649 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004650def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004651 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4652 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4653 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4654 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004655} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004656
Bob Wilsonbd916c52010-09-13 23:55:10 +00004657def VTBX2Pseudo
4658 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004659 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004660def VTBX3Pseudo
4661 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004662 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004663def VTBX4Pseudo
4664 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004665 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004666
Bob Wilson5bafff32009-06-22 23:27:02 +00004667//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004668// NEON instructions for single-precision FP math
4669//===----------------------------------------------------------------------===//
4670
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004671class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4672 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004673 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004674 SPR:$a, ssub_0))),
4675 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004676
4677class N3VSPat<SDNode OpNode, NeonI Inst>
4678 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004679 (EXTRACT_SUBREG (v2f32
4680 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004681 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004682 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004683 SPR:$b, ssub_0))),
4684 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004685
4686class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4687 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4688 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004689 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004690 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004691 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004692 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004693 SPR:$b, ssub_0)),
4694 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004695
Evan Cheng1d2426c2009-08-07 19:30:41 +00004696// These need separate instructions because they must use DPR_VFP2 register
4697// class which have SPR sub-registers.
4698
4699// Vector Add Operations used for single-precision FP
4700let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004701def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4702def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004703
David Goodwin338268c2009-08-10 22:17:39 +00004704// Vector Sub Operations used for single-precision FP
4705let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004706def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4707def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004708
Evan Cheng1d2426c2009-08-07 19:30:41 +00004709// Vector Multiply Operations used for single-precision FP
4710let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004711def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4712def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004713
4714// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004715// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4716// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004717
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004718//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004719//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004720// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004721//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004722
4723//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004724//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004725// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004726//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004727
David Goodwin338268c2009-08-10 22:17:39 +00004728// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004729let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004730def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4731 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4732 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004733def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004734
David Goodwin338268c2009-08-10 22:17:39 +00004735// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004736let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004737def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4738 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4739 "vneg", "f32", "$dst, $src", "", []>;
4740def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004741
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004742// Vector Maximum used for single-precision FP
4743let neverHasSideEffects = 1 in
4744def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004745 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004746 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4747def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4748
4749// Vector Minimum used for single-precision FP
4750let neverHasSideEffects = 1 in
4751def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004752 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004753 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4754def : N3VSPat<NEONfmin, VMINfd_sfp>;
4755
David Goodwin338268c2009-08-10 22:17:39 +00004756// Vector Convert between single-precision FP and integer
4757let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004758def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4759 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004760def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004761
4762let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004763def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4764 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004765def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004766
4767let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004768def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4769 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004770def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004771
4772let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004773def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4774 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004775def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004776
Evan Cheng1d2426c2009-08-07 19:30:41 +00004777//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004778// Non-Instruction Patterns
4779//===----------------------------------------------------------------------===//
4780
4781// bit_convert
4782def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4783def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4784def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4785def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4786def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4787def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4788def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4789def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4790def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4791def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4792def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4793def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4794def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4795def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4796def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4797def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4798def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4799def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4800def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4801def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4802def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4803def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4804def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4805def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4806def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4807def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4808def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4809def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4810def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4811def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4812
4813def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4814def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4815def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4816def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4817def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4818def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4819def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4820def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4821def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4822def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4823def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4824def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4825def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4826def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4827def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4828def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4829def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4830def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4831def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4832def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4833def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4834def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4835def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4836def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4837def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4838def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4839def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4840def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4841def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4842def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;