blob: 95cb0cf5bc19946071de611acd837feeb15f4c7b [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000030#include "llvm/Support/Debug.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000036#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000037#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000038using namespace llvm;
39
Evan Cheng87bb9912008-06-13 23:58:02 +000040STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000041STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000042STATISTIC(NumReMats , "Number of re-materialization");
43STATISTIC(NumDRM , "Number of re-materializable defs elided");
44STATISTIC(NumStores , "Number of stores added");
45STATISTIC(NumLoads , "Number of loads added");
46STATISTIC(NumReused , "Number of values reused");
47STATISTIC(NumDSE , "Number of dead stores elided");
48STATISTIC(NumDCE , "Number of copies elided");
49STATISTIC(NumDSS , "Number of dead spill slots removed");
50STATISTIC(NumCommutes, "Number of instructions commuted");
Evan Cheng752272a2009-02-11 08:24:21 +000051STATISTIC(NumOmitted , "Number of reloads omited");
52STATISTIC(NumCopified, "Number of available reloads turned into copies");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000053
Chris Lattnercd3245a2006-12-19 22:41:21 +000054namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000055 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000056}
57
Dan Gohman844731a2008-05-13 00:00:25 +000058static cl::opt<SpillerName>
59SpillerOpt("spiller",
60 cl::desc("Spiller to use: (default: local)"),
61 cl::Prefix,
Dan Gohmanb8cab922008-10-14 20:25:08 +000062 cl::values(clEnumVal(simple, "simple spiller"),
63 clEnumVal(local, "local spiller"),
Dan Gohman844731a2008-05-13 00:00:25 +000064 clEnumValEnd),
65 cl::init(local));
66
Chris Lattner8c4d88d2004-09-30 01:54:45 +000067//===----------------------------------------------------------------------===//
68// VirtRegMap implementation
69//===----------------------------------------------------------------------===//
70
Chris Lattner29268692006-09-05 02:12:02 +000071VirtRegMap::VirtRegMap(MachineFunction &mf)
72 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000073 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000074 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000075 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
76 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
77 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000078 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
79 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000080 grow();
81}
82
Chris Lattner8c4d88d2004-09-30 01:54:45 +000083void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000084 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000085 Virt2PhysMap.grow(LastVirtReg);
86 Virt2StackSlotMap.grow(LastVirtReg);
87 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000088 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000089 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000090 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000091 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000092}
93
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000095 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000096 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000097 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000098 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000099 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
100 RC->getAlignment());
101 if (LowSpillSlot == NO_STACK_SLOT)
102 LowSpillSlot = SS;
103 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
104 HighSpillSlot = SS;
105 unsigned Idx = SS-LowSpillSlot;
106 while (Idx >= SpillSlotToUsesMap.size())
107 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
108 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000110 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000111}
112
Evan Chengd3653122008-02-27 03:04:06 +0000113void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000115 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000116 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000117 assert((SS >= 0 ||
118 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000119 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000120 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000121}
122
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000124 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000125 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000126 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000127 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000128 return ReMatId++;
129}
130
Evan Cheng549f27d32007-08-13 23:45:17 +0000131void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000132 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000133 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
134 "attempt to assign re-mat id to already spilled register");
135 Virt2ReMatIdMap[virtReg] = id;
136}
137
Evan Cheng676dd7c2008-03-11 07:19:34 +0000138int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
139 std::map<const TargetRegisterClass*, int>::iterator I =
140 EmergencySpillSlots.find(RC);
141 if (I != EmergencySpillSlots.end())
142 return I->second;
143 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
144 RC->getAlignment());
145 if (LowSpillSlot == NO_STACK_SLOT)
146 LowSpillSlot = SS;
147 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
148 HighSpillSlot = SS;
Dan Gohman4daa9072008-10-06 18:00:07 +0000149 EmergencySpillSlots[RC] = SS;
Evan Cheng676dd7c2008-03-11 07:19:34 +0000150 return SS;
151}
152
Evan Chengd3653122008-02-27 03:04:06 +0000153void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
154 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000155 // If FI < LowSpillSlot, this stack reference was produced by
156 // instruction selection and is not a spill
157 if (FI >= LowSpillSlot) {
158 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000159 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000160 && "Invalid spill slot");
161 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
162 }
Evan Chengd3653122008-02-27 03:04:06 +0000163 }
164}
165
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000166void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000167 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 // Move previous memory references folded to new instruction.
169 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000170 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000171 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
172 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000173 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000174 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000175
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000176 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000177 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000178}
179
Evan Cheng7f566252007-10-13 02:50:24 +0000180void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
181 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
182 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
183}
184
Evan Chengd3653122008-02-27 03:04:06 +0000185void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
187 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000188 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000189 continue;
190 int FI = MO.getIndex();
191 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
192 continue;
David Greenecff86082008-05-22 21:12:21 +0000193 // This stack reference was produced by instruction selection and
194 // is not a spill
195 if (FI < LowSpillSlot)
196 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000197 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000198 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000199 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
200 }
201 MI2VirtMap.erase(MI);
202 SpillPt2VirtMap.erase(MI);
203 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000204 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000205}
206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000209
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000211 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000212 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000213 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000214 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000215 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000216 }
217
Dan Gohman6f0d0242008-02-10 18:45:23 +0000218 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000219 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000220 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
221 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
222 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000223}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000224
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000225void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000226 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000227}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000228
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000229
230//===----------------------------------------------------------------------===//
231// Simple Spiller Implementation
232//===----------------------------------------------------------------------===//
233
234Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000235
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000236namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000237 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000238 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000239 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000240}
241
Chris Lattner35f27052006-05-01 21:16:03 +0000242bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000243 DOUT << "********** REWRITE MACHINE CODE **********\n";
244 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000245 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000246 const TargetInstrInfo &TII = *TM.getInstrInfo();
Owen Anderson724651a2008-08-19 01:05:33 +0000247 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000248
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000249
Chris Lattner4ea1b822004-09-30 02:33:48 +0000250 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
251 // each vreg once (in the case where a spilled vreg is used by multiple
252 // operands). This is always smaller than the number of operands to the
253 // current machine instr, so it should be small.
254 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000255
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000256 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
257 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000258 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000259 MachineBasicBlock &MBB = *MBBI;
260 for (MachineBasicBlock::iterator MII = MBB.begin(),
261 E = MBB.end(); MII != E; ++MII) {
262 MachineInstr &MI = *MII;
263 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000264 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000265 if (MO.isReg() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000267 unsigned VirtReg = MO.getReg();
Owen Anderson724651a2008-08-19 01:05:33 +0000268 unsigned SubIdx = MO.getSubReg();
Chris Lattner886dd912005-04-04 21:35:34 +0000269 unsigned PhysReg = VRM.getPhys(VirtReg);
Owen Anderson724651a2008-08-19 01:05:33 +0000270 unsigned RReg = SubIdx ? TRI.getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000271 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000272 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000273 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000274 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000275
Chris Lattner886dd912005-04-04 21:35:34 +0000276 if (MO.isUse() &&
277 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
278 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000279 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000280 MachineInstr *LoadMI = prior(MII);
281 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000282 LoadedRegs.push_back(VirtReg);
283 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000284 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000285 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000286
Chris Lattner886dd912005-04-04 21:35:34 +0000287 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000288 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000289 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000290 MachineInstr *StoreMI = next(MII);
291 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000292 ++NumStores;
293 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000294 }
Owen Anderson724651a2008-08-19 01:05:33 +0000295 MF.getRegInfo().setPhysRegUsed(RReg);
296 MI.getOperand(i).setReg(RReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000297 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000298 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000299 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000300 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000301 }
Chris Lattner886dd912005-04-04 21:35:34 +0000302
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000303 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000304 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000305 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000306 }
307 return true;
308}
309
310//===----------------------------------------------------------------------===//
311// Local Spiller Implementation
312//===----------------------------------------------------------------------===//
313
Chris Lattner66cf80f2006-02-03 23:13:58 +0000314/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000315/// top down, keep track of which spills slots or remat are available in each
316/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000317///
318/// Note that not all physregs are created equal here. In particular, some
319/// physregs are reloads that we are allowed to clobber or ignore at any time.
320/// Other physregs are values that the register allocated program is using that
321/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000322/// per-stack-slot / remat id basis as the low bit in the value of the
323/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
324/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000325namespace {
326class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000327 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000328 const TargetInstrInfo *TII;
329
Evan Cheng549f27d32007-08-13 23:45:17 +0000330 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
331 // or remat'ed virtual register values that are still available, due to being
332 // loaded or stored to, but not invalidated yet.
333 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000334
Evan Cheng549f27d32007-08-13 23:45:17 +0000335 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
336 // indicating which stack slot values are currently held by a physreg. This
337 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
338 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000339 std::multimap<unsigned, int> PhysRegsAvailable;
340
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000341 void disallowClobberPhysRegOnly(unsigned PhysReg);
342
Chris Lattner66cf80f2006-02-03 23:13:58 +0000343 void ClobberPhysRegOnly(unsigned PhysReg);
344public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000345 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
346 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000347 }
Evan Cheng752272a2009-02-11 08:24:21 +0000348
349 /// clear - Reset the state.
350 void clear() {
351 SpillSlotsOrReMatsAvailable.clear();
352 PhysRegsAvailable.clear();
353 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000354
Dan Gohman6f0d0242008-02-10 18:45:23 +0000355 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000356
Evan Cheng549f27d32007-08-13 23:45:17 +0000357 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
358 /// available in a physical register, return that PhysReg, otherwise
359 /// return 0.
360 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
361 std::map<int, unsigned>::const_iterator I =
362 SpillSlotsOrReMatsAvailable.find(Slot);
363 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000364 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000365 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000366 return 0;
367 }
Evan Chengde4e9422007-02-25 09:51:27 +0000368
Evan Cheng549f27d32007-08-13 23:45:17 +0000369 /// addAvailable - Mark that the specified stack slot / remat is available in
370 /// the specified physreg. If CanClobber is true, the physreg can be modified
371 /// at any time without changing the semantics of the program.
Evan Cheng752272a2009-02-11 08:24:21 +0000372 void addAvailable(int SlotOrReMat, unsigned Reg, bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000373 // If this stack slot is thought to be available in some other physreg,
374 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000375 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000376
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000378 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000379
Evan Cheng549f27d32007-08-13 23:45:17 +0000380 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
381 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000382 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000383 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000384 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000386
Chris Lattner593c9582006-02-03 23:28:46 +0000387 /// canClobberPhysReg - Return true if the spiller is allowed to change the
388 /// value of the specified stackslot register if it desires. The specified
389 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000390 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000391 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
392 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000394 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000395
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000396 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
397 /// stackslot register. The register is still available but is no longer
398 /// allowed to be modifed.
399 void disallowClobberPhysReg(unsigned PhysReg);
400
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000402 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000403 /// it and any of its aliases.
404 void ClobberPhysReg(unsigned PhysReg);
405
Evan Cheng90a43c32007-08-15 20:20:34 +0000406 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
407 /// slot changes. This removes information about which register the previous
408 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 void ModifyStackSlotOrReMat(int SlotOrReMat);
Evan Cheng6d209c42009-02-12 09:43:23 +0000410
411 void AddAvailableRegsToLiveIn(MachineBasicBlock &MBB);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000412};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000413}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000414
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000415/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
416/// stackslot register. The register is still available but is no longer
417/// allowed to be modifed.
418void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
419 std::multimap<unsigned, int>::iterator I =
420 PhysRegsAvailable.lower_bound(PhysReg);
421 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000422 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000423 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000424 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000425 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000426 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000427 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000428 << " copied, it is available for use but can no longer be modified\n";
429 }
430}
431
432/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
433/// stackslot register and its aliases. The register and its aliases may
434/// still available but is no longer allowed to be modifed.
435void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000436 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000437 disallowClobberPhysRegOnly(*AS);
438 disallowClobberPhysRegOnly(PhysReg);
439}
440
Chris Lattner66cf80f2006-02-03 23:13:58 +0000441/// ClobberPhysRegOnly - This is called when the specified physreg changes
442/// value. We use this to invalidate any info about stuff we thing lives in it.
443void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
444 std::multimap<unsigned, int>::iterator I =
445 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000446 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000447 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000448 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000449 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000450 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000451 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000452 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000453 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000454 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
455 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000456 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000457 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000458 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000459}
460
Chris Lattner66cf80f2006-02-03 23:13:58 +0000461/// ClobberPhysReg - This is called when the specified physreg changes
462/// value. We use this to invalidate any info about stuff we thing lives in
463/// it and any of its aliases.
464void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000465 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000466 ClobberPhysRegOnly(*AS);
467 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000468}
469
Evan Cheng90a43c32007-08-15 20:20:34 +0000470/// ModifyStackSlotOrReMat - This method is called when the value in a stack
471/// slot changes. This removes information about which register the previous
472/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000473void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000474 std::map<int, unsigned>::iterator It =
475 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000476 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000477 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000478 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000479
480 // This register may hold the value of multiple stack slots, only remove this
481 // stack slot from the set of values the register contains.
482 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
483 for (; ; ++I) {
484 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
485 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000486 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000487 }
488 PhysRegsAvailable.erase(I);
489}
490
Evan Cheng6d209c42009-02-12 09:43:23 +0000491/// AddAvailableRegsToLiveIn - Availability information is being kept coming
492/// into the specified MBB. Add available physical registers as live-in's
493/// so register scavenger and post-allocation scheduler are happy.
494void AvailableSpills::AddAvailableRegsToLiveIn(MachineBasicBlock &MBB) {
495 for (std::multimap<unsigned, int>::iterator
496 I = PhysRegsAvailable.begin(), E = PhysRegsAvailable.end();
497 I != E; ++I) {
498 unsigned Reg = (*I).first;
499 if (!MBB.isLiveIn(Reg))
500 MBB.addLiveIn(Reg);
501 }
502}
503
504/// findSinglePredSuccessor - Return via reference a vector of machine basic
505/// blocks each of which is a successor of the specified BB and has no other
506/// predecessor.
Evan Cheng752272a2009-02-11 08:24:21 +0000507static void findSinglePredSuccessor(MachineBasicBlock *MBB,
508 SmallVectorImpl<MachineBasicBlock *> &Succs) {
509 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
510 SE = MBB->succ_end(); SI != SE; ++SI) {
511 MachineBasicBlock *SuccMBB = *SI;
512 if (SuccMBB->pred_size() == 1)
513 Succs.push_back(SuccMBB);
514 }
515}
Chris Lattner07cf1412006-02-03 00:36:31 +0000516
Evan Cheng752272a2009-02-11 08:24:21 +0000517namespace {
Evan Cheng752272a2009-02-11 08:24:21 +0000518 /// LocalSpiller - This spiller does a simple pass over the machine basic
519 /// block to attempt to keep spills in registers as much as possible for
520 /// blocks that have low register pressure (the vreg may be spilled due to
521 /// register pressure in other blocks).
522 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
523 MachineRegisterInfo *RegInfo;
524 const TargetRegisterInfo *TRI;
525 const TargetInstrInfo *TII;
526 DenseMap<MachineInstr*, unsigned> DistanceMap;
527 public:
528 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
529 RegInfo = &MF.getRegInfo();
530 TRI = MF.getTarget().getRegisterInfo();
531 TII = MF.getTarget().getInstrInfo();
532 DOUT << "\n**** Local spiller rewriting function '"
533 << MF.getFunction()->getName() << "':\n";
534 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
535 " ****\n";
536 DEBUG(MF.dump());
537
538 // Spills - Keep track of which spilled values are available in physregs
539 // so that we can choose to reuse the physregs instead of emitting
540 // reloads. This is usually refreshed per basic block.
541 AvailableSpills Spills(TRI, TII);
542
543 // SingleEntrySuccs - Successor blocks which have a single predecessor.
544 SmallVector<MachineBasicBlock*, 4> SinglePredSuccs;
545 SmallPtrSet<MachineBasicBlock*,16> EarlyVisited;
546
547 // Traverse the basic blocks depth first.
548 MachineBasicBlock *Entry = MF.begin();
549 SmallPtrSet<MachineBasicBlock*,16> Visited;
550 for (df_ext_iterator<MachineBasicBlock*,
551 SmallPtrSet<MachineBasicBlock*,16> >
552 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
553 DFI != E; ++DFI) {
554 MachineBasicBlock *MBB = *DFI;
555 if (!EarlyVisited.count(MBB))
556 RewriteMBB(*MBB, VRM, Spills);
557
558 // If this MBB is the only predecessor of a successor. Keep the
559 // availability information and visit it next.
560 do {
561 // Keep visiting single predecessor successor as long as possible.
562 SinglePredSuccs.clear();
563 findSinglePredSuccessor(MBB, SinglePredSuccs);
564 if (SinglePredSuccs.empty())
565 MBB = 0;
566 else {
567 // FIXME: More than one successors, each of which has MBB has
568 // the only predecessor.
569 MBB = SinglePredSuccs[0];
Evan Cheng6d209c42009-02-12 09:43:23 +0000570 if (!Visited.count(MBB) && EarlyVisited.insert(MBB)) {
571 Spills.AddAvailableRegsToLiveIn(*MBB);
Evan Cheng752272a2009-02-11 08:24:21 +0000572 RewriteMBB(*MBB, VRM, Spills);
Evan Cheng6d209c42009-02-12 09:43:23 +0000573 }
Evan Cheng752272a2009-02-11 08:24:21 +0000574 }
575 } while (MBB);
576
577 // Clear the availability info.
578 Spills.clear();
579 }
580
581 DOUT << "**** Post Machine Instrs ****\n";
582 DEBUG(MF.dump());
583
584 // Mark unused spill slots.
585 MachineFrameInfo *MFI = MF.getFrameInfo();
586 int SS = VRM.getLowSpillSlot();
587 if (SS != VirtRegMap::NO_STACK_SLOT)
588 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
589 if (!VRM.isSpillSlotUsed(SS)) {
590 MFI->RemoveStackObject(SS);
591 ++NumDSS;
592 }
593
594 return true;
595 }
596 private:
597 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
598 unsigned Reg, BitVector &RegKills,
599 std::vector<MachineOperand*> &KillOps);
600 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
601 MachineBasicBlock::iterator &MII,
602 std::vector<MachineInstr*> &MaybeDeadStores,
603 AvailableSpills &Spills, BitVector &RegKills,
604 std::vector<MachineOperand*> &KillOps,
605 VirtRegMap &VRM);
606 bool CommuteToFoldReload(MachineBasicBlock &MBB,
607 MachineBasicBlock::iterator &MII,
608 unsigned VirtReg, unsigned SrcReg, int SS,
609 BitVector &RegKills,
610 std::vector<MachineOperand*> &KillOps,
611 const TargetRegisterInfo *TRI,
612 VirtRegMap &VRM);
613 void SpillRegToStackSlot(MachineBasicBlock &MBB,
614 MachineBasicBlock::iterator &MII,
615 int Idx, unsigned PhysReg, int StackSlot,
616 const TargetRegisterClass *RC,
617 bool isAvailable, MachineInstr *&LastStore,
618 AvailableSpills &Spills,
619 SmallSet<MachineInstr*, 4> &ReMatDefs,
620 BitVector &RegKills,
621 std::vector<MachineOperand*> &KillOps,
622 VirtRegMap &VRM);
623 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
624 AvailableSpills &Spills);
625 };
626}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000627
Evan Cheng28bb4622007-07-11 19:17:18 +0000628/// InvalidateKills - MI is going to be deleted. If any of its operands are
629/// marked kill, then invalidate the information.
630static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000631 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000632 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000633 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
634 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000635 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000636 continue;
637 unsigned Reg = MO.getReg();
Evan Chenge3b8a482008-08-05 21:51:46 +0000638 if (TargetRegisterInfo::isVirtualRegister(Reg))
639 continue;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000640 if (KillRegs)
641 KillRegs->push_back(Reg);
Evan Chenge3b8a482008-08-05 21:51:46 +0000642 assert(Reg < KillOps.size());
Evan Cheng28bb4622007-07-11 19:17:18 +0000643 if (KillOps[Reg] == &MO) {
644 RegKills.reset(Reg);
645 KillOps[Reg] = NULL;
646 }
647 }
648}
649
Evan Cheng39c883c2007-12-11 23:36:57 +0000650/// InvalidateKill - A MI that defines the specified register is being deleted,
651/// invalidate the register kill information.
652static void InvalidateKill(unsigned Reg, BitVector &RegKills,
653 std::vector<MachineOperand*> &KillOps) {
654 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000655 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000656 KillOps[Reg] = NULL;
657 RegKills.reset(Reg);
658 }
659}
660
Evan Chengb6ca4b32007-08-14 23:25:37 +0000661/// InvalidateRegDef - If the def operand of the specified def MI is now dead
662/// (since it's spill instruction is removed), mark it isDead. Also checks if
663/// the def MI has other definition operands that are not dead. Returns it by
664/// reference.
665static bool InvalidateRegDef(MachineBasicBlock::iterator I,
666 MachineInstr &NewDef, unsigned Reg,
667 bool &HasLiveDef) {
668 // Due to remat, it's possible this reg isn't being reused. That is,
669 // the def of this reg (by prev MI) is now dead.
670 MachineInstr *DefMI = I;
671 MachineOperand *DefOp = NULL;
672 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
673 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000674 if (MO.isReg() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000675 if (MO.getReg() == Reg)
676 DefOp = &MO;
677 else if (!MO.isDead())
678 HasLiveDef = true;
679 }
680 }
681 if (!DefOp)
682 return false;
683
684 bool FoundUse = false, Done = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000685 MachineBasicBlock::iterator E = &NewDef;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000686 ++I; ++E;
687 for (; !Done && I != E; ++I) {
688 MachineInstr *NMI = I;
689 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
690 MachineOperand &MO = NMI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000691 if (!MO.isReg() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000692 continue;
693 if (MO.isUse())
694 FoundUse = true;
695 Done = true; // Stop after scanning all the operands of this MI.
696 }
697 }
698 if (!FoundUse) {
699 // Def is dead!
700 DefOp->setIsDead();
701 return true;
702 }
703 return false;
704}
705
Evan Cheng28bb4622007-07-11 19:17:18 +0000706/// UpdateKills - Track and update kill info. If a MI reads a register that is
707/// marked kill, then it must be due to register reuse. Transfer the kill info
708/// over.
709static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
Evan Cheng67845982008-10-17 06:16:07 +0000710 std::vector<MachineOperand*> &KillOps,
711 const TargetRegisterInfo* TRI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000712 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000713 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
714 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000715 if (!MO.isReg() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000716 continue;
717 unsigned Reg = MO.getReg();
718 if (Reg == 0)
719 continue;
720
Evan Cheng70366b92008-03-21 19:09:30 +0000721 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000722 // That can't be right. Register is killed but not re-defined and it's
723 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000724 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000725 KillOps[Reg] = NULL;
726 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000727 if (i < TID.getNumOperands() &&
728 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000729 // Unless it's a two-address operand, this is the new kill.
730 MO.setIsKill();
731 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000732 if (MO.isKill()) {
733 RegKills.set(Reg);
734 KillOps[Reg] = &MO;
735 }
736 }
737
738 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
739 const MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000740 if (!MO.isReg() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000741 continue;
742 unsigned Reg = MO.getReg();
743 RegKills.reset(Reg);
744 KillOps[Reg] = NULL;
Evan Cheng67845982008-10-17 06:16:07 +0000745 // It also defines (or partially define) aliases.
746 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
747 RegKills.reset(*AS);
748 KillOps[*AS] = NULL;
749 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000750 }
751}
752
Evan Chengd70dbb52008-02-22 09:24:50 +0000753/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
754///
755static void ReMaterialize(MachineBasicBlock &MBB,
756 MachineBasicBlock::iterator &MII,
757 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000758 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000759 const TargetRegisterInfo *TRI,
760 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000761 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000762 MachineInstr *NewMI = prior(MII);
763 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
764 MachineOperand &MO = NewMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000765 if (!MO.isReg() || MO.getReg() == 0)
Evan Chengd70dbb52008-02-22 09:24:50 +0000766 continue;
767 unsigned VirtReg = MO.getReg();
768 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
769 continue;
770 assert(MO.isUse());
771 unsigned SubIdx = MO.getSubReg();
772 unsigned Phys = VRM.getPhys(VirtReg);
773 assert(Phys);
774 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
775 MO.setReg(RReg);
776 }
777 ++NumReMats;
778}
779
Evan Cheng28bb4622007-07-11 19:17:18 +0000780
Chris Lattner7fb64342004-10-01 19:04:51 +0000781// ReusedOp - For each reused operand, we keep track of a bit of information, in
782// case we need to rollback upon processing a new operand. See comments below.
783namespace {
784 struct ReusedOp {
785 // The MachineInstr operand that reused an available value.
786 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000787
Evan Cheng549f27d32007-08-13 23:45:17 +0000788 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
789 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000790
Chris Lattner7fb64342004-10-01 19:04:51 +0000791 // PhysRegReused - The physical register the value was available in.
792 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000793
Chris Lattner7fb64342004-10-01 19:04:51 +0000794 // AssignedPhysReg - The physreg that was assigned for use by the reload.
795 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000796
797 // VirtReg - The virtual register itself.
798 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000799
Chris Lattner8a61a752005-10-06 17:19:06 +0000800 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
801 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000802 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
803 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000804 };
Chris Lattner540fec62006-02-25 01:51:33 +0000805
806 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
807 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000808 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000809 MachineInstr &MI;
810 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000811 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000812 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000813 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
814 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000815 }
Chris Lattner540fec62006-02-25 01:51:33 +0000816
817 bool hasReuses() const {
818 return !Reuses.empty();
819 }
820
821 /// addReuse - If we choose to reuse a virtual register that is already
822 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000823 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000824 unsigned PhysRegReused, unsigned AssignedPhysReg,
825 unsigned VirtReg) {
826 // If the reload is to the assigned register anyway, no undo will be
827 // required.
828 if (PhysRegReused == AssignedPhysReg) return;
829
830 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000831 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000832 AssignedPhysReg, VirtReg));
833 }
Evan Chenge077ef62006-11-04 00:21:55 +0000834
835 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000836 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000837 }
838
839 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000840 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000841 }
Chris Lattner540fec62006-02-25 01:51:33 +0000842
843 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
844 /// is some other operand that is using the specified register, either pick
845 /// a new register to use, or evict the previous reload and use this reg.
846 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
847 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000848 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000849 SmallSet<unsigned, 8> &Rejected,
850 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000851 std::vector<MachineOperand*> &KillOps,
852 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000853 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
854 .getInstrInfo();
855
Chris Lattner540fec62006-02-25 01:51:33 +0000856 if (Reuses.empty()) return PhysReg; // This is most often empty.
857
858 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
859 ReusedOp &Op = Reuses[ro];
860 // If we find some other reuse that was supposed to use this register
861 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000862 // register. That is, unless its reload register has already been
863 // considered and subsequently rejected because it has also been reused
864 // by another operand.
865 if (Op.PhysRegReused == PhysReg &&
866 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000867 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000868 unsigned NewReg = Op.AssignedPhysReg;
869 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000870 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000871 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000872 } else {
873 // Otherwise, we might also have a problem if a previously reused
874 // value aliases the new register. If so, codegen the previous reload
875 // and use this one.
876 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000877 const TargetRegisterInfo *TRI = Spills.getRegInfo();
878 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000879 // Okay, we found out that an alias of a reused register
880 // was used. This isn't good because it means we have
881 // to undo a previous reuse.
882 MachineBasicBlock *MBB = MI->getParent();
883 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000884 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000885
886 // Copy Op out of the vector and remove it, we're going to insert an
887 // explicit load for it.
888 ReusedOp NewOp = Op;
889 Reuses.erase(Reuses.begin()+ro);
890
891 // Ok, we're going to try to reload the assigned physreg into the
892 // slot that we were supposed to in the first place. However, that
893 // register could hold a reuse. Check to see if it conflicts or
894 // would prefer us to use a different register.
895 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000896 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000897 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000898
Evan Chengd70dbb52008-02-22 09:24:50 +0000899 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000900 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000901 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000902 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000903 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000904 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000905 MachineInstr *LoadMI = prior(MII);
906 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000907 // Any stores to this stack slot are not dead anymore.
908 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000909 ++NumLoads;
910 }
Chris Lattner28bad082006-02-25 02:17:31 +0000911 Spills.ClobberPhysReg(NewPhysReg);
912 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Evan Cheng014264b2008-09-10 20:08:45 +0000913
914 unsigned SubIdx = MI->getOperand(NewOp.Operand).getSubReg();
915 unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) : NewPhysReg;
916 MI->getOperand(NewOp.Operand).setReg(RReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000917
Evan Cheng752272a2009-02-11 08:24:21 +0000918 Spills.addAvailable(NewOp.StackSlotOrReMat, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000919 --MII;
Evan Cheng67845982008-10-17 06:16:07 +0000920 UpdateKills(*MII, RegKills, KillOps, TRI);
Evan Cheng28bb4622007-07-11 19:17:18 +0000921 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000922
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000923 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000924 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000925
926 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000927 return PhysReg;
928 }
929 }
930 }
931 return PhysReg;
932 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000933
934 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
935 /// 'Rejected' set to remember which registers have been considered and
936 /// rejected for the reload. This avoids infinite looping in case like
937 /// this:
938 /// t1 := op t2, t3
939 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
940 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
941 /// t1 <- desires r1
942 /// sees r1 is taken by t2, tries t2's reload register r0
943 /// sees r0 is taken by t3, tries t3's reload register r1
944 /// sees r1 is taken by t2, tries t2's reload register r0 ...
945 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
946 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000947 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000948 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000949 std::vector<MachineOperand*> &KillOps,
950 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000951 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000952 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000953 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000954 }
Chris Lattner540fec62006-02-25 01:51:33 +0000955 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000956}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000957
Evan Cheng66f71632007-10-19 21:23:22 +0000958/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
959/// instruction. e.g.
960/// xorl %edi, %eax
961/// movl %eax, -32(%ebp)
962/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000963/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000964/// ==>
965/// xorl %edi, %eax
966/// orl -36(%ebp), %eax
967/// mov %eax, -32(%ebp)
968/// This enables unfolding optimization for a subsequent instruction which will
969/// also eliminate the newly introduced store instruction.
970bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +0000971 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +0000972 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +0000973 AvailableSpills &Spills,
974 BitVector &RegKills,
975 std::vector<MachineOperand*> &KillOps,
976 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +0000977 MachineFunction &MF = *MBB.getParent();
978 MachineInstr &MI = *MII;
979 unsigned UnfoldedOpc = 0;
980 unsigned UnfoldPR = 0;
981 unsigned UnfoldVR = 0;
982 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
983 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000984 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000985 // Only transform a MI that folds a single register.
986 if (UnfoldedOpc)
987 return false;
988 UnfoldVR = I->second.first;
989 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000990 // MI2VirtMap be can updated which invalidate the iterator.
991 // Increment the iterator first.
992 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000993 if (VRM.isAssignedReg(UnfoldVR))
994 continue;
995 // If this reference is not a use, any previous store is now dead.
996 // Otherwise, the store to this stack slot is not dead anymore.
997 FoldedSS = VRM.getStackSlot(UnfoldVR);
998 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
999 if (DeadStore && (MR & VirtRegMap::isModRef)) {
1000 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +00001001 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +00001002 continue;
1003 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +00001004 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +00001005 false, true);
1006 }
1007 }
1008
1009 if (!UnfoldedOpc)
1010 return false;
1011
1012 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1013 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001014 if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse())
Evan Cheng66f71632007-10-19 21:23:22 +00001015 continue;
1016 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001017 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +00001018 continue;
1019 if (VRM.isAssignedReg(VirtReg)) {
1020 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001021 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001022 return false;
1023 } else if (VRM.isReMaterialized(VirtReg))
1024 continue;
1025 int SS = VRM.getStackSlot(VirtReg);
1026 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1027 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001028 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +00001029 return false;
1030 continue;
1031 }
Evan Chenge3b8a482008-08-05 21:51:46 +00001032 if (VRM.hasPhys(VirtReg)) {
1033 PhysReg = VRM.getPhys(VirtReg);
1034 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
1035 continue;
1036 }
Evan Cheng66f71632007-10-19 21:23:22 +00001037
1038 // Ok, we'll need to reload the value into a register which makes
1039 // it impossible to perform the store unfolding optimization later.
1040 // Let's see if it is possible to fold the load if the store is
1041 // unfolded. This allows us to perform the store unfolding
1042 // optimization.
1043 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +00001044 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001045 assert(NewMIs.size() == 1);
1046 MachineInstr *NewMI = NewMIs.back();
1047 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +00001048 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +00001049 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +00001050 SmallVector<unsigned, 2> Ops;
1051 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001052 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +00001053 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +00001054 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +00001055 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +00001056 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +00001057 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1058 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001059 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001060 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001061 MBB.erase(&MI);
Dan Gohmanfa828572008-07-18 18:28:56 +00001062 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001063 return true;
1064 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001065 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +00001066 }
1067 }
1068 return false;
1069}
Chris Lattner7fb64342004-10-01 19:04:51 +00001070
Evan Cheng87bb9912008-06-13 23:58:02 +00001071/// CommuteToFoldReload -
1072/// Look for
1073/// r1 = load fi#1
1074/// r1 = op r1, r2<kill>
1075/// store r1, fi#1
1076///
1077/// If op is commutable and r2 is killed, then we can xform these to
1078/// r2 = op r2, fi#1
1079/// store r2, fi#1
1080bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
1081 MachineBasicBlock::iterator &MII,
1082 unsigned VirtReg, unsigned SrcReg, int SS,
1083 BitVector &RegKills,
1084 std::vector<MachineOperand*> &KillOps,
1085 const TargetRegisterInfo *TRI,
1086 VirtRegMap &VRM) {
1087 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
1088 return false;
1089
1090 MachineFunction &MF = *MBB.getParent();
1091 MachineInstr &MI = *MII;
1092 MachineBasicBlock::iterator DefMII = prior(MII);
1093 MachineInstr *DefMI = DefMII;
1094 const TargetInstrDesc &TID = DefMI->getDesc();
1095 unsigned NewDstIdx;
1096 if (DefMII != MBB.begin() &&
1097 TID.isCommutable() &&
1098 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1099 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1100 unsigned NewReg = NewDstMO.getReg();
1101 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1102 return false;
1103 MachineInstr *ReloadMI = prior(DefMII);
1104 int FrameIdx;
1105 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1106 if (DestReg != SrcReg || FrameIdx != SS)
1107 return false;
1108 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1109 if (UseIdx == -1)
1110 return false;
1111 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1112 if (DefIdx == -1)
1113 return false;
Dan Gohmand735b802008-10-03 15:45:36 +00001114 assert(DefMI->getOperand(DefIdx).isReg() &&
Evan Cheng87bb9912008-06-13 23:58:02 +00001115 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1116
1117 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001118 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001119 if (!CommutedMI)
1120 return false;
1121 SmallVector<unsigned, 2> Ops;
1122 Ops.push_back(NewDstIdx);
1123 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001124 // Not needed since foldMemoryOperand returns new MI.
1125 MF.DeleteMachineInstr(CommutedMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001126 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001127 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001128
1129 VRM.addSpillSlotUse(SS, FoldedMI);
1130 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1131 // Insert new def MI and spill MI.
1132 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001133 TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC);
Evan Cheng87bb9912008-06-13 23:58:02 +00001134 MII = prior(MII);
1135 MachineInstr *StoreMI = MII;
1136 VRM.addSpillSlotUse(SS, StoreMI);
1137 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1138 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1139
1140 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001141 InvalidateKills(*ReloadMI, RegKills, KillOps);
1142 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1143 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001144 InvalidateKills(*DefMI, RegKills, KillOps);
1145 VRM.RemoveMachineInstrFromMaps(DefMI);
1146 MBB.erase(DefMI);
1147 InvalidateKills(MI, RegKills, KillOps);
1148 VRM.RemoveMachineInstrFromMaps(&MI);
1149 MBB.erase(&MI);
1150
Evan Cheng87bb9912008-06-13 23:58:02 +00001151 ++NumCommutes;
1152 return true;
1153 }
1154
1155 return false;
1156}
1157
Evan Cheng7277a7d2007-11-02 17:35:08 +00001158/// findSuperReg - Find the SubReg's super-register of given register class
1159/// where its SubIdx sub-register is SubReg.
1160static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001161 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001162 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1163 I != E; ++I) {
1164 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001165 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001166 return Reg;
1167 }
1168 return 0;
1169}
1170
Evan Cheng81a03822007-11-17 00:40:40 +00001171/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1172/// the last store to the same slot is now dead. If so, remove the last store.
1173void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1174 MachineBasicBlock::iterator &MII,
1175 int Idx, unsigned PhysReg, int StackSlot,
1176 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001177 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001178 AvailableSpills &Spills,
1179 SmallSet<MachineInstr*, 4> &ReMatDefs,
1180 BitVector &RegKills,
1181 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001182 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001183 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001184 MachineInstr *StoreMI = next(MII);
1185 VRM.addSpillSlotUse(StackSlot, StoreMI);
1186 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001187
1188 // If there is a dead store to this stack slot, nuke it now.
1189 if (LastStore) {
1190 DOUT << "Removed dead store:\t" << *LastStore;
1191 ++NumDSE;
1192 SmallVector<unsigned, 2> KillRegs;
1193 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1194 MachineBasicBlock::iterator PrevMII = LastStore;
1195 bool CheckDef = PrevMII != MBB.begin();
1196 if (CheckDef)
1197 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001198 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001199 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001200 if (CheckDef) {
1201 // Look at defs of killed registers on the store. Mark the defs
1202 // as dead since the store has been deleted and they aren't
1203 // being reused.
1204 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1205 bool HasOtherDef = false;
1206 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1207 MachineInstr *DeadDef = PrevMII;
1208 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1209 // FIXME: This assumes a remat def does not have side
1210 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001211 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001212 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001213 ++NumDRM;
1214 }
1215 }
1216 }
1217 }
1218 }
1219
Evan Chenge4b39002007-12-03 21:31:55 +00001220 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001221
1222 // If the stack slot value was previously available in some other
1223 // register, change it now. Otherwise, make the register available,
1224 // in PhysReg.
1225 Spills.ModifyStackSlotOrReMat(StackSlot);
1226 Spills.ClobberPhysReg(PhysReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001227 Spills.addAvailable(StackSlot, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001228 ++NumStores;
1229}
1230
Evan Cheng7a0f1852008-05-20 08:13:21 +00001231/// TransferDeadness - A identity copy definition is dead and it's being
1232/// removed. Find the last def or use and mark it as dead / kill.
1233void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1234 unsigned Reg, BitVector &RegKills,
1235 std::vector<MachineOperand*> &KillOps) {
1236 int LastUDDist = -1;
1237 MachineInstr *LastUDMI = NULL;
1238 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1239 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1240 MachineInstr *UDMI = &*RI;
1241 if (UDMI->getParent() != MBB)
1242 continue;
1243 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1244 if (DI == DistanceMap.end() || DI->second > CurDist)
1245 continue;
1246 if ((int)DI->second < LastUDDist)
1247 continue;
1248 LastUDDist = DI->second;
1249 LastUDMI = UDMI;
1250 }
1251
1252 if (LastUDMI) {
1253 const TargetInstrDesc &TID = LastUDMI->getDesc();
1254 MachineOperand *LastUD = NULL;
1255 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1256 MachineOperand &MO = LastUDMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001257 if (!MO.isReg() || MO.getReg() != Reg)
Evan Cheng7a0f1852008-05-20 08:13:21 +00001258 continue;
1259 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1260 LastUD = &MO;
1261 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1262 return;
1263 }
1264 if (LastUD->isDef())
1265 LastUD->setIsDead();
1266 else {
1267 LastUD->setIsKill();
1268 RegKills.set(Reg);
1269 KillOps[Reg] = LastUD;
1270 }
1271 }
1272}
1273
Chris Lattner7fb64342004-10-01 19:04:51 +00001274/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001275/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng752272a2009-02-11 08:24:21 +00001276void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM,
1277 AvailableSpills &Spills) {
1278 DOUT << "\n**** Local spiller rewriting MBB '"
1279 << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001280
Evan Chengfff3e192007-08-14 09:11:18 +00001281 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001282
Chris Lattner52b25db2004-10-01 19:47:12 +00001283 // MaybeDeadStores - When we need to write a value back into a stack slot,
1284 // keep track of the inserted store. If the stack slot value is never read
1285 // (because the value was used from some available register, for example), and
1286 // subsequently stored to, the original store is dead. This map keeps track
1287 // of inserted stores that are not used. If we see a subsequent store to the
1288 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001289 std::vector<MachineInstr*> MaybeDeadStores;
1290 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001291
Evan Chengb6ca4b32007-08-14 23:25:37 +00001292 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1293 SmallSet<MachineInstr*, 4> ReMatDefs;
1294
Evan Cheng0c40d722007-07-11 05:28:39 +00001295 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001296 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001297 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001298 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001299
Evan Cheng7a0f1852008-05-20 08:13:21 +00001300 unsigned Dist = 0;
1301 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001302 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1303 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001304 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001305
Evan Cheng66f71632007-10-19 21:23:22 +00001306 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001307 bool Erased = false;
1308 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001309 if (PrepForUnfoldOpti(MBB, MII,
1310 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1311 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001312
Evan Cheng66f71632007-10-19 21:23:22 +00001313 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001314 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001315
Evan Cheng676dd7c2008-03-11 07:19:34 +00001316 if (VRM.hasEmergencySpills(&MI)) {
1317 // Spill physical register(s) in the rare case the allocator has run out
1318 // of registers to allocate.
1319 SmallSet<int, 4> UsedSS;
1320 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1321 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1322 unsigned PhysReg = EmSpills[i];
1323 const TargetRegisterClass *RC =
1324 TRI->getPhysicalRegisterRegClass(PhysReg);
1325 assert(RC && "Unable to determine register class!");
1326 int SS = VRM.getEmergencySpillSlot(RC);
1327 if (UsedSS.count(SS))
1328 assert(0 && "Need to spill more than one physical registers!");
1329 UsedSS.insert(SS);
1330 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1331 MachineInstr *StoreMI = prior(MII);
1332 VRM.addSpillSlotUse(SS, StoreMI);
1333 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1334 MachineInstr *LoadMI = next(MII);
1335 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001336 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001337 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001338 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001339 }
1340
Evan Cheng0cbb1162007-11-29 01:06:25 +00001341 // Insert restores here if asked to.
1342 if (VRM.isRestorePt(&MI)) {
1343 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1344 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001345 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001346 if (!VRM.getPreSplitReg(VirtReg))
1347 continue; // Split interval spilled again.
1348 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001349 RegInfo->setPhysRegUsed(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001350
1351 // Check if the value being restored if available. If so, it must be
1352 // from a predecessor BB that fallthrough into this BB. We do not
1353 // expect:
1354 // BB1:
1355 // r1 = load fi#1
1356 // ...
1357 // = r1<kill>
1358 // ... # r1 not clobbered
1359 // ...
1360 // = load fi#1
1361 bool DoReMat = VRM.isReMaterialized(VirtReg);
1362 int SSorRMId = DoReMat
1363 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
1364 unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng752272a2009-02-11 08:24:21 +00001365 if (InReg == Phys) {
1366 // If the value is already available in the expected register, save
1367 // a reload / remat.
1368 if (SSorRMId)
1369 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1370 else
1371 DOUT << "Reusing SS#" << SSorRMId;
1372 DOUT << " from physreg "
1373 << TRI->getName(InReg) << " for vreg"
1374 << VirtReg <<" instead of reloading into physreg "
1375 << TRI->getName(Phys) << "\n";
1376 ++NumOmitted;
1377 continue;
1378 } else if (InReg && InReg != Phys) {
1379 if (SSorRMId)
1380 DOUT << "Reusing RM#" << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1;
1381 else
1382 DOUT << "Reusing SS#" << SSorRMId;
1383 DOUT << " from physreg "
1384 << TRI->getName(InReg) << " for vreg"
1385 << VirtReg <<" by copying it into physreg "
1386 << TRI->getName(Phys) << "\n";
1387
1388 // If the reloaded / remat value is available in another register,
1389 // copy it to the desired register.
1390 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1391 TII->copyRegToReg(MBB, &MI, Phys, InReg, RC, RC);
1392
1393 // This invalidates Phys.
1394 Spills.ClobberPhysReg(Phys);
1395 // Remember it's available.
1396 Spills.addAvailable(SSorRMId, Phys);
1397
1398 // Mark is killed.
1399 MachineInstr *CopyMI = prior(MII);
1400 MachineOperand *KillOpnd = CopyMI->findRegisterUseOperand(InReg);
1401 KillOpnd->setIsKill();
1402 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
1403
1404 DOUT << '\t' << *CopyMI;
1405 ++NumCopified;
1406 continue;
1407 }
1408
Evan Cheng0cbb1162007-11-29 01:06:25 +00001409 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001410 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001411 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001412 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng752272a2009-02-11 08:24:21 +00001413 TII->loadRegFromStackSlot(MBB, &MI, Phys, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001414 MachineInstr *LoadMI = prior(MII);
Evan Cheng752272a2009-02-11 08:24:21 +00001415 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001416 ++NumLoads;
1417 }
Evan Cheng752272a2009-02-11 08:24:21 +00001418
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 // This invalidates Phys.
1420 Spills.ClobberPhysReg(Phys);
Evan Cheng752272a2009-02-11 08:24:21 +00001421 // Remember it's available.
1422 Spills.addAvailable(SSorRMId, Phys);
1423
Evan Cheng67845982008-10-17 06:16:07 +00001424 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001425 DOUT << '\t' << *prior(MII);
1426 }
1427 }
1428
Evan Cheng81a03822007-11-17 00:40:40 +00001429 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001430 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001431 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1432 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001433 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001434 unsigned VirtReg = SpillRegs[i].first;
1435 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001436 if (!VRM.getPreSplitReg(VirtReg))
1437 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001438 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001439 unsigned Phys = VRM.getPhys(VirtReg);
1440 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001441 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001442 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001443 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001444 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001445 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001446 }
Evan Chenge4b39002007-12-03 21:31:55 +00001447 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001448 }
1449
1450 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1451 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001452 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001453 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001454 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1455 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001456 if (!MO.isReg() || MO.getReg() == 0)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001457 continue; // Ignore non-register operands.
1458
Evan Cheng32dfbea2007-10-12 08:50:34 +00001459 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001460 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001461 // Ignore physregs for spilling, but remember that it is used by this
1462 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001463 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001464 continue;
1465 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001466
1467 // We want to process implicit virtual register uses first.
1468 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001469 // If the virtual register is implicitly defined, emit a implicit_def
1470 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001471 VirtUseOps.insert(VirtUseOps.begin(), i);
1472 else
1473 VirtUseOps.push_back(i);
1474 }
1475
1476 // Process all of the spilled uses and all non spilled reg references.
Evan Chengaf42fe32008-10-17 20:56:41 +00001477 SmallVector<int, 2> PotentialDeadStoreSlots;
Evan Chengb2fd65f2008-02-22 19:22:06 +00001478 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1479 unsigned i = VirtUseOps[j];
1480 MachineOperand &MO = MI.getOperand(i);
1481 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001482 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001483 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001484
Evan Chengc498b022007-11-14 07:59:08 +00001485 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001486 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001487 // This virtual register was assigned a physreg!
1488 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001489 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001490 if (MO.isDef())
1491 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001492 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001493 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001494 if (VRM.isImplicitlyDefined(VirtReg))
Bill Wendlingd62e06c2009-02-03 02:29:34 +00001495 BuildMI(MBB, &MI, MI.getDebugLoc(),
1496 TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001497 continue;
1498 }
1499
1500 // This virtual register is now known to be a spilled value.
1501 if (!MO.isUse())
1502 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001503
Evan Cheng549f27d32007-08-13 23:45:17 +00001504 bool DoReMat = VRM.isReMaterialized(VirtReg);
1505 int SSorRMId = DoReMat
1506 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001507 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001508
Chris Lattner50ea01e2005-09-09 20:29:51 +00001509 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001510 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001511
1512 // If this is a sub-register use, make sure the reuse register is in the
1513 // right register class. For example, for x86 not all of the 32-bit
1514 // registers have accessible sub-registers.
1515 // Similarly so for EXTRACT_SUBREG. Consider this:
1516 // EDI = op
1517 // MOV32_mr fi#1, EDI
1518 // ...
1519 // = EXTRACT_SUBREG fi#1
1520 // fi#1 is available in EDI, but it cannot be reused because it's not in
1521 // the right register file.
1522 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001523 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001524 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001525 if (!RC->contains(PhysReg))
1526 PhysReg = 0;
1527 }
1528
Evan Chengdc6be192007-08-14 05:42:54 +00001529 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001530 // This spilled operand might be part of a two-address operand. If this
1531 // is the case, then changing it will necessarily require changing the
1532 // def part of the instruction as well. However, in some cases, we
1533 // aren't allowed to modify the reused register. If none of these cases
1534 // apply, reuse it.
1535 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001536 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001537 if (ti != -1 &&
Dan Gohmand735b802008-10-03 15:45:36 +00001538 MI.getOperand(ti).isReg() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001539 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001540 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001541 // long as we are allowed to clobber the value and there isn't an
1542 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001543 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001544 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001545 }
1546
1547 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001548 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001549 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1550 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001551 else
Evan Chengdc6be192007-08-14 05:42:54 +00001552 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001553 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001554 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001555 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001556 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001557 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001558 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001559
1560 // The only technical detail we have is that we don't know that
1561 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1562 // later in the instruction. In particular, consider 'op V1, V2'.
1563 // If V1 is available in physreg R0, we would choose to reuse it
1564 // here, instead of reloading it into the register the allocator
1565 // indicated (say R1). However, V2 might have to be reloaded
1566 // later, and it might indicate that it needs to live in R0. When
1567 // this occurs, we need to have information available that
1568 // indicates it is safe to use R1 for the reload instead of R0.
1569 //
1570 // To further complicate matters, we might conflict with an alias,
1571 // or R0 and R1 might not be compatible with each other. In this
1572 // case, we actually insert a reload for V1 in R1, ensuring that
1573 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001574 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001575 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001576 if (ti != -1)
1577 // Only mark it clobbered if this is a use&def operand.
1578 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001579 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001580
1581 if (MI.getOperand(i).isKill() &&
1582 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
Evan Chengaf42fe32008-10-17 20:56:41 +00001583
1584 // The store of this spilled value is potentially dead, but we
1585 // won't know for certain until we've confirmed that the re-use
1586 // above is valid, which means waiting until the other operands
1587 // are processed. For now we just track the spill slot, we'll
1588 // remove it after the other operands are processed if valid.
1589
1590 PotentialDeadStoreSlots.push_back(ReuseSlot);
Evan Chengfff3e192007-08-14 09:11:18 +00001591 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001592 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001593 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001594
1595 // Otherwise we have a situation where we have a two-address instruction
1596 // whose mod/ref operand needs to be reloaded. This reload is already
1597 // available in some register "PhysReg", but if we used PhysReg as the
1598 // operand to our 2-addr instruction, the instruction would modify
1599 // PhysReg. This isn't cool if something later uses PhysReg and expects
1600 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001601 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001602 // To avoid this problem, and to avoid doing a load right after a store,
1603 // we emit a copy from PhysReg into the designated register for this
1604 // operand.
1605 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1606 assert(DesignatedReg && "Must map virtreg to physreg!");
1607
1608 // Note that, if we reused a register for a previous operand, the
1609 // register we want to reload into might not actually be
1610 // available. If this occurs, use the register indicated by the
1611 // reuser.
1612 if (ReusedOperands.hasReuses())
1613 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001614 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001615
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001616 // If the mapped designated register is actually the physreg we have
1617 // incoming, we don't need to inserted a dead copy.
1618 if (DesignatedReg == PhysReg) {
1619 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001620 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1621 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001622 else
Evan Chengdc6be192007-08-14 05:42:54 +00001623 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001624 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001625 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001626 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001627 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001628 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001629 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001630 ++NumReused;
1631 continue;
1632 }
1633
Chris Lattner84bc5422007-12-31 04:13:23 +00001634 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1635 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001636 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001637 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001638
Evan Cheng6b448092007-03-02 08:52:00 +00001639 MachineInstr *CopyMI = prior(MII);
Evan Cheng67845982008-10-17 06:16:07 +00001640 UpdateKills(*CopyMI, RegKills, KillOps, TRI);
Evan Chengde4e9422007-02-25 09:51:27 +00001641
Chris Lattneraddc55a2006-04-28 01:46:50 +00001642 // This invalidates DesignatedReg.
1643 Spills.ClobberPhysReg(DesignatedReg);
1644
Evan Cheng752272a2009-02-11 08:24:21 +00001645 Spills.addAvailable(ReuseSlot, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001646 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001647 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001648 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001649 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001650 ++NumReused;
1651 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001652 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001653
1654 // Otherwise, reload it and remember that we have it.
1655 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001656 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001657
Chris Lattner50ea01e2005-09-09 20:29:51 +00001658 // Note that, if we reused a register for a previous operand, the
1659 // register we want to reload into might not actually be
1660 // available. If this occurs, use the register indicated by the
1661 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001662 if (ReusedOperands.hasReuses())
1663 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001664 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001665
Chris Lattner84bc5422007-12-31 04:13:23 +00001666 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001667 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001668 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001669 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001670 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001671 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001672 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001673 MachineInstr *LoadMI = prior(MII);
1674 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001675 ++NumLoads;
1676 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001677 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001678 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001679
1680 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001681 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001682 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng752272a2009-02-11 08:24:21 +00001683 Spills.addAvailable(SSorRMId, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001684 // Assumes this is the last use. IsKill will be unset if reg is reused
1685 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001686 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001687 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001688 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001689 MI.getOperand(i).setReg(RReg);
Evan Cheng67845982008-10-17 06:16:07 +00001690 UpdateKills(*prior(MII), RegKills, KillOps, TRI);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001691 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001692 }
1693
Evan Chengaf42fe32008-10-17 20:56:41 +00001694 // Ok - now we can remove stores that have been confirmed dead.
1695 for (unsigned j = 0, e = PotentialDeadStoreSlots.size(); j != e; ++j) {
1696 // This was the last use and the spilled value is still available
1697 // for reuse. That means the spill was unnecessary!
1698 int PDSSlot = PotentialDeadStoreSlots[j];
1699 MachineInstr* DeadStore = MaybeDeadStores[PDSSlot];
1700 if (DeadStore) {
1701 DOUT << "Removed dead store:\t" << *DeadStore;
1702 InvalidateKills(*DeadStore, RegKills, KillOps);
1703 VRM.RemoveMachineInstrFromMaps(DeadStore);
1704 MBB.erase(DeadStore);
1705 MaybeDeadStores[PDSSlot] = NULL;
1706 ++NumDSE;
1707 }
1708 }
1709
1710
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001711 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001712
Evan Cheng81a03822007-11-17 00:40:40 +00001713
Chris Lattner7fb64342004-10-01 19:04:51 +00001714 // If we have folded references to memory operands, make sure we clear all
1715 // physical registers that may contain the value of the spilled virtual
1716 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001717 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001718 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001719 unsigned VirtReg = I->second.first;
1720 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001721 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001722
Evan Chengc17ba8a2008-03-14 20:44:01 +00001723 // MI2VirtMap be can updated which invalidate the iterator.
1724 // Increment the iterator first.
1725 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001726 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001727 if (SS == VirtRegMap::NO_STACK_SLOT)
1728 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001729 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001730 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001731
1732 // If this folded instruction is just a use, check to see if it's a
1733 // straight load from the virt reg slot.
1734 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1735 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001736 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1737 if (DestReg && FrameIdx == SS) {
1738 // If this spill slot is available, turn it into a copy (or nothing)
1739 // instead of leaving it as a load!
1740 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1741 DOUT << "Promoted Load To Copy: " << MI;
1742 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001743 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001744 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Chengd9c553f2008-09-11 01:02:12 +00001745 MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg);
1746 unsigned SubIdx = DefMO->getSubReg();
Evan Cheng32dfbea2007-10-12 08:50:34 +00001747 // Revisit the copy so we make sure to notice the effects of the
1748 // operation on the destreg (either needing to RA it if it's
1749 // virtual or needing to clobber any values if it's physical).
1750 NextMII = &MI;
1751 --NextMII; // backtrack to the copy.
Evan Chengd9c553f2008-09-11 01:02:12 +00001752 // Propagate the sub-register index over.
1753 if (SubIdx) {
1754 DefMO = NextMII->findRegisterDefOperand(DestReg);
1755 DefMO->setSubReg(SubIdx);
1756 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001757 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001758 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001759 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001760 // Unset last kill since it's being reused.
1761 InvalidateKill(InReg, RegKills, KillOps);
1762 }
Evan Chengde4e9422007-02-25 09:51:27 +00001763
Evan Cheng7a0f1852008-05-20 08:13:21 +00001764 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001765 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001766 MBB.erase(&MI);
1767 Erased = true;
1768 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001769 }
Evan Cheng7f566252007-10-13 02:50:24 +00001770 } else {
1771 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1772 SmallVector<MachineInstr*, 4> NewMIs;
1773 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001774 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001775 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001776 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001777 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001778 MBB.erase(&MI);
1779 Erased = true;
1780 --NextMII; // backtrack to the unfolded instruction.
1781 BackTracked = true;
1782 goto ProcessNextInst;
1783 }
Chris Lattnercea86882005-09-19 06:56:21 +00001784 }
1785 }
1786
1787 // If this reference is not a use, any previous store is now dead.
1788 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001789 MachineInstr* DeadStore = MaybeDeadStores[SS];
1790 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001791 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001792 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001793 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001794 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1795 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001796 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001797 // the value and there isn't an earlier def that has already clobbered
1798 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001799 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001800 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1801 MachineOperand *KillOpnd =
1802 DeadStore->findRegisterUseOperand(PhysReg, true);
1803 // Note, if the store is storing a sub-register, it's possible the
1804 // super-register is needed below.
1805 if (KillOpnd && !KillOpnd->getSubReg() &&
1806 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
Evan Cheng67845982008-10-17 06:16:07 +00001807 MBB.insert(MII, NewMIs[0]);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001808 NewStore = NewMIs[1];
1809 MBB.insert(MII, NewStore);
1810 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001811 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001812 VRM.RemoveMachineInstrFromMaps(&MI);
1813 MBB.erase(&MI);
1814 Erased = true;
1815 --NextMII;
1816 --NextMII; // backtrack to the unfolded instruction.
1817 BackTracked = true;
1818 isDead = true;
1819 }
Evan Cheng66f71632007-10-19 21:23:22 +00001820 }
Evan Cheng7f566252007-10-13 02:50:24 +00001821 }
1822
1823 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001824 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001825 DOUT << "Removed dead store:\t" << *DeadStore;
1826 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001827 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001828 MBB.erase(DeadStore);
1829 if (!NewStore)
1830 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001831 }
Evan Cheng7f566252007-10-13 02:50:24 +00001832
Evan Chengfff3e192007-08-14 09:11:18 +00001833 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001834 if (NewStore) {
1835 // Treat this store as a spill merged into a copy. That makes the
1836 // stack slot value available.
1837 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1838 goto ProcessNextInst;
1839 }
Chris Lattnercea86882005-09-19 06:56:21 +00001840 }
1841
1842 // If the spill slot value is available, and this is a new definition of
1843 // the value, the value is not available anymore.
1844 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001845 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001846 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001847
1848 // If this is *just* a mod of the value, check to see if this is just a
1849 // store to the spill slot (i.e. the spill got merged into the copy). If
1850 // so, realize that the vreg is available now, and add the store to the
1851 // MaybeDeadStore info.
1852 int StackSlot;
1853 if (!(MR & VirtRegMap::isRef)) {
1854 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001855 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001856 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001857
1858 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
1859 RegKills, KillOps, TRI, VRM)) {
1860 NextMII = next(MII);
1861 BackTracked = true;
1862 goto ProcessNextInst;
1863 }
1864
Chris Lattner07cf1412006-02-03 00:36:31 +00001865 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001866 // this as a potentially dead store in case there is a subsequent
1867 // store into the stack slot without a read from it.
1868 MaybeDeadStores[StackSlot] = &MI;
1869
Chris Lattnercd816392006-02-02 23:29:36 +00001870 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001871 // register, change it now. Otherwise, make the register
1872 // available in PhysReg.
Evan Cheng752272a2009-02-11 08:24:21 +00001873 Spills.addAvailable(StackSlot, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001874 }
1875 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001876 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001877 }
1878
Chris Lattner7fb64342004-10-01 19:04:51 +00001879 // Process all of the spilled defs.
1880 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1881 MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001882 if (!(MO.isReg() && MO.getReg() && MO.isDef()))
Evan Cheng66f71632007-10-19 21:23:22 +00001883 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001884
Evan Cheng66f71632007-10-19 21:23:22 +00001885 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001886 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001887 // Check to see if this is a noop copy. If so, eliminate the
1888 // instruction before considering the dest reg to be changed.
Evan Cheng04ee5a12009-01-20 19:12:24 +00001889 unsigned Src, Dst, SrcSR, DstSR;
1890 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Evan Cheng66f71632007-10-19 21:23:22 +00001891 ++NumDCE;
1892 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001893 SmallVector<unsigned, 2> KillRegs;
1894 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1895 if (MO.isDead() && !KillRegs.empty()) {
Evan Chengbbe4105cd2008-12-02 02:15:36 +00001896 // Source register or an implicit super/sub-register use is killed.
1897 assert(KillRegs[0] == Dst ||
1898 TRI->isSubRegister(KillRegs[0], Dst) ||
1899 TRI->isSuperRegister(KillRegs[0], Dst));
Evan Cheng7a0f1852008-05-20 08:13:21 +00001900 // Last def is now dead.
1901 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1902 }
Evan Chengd3653122008-02-27 03:04:06 +00001903 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001904 MBB.erase(&MI);
1905 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001906 Spills.disallowClobberPhysReg(VirtReg);
1907 goto ProcessNextInst;
1908 }
1909
1910 // If it's not a no-op copy, it clobbers the value in the destreg.
1911 Spills.ClobberPhysReg(VirtReg);
1912 ReusedOperands.markClobbered(VirtReg);
1913
1914 // Check to see if this instruction is a load from a stack slot into
1915 // a register. If so, this provides the stack slot value in the reg.
1916 int FrameIdx;
1917 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1918 assert(DestReg == VirtReg && "Unknown load situation!");
1919
1920 // If it is a folded reference, then it's not safe to clobber.
1921 bool Folded = FoldedSS.count(FrameIdx);
1922 // Otherwise, if it wasn't available, remember that it is now!
Evan Cheng752272a2009-02-11 08:24:21 +00001923 Spills.addAvailable(FrameIdx, DestReg, !Folded);
Evan Cheng66f71632007-10-19 21:23:22 +00001924 goto ProcessNextInst;
1925 }
1926
1927 continue;
1928 }
1929
Evan Chengc498b022007-11-14 07:59:08 +00001930 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001931 bool DoReMat = VRM.isReMaterialized(VirtReg);
1932 if (DoReMat)
1933 ReMatDefs.insert(&MI);
1934
1935 // The only vregs left are stack slot definitions.
1936 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001937 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001938
1939 // If this def is part of a two-address operand, make sure to execute
1940 // the store from the correct physical register.
1941 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001942 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001943 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001944 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001945 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001946 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1947 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001948 "Can't find corresponding super-register!");
1949 PhysReg = SuperReg;
1950 }
1951 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001952 PhysReg = VRM.getPhys(VirtReg);
1953 if (ReusedOperands.isClobbered(PhysReg)) {
1954 // Another def has taken the assigned physreg. It must have been a
1955 // use&def which got it due to reuse. Undo the reuse!
1956 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1957 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1958 }
1959 }
1960
Evan Chenged70cbb32008-03-26 19:03:01 +00001961 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001962 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001963 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001964 ReusedOperands.markClobbered(RReg);
1965 MI.getOperand(i).setReg(RReg);
1966
Evan Cheng66f71632007-10-19 21:23:22 +00001967 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001968 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001969 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1970 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001971 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001972
1973 // Check to see if this is a noop copy. If so, eliminate the
1974 // instruction before considering the dest reg to be changed.
1975 {
Evan Cheng04ee5a12009-01-20 19:12:24 +00001976 unsigned Src, Dst, SrcSR, DstSR;
1977 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) && Src == Dst) {
Chris Lattner29268692006-09-05 02:12:02 +00001978 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001979 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001980 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001981 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001982 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001983 Erased = true;
Evan Cheng67845982008-10-17 06:16:07 +00001984 UpdateKills(*LastStore, RegKills, KillOps, TRI);
Chris Lattner29268692006-09-05 02:12:02 +00001985 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001986 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001987 }
Evan Cheng66f71632007-10-19 21:23:22 +00001988 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001989 }
Chris Lattnercea86882005-09-19 06:56:21 +00001990 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001991 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001992 if (!Erased && !BackTracked) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001993 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
Evan Cheng67845982008-10-17 06:16:07 +00001994 UpdateKills(*II, RegKills, KillOps, TRI);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001995 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001996 MII = NextMII;
1997 }
Evan Cheng752272a2009-02-11 08:24:21 +00001998
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001999}
2000
Chris Lattner8c4d88d2004-09-30 01:54:45 +00002001llvm::Spiller* llvm::createSpiller() {
2002 switch (SpillerOpt) {
2003 default: assert(0 && "Unreachable!");
2004 case local:
2005 return new LocalSpiller();
2006 case simple:
2007 return new SimpleSpiller();
2008 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00002009}