blob: 871a654609d615dfe1949e2c00657c8ff4f59b3d [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000116 }
117
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000118 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000119 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000120
121 // When dealing with single precision only, use libcalls
122 if (!Subtarget->isSingleFloat()) {
123 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000124 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000125 else
Craig Topper420761a2012-04-20 07:30:17 +0000126 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000127 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000128 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000129
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
132 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000134
Eli Friedman6055a6a2009-07-17 04:07:24 +0000135 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
137 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000138
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000139 // Used by legalize types to correctly generate the setcc result.
140 // Without this, every float setcc comes with a AND/OR with the result,
141 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000142 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000144
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000145 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000147 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
149 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
150 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
151 setOperationAction(ISD::SELECT, MVT::f32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f64, Custom);
153 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000154 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
155 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000156 setOperationAction(ISD::SETCC, MVT::f32, Custom);
157 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000160 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
161 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
163 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanakaf934d152012-09-15 01:02:03 +0000164 if (!Subtarget->inMips16Mode()) {
165 setOperationAction(ISD::LOAD, MVT::i32, Custom);
166 setOperationAction(ISD::STORE, MVT::i32, Custom);
167 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000168
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000169 if (!TM.Options.NoNaNsFPMath) {
170 setOperationAction(ISD::FABS, MVT::f32, Custom);
171 setOperationAction(ISD::FABS, MVT::f64, Custom);
172 }
173
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000174 if (HasMips64) {
175 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
176 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
177 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
178 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
179 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
180 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000181 setOperationAction(ISD::LOAD, MVT::i64, Custom);
182 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000183 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000184
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000185 if (!HasMips64) {
186 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
187 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
188 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
189 }
190
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000191 setOperationAction(ISD::SDIV, MVT::i32, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UDIV, MVT::i32, Expand);
194 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000195 setOperationAction(ISD::SDIV, MVT::i64, Expand);
196 setOperationAction(ISD::SREM, MVT::i64, Expand);
197 setOperationAction(ISD::UDIV, MVT::i64, Expand);
198 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000199
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000200 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
202 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
203 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
204 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000205 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000207 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
209 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000210 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000212 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000213 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
214 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
215 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000218 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000219 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
220 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000221
Akira Hatanaka56633442011-09-20 23:53:09 +0000222 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000223 setOperationAction(ISD::ROTR, MVT::i32, Expand);
224
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000225 if (!Subtarget->hasMips64r2())
226 setOperationAction(ISD::ROTR, MVT::i64, Expand);
227
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000229 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000231 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
233 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000234 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::FLOG, MVT::f32, Expand);
236 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
237 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
238 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000239 setOperationAction(ISD::FMA, MVT::f32, Expand);
240 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000241 setOperationAction(ISD::FREM, MVT::f32, Expand);
242 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000243
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000244 if (!TM.Options.NoNaNsFPMath) {
245 setOperationAction(ISD::FNEG, MVT::f32, Expand);
246 setOperationAction(ISD::FNEG, MVT::f64, Expand);
247 }
248
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000249 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000250 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000251 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000252 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000253
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000254 setOperationAction(ISD::VAARG, MVT::Other, Expand);
255 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
256 setOperationAction(ISD::VAEND, MVT::Other, Expand);
257
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000258 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
260 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000261
Jia Liubb481f82012-02-28 07:46:26 +0000262 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
263 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
264 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
265 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000266
Eli Friedman26689ac2011-08-03 21:06:02 +0000267 setInsertFencesForAtomic(true);
268
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000269 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000272 }
273
Akira Hatanakac79507a2011-12-21 00:20:27 +0000274 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000276 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
277 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000278
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000279 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000281 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
282 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000283
Akira Hatanaka7664f052012-06-02 00:04:42 +0000284 if (HasMips64) {
285 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
286 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
287 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
288 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
289 }
290
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 setTargetDAGCombine(ISD::ADDE);
292 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000293 setTargetDAGCombine(ISD::SDIVREM);
294 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000295 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000296 setTargetDAGCombine(ISD::AND);
297 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000298 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000300 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000301
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000302 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000303 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000304
Akira Hatanaka590baca2012-02-02 03:13:40 +0000305 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
306 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000307
308 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309}
310
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000311bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000312 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000313
Akira Hatanakaf934d152012-09-15 01:02:03 +0000314 if (Subtarget->inMips16Mode())
315 return false;
316
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000317 switch (SVT) {
318 case MVT::i64:
319 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000320 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000321 default:
322 return false;
323 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000324}
325
Duncan Sands28b77e92011-09-06 19:07:46 +0000326EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000328}
329
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000330// SelectMadd -
331// Transforms a subgraph in CurDAG if the following pattern is found:
332// (addc multLo, Lo0), (adde multHi, Hi0),
333// where,
334// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335// Lo0: initial value of Lo register
336// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000337// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000338static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000339 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000340 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000341 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342
343 if (ADDCNode->getOpcode() != ISD::ADDC)
344 return false;
345
346 SDValue MultHi = ADDENode->getOperand(0);
347 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000348 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000349 unsigned MultOpc = MultHi.getOpcode();
350
351 // MultHi and MultLo must be generated by the same node,
352 if (MultLo.getNode() != MultNode)
353 return false;
354
355 // and it must be a multiplication.
356 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
357 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000358
359 // MultLo amd MultHi must be the first and second output of MultNode
360 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000361 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
362 return false;
363
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365 // of the values of MultNode, in which case MultNode will be removed in later
366 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000367 // If there exist users other than ADDENode or ADDCNode, this function returns
368 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000369 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000370 // produced.
371 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
372 return false;
373
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000374 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375 DebugLoc dl = ADDENode->getDebugLoc();
376
377 // create MipsMAdd(u) node
378 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000379
Akira Hatanaka82099682011-12-19 19:52:25 +0000380 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000381 MultNode->getOperand(0),// Factor 0
382 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000383 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000384 ADDENode->getOperand(1));// Hi0
385
386 // create CopyFromReg nodes
387 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
388 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000389 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000390 Mips::HI, MVT::i32,
391 CopyFromLo.getValue(2));
392
393 // replace uses of adde and addc here
394 if (!SDValue(ADDCNode, 0).use_empty())
395 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
396
397 if (!SDValue(ADDENode, 0).use_empty())
398 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
399
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000400 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000401}
402
403// SelectMsub -
404// Transforms a subgraph in CurDAG if the following pattern is found:
405// (addc Lo0, multLo), (sube Hi0, multHi),
406// where,
407// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000408// Lo0: initial value of Lo register
409// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000410// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000411static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000412 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000414 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000415
416 if (SUBCNode->getOpcode() != ISD::SUBC)
417 return false;
418
419 SDValue MultHi = SUBENode->getOperand(1);
420 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000421 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000422 unsigned MultOpc = MultHi.getOpcode();
423
424 // MultHi and MultLo must be generated by the same node,
425 if (MultLo.getNode() != MultNode)
426 return false;
427
428 // and it must be a multiplication.
429 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
430 return false;
431
432 // MultLo amd MultHi must be the first and second output of MultNode
433 // respectively.
434 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
435 return false;
436
437 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
438 // of the values of MultNode, in which case MultNode will be removed in later
439 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000440 // If there exist users other than SUBENode or SUBCNode, this function returns
441 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 // instruction node rather than a pair of MULT and MSUB instructions being
443 // produced.
444 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
445 return false;
446
447 SDValue Chain = CurDAG->getEntryNode();
448 DebugLoc dl = SUBENode->getDebugLoc();
449
450 // create MipsSub(u) node
451 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
452
Akira Hatanaka82099682011-12-19 19:52:25 +0000453 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000454 MultNode->getOperand(0),// Factor 0
455 MultNode->getOperand(1),// Factor 1
456 SUBCNode->getOperand(0),// Lo0
457 SUBENode->getOperand(0));// Hi0
458
459 // create CopyFromReg nodes
460 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
461 MSub);
462 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
463 Mips::HI, MVT::i32,
464 CopyFromLo.getValue(2));
465
466 // replace uses of sube and subc here
467 if (!SDValue(SUBCNode, 0).use_empty())
468 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
469
470 if (!SDValue(SUBENode, 0).use_empty())
471 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
472
473 return true;
474}
475
Akira Hatanaka864f6602012-06-14 21:10:56 +0000476static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000477 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000478 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000479 if (DCI.isBeforeLegalize())
480 return SDValue();
481
Akira Hatanakae184fec2011-11-11 04:18:21 +0000482 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
483 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000484 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000485
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000486 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000487}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000488
Akira Hatanaka864f6602012-06-14 21:10:56 +0000489static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000490 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000491 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492 if (DCI.isBeforeLegalize())
493 return SDValue();
494
Akira Hatanakae184fec2011-11-11 04:18:21 +0000495 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
496 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000497 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000499 return SDValue();
500}
501
Akira Hatanaka864f6602012-06-14 21:10:56 +0000502static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000503 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000504 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000505 if (DCI.isBeforeLegalizeOps())
506 return SDValue();
507
Akira Hatanakadda4a072011-10-03 21:06:13 +0000508 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000509 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
510 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000511 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
512 MipsISD::DivRemU;
513 DebugLoc dl = N->getDebugLoc();
514
515 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
516 N->getOperand(0), N->getOperand(1));
517 SDValue InChain = DAG.getEntryNode();
518 SDValue InGlue = DivRem;
519
520 // insert MFLO
521 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000522 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000523 InGlue);
524 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
525 InChain = CopyFromLo.getValue(1);
526 InGlue = CopyFromLo.getValue(2);
527 }
528
529 // insert MFHI
530 if (N->hasAnyUseOfValue(1)) {
531 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000532 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000533 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
534 }
535
536 return SDValue();
537}
538
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000539static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
540 switch (CC) {
541 default: llvm_unreachable("Unknown fp condition code!");
542 case ISD::SETEQ:
543 case ISD::SETOEQ: return Mips::FCOND_OEQ;
544 case ISD::SETUNE: return Mips::FCOND_UNE;
545 case ISD::SETLT:
546 case ISD::SETOLT: return Mips::FCOND_OLT;
547 case ISD::SETGT:
548 case ISD::SETOGT: return Mips::FCOND_OGT;
549 case ISD::SETLE:
550 case ISD::SETOLE: return Mips::FCOND_OLE;
551 case ISD::SETGE:
552 case ISD::SETOGE: return Mips::FCOND_OGE;
553 case ISD::SETULT: return Mips::FCOND_ULT;
554 case ISD::SETULE: return Mips::FCOND_ULE;
555 case ISD::SETUGT: return Mips::FCOND_UGT;
556 case ISD::SETUGE: return Mips::FCOND_UGE;
557 case ISD::SETUO: return Mips::FCOND_UN;
558 case ISD::SETO: return Mips::FCOND_OR;
559 case ISD::SETNE:
560 case ISD::SETONE: return Mips::FCOND_ONE;
561 case ISD::SETUEQ: return Mips::FCOND_UEQ;
562 }
563}
564
565
566// Returns true if condition code has to be inverted.
567static bool InvertFPCondCode(Mips::CondCode CC) {
568 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
569 return false;
570
Akira Hatanaka82099682011-12-19 19:52:25 +0000571 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
572 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000573
Akira Hatanaka82099682011-12-19 19:52:25 +0000574 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000575}
576
577// Creates and returns an FPCmp node from a setcc node.
578// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000579static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000580 // must be a SETCC node
581 if (Op.getOpcode() != ISD::SETCC)
582 return Op;
583
584 SDValue LHS = Op.getOperand(0);
585
586 if (!LHS.getValueType().isFloatingPoint())
587 return Op;
588
589 SDValue RHS = Op.getOperand(1);
590 DebugLoc dl = Op.getDebugLoc();
591
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000592 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
593 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000594 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
595
596 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
597 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
598}
599
600// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000601static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000602 SDValue False, DebugLoc DL) {
603 bool invert = InvertFPCondCode((Mips::CondCode)
604 cast<ConstantSDNode>(Cond.getOperand(2))
605 ->getSExtValue());
606
607 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
608 True.getValueType(), True, False, Cond);
609}
610
Akira Hatanaka864f6602012-06-14 21:10:56 +0000611static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000612 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000613 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000614 if (DCI.isBeforeLegalizeOps())
615 return SDValue();
616
617 SDValue SetCC = N->getOperand(0);
618
619 if ((SetCC.getOpcode() != ISD::SETCC) ||
620 !SetCC.getOperand(0).getValueType().isInteger())
621 return SDValue();
622
623 SDValue False = N->getOperand(2);
624 EVT FalseTy = False.getValueType();
625
626 if (!FalseTy.isInteger())
627 return SDValue();
628
629 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
630
631 if (!CN || CN->getZExtValue())
632 return SDValue();
633
634 const DebugLoc DL = N->getDebugLoc();
635 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
636 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000637
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000638 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
639 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000640
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000641 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
642}
643
Akira Hatanaka864f6602012-06-14 21:10:56 +0000644static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000646 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 // Pattern match EXT.
648 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
649 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000650 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651 return SDValue();
652
653 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000654 unsigned ShiftRightOpc = ShiftRight.getOpcode();
655
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000657 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000658 return SDValue();
659
660 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000661 ConstantSDNode *CN;
662 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
663 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000664
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000665 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000667
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000668 // Op's second operand must be a shifted mask.
669 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000670 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000671 return SDValue();
672
673 // Return if the shifted mask does not start at bit 0 or the sum of its size
674 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000675 EVT ValTy = N->getValueType(0);
676 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000677 return SDValue();
678
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000679 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000680 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000681 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000682}
Jia Liubb481f82012-02-28 07:46:26 +0000683
Akira Hatanaka864f6602012-06-14 21:10:56 +0000684static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000685 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000686 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 // Pattern match INS.
688 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000689 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000691 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000692 return SDValue();
693
694 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
695 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
696 ConstantSDNode *CN;
697
698 // See if Op's first operand matches (and $src1 , mask0).
699 if (And0.getOpcode() != ISD::AND)
700 return SDValue();
701
702 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000703 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000704 return SDValue();
705
706 // See if Op's second operand matches (and (shl $src, pos), mask1).
707 if (And1.getOpcode() != ISD::AND)
708 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000709
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000711 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000712 return SDValue();
713
714 // The shift masks must have the same position and size.
715 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
716 return SDValue();
717
718 SDValue Shl = And1.getOperand(0);
719 if (Shl.getOpcode() != ISD::SHL)
720 return SDValue();
721
722 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
723 return SDValue();
724
725 unsigned Shamt = CN->getZExtValue();
726
727 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000728 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000729 EVT ValTy = N->getValueType(0);
730 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000731 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000732
Akira Hatanaka82099682011-12-19 19:52:25 +0000733 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000734 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000735 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000736}
Jia Liubb481f82012-02-28 07:46:26 +0000737
Akira Hatanaka864f6602012-06-14 21:10:56 +0000738static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000739 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000740 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000741 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
742
743 if (DCI.isBeforeLegalizeOps())
744 return SDValue();
745
746 SDValue Add = N->getOperand(1);
747
748 if (Add.getOpcode() != ISD::ADD)
749 return SDValue();
750
751 SDValue Lo = Add.getOperand(1);
752
753 if ((Lo.getOpcode() != MipsISD::Lo) ||
754 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
755 return SDValue();
756
757 EVT ValTy = N->getValueType(0);
758 DebugLoc DL = N->getDebugLoc();
759
760 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
761 Add.getOperand(0));
762 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
763}
764
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000765SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000766 const {
767 SelectionDAG &DAG = DCI.DAG;
768 unsigned opc = N->getOpcode();
769
770 switch (opc) {
771 default: break;
772 case ISD::ADDE:
773 return PerformADDECombine(N, DAG, DCI, Subtarget);
774 case ISD::SUBE:
775 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000776 case ISD::SDIVREM:
777 case ISD::UDIVREM:
778 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000779 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000780 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000781 case ISD::AND:
782 return PerformANDCombine(N, DAG, DCI, Subtarget);
783 case ISD::OR:
784 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000785 case ISD::ADD:
786 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000787 }
788
789 return SDValue();
790}
791
Dan Gohman475871a2008-07-27 21:46:04 +0000792SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000793LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000794{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000795 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000796 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000797 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000798 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000799 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000800 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000801 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
802 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000803 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000804 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000805 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000806 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000807 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000808 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000809 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000810 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000811 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000812 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000813 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
814 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
815 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000816 case ISD::LOAD: return LowerLOAD(Op, DAG);
817 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000818 }
Dan Gohman475871a2008-07-27 21:46:04 +0000819 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000820}
821
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000822//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000823// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000824//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000825
826// AddLiveIn - This helper function adds the specified physical register to the
827// MachineFunction as a live in value. It also creates a corresponding
828// virtual register for it.
829static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000830AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000831{
832 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000833 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
834 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000835 return VReg;
836}
837
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000838// Get fp branch code (not opcode) from condition code.
839static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
840 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
841 return Mips::BRANCH_T;
842
Akira Hatanaka82099682011-12-19 19:52:25 +0000843 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
844 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000845
Akira Hatanaka82099682011-12-19 19:52:25 +0000846 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000847}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000849/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000850static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
851 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000852 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000853 const TargetInstrInfo *TII,
854 bool isFPCmp, unsigned Opc) {
855 // There is no need to expand CMov instructions if target has
856 // conditional moves.
857 if (Subtarget->hasCondMov())
858 return BB;
859
860 // To "insert" a SELECT_CC instruction, we actually have to insert the
861 // diamond control-flow pattern. The incoming instruction knows the
862 // destination vreg to set, the condition code register to branch on, the
863 // true/false values to select between, and a branch opcode to use.
864 const BasicBlock *LLVM_BB = BB->getBasicBlock();
865 MachineFunction::iterator It = BB;
866 ++It;
867
868 // thisMBB:
869 // ...
870 // TrueVal = ...
871 // setcc r1, r2, r3
872 // bNE r1, r0, copy1MBB
873 // fallthrough --> copy0MBB
874 MachineBasicBlock *thisMBB = BB;
875 MachineFunction *F = BB->getParent();
876 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
877 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
878 F->insert(It, copy0MBB);
879 F->insert(It, sinkMBB);
880
881 // Transfer the remainder of BB and its successor edges to sinkMBB.
882 sinkMBB->splice(sinkMBB->begin(), BB,
883 llvm::next(MachineBasicBlock::iterator(MI)),
884 BB->end());
885 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
886
887 // Next, add the true and fallthrough blocks as its successors.
888 BB->addSuccessor(copy0MBB);
889 BB->addSuccessor(sinkMBB);
890
891 // Emit the right instruction according to the type of the operands compared
892 if (isFPCmp)
893 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
894 else
895 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
896 .addReg(Mips::ZERO).addMBB(sinkMBB);
897
898 // copy0MBB:
899 // %FalseValue = ...
900 // # fallthrough to sinkMBB
901 BB = copy0MBB;
902
903 // Update machine-CFG edges
904 BB->addSuccessor(sinkMBB);
905
906 // sinkMBB:
907 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
908 // ...
909 BB = sinkMBB;
910
911 if (isFPCmp)
912 BuildMI(*BB, BB->begin(), dl,
913 TII->get(Mips::PHI), MI->getOperand(0).getReg())
914 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
915 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
916 else
917 BuildMI(*BB, BB->begin(), dl,
918 TII->get(Mips::PHI), MI->getOperand(0).getReg())
919 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
920 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
921
922 MI->eraseFromParent(); // The pseudo instruction is gone now.
923 return BB;
924}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000925*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000926MachineBasicBlock *
927MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000928 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000929 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000930 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
934 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
937 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000939 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000940 case Mips::ATOMIC_LOAD_ADD_I64:
941 case Mips::ATOMIC_LOAD_ADD_I64_P8:
942 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943
944 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
947 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
950 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000953 case Mips::ATOMIC_LOAD_AND_I64:
954 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000955 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956
957 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000958 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
960 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000961 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
963 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000966 case Mips::ATOMIC_LOAD_OR_I64:
967 case Mips::ATOMIC_LOAD_OR_I64_P8:
968 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969
970 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
973 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000974 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000975 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
976 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000979 case Mips::ATOMIC_LOAD_XOR_I64:
980 case Mips::ATOMIC_LOAD_XOR_I64_P8:
981 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982
983 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
986 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000987 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
989 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000992 case Mips::ATOMIC_LOAD_NAND_I64:
993 case Mips::ATOMIC_LOAD_NAND_I64_P8:
994 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995
996 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000997 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
999 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1002 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001005 case Mips::ATOMIC_LOAD_SUB_I64:
1006 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1007 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008
1009 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001010 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1012 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001013 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1015 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001018 case Mips::ATOMIC_SWAP_I64:
1019 case Mips::ATOMIC_SWAP_I64_P8:
1020 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021
1022 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001023 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1025 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1028 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001030 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001031 case Mips::ATOMIC_CMP_SWAP_I64:
1032 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1033 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001034 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001035}
1036
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1038// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1039MachineBasicBlock *
1040MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001041 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001042 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001043 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044
1045 MachineFunction *MF = BB->getParent();
1046 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001047 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1049 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1051
1052 if (Size == 4) {
1053 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1054 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1055 AND = Mips::AND;
1056 NOR = Mips::NOR;
1057 ZERO = Mips::ZERO;
1058 BEQ = Mips::BEQ;
1059 }
1060 else {
1061 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1062 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1063 AND = Mips::AND64;
1064 NOR = Mips::NOR64;
1065 ZERO = Mips::ZERO_64;
1066 BEQ = Mips::BEQ64;
1067 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 unsigned Ptr = MI->getOperand(1).getReg();
1071 unsigned Incr = MI->getOperand(2).getReg();
1072
Akira Hatanaka4061da12011-07-19 20:11:17 +00001073 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1074 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1075 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076
1077 // insert new blocks after the current block
1078 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1079 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1080 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1081 MachineFunction::iterator It = BB;
1082 ++It;
1083 MF->insert(It, loopMBB);
1084 MF->insert(It, exitMBB);
1085
1086 // Transfer the remainder of BB and its successor edges to exitMBB.
1087 exitMBB->splice(exitMBB->begin(), BB,
1088 llvm::next(MachineBasicBlock::iterator(MI)),
1089 BB->end());
1090 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1091
1092 // thisMBB:
1093 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001096 loopMBB->addSuccessor(loopMBB);
1097 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001098
1099 // loopMBB:
1100 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 // <binop> storeval, oldval, incr
1102 // sc success, storeval, 0(ptr)
1103 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001105 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001107 // and andres, oldval, incr
1108 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001109 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1110 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001112 // <binop> storeval, oldval, incr
1113 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001115 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001117 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1118 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119
1120 MI->eraseFromParent(); // The instruction is gone now.
1121
Akira Hatanaka939ece12011-07-19 03:42:13 +00001122 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123}
1124
1125MachineBasicBlock *
1126MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001127 MachineBasicBlock *BB,
1128 unsigned Size, unsigned BinOpcode,
1129 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 assert((Size == 1 || Size == 2) &&
1131 "Unsupported size for EmitAtomicBinaryPartial.");
1132
1133 MachineFunction *MF = BB->getParent();
1134 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1135 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1136 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1137 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001138 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1139 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140
1141 unsigned Dest = MI->getOperand(0).getReg();
1142 unsigned Ptr = MI->getOperand(1).getReg();
1143 unsigned Incr = MI->getOperand(2).getReg();
1144
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1146 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147 unsigned Mask = RegInfo.createVirtualRegister(RC);
1148 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1150 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1153 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1154 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1155 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1156 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001157 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001158 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1159 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1160 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1161 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1162 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163
1164 // insert new blocks after the current block
1165 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1166 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001167 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001168 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1169 MachineFunction::iterator It = BB;
1170 ++It;
1171 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001172 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 MF->insert(It, exitMBB);
1174
1175 // Transfer the remainder of BB and its successor edges to exitMBB.
1176 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001177 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1179
Akira Hatanaka81b44112011-07-19 17:09:53 +00001180 BB->addSuccessor(loopMBB);
1181 loopMBB->addSuccessor(loopMBB);
1182 loopMBB->addSuccessor(sinkMBB);
1183 sinkMBB->addSuccessor(exitMBB);
1184
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 // addiu masklsb2,$0,-4 # 0xfffffffc
1187 // and alignedaddr,ptr,masklsb2
1188 // andi ptrlsb2,ptr,3
1189 // sll shiftamt,ptrlsb2,3
1190 // ori maskupper,$0,255 # 0xff
1191 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001193 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194
1195 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001196 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1197 .addReg(Mips::ZERO).addImm(-4);
1198 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1199 .addReg(Ptr).addReg(MaskLSB2);
1200 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1201 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1202 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1203 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001204 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1205 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001207 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001208
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001209 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 // ll oldval,0(alignedaddr)
1212 // binop binopres,oldval,incr2
1213 // and newval,binopres,mask
1214 // and maskedoldval0,oldval,mask2
1215 // or storeval,maskedoldval0,newval
1216 // sc success,storeval,0(alignedaddr)
1217 // beq success,$0,loopMBB
1218
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001219 // atomic.swap
1220 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001222 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001223 // and maskedoldval0,oldval,mask2
1224 // or storeval,maskedoldval0,newval
1225 // sc success,storeval,0(alignedaddr)
1226 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001227
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001231 // and andres, oldval, incr2
1232 // nor binopres, $0, andres
1233 // and newval, binopres, mask
1234 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1235 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1236 .addReg(Mips::ZERO).addReg(AndRes);
1237 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001239 // <binop> binopres, oldval, incr2
1240 // and newval, binopres, mask
1241 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1242 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001243 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001244 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001245 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001246 }
Jia Liubb481f82012-02-28 07:46:26 +00001247
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001248 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001249 .addReg(OldVal).addReg(Mask2);
1250 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001251 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001252 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001254 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256
Akira Hatanaka939ece12011-07-19 03:42:13 +00001257 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 // and maskedoldval1,oldval,mask
1259 // srl srlres,maskedoldval1,shiftamt
1260 // sll sllres,srlres,24
1261 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001262 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001264
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1266 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001267 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1268 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001269 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1270 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001271 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001272 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273
1274 MI->eraseFromParent(); // The instruction is gone now.
1275
Akira Hatanaka939ece12011-07-19 03:42:13 +00001276 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277}
1278
1279MachineBasicBlock *
1280MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001281 MachineBasicBlock *BB,
1282 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001283 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284
1285 MachineFunction *MF = BB->getParent();
1286 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001287 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1289 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001290 unsigned LL, SC, ZERO, BNE, BEQ;
1291
1292 if (Size == 4) {
1293 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1294 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1295 ZERO = Mips::ZERO;
1296 BNE = Mips::BNE;
1297 BEQ = Mips::BEQ;
1298 }
1299 else {
1300 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1301 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1302 ZERO = Mips::ZERO_64;
1303 BNE = Mips::BNE64;
1304 BEQ = Mips::BEQ64;
1305 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306
1307 unsigned Dest = MI->getOperand(0).getReg();
1308 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001309 unsigned OldVal = MI->getOperand(2).getReg();
1310 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313
1314 // insert new blocks after the current block
1315 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1316 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1317 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1318 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1319 MachineFunction::iterator It = BB;
1320 ++It;
1321 MF->insert(It, loop1MBB);
1322 MF->insert(It, loop2MBB);
1323 MF->insert(It, exitMBB);
1324
1325 // Transfer the remainder of BB and its successor edges to exitMBB.
1326 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001327 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1329
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330 // thisMBB:
1331 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001334 loop1MBB->addSuccessor(exitMBB);
1335 loop1MBB->addSuccessor(loop2MBB);
1336 loop2MBB->addSuccessor(loop1MBB);
1337 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 // loop1MBB:
1340 // ll dest, 0(ptr)
1341 // bne dest, oldval, exitMBB
1342 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001343 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1344 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001345 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346
1347 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 // sc success, newval, 0(ptr)
1349 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001351 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001353 BuildMI(BB, dl, TII->get(BEQ))
1354 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355
1356 MI->eraseFromParent(); // The instruction is gone now.
1357
Akira Hatanaka939ece12011-07-19 03:42:13 +00001358 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359}
1360
1361MachineBasicBlock *
1362MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001363 MachineBasicBlock *BB,
1364 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 assert((Size == 1 || Size == 2) &&
1366 "Unsupported size for EmitAtomicCmpSwapPartial.");
1367
1368 MachineFunction *MF = BB->getParent();
1369 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1370 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1372 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001373 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1374 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375
1376 unsigned Dest = MI->getOperand(0).getReg();
1377 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001378 unsigned CmpVal = MI->getOperand(2).getReg();
1379 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1382 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 unsigned Mask = RegInfo.createVirtualRegister(RC);
1384 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1386 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1387 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1388 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1389 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1390 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1391 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1392 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1393 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1394 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1395 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1396 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1397 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1398 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001399
1400 // insert new blocks after the current block
1401 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1402 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1403 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001404 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001405 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1406 MachineFunction::iterator It = BB;
1407 ++It;
1408 MF->insert(It, loop1MBB);
1409 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001410 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001411 MF->insert(It, exitMBB);
1412
1413 // Transfer the remainder of BB and its successor edges to exitMBB.
1414 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001415 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001416 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1417
Akira Hatanaka81b44112011-07-19 17:09:53 +00001418 BB->addSuccessor(loop1MBB);
1419 loop1MBB->addSuccessor(sinkMBB);
1420 loop1MBB->addSuccessor(loop2MBB);
1421 loop2MBB->addSuccessor(loop1MBB);
1422 loop2MBB->addSuccessor(sinkMBB);
1423 sinkMBB->addSuccessor(exitMBB);
1424
Akira Hatanaka70564a92011-07-19 18:14:26 +00001425 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001426 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001427 // addiu masklsb2,$0,-4 # 0xfffffffc
1428 // and alignedaddr,ptr,masklsb2
1429 // andi ptrlsb2,ptr,3
1430 // sll shiftamt,ptrlsb2,3
1431 // ori maskupper,$0,255 # 0xff
1432 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001433 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 // andi maskedcmpval,cmpval,255
1435 // sll shiftedcmpval,maskedcmpval,shiftamt
1436 // andi maskednewval,newval,255
1437 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001438 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1440 .addReg(Mips::ZERO).addImm(-4);
1441 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1442 .addReg(Ptr).addReg(MaskLSB2);
1443 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1444 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1445 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1446 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001447 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1448 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001449 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001450 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1451 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001452 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1453 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001454 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1455 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001456 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1457 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458
1459 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001460 // ll oldval,0(alginedaddr)
1461 // and maskedoldval0,oldval,mask
1462 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001463 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001464 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001465 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1466 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001467 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001468 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001469
1470 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001471 // and maskedoldval1,oldval,mask2
1472 // or storeval,maskedoldval1,shiftednewval
1473 // sc success,storeval,0(alignedaddr)
1474 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001475 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001476 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1477 .addReg(OldVal).addReg(Mask2);
1478 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1479 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001480 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001481 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001482 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001483 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001484
Akira Hatanaka939ece12011-07-19 03:42:13 +00001485 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001486 // srl srlres,maskedoldval0,shiftamt
1487 // sll sllres,srlres,24
1488 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001489 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001490 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001491
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001492 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1493 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001494 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1495 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001496 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001497 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001498
1499 MI->eraseFromParent(); // The instruction is gone now.
1500
Akira Hatanaka939ece12011-07-19 03:42:13 +00001501 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001502}
1503
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001504//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001505// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001506//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001507SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001508LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001509{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001511 // the block to branch to if the condition is true.
1512 SDValue Chain = Op.getOperand(0);
1513 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001514 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001515
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001516 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1517
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001518 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001519 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001520 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001522 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001523 Mips::CondCode CC =
1524 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001526
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001527 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001528 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001529}
1530
1531SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001532LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001533{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001534 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001535
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001536 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001537 if (Cond.getOpcode() != MipsISD::FPCmp)
1538 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001539
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001540 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1541 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001542}
1543
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001544SDValue MipsTargetLowering::
1545LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1546{
1547 DebugLoc DL = Op.getDebugLoc();
1548 EVT Ty = Op.getOperand(0).getValueType();
1549 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1550 Op.getOperand(0), Op.getOperand(1),
1551 Op.getOperand(4));
1552
1553 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1554 Op.getOperand(3));
1555}
1556
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001557SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1558 SDValue Cond = CreateFPCmp(DAG, Op);
1559
1560 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1561 "Floating point operand expected.");
1562
1563 SDValue True = DAG.getConstant(1, MVT::i32);
1564 SDValue False = DAG.getConstant(0, MVT::i32);
1565
1566 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1567}
1568
Dan Gohmand858e902010-04-17 15:26:15 +00001569SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1570 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001571 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001572 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001573 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001574
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001575 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001576 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001578 const MipsTargetObjectFile &TLOF =
1579 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580
Chris Lattnere3736f82009-08-13 05:41:27 +00001581 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1583 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001584 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001585 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001586 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1587 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001588 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001589 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001590 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1591 MipsII::MO_ABS_HI);
1592 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1593 MipsII::MO_ABS_LO);
1594 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1595 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001597 }
1598
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001599 EVT ValTy = Op.getValueType();
1600 bool HasGotOfst = (GV->hasInternalLinkage() ||
1601 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001602 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001603 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001604 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001605 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001606 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001607 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1608 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001609 // On functions and global targets not internal linked only
1610 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001611 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001612 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001613 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001614 HasMips64 ? MipsII::MO_GOT_OFST :
1615 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001616 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1617 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001618}
1619
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001620SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1621 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001622 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1623 // FIXME there isn't actually debug info here
1624 DebugLoc dl = Op.getDebugLoc();
1625
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001626 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001627 // %hi/%lo relocation
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001628 SDValue BAHi = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1629 SDValue BALo = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001630 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1631 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1632 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001633 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001634
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001635 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001636 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1637 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001638 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001639 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1640 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001641 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001642 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001643 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001644 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1645 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001646}
1647
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001648SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001649LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001650{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001651 // If the relocation model is PIC, use the General Dynamic TLS Model or
1652 // Local Dynamic TLS model, otherwise use the Initial Exec or
1653 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001654
1655 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1656 DebugLoc dl = GA->getDebugLoc();
1657 const GlobalValue *GV = GA->getGlobal();
1658 EVT PtrVT = getPointerTy();
1659
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001660 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1661
1662 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001663 // General Dynamic and Local Dynamic TLS Model.
1664 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1665 : MipsII::MO_TLSGD;
1666
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001667 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001668 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1669 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001670 unsigned PtrSize = PtrVT.getSizeInBits();
1671 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1672
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001673 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001674
1675 ArgListTy Args;
1676 ArgListEntry Entry;
1677 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001678 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001679 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001680
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001681 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001682 false, false, false, false, 0, CallingConv::C,
1683 /*isTailCall=*/false, /*doesNotRet=*/false,
1684 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001685 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001686 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001687
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001688 SDValue Ret = CallResult.first;
1689
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001690 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001691 return Ret;
1692
1693 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1694 MipsII::MO_DTPREL_HI);
1695 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1696 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1697 MipsII::MO_DTPREL_LO);
1698 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1699 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1700 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001701 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001702
1703 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001704 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001705 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001706 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001707 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001708 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1709 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001710 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001711 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001712 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001713 } else {
1714 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001715 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001716 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001717 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001718 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001719 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001720 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1721 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1722 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001723 }
1724
1725 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1726 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001727}
1728
1729SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001730LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001731{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001732 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001733 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001734 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001735 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001737 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001738
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001739 if (!IsPIC && !IsN64) {
1740 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1741 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1742 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001743 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001744 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1745 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001746 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001747 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1748 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001749 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1750 MachinePointerInfo(), false, false, false, 0);
1751 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001752 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001753
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001754 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1755 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001756}
1757
Dan Gohman475871a2008-07-27 21:46:04 +00001758SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001759LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001760{
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001762 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001763 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001764 // FIXME there isn't actually debug info here
1765 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001766
1767 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001769 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001771 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001772 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1774 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001776
Akira Hatanaka13daee32012-03-27 02:55:31 +00001777 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001778 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001779 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001780 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001781 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001782 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1783 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001785 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001786 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001787 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1788 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001789 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1790 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001791 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001792 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1793 MachinePointerInfo::getConstantPool(), false,
1794 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001795 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1796 N->getOffset(), OFSTFlag);
1797 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1798 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001799 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001800
1801 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001802}
1803
Dan Gohmand858e902010-04-17 15:26:15 +00001804SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001805 MachineFunction &MF = DAG.getMachineFunction();
1806 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1807
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001808 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001809 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1810 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001811
1812 // vastart just stores the address of the VarArgsFrameIndex slot into the
1813 // memory location argument.
1814 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001815 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001816 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001817}
Jia Liubb481f82012-02-28 07:46:26 +00001818
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001819static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1820 EVT TyX = Op.getOperand(0).getValueType();
1821 EVT TyY = Op.getOperand(1).getValueType();
1822 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1823 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1824 DebugLoc DL = Op.getDebugLoc();
1825 SDValue Res;
1826
1827 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1828 // to i32.
1829 SDValue X = (TyX == MVT::f32) ?
1830 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1831 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1832 Const1);
1833 SDValue Y = (TyY == MVT::f32) ?
1834 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1835 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1836 Const1);
1837
1838 if (HasR2) {
1839 // ext E, Y, 31, 1 ; extract bit31 of Y
1840 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1841 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1842 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1843 } else {
1844 // sll SllX, X, 1
1845 // srl SrlX, SllX, 1
1846 // srl SrlY, Y, 31
1847 // sll SllY, SrlX, 31
1848 // or Or, SrlX, SllY
1849 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1850 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1851 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1852 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1853 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1854 }
1855
1856 if (TyX == MVT::f32)
1857 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1858
1859 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1860 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1861 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001862}
1863
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001864static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1865 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1866 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1867 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1868 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1869 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001870
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001871 // Bitcast to integer nodes.
1872 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1873 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001874
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001875 if (HasR2) {
1876 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1877 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1878 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1879 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001880
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001881 if (WidthX > WidthY)
1882 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1883 else if (WidthY > WidthX)
1884 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001885
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001886 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1887 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1888 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1889 }
1890
1891 // (d)sll SllX, X, 1
1892 // (d)srl SrlX, SllX, 1
1893 // (d)srl SrlY, Y, width(Y)-1
1894 // (d)sll SllY, SrlX, width(Y)-1
1895 // or Or, SrlX, SllY
1896 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1897 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1898 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1899 DAG.getConstant(WidthY - 1, MVT::i32));
1900
1901 if (WidthX > WidthY)
1902 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1903 else if (WidthY > WidthX)
1904 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1905
1906 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1907 DAG.getConstant(WidthX - 1, MVT::i32));
1908 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1909 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001910}
1911
Akira Hatanaka82099682011-12-19 19:52:25 +00001912SDValue
1913MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001914 if (Subtarget->hasMips64())
1915 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001916
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001917 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001918}
1919
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001920static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1921 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1922 DebugLoc DL = Op.getDebugLoc();
1923
1924 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1925 // to i32.
1926 SDValue X = (Op.getValueType() == MVT::f32) ?
1927 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1928 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1929 Const1);
1930
1931 // Clear MSB.
1932 if (HasR2)
1933 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1934 DAG.getRegister(Mips::ZERO, MVT::i32),
1935 DAG.getConstant(31, MVT::i32), Const1, X);
1936 else {
1937 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1938 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1939 }
1940
1941 if (Op.getValueType() == MVT::f32)
1942 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1943
1944 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1945 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1946 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1947}
1948
1949static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1950 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1951 DebugLoc DL = Op.getDebugLoc();
1952
1953 // Bitcast to integer node.
1954 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1955
1956 // Clear MSB.
1957 if (HasR2)
1958 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1959 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1960 DAG.getConstant(63, MVT::i32), Const1, X);
1961 else {
1962 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1963 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1964 }
1965
1966 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1967}
1968
1969SDValue
1970MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1971 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1972 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1973
1974 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1975}
1976
Akira Hatanaka2e591472011-06-02 00:24:44 +00001977SDValue MipsTargetLowering::
1978LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001979 // check the depth
1980 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001981 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001982
1983 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1984 MFI->setFrameAddressIsTaken(true);
1985 EVT VT = Op.getValueType();
1986 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001987 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1988 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001989 return FrameAddr;
1990}
1991
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001992SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
1993 SelectionDAG &DAG) const {
1994 // check the depth
1995 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1996 "Return address can be determined only for current frame.");
1997
1998 MachineFunction &MF = DAG.getMachineFunction();
1999 MachineFrameInfo *MFI = MF.getFrameInfo();
2000 EVT VT = Op.getValueType();
2001 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2002 MFI->setReturnAddressIsTaken(true);
2003
2004 // Return RA, which contains the return address. Mark it an implicit live-in.
2005 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2006 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2007}
2008
Akira Hatanakadb548262011-07-19 23:30:50 +00002009// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002010SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002011MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002012 unsigned SType = 0;
2013 DebugLoc dl = Op.getDebugLoc();
2014 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2015 DAG.getConstant(SType, MVT::i32));
2016}
2017
Eli Friedman14648462011-07-27 22:21:52 +00002018SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002019 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002020 // FIXME: Need pseudo-fence for 'singlethread' fences
2021 // FIXME: Set SType for weaker fences where supported/appropriate.
2022 unsigned SType = 0;
2023 DebugLoc dl = Op.getDebugLoc();
2024 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2025 DAG.getConstant(SType, MVT::i32));
2026}
2027
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002028SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002029 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002030 DebugLoc DL = Op.getDebugLoc();
2031 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2032 SDValue Shamt = Op.getOperand(2);
2033
2034 // if shamt < 32:
2035 // lo = (shl lo, shamt)
2036 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2037 // else:
2038 // lo = 0
2039 // hi = (shl lo, shamt[4:0])
2040 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2041 DAG.getConstant(-1, MVT::i32));
2042 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2043 DAG.getConstant(1, MVT::i32));
2044 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2045 Not);
2046 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2047 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2048 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2049 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2050 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002051 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2052 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002053 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2054
2055 SDValue Ops[2] = {Lo, Hi};
2056 return DAG.getMergeValues(Ops, 2, DL);
2057}
2058
Akira Hatanaka864f6602012-06-14 21:10:56 +00002059SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002060 bool IsSRA) const {
2061 DebugLoc DL = Op.getDebugLoc();
2062 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2063 SDValue Shamt = Op.getOperand(2);
2064
2065 // if shamt < 32:
2066 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2067 // if isSRA:
2068 // hi = (sra hi, shamt)
2069 // else:
2070 // hi = (srl hi, shamt)
2071 // else:
2072 // if isSRA:
2073 // lo = (sra hi, shamt[4:0])
2074 // hi = (sra hi, 31)
2075 // else:
2076 // lo = (srl hi, shamt[4:0])
2077 // hi = 0
2078 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2079 DAG.getConstant(-1, MVT::i32));
2080 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2081 DAG.getConstant(1, MVT::i32));
2082 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2083 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2084 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2085 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2086 Hi, Shamt);
2087 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2088 DAG.getConstant(0x20, MVT::i32));
2089 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2090 DAG.getConstant(31, MVT::i32));
2091 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2092 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2093 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2094 ShiftRightHi);
2095
2096 SDValue Ops[2] = {Lo, Hi};
2097 return DAG.getMergeValues(Ops, 2, DL);
2098}
2099
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002100static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2101 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002102 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002103 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002104 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002105 DebugLoc DL = LD->getDebugLoc();
2106 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2107
2108 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002109 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002110 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002111
2112 SDValue Ops[] = { Chain, Ptr, Src };
2113 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2114 LD->getMemOperand());
2115}
2116
2117// Expand an unaligned 32 or 64-bit integer load node.
2118SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2119 LoadSDNode *LD = cast<LoadSDNode>(Op);
2120 EVT MemVT = LD->getMemoryVT();
2121
2122 // Return if load is aligned or if MemVT is neither i32 nor i64.
2123 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2124 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2125 return SDValue();
2126
2127 bool IsLittle = Subtarget->isLittle();
2128 EVT VT = Op.getValueType();
2129 ISD::LoadExtType ExtType = LD->getExtensionType();
2130 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2131
2132 assert((VT == MVT::i32) || (VT == MVT::i64));
2133
2134 // Expand
2135 // (set dst, (i64 (load baseptr)))
2136 // to
2137 // (set tmp, (ldl (add baseptr, 7), undef))
2138 // (set dst, (ldr baseptr, tmp))
2139 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2140 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2141 IsLittle ? 7 : 0);
2142 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2143 IsLittle ? 0 : 7);
2144 }
2145
2146 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2147 IsLittle ? 3 : 0);
2148 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2149 IsLittle ? 0 : 3);
2150
2151 // Expand
2152 // (set dst, (i32 (load baseptr))) or
2153 // (set dst, (i64 (sextload baseptr))) or
2154 // (set dst, (i64 (extload baseptr)))
2155 // to
2156 // (set tmp, (lwl (add baseptr, 3), undef))
2157 // (set dst, (lwr baseptr, tmp))
2158 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2159 (ExtType == ISD::EXTLOAD))
2160 return LWR;
2161
2162 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2163
2164 // Expand
2165 // (set dst, (i64 (zextload baseptr)))
2166 // to
2167 // (set tmp0, (lwl (add baseptr, 3), undef))
2168 // (set tmp1, (lwr baseptr, tmp0))
2169 // (set tmp2, (shl tmp1, 32))
2170 // (set dst, (srl tmp2, 32))
2171 DebugLoc DL = LD->getDebugLoc();
2172 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2173 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002174 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2175 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002176 return DAG.getMergeValues(Ops, 2, DL);
2177}
2178
2179static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2180 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002181 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2182 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002183 DebugLoc DL = SD->getDebugLoc();
2184 SDVTList VTList = DAG.getVTList(MVT::Other);
2185
2186 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002187 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002188 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002189
2190 SDValue Ops[] = { Chain, Value, Ptr };
2191 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2192 SD->getMemOperand());
2193}
2194
2195// Expand an unaligned 32 or 64-bit integer store node.
2196SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2197 StoreSDNode *SD = cast<StoreSDNode>(Op);
2198 EVT MemVT = SD->getMemoryVT();
2199
2200 // Return if store is aligned or if MemVT is neither i32 nor i64.
2201 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2202 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2203 return SDValue();
2204
2205 bool IsLittle = Subtarget->isLittle();
2206 SDValue Value = SD->getValue(), Chain = SD->getChain();
2207 EVT VT = Value.getValueType();
2208
2209 // Expand
2210 // (store val, baseptr) or
2211 // (truncstore val, baseptr)
2212 // to
2213 // (swl val, (add baseptr, 3))
2214 // (swr val, baseptr)
2215 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2216 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2217 IsLittle ? 3 : 0);
2218 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2219 }
2220
2221 assert(VT == MVT::i64);
2222
2223 // Expand
2224 // (store val, baseptr)
2225 // to
2226 // (sdl val, (add baseptr, 7))
2227 // (sdr val, baseptr)
2228 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2229 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2230}
2231
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002232//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002233// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002234//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002235
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002236//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002238// Mips O32 ABI rules:
2239// ---
2240// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002241// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002242// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243// f64 - Only passed in two aliased f32 registers if no int reg has been used
2244// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002245// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2246// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002247//
2248// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002249//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002250
Duncan Sands1e96bab2010-11-04 10:49:57 +00002251static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002252 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002253 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2254
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002255 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002256
Craig Topperc5eaae42012-03-11 07:57:25 +00002257 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002258 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2259 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002260 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002261 Mips::F12, Mips::F14
2262 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002263 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002264 Mips::D6, Mips::D7
2265 };
2266
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002267 // ByVal Args
2268 if (ArgFlags.isByVal()) {
2269 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2270 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2271 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2272 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2273 r < std::min(IntRegsSize, NextReg); ++r)
2274 State.AllocateReg(IntRegs[r]);
2275 return false;
2276 }
2277
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002278 // Promote i8 and i16
2279 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2280 LocVT = MVT::i32;
2281 if (ArgFlags.isSExt())
2282 LocInfo = CCValAssign::SExt;
2283 else if (ArgFlags.isZExt())
2284 LocInfo = CCValAssign::ZExt;
2285 else
2286 LocInfo = CCValAssign::AExt;
2287 }
2288
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002289 unsigned Reg;
2290
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002291 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2292 // is true: function is vararg, argument is 3rd or higher, there is previous
2293 // argument which is not f32 or f64.
2294 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2295 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002296 unsigned OrigAlign = ArgFlags.getOrigAlign();
2297 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002298
2299 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002300 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002301 // If this is the first part of an i64 arg,
2302 // the allocated register must be either A0 or A2.
2303 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2304 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002305 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002306 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2307 // Allocate int register and shadow next int register. If first
2308 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002309 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2310 if (Reg == Mips::A1 || Reg == Mips::A3)
2311 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2312 State.AllocateReg(IntRegs, IntRegsSize);
2313 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002314 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2315 // we are guaranteed to find an available float register
2316 if (ValVT == MVT::f32) {
2317 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2318 // Shadow int register
2319 State.AllocateReg(IntRegs, IntRegsSize);
2320 } else {
2321 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2322 // Shadow int registers
2323 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2324 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2325 State.AllocateReg(IntRegs, IntRegsSize);
2326 State.AllocateReg(IntRegs, IntRegsSize);
2327 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002328 } else
2329 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002330
Akira Hatanakad37776d2011-05-20 21:39:54 +00002331 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2332 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2333
2334 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002335 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002336 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002337 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002338
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002339 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002340}
2341
Craig Topperc5eaae42012-03-11 07:57:25 +00002342static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002343 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2344 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002345static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002346 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2347 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2348
2349static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2350 CCValAssign::LocInfo LocInfo,
2351 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2352 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2353 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2354 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2355
2356 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2357
Jia Liubb481f82012-02-28 07:46:26 +00002358 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002359 if ((Align == 16) && (FirstIdx % 2)) {
2360 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2361 ++FirstIdx;
2362 }
2363
2364 // Mark the registers allocated.
2365 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2366 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2367
2368 // Allocate space on caller's stack.
2369 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002370
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002371 if (FirstIdx < 8)
2372 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002373 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002374 else
2375 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2376
2377 return true;
2378}
2379
2380#include "MipsGenCallingConv.inc"
2381
Akira Hatanaka49617092011-11-14 19:02:54 +00002382static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002383AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002384 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2385 unsigned NumOps = Outs.size();
2386 for (unsigned i = 0; i != NumOps; ++i) {
2387 MVT ArgVT = Outs[i].VT;
2388 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2389 bool R;
2390
2391 if (Outs[i].IsFixed)
2392 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2393 else
2394 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002395
Akira Hatanaka49617092011-11-14 19:02:54 +00002396 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002397#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002398 dbgs() << "Call operand #" << i << " has unhandled type "
2399 << EVT(ArgVT).getEVTString();
2400#endif
2401 llvm_unreachable(0);
2402 }
2403 }
2404}
2405
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002406//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002408//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002409
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002410static const unsigned O32IntRegsSize = 4;
2411
Craig Topperc5eaae42012-03-11 07:57:25 +00002412static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002413 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2414};
2415
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002416// Return next O32 integer argument register.
2417static unsigned getNextIntArgReg(unsigned Reg) {
2418 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2419 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2420}
2421
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002422// Write ByVal Arg to arg registers and stack.
2423static void
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002424WriteByValArg(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002425 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002426 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002427 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002428 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002429 MVT PtrType, bool isLittle) {
2430 unsigned LocMemOffset = VA.getLocMemOffset();
2431 unsigned Offset = 0;
2432 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002433 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002434
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002435 // Copy the first 4 words of byval arg to registers A0 - A3.
2436 // FIXME: Use a stricter alignment if it enables better optimization in passes
2437 // run later.
2438 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2439 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002440 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002441 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002442 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002443 MachinePointerInfo(), false, false, false,
2444 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002445 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002446 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002447 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2448 }
2449
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002450 if (RemainingSize == 0)
2451 return;
2452
2453 // If there still is a register available for argument passing, write the
2454 // remaining part of the structure to it using subword loads and shifts.
2455 if (LocMemOffset < 4 * 4) {
2456 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2457 "There must be one to three bytes remaining.");
2458 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2459 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2460 DAG.getConstant(Offset, MVT::i32));
2461 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2462 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2463 LoadPtr, MachinePointerInfo(),
2464 MVT::getIntegerVT(LoadSize * 8), false,
2465 false, Alignment);
2466 MemOpChains.push_back(LoadVal.getValue(1));
2467
2468 // If target is big endian, shift it to the most significant half-word or
2469 // byte.
2470 if (!isLittle)
2471 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2472 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2473
2474 Offset += LoadSize;
2475 RemainingSize -= LoadSize;
2476
2477 // Read second subword if necessary.
2478 if (RemainingSize != 0) {
2479 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002480 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002481 DAG.getConstant(Offset, MVT::i32));
2482 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2483 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2484 LoadPtr, MachinePointerInfo(),
2485 MVT::i8, false, false, Alignment);
2486 MemOpChains.push_back(Subword.getValue(1));
2487 // Insert the loaded byte to LoadVal.
2488 // FIXME: Use INS if supported by target.
2489 unsigned ShiftAmt = isLittle ? 16 : 8;
2490 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2491 DAG.getConstant(ShiftAmt, MVT::i32));
2492 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2493 }
2494
2495 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2496 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2497 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002498 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002499
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002500 // Copy remaining part of byval arg using memcpy.
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002501 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2502 DAG.getConstant(Offset, MVT::i32));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002503 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr,
2504 DAG.getIntPtrConstant(LocMemOffset));
2505 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2506 DAG.getConstant(RemainingSize, MVT::i32),
2507 std::min(ByValAlign, (unsigned)4),
2508 /*isVolatile=*/false, /*AlwaysInline=*/false,
2509 MachinePointerInfo(0), MachinePointerInfo(0));
2510 MemOpChains.push_back(Chain);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002511}
2512
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002513// Copy Mips64 byVal arg to registers and stack.
2514void static
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002515PassByValArg64(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002516 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002517 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002518 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002519 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002520 EVT PtrTy, bool isLittle) {
2521 unsigned ByValSize = Flags.getByValSize();
2522 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2523 bool IsRegLoc = VA.isRegLoc();
2524 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2525 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002526 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002527
2528 if (!IsRegLoc)
2529 LocMemOffset = VA.getLocMemOffset();
2530 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002531 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002532 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002533 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002534
2535 // Copy double words to registers.
2536 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2537 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2538 DAG.getConstant(Offset, PtrTy));
2539 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2540 MachinePointerInfo(), false, false, false,
2541 Alignment);
2542 MemOpChains.push_back(LoadVal.getValue(1));
2543 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2544 }
2545
Jia Liubb481f82012-02-28 07:46:26 +00002546 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002547 if (!(MemCpySize = ByValSize - Offset))
2548 return;
2549
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002550 // If there is an argument register available, copy the remainder of the
2551 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002552 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002553 assert((ByValSize < Offset + 8) &&
2554 "Size of the remainder should be smaller than 8-byte.");
2555 SDValue Val;
2556 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2557 unsigned RemSize = ByValSize - Offset;
2558
2559 if (RemSize < LoadSize)
2560 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002561
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002562 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2563 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002564 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002565 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2566 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2567 false, false, Alignment);
2568 MemOpChains.push_back(LoadVal.getValue(1));
2569
2570 // Offset in number of bits from double word boundary.
2571 unsigned OffsetDW = (Offset % 8) * 8;
2572 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2573 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2574 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002575
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002576 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2577 Shift;
2578 Offset += LoadSize;
2579 Alignment = std::min(Alignment, LoadSize);
2580 }
Jia Liubb481f82012-02-28 07:46:26 +00002581
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002582 RegsToPass.push_back(std::make_pair(*Reg, Val));
2583 return;
2584 }
2585 }
2586
Akira Hatanaka16040852011-11-15 18:42:25 +00002587 assert(MemCpySize && "MemCpySize must not be zero.");
2588
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002589 // Copy remainder of byval arg to it with memcpy.
Akira Hatanaka16040852011-11-15 18:42:25 +00002590 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2591 DAG.getConstant(Offset, PtrTy));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002592 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr,
2593 DAG.getIntPtrConstant(LocMemOffset));
2594 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2595 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2596 /*isVolatile=*/false, /*AlwaysInline=*/false,
2597 MachinePointerInfo(0), MachinePointerInfo(0));
2598 MemOpChains.push_back(Chain);
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002599}
2600
Dan Gohman98ca4f22009-08-05 01:29:28 +00002601/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002602/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002603/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002605MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002606 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002607 SelectionDAG &DAG = CLI.DAG;
2608 DebugLoc &dl = CLI.DL;
2609 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2610 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2611 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002612 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002613 SDValue Callee = CLI.Callee;
2614 bool &isTailCall = CLI.IsTailCall;
2615 CallingConv::ID CallConv = CLI.CallConv;
2616 bool isVarArg = CLI.IsVarArg;
2617
Evan Cheng0c439eb2010-01-27 00:07:07 +00002618 // MIPs target does not yet support tail call optimization.
2619 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002621 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002622 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002623 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002624 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002625 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626
2627 // Analyze operands of the call, assigning locations to each operand.
2628 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002629 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002630 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002631
Akira Hatanaka777a1202012-06-13 18:06:00 +00002632 if (CallConv == CallingConv::Fast)
2633 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2634 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002635 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002636 else if (HasMips64)
2637 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002638 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002639 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002640
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002642 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002643 unsigned StackAlignment = TFL->getStackAlignment();
2644 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2645
2646 // Update size of the maximum argument space.
2647 // For O32, a minimum of four words (16 bytes) of argument space is
2648 // allocated.
2649 if (IsO32 && (CallConv != CallingConv::Fast))
2650 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002651
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002652 // Chain is the output chain of the last Load/Store or CopyToReg node.
2653 // ByValChain is the output chain of the last Memcpy node created for copying
2654 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002655 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002656 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
2657
2658 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2659 IsN64 ? Mips::SP_64 : Mips::SP,
2660 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002661
Akira Hatanaka1d165f12012-07-31 20:54:48 +00002662 if (MipsFI->getMaxCallFrameSize() < NextStackOffset)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002663 MipsFI->setMaxCallFrameSize(NextStackOffset);
2664
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002665 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002666 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2667 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002668
2669 // Walk the register/memloc assignments, inserting copies/loads.
2670 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002671 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002672 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002673 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002674 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2675
2676 // ByVal Arg.
2677 if (Flags.isByVal()) {
2678 assert(Flags.getByValSize() &&
2679 "ByVal args of size 0 should have been ignored by front-end.");
2680 if (IsO32)
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002681 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002682 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2683 Subtarget->isLittle());
2684 else
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002685 PassByValArg64(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Jia Liubb481f82012-02-28 07:46:26 +00002686 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002687 Subtarget->isLittle());
2688 continue;
2689 }
Jia Liubb481f82012-02-28 07:46:26 +00002690
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002691 // Promote the value if needed.
2692 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002693 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002694 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002695 if (VA.isRegLoc()) {
2696 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2697 (ValVT == MVT::f64 && LocVT == MVT::i64))
2698 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2699 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002700 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2701 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002702 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2703 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002704 if (!Subtarget->isLittle())
2705 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002706 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002707 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2708 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2709 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002710 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002711 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002712 }
2713 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002714 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002715 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002716 break;
2717 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002718 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002719 break;
2720 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002721 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002722 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002724
2725 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002726 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002727 if (VA.isRegLoc()) {
2728 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002729 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002730 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002731
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002732 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002733 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002734
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002735 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002736 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002737 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2738 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002739 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002740 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741 }
2742
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002743 // Transform all store nodes into one single node because all store
2744 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002745 if (!MemOpChains.empty())
2746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002747 &MemOpChains[0], MemOpChains.size());
2748
Bill Wendling056292f2008-09-16 21:48:12 +00002749 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2751 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002752 unsigned char OpFlag;
2753 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002754 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002755 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002756
2757 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002758 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2759 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2760 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2761 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2762 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002763 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002764 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002765 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002766 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002767 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2768 getPointerTy(), 0, OpFlag);
2769 }
2770
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002771 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002772 }
2773 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002774 if (IsN64 || (!IsO32 && IsPIC))
2775 OpFlag = MipsII::MO_GOT_DISP;
2776 else if (!IsPIC) // !N64 && static
2777 OpFlag = MipsII::MO_NO_FLAG;
2778 else // O32 & PIC
2779 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002780 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2781 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002782 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002783 }
2784
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002785 SDValue InFlag;
2786
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002787 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002788 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002789 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002790 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002791 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2792 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002793 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2794 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002795 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002796
2797 // Use GOT+LO if callee has internal linkage.
2798 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002799 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2800 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002801 } else
2802 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002803 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002804 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002805
Akira Hatanakae11246c2012-07-26 02:24:43 +00002806 // T9 register operand.
2807 SDValue T9;
2808
Jia Liubb481f82012-02-28 07:46:26 +00002809 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002810 // -reloction-model=pic or it is an indirect call.
2811 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002812 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002813 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2814 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002815 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002816
2817 if (Subtarget->inMips16Mode())
2818 T9 = DAG.getRegister(T9Reg, getPointerTy());
2819 else
2820 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002821 }
Bill Wendling056292f2008-09-16 21:48:12 +00002822
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002823 // Insert node "GP copy globalreg" before call to function.
2824 // Lazy-binding stubs require GP to point to the GOT.
2825 if (IsPICCall) {
2826 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2827 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2828 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2829 }
2830
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002831 // Build a sequence of copy-to-reg nodes chained together with token
2832 // chain and flag operands which copy the outgoing args into registers.
2833 // The InFlag in necessary since all emitted instructions must be
2834 // stuck together.
2835 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2836 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2837 RegsToPass[i].second, InFlag);
2838 InFlag = Chain.getValue(1);
2839 }
2840
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002841 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002842 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002843 //
2844 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002845 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002847 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002848 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002849
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002851 // known live into the call.
2852 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2853 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2854 RegsToPass[i].second.getValueType()));
2855
Akira Hatanakae11246c2012-07-26 02:24:43 +00002856 // Add T9 register operand.
2857 if (T9.getNode())
2858 Ops.push_back(T9);
2859
Akira Hatanakab2930b92012-03-01 22:27:29 +00002860 // Add a register mask operand representing the call-preserved registers.
2861 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2862 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2863 assert(Mask && "Missing call preserved mask for calling convention");
2864 Ops.push_back(DAG.getRegisterMask(Mask));
2865
Gabor Greifba36cb52008-08-28 21:40:38 +00002866 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002867 Ops.push_back(InFlag);
2868
Dale Johannesen33c960f2009-02-04 20:06:27 +00002869 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002870 InFlag = Chain.getValue(1);
2871
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002872 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002873 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002874 DAG.getIntPtrConstant(0, true), InFlag);
2875 InFlag = Chain.getValue(1);
2876
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002877 // Handle result values, copying them out of physregs into vregs that we
2878 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2880 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002881}
2882
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883/// LowerCallResult - Lower the result values of a call into the
2884/// appropriate copies out of appropriate physical registers.
2885SDValue
2886MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002887 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 const SmallVectorImpl<ISD::InputArg> &Ins,
2889 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002890 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002891 // Assign locations to each value returned by this call.
2892 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002893 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002894 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002895
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002897
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002898 // Copy all of the result registers out of their specified physreg.
2899 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002900 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002902 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002904 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002905
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002907}
2908
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002909//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002910// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002911//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002912static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002913 std::vector<SDValue> &OutChains,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002914 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002915 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002916 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002917 unsigned LocMem = VA.getLocMemOffset();
2918 unsigned FirstWord = LocMem / 4;
2919
2920 // copy register A0 - A3 to frame object
2921 for (unsigned i = 0; i < NumWords; ++i) {
2922 unsigned CurWord = FirstWord + i;
2923 if (CurWord >= O32IntRegsSize)
2924 break;
2925
2926 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002927 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002928 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2929 DAG.getConstant(i * 4, MVT::i32));
2930 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002931 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2932 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002933 OutChains.push_back(Store);
2934 }
2935}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002936
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002937// Create frame object on stack and copy registers used for byval passing to it.
2938static unsigned
2939CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002940 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
2941 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002942 MachineFrameInfo *MFI, bool IsRegLoc,
2943 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002944 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002945 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002946 int FOOffset; // Frame object offset from virtual frame pointer.
2947
2948 if (IsRegLoc) {
2949 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2950 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002951 }
2952 else
2953 FOOffset = VA.getLocMemOffset();
2954
2955 // Create frame object.
2956 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2957 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2958 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2959 InVals.push_back(FIN);
2960
2961 // Copy arg registers.
2962 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2963 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002964 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002965 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2966 DAG.getConstant(I * 8, PtrTy));
2967 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002968 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2969 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002970 OutChains.push_back(Store);
2971 }
Jia Liubb481f82012-02-28 07:46:26 +00002972
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002973 return LastFI;
2974}
2975
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002977/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002978SDValue
2979MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002980 CallingConv::ID CallConv,
2981 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002982 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002983 DebugLoc dl, SelectionDAG &DAG,
2984 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002985 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002986 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002987 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002988 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002989
Dan Gohman1e93df62010-04-17 14:41:14 +00002990 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002991
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002992 // Used with vargs to acumulate store chains.
2993 std::vector<SDValue> OutChains;
2994
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002995 // Assign locations to all of the incoming arguments.
2996 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002997 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002998 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002999
Akira Hatanaka777a1202012-06-13 18:06:00 +00003000 if (CallConv == CallingConv::Fast)
3001 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
3002 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003003 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003004 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00003005 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003006
Akira Hatanakab4549e12012-03-27 03:13:56 +00003007 Function::const_arg_iterator FuncArg =
3008 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003009 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003010
Akira Hatanakab4549e12012-03-27 03:13:56 +00003011 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003013 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003014 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3015 bool IsRegLoc = VA.isRegLoc();
3016
3017 if (Flags.isByVal()) {
3018 assert(Flags.getByValSize() &&
3019 "ByVal args of size 0 should have been ignored by front-end.");
3020 if (IsO32) {
3021 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3022 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3023 true);
3024 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3025 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003026 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3027 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003028 } else // N32/64
3029 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3030 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003031 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003032 continue;
3033 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003034
3035 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003036 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003038 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003039 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003040
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003042 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003043 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003044 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003046 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003047 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003048 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003049 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003050 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003051
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003052 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003053 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003054 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003055 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003056
3057 // If this is an 8 or 16-bit value, it has been passed promoted
3058 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003059 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003060 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003061 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003062 if (VA.getLocInfo() == CCValAssign::SExt)
3063 Opcode = ISD::AssertSext;
3064 else if (VA.getLocInfo() == CCValAssign::ZExt)
3065 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003066 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003068 DAG.getValueType(ValVT));
3069 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003070 }
3071
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003072 // Handle floating point arguments passed in integer registers.
3073 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3074 (RegVT == MVT::i64 && ValVT == MVT::f64))
3075 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3076 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3077 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3078 getNextIntArgReg(ArgReg), RC);
3079 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3080 if (!Subtarget->isLittle())
3081 std::swap(ArgValue, ArgValue2);
3082 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3083 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003084 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003085
Dan Gohman98ca4f22009-08-05 01:29:28 +00003086 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003087 } else { // VA.isRegLoc()
3088
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003089 // sanity check
3090 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003091
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003092 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003093 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003094 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003095
3096 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003097 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003098 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003099 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003100 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003101 }
3102 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003103
3104 // The mips ABIs for returning structs by value requires that we copy
3105 // the sret argument into $v0 for the return. Save the argument into
3106 // a virtual register so that we can access it from the return points.
3107 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3108 unsigned Reg = MipsFI->getSRetReturnReg();
3109 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003110 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003111 MipsFI->setSRetReturnReg(Reg);
3112 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003113 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003115 }
3116
Akira Hatanakabad53f42011-11-14 19:01:09 +00003117 if (isVarArg) {
3118 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003119 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003120 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3121 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003122 const TargetRegisterClass *RC = IsO32 ?
3123 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3124 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003125 unsigned RegSize = RC->getSize();
3126 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3127
3128 // Offset of the first variable argument from stack pointer.
3129 int FirstVaArgOffset;
3130
3131 if (IsO32 || (Idx == NumOfRegs)) {
3132 FirstVaArgOffset =
3133 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3134 } else
3135 FirstVaArgOffset = RegSlotOffset;
3136
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003137 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003138 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003139 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003140 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003141
Akira Hatanakabad53f42011-11-14 19:01:09 +00003142 // Copy the integer registers that have not been used for argument passing
3143 // to the argument register save area. For O32, the save area is allocated
3144 // in the caller's stack frame, while for N32/64, it is allocated in the
3145 // callee's stack frame.
3146 for (int StackOffset = RegSlotOffset;
3147 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3148 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3149 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3150 MVT::getIntegerVT(RegSize * 8));
3151 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003152 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3153 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003154 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003155 }
3156 }
3157
Akira Hatanaka43299772011-05-20 23:22:14 +00003158 MipsFI->setLastInArgFI(LastFI);
3159
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003160 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003161 // the size of Ins and InVals. This only happens when on varg functions
3162 if (!OutChains.empty()) {
3163 OutChains.push_back(Chain);
3164 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3165 &OutChains[0], OutChains.size());
3166 }
3167
Dan Gohman98ca4f22009-08-05 01:29:28 +00003168 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003169}
3170
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003171//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003172// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003173//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003174
Dan Gohman98ca4f22009-08-05 01:29:28 +00003175SDValue
3176MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003177 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003178 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003179 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003180 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003182 // CCValAssign - represent the assignment of
3183 // the return value to a location
3184 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003185
3186 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003187 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003188 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003189
Dan Gohman98ca4f22009-08-05 01:29:28 +00003190 // Analize return values.
3191 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003192
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003193 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003194 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003195 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003196 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003197 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003198 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003199 }
3200
Dan Gohman475871a2008-07-27 21:46:04 +00003201 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003202
3203 // Copy the result values into the output registers.
3204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3205 CCValAssign &VA = RVLocs[i];
3206 assert(VA.isRegLoc() && "Can only return in registers!");
3207
Akira Hatanaka82099682011-12-19 19:52:25 +00003208 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003209
3210 // guarantee that all emitted copies are
3211 // stuck together, avoiding something bad
3212 Flag = Chain.getValue(1);
3213 }
3214
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003215 // The mips ABIs for returning structs by value requires that we copy
3216 // the sret argument into $v0 for the return. We saved the argument into
3217 // a virtual register in the entry block, so now we copy the value out
3218 // and into $v0.
3219 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3220 MachineFunction &MF = DAG.getMachineFunction();
3221 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3222 unsigned Reg = MipsFI->getSRetReturnReg();
3223
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003224 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003225 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003226 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003227
Dale Johannesena05dca42009-02-04 23:02:30 +00003228 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003229 Flag = Chain.getValue(1);
3230 }
3231
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003232 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003233 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003234 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3235
3236 // Return Void
3237 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003238}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003239
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003240//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003241// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003242//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003243
3244/// getConstraintType - Given a constraint letter, return the type of
3245/// constraint it is for this target.
3246MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003248{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003250 // GCC config/mips/constraints.md
3251 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003252 // 'd' : An address register. Equivalent to r
3253 // unless generating MIPS16 code.
3254 // 'y' : Equivalent to r; retained for
3255 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003256 // 'c' : A register suitable for use in an indirect
3257 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003258 // 'l' : The lo register. 1 word storage.
3259 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003260 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003261 switch (Constraint[0]) {
3262 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003263 case 'd':
3264 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003265 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003266 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003267 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003268 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003269 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003270 }
3271 }
3272 return TargetLowering::getConstraintType(Constraint);
3273}
3274
John Thompson44ab89e2010-10-29 17:29:13 +00003275/// Examine constraint type and operand type and determine a weight value.
3276/// This object must already have been set up with the operand type
3277/// and the current alternative constraint selected.
3278TargetLowering::ConstraintWeight
3279MipsTargetLowering::getSingleConstraintMatchWeight(
3280 AsmOperandInfo &info, const char *constraint) const {
3281 ConstraintWeight weight = CW_Invalid;
3282 Value *CallOperandVal = info.CallOperandVal;
3283 // If we don't have a value, we can't do a match,
3284 // but allow it at the lowest weight.
3285 if (CallOperandVal == NULL)
3286 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003287 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003288 // Look at the constraint type.
3289 switch (*constraint) {
3290 default:
3291 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3292 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003293 case 'd':
3294 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003295 if (type->isIntegerTy())
3296 weight = CW_Register;
3297 break;
3298 case 'f':
3299 if (type->isFloatTy())
3300 weight = CW_Register;
3301 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003302 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003303 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003304 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003305 if (type->isIntegerTy())
3306 weight = CW_SpecificReg;
3307 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003308 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003309 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003310 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003311 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003312 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003313 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003314 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003315 if (isa<ConstantInt>(CallOperandVal))
3316 weight = CW_Constant;
3317 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003318 }
3319 return weight;
3320}
3321
Eric Christopher38d64262011-06-29 19:33:04 +00003322/// Given a register class constraint, like 'r', if this corresponds directly
3323/// to an LLVM register class, return a register of 0 and the register class
3324/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003325std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003326getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003327{
3328 if (Constraint.size() == 1) {
3329 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003330 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3331 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003332 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003333 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3334 if (Subtarget->inMips16Mode())
3335 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003336 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003337 }
Jack Carter10de0252012-07-02 23:35:23 +00003338 if (VT == MVT::i64 && !HasMips64)
3339 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003340 if (VT == MVT::i64 && HasMips64)
3341 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3342 // This will generate an error message
3343 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003344 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003346 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003347 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3348 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003349 return std::make_pair(0U, &Mips::FGR64RegClass);
3350 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003351 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003352 break;
3353 case 'c': // register suitable for indirect jump
3354 if (VT == MVT::i32)
3355 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3356 assert(VT == MVT::i64 && "Unexpected type.");
3357 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003358 case 'l': // register suitable for indirect jump
3359 if (VT == MVT::i32)
3360 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3361 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003362 case 'x': // register suitable for indirect jump
3363 // Fixme: Not triggering the use of both hi and low
3364 // This will generate an error message
3365 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003366 }
3367 }
3368 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3369}
3370
Eric Christopher50ab0392012-05-07 03:13:32 +00003371/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3372/// vector. If it is invalid, don't add anything to Ops.
3373void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3374 std::string &Constraint,
3375 std::vector<SDValue>&Ops,
3376 SelectionDAG &DAG) const {
3377 SDValue Result(0, 0);
3378
3379 // Only support length 1 constraints for now.
3380 if (Constraint.length() > 1) return;
3381
3382 char ConstraintLetter = Constraint[0];
3383 switch (ConstraintLetter) {
3384 default: break; // This will fall through to the generic implementation
3385 case 'I': // Signed 16 bit constant
3386 // If this fails, the parent routine will give an error
3387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3388 EVT Type = Op.getValueType();
3389 int64_t Val = C->getSExtValue();
3390 if (isInt<16>(Val)) {
3391 Result = DAG.getTargetConstant(Val, Type);
3392 break;
3393 }
3394 }
3395 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003396 case 'J': // integer zero
3397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3398 EVT Type = Op.getValueType();
3399 int64_t Val = C->getZExtValue();
3400 if (Val == 0) {
3401 Result = DAG.getTargetConstant(0, Type);
3402 break;
3403 }
3404 }
3405 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003406 case 'K': // unsigned 16 bit immediate
3407 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3408 EVT Type = Op.getValueType();
3409 uint64_t Val = (uint64_t)C->getZExtValue();
3410 if (isUInt<16>(Val)) {
3411 Result = DAG.getTargetConstant(Val, Type);
3412 break;
3413 }
3414 }
3415 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003416 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3417 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3418 EVT Type = Op.getValueType();
3419 int64_t Val = C->getSExtValue();
3420 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3421 Result = DAG.getTargetConstant(Val, Type);
3422 break;
3423 }
3424 }
3425 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003426 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3427 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3428 EVT Type = Op.getValueType();
3429 int64_t Val = C->getSExtValue();
3430 if ((Val >= -65535) && (Val <= -1)) {
3431 Result = DAG.getTargetConstant(Val, Type);
3432 break;
3433 }
3434 }
3435 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003436 case 'O': // signed 15 bit immediate
3437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3438 EVT Type = Op.getValueType();
3439 int64_t Val = C->getSExtValue();
3440 if ((isInt<15>(Val))) {
3441 Result = DAG.getTargetConstant(Val, Type);
3442 break;
3443 }
3444 }
3445 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003446 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3448 EVT Type = Op.getValueType();
3449 int64_t Val = C->getSExtValue();
3450 if ((Val <= 65535) && (Val >= 1)) {
3451 Result = DAG.getTargetConstant(Val, Type);
3452 break;
3453 }
3454 }
3455 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003456 }
3457
3458 if (Result.getNode()) {
3459 Ops.push_back(Result);
3460 return;
3461 }
3462
3463 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3464}
3465
Dan Gohman6520e202008-10-18 02:06:02 +00003466bool
3467MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3468 // The Mips target isn't yet aware of offsets.
3469 return false;
3470}
Evan Chengeb2f9692009-10-27 19:56:55 +00003471
Akira Hatanakae193b322012-06-13 19:33:32 +00003472EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3473 unsigned SrcAlign, bool IsZeroVal,
3474 bool MemcpyStrSrc,
3475 MachineFunction &MF) const {
3476 if (Subtarget->hasMips64())
3477 return MVT::i64;
3478
3479 return MVT::i32;
3480}
3481
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003482bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3483 if (VT != MVT::f32 && VT != MVT::f64)
3484 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003485 if (Imm.isNegZero())
3486 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003487 return Imm.isZero();
3488}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003489
3490unsigned MipsTargetLowering::getJumpTableEncoding() const {
3491 if (IsN64)
3492 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003493
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003494 return TargetLowering::getJumpTableEncoding();
3495}