blob: 7c871179342155757e029e91c01db872097621d4 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
116#define RADEON_FENCE_NOTEMITED_SEQ (~0LL)
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Jerome Glisse721604a2012-01-05 22:11:05 -0500126/* hardcode those limit for now */
Jerome Glissebb635562012-05-09 15:34:46 +0200127#define RADEON_VA_RESERVED_SIZE (8 << 20)
128#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500129
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130/*
131 * Errata workarounds.
132 */
133enum radeon_pll_errata {
134 CHIP_ERRATA_R300_CG = 0x00000001,
135 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
136 CHIP_ERRATA_PLL_DELAY = 0x00000004
137};
138
139
140struct radeon_device;
141
142
143/*
144 * BIOS.
145 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000146#define ATRM_BIOS_PAGE 4096
147
Dave Airlie8edb3812010-03-01 21:50:01 +1100148#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000149bool radeon_atrm_supported(struct pci_dev *pdev);
150int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100151#else
152static inline bool radeon_atrm_supported(struct pci_dev *pdev)
153{
154 return false;
155}
156
157static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
158 return -EINVAL;
159}
160#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161bool radeon_get_bios(struct radeon_device *rdev);
162
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163
164/*
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500165 * Mutex which allows recursive locking from the same process.
166 */
167struct radeon_mutex {
168 struct mutex mutex;
169 struct task_struct *owner;
170 int level;
171};
172
173static inline void radeon_mutex_init(struct radeon_mutex *mutex)
174{
175 mutex_init(&mutex->mutex);
176 mutex->owner = NULL;
177 mutex->level = 0;
178}
179
180static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
181{
182 if (mutex_trylock(&mutex->mutex)) {
183 /* The mutex was unlocked before, so it's ours now */
184 mutex->owner = current;
185 } else if (mutex->owner != current) {
186 /* Another process locked the mutex, take it */
187 mutex_lock(&mutex->mutex);
188 mutex->owner = current;
189 }
190 /* Otherwise the mutex was already locked by this process */
191
192 mutex->level++;
193}
194
195static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
196{
197 if (--mutex->level > 0)
198 return;
199
200 mutex->owner = NULL;
201 mutex_unlock(&mutex->mutex);
202}
203
204
205/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000206 * Dummy page
207 */
208struct radeon_dummy_page {
209 struct page *page;
210 dma_addr_t addr;
211};
212int radeon_dummy_page_init(struct radeon_device *rdev);
213void radeon_dummy_page_fini(struct radeon_device *rdev);
214
215
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216/*
217 * Clocks
218 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219struct radeon_clock {
220 struct radeon_pll p1pll;
221 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500222 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223 struct radeon_pll spll;
224 struct radeon_pll mpll;
225 /* 10 Khz units */
226 uint32_t default_mclk;
227 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500228 uint32_t default_dispclk;
229 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400230 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231};
232
Rafał Miłecki74338742009-11-03 00:53:02 +0100233/*
234 * Power management
235 */
236int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500237void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100238void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400239void radeon_pm_suspend(struct radeon_device *rdev);
240void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500241void radeon_combios_get_power_modes(struct radeon_device *rdev);
242void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400243void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400244void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500245extern int rv6xx_get_temp(struct radeon_device *rdev);
246extern int rv770_get_temp(struct radeon_device *rdev);
247extern int evergreen_get_temp(struct radeon_device *rdev);
248extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400249extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500250extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
251 unsigned *bankh, unsigned *mtaspect,
252 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000253
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254/*
255 * Fences.
256 */
257struct radeon_fence_driver {
258 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000259 uint64_t gpu_addr;
260 volatile uint32_t *cpu_addr;
Jerome Glissebb635562012-05-09 15:34:46 +0200261 /* seq is protected by ring emission lock */
262 uint64_t seq;
263 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200264 unsigned long last_activity;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265 wait_queue_head_t queue;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100266 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267};
268
269struct radeon_fence {
270 struct radeon_device *rdev;
271 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200273 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400274 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200275 unsigned ring;
Christian König93504fc2012-01-05 22:11:06 -0500276 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277};
278
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000279int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
280int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400282int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400284void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285bool radeon_fence_signaled(struct radeon_fence *fence);
286int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400287int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
Christian Königadea5c22012-05-02 15:11:16 +0200288int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
290void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200291unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
Dave Airliee024e112009-06-24 09:48:08 +1000293/*
294 * Tiling registers
295 */
296struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000298};
299
300#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301
302/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100305struct radeon_mman {
306 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000307 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100309 bool mem_global_referenced;
310 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100311};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
Jerome Glisse721604a2012-01-05 22:11:05 -0500313/* bo virtual address in a specific vm */
314struct radeon_bo_va {
315 /* bo list is protected by bo being reserved */
316 struct list_head bo_list;
317 /* vm list is protected by vm mutex */
318 struct list_head vm_list;
319 /* constant after initialization */
320 struct radeon_vm *vm;
321 struct radeon_bo *bo;
322 uint64_t soffset;
323 uint64_t eoffset;
324 uint32_t flags;
325 bool valid;
326};
327
Jerome Glisse4c788672009-11-20 14:29:23 +0100328struct radeon_bo {
329 /* Protected by gem.mutex */
330 struct list_head list;
331 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100332 u32 placements[3];
333 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100334 struct ttm_buffer_object tbo;
335 struct ttm_bo_kmap_obj kmap;
336 unsigned pin_count;
337 void *kptr;
338 u32 tiling_flags;
339 u32 pitch;
340 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500341 /* list of all virtual address to which this bo
342 * is associated to
343 */
344 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 /* Constant after initialization */
346 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100347 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100348};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100349#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100350
351struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000352 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354 uint64_t gpu_offset;
355 unsigned rdomain;
356 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358};
359
Jerome Glisseb15ba512011-11-15 11:48:34 -0500360/* sub-allocation manager, it has to be protected by another lock.
361 * By conception this is an helper for other part of the driver
362 * like the indirect buffer or semaphore, which both have their
363 * locking.
364 *
365 * Principe is simple, we keep a list of sub allocation in offset
366 * order (first entry has offset == 0, last entry has the highest
367 * offset).
368 *
369 * When allocating new object we first check if there is room at
370 * the end total_size - (last_object_offset + last_object_size) >=
371 * alloc_size. If so we allocate new object there.
372 *
373 * When there is not enough room at the end, we start waiting for
374 * each sub object until we reach object_offset+object_size >=
375 * alloc_size, this object then become the sub object we return.
376 *
377 * Alignment can't be bigger than page size.
378 *
379 * Hole are not considered for allocation to keep things simple.
380 * Assumption is that there won't be hole (all object on same
381 * alignment).
382 */
383struct radeon_sa_manager {
384 struct radeon_bo *bo;
385 struct list_head sa_bo;
386 unsigned size;
387 uint64_t gpu_addr;
388 void *cpu_ptr;
389 uint32_t domain;
390};
391
392struct radeon_sa_bo;
393
394/* sub-allocation buffer */
395struct radeon_sa_bo {
396 struct list_head list;
397 struct radeon_sa_manager *manager;
398 unsigned offset;
399 unsigned size;
400};
401
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402/*
403 * GEM objects.
404 */
405struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 struct list_head objects;
408};
409
410int radeon_gem_init(struct radeon_device *rdev);
411void radeon_gem_fini(struct radeon_device *rdev);
412int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 int alignment, int initial_domain,
414 bool discardable, bool kernel,
415 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
Dave Airlieff72145b2011-02-07 12:16:14 +1000417int radeon_mode_dumb_create(struct drm_file *file_priv,
418 struct drm_device *dev,
419 struct drm_mode_create_dumb *args);
420int radeon_mode_dumb_mmap(struct drm_file *filp,
421 struct drm_device *dev,
422 uint32_t handle, uint64_t *offset_p);
423int radeon_mode_dumb_destroy(struct drm_file *file_priv,
424 struct drm_device *dev,
425 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200426
427/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500428 * Semaphores.
429 */
430struct radeon_ring;
431
432#define RADEON_SEMAPHORE_BO_SIZE 256
433
434struct radeon_semaphore_driver {
435 rwlock_t lock;
436 struct list_head bo;
437};
438
439struct radeon_semaphore_bo;
440
441/* everything here is constant */
442struct radeon_semaphore {
443 struct list_head list;
444 uint64_t gpu_addr;
445 uint32_t *cpu_ptr;
446 struct radeon_semaphore_bo *bo;
447};
448
449struct radeon_semaphore_bo {
450 struct list_head list;
451 struct radeon_ib *ib;
452 struct list_head free;
453 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
454 unsigned nused;
455};
456
457void radeon_semaphore_driver_fini(struct radeon_device *rdev);
458int radeon_semaphore_create(struct radeon_device *rdev,
459 struct radeon_semaphore **semaphore);
460void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
461 struct radeon_semaphore *semaphore);
462void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
463 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200464int radeon_semaphore_sync_rings(struct radeon_device *rdev,
465 struct radeon_semaphore *semaphore,
466 bool sync_to[RADEON_NUM_RINGS],
467 int dst_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500468void radeon_semaphore_free(struct radeon_device *rdev,
469 struct radeon_semaphore *semaphore);
470
471/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472 * GART structures, functions & helpers
473 */
474struct radeon_mc;
475
Matt Turnera77f1712009-10-14 00:34:41 -0400476#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000477#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400478#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500479#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400480
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481struct radeon_gart {
482 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400483 struct radeon_bo *robj;
484 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485 unsigned num_gpu_pages;
486 unsigned num_cpu_pages;
487 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488 struct page **pages;
489 dma_addr_t *pages_addr;
490 bool ready;
491};
492
493int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
494void radeon_gart_table_ram_free(struct radeon_device *rdev);
495int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
496void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400497int radeon_gart_table_vram_pin(struct radeon_device *rdev);
498void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200499int radeon_gart_init(struct radeon_device *rdev);
500void radeon_gart_fini(struct radeon_device *rdev);
501void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
502 int pages);
503int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500504 int pages, struct page **pagelist,
505 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400506void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507
508
509/*
510 * GPU MC structures, functions & helpers
511 */
512struct radeon_mc {
513 resource_size_t aper_size;
514 resource_size_t aper_base;
515 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000516 /* for some chips with <= 32MB we need to lie
517 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000518 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000519 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 u64 gtt_size;
521 u64 gtt_start;
522 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 u64 vram_start;
524 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000526 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527 int vram_mtrr;
528 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000529 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400530 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531};
532
Alex Deucher06b64762010-01-05 11:27:29 -0500533bool radeon_combios_sideport_present(struct radeon_device *rdev);
534bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535
536/*
537 * GPU scratch registers structures, functions & helpers
538 */
539struct radeon_scratch {
540 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400541 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 bool free[32];
543 uint32_t reg[32];
544};
545
546int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
547void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
548
549
550/*
551 * IRQS.
552 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500553
554struct radeon_unpin_work {
555 struct work_struct work;
556 struct radeon_device *rdev;
557 int crtc_id;
558 struct radeon_fence *fence;
559 struct drm_pending_vblank_event *event;
560 struct radeon_bo *old_rbo;
561 u64 new_crtc_base;
562};
563
564struct r500_irq_stat_regs {
565 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400566 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500567};
568
569struct r600_irq_stat_regs {
570 u32 disp_int;
571 u32 disp_int_cont;
572 u32 disp_int_cont2;
573 u32 d1grph_int;
574 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400575 u32 hdmi0_status;
576 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500577};
578
579struct evergreen_irq_stat_regs {
580 u32 disp_int;
581 u32 disp_int_cont;
582 u32 disp_int_cont2;
583 u32 disp_int_cont3;
584 u32 disp_int_cont4;
585 u32 disp_int_cont5;
586 u32 d1grph_int;
587 u32 d2grph_int;
588 u32 d3grph_int;
589 u32 d4grph_int;
590 u32 d5grph_int;
591 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400592 u32 afmt_status1;
593 u32 afmt_status2;
594 u32 afmt_status3;
595 u32 afmt_status4;
596 u32 afmt_status5;
597 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500598};
599
600union radeon_irq_stat_regs {
601 struct r500_irq_stat_regs r500;
602 struct r600_irq_stat_regs r600;
603 struct evergreen_irq_stat_regs evergreen;
604};
605
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400606#define RADEON_MAX_HPD_PINS 6
607#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400608#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400609
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610struct radeon_irq {
611 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500612 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400613 bool crtc_vblank_int[RADEON_MAX_CRTCS];
614 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100615 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400616 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400617 bool gui_idle;
618 bool gui_idle_acked;
619 wait_queue_head_t idle_queue;
Alex Deucherf122c612012-03-30 08:59:57 -0400620 bool afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000621 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500622 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500623 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400624 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
625 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626};
627
628int radeon_irq_kms_init(struct radeon_device *rdev);
629void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500630void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
631void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500632void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
633void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634
635/*
Christian Könige32eb502011-10-23 12:56:27 +0200636 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637 */
Alex Deucher74652802011-08-25 13:39:48 -0400638
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500640 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100641 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500643 uint64_t gpu_addr;
644 uint32_t *ptr;
645 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500646 unsigned vm_id;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400647 bool is_const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648};
649
Dave Airlieecb114a2009-09-15 11:12:56 +1000650/*
651 * locking -
652 * mutex protects scheduled_ibs, ready, alloc_bm
653 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654struct radeon_ib_pool {
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500655 struct radeon_mutex mutex;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500656 struct radeon_sa_manager sa_manager;
657 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
658 bool ready;
659 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200660};
661
Christian Könige32eb502011-10-23 12:56:27 +0200662struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100663 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664 volatile uint32_t *ring;
665 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200666 unsigned rptr_offs;
667 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668 unsigned wptr;
669 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200670 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200671 unsigned ring_size;
672 unsigned ring_free_dw;
673 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200674 unsigned long last_activity;
675 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676 uint64_t gpu_addr;
677 uint32_t align_mask;
678 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500680 u32 ptr_reg_shift;
681 u32 ptr_reg_mask;
682 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200683};
684
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500685/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500686 * VM
687 */
688struct radeon_vm {
689 struct list_head list;
690 struct list_head va;
691 int id;
692 unsigned last_pfn;
693 u64 pt_gpu_addr;
694 u64 *pt;
695 struct radeon_sa_bo sa_bo;
696 struct mutex mutex;
697 /* last fence for cs using this vm */
698 struct radeon_fence *fence;
699};
700
701struct radeon_vm_funcs {
702 int (*init)(struct radeon_device *rdev);
703 void (*fini)(struct radeon_device *rdev);
704 /* cs mutex must be lock for schedule_ib */
705 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
706 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
707 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
708 uint32_t (*page_flags)(struct radeon_device *rdev,
709 struct radeon_vm *vm,
710 uint32_t flags);
711 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
712 unsigned pfn, uint64_t addr, uint32_t flags);
713};
714
715struct radeon_vm_manager {
716 struct list_head lru_vm;
717 uint32_t use_bitmap;
718 struct radeon_sa_manager sa_manager;
719 uint32_t max_pfn;
720 /* fields constant after init */
721 const struct radeon_vm_funcs *funcs;
722 /* number of VMIDs */
723 unsigned nvm;
724 /* vram base address for page table entry */
725 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500726 /* is vm enabled? */
727 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500728};
729
730/*
731 * file private structure
732 */
733struct radeon_fpriv {
734 struct radeon_vm vm;
735};
736
737/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500738 * R6xx+ IH ring
739 */
740struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100741 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500742 volatile uint32_t *ring;
743 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200744 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500745 unsigned wptr;
746 unsigned wptr_old;
747 unsigned ring_size;
748 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500749 uint32_t ptr_mask;
750 spinlock_t lock;
751 bool enabled;
752};
753
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400754struct r600_blit_cp_primitives {
755 void (*set_render_target)(struct radeon_device *rdev, int format,
756 int w, int h, u64 gpu_addr);
757 void (*cp_set_surface_sync)(struct radeon_device *rdev,
758 u32 sync_type, u32 size,
759 u64 mc_addr);
760 void (*set_shaders)(struct radeon_device *rdev);
761 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
762 void (*set_tex_resource)(struct radeon_device *rdev,
763 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400764 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400765 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
766 int x2, int y2);
767 void (*draw_auto)(struct radeon_device *rdev);
768 void (*set_default_state)(struct radeon_device *rdev);
769};
770
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000771struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100772 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100773 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400774 struct r600_blit_cp_primitives primitives;
775 int max_dim;
776 int ring_size_common;
777 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000778 u64 shader_gpu_addr;
779 u32 vs_offset, ps_offset;
780 u32 state_offset;
781 u32 state_len;
782 u32 vb_used, vb_total;
783 struct radeon_ib *vb_ib;
784};
785
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400786void r600_blit_suspend(struct radeon_device *rdev);
787
Alex Deucher347e7592012-03-20 17:18:21 -0400788/*
789 * SI RLC stuff
790 */
791struct si_rlc {
792 /* for power gating */
793 struct radeon_bo *save_restore_obj;
794 uint64_t save_restore_gpu_addr;
795 /* for clear state */
796 struct radeon_bo *clear_state_obj;
797 uint64_t clear_state_gpu_addr;
798};
799
Jerome Glisse69e130a2011-12-21 12:13:46 -0500800int radeon_ib_get(struct radeon_device *rdev, int ring,
801 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500803bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200804int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
805int radeon_ib_pool_init(struct radeon_device *rdev);
806void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500807int radeon_ib_pool_start(struct radeon_device *rdev);
808int radeon_ib_pool_suspend(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200809int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200811int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
812void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
813int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
814int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
815void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
816void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200817void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200818void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
819int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200820void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200821void radeon_ring_lockup_update(struct radeon_ring *ring);
822bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200823int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500824 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
825 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200826void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827
828
829/*
830 * CS.
831 */
832struct radeon_cs_reloc {
833 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100834 struct radeon_bo *robj;
835 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 uint32_t handle;
837 uint32_t flags;
838};
839
840struct radeon_cs_chunk {
841 uint32_t chunk_id;
842 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500843 int kpage_idx[2];
844 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500846 void __user *user_ptr;
847 int last_copied_page;
848 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849};
850
851struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100852 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853 struct radeon_device *rdev;
854 struct drm_file *filp;
855 /* chunks */
856 unsigned nchunks;
857 struct radeon_cs_chunk *chunks;
858 uint64_t *chunks_array;
859 /* IB */
860 unsigned idx;
861 /* relocations */
862 unsigned nrelocs;
863 struct radeon_cs_reloc *relocs;
864 struct radeon_cs_reloc **relocs_ptr;
865 struct list_head validated;
866 /* indices of various chunks */
867 int chunk_ib_idx;
868 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500869 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400870 int chunk_const_ib_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 struct radeon_ib *ib;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400872 struct radeon_ib *const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000874 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200875 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500876 u32 cs_flags;
877 u32 ring;
878 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879};
880
Dave Airlie513bcb42009-09-23 16:56:27 +1000881extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
882extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700883extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000884
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885struct radeon_cs_packet {
886 unsigned idx;
887 unsigned type;
888 unsigned reg;
889 unsigned opcode;
890 int count;
891 unsigned one_reg_wr;
892};
893
894typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
895 struct radeon_cs_packet *pkt,
896 unsigned idx, unsigned reg);
897typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
898 struct radeon_cs_packet *pkt);
899
900
901/*
902 * AGP
903 */
904int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000905void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200906void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907void radeon_agp_fini(struct radeon_device *rdev);
908
909
910/*
911 * Writeback
912 */
913struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100914 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915 volatile uint32_t *wb;
916 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400917 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400918 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919};
920
Alex Deucher724c80e2010-08-27 18:25:25 -0400921#define RADEON_WB_SCRATCH_OFFSET 0
922#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500923#define RADEON_WB_CP1_RPTR_OFFSET 1280
924#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400925#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400926#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400927
Jerome Glissec93bb852009-07-13 21:04:08 +0200928/**
929 * struct radeon_pm - power management datas
930 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
931 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
932 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
933 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
934 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
935 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
936 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
937 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
938 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300939 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200940 * @needed_bandwidth: current bandwidth needs
941 *
942 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300943 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200944 * Equation between gpu/memory clock and available bandwidth is hw dependent
945 * (type of memory, bus size, efficiency, ...)
946 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400947
948enum radeon_pm_method {
949 PM_METHOD_PROFILE,
950 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100951};
Alex Deucherce8f5372010-05-07 15:10:16 -0400952
953enum radeon_dynpm_state {
954 DYNPM_STATE_DISABLED,
955 DYNPM_STATE_MINIMUM,
956 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000957 DYNPM_STATE_ACTIVE,
958 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400959};
960enum radeon_dynpm_action {
961 DYNPM_ACTION_NONE,
962 DYNPM_ACTION_MINIMUM,
963 DYNPM_ACTION_DOWNCLOCK,
964 DYNPM_ACTION_UPCLOCK,
965 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100966};
Alex Deucher56278a82009-12-28 13:58:44 -0500967
968enum radeon_voltage_type {
969 VOLTAGE_NONE = 0,
970 VOLTAGE_GPIO,
971 VOLTAGE_VDDC,
972 VOLTAGE_SW
973};
974
Alex Deucher0ec0e742009-12-23 13:21:58 -0500975enum radeon_pm_state_type {
976 POWER_STATE_TYPE_DEFAULT,
977 POWER_STATE_TYPE_POWERSAVE,
978 POWER_STATE_TYPE_BATTERY,
979 POWER_STATE_TYPE_BALANCED,
980 POWER_STATE_TYPE_PERFORMANCE,
981};
982
Alex Deucherce8f5372010-05-07 15:10:16 -0400983enum radeon_pm_profile_type {
984 PM_PROFILE_DEFAULT,
985 PM_PROFILE_AUTO,
986 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400987 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400988 PM_PROFILE_HIGH,
989};
990
991#define PM_PROFILE_DEFAULT_IDX 0
992#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400993#define PM_PROFILE_MID_SH_IDX 2
994#define PM_PROFILE_HIGH_SH_IDX 3
995#define PM_PROFILE_LOW_MH_IDX 4
996#define PM_PROFILE_MID_MH_IDX 5
997#define PM_PROFILE_HIGH_MH_IDX 6
998#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400999
1000struct radeon_pm_profile {
1001 int dpms_off_ps_idx;
1002 int dpms_on_ps_idx;
1003 int dpms_off_cm_idx;
1004 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001005};
1006
Alex Deucher21a81222010-07-02 12:58:16 -04001007enum radeon_int_thermal_type {
1008 THERMAL_TYPE_NONE,
1009 THERMAL_TYPE_RV6XX,
1010 THERMAL_TYPE_RV770,
1011 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001012 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001013 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001014 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001015};
1016
Alex Deucher56278a82009-12-28 13:58:44 -05001017struct radeon_voltage {
1018 enum radeon_voltage_type type;
1019 /* gpio voltage */
1020 struct radeon_gpio_rec gpio;
1021 u32 delay; /* delay in usec from voltage drop to sclk change */
1022 bool active_high; /* voltage drop is active when bit is high */
1023 /* VDDC voltage */
1024 u8 vddc_id; /* index into vddc voltage table */
1025 u8 vddci_id; /* index into vddci voltage table */
1026 bool vddci_enabled;
1027 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001028 u16 voltage;
1029 /* evergreen+ vddci */
1030 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001031};
1032
Alex Deucherd7311172010-05-03 01:13:14 -04001033/* clock mode flags */
1034#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1035
Alex Deucher56278a82009-12-28 13:58:44 -05001036struct radeon_pm_clock_info {
1037 /* memory clock */
1038 u32 mclk;
1039 /* engine clock */
1040 u32 sclk;
1041 /* voltage info */
1042 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001043 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001044 u32 flags;
1045};
1046
Alex Deuchera48b9b42010-04-22 14:03:55 -04001047/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001048#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001049
Alex Deucher56278a82009-12-28 13:58:44 -05001050struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001051 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001052 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001053 /* number of valid clock modes in this power state */
1054 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001055 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001056 /* standardized state flags */
1057 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001058 u32 misc; /* vbios specific flags */
1059 u32 misc2; /* vbios specific flags */
1060 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001061};
1062
Rafał Miłecki27459322010-02-11 22:16:36 +00001063/*
1064 * Some modes are overclocked by very low value, accept them
1065 */
1066#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1067
Jerome Glissec93bb852009-07-13 21:04:08 +02001068struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001069 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001070 u32 active_crtcs;
1071 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001072 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001073 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -04001074 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +02001075 fixed20_12 max_bandwidth;
1076 fixed20_12 igp_sideport_mclk;
1077 fixed20_12 igp_system_mclk;
1078 fixed20_12 igp_ht_link_clk;
1079 fixed20_12 igp_ht_link_width;
1080 fixed20_12 k8_bandwidth;
1081 fixed20_12 sideport_bandwidth;
1082 fixed20_12 ht_bandwidth;
1083 fixed20_12 core_bandwidth;
1084 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001085 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001086 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001087 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001088 /* number of valid power states */
1089 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001090 int current_power_state_index;
1091 int current_clock_mode_index;
1092 int requested_power_state_index;
1093 int requested_clock_mode_index;
1094 int default_power_state_index;
1095 u32 current_sclk;
1096 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001097 u16 current_vddc;
1098 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001099 u32 default_sclk;
1100 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001101 u16 default_vddc;
1102 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001103 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001104 /* selected pm method */
1105 enum radeon_pm_method pm_method;
1106 /* dynpm power management */
1107 struct delayed_work dynpm_idle_work;
1108 enum radeon_dynpm_state dynpm_state;
1109 enum radeon_dynpm_action dynpm_planned_action;
1110 unsigned long dynpm_action_timeout;
1111 bool dynpm_can_upclock;
1112 bool dynpm_can_downclock;
1113 /* profile-based power management */
1114 enum radeon_pm_profile_type profile;
1115 int profile_index;
1116 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001117 /* internal thermal controller on rv6xx+ */
1118 enum radeon_int_thermal_type int_thermal_type;
1119 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001120};
1121
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001122int radeon_pm_get_type_index(struct radeon_device *rdev,
1123 enum radeon_pm_state_type ps_type,
1124 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001126struct r600_audio {
1127 bool enabled;
1128 int channels;
1129 int rate;
1130 int bits_per_sample;
1131 u8 status_bits;
1132 u8 category_code;
1133};
1134
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135/*
1136 * Benchmarking
1137 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001138void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139
1140
1141/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001142 * Testing
1143 */
1144void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001145void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001146 struct radeon_ring *cpA,
1147 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001148void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001149
1150
1151/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152 * Debugfs
1153 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001154struct radeon_debugfs {
1155 struct drm_info_list *files;
1156 unsigned num_files;
1157};
1158
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159int radeon_debugfs_add_files(struct radeon_device *rdev,
1160 struct drm_info_list *files,
1161 unsigned nfiles);
1162int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001163
1164
1165/*
1166 * ASIC specific functions.
1167 */
1168struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001169 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001170 void (*fini)(struct radeon_device *rdev);
1171 int (*resume)(struct radeon_device *rdev);
1172 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001173 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001174 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001175 /* ioctl hw specific callback. Some hw might want to perform special
1176 * operation on specific ioctl. For instance on wait idle some hw
1177 * might want to perform and HDP flush through MMIO as it seems that
1178 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1179 * through ring.
1180 */
1181 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1182 /* check if 3D engine is idle */
1183 bool (*gui_idle)(struct radeon_device *rdev);
1184 /* wait for mc_idle */
1185 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1186 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001187 struct {
1188 void (*tlb_flush)(struct radeon_device *rdev);
1189 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1190 } gart;
Alex Deucher54e88e02012-02-23 18:10:29 -05001191 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001192 struct {
1193 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001194 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001195 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001196 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001197 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001198 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001199 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1200 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1201 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001202 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König4c87bc22011-10-19 19:02:21 +02001203 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001204 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001205 struct {
1206 int (*set)(struct radeon_device *rdev);
1207 int (*process)(struct radeon_device *rdev);
1208 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001209 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001210 struct {
1211 /* display watermarks */
1212 void (*bandwidth_update)(struct radeon_device *rdev);
1213 /* get frame count */
1214 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1215 /* wait for vblank */
1216 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1217 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001218 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001219 struct {
1220 int (*blit)(struct radeon_device *rdev,
1221 uint64_t src_offset,
1222 uint64_t dst_offset,
1223 unsigned num_gpu_pages,
1224 struct radeon_fence *fence);
1225 u32 blit_ring_index;
1226 int (*dma)(struct radeon_device *rdev,
1227 uint64_t src_offset,
1228 uint64_t dst_offset,
1229 unsigned num_gpu_pages,
1230 struct radeon_fence *fence);
1231 u32 dma_ring_index;
1232 /* method used for bo copy */
1233 int (*copy)(struct radeon_device *rdev,
1234 uint64_t src_offset,
1235 uint64_t dst_offset,
1236 unsigned num_gpu_pages,
1237 struct radeon_fence *fence);
1238 /* ring used for bo copies */
1239 u32 copy_ring_index;
1240 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001241 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001242 struct {
1243 int (*set_reg)(struct radeon_device *rdev, int reg,
1244 uint32_t tiling_flags, uint32_t pitch,
1245 uint32_t offset, uint32_t obj_size);
1246 void (*clear_reg)(struct radeon_device *rdev, int reg);
1247 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001248 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001249 struct {
1250 void (*init)(struct radeon_device *rdev);
1251 void (*fini)(struct radeon_device *rdev);
1252 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1253 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1254 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001255 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001256 struct {
1257 void (*misc)(struct radeon_device *rdev);
1258 void (*prepare)(struct radeon_device *rdev);
1259 void (*finish)(struct radeon_device *rdev);
1260 void (*init_profile)(struct radeon_device *rdev);
1261 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001262 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1263 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1264 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1265 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1266 int (*get_pcie_lanes)(struct radeon_device *rdev);
1267 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1268 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001269 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001270 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001271 struct {
1272 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1273 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1274 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1275 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276};
1277
Jerome Glisse21f9a432009-09-11 15:55:33 +02001278/*
1279 * Asic structures
1280 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001281struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001282 const unsigned *reg_safe_bm;
1283 unsigned reg_safe_bm_size;
1284 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001285};
1286
Jerome Glisse21f9a432009-09-11 15:55:33 +02001287struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001288 const unsigned *reg_safe_bm;
1289 unsigned reg_safe_bm_size;
1290 u32 resync_scratch;
1291 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001292};
1293
1294struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001295 unsigned max_pipes;
1296 unsigned max_tile_pipes;
1297 unsigned max_simds;
1298 unsigned max_backends;
1299 unsigned max_gprs;
1300 unsigned max_threads;
1301 unsigned max_stack_entries;
1302 unsigned max_hw_contexts;
1303 unsigned max_gs_threads;
1304 unsigned sx_max_export_size;
1305 unsigned sx_max_export_pos_size;
1306 unsigned sx_max_export_smx_size;
1307 unsigned sq_num_cf_insts;
1308 unsigned tiling_nbanks;
1309 unsigned tiling_npipes;
1310 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001311 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001312 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001313};
1314
1315struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001316 unsigned max_pipes;
1317 unsigned max_tile_pipes;
1318 unsigned max_simds;
1319 unsigned max_backends;
1320 unsigned max_gprs;
1321 unsigned max_threads;
1322 unsigned max_stack_entries;
1323 unsigned max_hw_contexts;
1324 unsigned max_gs_threads;
1325 unsigned sx_max_export_size;
1326 unsigned sx_max_export_pos_size;
1327 unsigned sx_max_export_smx_size;
1328 unsigned sq_num_cf_insts;
1329 unsigned sx_num_of_sets;
1330 unsigned sc_prim_fifo_size;
1331 unsigned sc_hiz_tile_fifo_size;
1332 unsigned sc_earlyz_tile_fifo_fize;
1333 unsigned tiling_nbanks;
1334 unsigned tiling_npipes;
1335 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001336 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001337 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001338};
1339
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001340struct evergreen_asic {
1341 unsigned num_ses;
1342 unsigned max_pipes;
1343 unsigned max_tile_pipes;
1344 unsigned max_simds;
1345 unsigned max_backends;
1346 unsigned max_gprs;
1347 unsigned max_threads;
1348 unsigned max_stack_entries;
1349 unsigned max_hw_contexts;
1350 unsigned max_gs_threads;
1351 unsigned sx_max_export_size;
1352 unsigned sx_max_export_pos_size;
1353 unsigned sx_max_export_smx_size;
1354 unsigned sq_num_cf_insts;
1355 unsigned sx_num_of_sets;
1356 unsigned sc_prim_fifo_size;
1357 unsigned sc_hiz_tile_fifo_size;
1358 unsigned sc_earlyz_tile_fifo_size;
1359 unsigned tiling_nbanks;
1360 unsigned tiling_npipes;
1361 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001362 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001363 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001364};
1365
Alex Deucherfecf1d02011-03-02 20:07:29 -05001366struct cayman_asic {
1367 unsigned max_shader_engines;
1368 unsigned max_pipes_per_simd;
1369 unsigned max_tile_pipes;
1370 unsigned max_simds_per_se;
1371 unsigned max_backends_per_se;
1372 unsigned max_texture_channel_caches;
1373 unsigned max_gprs;
1374 unsigned max_threads;
1375 unsigned max_gs_threads;
1376 unsigned max_stack_entries;
1377 unsigned sx_num_of_sets;
1378 unsigned sx_max_export_size;
1379 unsigned sx_max_export_pos_size;
1380 unsigned sx_max_export_smx_size;
1381 unsigned max_hw_contexts;
1382 unsigned sq_num_cf_insts;
1383 unsigned sc_prim_fifo_size;
1384 unsigned sc_hiz_tile_fifo_size;
1385 unsigned sc_earlyz_tile_fifo_size;
1386
1387 unsigned num_shader_engines;
1388 unsigned num_shader_pipes_per_simd;
1389 unsigned num_tile_pipes;
1390 unsigned num_simds_per_se;
1391 unsigned num_backends_per_se;
1392 unsigned backend_disable_mask_per_asic;
1393 unsigned backend_map;
1394 unsigned num_texture_channel_caches;
1395 unsigned mem_max_burst_length_bytes;
1396 unsigned mem_row_size_in_kb;
1397 unsigned shader_engine_tile_size;
1398 unsigned num_gpus;
1399 unsigned multi_gpu_tile_size;
1400
1401 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001402};
1403
Alex Deucher0a96d722012-03-20 17:18:11 -04001404struct si_asic {
1405 unsigned max_shader_engines;
1406 unsigned max_pipes_per_simd;
1407 unsigned max_tile_pipes;
1408 unsigned max_simds_per_se;
1409 unsigned max_backends_per_se;
1410 unsigned max_texture_channel_caches;
1411 unsigned max_gprs;
1412 unsigned max_gs_threads;
1413 unsigned max_hw_contexts;
1414 unsigned sc_prim_fifo_size_frontend;
1415 unsigned sc_prim_fifo_size_backend;
1416 unsigned sc_hiz_tile_fifo_size;
1417 unsigned sc_earlyz_tile_fifo_size;
1418
1419 unsigned num_shader_engines;
1420 unsigned num_tile_pipes;
1421 unsigned num_backends_per_se;
1422 unsigned backend_disable_mask_per_asic;
1423 unsigned backend_map;
1424 unsigned num_texture_channel_caches;
1425 unsigned mem_max_burst_length_bytes;
1426 unsigned mem_row_size_in_kb;
1427 unsigned shader_engine_tile_size;
1428 unsigned num_gpus;
1429 unsigned multi_gpu_tile_size;
1430
1431 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001432};
1433
Jerome Glisse068a1172009-06-17 13:28:30 +02001434union radeon_asic_config {
1435 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001436 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001437 struct r600_asic r600;
1438 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001439 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001440 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001441 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001442};
1443
Daniel Vetter0a10c852010-03-11 21:19:14 +00001444/*
1445 * asic initizalization from radeon_asic.c
1446 */
1447void radeon_agp_disable(struct radeon_device *rdev);
1448int radeon_asic_init(struct radeon_device *rdev);
1449
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001450
1451/*
1452 * IOCTL.
1453 */
1454int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1455 struct drm_file *filp);
1456int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1457 struct drm_file *filp);
1458int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1459 struct drm_file *file_priv);
1460int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1461 struct drm_file *file_priv);
1462int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1463 struct drm_file *file_priv);
1464int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1465 struct drm_file *file_priv);
1466int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *filp);
1468int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *filp);
1470int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *filp);
1472int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001474int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001476int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001477int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1478 struct drm_file *filp);
1479int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1480 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481
Alex Deucher16cdf042011-10-28 10:30:02 -04001482/* VRAM scratch page for HDP bug, default vram page */
1483struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001484 struct radeon_bo *robj;
1485 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001486 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001487};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001489
1490/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001491 * Core structure, functions and helpers.
1492 */
1493typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1494typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1495
1496struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001497 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498 struct drm_device *ddev;
1499 struct pci_dev *pdev;
1500 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001501 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001502 enum radeon_family family;
1503 unsigned long flags;
1504 int usec_timeout;
1505 enum radeon_pll_errata pll_errata;
1506 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001507 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508 int disp_priority;
1509 /* BIOS */
1510 uint8_t *bios;
1511 bool is_atom_bios;
1512 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001513 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001514 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001515 resource_size_t rmmio_base;
1516 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001517 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 radeon_rreg_t mc_rreg;
1519 radeon_wreg_t mc_wreg;
1520 radeon_rreg_t pll_rreg;
1521 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001522 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523 radeon_rreg_t pciep_rreg;
1524 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001525 /* io port */
1526 void __iomem *rio_mem;
1527 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001528 struct radeon_clock clock;
1529 struct radeon_mc mc;
1530 struct radeon_gart gart;
1531 struct radeon_mode_info mode_info;
1532 struct radeon_scratch scratch;
1533 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001534 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001535 struct radeon_semaphore_driver semaphore_drv;
Christian Königd6999bc2012-05-09 15:34:45 +02001536 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001537 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001538 struct radeon_ib_pool ib_pool;
1539 struct radeon_irq irq;
1540 struct radeon_asic *asic;
1541 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001542 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001543 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001544 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001545 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001546 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 bool shutdown;
1548 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001549 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001550 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001551 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001552 const struct firmware *me_fw; /* all family ME firmware */
1553 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001554 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001555 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001556 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001557 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001558 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001559 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001560 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001561 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001562 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001563 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001564 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001565 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001566 struct mutex vram_mutex;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001567 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001568 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001569 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001570 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001571 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001572 /* i2c buses */
1573 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001574 /* debugfs */
1575 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1576 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001577 /* virtual memory */
1578 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001579};
1580
1581int radeon_device_init(struct radeon_device *rdev,
1582 struct drm_device *ddev,
1583 struct pci_dev *pdev,
1584 uint32_t flags);
1585void radeon_device_fini(struct radeon_device *rdev);
1586int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1587
Andi Kleen6fcbef72011-10-13 16:08:42 -07001588uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1589void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1590u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1591void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001592
Jerome Glisse4c788672009-11-20 14:29:23 +01001593/*
1594 * Cast helper
1595 */
1596#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597
1598/*
1599 * Registers read & write functions.
1600 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001601#define RREG8(reg) readb((rdev->rmmio) + (reg))
1602#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1603#define RREG16(reg) readw((rdev->rmmio) + (reg))
1604#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001605#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001606#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001607#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001608#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1609#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1610#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1611#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1612#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1613#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001614#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1615#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001616#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1617#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618#define WREG32_P(reg, val, mask) \
1619 do { \
1620 uint32_t tmp_ = RREG32(reg); \
1621 tmp_ &= (mask); \
1622 tmp_ |= ((val) & ~(mask)); \
1623 WREG32(reg, tmp_); \
1624 } while (0)
1625#define WREG32_PLL_P(reg, val, mask) \
1626 do { \
1627 uint32_t tmp_ = RREG32_PLL(reg); \
1628 tmp_ &= (mask); \
1629 tmp_ |= ((val) & ~(mask)); \
1630 WREG32_PLL(reg, tmp_); \
1631 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001632#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001633#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1634#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001635
Dave Airliede1b2892009-08-12 18:43:14 +10001636/*
1637 * Indirect registers accessor
1638 */
1639static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1640{
1641 uint32_t r;
1642
1643 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1644 r = RREG32(RADEON_PCIE_DATA);
1645 return r;
1646}
1647
1648static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1649{
1650 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1651 WREG32(RADEON_PCIE_DATA, (v));
1652}
1653
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001654void r100_pll_errata_after_index(struct radeon_device *rdev);
1655
1656
1657/*
1658 * ASICs helpers.
1659 */
Dave Airlieb995e432009-07-14 02:02:32 +10001660#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1661 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1663 (rdev->family == CHIP_RV200) || \
1664 (rdev->family == CHIP_RS100) || \
1665 (rdev->family == CHIP_RS200) || \
1666 (rdev->family == CHIP_RV250) || \
1667 (rdev->family == CHIP_RV280) || \
1668 (rdev->family == CHIP_RS300))
1669#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1670 (rdev->family == CHIP_RV350) || \
1671 (rdev->family == CHIP_R350) || \
1672 (rdev->family == CHIP_RV380) || \
1673 (rdev->family == CHIP_R420) || \
1674 (rdev->family == CHIP_R423) || \
1675 (rdev->family == CHIP_RV410) || \
1676 (rdev->family == CHIP_RS400) || \
1677 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001678#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1679 (rdev->ddev->pdev->device == 0x9443) || \
1680 (rdev->ddev->pdev->device == 0x944B) || \
1681 (rdev->ddev->pdev->device == 0x9506) || \
1682 (rdev->ddev->pdev->device == 0x9509) || \
1683 (rdev->ddev->pdev->device == 0x950F) || \
1684 (rdev->ddev->pdev->device == 0x689C) || \
1685 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001686#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001687#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1688 (rdev->family == CHIP_RS690) || \
1689 (rdev->family == CHIP_RS740) || \
1690 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001691#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1692#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001693#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001694#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1695 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001696#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001697#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1698#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1699 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001700
1701/*
1702 * BIOS helpers.
1703 */
1704#define RBIOS8(i) (rdev->bios[i])
1705#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1706#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1707
1708int radeon_combios_init(struct radeon_device *rdev);
1709void radeon_combios_fini(struct radeon_device *rdev);
1710int radeon_atombios_init(struct radeon_device *rdev);
1711void radeon_atombios_fini(struct radeon_device *rdev);
1712
1713
1714/*
1715 * RING helpers.
1716 */
Andi Kleence580fa2011-10-13 16:08:47 -07001717#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001718static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001719{
Christian Könige32eb502011-10-23 12:56:27 +02001720 ring->ring[ring->wptr++] = v;
1721 ring->wptr &= ring->ptr_mask;
1722 ring->count_dw--;
1723 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001724}
Andi Kleence580fa2011-10-13 16:08:47 -07001725#else
1726/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001727void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001728#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001729
1730/*
1731 * ASICs macro.
1732 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001733#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001734#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1735#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1736#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001737#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001738#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001739#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001740#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1741#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Alex Deucherf7128122012-02-23 17:53:45 -05001742#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1743#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1744#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001745#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001746#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001747#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001748#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1749#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001750#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001751#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1752#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001753#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1754#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1755#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1756#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1757#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1758#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001759#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1760#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1761#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1762#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1763#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1764#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1765#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001766#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1767#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001768#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001769#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1770#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1771#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1772#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001773#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001774#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1775#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1776#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1777#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1778#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher0f9e0062012-02-23 17:53:40 -05001779#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1780#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1781#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001782#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
Alex Deucher89e51812012-02-23 17:53:38 -05001783#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001784
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001785/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001786/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001787extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001788extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001789extern int radeon_modeset_init(struct radeon_device *rdev);
1790extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001791extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001792extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001793extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001794extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001795extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001796extern void radeon_wb_fini(struct radeon_device *rdev);
1797extern int radeon_wb_init(struct radeon_device *rdev);
1798extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001799extern void radeon_surface_init(struct radeon_device *rdev);
1800extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001801extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001802extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001803extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001804extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001805extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1806extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001807extern int radeon_resume_kms(struct drm_device *dev);
1808extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001809extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001810
Daniel Vetter3574dda2011-02-18 17:59:19 +01001811/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001812 * vm
1813 */
1814int radeon_vm_manager_init(struct radeon_device *rdev);
1815void radeon_vm_manager_fini(struct radeon_device *rdev);
1816int radeon_vm_manager_start(struct radeon_device *rdev);
1817int radeon_vm_manager_suspend(struct radeon_device *rdev);
1818int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1819void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1820int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1821void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1822int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1823 struct radeon_vm *vm,
1824 struct radeon_bo *bo,
1825 struct ttm_mem_reg *mem);
1826void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1827 struct radeon_bo *bo);
1828int radeon_vm_bo_add(struct radeon_device *rdev,
1829 struct radeon_vm *vm,
1830 struct radeon_bo *bo,
1831 uint64_t offset,
1832 uint32_t flags);
1833int radeon_vm_bo_rmv(struct radeon_device *rdev,
1834 struct radeon_vm *vm,
1835 struct radeon_bo *bo);
1836
Alex Deucherf122c612012-03-30 08:59:57 -04001837/* audio */
1838void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001839
1840/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001841 * R600 vram scratch functions
1842 */
1843int r600_vram_scratch_init(struct radeon_device *rdev);
1844void r600_vram_scratch_fini(struct radeon_device *rdev);
1845
1846/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001847 * r600 cs checking helper
1848 */
1849unsigned r600_mip_minify(unsigned size, unsigned level);
1850bool r600_fmt_is_valid_color(u32 format);
1851bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1852int r600_fmt_get_blocksize(u32 format);
1853int r600_fmt_get_nblocksx(u32 format, u32 w);
1854int r600_fmt_get_nblocksy(u32 format, u32 h);
1855
1856/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001857 * r600 functions used by radeon_encoder.c
1858 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001859extern void r600_hdmi_enable(struct drm_encoder *encoder);
1860extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001861extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001862
Alex Deucher0af62b02011-01-06 21:19:31 -05001863extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001864extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001865
Alberto Miloned7a29522010-07-06 11:40:24 -04001866/* radeon_acpi.c */
1867#if defined(CONFIG_ACPI)
1868extern int radeon_acpi_init(struct radeon_device *rdev);
1869#else
1870static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1871#endif
1872
Jerome Glisse4c788672009-11-20 14:29:23 +01001873#include "radeon_object.h"
1874
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001875#endif