blob: 95dfb687494144e54b191e3f7f4dbe7179bcf37d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
87 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010097module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Rusty Russella67ff6a2011-12-15 13:49:36 +1030124static bool align_buffer_size = 1;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500125module_param(align_buffer_size, bool, 0644);
126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700151 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100152 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200153 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200154 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200155 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200156 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200157 "{ATI, RS780},"
158 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100159 "{ATI, RV630},"
160 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100161 "{ATI, RV670},"
162 "{ATI, RV635},"
163 "{ATI, RV620},"
164 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200165 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200166 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200167 "{SiS, SIS966},"
168 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169MODULE_DESCRIPTION("Intel HDA driver");
170
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200171#ifdef CONFIG_SND_VERBOSE_PRINTK
172#define SFX /* nop */
173#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200175#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200176
177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * registers
179 */
180#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
182#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
183#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
184#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
185#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_VMIN 0x02
187#define ICH6_REG_VMAJ 0x03
188#define ICH6_REG_OUTPAY 0x04
189#define ICH6_REG_INPAY 0x06
190#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200191#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200192#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
193#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_WAKEEN 0x0c
195#define ICH6_REG_STATESTS 0x0e
196#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_INTCTL 0x20
199#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200200#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200201#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
202#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_CORBLBASE 0x40
204#define ICH6_REG_CORBUBASE 0x44
205#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200206#define ICH6_REG_CORBRP 0x4a
207#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
210#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200212#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSIZE 0x4e
214
215#define ICH6_REG_RIRBLBASE 0x50
216#define ICH6_REG_RIRBUBASE 0x54
217#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_RINTCNT 0x5a
220#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
222#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
223#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
226#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_RIRBSIZE 0x5e
228
229#define ICH6_REG_IC 0x60
230#define ICH6_REG_IR 0x64
231#define ICH6_REG_IRS 0x68
232#define ICH6_IRS_VALID (1<<1)
233#define ICH6_IRS_BUSY (1<<0)
234
235#define ICH6_REG_DPLBASE 0x70
236#define ICH6_REG_DPUBASE 0x74
237#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
238
239/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
240enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
241
242/* stream register offsets from stream base */
243#define ICH6_REG_SD_CTL 0x00
244#define ICH6_REG_SD_STS 0x03
245#define ICH6_REG_SD_LPIB 0x04
246#define ICH6_REG_SD_CBL 0x08
247#define ICH6_REG_SD_LVI 0x0c
248#define ICH6_REG_SD_FIFOW 0x0e
249#define ICH6_REG_SD_FIFOSIZE 0x10
250#define ICH6_REG_SD_FORMAT 0x12
251#define ICH6_REG_SD_BDLPL 0x18
252#define ICH6_REG_SD_BDLPU 0x1c
253
254/* PCI space */
255#define ICH6_PCIREG_TCSEL 0x44
256
257/*
258 * other constants
259 */
260
261/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200262/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_PLAYBACK 4
265
266/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_PLAYBACK 6
269
Felix Kuehling778b6e12006-05-17 11:22:21 +0200270/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_PLAYBACK 1
273
Kailang Yangf2690022008-05-27 11:44:55 +0200274/* TERA has 4 playback and 3 capture */
275#define TERA_NUM_CAPTURE 3
276#define TERA_NUM_PLAYBACK 4
277
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278/* this number is statically defined for simplicity */
279#define MAX_AZX_DEV 16
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100282#define BDL_SIZE 4096
283#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
284#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* max buffer size - no h/w limit, you can increase as you like */
286#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/* RIRB int mask: overrun[2], response[0] */
289#define RIRB_INT_RESPONSE 0x01
290#define RIRB_INT_OVERRUN 0x04
291#define RIRB_INT_MASK 0x05
292
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200293/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800294#define AZX_MAX_CODECS 8
295#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800296#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* SD_CTL bits */
299#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
300#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100301#define SD_CTL_STRIPE (3 << 16) /* stripe control */
302#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
303#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
305#define SD_CTL_STREAM_TAG_SHIFT 20
306
307/* SD_CTL and SD_STS */
308#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
309#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
310#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
312 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* SD_STS */
315#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
316
317/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
319#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
320#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/* below are so far hardcoded - should read registers in future */
323#define ICH6_MAX_CORB_ENTRIES 256
324#define ICH6_MAX_RIRB_ENTRIES 256
325
Takashi Iwaic74db862005-05-12 14:26:27 +0200326/* position fix mode */
327enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200328 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200329 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200331 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200332};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Frederick Lif5d40b32005-05-12 14:55:20 +0200334/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200335#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
336#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
337
Vinod Gda3fca22005-09-13 18:49:12 +0200338/* Defines for Nvidia HDA support */
339#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
340#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700341#define NVIDIA_HDA_ISTRM_COH 0x4d
342#define NVIDIA_HDA_OSTRM_COH 0x4c
343#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200344
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100345/* Defines for Intel SCH HDA snoop control */
346#define INTEL_SCH_HDA_DEVC 0x78
347#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
348
Joseph Chan0e153472008-08-26 14:38:03 +0200349/* Define IN stream 0 FIFO size offset in VIA controller */
350#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
351/* Define VIA HD Audio Device ID*/
352#define VIA_HDAC_DEVICE_ID 0x3288
353
Yang, Libinc4da29c2008-11-13 11:07:07 +0100354/* HD Audio class code */
355#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
359
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100361 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200362 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200365 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int frags; /* number for period in the play buffer */
367 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200368 unsigned long start_wallclk; /* start + minimum wallclk */
369 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Takashi Iwaid01ce992007-07-27 16:52:19 +0200371 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 struct snd_pcm_substream *substream; /* assigned substream,
377 * set in PCM open
378 */
379 unsigned int format_val; /* format value to be set in the
380 * controller and the codec
381 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned char stream_tag; /* assigned stream */
383 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200384 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Pavel Machek927fc862006-08-31 17:03:43 +0200386 unsigned int opened :1;
387 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200388 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200389 /*
390 * For VIA:
391 * A flag to ensure DMA position is 0
392 * when link position is not greater than FIFO size
393 */
394 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
398/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100399struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u32 *buf; /* CORB/RIRB buffer
401 * Each CORB entry is 4byte, RIRB is 8byte
402 */
403 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
404 /* for RIRB */
405 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800406 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
407 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100410struct azx_pcm {
411 struct azx *chip;
412 struct snd_pcm *pcm;
413 struct hda_codec *codec;
414 struct hda_pcm_stream *hinfo[2];
415 struct list_head list;
416};
417
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100418struct azx {
419 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200421 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200423 /* chip type specific */
424 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200425 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 int playback_streams;
427 int playback_index_offset;
428 int capture_streams;
429 int capture_index_offset;
430 int num_streams;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* pci resources */
433 unsigned long addr;
434 void __iomem *remap_addr;
435 int irq;
436
437 /* locks */
438 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100439 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100442 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100445 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* HD codec */
448 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100449 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100451 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454 struct azx_rb corb;
455 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100457 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 struct snd_dma_buffer rb;
459 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200460
461 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200462 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200463 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200464 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200465 unsigned int initialized :1;
466 unsigned int single_cmd :1;
467 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200468 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200469 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100470 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200471 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100472 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200473
474 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800475 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200476
477 /* for pending irqs */
478 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100479
480 /* reboot notifier (for mysterious hangup problem at power-down) */
481 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482};
483
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200484/* driver types */
485enum {
486 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800487 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100488 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200489 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200490 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800491 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200492 AZX_DRIVER_VIA,
493 AZX_DRIVER_SIS,
494 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200495 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200496 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200497 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100498 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200499 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200500};
501
Takashi Iwai9477c582011-05-25 09:11:37 +0200502/* driver quirks (capabilities) */
503/* bits 0-7 are used for indicating driver type */
504#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
505#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
506#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
507#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
508#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
509#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
510#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
511#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
512#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
513#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
514#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
515#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200516#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500517#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200518
519/* quirks for ATI SB / AMD Hudson */
520#define AZX_DCAPS_PRESET_ATI_SB \
521 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
522 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
523
524/* quirks for ATI/AMD HDMI */
525#define AZX_DCAPS_PRESET_ATI_HDMI \
526 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
527
528/* quirks for Nvidia */
529#define AZX_DCAPS_PRESET_NVIDIA \
530 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI)
531
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200532static char *driver_short_names[] __devinitdata = {
533 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800534 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100535 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200537 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800538 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200539 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
540 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200541 [AZX_DRIVER_ULI] = "HDA ULI M5461",
542 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200543 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200544 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100545 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200546};
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548/*
549 * macros for easy use
550 */
551#define azx_writel(chip,reg,value) \
552 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
553#define azx_readl(chip,reg) \
554 readl((chip)->remap_addr + ICH6_REG_##reg)
555#define azx_writew(chip,reg,value) \
556 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
557#define azx_readw(chip,reg) \
558 readw((chip)->remap_addr + ICH6_REG_##reg)
559#define azx_writeb(chip,reg,value) \
560 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
561#define azx_readb(chip,reg) \
562 readb((chip)->remap_addr + ICH6_REG_##reg)
563
564#define azx_sd_writel(dev,reg,value) \
565 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
566#define azx_sd_readl(dev,reg) \
567 readl((dev)->sd_addr + ICH6_REG_##reg)
568#define azx_sd_writew(dev,reg,value) \
569 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
570#define azx_sd_readw(dev,reg) \
571 readw((dev)->sd_addr + ICH6_REG_##reg)
572#define azx_sd_writeb(dev,reg,value) \
573 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
574#define azx_sd_readb(dev,reg) \
575 readb((dev)->sd_addr + ICH6_REG_##reg)
576
577/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100578#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200580#ifdef CONFIG_X86
581static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
582{
583 if (azx_snoop(chip))
584 return;
585 if (addr && size) {
586 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
587 if (on)
588 set_memory_wc((unsigned long)addr, pages);
589 else
590 set_memory_wb((unsigned long)addr, pages);
591 }
592}
593
594static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
595 bool on)
596{
597 __mark_pages_wc(chip, buf->area, buf->bytes, on);
598}
599static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
600 struct snd_pcm_runtime *runtime, bool on)
601{
602 if (azx_dev->wc_marked != on) {
603 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
604 azx_dev->wc_marked = on;
605 }
606}
607#else
608/* NOP for other archs */
609static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
610 bool on)
611{
612}
613static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
614 struct snd_pcm_runtime *runtime, bool on)
615{
616}
617#endif
618
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200619static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200620static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621/*
622 * Interface for HD codec
623 */
624
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625/*
626 * CORB / RIRB interface
627 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100628static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
630 int err;
631
632 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200633 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
634 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 PAGE_SIZE, &chip->rb);
636 if (err < 0) {
637 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
638 return err;
639 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200640 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return 0;
642}
643
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100644static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800646 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 /* CORB set up */
648 chip->corb.addr = chip->rb.addr;
649 chip->corb.buf = (u32 *)chip->rb.area;
650 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200651 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200653 /* set the corb size to 256 entries (ULI requires explicitly) */
654 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 /* set the corb write pointer to 0 */
656 azx_writew(chip, CORBWP, 0);
657 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200658 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200660 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
662 /* RIRB set up */
663 chip->rirb.addr = chip->rb.addr + 2048;
664 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800665 chip->rirb.wp = chip->rirb.rp = 0;
666 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200668 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200670 /* set the rirb size to 256 entries (ULI requires explicitly) */
671 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200673 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200675 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200676 azx_writew(chip, RINTCNT, 0xc0);
677 else
678 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800681 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682}
683
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100684static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800686 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 /* disable ringbuffer DMAs */
688 azx_writeb(chip, RIRBCTL, 0);
689 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800690 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691}
692
Wu Fengguangdeadff12009-08-01 18:45:16 +0800693static unsigned int azx_command_addr(u32 cmd)
694{
695 unsigned int addr = cmd >> 28;
696
697 if (addr >= AZX_MAX_CODECS) {
698 snd_BUG();
699 addr = 0;
700 }
701
702 return addr;
703}
704
705static unsigned int azx_response_addr(u32 res)
706{
707 unsigned int addr = res & 0xf;
708
709 if (addr >= AZX_MAX_CODECS) {
710 snd_BUG();
711 addr = 0;
712 }
713
714 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715}
716
717/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100718static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100720 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800721 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Wu Fengguangc32649f2009-08-01 18:48:12 +0800724 spin_lock_irq(&chip->reg_lock);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* add command to corb */
727 wp = azx_readb(chip, CORBWP);
728 wp++;
729 wp %= ICH6_MAX_CORB_ENTRIES;
730
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 chip->corb.buf[wp] = cpu_to_le32(val);
733 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 spin_unlock_irq(&chip->reg_lock);
736
737 return 0;
738}
739
740#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
741
742/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100743static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
745 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800746 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 u32 res, res_ex;
748
749 wp = azx_readb(chip, RIRBWP);
750 if (wp == chip->rirb.wp)
751 return;
752 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 while (chip->rirb.rp != wp) {
755 chip->rirb.rp++;
756 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
757
758 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
759 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
760 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800761 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
763 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800764 else if (chip->rirb.cmds[addr]) {
765 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100766 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800767 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800768 } else
769 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
770 "last cmd=%#08x\n",
771 res, res_ex,
772 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 }
774}
775
776/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800777static unsigned int azx_rirb_get_response(struct hda_bus *bus,
778 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100780 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200781 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200782 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200784 again:
785 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100786 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200787 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200788 spin_lock_irq(&chip->reg_lock);
789 azx_update_rirb(chip);
790 spin_unlock_irq(&chip->reg_lock);
791 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800792 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100793 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100794 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200795
796 if (!do_poll)
797 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800798 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100799 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100800 if (time_after(jiffies, timeout))
801 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100802 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100803 msleep(2); /* temporary workaround */
804 else {
805 udelay(10);
806 cond_resched();
807 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100808 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200809
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200810 if (!chip->polling_mode && chip->poll_count < 2) {
811 snd_printdd(SFX "azx_get_response timeout, "
812 "polling the codec once: last cmd=0x%08x\n",
813 chip->last_cmd[addr]);
814 do_poll = 1;
815 chip->poll_count++;
816 goto again;
817 }
818
819
Takashi Iwai23c4a882009-10-30 13:21:49 +0100820 if (!chip->polling_mode) {
821 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
822 "switching to polling mode: last cmd=0x%08x\n",
823 chip->last_cmd[addr]);
824 chip->polling_mode = 1;
825 goto again;
826 }
827
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200828 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200829 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800830 "disabling MSI: last cmd=0x%08x\n",
831 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200832 free_irq(chip->irq, chip);
833 chip->irq = -1;
834 pci_disable_msi(chip->pci);
835 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100836 if (azx_acquire_irq(chip, 1) < 0) {
837 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200838 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100839 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200840 goto again;
841 }
842
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100843 if (chip->probing) {
844 /* If this critical timeout happens during the codec probing
845 * phase, this is likely an access to a non-existing codec
846 * slot. Better to return an error and reset the system.
847 */
848 return -1;
849 }
850
Takashi Iwai8dd78332009-06-02 01:16:07 +0200851 /* a fatal communication error; need either to reset or to fallback
852 * to the single_cmd mode
853 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100854 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200855 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200856 bus->response_reset = 1;
857 return -1; /* give a chance to retry */
858 }
859
860 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
861 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800862 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200863 chip->single_cmd = 1;
864 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100865 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200866 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100867 /* disable unsolicited responses */
868 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200869 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870}
871
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872/*
873 * Use the single immediate command instead of CORB/RIRB for simplicity
874 *
875 * Note: according to Intel, this is not preferred use. The command was
876 * intended for the BIOS only, and may get confused with unsolicited
877 * responses. So, we shouldn't use it for normal operation from the
878 * driver.
879 * I left the codes, however, for debugging/testing purposes.
880 */
881
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200882/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800883static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200884{
885 int timeout = 50;
886
887 while (timeout--) {
888 /* check IRV busy bit */
889 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
890 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800891 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200892 return 0;
893 }
894 udelay(1);
895 }
896 if (printk_ratelimit())
897 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
898 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800899 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200900 return -EIO;
901}
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100904static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100906 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800907 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 int timeout = 50;
909
Takashi Iwai8dd78332009-06-02 01:16:07 +0200910 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 while (timeout--) {
912 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200913 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200915 azx_writew(chip, IRS, azx_readw(chip, IRS) |
916 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200918 azx_writew(chip, IRS, azx_readw(chip, IRS) |
919 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800920 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922 udelay(1);
923 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100924 if (printk_ratelimit())
925 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
926 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 return -EIO;
928}
929
930/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800931static unsigned int azx_single_get_response(struct hda_bus *bus,
932 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100934 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800935 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936}
937
Takashi Iwai111d3af2006-02-16 18:17:58 +0100938/*
939 * The below are the main callbacks from hda_codec.
940 *
941 * They are just the skeleton to call sub-callbacks according to the
942 * current setting of chip->single_cmd.
943 */
944
945/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100946static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100947{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100948 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200949
Wu Fengguangfeb27342009-08-01 19:17:14 +0800950 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100951 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100952 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100953 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100954 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100955}
956
957/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800958static unsigned int azx_get_response(struct hda_bus *bus,
959 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100960{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100961 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100962 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800963 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100964 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800965 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100966}
967
Takashi Iwaicb53c622007-08-10 17:21:45 +0200968#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100969static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200970#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100973static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
975 int count;
976
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100977 if (!full_reset)
978 goto __skip;
979
Danny Tholene8a7f132007-09-11 21:41:56 +0200980 /* clear STATESTS */
981 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 /* reset controller */
984 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
985
986 count = 50;
987 while (azx_readb(chip, GCTL) && --count)
988 msleep(1);
989
990 /* delay for >= 100us for codec PLL to settle per spec
991 * Rev 0.9 section 5.5.1
992 */
993 msleep(1);
994
995 /* Bring controller out of reset */
996 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
997
998 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200999 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 msleep(1);
1001
Pavel Machek927fc862006-08-31 17:03:43 +02001002 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 msleep(1);
1004
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001005 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001007 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001008 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 return -EBUSY;
1010 }
1011
Matt41e2fce2005-07-04 17:49:55 +02001012 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001013 if (!chip->single_cmd)
1014 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1015 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001018 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001020 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 }
1022
1023 return 0;
1024}
1025
1026
1027/*
1028 * Lowlevel interface
1029 */
1030
1031/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001032static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033{
1034 /* enable controller CIE and GIE */
1035 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1036 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1037}
1038
1039/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001040static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041{
1042 int i;
1043
1044 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001045 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001046 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 azx_sd_writeb(azx_dev, SD_CTL,
1048 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1049 }
1050
1051 /* disable SIE for all streams */
1052 azx_writeb(chip, INTCTL, 0);
1053
1054 /* disable controller CIE and GIE */
1055 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1056 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1057}
1058
1059/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001060static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061{
1062 int i;
1063
1064 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001065 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001066 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1068 }
1069
1070 /* clear STATESTS */
1071 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1072
1073 /* clear rirb status */
1074 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1075
1076 /* clear int status */
1077 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1078}
1079
1080/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001081static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082{
Joseph Chan0e153472008-08-26 14:38:03 +02001083 /*
1084 * Before stream start, initialize parameter
1085 */
1086 azx_dev->insufficient = 1;
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001089 azx_writel(chip, INTCTL,
1090 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 /* set DMA start and interrupt mask */
1092 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1093 SD_CTL_DMA_START | SD_INT_MASK);
1094}
1095
Takashi Iwai1dddab42009-03-18 15:15:37 +01001096/* stop DMA */
1097static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1100 ~(SD_CTL_DMA_START | SD_INT_MASK));
1101 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001102}
1103
1104/* stop a stream */
1105static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1106{
1107 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001109 azx_writel(chip, INTCTL,
1110 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
1112
1113
1114/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001115 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001117static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001119 if (chip->initialized)
1120 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
1122 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001123 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125 /* initialize interrupts */
1126 azx_int_clear(chip);
1127 azx_int_enable(chip);
1128
1129 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001130 if (!chip->single_cmd)
1131 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001133 /* program the position buffer */
1134 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001135 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001136
Takashi Iwaicb53c622007-08-10 17:21:45 +02001137 chip->initialized = 1;
1138}
1139
1140/*
1141 * initialize the PCI registers
1142 */
1143/* update bits in a PCI register byte */
1144static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1145 unsigned char mask, unsigned char val)
1146{
1147 unsigned char data;
1148
1149 pci_read_config_byte(pci, reg, &data);
1150 data &= ~mask;
1151 data |= (val & mask);
1152 pci_write_config_byte(pci, reg, data);
1153}
1154
1155static void azx_init_pci(struct azx *chip)
1156{
1157 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1158 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1159 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001160 * codecs.
1161 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001162 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001163 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001164 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001165 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001166 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001167
Takashi Iwai9477c582011-05-25 09:11:37 +02001168 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1169 * we need to enable snoop.
1170 */
1171 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001172 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001173 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001174 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1175 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001176 }
1177
1178 /* For NVIDIA HDA, enable snoop */
1179 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001180 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001181 update_pci_byte(chip->pci,
1182 NVIDIA_HDA_TRANSREG_ADDR,
1183 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001184 update_pci_byte(chip->pci,
1185 NVIDIA_HDA_ISTRM_COH,
1186 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1187 update_pci_byte(chip->pci,
1188 NVIDIA_HDA_OSTRM_COH,
1189 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001190 }
1191
1192 /* Enable SCH/PCH snoop if needed */
1193 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001194 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001195 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001196 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1197 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1198 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1199 if (!azx_snoop(chip))
1200 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1201 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001202 pci_read_config_word(chip->pci,
1203 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001204 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001205 snd_printdd(SFX "SCH snoop: %s\n",
1206 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1207 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209}
1210
1211
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001212static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214/*
1215 * interrupt handler
1216 */
David Howells7d12e782006-10-05 14:55:46 +01001217static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001219 struct azx *chip = dev_id;
1220 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001222 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001223 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225 spin_lock(&chip->reg_lock);
1226
1227 status = azx_readl(chip, INTSTS);
1228 if (status == 0) {
1229 spin_unlock(&chip->reg_lock);
1230 return IRQ_NONE;
1231 }
1232
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001233 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 azx_dev = &chip->azx_dev[i];
1235 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001236 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001238 if (!azx_dev->substream || !azx_dev->running ||
1239 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001240 continue;
1241 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001242 ok = azx_position_ok(chip, azx_dev);
1243 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001244 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 spin_unlock(&chip->reg_lock);
1246 snd_pcm_period_elapsed(azx_dev->substream);
1247 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001248 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001249 /* bogus IRQ, process it later */
1250 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001251 queue_work(chip->bus->workq,
1252 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 }
1254 }
1255 }
1256
1257 /* clear rirb int */
1258 status = azx_readb(chip, RIRBSTS);
1259 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001260 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001261 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001262 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1266 }
1267
1268#if 0
1269 /* clear state status int */
1270 if (azx_readb(chip, STATESTS) & 0x04)
1271 azx_writeb(chip, STATESTS, 0x04);
1272#endif
1273 spin_unlock(&chip->reg_lock);
1274
1275 return IRQ_HANDLED;
1276}
1277
1278
1279/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001280 * set up a BDL entry
1281 */
1282static int setup_bdle(struct snd_pcm_substream *substream,
1283 struct azx_dev *azx_dev, u32 **bdlp,
1284 int ofs, int size, int with_ioc)
1285{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001286 u32 *bdl = *bdlp;
1287
1288 while (size > 0) {
1289 dma_addr_t addr;
1290 int chunk;
1291
1292 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1293 return -EINVAL;
1294
Takashi Iwai77a23f22008-08-21 13:00:13 +02001295 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001296 /* program the address field of the BDL entry */
1297 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001298 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001299 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001300 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001301 bdl[2] = cpu_to_le32(chunk);
1302 /* program the IOC to enable interrupt
1303 * only when the whole fragment is processed
1304 */
1305 size -= chunk;
1306 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1307 bdl += 4;
1308 azx_dev->frags++;
1309 ofs += chunk;
1310 }
1311 *bdlp = bdl;
1312 return ofs;
1313}
1314
1315/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 * set up BDL entries
1317 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001318static int azx_setup_periods(struct azx *chip,
1319 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001320 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001322 u32 *bdl;
1323 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001324 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
1326 /* reset BDL address */
1327 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1328 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1329
Takashi Iwai97b71c92009-03-18 15:09:13 +01001330 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001331 periods = azx_dev->bufsize / period_bytes;
1332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001334 bdl = (u32 *)azx_dev->bdl.area;
1335 ofs = 0;
1336 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001337 pos_adj = bdl_pos_adj[chip->dev_index];
1338 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001339 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001340 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001341 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001342 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001343 pos_adj = pos_align;
1344 else
1345 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1346 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001347 pos_adj = frames_to_bytes(runtime, pos_adj);
1348 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001349 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001350 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001351 pos_adj = 0;
1352 } else {
1353 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001354 &bdl, ofs, pos_adj,
1355 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001356 if (ofs < 0)
1357 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001358 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001359 } else
1360 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001361 for (i = 0; i < periods; i++) {
1362 if (i == periods - 1 && pos_adj)
1363 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1364 period_bytes - pos_adj, 0);
1365 else
1366 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001367 period_bytes,
1368 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001369 if (ofs < 0)
1370 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001372 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001373
1374 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001375 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001377 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378}
1379
Takashi Iwai1dddab42009-03-18 15:15:37 +01001380/* reset stream */
1381static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382{
1383 unsigned char val;
1384 int timeout;
1385
Takashi Iwai1dddab42009-03-18 15:15:37 +01001386 azx_stream_clear(chip, azx_dev);
1387
Takashi Iwaid01ce992007-07-27 16:52:19 +02001388 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1389 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 udelay(3);
1391 timeout = 300;
1392 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1393 --timeout)
1394 ;
1395 val &= ~SD_CTL_STREAM_RESET;
1396 azx_sd_writeb(azx_dev, SD_CTL, val);
1397 udelay(3);
1398
1399 timeout = 300;
1400 /* waiting for hardware to report that the stream is out of reset */
1401 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1402 --timeout)
1403 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001404
1405 /* reset first position - may not be synced with hw at this time */
1406 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001407}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Takashi Iwai1dddab42009-03-18 15:15:37 +01001409/*
1410 * set up the SD for streaming
1411 */
1412static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1413{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001414 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001415 /* make sure the run bit is zero for SD */
1416 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001418 val = azx_sd_readl(azx_dev, SD_CTL);
1419 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1420 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1421 if (!azx_snoop(chip))
1422 val |= SD_CTL_TRAFFIC_PRIO;
1423 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 /* program the length of samples in cyclic buffer */
1426 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1427
1428 /* program the stream format */
1429 /* this value needs to be the same as the one programmed */
1430 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1431
1432 /* program the stream LVI (last valid index) of the BDL */
1433 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1434
1435 /* program the BDL address */
1436 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001437 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001439 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001441 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001442 if (chip->position_fix[0] != POS_FIX_LPIB ||
1443 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001444 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1445 azx_writel(chip, DPLBASE,
1446 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1447 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001450 azx_sd_writel(azx_dev, SD_CTL,
1451 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
1453 return 0;
1454}
1455
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001456/*
1457 * Probe the given codec address
1458 */
1459static int probe_codec(struct azx *chip, int addr)
1460{
1461 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1462 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1463 unsigned int res;
1464
Wu Fengguanga678cde2009-08-01 18:46:46 +08001465 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001466 chip->probing = 1;
1467 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001468 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001469 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001470 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001471 if (res == -1)
1472 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001473 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001474 return 0;
1475}
1476
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001477static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1478 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001479static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Takashi Iwai8dd78332009-06-02 01:16:07 +02001481static void azx_bus_reset(struct hda_bus *bus)
1482{
1483 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001484
1485 bus->in_reset = 1;
1486 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001487 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001488#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001489 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001490 struct azx_pcm *p;
1491 list_for_each_entry(p, &chip->pcm_list, list)
1492 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001493 snd_hda_suspend(chip->bus);
1494 snd_hda_resume(chip->bus);
1495 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001496#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001497 bus->in_reset = 0;
1498}
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500/*
1501 * Codec initialization
1502 */
1503
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001504/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1505static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001506 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001507 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001508};
1509
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001510static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
1512 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001513 int c, codecs, err;
1514 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 memset(&bus_temp, 0, sizeof(bus_temp));
1517 bus_temp.private_data = chip;
1518 bus_temp.modelname = model;
1519 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001520 bus_temp.ops.command = azx_send_cmd;
1521 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001522 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001523 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001524#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001525 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001526 bus_temp.ops.pm_notify = azx_power_notify;
1527#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Takashi Iwaid01ce992007-07-27 16:52:19 +02001529 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1530 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 return err;
1532
Takashi Iwai9477c582011-05-25 09:11:37 +02001533 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1534 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001535 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001536 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001537
Takashi Iwai34c25352008-10-28 11:38:58 +01001538 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001539 max_slots = azx_max_codecs[chip->driver_type];
1540 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001541 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001542
1543 /* First try to probe all given codec slots */
1544 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001545 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001546 if (probe_codec(chip, c) < 0) {
1547 /* Some BIOSen give you wrong codec addresses
1548 * that don't exist
1549 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001550 snd_printk(KERN_WARNING SFX
1551 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001552 "disabling it...\n", c);
1553 chip->codec_mask &= ~(1 << c);
1554 /* More badly, accessing to a non-existing
1555 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001556 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001557 * Thus if an error occurs during probing,
1558 * better to reset the controller chip to
1559 * get back to the sanity state.
1560 */
1561 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001562 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563 }
1564 }
1565 }
1566
Takashi Iwaid507cd62011-04-26 15:25:02 +02001567 /* AMD chipsets often cause the communication stalls upon certain
1568 * sequence like the pin-detection. It seems that forcing the synced
1569 * access works around the stall. Grrr...
1570 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001571 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1572 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001573 chip->bus->sync_write = 1;
1574 chip->bus->allow_bus_reset = 1;
1575 }
1576
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001577 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001578 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001579 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001580 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001581 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 if (err < 0)
1583 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001584 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001586 }
1587 }
1588 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1590 return -ENXIO;
1591 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001592 return 0;
1593}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001595/* configure each codec instance */
1596static int __devinit azx_codec_configure(struct azx *chip)
1597{
1598 struct hda_codec *codec;
1599 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1600 snd_hda_codec_configure(codec);
1601 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 return 0;
1603}
1604
1605
1606/*
1607 * PCM support
1608 */
1609
1610/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001611static inline struct azx_dev *
1612azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001614 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001615 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001616 /* make a non-zero unique key for the substream */
1617 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1618 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001619
1620 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001621 dev = chip->playback_index_offset;
1622 nums = chip->playback_streams;
1623 } else {
1624 dev = chip->capture_index_offset;
1625 nums = chip->capture_streams;
1626 }
1627 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001628 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001629 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001630 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001631 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001633 if (res) {
1634 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001635 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001636 }
1637 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638}
1639
1640/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001641static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
1643 azx_dev->opened = 0;
1644}
1645
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001646static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001647 .info = (SNDRV_PCM_INFO_MMAP |
1648 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1650 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001651 /* No full-resume yet implemented */
1652 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001653 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001654 SNDRV_PCM_INFO_SYNC_START |
1655 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1657 .rates = SNDRV_PCM_RATE_48000,
1658 .rate_min = 48000,
1659 .rate_max = 48000,
1660 .channels_min = 2,
1661 .channels_max = 2,
1662 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1663 .period_bytes_min = 128,
1664 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1665 .periods_min = 2,
1666 .periods_max = AZX_MAX_FRAG,
1667 .fifo_size = 0,
1668};
1669
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001670static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671{
1672 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1673 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001674 struct azx *chip = apcm->chip;
1675 struct azx_dev *azx_dev;
1676 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 unsigned long flags;
1678 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001679 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Ingo Molnar62932df2006-01-16 16:34:20 +01001681 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001682 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001684 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 return -EBUSY;
1686 }
1687 runtime->hw = azx_pcm_hw;
1688 runtime->hw.channels_min = hinfo->channels_min;
1689 runtime->hw.channels_max = hinfo->channels_max;
1690 runtime->hw.formats = hinfo->formats;
1691 runtime->hw.rates = hinfo->rates;
1692 snd_pcm_limit_hw_rates(runtime);
1693 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001694 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001695 /* constrain buffer sizes to be multiple of 128
1696 bytes. This is more efficient in terms of memory
1697 access but isn't required by the HDA spec and
1698 prevents users from specifying exact period/buffer
1699 sizes. For example for 44.1kHz, a period size set
1700 to 20ms will be rounded to 19.59ms. */
1701 buff_step = 128;
1702 else
1703 /* Don't enforce steps on buffer sizes, still need to
1704 be multiple of 4 bytes (HDA spec). Tested on Intel
1705 HDA controllers, may not work on all devices where
1706 option needs to be disabled */
1707 buff_step = 4;
1708
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001709 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001710 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001711 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001712 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001713 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001714 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1715 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001717 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001718 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 return err;
1720 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001721 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001722 /* sanity check */
1723 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1724 snd_BUG_ON(!runtime->hw.channels_max) ||
1725 snd_BUG_ON(!runtime->hw.formats) ||
1726 snd_BUG_ON(!runtime->hw.rates)) {
1727 azx_release_device(azx_dev);
1728 hinfo->ops.close(hinfo, apcm->codec, substream);
1729 snd_hda_power_down(apcm->codec);
1730 mutex_unlock(&chip->open_mutex);
1731 return -EINVAL;
1732 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 spin_lock_irqsave(&chip->reg_lock, flags);
1734 azx_dev->substream = substream;
1735 azx_dev->running = 0;
1736 spin_unlock_irqrestore(&chip->reg_lock, flags);
1737
1738 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001739 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001740 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 return 0;
1742}
1743
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001744static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745{
1746 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1747 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001748 struct azx *chip = apcm->chip;
1749 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 unsigned long flags;
1751
Ingo Molnar62932df2006-01-16 16:34:20 +01001752 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 spin_lock_irqsave(&chip->reg_lock, flags);
1754 azx_dev->substream = NULL;
1755 azx_dev->running = 0;
1756 spin_unlock_irqrestore(&chip->reg_lock, flags);
1757 azx_release_device(azx_dev);
1758 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001759 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001760 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 return 0;
1762}
1763
Takashi Iwaid01ce992007-07-27 16:52:19 +02001764static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1765 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001767 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1768 struct azx *chip = apcm->chip;
1769 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001770 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001771 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001772
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001773 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001774 azx_dev->bufsize = 0;
1775 azx_dev->period_bytes = 0;
1776 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001777 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001778 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001779 if (ret < 0)
1780 return ret;
1781 mark_runtime_wc(chip, azx_dev, runtime, true);
1782 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783}
1784
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001785static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786{
1787 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001788 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001789 struct azx *chip = apcm->chip;
1790 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1792
1793 /* reset BDL address */
1794 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1795 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1796 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001797 azx_dev->bufsize = 0;
1798 azx_dev->period_bytes = 0;
1799 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Takashi Iwaieb541332010-08-06 13:48:11 +02001801 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001803 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 return snd_pcm_lib_free_pages(substream);
1805}
1806
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001807static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808{
1809 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001810 struct azx *chip = apcm->chip;
1811 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001813 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001814 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001815 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001816 struct hda_spdif_out *spdif =
1817 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1818 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001820 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001821 format_val = snd_hda_calc_stream_format(runtime->rate,
1822 runtime->channels,
1823 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001824 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001825 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001826 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001827 snd_printk(KERN_ERR SFX
1828 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 runtime->rate, runtime->channels, runtime->format);
1830 return -EINVAL;
1831 }
1832
Takashi Iwai97b71c92009-03-18 15:09:13 +01001833 bufsize = snd_pcm_lib_buffer_bytes(substream);
1834 period_bytes = snd_pcm_lib_period_bytes(substream);
1835
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001836 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001837 bufsize, format_val);
1838
1839 if (bufsize != azx_dev->bufsize ||
1840 period_bytes != azx_dev->period_bytes ||
1841 format_val != azx_dev->format_val) {
1842 azx_dev->bufsize = bufsize;
1843 azx_dev->period_bytes = period_bytes;
1844 azx_dev->format_val = format_val;
1845 err = azx_setup_periods(chip, substream, azx_dev);
1846 if (err < 0)
1847 return err;
1848 }
1849
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001850 /* wallclk has 24Mhz clock source */
1851 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1852 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 azx_setup_controller(chip, azx_dev);
1854 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1855 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1856 else
1857 azx_dev->fifo_size = 0;
1858
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001859 stream_tag = azx_dev->stream_tag;
1860 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001861 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001862 stream_tag > chip->capture_streams)
1863 stream_tag -= chip->capture_streams;
1864 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001865 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866}
1867
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001868static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869{
1870 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001871 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001872 struct azx_dev *azx_dev;
1873 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001874 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001875 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001878 case SNDRV_PCM_TRIGGER_START:
1879 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1881 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001882 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 break;
1884 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001885 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001887 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 break;
1889 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001890 return -EINVAL;
1891 }
1892
1893 snd_pcm_group_for_each_entry(s, substream) {
1894 if (s->pcm->card != substream->pcm->card)
1895 continue;
1896 azx_dev = get_azx_dev(s);
1897 sbits |= 1 << azx_dev->index;
1898 nsync++;
1899 snd_pcm_trigger_done(s, substream);
1900 }
1901
1902 spin_lock(&chip->reg_lock);
1903 if (nsync > 1) {
1904 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001905 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1906 azx_writel(chip, OLD_SSYNC,
1907 azx_readl(chip, OLD_SSYNC) | sbits);
1908 else
1909 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001910 }
1911 snd_pcm_group_for_each_entry(s, substream) {
1912 if (s->pcm->card != substream->pcm->card)
1913 continue;
1914 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001915 if (start) {
1916 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1917 if (!rstart)
1918 azx_dev->start_wallclk -=
1919 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001920 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001921 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001922 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001923 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001924 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 }
1926 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001927 if (start) {
1928 if (nsync == 1)
1929 return 0;
1930 /* wait until all FIFOs get ready */
1931 for (timeout = 5000; timeout; timeout--) {
1932 nwait = 0;
1933 snd_pcm_group_for_each_entry(s, substream) {
1934 if (s->pcm->card != substream->pcm->card)
1935 continue;
1936 azx_dev = get_azx_dev(s);
1937 if (!(azx_sd_readb(azx_dev, SD_STS) &
1938 SD_STS_FIFO_READY))
1939 nwait++;
1940 }
1941 if (!nwait)
1942 break;
1943 cpu_relax();
1944 }
1945 } else {
1946 /* wait until all RUN bits are cleared */
1947 for (timeout = 5000; timeout; timeout--) {
1948 nwait = 0;
1949 snd_pcm_group_for_each_entry(s, substream) {
1950 if (s->pcm->card != substream->pcm->card)
1951 continue;
1952 azx_dev = get_azx_dev(s);
1953 if (azx_sd_readb(azx_dev, SD_CTL) &
1954 SD_CTL_DMA_START)
1955 nwait++;
1956 }
1957 if (!nwait)
1958 break;
1959 cpu_relax();
1960 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001962 if (nsync > 1) {
1963 spin_lock(&chip->reg_lock);
1964 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001965 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1966 azx_writel(chip, OLD_SSYNC,
1967 azx_readl(chip, OLD_SSYNC) & ~sbits);
1968 else
1969 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001970 spin_unlock(&chip->reg_lock);
1971 }
1972 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973}
1974
Joseph Chan0e153472008-08-26 14:38:03 +02001975/* get the current DMA position with correction on VIA chips */
1976static unsigned int azx_via_get_position(struct azx *chip,
1977 struct azx_dev *azx_dev)
1978{
1979 unsigned int link_pos, mini_pos, bound_pos;
1980 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1981 unsigned int fifo_size;
1982
1983 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001984 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001985 /* Playback, no problem using link position */
1986 return link_pos;
1987 }
1988
1989 /* Capture */
1990 /* For new chipset,
1991 * use mod to get the DMA position just like old chipset
1992 */
1993 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1994 mod_dma_pos %= azx_dev->period_bytes;
1995
1996 /* azx_dev->fifo_size can't get FIFO size of in stream.
1997 * Get from base address + offset.
1998 */
1999 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2000
2001 if (azx_dev->insufficient) {
2002 /* Link position never gather than FIFO size */
2003 if (link_pos <= fifo_size)
2004 return 0;
2005
2006 azx_dev->insufficient = 0;
2007 }
2008
2009 if (link_pos <= fifo_size)
2010 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2011 else
2012 mini_pos = link_pos - fifo_size;
2013
2014 /* Find nearest previous boudary */
2015 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2016 mod_link_pos = link_pos % azx_dev->period_bytes;
2017 if (mod_link_pos >= fifo_size)
2018 bound_pos = link_pos - mod_link_pos;
2019 else if (mod_dma_pos >= mod_mini_pos)
2020 bound_pos = mini_pos - mod_mini_pos;
2021 else {
2022 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2023 if (bound_pos >= azx_dev->bufsize)
2024 bound_pos = 0;
2025 }
2026
2027 /* Calculate real DMA position we want */
2028 return bound_pos + mod_dma_pos;
2029}
2030
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002031static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002032 struct azx_dev *azx_dev,
2033 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002036 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037
David Henningsson4cb36312010-09-30 10:12:50 +02002038 switch (chip->position_fix[stream]) {
2039 case POS_FIX_LPIB:
2040 /* read LPIB */
2041 pos = azx_sd_readl(azx_dev, SD_LPIB);
2042 break;
2043 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002044 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002045 break;
2046 default:
2047 /* use the position buffer */
2048 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002049 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002050 if (!pos || pos == (u32)-1) {
2051 printk(KERN_WARNING
2052 "hda-intel: Invalid position buffer, "
2053 "using LPIB read method instead.\n");
2054 chip->position_fix[stream] = POS_FIX_LPIB;
2055 pos = azx_sd_readl(azx_dev, SD_LPIB);
2056 } else
2057 chip->position_fix[stream] = POS_FIX_POSBUF;
2058 }
2059 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002060 }
David Henningsson4cb36312010-09-30 10:12:50 +02002061
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 if (pos >= azx_dev->bufsize)
2063 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002064 return pos;
2065}
2066
2067static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2068{
2069 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2070 struct azx *chip = apcm->chip;
2071 struct azx_dev *azx_dev = get_azx_dev(substream);
2072 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002073 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002074}
2075
2076/*
2077 * Check whether the current DMA position is acceptable for updating
2078 * periods. Returns non-zero if it's OK.
2079 *
2080 * Many HD-audio controllers appear pretty inaccurate about
2081 * the update-IRQ timing. The IRQ is issued before actually the
2082 * data is processed. So, we need to process it afterwords in a
2083 * workqueue.
2084 */
2085static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2086{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002087 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002088 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002089 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002090
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002091 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2092 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002093 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002094
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002095 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002096 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002097
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002098 if (WARN_ONCE(!azx_dev->period_bytes,
2099 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002100 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002101 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002102 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2103 /* NG - it's below the first next period boundary */
2104 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002105 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002106 return 1; /* OK, it's fine */
2107}
2108
2109/*
2110 * The work for pending PCM period updates.
2111 */
2112static void azx_irq_pending_work(struct work_struct *work)
2113{
2114 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002115 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002116
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002117 if (!chip->irq_pending_warned) {
2118 printk(KERN_WARNING
2119 "hda-intel: IRQ timing workaround is activated "
2120 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2121 chip->card->number);
2122 chip->irq_pending_warned = 1;
2123 }
2124
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002125 for (;;) {
2126 pending = 0;
2127 spin_lock_irq(&chip->reg_lock);
2128 for (i = 0; i < chip->num_streams; i++) {
2129 struct azx_dev *azx_dev = &chip->azx_dev[i];
2130 if (!azx_dev->irq_pending ||
2131 !azx_dev->substream ||
2132 !azx_dev->running)
2133 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002134 ok = azx_position_ok(chip, azx_dev);
2135 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002136 azx_dev->irq_pending = 0;
2137 spin_unlock(&chip->reg_lock);
2138 snd_pcm_period_elapsed(azx_dev->substream);
2139 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002140 } else if (ok < 0) {
2141 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002142 } else
2143 pending++;
2144 }
2145 spin_unlock_irq(&chip->reg_lock);
2146 if (!pending)
2147 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002148 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002149 }
2150}
2151
2152/* clear irq_pending flags and assure no on-going workq */
2153static void azx_clear_irq_pending(struct azx *chip)
2154{
2155 int i;
2156
2157 spin_lock_irq(&chip->reg_lock);
2158 for (i = 0; i < chip->num_streams; i++)
2159 chip->azx_dev[i].irq_pending = 0;
2160 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161}
2162
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002163#ifdef CONFIG_X86
2164static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2165 struct vm_area_struct *area)
2166{
2167 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2168 struct azx *chip = apcm->chip;
2169 if (!azx_snoop(chip))
2170 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2171 return snd_pcm_lib_default_mmap(substream, area);
2172}
2173#else
2174#define azx_pcm_mmap NULL
2175#endif
2176
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002177static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 .open = azx_pcm_open,
2179 .close = azx_pcm_close,
2180 .ioctl = snd_pcm_lib_ioctl,
2181 .hw_params = azx_pcm_hw_params,
2182 .hw_free = azx_pcm_hw_free,
2183 .prepare = azx_pcm_prepare,
2184 .trigger = azx_pcm_trigger,
2185 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002186 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002187 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188};
2189
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002190static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191{
Takashi Iwai176d5332008-07-30 15:01:44 +02002192 struct azx_pcm *apcm = pcm->private_data;
2193 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002194 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002195 kfree(apcm);
2196 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197}
2198
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002199#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2200
Takashi Iwai176d5332008-07-30 15:01:44 +02002201static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002202azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2203 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002205 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002206 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002208 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002209 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002210 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002212 list_for_each_entry(apcm, &chip->pcm_list, list) {
2213 if (apcm->pcm->device == pcm_dev) {
2214 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2215 return -EBUSY;
2216 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002217 }
2218 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2219 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2220 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 &pcm);
2222 if (err < 0)
2223 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002224 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002225 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 if (apcm == NULL)
2227 return -ENOMEM;
2228 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002229 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 pcm->private_data = apcm;
2232 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002233 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2234 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002235 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002236 cpcm->pcm = pcm;
2237 for (s = 0; s < 2; s++) {
2238 apcm->hinfo[s] = &cpcm->stream[s];
2239 if (cpcm->stream[s].substreams)
2240 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2241 }
2242 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002243 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2244 if (size > MAX_PREALLOC_SIZE)
2245 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002246 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002248 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 return 0;
2250}
2251
2252/*
2253 * mixer creation - all stuff is implemented in hda module
2254 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002255static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256{
2257 return snd_hda_build_controls(chip->bus);
2258}
2259
2260
2261/*
2262 * initialize SD streams
2263 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002264static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265{
2266 int i;
2267
2268 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002269 * assign the starting bdl address to each stream (device)
2270 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002272 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002273 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002274 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2276 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2277 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2278 azx_dev->sd_int_sta_mask = 1 << i;
2279 /* stream tag: must be non-zero and unique */
2280 azx_dev->index = i;
2281 azx_dev->stream_tag = i + 1;
2282 }
2283
2284 return 0;
2285}
2286
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002287static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2288{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002289 if (request_irq(chip->pci->irq, azx_interrupt,
2290 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002291 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002292 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2293 "disabling device\n", chip->pci->irq);
2294 if (do_disconnect)
2295 snd_card_disconnect(chip->card);
2296 return -1;
2297 }
2298 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002299 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002300 return 0;
2301}
2302
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303
Takashi Iwaicb53c622007-08-10 17:21:45 +02002304static void azx_stop_chip(struct azx *chip)
2305{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002306 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002307 return;
2308
2309 /* disable interrupts */
2310 azx_int_disable(chip);
2311 azx_int_clear(chip);
2312
2313 /* disable CORB/RIRB */
2314 azx_free_cmd_io(chip);
2315
2316 /* disable position buffer */
2317 azx_writel(chip, DPLBASE, 0);
2318 azx_writel(chip, DPUBASE, 0);
2319
2320 chip->initialized = 0;
2321}
2322
2323#ifdef CONFIG_SND_HDA_POWER_SAVE
2324/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002325static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002326{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002327 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002328 struct hda_codec *c;
2329 int power_on = 0;
2330
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002331 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002332 if (c->power_on) {
2333 power_on = 1;
2334 break;
2335 }
2336 }
2337 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002338 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002339 else if (chip->running && power_save_controller &&
2340 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002341 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002342}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002343#endif /* CONFIG_SND_HDA_POWER_SAVE */
2344
2345#ifdef CONFIG_PM
2346/*
2347 * power management
2348 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002349
2350static int snd_hda_codecs_inuse(struct hda_bus *bus)
2351{
2352 struct hda_codec *codec;
2353
2354 list_for_each_entry(codec, &bus->codec_list, list) {
2355 if (snd_hda_codec_needs_resume(codec))
2356 return 1;
2357 }
2358 return 0;
2359}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002360
Takashi Iwai421a1252005-11-17 16:11:09 +01002361static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362{
Takashi Iwai421a1252005-11-17 16:11:09 +01002363 struct snd_card *card = pci_get_drvdata(pci);
2364 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002365 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366
Takashi Iwai421a1252005-11-17 16:11:09 +01002367 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002368 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002369 list_for_each_entry(p, &chip->pcm_list, list)
2370 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002371 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002372 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002373 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002374 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002375 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002376 chip->irq = -1;
2377 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002378 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002379 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002380 pci_disable_device(pci);
2381 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002382 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 return 0;
2384}
2385
Takashi Iwai421a1252005-11-17 16:11:09 +01002386static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387{
Takashi Iwai421a1252005-11-17 16:11:09 +01002388 struct snd_card *card = pci_get_drvdata(pci);
2389 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002391 pci_set_power_state(pci, PCI_D0);
2392 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002393 if (pci_enable_device(pci) < 0) {
2394 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2395 "disabling device\n");
2396 snd_card_disconnect(card);
2397 return -EIO;
2398 }
2399 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002400 if (chip->msi)
2401 if (pci_enable_msi(pci) < 0)
2402 chip->msi = 0;
2403 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002404 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002405 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002406
2407 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002408 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002409
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002411 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 return 0;
2413}
2414#endif /* CONFIG_PM */
2415
2416
2417/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002418 * reboot notifier for hang-up problem at power-down
2419 */
2420static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2421{
2422 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002423 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002424 azx_stop_chip(chip);
2425 return NOTIFY_OK;
2426}
2427
2428static void azx_notifier_register(struct azx *chip)
2429{
2430 chip->reboot_notifier.notifier_call = azx_halt;
2431 register_reboot_notifier(&chip->reboot_notifier);
2432}
2433
2434static void azx_notifier_unregister(struct azx *chip)
2435{
2436 if (chip->reboot_notifier.notifier_call)
2437 unregister_reboot_notifier(&chip->reboot_notifier);
2438}
2439
2440/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 * destructor
2442 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002443static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002445 int i;
2446
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002447 azx_notifier_unregister(chip);
2448
Takashi Iwaice43fba2005-05-30 20:33:44 +02002449 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002450 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002451 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002453 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 }
2455
Jeff Garzikf000fd82008-04-22 13:50:34 +02002456 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002458 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002459 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002460 if (chip->remap_addr)
2461 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002463 if (chip->azx_dev) {
2464 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002465 if (chip->azx_dev[i].bdl.area) {
2466 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002467 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002468 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002469 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002470 if (chip->rb.area) {
2471 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002473 }
2474 if (chip->posbuf.area) {
2475 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 pci_release_regions(chip->pci);
2479 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002480 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 kfree(chip);
2482
2483 return 0;
2484}
2485
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002486static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487{
2488 return azx_free(device->device_data);
2489}
2490
2491/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002492 * white/black-listing for position_fix
2493 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002494static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002495 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2496 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002497 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002498 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002499 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002500 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002501 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002502 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002503 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002504 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002505 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002506 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002507 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002508 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002509 {}
2510};
2511
2512static int __devinit check_position_fix(struct azx *chip, int fix)
2513{
2514 const struct snd_pci_quirk *q;
2515
Takashi Iwaic673ba12009-03-17 07:49:14 +01002516 switch (fix) {
2517 case POS_FIX_LPIB:
2518 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002519 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002520 return fix;
2521 }
2522
Takashi Iwaic673ba12009-03-17 07:49:14 +01002523 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2524 if (q) {
2525 printk(KERN_INFO
2526 "hda_intel: position_fix set to %d "
2527 "for device %04x:%04x\n",
2528 q->value, q->subvendor, q->subdevice);
2529 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002530 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002531
2532 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002533 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2534 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002535 return POS_FIX_VIACOMBO;
2536 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002537 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2538 snd_printd(SFX "Using LPIB position fix\n");
2539 return POS_FIX_LPIB;
2540 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002541 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002542}
2543
2544/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002545 * black-lists for probe_mask
2546 */
2547static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2548 /* Thinkpad often breaks the controller communication when accessing
2549 * to the non-working (or non-existing) modem codec slot.
2550 */
2551 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2552 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2553 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002554 /* broken BIOS */
2555 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002556 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2557 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002558 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002559 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002560 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002561 {}
2562};
2563
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002564#define AZX_FORCE_CODEC_MASK 0x100
2565
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002566static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002567{
2568 const struct snd_pci_quirk *q;
2569
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002570 chip->codec_probe_mask = probe_mask[dev];
2571 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002572 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2573 if (q) {
2574 printk(KERN_INFO
2575 "hda_intel: probe_mask set to 0x%x "
2576 "for device %04x:%04x\n",
2577 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002578 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002579 }
2580 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002581
2582 /* check forced option */
2583 if (chip->codec_probe_mask != -1 &&
2584 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2585 chip->codec_mask = chip->codec_probe_mask & 0xff;
2586 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2587 chip->codec_mask);
2588 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002589}
2590
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002591/*
Takashi Iwai716238552009-09-28 13:14:04 +02002592 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002593 */
Takashi Iwai716238552009-09-28 13:14:04 +02002594static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002595 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002596 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002597 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002598 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002599 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002600 {}
2601};
2602
2603static void __devinit check_msi(struct azx *chip)
2604{
2605 const struct snd_pci_quirk *q;
2606
Takashi Iwai716238552009-09-28 13:14:04 +02002607 if (enable_msi >= 0) {
2608 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002609 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002610 }
2611 chip->msi = 1; /* enable MSI as default */
2612 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002613 if (q) {
2614 printk(KERN_INFO
2615 "hda_intel: msi for device %04x:%04x set to %d\n",
2616 q->subvendor, q->subdevice, q->value);
2617 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002618 return;
2619 }
2620
2621 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002622 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2623 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002624 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002625 }
2626}
2627
Takashi Iwaia1585d72011-12-14 09:27:04 +01002628/* check the snoop mode availability */
2629static void __devinit azx_check_snoop_available(struct azx *chip)
2630{
2631 bool snoop = chip->snoop;
2632
2633 switch (chip->driver_type) {
2634 case AZX_DRIVER_VIA:
2635 /* force to non-snoop mode for a new VIA controller
2636 * when BIOS is set
2637 */
2638 if (snoop) {
2639 u8 val;
2640 pci_read_config_byte(chip->pci, 0x42, &val);
2641 if (!(val & 0x80) && chip->pci->revision == 0x30)
2642 snoop = false;
2643 }
2644 break;
2645 case AZX_DRIVER_ATIHDMI_NS:
2646 /* new ATI HDMI requires non-snoop */
2647 snoop = false;
2648 break;
2649 }
2650
2651 if (snoop != chip->snoop) {
2652 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2653 snoop ? "snoop" : "non-snoop");
2654 chip->snoop = snoop;
2655 }
2656}
Takashi Iwai669ba272007-08-17 09:17:36 +02002657
2658/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 * constructor
2660 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002661static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002662 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002663 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002665 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002666 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002667 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002668 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 .dev_free = azx_dev_free,
2670 };
2671
2672 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002673
Pavel Machek927fc862006-08-31 17:03:43 +02002674 err = pci_enable_device(pci);
2675 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 return err;
2677
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002678 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002679 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2681 pci_disable_device(pci);
2682 return -ENOMEM;
2683 }
2684
2685 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002686 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 chip->card = card;
2688 chip->pci = pci;
2689 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002690 chip->driver_caps = driver_caps;
2691 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002692 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002693 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002694 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002695 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002697 chip->position_fix[0] = chip->position_fix[1] =
2698 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002699 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002700
Takashi Iwai27346162006-01-12 18:28:44 +01002701 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002702 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002703 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002704
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002705 if (bdl_pos_adj[dev] < 0) {
2706 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002707 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002708 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002709 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002710 break;
2711 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002712 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002713 break;
2714 }
2715 }
2716
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002717#if BITS_PER_LONG != 64
2718 /* Fix up base address on ULI M5461 */
2719 if (chip->driver_type == AZX_DRIVER_ULI) {
2720 u16 tmp3;
2721 pci_read_config_word(pci, 0x40, &tmp3);
2722 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2723 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2724 }
2725#endif
2726
Pavel Machek927fc862006-08-31 17:03:43 +02002727 err = pci_request_regions(pci, "ICH HD audio");
2728 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 kfree(chip);
2730 pci_disable_device(pci);
2731 return err;
2732 }
2733
Pavel Machek927fc862006-08-31 17:03:43 +02002734 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002735 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 if (chip->remap_addr == NULL) {
2737 snd_printk(KERN_ERR SFX "ioremap error\n");
2738 err = -ENXIO;
2739 goto errout;
2740 }
2741
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002742 if (chip->msi)
2743 if (pci_enable_msi(pci) < 0)
2744 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002745
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002746 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747 err = -EBUSY;
2748 goto errout;
2749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750
2751 pci_set_master(pci);
2752 synchronize_irq(chip->irq);
2753
Tobin Davisbcd72002008-01-15 11:23:55 +01002754 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002755 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002756
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002757 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002758 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002759 struct pci_dev *p_smbus;
2760 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2761 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2762 NULL);
2763 if (p_smbus) {
2764 if (p_smbus->revision < 0x30)
2765 gcap &= ~ICH6_GCAP_64OK;
2766 pci_dev_put(p_smbus);
2767 }
2768 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002769
Takashi Iwai9477c582011-05-25 09:11:37 +02002770 /* disable 64bit DMA address on some devices */
2771 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2772 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002773 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002774 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002775
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002776 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai52409aa2012-01-23 17:10:24 +01002777 chip->align_buffer_size = align_buffer_size;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002778 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
Takashi Iwai52409aa2012-01-23 17:10:24 +01002779 chip->align_buffer_size = 0;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002780
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002781 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002782 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002783 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002784 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002785 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2786 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002787 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002788
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002789 /* read number of streams from GCAP register instead of using
2790 * hardcoded value
2791 */
2792 chip->capture_streams = (gcap >> 8) & 0x0f;
2793 chip->playback_streams = (gcap >> 12) & 0x0f;
2794 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002795 /* gcap didn't give any info, switching to old method */
2796
2797 switch (chip->driver_type) {
2798 case AZX_DRIVER_ULI:
2799 chip->playback_streams = ULI_NUM_PLAYBACK;
2800 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002801 break;
2802 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002803 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002804 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2805 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002806 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002807 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002808 default:
2809 chip->playback_streams = ICH6_NUM_PLAYBACK;
2810 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002811 break;
2812 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002813 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002814 chip->capture_index_offset = 0;
2815 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002816 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002817 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2818 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002819 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002820 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002821 goto errout;
2822 }
2823
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002824 for (i = 0; i < chip->num_streams; i++) {
2825 /* allocate memory for the BDL for each stream */
2826 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2827 snd_dma_pci_data(chip->pci),
2828 BDL_SIZE, &chip->azx_dev[i].bdl);
2829 if (err < 0) {
2830 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2831 goto errout;
2832 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002833 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002835 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002836 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2837 snd_dma_pci_data(chip->pci),
2838 chip->num_streams * 8, &chip->posbuf);
2839 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002840 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2841 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002843 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002845 err = azx_alloc_cmd_io(chip);
2846 if (err < 0)
2847 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
2849 /* initialize streams */
2850 azx_init_stream(chip);
2851
2852 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002853 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002854 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855
2856 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002857 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 snd_printk(KERN_ERR SFX "no codecs found!\n");
2859 err = -ENODEV;
2860 goto errout;
2861 }
2862
Takashi Iwaid01ce992007-07-27 16:52:19 +02002863 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2864 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2866 goto errout;
2867 }
2868
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002869 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002870 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2871 sizeof(card->shortname));
2872 snprintf(card->longname, sizeof(card->longname),
2873 "%s at 0x%lx irq %i",
2874 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002875
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 *rchip = chip;
2877 return 0;
2878
2879 errout:
2880 azx_free(chip);
2881 return err;
2882}
2883
Takashi Iwaicb53c622007-08-10 17:21:45 +02002884static void power_down_all_codecs(struct azx *chip)
2885{
2886#ifdef CONFIG_SND_HDA_POWER_SAVE
2887 /* The codecs were powered up in snd_hda_codec_new().
2888 * Now all initialization done, so turn them down if possible
2889 */
2890 struct hda_codec *codec;
2891 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2892 snd_hda_power_down(codec);
2893 }
2894#endif
2895}
2896
Takashi Iwaid01ce992007-07-27 16:52:19 +02002897static int __devinit azx_probe(struct pci_dev *pci,
2898 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002900 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002901 struct snd_card *card;
2902 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002903 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002905 if (dev >= SNDRV_CARDS)
2906 return -ENODEV;
2907 if (!enable[dev]) {
2908 dev++;
2909 return -ENOENT;
2910 }
2911
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002912 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2913 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002915 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 }
2917
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002918 /* set this here since it's referred in snd_hda_load_patch() */
2919 snd_card_set_dev(card, &pci->dev);
2920
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002921 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002922 if (err < 0)
2923 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002924 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002926#ifdef CONFIG_SND_HDA_INPUT_BEEP
2927 chip->beep_mode = beep_mode[dev];
2928#endif
2929
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002931 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002932 if (err < 0)
2933 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002934#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002935 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002936 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2937 patch[dev]);
2938 err = snd_hda_load_patch(chip->bus, patch[dev]);
2939 if (err < 0)
2940 goto out_free;
2941 }
2942#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002943 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002944 err = azx_codec_configure(chip);
2945 if (err < 0)
2946 goto out_free;
2947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002948
2949 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002950 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002951 if (err < 0)
2952 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
2954 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002955 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002956 if (err < 0)
2957 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958
Takashi Iwaid01ce992007-07-27 16:52:19 +02002959 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002960 if (err < 0)
2961 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962
2963 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002964 chip->running = 1;
2965 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002966 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002968 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002970out_free:
2971 snd_card_free(card);
2972 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973}
2974
2975static void __devexit azx_remove(struct pci_dev *pci)
2976{
2977 snd_card_free(pci_get_drvdata(pci));
2978 pci_set_drvdata(pci, NULL);
2979}
2980
2981/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002982static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002983 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002984 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002985 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2986 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002987 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002988 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002989 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2990 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002991 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002992 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002993 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2994 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01002995 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02002996 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002997 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08002998 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00002999 { PCI_DEVICE(0x8086, 0x080a),
3000 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003001 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003002 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003003 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003004 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3005 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003006 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003007 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3008 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003009 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003010 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3011 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003012 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003013 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3014 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003015 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003016 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3017 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003018 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003019 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3020 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003021 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003022 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3023 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003024 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003025 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3026 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003027 /* Generic Intel */
3028 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3029 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3030 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003031 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003032 /* ATI SB 450/600/700/800/900 */
3033 { PCI_DEVICE(0x1002, 0x437b),
3034 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3035 { PCI_DEVICE(0x1002, 0x4383),
3036 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3037 /* AMD Hudson */
3038 { PCI_DEVICE(0x1022, 0x780d),
3039 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003040 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003041 { PCI_DEVICE(0x1002, 0x793b),
3042 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3043 { PCI_DEVICE(0x1002, 0x7919),
3044 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3045 { PCI_DEVICE(0x1002, 0x960f),
3046 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3047 { PCI_DEVICE(0x1002, 0x970f),
3048 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3049 { PCI_DEVICE(0x1002, 0xaa00),
3050 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3051 { PCI_DEVICE(0x1002, 0xaa08),
3052 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3053 { PCI_DEVICE(0x1002, 0xaa10),
3054 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3055 { PCI_DEVICE(0x1002, 0xaa18),
3056 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3057 { PCI_DEVICE(0x1002, 0xaa20),
3058 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3059 { PCI_DEVICE(0x1002, 0xaa28),
3060 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3061 { PCI_DEVICE(0x1002, 0xaa30),
3062 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3063 { PCI_DEVICE(0x1002, 0xaa38),
3064 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3065 { PCI_DEVICE(0x1002, 0xaa40),
3066 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3067 { PCI_DEVICE(0x1002, 0xaa48),
3068 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003069 { PCI_DEVICE(0x1002, 0x9902),
3070 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3071 { PCI_DEVICE(0x1002, 0xaaa0),
3072 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3073 { PCI_DEVICE(0x1002, 0xaaa8),
3074 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3075 { PCI_DEVICE(0x1002, 0xaab0),
3076 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003077 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003078 { PCI_DEVICE(0x1106, 0x3288),
3079 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003080 /* SIS966 */
3081 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3082 /* ULI M5461 */
3083 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3084 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003085 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3086 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3087 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003088 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003089 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003090 { PCI_DEVICE(0x6549, 0x1200),
3091 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003092 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003093#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3094 /* the following entry conflicts with snd-ctxfi driver,
3095 * as ctxfi driver mutates from HD-audio to native mode with
3096 * a special command sequence.
3097 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003098 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3099 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3100 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003101 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003102 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003103#else
3104 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003105 { PCI_DEVICE(0x1102, 0x0009),
3106 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003107 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003108#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003109 /* Vortex86MX */
3110 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003111 /* VMware HDAudio */
3112 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003113 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003114 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3115 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3116 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003117 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003118 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3119 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3120 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003121 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 { 0, }
3123};
3124MODULE_DEVICE_TABLE(pci, azx_ids);
3125
3126/* pci_driver definition */
3127static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003128 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 .id_table = azx_ids,
3130 .probe = azx_probe,
3131 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003132#ifdef CONFIG_PM
3133 .suspend = azx_suspend,
3134 .resume = azx_resume,
3135#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136};
3137
3138static int __init alsa_card_azx_init(void)
3139{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003140 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141}
3142
3143static void __exit alsa_card_azx_exit(void)
3144{
3145 pci_unregister_driver(&driver);
3146}
3147
3148module_init(alsa_card_azx_init)
3149module_exit(alsa_card_azx_exit)