blob: 3e203da61c6947b6ae8c44cd68af8dd08ab528b9 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200299static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800300{
301 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000302 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303 u8 new_delay = dev_priv->cur_delay;
304
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200305 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
306
Jesse Barnes7648fa92010-05-20 14:28:11 -0700307 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000308 busy_up = I915_READ(RCPREVBSYTUPAVG);
309 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800310 max_avg = I915_READ(RCBMAXAVG);
311 min_avg = I915_READ(RCBMINAVG);
312
313 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000314 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315 if (dev_priv->cur_delay != dev_priv->max_delay)
316 new_delay = dev_priv->cur_delay - 1;
317 if (new_delay < dev_priv->max_delay)
318 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000319 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800320 if (dev_priv->cur_delay != dev_priv->min_delay)
321 new_delay = dev_priv->cur_delay + 1;
322 if (new_delay > dev_priv->min_delay)
323 new_delay = dev_priv->min_delay;
324 }
325
Jesse Barnes7648fa92010-05-20 14:28:11 -0700326 if (ironlake_set_drps(dev, new_delay))
327 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328
329 return;
330}
331
Chris Wilson549f7362010-10-19 11:19:32 +0100332static void notify_ring(struct drm_device *dev,
333 struct intel_ring_buffer *ring)
334{
335 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000336
Chris Wilson475553d2011-01-20 09:52:56 +0000337 if (ring->obj == NULL)
338 return;
339
Chris Wilson6d171cb2012-04-28 09:00:03 +0100340 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000341
Chris Wilson549f7362010-10-19 11:19:32 +0100342 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700343 if (i915_enable_hangcheck) {
344 dev_priv->hangcheck_count = 0;
345 mod_timer(&dev_priv->hangcheck_timer,
346 jiffies +
347 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
348 }
Chris Wilson549f7362010-10-19 11:19:32 +0100349}
350
Ben Widawsky4912d042011-04-25 11:25:20 -0700351static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800352{
Ben Widawsky4912d042011-04-25 11:25:20 -0700353 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200354 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700355 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100356 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800357
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200358 spin_lock_irq(&dev_priv->rps.lock);
359 pm_iir = dev_priv->rps.pm_iir;
360 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700361 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200362 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200363 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700364
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100365 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366 return;
367
Ben Widawsky4912d042011-04-25 11:25:20 -0700368 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100369
370 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200371 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100372 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200373 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800378}
379
Ben Widawskye3689192012-05-25 16:56:22 -0700380
381/**
382 * ivybridge_parity_work - Workqueue called when a parity error interrupt
383 * occurred.
384 * @work: workqueue struct
385 *
386 * Doesn't actually do anything except notify userspace. As a consequence of
387 * this event, userspace should try to remap the bad rows since statistically
388 * it is likely the same row is more likely to go bad again.
389 */
390static void ivybridge_parity_work(struct work_struct *work)
391{
392 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
393 parity_error_work);
394 u32 error_status, row, bank, subbank;
395 char *parity_event[5];
396 uint32_t misccpctl;
397 unsigned long flags;
398
399 /* We must turn off DOP level clock gating to access the L3 registers.
400 * In order to prevent a get/put style interface, acquire struct mutex
401 * any time we access those registers.
402 */
403 mutex_lock(&dev_priv->dev->struct_mutex);
404
405 misccpctl = I915_READ(GEN7_MISCCPCTL);
406 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
407 POSTING_READ(GEN7_MISCCPCTL);
408
409 error_status = I915_READ(GEN7_L3CDERRST1);
410 row = GEN7_PARITY_ERROR_ROW(error_status);
411 bank = GEN7_PARITY_ERROR_BANK(error_status);
412 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
413
414 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
415 GEN7_L3CDERRST1_ENABLE);
416 POSTING_READ(GEN7_L3CDERRST1);
417
418 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
419
420 spin_lock_irqsave(&dev_priv->irq_lock, flags);
421 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
422 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
423 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
424
425 mutex_unlock(&dev_priv->dev->struct_mutex);
426
427 parity_event[0] = "L3_PARITY_ERROR=1";
428 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
429 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
430 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
431 parity_event[4] = NULL;
432
433 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
434 KOBJ_CHANGE, parity_event);
435
436 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
437 row, bank, subbank);
438
439 kfree(parity_event[3]);
440 kfree(parity_event[2]);
441 kfree(parity_event[1]);
442}
443
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200444static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700445{
446 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
447 unsigned long flags;
448
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700449 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700450 return;
451
452 spin_lock_irqsave(&dev_priv->irq_lock, flags);
453 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
454 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
455 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
456
457 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
458}
459
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200460static void snb_gt_irq_handler(struct drm_device *dev,
461 struct drm_i915_private *dev_priv,
462 u32 gt_iir)
463{
464
465 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
466 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
467 notify_ring(dev, &dev_priv->ring[RCS]);
468 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
469 notify_ring(dev, &dev_priv->ring[VCS]);
470 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
471 notify_ring(dev, &dev_priv->ring[BCS]);
472
473 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
474 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
475 GT_RENDER_CS_ERROR_INTERRUPT)) {
476 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
477 i915_handle_error(dev, false);
478 }
Ben Widawskye3689192012-05-25 16:56:22 -0700479
480 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
481 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200482}
483
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100484static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
485 u32 pm_iir)
486{
487 unsigned long flags;
488
489 /*
490 * IIR bits should never already be set because IMR should
491 * prevent an interrupt from being shown in IIR. The warning
492 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200493 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100494 * type is not a problem, it displays a problem in the logic.
495 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200496 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100497 */
498
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200499 spin_lock_irqsave(&dev_priv->rps.lock, flags);
500 WARN(dev_priv->rps.pm_iir & pm_iir, "Missed a PM interrupt\n");
501 dev_priv->rps.pm_iir |= pm_iir;
502 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100503 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200504 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100505
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200506 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100507}
508
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700509static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
510{
511 struct drm_device *dev = (struct drm_device *) arg;
512 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
513 u32 iir, gt_iir, pm_iir;
514 irqreturn_t ret = IRQ_NONE;
515 unsigned long irqflags;
516 int pipe;
517 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700518 bool blc_event;
519
520 atomic_inc(&dev_priv->irq_received);
521
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700522 while (true) {
523 iir = I915_READ(VLV_IIR);
524 gt_iir = I915_READ(GTIIR);
525 pm_iir = I915_READ(GEN6_PMIIR);
526
527 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
528 goto out;
529
530 ret = IRQ_HANDLED;
531
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200532 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700533
534 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
535 for_each_pipe(pipe) {
536 int reg = PIPESTAT(pipe);
537 pipe_stats[pipe] = I915_READ(reg);
538
539 /*
540 * Clear the PIPE*STAT regs before the IIR
541 */
542 if (pipe_stats[pipe] & 0x8000ffff) {
543 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
544 DRM_DEBUG_DRIVER("pipe %c underrun\n",
545 pipe_name(pipe));
546 I915_WRITE(reg, pipe_stats[pipe]);
547 }
548 }
549 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
550
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700551 for_each_pipe(pipe) {
552 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
553 drm_handle_vblank(dev, pipe);
554
555 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
556 intel_prepare_page_flip(dev, pipe);
557 intel_finish_page_flip(dev, pipe);
558 }
559 }
560
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700561 /* Consume port. Then clear IIR or we'll miss events */
562 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
563 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
564
565 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
566 hotplug_status);
567 if (hotplug_status & dev_priv->hotplug_supported_mask)
568 queue_work(dev_priv->wq,
569 &dev_priv->hotplug_work);
570
571 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
572 I915_READ(PORT_HOTPLUG_STAT);
573 }
574
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700575 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
576 blc_event = true;
577
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100578 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
579 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700580
581 I915_WRITE(GTIIR, gt_iir);
582 I915_WRITE(GEN6_PMIIR, pm_iir);
583 I915_WRITE(VLV_IIR, iir);
584 }
585
586out:
587 return ret;
588}
589
Adam Jackson23e81d62012-06-06 15:45:44 -0400590static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800591{
592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800593 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800594
Jesse Barnes776ad802011-01-04 15:09:39 -0800595 if (pch_iir & SDE_AUDIO_POWER_MASK)
596 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
597 (pch_iir & SDE_AUDIO_POWER_MASK) >>
598 SDE_AUDIO_POWER_SHIFT);
599
600 if (pch_iir & SDE_GMBUS)
601 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
602
603 if (pch_iir & SDE_AUDIO_HDCP_MASK)
604 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
605
606 if (pch_iir & SDE_AUDIO_TRANS_MASK)
607 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
608
609 if (pch_iir & SDE_POISON)
610 DRM_ERROR("PCH poison interrupt\n");
611
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800612 if (pch_iir & SDE_FDI_MASK)
613 for_each_pipe(pipe)
614 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
615 pipe_name(pipe),
616 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800617
618 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
619 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
620
621 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
622 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
623
624 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
625 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
626 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
627 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
628}
629
Adam Jackson23e81d62012-06-06 15:45:44 -0400630static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
631{
632 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
633 int pipe;
634
635 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
636 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
637 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
638 SDE_AUDIO_POWER_SHIFT_CPT);
639
640 if (pch_iir & SDE_AUX_MASK_CPT)
641 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
642
643 if (pch_iir & SDE_GMBUS_CPT)
644 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
645
646 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
647 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
648
649 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
650 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
651
652 if (pch_iir & SDE_FDI_MASK_CPT)
653 for_each_pipe(pipe)
654 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
655 pipe_name(pipe),
656 I915_READ(FDI_RX_IIR(pipe)));
657}
658
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700659static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700660{
661 struct drm_device *dev = (struct drm_device *) arg;
662 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100663 u32 de_iir, gt_iir, de_ier, pm_iir;
664 irqreturn_t ret = IRQ_NONE;
665 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700666
667 atomic_inc(&dev_priv->irq_received);
668
669 /* disable master interrupt before clearing iir */
670 de_ier = I915_READ(DEIER);
671 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100672
673 gt_iir = I915_READ(GTIIR);
674 if (gt_iir) {
675 snb_gt_irq_handler(dev, dev_priv, gt_iir);
676 I915_WRITE(GTIIR, gt_iir);
677 ret = IRQ_HANDLED;
678 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700679
680 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100681 if (de_iir) {
682 if (de_iir & DE_GSE_IVB)
683 intel_opregion_gse_intr(dev);
684
685 for (i = 0; i < 3; i++) {
686 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
687 intel_prepare_page_flip(dev, i);
688 intel_finish_page_flip_plane(dev, i);
689 }
690 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
691 drm_handle_vblank(dev, i);
692 }
693
694 /* check event from PCH */
695 if (de_iir & DE_PCH_EVENT_IVB) {
696 u32 pch_iir = I915_READ(SDEIIR);
697
698 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
699 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400700 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100701
702 /* clear PCH hotplug event before clear CPU irq */
703 I915_WRITE(SDEIIR, pch_iir);
704 }
705
706 I915_WRITE(DEIIR, de_iir);
707 ret = IRQ_HANDLED;
708 }
709
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700710 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100711 if (pm_iir) {
712 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
713 gen6_queue_rps_work(dev_priv, pm_iir);
714 I915_WRITE(GEN6_PMIIR, pm_iir);
715 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700716 }
717
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700718 I915_WRITE(DEIER, de_ier);
719 POSTING_READ(DEIER);
720
721 return ret;
722}
723
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200724static void ilk_gt_irq_handler(struct drm_device *dev,
725 struct drm_i915_private *dev_priv,
726 u32 gt_iir)
727{
728 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
729 notify_ring(dev, &dev_priv->ring[RCS]);
730 if (gt_iir & GT_BSD_USER_INTERRUPT)
731 notify_ring(dev, &dev_priv->ring[VCS]);
732}
733
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700734static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800735{
Jesse Barnes46979952011-04-07 13:53:55 -0700736 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800737 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
738 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800739 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100740 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100741
Jesse Barnes46979952011-04-07 13:53:55 -0700742 atomic_inc(&dev_priv->irq_received);
743
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000744 /* disable master interrupt before clearing iir */
745 de_ier = I915_READ(DEIER);
746 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000747 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000748
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800749 de_iir = I915_READ(DEIIR);
750 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000751 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800752 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800753
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800754 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
755 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800756 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800757
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100758 if (HAS_PCH_CPT(dev))
759 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
760 else
761 hotplug_mask = SDE_HOTPLUG_MASK;
762
Zou Nan haic7c85102010-01-15 10:29:06 +0800763 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800764
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200765 if (IS_GEN5(dev))
766 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
767 else
768 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800769
770 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100771 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800772
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800773 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800774 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100775 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800776 }
777
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800778 if (de_iir & DE_PLANEB_FLIP_DONE) {
779 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100780 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800781 }
Li Pengc062df62010-01-23 00:12:58 +0800782
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800783 if (de_iir & DE_PIPEA_VBLANK)
784 drm_handle_vblank(dev, 0);
785
786 if (de_iir & DE_PIPEB_VBLANK)
787 drm_handle_vblank(dev, 1);
788
Zou Nan haic7c85102010-01-15 10:29:06 +0800789 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800790 if (de_iir & DE_PCH_EVENT) {
791 if (pch_iir & hotplug_mask)
792 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400793 if (HAS_PCH_CPT(dev))
794 cpt_irq_handler(dev, pch_iir);
795 else
796 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800797 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800798
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200799 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
800 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800801
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100802 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
803 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800804
Zou Nan haic7c85102010-01-15 10:29:06 +0800805 /* should clear PCH hotplug event before clear CPU irq */
806 I915_WRITE(SDEIIR, pch_iir);
807 I915_WRITE(GTIIR, gt_iir);
808 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700809 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800810
811done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000812 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000813 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000814
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800815 return ret;
816}
817
Jesse Barnes8a905232009-07-11 16:48:03 -0400818/**
819 * i915_error_work_func - do process context error handling work
820 * @work: work struct
821 *
822 * Fire an error uevent so userspace can see that a hang or error
823 * was detected.
824 */
825static void i915_error_work_func(struct work_struct *work)
826{
827 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
828 error_work);
829 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400830 char *error_event[] = { "ERROR=1", NULL };
831 char *reset_event[] = { "RESET=1", NULL };
832 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400833
Ben Gamarif316a422009-09-14 17:48:46 -0400834 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400835
Ben Gamariba1234d2009-09-14 17:48:47 -0400836 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100837 DRM_DEBUG_DRIVER("resetting chip\n");
838 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200839 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100840 atomic_set(&dev_priv->mm.wedged, 0);
841 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400842 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100843 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400844 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400845}
846
Chris Wilson3bd3c932010-08-19 08:19:30 +0100847#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000848static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000849i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000850 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000851{
852 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000853 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100854 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000855
Chris Wilson05394f32010-11-08 19:18:58 +0000856 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000857 return NULL;
858
Chris Wilson05394f32010-11-08 19:18:58 +0000859 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000860
Akshay Joshi0206e352011-08-16 15:34:10 -0400861 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000862 if (dst == NULL)
863 return NULL;
864
Chris Wilson05394f32010-11-08 19:18:58 +0000865 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000866 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700867 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100868 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700869
Chris Wilsone56660d2010-08-07 11:01:26 +0100870 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000871 if (d == NULL)
872 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100873
Andrew Morton788885a2010-05-11 14:07:05 -0700874 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100875 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
876 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100877 void __iomem *s;
878
879 /* Simply ignore tiling or any overlapping fence.
880 * It's part of the error state, and this hopefully
881 * captures what the GPU read.
882 */
883
884 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
885 reloc_offset);
886 memcpy_fromio(d, s, PAGE_SIZE);
887 io_mapping_unmap_atomic(s);
888 } else {
889 void *s;
890
891 drm_clflush_pages(&src->pages[page], 1);
892
893 s = kmap_atomic(src->pages[page]);
894 memcpy(d, s, PAGE_SIZE);
895 kunmap_atomic(s);
896
897 drm_clflush_pages(&src->pages[page], 1);
898 }
Andrew Morton788885a2010-05-11 14:07:05 -0700899 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100900
Chris Wilson9df30792010-02-18 10:24:56 +0000901 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100902
903 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000904 }
905 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000906 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000907
908 return dst;
909
910unwind:
911 while (page--)
912 kfree(dst->pages[page]);
913 kfree(dst);
914 return NULL;
915}
916
917static void
918i915_error_object_free(struct drm_i915_error_object *obj)
919{
920 int page;
921
922 if (obj == NULL)
923 return;
924
925 for (page = 0; page < obj->page_count; page++)
926 kfree(obj->pages[page]);
927
928 kfree(obj);
929}
930
Daniel Vetter742cbee2012-04-27 15:17:39 +0200931void
932i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000933{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200934 struct drm_i915_error_state *error = container_of(error_ref,
935 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000936 int i;
937
Chris Wilson52d39a22012-02-15 11:25:37 +0000938 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
939 i915_error_object_free(error->ring[i].batchbuffer);
940 i915_error_object_free(error->ring[i].ringbuffer);
941 kfree(error->ring[i].requests);
942 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000943
Chris Wilson9df30792010-02-18 10:24:56 +0000944 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100945 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000946 kfree(error);
947}
Chris Wilson1b502472012-04-24 15:47:30 +0100948static void capture_bo(struct drm_i915_error_buffer *err,
949 struct drm_i915_gem_object *obj)
950{
951 err->size = obj->base.size;
952 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100953 err->rseqno = obj->last_read_seqno;
954 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +0100955 err->gtt_offset = obj->gtt_offset;
956 err->read_domains = obj->base.read_domains;
957 err->write_domain = obj->base.write_domain;
958 err->fence_reg = obj->fence_reg;
959 err->pinned = 0;
960 if (obj->pin_count > 0)
961 err->pinned = 1;
962 if (obj->user_pin_count > 0)
963 err->pinned = -1;
964 err->tiling = obj->tiling_mode;
965 err->dirty = obj->dirty;
966 err->purgeable = obj->madv != I915_MADV_WILLNEED;
967 err->ring = obj->ring ? obj->ring->id : -1;
968 err->cache_level = obj->cache_level;
969}
Chris Wilson9df30792010-02-18 10:24:56 +0000970
Chris Wilson1b502472012-04-24 15:47:30 +0100971static u32 capture_active_bo(struct drm_i915_error_buffer *err,
972 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000973{
974 struct drm_i915_gem_object *obj;
975 int i = 0;
976
977 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100978 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000979 if (++i == count)
980 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100981 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000982
Chris Wilson1b502472012-04-24 15:47:30 +0100983 return i;
984}
985
986static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
987 int count, struct list_head *head)
988{
989 struct drm_i915_gem_object *obj;
990 int i = 0;
991
992 list_for_each_entry(obj, head, gtt_list) {
993 if (obj->pin_count == 0)
994 continue;
995
996 capture_bo(err++, obj);
997 if (++i == count)
998 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000999 }
1000
1001 return i;
1002}
1003
Chris Wilson748ebc62010-10-24 10:28:47 +01001004static void i915_gem_record_fences(struct drm_device *dev,
1005 struct drm_i915_error_state *error)
1006{
1007 struct drm_i915_private *dev_priv = dev->dev_private;
1008 int i;
1009
1010 /* Fences */
1011 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001012 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001013 case 6:
1014 for (i = 0; i < 16; i++)
1015 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1016 break;
1017 case 5:
1018 case 4:
1019 for (i = 0; i < 16; i++)
1020 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1021 break;
1022 case 3:
1023 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1024 for (i = 0; i < 8; i++)
1025 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1026 case 2:
1027 for (i = 0; i < 8; i++)
1028 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1029 break;
1030
1031 }
1032}
1033
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001034static struct drm_i915_error_object *
1035i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1036 struct intel_ring_buffer *ring)
1037{
1038 struct drm_i915_gem_object *obj;
1039 u32 seqno;
1040
1041 if (!ring->get_seqno)
1042 return NULL;
1043
1044 seqno = ring->get_seqno(ring);
1045 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1046 if (obj->ring != ring)
1047 continue;
1048
Chris Wilson0201f1e2012-07-20 12:41:01 +01001049 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001050 continue;
1051
1052 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1053 continue;
1054
1055 /* We need to copy these to an anonymous buffer as the simplest
1056 * method to avoid being overwritten by userspace.
1057 */
1058 return i915_error_object_create(dev_priv, obj);
1059 }
1060
1061 return NULL;
1062}
1063
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001064static void i915_record_ring_state(struct drm_device *dev,
1065 struct drm_i915_error_state *error,
1066 struct intel_ring_buffer *ring)
1067{
1068 struct drm_i915_private *dev_priv = dev->dev_private;
1069
Daniel Vetter33f3f512011-12-14 13:57:39 +01001070 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001071 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001072 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001073 error->semaphore_mboxes[ring->id][0]
1074 = I915_READ(RING_SYNC_0(ring->mmio_base));
1075 error->semaphore_mboxes[ring->id][1]
1076 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001077 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001078
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001079 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001080 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001081 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1082 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1083 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001084 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001085 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001086 error->instdone1 = I915_READ(INSTDONE1);
1087 error->bbaddr = I915_READ64(BB_ADDR);
1088 }
1089 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001090 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001091 error->ipeir[ring->id] = I915_READ(IPEIR);
1092 error->ipehr[ring->id] = I915_READ(IPEHR);
1093 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001094 }
1095
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001096 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001097 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001098 error->seqno[ring->id] = ring->get_seqno(ring);
1099 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001100 error->head[ring->id] = I915_READ_HEAD(ring);
1101 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001102
1103 error->cpu_ring_head[ring->id] = ring->head;
1104 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001105}
1106
Chris Wilson52d39a22012-02-15 11:25:37 +00001107static void i915_gem_record_rings(struct drm_device *dev,
1108 struct drm_i915_error_state *error)
1109{
1110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001111 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001112 struct drm_i915_gem_request *request;
1113 int i, count;
1114
Chris Wilsonb4519512012-05-11 14:29:30 +01001115 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001116 i915_record_ring_state(dev, error, ring);
1117
1118 error->ring[i].batchbuffer =
1119 i915_error_first_batchbuffer(dev_priv, ring);
1120
1121 error->ring[i].ringbuffer =
1122 i915_error_object_create(dev_priv, ring->obj);
1123
1124 count = 0;
1125 list_for_each_entry(request, &ring->request_list, list)
1126 count++;
1127
1128 error->ring[i].num_requests = count;
1129 error->ring[i].requests =
1130 kmalloc(count*sizeof(struct drm_i915_error_request),
1131 GFP_ATOMIC);
1132 if (error->ring[i].requests == NULL) {
1133 error->ring[i].num_requests = 0;
1134 continue;
1135 }
1136
1137 count = 0;
1138 list_for_each_entry(request, &ring->request_list, list) {
1139 struct drm_i915_error_request *erq;
1140
1141 erq = &error->ring[i].requests[count++];
1142 erq->seqno = request->seqno;
1143 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001144 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001145 }
1146 }
1147}
1148
Jesse Barnes8a905232009-07-11 16:48:03 -04001149/**
1150 * i915_capture_error_state - capture an error record for later analysis
1151 * @dev: drm device
1152 *
1153 * Should be called when an error is detected (either a hang or an error
1154 * interrupt) to capture error state from the time of the error. Fills
1155 * out a structure which becomes available in debugfs for user level tools
1156 * to pick up.
1157 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001158static void i915_capture_error_state(struct drm_device *dev)
1159{
1160 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001161 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001162 struct drm_i915_error_state *error;
1163 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001164 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001165
1166 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001167 error = dev_priv->first_error;
1168 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1169 if (error)
1170 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001171
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001172 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001173 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001174 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001175 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1176 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001177 }
1178
Chris Wilsonb6f78332011-02-01 14:15:55 +00001179 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1180 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001181
Daniel Vetter742cbee2012-04-27 15:17:39 +02001182 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001183 error->eir = I915_READ(EIR);
1184 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001185 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001186
1187 if (HAS_PCH_SPLIT(dev))
1188 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1189 else if (IS_VALLEYVIEW(dev))
1190 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1191 else if (IS_GEN2(dev))
1192 error->ier = I915_READ16(IER);
1193 else
1194 error->ier = I915_READ(IER);
1195
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001196 for_each_pipe(pipe)
1197 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001198
Daniel Vetter33f3f512011-12-14 13:57:39 +01001199 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001200 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001201 error->done_reg = I915_READ(DONE_REG);
1202 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001203
Chris Wilson748ebc62010-10-24 10:28:47 +01001204 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001205 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001206
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001207 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001208 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001209 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001210
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001211 i = 0;
1212 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1213 i++;
1214 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001215 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1216 if (obj->pin_count)
1217 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001218 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001219
Chris Wilson8e934db2011-01-24 12:34:00 +00001220 error->active_bo = NULL;
1221 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001222 if (i) {
1223 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001224 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001225 if (error->active_bo)
1226 error->pinned_bo =
1227 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001228 }
1229
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001230 if (error->active_bo)
1231 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001232 capture_active_bo(error->active_bo,
1233 error->active_bo_count,
1234 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001235
1236 if (error->pinned_bo)
1237 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001238 capture_pinned_bo(error->pinned_bo,
1239 error->pinned_bo_count,
1240 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001241
Jesse Barnes8a905232009-07-11 16:48:03 -04001242 do_gettimeofday(&error->time);
1243
Chris Wilson6ef3d422010-08-04 20:26:07 +01001244 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001245 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001246
Chris Wilson9df30792010-02-18 10:24:56 +00001247 spin_lock_irqsave(&dev_priv->error_lock, flags);
1248 if (dev_priv->first_error == NULL) {
1249 dev_priv->first_error = error;
1250 error = NULL;
1251 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001252 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001253
1254 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001255 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001256}
1257
1258void i915_destroy_error_state(struct drm_device *dev)
1259{
1260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001262 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001263
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001264 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001265 error = dev_priv->first_error;
1266 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001267 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001268
1269 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001270 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001271}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001272#else
1273#define i915_capture_error_state(x)
1274#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001275
Chris Wilson35aed2e2010-05-27 13:18:12 +01001276static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
1279 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001281
Chris Wilson35aed2e2010-05-27 13:18:12 +01001282 if (!eir)
1283 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001284
Joe Perchesa70491c2012-03-18 13:00:11 -07001285 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001286
1287 if (IS_G4X(dev)) {
1288 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1289 u32 ipeir = I915_READ(IPEIR_I965);
1290
Joe Perchesa70491c2012-03-18 13:00:11 -07001291 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1292 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1293 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001294 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001295 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1296 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1297 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001298 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001299 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001300 }
1301 if (eir & GM45_ERROR_PAGE_TABLE) {
1302 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001303 pr_err("page table error\n");
1304 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001305 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001306 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001307 }
1308 }
1309
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001310 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001311 if (eir & I915_ERROR_PAGE_TABLE) {
1312 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001313 pr_err("page table error\n");
1314 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001315 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001316 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001317 }
1318 }
1319
1320 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001321 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001322 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001323 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001325 /* pipestat has already been acked */
1326 }
1327 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001328 pr_err("instruction error\n");
1329 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001330 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001331 u32 ipeir = I915_READ(IPEIR);
1332
Joe Perchesa70491c2012-03-18 13:00:11 -07001333 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1334 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1335 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1336 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001337 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001338 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001339 } else {
1340 u32 ipeir = I915_READ(IPEIR_I965);
1341
Joe Perchesa70491c2012-03-18 13:00:11 -07001342 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1343 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1344 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001345 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001346 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1347 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1348 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001349 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001350 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001351 }
1352 }
1353
1354 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001355 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001356 eir = I915_READ(EIR);
1357 if (eir) {
1358 /*
1359 * some errors might have become stuck,
1360 * mask them.
1361 */
1362 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1363 I915_WRITE(EMR, I915_READ(EMR) | eir);
1364 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1365 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001366}
1367
1368/**
1369 * i915_handle_error - handle an error interrupt
1370 * @dev: drm device
1371 *
1372 * Do some basic checking of regsiter state at error interrupt time and
1373 * dump it to the syslog. Also call i915_capture_error_state() to make
1374 * sure we get a record and make it available in debugfs. Fire a uevent
1375 * so userspace knows something bad happened (should trigger collection
1376 * of a ring dump etc.).
1377 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001378void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001379{
1380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001381 struct intel_ring_buffer *ring;
1382 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001383
1384 i915_capture_error_state(dev);
1385 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001386
Ben Gamariba1234d2009-09-14 17:48:47 -04001387 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001388 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001389 atomic_set(&dev_priv->mm.wedged, 1);
1390
Ben Gamari11ed50e2009-09-14 17:48:45 -04001391 /*
1392 * Wakeup waiting processes so they don't hang
1393 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001394 for_each_ring(ring, dev_priv, i)
1395 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001396 }
1397
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001398 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001399}
1400
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001401static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1402{
1403 drm_i915_private_t *dev_priv = dev->dev_private;
1404 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001406 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001407 struct intel_unpin_work *work;
1408 unsigned long flags;
1409 bool stall_detected;
1410
1411 /* Ignore early vblank irqs */
1412 if (intel_crtc == NULL)
1413 return;
1414
1415 spin_lock_irqsave(&dev->event_lock, flags);
1416 work = intel_crtc->unpin_work;
1417
1418 if (work == NULL || work->pending || !work->enable_stall_check) {
1419 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1420 spin_unlock_irqrestore(&dev->event_lock, flags);
1421 return;
1422 }
1423
1424 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001425 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001426 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001427 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001428 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1429 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001430 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001431 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001432 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001433 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001434 crtc->x * crtc->fb->bits_per_pixel/8);
1435 }
1436
1437 spin_unlock_irqrestore(&dev->event_lock, flags);
1438
1439 if (stall_detected) {
1440 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1441 intel_prepare_page_flip(dev, intel_crtc->plane);
1442 }
1443}
1444
Keith Packard42f52ef2008-10-18 19:39:29 -07001445/* Called from drm generic code, passed 'crtc' which
1446 * we use as a pipe index
1447 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001448static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001449{
1450 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001451 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001452
Chris Wilson5eddb702010-09-11 13:48:45 +01001453 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001454 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001455
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001456 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001457 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001458 i915_enable_pipestat(dev_priv, pipe,
1459 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001460 else
Keith Packard7c463582008-11-04 02:03:27 -08001461 i915_enable_pipestat(dev_priv, pipe,
1462 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001463
1464 /* maintain vblank delivery even in deep C-states */
1465 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001466 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001467 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001468
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001469 return 0;
1470}
1471
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001472static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001473{
1474 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1475 unsigned long irqflags;
1476
1477 if (!i915_pipe_enabled(dev, pipe))
1478 return -EINVAL;
1479
1480 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1481 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001482 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001483 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1484
1485 return 0;
1486}
1487
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001488static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001489{
1490 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1491 unsigned long irqflags;
1492
1493 if (!i915_pipe_enabled(dev, pipe))
1494 return -EINVAL;
1495
1496 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001497 ironlake_enable_display_irq(dev_priv,
1498 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001499 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1500
1501 return 0;
1502}
1503
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001504static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1505{
1506 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1507 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001508 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001509
1510 if (!i915_pipe_enabled(dev, pipe))
1511 return -EINVAL;
1512
1513 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001514 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001515 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001516 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001517 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001518 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001519 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001520 i915_enable_pipestat(dev_priv, pipe,
1521 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001522 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1523
1524 return 0;
1525}
1526
Keith Packard42f52ef2008-10-18 19:39:29 -07001527/* Called from drm generic code, passed 'crtc' which
1528 * we use as a pipe index
1529 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001530static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001531{
1532 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001533 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001534
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001535 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001536 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001537 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001538
Jesse Barnesf796cf82011-04-07 13:58:17 -07001539 i915_disable_pipestat(dev_priv, pipe,
1540 PIPE_VBLANK_INTERRUPT_ENABLE |
1541 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1542 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1543}
1544
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001545static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001546{
1547 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1548 unsigned long irqflags;
1549
1550 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1551 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001552 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001553 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001554}
1555
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001556static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001557{
1558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1559 unsigned long irqflags;
1560
1561 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001562 ironlake_disable_display_irq(dev_priv,
1563 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1565}
1566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001567static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1568{
1569 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1570 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001571 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001572
1573 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001574 i915_disable_pipestat(dev_priv, pipe,
1575 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001576 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001577 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001578 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001579 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001580 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001581 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1583}
1584
Chris Wilson893eead2010-10-27 14:44:35 +01001585static u32
1586ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001587{
Chris Wilson893eead2010-10-27 14:44:35 +01001588 return list_entry(ring->request_list.prev,
1589 struct drm_i915_gem_request, list)->seqno;
1590}
1591
1592static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1593{
1594 if (list_empty(&ring->request_list) ||
1595 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1596 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001597 if (waitqueue_active(&ring->irq_queue)) {
1598 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1599 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001600 wake_up_all(&ring->irq_queue);
1601 *err = true;
1602 }
1603 return true;
1604 }
1605 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001606}
1607
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001608static bool kick_ring(struct intel_ring_buffer *ring)
1609{
1610 struct drm_device *dev = ring->dev;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 u32 tmp = I915_READ_CTL(ring);
1613 if (tmp & RING_WAIT) {
1614 DRM_ERROR("Kicking stuck wait on %s\n",
1615 ring->name);
1616 I915_WRITE_CTL(ring, tmp);
1617 return true;
1618 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001619 return false;
1620}
1621
Chris Wilsond1e61e72012-04-10 17:00:41 +01001622static bool i915_hangcheck_hung(struct drm_device *dev)
1623{
1624 drm_i915_private_t *dev_priv = dev->dev_private;
1625
1626 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001627 bool hung = true;
1628
Chris Wilsond1e61e72012-04-10 17:00:41 +01001629 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1630 i915_handle_error(dev, true);
1631
1632 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001633 struct intel_ring_buffer *ring;
1634 int i;
1635
Chris Wilsond1e61e72012-04-10 17:00:41 +01001636 /* Is the chip hanging on a WAIT_FOR_EVENT?
1637 * If so we can simply poke the RB_WAIT bit
1638 * and break the hang. This should work on
1639 * all but the second generation chipsets.
1640 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001641 for_each_ring(ring, dev_priv, i)
1642 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001643 }
1644
Chris Wilsonb4519512012-05-11 14:29:30 +01001645 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001646 }
1647
1648 return false;
1649}
1650
Ben Gamarif65d9422009-09-14 17:48:44 -04001651/**
1652 * This is called when the chip hasn't reported back with completed
1653 * batchbuffers in a long time. The first time this is called we simply record
1654 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1655 * again, we assume the chip is wedged and try to fix it.
1656 */
1657void i915_hangcheck_elapsed(unsigned long data)
1658{
1659 struct drm_device *dev = (struct drm_device *)data;
1660 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001661 uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
1662 struct intel_ring_buffer *ring;
1663 bool err = false, idle;
1664 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001665
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001666 if (!i915_enable_hangcheck)
1667 return;
1668
Chris Wilsonb4519512012-05-11 14:29:30 +01001669 memset(acthd, 0, sizeof(acthd));
1670 idle = true;
1671 for_each_ring(ring, dev_priv, i) {
1672 idle &= i915_hangcheck_ring_idle(ring, &err);
1673 acthd[i] = intel_ring_get_active_head(ring);
1674 }
1675
Chris Wilson893eead2010-10-27 14:44:35 +01001676 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001677 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001678 if (err) {
1679 if (i915_hangcheck_hung(dev))
1680 return;
1681
Chris Wilson893eead2010-10-27 14:44:35 +01001682 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001683 }
1684
1685 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001686 return;
1687 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001688
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001689 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001690 instdone = I915_READ(INSTDONE);
1691 instdone1 = 0;
1692 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001693 instdone = I915_READ(INSTDONE_I965);
1694 instdone1 = I915_READ(INSTDONE1);
1695 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001696
Chris Wilsonb4519512012-05-11 14:29:30 +01001697 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001698 dev_priv->last_instdone == instdone &&
1699 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001700 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001701 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001702 } else {
1703 dev_priv->hangcheck_count = 0;
1704
Chris Wilsonb4519512012-05-11 14:29:30 +01001705 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001706 dev_priv->last_instdone = instdone;
1707 dev_priv->last_instdone1 = instdone1;
1708 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001709
Chris Wilson893eead2010-10-27 14:44:35 +01001710repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001711 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001712 mod_timer(&dev_priv->hangcheck_timer,
1713 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001714}
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716/* drm_dma.h hooks
1717*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001718static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001719{
1720 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1721
Jesse Barnes46979952011-04-07 13:53:55 -07001722 atomic_set(&dev_priv->irq_received, 0);
1723
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001724 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001725
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001726 /* XXX hotplug from PCH */
1727
1728 I915_WRITE(DEIMR, 0xffffffff);
1729 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001730 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001731
1732 /* and GT */
1733 I915_WRITE(GTIMR, 0xffffffff);
1734 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001735 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001736
1737 /* south display irq */
1738 I915_WRITE(SDEIMR, 0xffffffff);
1739 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001740 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001741}
1742
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001743static void valleyview_irq_preinstall(struct drm_device *dev)
1744{
1745 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1746 int pipe;
1747
1748 atomic_set(&dev_priv->irq_received, 0);
1749
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001750 /* VLV magic */
1751 I915_WRITE(VLV_IMR, 0);
1752 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1753 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1754 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1755
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001756 /* and GT */
1757 I915_WRITE(GTIIR, I915_READ(GTIIR));
1758 I915_WRITE(GTIIR, I915_READ(GTIIR));
1759 I915_WRITE(GTIMR, 0xffffffff);
1760 I915_WRITE(GTIER, 0x0);
1761 POSTING_READ(GTIER);
1762
1763 I915_WRITE(DPINVGTT, 0xff);
1764
1765 I915_WRITE(PORT_HOTPLUG_EN, 0);
1766 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1767 for_each_pipe(pipe)
1768 I915_WRITE(PIPESTAT(pipe), 0xffff);
1769 I915_WRITE(VLV_IIR, 0xffffffff);
1770 I915_WRITE(VLV_IMR, 0xffffffff);
1771 I915_WRITE(VLV_IER, 0x0);
1772 POSTING_READ(VLV_IER);
1773}
1774
Keith Packard7fe0b972011-09-19 13:31:02 -07001775/*
1776 * Enable digital hotplug on the PCH, and configure the DP short pulse
1777 * duration to 2ms (which is the minimum in the Display Port spec)
1778 *
1779 * This register is the same on all known PCH chips.
1780 */
1781
1782static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1783{
1784 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1785 u32 hotplug;
1786
1787 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1788 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1789 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1790 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1791 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1792 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1793}
1794
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001795static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001796{
1797 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1798 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001799 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1800 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001802 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001803
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001804 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001805
1806 /* should always can generate irq */
1807 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001808 I915_WRITE(DEIMR, dev_priv->irq_mask);
1809 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001810 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001811
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001812 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001813
1814 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001815 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001816
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 if (IS_GEN6(dev))
1818 render_irqs =
1819 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001820 GEN6_BSD_USER_INTERRUPT |
1821 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001822 else
1823 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001824 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001825 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001826 GT_BSD_USER_INTERRUPT;
1827 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001828 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001829
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001830 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001831 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1832 SDE_PORTB_HOTPLUG_CPT |
1833 SDE_PORTC_HOTPLUG_CPT |
1834 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001835 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001836 hotplug_mask = (SDE_CRT_HOTPLUG |
1837 SDE_PORTB_HOTPLUG |
1838 SDE_PORTC_HOTPLUG |
1839 SDE_PORTD_HOTPLUG |
1840 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001841 }
1842
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001843 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001844
1845 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001846 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1847 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001848 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001849
Keith Packard7fe0b972011-09-19 13:31:02 -07001850 ironlake_enable_pch_hotplug(dev);
1851
Jesse Barnesf97108d2010-01-29 11:27:07 -08001852 if (IS_IRONLAKE_M(dev)) {
1853 /* Clear & enable PCU event interrupts */
1854 I915_WRITE(DEIIR, DE_PCU_EVENT);
1855 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1856 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1857 }
1858
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001859 return 0;
1860}
1861
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001862static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001863{
1864 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1865 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001866 u32 display_mask =
1867 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1868 DE_PLANEC_FLIP_DONE_IVB |
1869 DE_PLANEB_FLIP_DONE_IVB |
1870 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001871 u32 render_irqs;
1872 u32 hotplug_mask;
1873
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001874 dev_priv->irq_mask = ~display_mask;
1875
1876 /* should always can generate irq */
1877 I915_WRITE(DEIIR, I915_READ(DEIIR));
1878 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001879 I915_WRITE(DEIER,
1880 display_mask |
1881 DE_PIPEC_VBLANK_IVB |
1882 DE_PIPEB_VBLANK_IVB |
1883 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001884 POSTING_READ(DEIER);
1885
Ben Widawsky15b9f802012-05-25 16:56:23 -07001886 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001887
1888 I915_WRITE(GTIIR, I915_READ(GTIIR));
1889 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1890
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001891 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001892 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001893 I915_WRITE(GTIER, render_irqs);
1894 POSTING_READ(GTIER);
1895
1896 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1897 SDE_PORTB_HOTPLUG_CPT |
1898 SDE_PORTC_HOTPLUG_CPT |
1899 SDE_PORTD_HOTPLUG_CPT);
1900 dev_priv->pch_irq_mask = ~hotplug_mask;
1901
1902 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1903 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1904 I915_WRITE(SDEIER, hotplug_mask);
1905 POSTING_READ(SDEIER);
1906
Keith Packard7fe0b972011-09-19 13:31:02 -07001907 ironlake_enable_pch_hotplug(dev);
1908
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001909 return 0;
1910}
1911
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001912static int valleyview_irq_postinstall(struct drm_device *dev)
1913{
1914 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001915 u32 enable_mask;
1916 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001917 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001918 u16 msid;
1919
1920 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001921 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1922 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1923 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001924 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1925
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001926 /*
1927 *Leave vblank interrupts masked initially. enable/disable will
1928 * toggle them based on usage.
1929 */
1930 dev_priv->irq_mask = (~enable_mask) |
1931 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1932 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001933
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001934 dev_priv->pipestat[0] = 0;
1935 dev_priv->pipestat[1] = 0;
1936
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001937 /* Hack for broken MSIs on VLV */
1938 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1939 pci_read_config_word(dev->pdev, 0x98, &msid);
1940 msid &= 0xff; /* mask out delivery bits */
1941 msid |= (1<<14);
1942 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1943
1944 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1945 I915_WRITE(VLV_IER, enable_mask);
1946 I915_WRITE(VLV_IIR, 0xffffffff);
1947 I915_WRITE(PIPESTAT(0), 0xffff);
1948 I915_WRITE(PIPESTAT(1), 0xffff);
1949 POSTING_READ(VLV_IER);
1950
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001951 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1952 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1953
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001954 I915_WRITE(VLV_IIR, 0xffffffff);
1955 I915_WRITE(VLV_IIR, 0xffffffff);
1956
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001957 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001958
1959 I915_WRITE(GTIIR, I915_READ(GTIIR));
1960 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001961 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1962 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1963 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1964 GT_GEN6_BLT_USER_INTERRUPT |
1965 GT_GEN6_BSD_USER_INTERRUPT |
1966 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1967 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1968 GT_PIPE_NOTIFY |
1969 GT_RENDER_CS_ERROR_INTERRUPT |
1970 GT_SYNC_STATUS |
1971 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001972 POSTING_READ(GTIER);
1973
1974 /* ack & enable invalid PTE error interrupts */
1975#if 0 /* FIXME: add support to irq handler for checking these bits */
1976 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1977 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1978#endif
1979
1980 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1981#if 0 /* FIXME: check register definitions; some have moved */
1982 /* Note HDMI and DP share bits */
1983 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1984 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1985 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1986 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1987 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1988 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1989 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1990 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1991 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1992 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1993 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1994 hotplug_en |= CRT_HOTPLUG_INT_EN;
1995 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1996 }
1997#endif
1998
1999 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2000
2001 return 0;
2002}
2003
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002004static void valleyview_irq_uninstall(struct drm_device *dev)
2005{
2006 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2007 int pipe;
2008
2009 if (!dev_priv)
2010 return;
2011
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002012 for_each_pipe(pipe)
2013 I915_WRITE(PIPESTAT(pipe), 0xffff);
2014
2015 I915_WRITE(HWSTAM, 0xffffffff);
2016 I915_WRITE(PORT_HOTPLUG_EN, 0);
2017 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2018 for_each_pipe(pipe)
2019 I915_WRITE(PIPESTAT(pipe), 0xffff);
2020 I915_WRITE(VLV_IIR, 0xffffffff);
2021 I915_WRITE(VLV_IMR, 0xffffffff);
2022 I915_WRITE(VLV_IER, 0x0);
2023 POSTING_READ(VLV_IER);
2024}
2025
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002026static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002027{
2028 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002029
2030 if (!dev_priv)
2031 return;
2032
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002033 I915_WRITE(HWSTAM, 0xffffffff);
2034
2035 I915_WRITE(DEIMR, 0xffffffff);
2036 I915_WRITE(DEIER, 0x0);
2037 I915_WRITE(DEIIR, I915_READ(DEIIR));
2038
2039 I915_WRITE(GTIMR, 0xffffffff);
2040 I915_WRITE(GTIER, 0x0);
2041 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002042
2043 I915_WRITE(SDEIMR, 0xffffffff);
2044 I915_WRITE(SDEIER, 0x0);
2045 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002046}
2047
Chris Wilsonc2798b12012-04-22 21:13:57 +01002048static void i8xx_irq_preinstall(struct drm_device * dev)
2049{
2050 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2051 int pipe;
2052
2053 atomic_set(&dev_priv->irq_received, 0);
2054
2055 for_each_pipe(pipe)
2056 I915_WRITE(PIPESTAT(pipe), 0);
2057 I915_WRITE16(IMR, 0xffff);
2058 I915_WRITE16(IER, 0x0);
2059 POSTING_READ16(IER);
2060}
2061
2062static int i8xx_irq_postinstall(struct drm_device *dev)
2063{
2064 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2065
Chris Wilsonc2798b12012-04-22 21:13:57 +01002066 dev_priv->pipestat[0] = 0;
2067 dev_priv->pipestat[1] = 0;
2068
2069 I915_WRITE16(EMR,
2070 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2071
2072 /* Unmask the interrupts that we always want on. */
2073 dev_priv->irq_mask =
2074 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2075 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2076 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2077 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2078 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2079 I915_WRITE16(IMR, dev_priv->irq_mask);
2080
2081 I915_WRITE16(IER,
2082 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2083 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2084 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2085 I915_USER_INTERRUPT);
2086 POSTING_READ16(IER);
2087
2088 return 0;
2089}
2090
2091static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2092{
2093 struct drm_device *dev = (struct drm_device *) arg;
2094 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002095 u16 iir, new_iir;
2096 u32 pipe_stats[2];
2097 unsigned long irqflags;
2098 int irq_received;
2099 int pipe;
2100 u16 flip_mask =
2101 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2102 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2103
2104 atomic_inc(&dev_priv->irq_received);
2105
2106 iir = I915_READ16(IIR);
2107 if (iir == 0)
2108 return IRQ_NONE;
2109
2110 while (iir & ~flip_mask) {
2111 /* Can't rely on pipestat interrupt bit in iir as it might
2112 * have been cleared after the pipestat interrupt was received.
2113 * It doesn't set the bit in iir again, but it still produces
2114 * interrupts (for non-MSI).
2115 */
2116 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2117 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2118 i915_handle_error(dev, false);
2119
2120 for_each_pipe(pipe) {
2121 int reg = PIPESTAT(pipe);
2122 pipe_stats[pipe] = I915_READ(reg);
2123
2124 /*
2125 * Clear the PIPE*STAT regs before the IIR
2126 */
2127 if (pipe_stats[pipe] & 0x8000ffff) {
2128 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2129 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2130 pipe_name(pipe));
2131 I915_WRITE(reg, pipe_stats[pipe]);
2132 irq_received = 1;
2133 }
2134 }
2135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2136
2137 I915_WRITE16(IIR, iir & ~flip_mask);
2138 new_iir = I915_READ16(IIR); /* Flush posted writes */
2139
Daniel Vetterd05c6172012-04-26 23:28:09 +02002140 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002141
2142 if (iir & I915_USER_INTERRUPT)
2143 notify_ring(dev, &dev_priv->ring[RCS]);
2144
2145 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2146 drm_handle_vblank(dev, 0)) {
2147 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2148 intel_prepare_page_flip(dev, 0);
2149 intel_finish_page_flip(dev, 0);
2150 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2151 }
2152 }
2153
2154 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2155 drm_handle_vblank(dev, 1)) {
2156 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2157 intel_prepare_page_flip(dev, 1);
2158 intel_finish_page_flip(dev, 1);
2159 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2160 }
2161 }
2162
2163 iir = new_iir;
2164 }
2165
2166 return IRQ_HANDLED;
2167}
2168
2169static void i8xx_irq_uninstall(struct drm_device * dev)
2170{
2171 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2172 int pipe;
2173
Chris Wilsonc2798b12012-04-22 21:13:57 +01002174 for_each_pipe(pipe) {
2175 /* Clear enable bits; then clear status bits */
2176 I915_WRITE(PIPESTAT(pipe), 0);
2177 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2178 }
2179 I915_WRITE16(IMR, 0xffff);
2180 I915_WRITE16(IER, 0x0);
2181 I915_WRITE16(IIR, I915_READ16(IIR));
2182}
2183
Chris Wilsona266c7d2012-04-24 22:59:44 +01002184static void i915_irq_preinstall(struct drm_device * dev)
2185{
2186 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2187 int pipe;
2188
2189 atomic_set(&dev_priv->irq_received, 0);
2190
2191 if (I915_HAS_HOTPLUG(dev)) {
2192 I915_WRITE(PORT_HOTPLUG_EN, 0);
2193 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2194 }
2195
Chris Wilson00d98eb2012-04-24 22:59:48 +01002196 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002197 for_each_pipe(pipe)
2198 I915_WRITE(PIPESTAT(pipe), 0);
2199 I915_WRITE(IMR, 0xffffffff);
2200 I915_WRITE(IER, 0x0);
2201 POSTING_READ(IER);
2202}
2203
2204static int i915_irq_postinstall(struct drm_device *dev)
2205{
2206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002207 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002208
Chris Wilsona266c7d2012-04-24 22:59:44 +01002209 dev_priv->pipestat[0] = 0;
2210 dev_priv->pipestat[1] = 0;
2211
Chris Wilson38bde182012-04-24 22:59:50 +01002212 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2213
2214 /* Unmask the interrupts that we always want on. */
2215 dev_priv->irq_mask =
2216 ~(I915_ASLE_INTERRUPT |
2217 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2218 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2219 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2220 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2221 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2222
2223 enable_mask =
2224 I915_ASLE_INTERRUPT |
2225 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2226 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2227 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2228 I915_USER_INTERRUPT;
2229
Chris Wilsona266c7d2012-04-24 22:59:44 +01002230 if (I915_HAS_HOTPLUG(dev)) {
2231 /* Enable in IER... */
2232 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2233 /* and unmask in IMR */
2234 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2235 }
2236
Chris Wilsona266c7d2012-04-24 22:59:44 +01002237 I915_WRITE(IMR, dev_priv->irq_mask);
2238 I915_WRITE(IER, enable_mask);
2239 POSTING_READ(IER);
2240
2241 if (I915_HAS_HOTPLUG(dev)) {
2242 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2243
Chris Wilsona266c7d2012-04-24 22:59:44 +01002244 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2245 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2246 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2247 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2248 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2249 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002250 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002251 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002252 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002253 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2254 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2255 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002256 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2257 }
2258
2259 /* Ignore TV since it's buggy */
2260
2261 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2262 }
2263
2264 intel_opregion_enable_asle(dev);
2265
2266 return 0;
2267}
2268
2269static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2270{
2271 struct drm_device *dev = (struct drm_device *) arg;
2272 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002273 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002274 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002275 u32 flip_mask =
2276 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2277 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2278 u32 flip[2] = {
2279 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2280 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2281 };
2282 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002283
2284 atomic_inc(&dev_priv->irq_received);
2285
2286 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002287 do {
2288 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002289 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002290
2291 /* Can't rely on pipestat interrupt bit in iir as it might
2292 * have been cleared after the pipestat interrupt was received.
2293 * It doesn't set the bit in iir again, but it still produces
2294 * interrupts (for non-MSI).
2295 */
2296 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2297 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2298 i915_handle_error(dev, false);
2299
2300 for_each_pipe(pipe) {
2301 int reg = PIPESTAT(pipe);
2302 pipe_stats[pipe] = I915_READ(reg);
2303
Chris Wilson38bde182012-04-24 22:59:50 +01002304 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002305 if (pipe_stats[pipe] & 0x8000ffff) {
2306 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2307 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2308 pipe_name(pipe));
2309 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002310 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002311 }
2312 }
2313 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2314
2315 if (!irq_received)
2316 break;
2317
Chris Wilsona266c7d2012-04-24 22:59:44 +01002318 /* Consume port. Then clear IIR or we'll miss events */
2319 if ((I915_HAS_HOTPLUG(dev)) &&
2320 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2321 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2322
2323 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2324 hotplug_status);
2325 if (hotplug_status & dev_priv->hotplug_supported_mask)
2326 queue_work(dev_priv->wq,
2327 &dev_priv->hotplug_work);
2328
2329 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002330 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002331 }
2332
Chris Wilson38bde182012-04-24 22:59:50 +01002333 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002334 new_iir = I915_READ(IIR); /* Flush posted writes */
2335
Chris Wilsona266c7d2012-04-24 22:59:44 +01002336 if (iir & I915_USER_INTERRUPT)
2337 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002338
Chris Wilsona266c7d2012-04-24 22:59:44 +01002339 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002340 int plane = pipe;
2341 if (IS_MOBILE(dev))
2342 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002343 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002344 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002345 if (iir & flip[plane]) {
2346 intel_prepare_page_flip(dev, plane);
2347 intel_finish_page_flip(dev, pipe);
2348 flip_mask &= ~flip[plane];
2349 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002350 }
2351
2352 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2353 blc_event = true;
2354 }
2355
Chris Wilsona266c7d2012-04-24 22:59:44 +01002356 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2357 intel_opregion_asle_intr(dev);
2358
2359 /* With MSI, interrupts are only generated when iir
2360 * transitions from zero to nonzero. If another bit got
2361 * set while we were handling the existing iir bits, then
2362 * we would never get another interrupt.
2363 *
2364 * This is fine on non-MSI as well, as if we hit this path
2365 * we avoid exiting the interrupt handler only to generate
2366 * another one.
2367 *
2368 * Note that for MSI this could cause a stray interrupt report
2369 * if an interrupt landed in the time between writing IIR and
2370 * the posting read. This should be rare enough to never
2371 * trigger the 99% of 100,000 interrupts test for disabling
2372 * stray interrupts.
2373 */
Chris Wilson38bde182012-04-24 22:59:50 +01002374 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002375 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002376 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002377
Daniel Vetterd05c6172012-04-26 23:28:09 +02002378 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002379
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380 return ret;
2381}
2382
2383static void i915_irq_uninstall(struct drm_device * dev)
2384{
2385 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2386 int pipe;
2387
Chris Wilsona266c7d2012-04-24 22:59:44 +01002388 if (I915_HAS_HOTPLUG(dev)) {
2389 I915_WRITE(PORT_HOTPLUG_EN, 0);
2390 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2391 }
2392
Chris Wilson00d98eb2012-04-24 22:59:48 +01002393 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002394 for_each_pipe(pipe) {
2395 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002397 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2398 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002399 I915_WRITE(IMR, 0xffffffff);
2400 I915_WRITE(IER, 0x0);
2401
Chris Wilsona266c7d2012-04-24 22:59:44 +01002402 I915_WRITE(IIR, I915_READ(IIR));
2403}
2404
2405static void i965_irq_preinstall(struct drm_device * dev)
2406{
2407 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2408 int pipe;
2409
2410 atomic_set(&dev_priv->irq_received, 0);
2411
Chris Wilsonadca4732012-05-11 18:01:31 +01002412 I915_WRITE(PORT_HOTPLUG_EN, 0);
2413 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414
2415 I915_WRITE(HWSTAM, 0xeffe);
2416 for_each_pipe(pipe)
2417 I915_WRITE(PIPESTAT(pipe), 0);
2418 I915_WRITE(IMR, 0xffffffff);
2419 I915_WRITE(IER, 0x0);
2420 POSTING_READ(IER);
2421}
2422
2423static int i965_irq_postinstall(struct drm_device *dev)
2424{
2425 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002426 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002427 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002428 u32 error_mask;
2429
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002431 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002432 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002433 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2434 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2435 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2436 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2437 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2438
2439 enable_mask = ~dev_priv->irq_mask;
2440 enable_mask |= I915_USER_INTERRUPT;
2441
2442 if (IS_G4X(dev))
2443 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002444
2445 dev_priv->pipestat[0] = 0;
2446 dev_priv->pipestat[1] = 0;
2447
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448 /*
2449 * Enable some error detection, note the instruction error mask
2450 * bit is reserved, so we leave it masked.
2451 */
2452 if (IS_G4X(dev)) {
2453 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2454 GM45_ERROR_MEM_PRIV |
2455 GM45_ERROR_CP_PRIV |
2456 I915_ERROR_MEMORY_REFRESH);
2457 } else {
2458 error_mask = ~(I915_ERROR_PAGE_TABLE |
2459 I915_ERROR_MEMORY_REFRESH);
2460 }
2461 I915_WRITE(EMR, error_mask);
2462
2463 I915_WRITE(IMR, dev_priv->irq_mask);
2464 I915_WRITE(IER, enable_mask);
2465 POSTING_READ(IER);
2466
Chris Wilsonadca4732012-05-11 18:01:31 +01002467 /* Note HDMI and DP share hotplug bits */
2468 hotplug_en = 0;
2469 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2470 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2471 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2472 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2473 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2474 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002475 if (IS_G4X(dev)) {
2476 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2477 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2478 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2479 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2480 } else {
2481 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2482 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2483 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2484 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2485 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002486 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2487 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002488
Chris Wilsonadca4732012-05-11 18:01:31 +01002489 /* Programming the CRT detection parameters tends
2490 to generate a spurious hotplug event about three
2491 seconds later. So just do it once.
2492 */
2493 if (IS_G4X(dev))
2494 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2495 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002496 }
2497
Chris Wilsonadca4732012-05-11 18:01:31 +01002498 /* Ignore TV since it's buggy */
2499
2500 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2501
Chris Wilsona266c7d2012-04-24 22:59:44 +01002502 intel_opregion_enable_asle(dev);
2503
2504 return 0;
2505}
2506
2507static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2508{
2509 struct drm_device *dev = (struct drm_device *) arg;
2510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002511 u32 iir, new_iir;
2512 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002513 unsigned long irqflags;
2514 int irq_received;
2515 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002516
2517 atomic_inc(&dev_priv->irq_received);
2518
2519 iir = I915_READ(IIR);
2520
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002522 bool blc_event = false;
2523
Chris Wilsona266c7d2012-04-24 22:59:44 +01002524 irq_received = iir != 0;
2525
2526 /* Can't rely on pipestat interrupt bit in iir as it might
2527 * have been cleared after the pipestat interrupt was received.
2528 * It doesn't set the bit in iir again, but it still produces
2529 * interrupts (for non-MSI).
2530 */
2531 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2532 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2533 i915_handle_error(dev, false);
2534
2535 for_each_pipe(pipe) {
2536 int reg = PIPESTAT(pipe);
2537 pipe_stats[pipe] = I915_READ(reg);
2538
2539 /*
2540 * Clear the PIPE*STAT regs before the IIR
2541 */
2542 if (pipe_stats[pipe] & 0x8000ffff) {
2543 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2544 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2545 pipe_name(pipe));
2546 I915_WRITE(reg, pipe_stats[pipe]);
2547 irq_received = 1;
2548 }
2549 }
2550 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2551
2552 if (!irq_received)
2553 break;
2554
2555 ret = IRQ_HANDLED;
2556
2557 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002558 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002559 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2560
2561 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2562 hotplug_status);
2563 if (hotplug_status & dev_priv->hotplug_supported_mask)
2564 queue_work(dev_priv->wq,
2565 &dev_priv->hotplug_work);
2566
2567 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2568 I915_READ(PORT_HOTPLUG_STAT);
2569 }
2570
2571 I915_WRITE(IIR, iir);
2572 new_iir = I915_READ(IIR); /* Flush posted writes */
2573
Chris Wilsona266c7d2012-04-24 22:59:44 +01002574 if (iir & I915_USER_INTERRUPT)
2575 notify_ring(dev, &dev_priv->ring[RCS]);
2576 if (iir & I915_BSD_USER_INTERRUPT)
2577 notify_ring(dev, &dev_priv->ring[VCS]);
2578
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002579 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002581
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002582 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002583 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002584
2585 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002586 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002588 i915_pageflip_stall_check(dev, pipe);
2589 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002590 }
2591
2592 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2593 blc_event = true;
2594 }
2595
2596
2597 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2598 intel_opregion_asle_intr(dev);
2599
2600 /* With MSI, interrupts are only generated when iir
2601 * transitions from zero to nonzero. If another bit got
2602 * set while we were handling the existing iir bits, then
2603 * we would never get another interrupt.
2604 *
2605 * This is fine on non-MSI as well, as if we hit this path
2606 * we avoid exiting the interrupt handler only to generate
2607 * another one.
2608 *
2609 * Note that for MSI this could cause a stray interrupt report
2610 * if an interrupt landed in the time between writing IIR and
2611 * the posting read. This should be rare enough to never
2612 * trigger the 99% of 100,000 interrupts test for disabling
2613 * stray interrupts.
2614 */
2615 iir = new_iir;
2616 }
2617
Daniel Vetterd05c6172012-04-26 23:28:09 +02002618 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002619
Chris Wilsona266c7d2012-04-24 22:59:44 +01002620 return ret;
2621}
2622
2623static void i965_irq_uninstall(struct drm_device * dev)
2624{
2625 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2626 int pipe;
2627
2628 if (!dev_priv)
2629 return;
2630
Chris Wilsonadca4732012-05-11 18:01:31 +01002631 I915_WRITE(PORT_HOTPLUG_EN, 0);
2632 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633
2634 I915_WRITE(HWSTAM, 0xffffffff);
2635 for_each_pipe(pipe)
2636 I915_WRITE(PIPESTAT(pipe), 0);
2637 I915_WRITE(IMR, 0xffffffff);
2638 I915_WRITE(IER, 0x0);
2639
2640 for_each_pipe(pipe)
2641 I915_WRITE(PIPESTAT(pipe),
2642 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2643 I915_WRITE(IIR, I915_READ(IIR));
2644}
2645
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002646void intel_irq_init(struct drm_device *dev)
2647{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002648 struct drm_i915_private *dev_priv = dev->dev_private;
2649
2650 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2651 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002652 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002653 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002654
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002655 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2656 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002657 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002658 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2659 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2660 }
2661
Keith Packardc3613de2011-08-12 17:05:54 -07002662 if (drm_core_check_feature(dev, DRIVER_MODESET))
2663 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2664 else
2665 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002666 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2667
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002668 if (IS_VALLEYVIEW(dev)) {
2669 dev->driver->irq_handler = valleyview_irq_handler;
2670 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2671 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2672 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2673 dev->driver->enable_vblank = valleyview_enable_vblank;
2674 dev->driver->disable_vblank = valleyview_disable_vblank;
2675 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002676 /* Share pre & uninstall handlers with ILK/SNB */
2677 dev->driver->irq_handler = ivybridge_irq_handler;
2678 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2679 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2680 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2681 dev->driver->enable_vblank = ivybridge_enable_vblank;
2682 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002683 } else if (IS_HASWELL(dev)) {
2684 /* Share interrupts handling with IVB */
2685 dev->driver->irq_handler = ivybridge_irq_handler;
2686 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2687 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2688 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2689 dev->driver->enable_vblank = ivybridge_enable_vblank;
2690 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002691 } else if (HAS_PCH_SPLIT(dev)) {
2692 dev->driver->irq_handler = ironlake_irq_handler;
2693 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2694 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2695 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2696 dev->driver->enable_vblank = ironlake_enable_vblank;
2697 dev->driver->disable_vblank = ironlake_disable_vblank;
2698 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002699 if (INTEL_INFO(dev)->gen == 2) {
2700 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2701 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2702 dev->driver->irq_handler = i8xx_irq_handler;
2703 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002704 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002705 /* IIR "flip pending" means done if this bit is set */
2706 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2707
Chris Wilsona266c7d2012-04-24 22:59:44 +01002708 dev->driver->irq_preinstall = i915_irq_preinstall;
2709 dev->driver->irq_postinstall = i915_irq_postinstall;
2710 dev->driver->irq_uninstall = i915_irq_uninstall;
2711 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002712 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002713 dev->driver->irq_preinstall = i965_irq_preinstall;
2714 dev->driver->irq_postinstall = i965_irq_postinstall;
2715 dev->driver->irq_uninstall = i965_irq_uninstall;
2716 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002717 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002718 dev->driver->enable_vblank = i915_enable_vblank;
2719 dev->driver->disable_vblank = i915_disable_vblank;
2720 }
2721}