blob: 505357886bbb1fe871c22bb530d373fb413e6306 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100125 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700126}
127
Keith Packard42f52ef2008-10-18 19:39:29 -0700128/* Called from drm generic code, passed a 'crtc', which
129 * we use as a pipe index
130 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700131static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700132{
133 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
134 unsigned long high_frame;
135 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100136 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137
138 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800139 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700141 return 0;
142 }
143
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800144 high_frame = PIPEFRAME(pipe);
145 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100146
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700147 /*
148 * High & low register fields aren't synchronized, so make sure
149 * we get a low value that's stable across two reads of the high
150 * register.
151 */
152 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100153 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
154 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
155 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156 } while (high1 != high2);
157
Chris Wilson5eddb702010-09-11 13:48:45 +0100158 high1 >>= PIPE_FRAME_HIGH_SHIFT;
159 low >>= PIPE_FRAME_LOW_SHIFT;
160 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161}
162
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700163static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800164{
165 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167
168 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800169 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800170 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800171 return 0;
172 }
173
174 return I915_READ(reg);
175}
176
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700177static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100178 int *vpos, int *hpos)
179{
180 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
181 u32 vbl = 0, position = 0;
182 int vbl_start, vbl_end, htotal, vtotal;
183 bool in_vbl = true;
184 int ret = 0;
185
186 if (!i915_pipe_enabled(dev, pipe)) {
187 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800188 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100189 return 0;
190 }
191
192 /* Get vtotal. */
193 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
194
195 if (INTEL_INFO(dev)->gen >= 4) {
196 /* No obvious pixelcount register. Only query vertical
197 * scanout position from Display scan line register.
198 */
199 position = I915_READ(PIPEDSL(pipe));
200
201 /* Decode into vertical scanout position. Don't have
202 * horizontal scanout position.
203 */
204 *vpos = position & 0x1fff;
205 *hpos = 0;
206 } else {
207 /* Have access to pixelcount since start of frame.
208 * We can split this into vertical and horizontal
209 * scanout position.
210 */
211 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
212
213 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
214 *vpos = position / htotal;
215 *hpos = position - (*vpos * htotal);
216 }
217
218 /* Query vblank area. */
219 vbl = I915_READ(VBLANK(pipe));
220
221 /* Test position against vblank region. */
222 vbl_start = vbl & 0x1fff;
223 vbl_end = (vbl >> 16) & 0x1fff;
224
225 if ((*vpos < vbl_start) || (*vpos > vbl_end))
226 in_vbl = false;
227
228 /* Inside "upper part" of vblank area? Apply corrective offset: */
229 if (in_vbl && (*vpos >= vbl_start))
230 *vpos = *vpos - vtotal;
231
232 /* Readouts valid? */
233 if (vbl > 0)
234 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
235
236 /* In vblank? */
237 if (in_vbl)
238 ret |= DRM_SCANOUTPOS_INVBL;
239
240 return ret;
241}
242
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700243static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100244 int *max_error,
245 struct timeval *vblank_time,
246 unsigned flags)
247{
Chris Wilson4041b852011-01-22 10:07:56 +0000248 struct drm_i915_private *dev_priv = dev->dev_private;
249 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100250
Chris Wilson4041b852011-01-22 10:07:56 +0000251 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
252 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100253 return -EINVAL;
254 }
255
256 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000257 crtc = intel_get_crtc_for_pipe(dev, pipe);
258 if (crtc == NULL) {
259 DRM_ERROR("Invalid crtc %d\n", pipe);
260 return -EINVAL;
261 }
262
263 if (!crtc->enabled) {
264 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
265 return -EBUSY;
266 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100267
268 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000269 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
270 vblank_time, flags,
271 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272}
273
Jesse Barnes5ca58282009-03-31 14:11:15 -0700274/*
275 * Handle hotplug events outside the interrupt handler proper.
276 */
277static void i915_hotplug_work_func(struct work_struct *work)
278{
279 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
280 hotplug_work);
281 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700282 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100283 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700284
Keith Packarda65e34c2011-07-25 10:04:56 -0700285 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800286 DRM_DEBUG_KMS("running encoder hotplug functions\n");
287
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
289 if (encoder->hot_plug)
290 encoder->hot_plug(encoder);
291
Keith Packard40ee3382011-07-28 15:31:19 -0700292 mutex_unlock(&mode_config->mutex);
293
Jesse Barnes5ca58282009-03-31 14:11:15 -0700294 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000295 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700296}
297
Jesse Barnesf97108d2010-01-29 11:27:07 -0800298static void i915_handle_rps_change(struct drm_device *dev)
299{
300 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000301 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800302 u8 new_delay = dev_priv->cur_delay;
303
Jesse Barnes7648fa92010-05-20 14:28:11 -0700304 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000305 busy_up = I915_READ(RCPREVBSYTUPAVG);
306 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800307 max_avg = I915_READ(RCBMAXAVG);
308 min_avg = I915_READ(RCBMINAVG);
309
310 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000311 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800312 if (dev_priv->cur_delay != dev_priv->max_delay)
313 new_delay = dev_priv->cur_delay - 1;
314 if (new_delay < dev_priv->max_delay)
315 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000316 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800317 if (dev_priv->cur_delay != dev_priv->min_delay)
318 new_delay = dev_priv->cur_delay + 1;
319 if (new_delay > dev_priv->min_delay)
320 new_delay = dev_priv->min_delay;
321 }
322
Jesse Barnes7648fa92010-05-20 14:28:11 -0700323 if (ironlake_set_drps(dev, new_delay))
324 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800325
326 return;
327}
328
Chris Wilson549f7362010-10-19 11:19:32 +0100329static void notify_ring(struct drm_device *dev,
330 struct intel_ring_buffer *ring)
331{
332 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000333
Chris Wilson475553d2011-01-20 09:52:56 +0000334 if (ring->obj == NULL)
335 return;
336
Chris Wilson6d171cb2012-04-28 09:00:03 +0100337 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000338
Chris Wilson549f7362010-10-19 11:19:32 +0100339 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700340 if (i915_enable_hangcheck) {
341 dev_priv->hangcheck_count = 0;
342 mod_timer(&dev_priv->hangcheck_timer,
343 jiffies +
344 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
345 }
Chris Wilson549f7362010-10-19 11:19:32 +0100346}
347
Ben Widawsky4912d042011-04-25 11:25:20 -0700348static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800349{
Ben Widawsky4912d042011-04-25 11:25:20 -0700350 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
351 rps_work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700352 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100353 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800354
Ben Widawsky4912d042011-04-25 11:25:20 -0700355 spin_lock_irq(&dev_priv->rps_lock);
356 pm_iir = dev_priv->pm_iir;
357 dev_priv->pm_iir = 0;
358 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200359 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700360 spin_unlock_irq(&dev_priv->rps_lock);
361
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100362 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800363 return;
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365 mutex_lock(&dev_priv->dev->struct_mutex);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100366
367 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
368 new_delay = dev_priv->cur_delay + 1;
369 else
370 new_delay = dev_priv->cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Ben Widawsky4912d042011-04-25 11:25:20 -0700372 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800373
Ben Widawsky4912d042011-04-25 11:25:20 -0700374 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800375}
376
Ben Widawskye3689192012-05-25 16:56:22 -0700377
378/**
379 * ivybridge_parity_work - Workqueue called when a parity error interrupt
380 * occurred.
381 * @work: workqueue struct
382 *
383 * Doesn't actually do anything except notify userspace. As a consequence of
384 * this event, userspace should try to remap the bad rows since statistically
385 * it is likely the same row is more likely to go bad again.
386 */
387static void ivybridge_parity_work(struct work_struct *work)
388{
389 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
390 parity_error_work);
391 u32 error_status, row, bank, subbank;
392 char *parity_event[5];
393 uint32_t misccpctl;
394 unsigned long flags;
395
396 /* We must turn off DOP level clock gating to access the L3 registers.
397 * In order to prevent a get/put style interface, acquire struct mutex
398 * any time we access those registers.
399 */
400 mutex_lock(&dev_priv->dev->struct_mutex);
401
402 misccpctl = I915_READ(GEN7_MISCCPCTL);
403 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
404 POSTING_READ(GEN7_MISCCPCTL);
405
406 error_status = I915_READ(GEN7_L3CDERRST1);
407 row = GEN7_PARITY_ERROR_ROW(error_status);
408 bank = GEN7_PARITY_ERROR_BANK(error_status);
409 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
410
411 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
412 GEN7_L3CDERRST1_ENABLE);
413 POSTING_READ(GEN7_L3CDERRST1);
414
415 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
416
417 spin_lock_irqsave(&dev_priv->irq_lock, flags);
418 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
419 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
420 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
421
422 mutex_unlock(&dev_priv->dev->struct_mutex);
423
424 parity_event[0] = "L3_PARITY_ERROR=1";
425 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
426 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
427 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
428 parity_event[4] = NULL;
429
430 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
431 KOBJ_CHANGE, parity_event);
432
433 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
434 row, bank, subbank);
435
436 kfree(parity_event[3]);
437 kfree(parity_event[2]);
438 kfree(parity_event[1]);
439}
440
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200441static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700442{
443 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
444 unsigned long flags;
445
446 if (!IS_IVYBRIDGE(dev))
447 return;
448
449 spin_lock_irqsave(&dev_priv->irq_lock, flags);
450 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
451 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
452 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
453
454 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
455}
456
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200457static void snb_gt_irq_handler(struct drm_device *dev,
458 struct drm_i915_private *dev_priv,
459 u32 gt_iir)
460{
461
462 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
463 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
464 notify_ring(dev, &dev_priv->ring[RCS]);
465 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
466 notify_ring(dev, &dev_priv->ring[VCS]);
467 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
468 notify_ring(dev, &dev_priv->ring[BCS]);
469
470 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
471 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
472 GT_RENDER_CS_ERROR_INTERRUPT)) {
473 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
474 i915_handle_error(dev, false);
475 }
Ben Widawskye3689192012-05-25 16:56:22 -0700476
477 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
478 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200479}
480
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100481static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
482 u32 pm_iir)
483{
484 unsigned long flags;
485
486 /*
487 * IIR bits should never already be set because IMR should
488 * prevent an interrupt from being shown in IIR. The warning
489 * displays a case where we've unsafely cleared
490 * dev_priv->pm_iir. Although missing an interrupt of the same
491 * type is not a problem, it displays a problem in the logic.
492 *
493 * The mask bit in IMR is cleared by rps_work.
494 */
495
496 spin_lock_irqsave(&dev_priv->rps_lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100497 dev_priv->pm_iir |= pm_iir;
498 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
499 POSTING_READ(GEN6_PMIMR);
500 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
501
502 queue_work(dev_priv->wq, &dev_priv->rps_work);
503}
504
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700505static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
506{
507 struct drm_device *dev = (struct drm_device *) arg;
508 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
509 u32 iir, gt_iir, pm_iir;
510 irqreturn_t ret = IRQ_NONE;
511 unsigned long irqflags;
512 int pipe;
513 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700514 bool blc_event;
515
516 atomic_inc(&dev_priv->irq_received);
517
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700518 while (true) {
519 iir = I915_READ(VLV_IIR);
520 gt_iir = I915_READ(GTIIR);
521 pm_iir = I915_READ(GEN6_PMIIR);
522
523 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
524 goto out;
525
526 ret = IRQ_HANDLED;
527
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200528 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700529
530 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
531 for_each_pipe(pipe) {
532 int reg = PIPESTAT(pipe);
533 pipe_stats[pipe] = I915_READ(reg);
534
535 /*
536 * Clear the PIPE*STAT regs before the IIR
537 */
538 if (pipe_stats[pipe] & 0x8000ffff) {
539 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
540 DRM_DEBUG_DRIVER("pipe %c underrun\n",
541 pipe_name(pipe));
542 I915_WRITE(reg, pipe_stats[pipe]);
543 }
544 }
545 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
546
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700547 for_each_pipe(pipe) {
548 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
549 drm_handle_vblank(dev, pipe);
550
551 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
552 intel_prepare_page_flip(dev, pipe);
553 intel_finish_page_flip(dev, pipe);
554 }
555 }
556
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700557 /* Consume port. Then clear IIR or we'll miss events */
558 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
559 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
560
561 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
562 hotplug_status);
563 if (hotplug_status & dev_priv->hotplug_supported_mask)
564 queue_work(dev_priv->wq,
565 &dev_priv->hotplug_work);
566
567 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
568 I915_READ(PORT_HOTPLUG_STAT);
569 }
570
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700571 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
572 blc_event = true;
573
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100574 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
575 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700576
577 I915_WRITE(GTIIR, gt_iir);
578 I915_WRITE(GEN6_PMIIR, pm_iir);
579 I915_WRITE(VLV_IIR, iir);
580 }
581
582out:
583 return ret;
584}
585
Adam Jackson23e81d62012-06-06 15:45:44 -0400586static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800587{
588 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800589 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800590
Jesse Barnes776ad802011-01-04 15:09:39 -0800591 if (pch_iir & SDE_AUDIO_POWER_MASK)
592 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
593 (pch_iir & SDE_AUDIO_POWER_MASK) >>
594 SDE_AUDIO_POWER_SHIFT);
595
596 if (pch_iir & SDE_GMBUS)
597 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
598
599 if (pch_iir & SDE_AUDIO_HDCP_MASK)
600 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
601
602 if (pch_iir & SDE_AUDIO_TRANS_MASK)
603 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
604
605 if (pch_iir & SDE_POISON)
606 DRM_ERROR("PCH poison interrupt\n");
607
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800608 if (pch_iir & SDE_FDI_MASK)
609 for_each_pipe(pipe)
610 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
611 pipe_name(pipe),
612 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800613
614 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
615 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
616
617 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
618 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
619
620 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
621 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
622 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
623 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
624}
625
Adam Jackson23e81d62012-06-06 15:45:44 -0400626static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
627{
628 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
629 int pipe;
630
631 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
632 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
633 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
634 SDE_AUDIO_POWER_SHIFT_CPT);
635
636 if (pch_iir & SDE_AUX_MASK_CPT)
637 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
638
639 if (pch_iir & SDE_GMBUS_CPT)
640 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
641
642 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
643 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
644
645 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
646 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
647
648 if (pch_iir & SDE_FDI_MASK_CPT)
649 for_each_pipe(pipe)
650 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
651 pipe_name(pipe),
652 I915_READ(FDI_RX_IIR(pipe)));
653}
654
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700655static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700656{
657 struct drm_device *dev = (struct drm_device *) arg;
658 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100659 u32 de_iir, gt_iir, de_ier, pm_iir;
660 irqreturn_t ret = IRQ_NONE;
661 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700662
663 atomic_inc(&dev_priv->irq_received);
664
665 /* disable master interrupt before clearing iir */
666 de_ier = I915_READ(DEIER);
667 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100668
669 gt_iir = I915_READ(GTIIR);
670 if (gt_iir) {
671 snb_gt_irq_handler(dev, dev_priv, gt_iir);
672 I915_WRITE(GTIIR, gt_iir);
673 ret = IRQ_HANDLED;
674 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700675
676 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100677 if (de_iir) {
678 if (de_iir & DE_GSE_IVB)
679 intel_opregion_gse_intr(dev);
680
681 for (i = 0; i < 3; i++) {
682 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
683 intel_prepare_page_flip(dev, i);
684 intel_finish_page_flip_plane(dev, i);
685 }
686 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
687 drm_handle_vblank(dev, i);
688 }
689
690 /* check event from PCH */
691 if (de_iir & DE_PCH_EVENT_IVB) {
692 u32 pch_iir = I915_READ(SDEIIR);
693
694 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
695 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400696 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100697
698 /* clear PCH hotplug event before clear CPU irq */
699 I915_WRITE(SDEIIR, pch_iir);
700 }
701
702 I915_WRITE(DEIIR, de_iir);
703 ret = IRQ_HANDLED;
704 }
705
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700706 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100707 if (pm_iir) {
708 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
709 gen6_queue_rps_work(dev_priv, pm_iir);
710 I915_WRITE(GEN6_PMIIR, pm_iir);
711 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700712 }
713
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700714 I915_WRITE(DEIER, de_ier);
715 POSTING_READ(DEIER);
716
717 return ret;
718}
719
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200720static void ilk_gt_irq_handler(struct drm_device *dev,
721 struct drm_i915_private *dev_priv,
722 u32 gt_iir)
723{
724 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
725 notify_ring(dev, &dev_priv->ring[RCS]);
726 if (gt_iir & GT_BSD_USER_INTERRUPT)
727 notify_ring(dev, &dev_priv->ring[VCS]);
728}
729
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700730static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800731{
Jesse Barnes46979952011-04-07 13:53:55 -0700732 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800733 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
734 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800735 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100736 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100737
Jesse Barnes46979952011-04-07 13:53:55 -0700738 atomic_inc(&dev_priv->irq_received);
739
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000740 /* disable master interrupt before clearing iir */
741 de_ier = I915_READ(DEIER);
742 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000743 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000744
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800745 de_iir = I915_READ(DEIIR);
746 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000747 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800748 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800749
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800750 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
751 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800752 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800753
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100754 if (HAS_PCH_CPT(dev))
755 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
756 else
757 hotplug_mask = SDE_HOTPLUG_MASK;
758
Zou Nan haic7c85102010-01-15 10:29:06 +0800759 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800760
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200761 if (IS_GEN5(dev))
762 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
763 else
764 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800765
766 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100767 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800768
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800769 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800770 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100771 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800772 }
773
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800774 if (de_iir & DE_PLANEB_FLIP_DONE) {
775 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100776 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800777 }
Li Pengc062df62010-01-23 00:12:58 +0800778
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800779 if (de_iir & DE_PIPEA_VBLANK)
780 drm_handle_vblank(dev, 0);
781
782 if (de_iir & DE_PIPEB_VBLANK)
783 drm_handle_vblank(dev, 1);
784
Zou Nan haic7c85102010-01-15 10:29:06 +0800785 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800786 if (de_iir & DE_PCH_EVENT) {
787 if (pch_iir & hotplug_mask)
788 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Adam Jackson23e81d62012-06-06 15:45:44 -0400789 if (HAS_PCH_CPT(dev))
790 cpt_irq_handler(dev, pch_iir);
791 else
792 ibx_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800793 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800794
Jesse Barnesf97108d2010-01-29 11:27:07 -0800795 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700796 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800797 i915_handle_rps_change(dev);
798 }
799
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100800 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
801 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800802
Zou Nan haic7c85102010-01-15 10:29:06 +0800803 /* should clear PCH hotplug event before clear CPU irq */
804 I915_WRITE(SDEIIR, pch_iir);
805 I915_WRITE(GTIIR, gt_iir);
806 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700807 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800808
809done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000810 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000811 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000812
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800813 return ret;
814}
815
Jesse Barnes8a905232009-07-11 16:48:03 -0400816/**
817 * i915_error_work_func - do process context error handling work
818 * @work: work struct
819 *
820 * Fire an error uevent so userspace can see that a hang or error
821 * was detected.
822 */
823static void i915_error_work_func(struct work_struct *work)
824{
825 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
826 error_work);
827 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400828 char *error_event[] = { "ERROR=1", NULL };
829 char *reset_event[] = { "RESET=1", NULL };
830 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400831
Ben Gamarif316a422009-09-14 17:48:46 -0400832 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400833
Ben Gamariba1234d2009-09-14 17:48:47 -0400834 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100835 DRM_DEBUG_DRIVER("resetting chip\n");
836 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200837 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100838 atomic_set(&dev_priv->mm.wedged, 0);
839 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400840 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100841 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400842 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400843}
844
Chris Wilson3bd3c932010-08-19 08:19:30 +0100845#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000846static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000847i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000848 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000849{
850 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000851 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100852 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000853
Chris Wilson05394f32010-11-08 19:18:58 +0000854 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000855 return NULL;
856
Chris Wilson05394f32010-11-08 19:18:58 +0000857 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000858
Akshay Joshi0206e352011-08-16 15:34:10 -0400859 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000860 if (dst == NULL)
861 return NULL;
862
Chris Wilson05394f32010-11-08 19:18:58 +0000863 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000864 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700865 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100866 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700867
Chris Wilsone56660d2010-08-07 11:01:26 +0100868 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000869 if (d == NULL)
870 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100871
Andrew Morton788885a2010-05-11 14:07:05 -0700872 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100873 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
874 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100875 void __iomem *s;
876
877 /* Simply ignore tiling or any overlapping fence.
878 * It's part of the error state, and this hopefully
879 * captures what the GPU read.
880 */
881
882 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
883 reloc_offset);
884 memcpy_fromio(d, s, PAGE_SIZE);
885 io_mapping_unmap_atomic(s);
886 } else {
887 void *s;
888
889 drm_clflush_pages(&src->pages[page], 1);
890
891 s = kmap_atomic(src->pages[page]);
892 memcpy(d, s, PAGE_SIZE);
893 kunmap_atomic(s);
894
895 drm_clflush_pages(&src->pages[page], 1);
896 }
Andrew Morton788885a2010-05-11 14:07:05 -0700897 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100898
Chris Wilson9df30792010-02-18 10:24:56 +0000899 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100900
901 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000902 }
903 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000904 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000905
906 return dst;
907
908unwind:
909 while (page--)
910 kfree(dst->pages[page]);
911 kfree(dst);
912 return NULL;
913}
914
915static void
916i915_error_object_free(struct drm_i915_error_object *obj)
917{
918 int page;
919
920 if (obj == NULL)
921 return;
922
923 for (page = 0; page < obj->page_count; page++)
924 kfree(obj->pages[page]);
925
926 kfree(obj);
927}
928
Daniel Vetter742cbee2012-04-27 15:17:39 +0200929void
930i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000931{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200932 struct drm_i915_error_state *error = container_of(error_ref,
933 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000934 int i;
935
Chris Wilson52d39a22012-02-15 11:25:37 +0000936 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
937 i915_error_object_free(error->ring[i].batchbuffer);
938 i915_error_object_free(error->ring[i].ringbuffer);
939 kfree(error->ring[i].requests);
940 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000941
Chris Wilson9df30792010-02-18 10:24:56 +0000942 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100943 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000944 kfree(error);
945}
Chris Wilson1b502472012-04-24 15:47:30 +0100946static void capture_bo(struct drm_i915_error_buffer *err,
947 struct drm_i915_gem_object *obj)
948{
949 err->size = obj->base.size;
950 err->name = obj->base.name;
951 err->seqno = obj->last_rendering_seqno;
952 err->gtt_offset = obj->gtt_offset;
953 err->read_domains = obj->base.read_domains;
954 err->write_domain = obj->base.write_domain;
955 err->fence_reg = obj->fence_reg;
956 err->pinned = 0;
957 if (obj->pin_count > 0)
958 err->pinned = 1;
959 if (obj->user_pin_count > 0)
960 err->pinned = -1;
961 err->tiling = obj->tiling_mode;
962 err->dirty = obj->dirty;
963 err->purgeable = obj->madv != I915_MADV_WILLNEED;
964 err->ring = obj->ring ? obj->ring->id : -1;
965 err->cache_level = obj->cache_level;
966}
Chris Wilson9df30792010-02-18 10:24:56 +0000967
Chris Wilson1b502472012-04-24 15:47:30 +0100968static u32 capture_active_bo(struct drm_i915_error_buffer *err,
969 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000970{
971 struct drm_i915_gem_object *obj;
972 int i = 0;
973
974 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100975 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000976 if (++i == count)
977 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100978 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000979
Chris Wilson1b502472012-04-24 15:47:30 +0100980 return i;
981}
982
983static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
984 int count, struct list_head *head)
985{
986 struct drm_i915_gem_object *obj;
987 int i = 0;
988
989 list_for_each_entry(obj, head, gtt_list) {
990 if (obj->pin_count == 0)
991 continue;
992
993 capture_bo(err++, obj);
994 if (++i == count)
995 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000996 }
997
998 return i;
999}
1000
Chris Wilson748ebc62010-10-24 10:28:47 +01001001static void i915_gem_record_fences(struct drm_device *dev,
1002 struct drm_i915_error_state *error)
1003{
1004 struct drm_i915_private *dev_priv = dev->dev_private;
1005 int i;
1006
1007 /* Fences */
1008 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001009 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001010 case 6:
1011 for (i = 0; i < 16; i++)
1012 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1013 break;
1014 case 5:
1015 case 4:
1016 for (i = 0; i < 16; i++)
1017 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1018 break;
1019 case 3:
1020 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1021 for (i = 0; i < 8; i++)
1022 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1023 case 2:
1024 for (i = 0; i < 8; i++)
1025 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1026 break;
1027
1028 }
1029}
1030
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001031static struct drm_i915_error_object *
1032i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1033 struct intel_ring_buffer *ring)
1034{
1035 struct drm_i915_gem_object *obj;
1036 u32 seqno;
1037
1038 if (!ring->get_seqno)
1039 return NULL;
1040
1041 seqno = ring->get_seqno(ring);
1042 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1043 if (obj->ring != ring)
1044 continue;
1045
Chris Wilsonc37d9a52011-01-12 20:33:01 +00001046 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001047 continue;
1048
1049 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1050 continue;
1051
1052 /* We need to copy these to an anonymous buffer as the simplest
1053 * method to avoid being overwritten by userspace.
1054 */
1055 return i915_error_object_create(dev_priv, obj);
1056 }
1057
1058 return NULL;
1059}
1060
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001061static void i915_record_ring_state(struct drm_device *dev,
1062 struct drm_i915_error_state *error,
1063 struct intel_ring_buffer *ring)
1064{
1065 struct drm_i915_private *dev_priv = dev->dev_private;
1066
Daniel Vetter33f3f512011-12-14 13:57:39 +01001067 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001068 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001069 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001070 error->semaphore_mboxes[ring->id][0]
1071 = I915_READ(RING_SYNC_0(ring->mmio_base));
1072 error->semaphore_mboxes[ring->id][1]
1073 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001074 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001075
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001076 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001077 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001078 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1079 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1080 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001081 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001082 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001083 error->instdone1 = I915_READ(INSTDONE1);
1084 error->bbaddr = I915_READ64(BB_ADDR);
1085 }
1086 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001087 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001088 error->ipeir[ring->id] = I915_READ(IPEIR);
1089 error->ipehr[ring->id] = I915_READ(IPEHR);
1090 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001091 }
1092
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001093 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001094 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001095 error->seqno[ring->id] = ring->get_seqno(ring);
1096 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001097 error->head[ring->id] = I915_READ_HEAD(ring);
1098 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001099
1100 error->cpu_ring_head[ring->id] = ring->head;
1101 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001102}
1103
Chris Wilson52d39a22012-02-15 11:25:37 +00001104static void i915_gem_record_rings(struct drm_device *dev,
1105 struct drm_i915_error_state *error)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001108 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001109 struct drm_i915_gem_request *request;
1110 int i, count;
1111
Chris Wilsonb4519512012-05-11 14:29:30 +01001112 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001113 i915_record_ring_state(dev, error, ring);
1114
1115 error->ring[i].batchbuffer =
1116 i915_error_first_batchbuffer(dev_priv, ring);
1117
1118 error->ring[i].ringbuffer =
1119 i915_error_object_create(dev_priv, ring->obj);
1120
1121 count = 0;
1122 list_for_each_entry(request, &ring->request_list, list)
1123 count++;
1124
1125 error->ring[i].num_requests = count;
1126 error->ring[i].requests =
1127 kmalloc(count*sizeof(struct drm_i915_error_request),
1128 GFP_ATOMIC);
1129 if (error->ring[i].requests == NULL) {
1130 error->ring[i].num_requests = 0;
1131 continue;
1132 }
1133
1134 count = 0;
1135 list_for_each_entry(request, &ring->request_list, list) {
1136 struct drm_i915_error_request *erq;
1137
1138 erq = &error->ring[i].requests[count++];
1139 erq->seqno = request->seqno;
1140 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001141 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001142 }
1143 }
1144}
1145
Jesse Barnes8a905232009-07-11 16:48:03 -04001146/**
1147 * i915_capture_error_state - capture an error record for later analysis
1148 * @dev: drm device
1149 *
1150 * Should be called when an error is detected (either a hang or an error
1151 * interrupt) to capture error state from the time of the error. Fills
1152 * out a structure which becomes available in debugfs for user level tools
1153 * to pick up.
1154 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001155static void i915_capture_error_state(struct drm_device *dev)
1156{
1157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001158 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001159 struct drm_i915_error_state *error;
1160 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001161 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001162
1163 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001164 error = dev_priv->first_error;
1165 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1166 if (error)
1167 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001168
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001170 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001171 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001172 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1173 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001174 }
1175
Chris Wilsonb6f78332011-02-01 14:15:55 +00001176 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1177 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001178
Daniel Vetter742cbee2012-04-27 15:17:39 +02001179 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001180 error->eir = I915_READ(EIR);
1181 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001182 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001183
1184 if (HAS_PCH_SPLIT(dev))
1185 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1186 else if (IS_VALLEYVIEW(dev))
1187 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1188 else if (IS_GEN2(dev))
1189 error->ier = I915_READ16(IER);
1190 else
1191 error->ier = I915_READ(IER);
1192
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001193 for_each_pipe(pipe)
1194 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001195
Daniel Vetter33f3f512011-12-14 13:57:39 +01001196 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001197 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001198 error->done_reg = I915_READ(DONE_REG);
1199 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001200
Chris Wilson748ebc62010-10-24 10:28:47 +01001201 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001202 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001203
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001204 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001205 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001206 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001207
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001208 i = 0;
1209 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1210 i++;
1211 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001212 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1213 if (obj->pin_count)
1214 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001215 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001216
Chris Wilson8e934db2011-01-24 12:34:00 +00001217 error->active_bo = NULL;
1218 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001219 if (i) {
1220 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001221 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001222 if (error->active_bo)
1223 error->pinned_bo =
1224 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001225 }
1226
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001227 if (error->active_bo)
1228 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001229 capture_active_bo(error->active_bo,
1230 error->active_bo_count,
1231 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001232
1233 if (error->pinned_bo)
1234 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001235 capture_pinned_bo(error->pinned_bo,
1236 error->pinned_bo_count,
1237 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001238
Jesse Barnes8a905232009-07-11 16:48:03 -04001239 do_gettimeofday(&error->time);
1240
Chris Wilson6ef3d422010-08-04 20:26:07 +01001241 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001242 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001243
Chris Wilson9df30792010-02-18 10:24:56 +00001244 spin_lock_irqsave(&dev_priv->error_lock, flags);
1245 if (dev_priv->first_error == NULL) {
1246 dev_priv->first_error = error;
1247 error = NULL;
1248 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001249 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001250
1251 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001252 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001253}
1254
1255void i915_destroy_error_state(struct drm_device *dev)
1256{
1257 struct drm_i915_private *dev_priv = dev->dev_private;
1258 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001259 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001260
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001261 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001262 error = dev_priv->first_error;
1263 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001264 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001265
1266 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001267 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001268}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001269#else
1270#define i915_capture_error_state(x)
1271#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001272
Chris Wilson35aed2e2010-05-27 13:18:12 +01001273static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001274{
1275 struct drm_i915_private *dev_priv = dev->dev_private;
1276 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001277 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001278
Chris Wilson35aed2e2010-05-27 13:18:12 +01001279 if (!eir)
1280 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001281
Joe Perchesa70491c2012-03-18 13:00:11 -07001282 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001283
1284 if (IS_G4X(dev)) {
1285 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1286 u32 ipeir = I915_READ(IPEIR_I965);
1287
Joe Perchesa70491c2012-03-18 13:00:11 -07001288 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1289 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1290 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001291 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001292 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1293 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1294 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001295 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001296 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001297 }
1298 if (eir & GM45_ERROR_PAGE_TABLE) {
1299 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001300 pr_err("page table error\n");
1301 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001302 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001303 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001304 }
1305 }
1306
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001307 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001308 if (eir & I915_ERROR_PAGE_TABLE) {
1309 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001310 pr_err("page table error\n");
1311 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001312 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001313 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001314 }
1315 }
1316
1317 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001318 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001320 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001321 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001322 /* pipestat has already been acked */
1323 }
1324 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001325 pr_err("instruction error\n");
1326 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001327 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001328 u32 ipeir = I915_READ(IPEIR);
1329
Joe Perchesa70491c2012-03-18 13:00:11 -07001330 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1331 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1332 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1333 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001334 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001335 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001336 } else {
1337 u32 ipeir = I915_READ(IPEIR_I965);
1338
Joe Perchesa70491c2012-03-18 13:00:11 -07001339 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1340 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1341 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001342 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001343 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1344 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1345 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001346 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001347 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001348 }
1349 }
1350
1351 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001352 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001353 eir = I915_READ(EIR);
1354 if (eir) {
1355 /*
1356 * some errors might have become stuck,
1357 * mask them.
1358 */
1359 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1360 I915_WRITE(EMR, I915_READ(EMR) | eir);
1361 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1362 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001363}
1364
1365/**
1366 * i915_handle_error - handle an error interrupt
1367 * @dev: drm device
1368 *
1369 * Do some basic checking of regsiter state at error interrupt time and
1370 * dump it to the syslog. Also call i915_capture_error_state() to make
1371 * sure we get a record and make it available in debugfs. Fire a uevent
1372 * so userspace knows something bad happened (should trigger collection
1373 * of a ring dump etc.).
1374 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001375void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001376{
1377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001378 struct intel_ring_buffer *ring;
1379 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001380
1381 i915_capture_error_state(dev);
1382 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001383
Ben Gamariba1234d2009-09-14 17:48:47 -04001384 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001385 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001386 atomic_set(&dev_priv->mm.wedged, 1);
1387
Ben Gamari11ed50e2009-09-14 17:48:45 -04001388 /*
1389 * Wakeup waiting processes so they don't hang
1390 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001391 for_each_ring(ring, dev_priv, i)
1392 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001393 }
1394
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001395 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001396}
1397
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001398static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1399{
1400 drm_i915_private_t *dev_priv = dev->dev_private;
1401 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001403 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001404 struct intel_unpin_work *work;
1405 unsigned long flags;
1406 bool stall_detected;
1407
1408 /* Ignore early vblank irqs */
1409 if (intel_crtc == NULL)
1410 return;
1411
1412 spin_lock_irqsave(&dev->event_lock, flags);
1413 work = intel_crtc->unpin_work;
1414
1415 if (work == NULL || work->pending || !work->enable_stall_check) {
1416 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1417 spin_unlock_irqrestore(&dev->event_lock, flags);
1418 return;
1419 }
1420
1421 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001422 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001423 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001424 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001425 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1426 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001427 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001428 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001429 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001430 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001431 crtc->x * crtc->fb->bits_per_pixel/8);
1432 }
1433
1434 spin_unlock_irqrestore(&dev->event_lock, flags);
1435
1436 if (stall_detected) {
1437 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1438 intel_prepare_page_flip(dev, intel_crtc->plane);
1439 }
1440}
1441
Keith Packard42f52ef2008-10-18 19:39:29 -07001442/* Called from drm generic code, passed 'crtc' which
1443 * we use as a pipe index
1444 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001445static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001446{
1447 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001448 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001449
Chris Wilson5eddb702010-09-11 13:48:45 +01001450 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001451 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001452
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001453 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001454 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001455 i915_enable_pipestat(dev_priv, pipe,
1456 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001457 else
Keith Packard7c463582008-11-04 02:03:27 -08001458 i915_enable_pipestat(dev_priv, pipe,
1459 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001460
1461 /* maintain vblank delivery even in deep C-states */
1462 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001463 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001465
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001466 return 0;
1467}
1468
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001469static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001470{
1471 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1472 unsigned long irqflags;
1473
1474 if (!i915_pipe_enabled(dev, pipe))
1475 return -EINVAL;
1476
1477 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1478 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001479 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001480 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1481
1482 return 0;
1483}
1484
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001485static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001486{
1487 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1488 unsigned long irqflags;
1489
1490 if (!i915_pipe_enabled(dev, pipe))
1491 return -EINVAL;
1492
1493 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001494 ironlake_enable_display_irq(dev_priv,
1495 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001496 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1497
1498 return 0;
1499}
1500
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001501static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1502{
1503 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1504 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001505 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001506
1507 if (!i915_pipe_enabled(dev, pipe))
1508 return -EINVAL;
1509
1510 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001511 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001512 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001513 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001514 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001515 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001516 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001517 i915_enable_pipestat(dev_priv, pipe,
1518 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001519 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1520
1521 return 0;
1522}
1523
Keith Packard42f52ef2008-10-18 19:39:29 -07001524/* Called from drm generic code, passed 'crtc' which
1525 * we use as a pipe index
1526 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001527static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001528{
1529 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001530 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001531
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001532 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001533 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001534 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001535
Jesse Barnesf796cf82011-04-07 13:58:17 -07001536 i915_disable_pipestat(dev_priv, pipe,
1537 PIPE_VBLANK_INTERRUPT_ENABLE |
1538 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1539 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1540}
1541
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001542static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001543{
1544 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1545 unsigned long irqflags;
1546
1547 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1548 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001549 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001550 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001551}
1552
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001553static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001554{
1555 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1556 unsigned long irqflags;
1557
1558 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001559 ironlake_disable_display_irq(dev_priv,
1560 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001561 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1562}
1563
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001564static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1565{
1566 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1567 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001568 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001569
1570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001571 i915_disable_pipestat(dev_priv, pipe,
1572 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001573 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001574 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001575 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001576 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001577 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001578 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1580}
1581
Chris Wilson893eead2010-10-27 14:44:35 +01001582static u32
1583ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001584{
Chris Wilson893eead2010-10-27 14:44:35 +01001585 return list_entry(ring->request_list.prev,
1586 struct drm_i915_gem_request, list)->seqno;
1587}
1588
1589static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1590{
1591 if (list_empty(&ring->request_list) ||
1592 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1593 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001594 if (waitqueue_active(&ring->irq_queue)) {
1595 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1596 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001597 wake_up_all(&ring->irq_queue);
1598 *err = true;
1599 }
1600 return true;
1601 }
1602 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001603}
1604
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605static bool kick_ring(struct intel_ring_buffer *ring)
1606{
1607 struct drm_device *dev = ring->dev;
1608 struct drm_i915_private *dev_priv = dev->dev_private;
1609 u32 tmp = I915_READ_CTL(ring);
1610 if (tmp & RING_WAIT) {
1611 DRM_ERROR("Kicking stuck wait on %s\n",
1612 ring->name);
1613 I915_WRITE_CTL(ring, tmp);
1614 return true;
1615 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001616 return false;
1617}
1618
Chris Wilsond1e61e72012-04-10 17:00:41 +01001619static bool i915_hangcheck_hung(struct drm_device *dev)
1620{
1621 drm_i915_private_t *dev_priv = dev->dev_private;
1622
1623 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001624 bool hung = true;
1625
Chris Wilsond1e61e72012-04-10 17:00:41 +01001626 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1627 i915_handle_error(dev, true);
1628
1629 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001630 struct intel_ring_buffer *ring;
1631 int i;
1632
Chris Wilsond1e61e72012-04-10 17:00:41 +01001633 /* Is the chip hanging on a WAIT_FOR_EVENT?
1634 * If so we can simply poke the RB_WAIT bit
1635 * and break the hang. This should work on
1636 * all but the second generation chipsets.
1637 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001638 for_each_ring(ring, dev_priv, i)
1639 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001640 }
1641
Chris Wilsonb4519512012-05-11 14:29:30 +01001642 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001643 }
1644
1645 return false;
1646}
1647
Ben Gamarif65d9422009-09-14 17:48:44 -04001648/**
1649 * This is called when the chip hasn't reported back with completed
1650 * batchbuffers in a long time. The first time this is called we simply record
1651 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1652 * again, we assume the chip is wedged and try to fix it.
1653 */
1654void i915_hangcheck_elapsed(unsigned long data)
1655{
1656 struct drm_device *dev = (struct drm_device *)data;
1657 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001658 uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
1659 struct intel_ring_buffer *ring;
1660 bool err = false, idle;
1661 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001662
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001663 if (!i915_enable_hangcheck)
1664 return;
1665
Chris Wilsonb4519512012-05-11 14:29:30 +01001666 memset(acthd, 0, sizeof(acthd));
1667 idle = true;
1668 for_each_ring(ring, dev_priv, i) {
1669 idle &= i915_hangcheck_ring_idle(ring, &err);
1670 acthd[i] = intel_ring_get_active_head(ring);
1671 }
1672
Chris Wilson893eead2010-10-27 14:44:35 +01001673 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001674 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001675 if (err) {
1676 if (i915_hangcheck_hung(dev))
1677 return;
1678
Chris Wilson893eead2010-10-27 14:44:35 +01001679 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001680 }
1681
1682 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001683 return;
1684 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001685
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001686 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001687 instdone = I915_READ(INSTDONE);
1688 instdone1 = 0;
1689 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001690 instdone = I915_READ(INSTDONE_I965);
1691 instdone1 = I915_READ(INSTDONE1);
1692 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001693
Chris Wilsonb4519512012-05-11 14:29:30 +01001694 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001695 dev_priv->last_instdone == instdone &&
1696 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001697 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001698 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001699 } else {
1700 dev_priv->hangcheck_count = 0;
1701
Chris Wilsonb4519512012-05-11 14:29:30 +01001702 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001703 dev_priv->last_instdone = instdone;
1704 dev_priv->last_instdone1 = instdone1;
1705 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001706
Chris Wilson893eead2010-10-27 14:44:35 +01001707repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001708 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001709 mod_timer(&dev_priv->hangcheck_timer,
1710 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001711}
1712
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713/* drm_dma.h hooks
1714*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001715static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001716{
1717 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1718
Jesse Barnes46979952011-04-07 13:53:55 -07001719 atomic_set(&dev_priv->irq_received, 0);
1720
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001721 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001722
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001723 /* XXX hotplug from PCH */
1724
1725 I915_WRITE(DEIMR, 0xffffffff);
1726 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001727 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001728
1729 /* and GT */
1730 I915_WRITE(GTIMR, 0xffffffff);
1731 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001732 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001733
1734 /* south display irq */
1735 I915_WRITE(SDEIMR, 0xffffffff);
1736 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001737 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001738}
1739
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001740static void valleyview_irq_preinstall(struct drm_device *dev)
1741{
1742 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1743 int pipe;
1744
1745 atomic_set(&dev_priv->irq_received, 0);
1746
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001747 /* VLV magic */
1748 I915_WRITE(VLV_IMR, 0);
1749 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1750 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1751 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1752
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001753 /* and GT */
1754 I915_WRITE(GTIIR, I915_READ(GTIIR));
1755 I915_WRITE(GTIIR, I915_READ(GTIIR));
1756 I915_WRITE(GTIMR, 0xffffffff);
1757 I915_WRITE(GTIER, 0x0);
1758 POSTING_READ(GTIER);
1759
1760 I915_WRITE(DPINVGTT, 0xff);
1761
1762 I915_WRITE(PORT_HOTPLUG_EN, 0);
1763 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1764 for_each_pipe(pipe)
1765 I915_WRITE(PIPESTAT(pipe), 0xffff);
1766 I915_WRITE(VLV_IIR, 0xffffffff);
1767 I915_WRITE(VLV_IMR, 0xffffffff);
1768 I915_WRITE(VLV_IER, 0x0);
1769 POSTING_READ(VLV_IER);
1770}
1771
Keith Packard7fe0b972011-09-19 13:31:02 -07001772/*
1773 * Enable digital hotplug on the PCH, and configure the DP short pulse
1774 * duration to 2ms (which is the minimum in the Display Port spec)
1775 *
1776 * This register is the same on all known PCH chips.
1777 */
1778
1779static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1780{
1781 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1782 u32 hotplug;
1783
1784 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1785 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1786 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1787 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1788 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1789 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1790}
1791
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001792static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001793{
1794 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1795 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001796 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1797 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001798 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001799 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001800
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001801 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001802
1803 /* should always can generate irq */
1804 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001805 I915_WRITE(DEIMR, dev_priv->irq_mask);
1806 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001807 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001808
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001810
1811 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001812 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001813
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 if (IS_GEN6(dev))
1815 render_irqs =
1816 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001817 GEN6_BSD_USER_INTERRUPT |
1818 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001819 else
1820 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001821 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001822 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001823 GT_BSD_USER_INTERRUPT;
1824 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001825 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001826
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001827 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001828 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1829 SDE_PORTB_HOTPLUG_CPT |
1830 SDE_PORTC_HOTPLUG_CPT |
1831 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001832 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001833 hotplug_mask = (SDE_CRT_HOTPLUG |
1834 SDE_PORTB_HOTPLUG |
1835 SDE_PORTC_HOTPLUG |
1836 SDE_PORTD_HOTPLUG |
1837 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001838 }
1839
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001840 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001841
1842 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001843 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1844 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001845 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001846
Keith Packard7fe0b972011-09-19 13:31:02 -07001847 ironlake_enable_pch_hotplug(dev);
1848
Jesse Barnesf97108d2010-01-29 11:27:07 -08001849 if (IS_IRONLAKE_M(dev)) {
1850 /* Clear & enable PCU event interrupts */
1851 I915_WRITE(DEIIR, DE_PCU_EVENT);
1852 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1853 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1854 }
1855
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001856 return 0;
1857}
1858
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001859static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001860{
1861 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1862 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001863 u32 display_mask =
1864 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1865 DE_PLANEC_FLIP_DONE_IVB |
1866 DE_PLANEB_FLIP_DONE_IVB |
1867 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001868 u32 render_irqs;
1869 u32 hotplug_mask;
1870
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001871 dev_priv->irq_mask = ~display_mask;
1872
1873 /* should always can generate irq */
1874 I915_WRITE(DEIIR, I915_READ(DEIIR));
1875 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001876 I915_WRITE(DEIER,
1877 display_mask |
1878 DE_PIPEC_VBLANK_IVB |
1879 DE_PIPEB_VBLANK_IVB |
1880 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001881 POSTING_READ(DEIER);
1882
Ben Widawsky15b9f802012-05-25 16:56:23 -07001883 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001884
1885 I915_WRITE(GTIIR, I915_READ(GTIIR));
1886 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1887
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001888 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001889 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001890 I915_WRITE(GTIER, render_irqs);
1891 POSTING_READ(GTIER);
1892
1893 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1894 SDE_PORTB_HOTPLUG_CPT |
1895 SDE_PORTC_HOTPLUG_CPT |
1896 SDE_PORTD_HOTPLUG_CPT);
1897 dev_priv->pch_irq_mask = ~hotplug_mask;
1898
1899 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1900 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1901 I915_WRITE(SDEIER, hotplug_mask);
1902 POSTING_READ(SDEIER);
1903
Keith Packard7fe0b972011-09-19 13:31:02 -07001904 ironlake_enable_pch_hotplug(dev);
1905
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001906 return 0;
1907}
1908
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001909static int valleyview_irq_postinstall(struct drm_device *dev)
1910{
1911 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001912 u32 enable_mask;
1913 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001914 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001915 u16 msid;
1916
1917 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001918 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1919 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1920 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001921 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1922
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001923 /*
1924 *Leave vblank interrupts masked initially. enable/disable will
1925 * toggle them based on usage.
1926 */
1927 dev_priv->irq_mask = (~enable_mask) |
1928 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1929 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001930
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001931 dev_priv->pipestat[0] = 0;
1932 dev_priv->pipestat[1] = 0;
1933
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001934 /* Hack for broken MSIs on VLV */
1935 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1936 pci_read_config_word(dev->pdev, 0x98, &msid);
1937 msid &= 0xff; /* mask out delivery bits */
1938 msid |= (1<<14);
1939 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1940
1941 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1942 I915_WRITE(VLV_IER, enable_mask);
1943 I915_WRITE(VLV_IIR, 0xffffffff);
1944 I915_WRITE(PIPESTAT(0), 0xffff);
1945 I915_WRITE(PIPESTAT(1), 0xffff);
1946 POSTING_READ(VLV_IER);
1947
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001948 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1949 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1950
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001951 I915_WRITE(VLV_IIR, 0xffffffff);
1952 I915_WRITE(VLV_IIR, 0xffffffff);
1953
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001954 dev_priv->gt_irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001955
1956 I915_WRITE(GTIIR, I915_READ(GTIIR));
1957 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001958 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1959 I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1960 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
1961 GT_GEN6_BLT_USER_INTERRUPT |
1962 GT_GEN6_BSD_USER_INTERRUPT |
1963 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1964 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1965 GT_PIPE_NOTIFY |
1966 GT_RENDER_CS_ERROR_INTERRUPT |
1967 GT_SYNC_STATUS |
1968 GT_USER_INTERRUPT);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001969 POSTING_READ(GTIER);
1970
1971 /* ack & enable invalid PTE error interrupts */
1972#if 0 /* FIXME: add support to irq handler for checking these bits */
1973 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1974 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1975#endif
1976
1977 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1978#if 0 /* FIXME: check register definitions; some have moved */
1979 /* Note HDMI and DP share bits */
1980 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1981 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1982 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1983 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1984 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1985 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1986 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1987 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1988 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1989 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1990 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1991 hotplug_en |= CRT_HOTPLUG_INT_EN;
1992 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1993 }
1994#endif
1995
1996 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1997
1998 return 0;
1999}
2000
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002001static void valleyview_irq_uninstall(struct drm_device *dev)
2002{
2003 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2004 int pipe;
2005
2006 if (!dev_priv)
2007 return;
2008
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002009 for_each_pipe(pipe)
2010 I915_WRITE(PIPESTAT(pipe), 0xffff);
2011
2012 I915_WRITE(HWSTAM, 0xffffffff);
2013 I915_WRITE(PORT_HOTPLUG_EN, 0);
2014 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2015 for_each_pipe(pipe)
2016 I915_WRITE(PIPESTAT(pipe), 0xffff);
2017 I915_WRITE(VLV_IIR, 0xffffffff);
2018 I915_WRITE(VLV_IMR, 0xffffffff);
2019 I915_WRITE(VLV_IER, 0x0);
2020 POSTING_READ(VLV_IER);
2021}
2022
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002023static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002024{
2025 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002026
2027 if (!dev_priv)
2028 return;
2029
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002030 I915_WRITE(HWSTAM, 0xffffffff);
2031
2032 I915_WRITE(DEIMR, 0xffffffff);
2033 I915_WRITE(DEIER, 0x0);
2034 I915_WRITE(DEIIR, I915_READ(DEIIR));
2035
2036 I915_WRITE(GTIMR, 0xffffffff);
2037 I915_WRITE(GTIER, 0x0);
2038 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002039
2040 I915_WRITE(SDEIMR, 0xffffffff);
2041 I915_WRITE(SDEIER, 0x0);
2042 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002043}
2044
Chris Wilsonc2798b12012-04-22 21:13:57 +01002045static void i8xx_irq_preinstall(struct drm_device * dev)
2046{
2047 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2048 int pipe;
2049
2050 atomic_set(&dev_priv->irq_received, 0);
2051
2052 for_each_pipe(pipe)
2053 I915_WRITE(PIPESTAT(pipe), 0);
2054 I915_WRITE16(IMR, 0xffff);
2055 I915_WRITE16(IER, 0x0);
2056 POSTING_READ16(IER);
2057}
2058
2059static int i8xx_irq_postinstall(struct drm_device *dev)
2060{
2061 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2062
Chris Wilsonc2798b12012-04-22 21:13:57 +01002063 dev_priv->pipestat[0] = 0;
2064 dev_priv->pipestat[1] = 0;
2065
2066 I915_WRITE16(EMR,
2067 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2068
2069 /* Unmask the interrupts that we always want on. */
2070 dev_priv->irq_mask =
2071 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2072 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2073 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2074 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2075 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2076 I915_WRITE16(IMR, dev_priv->irq_mask);
2077
2078 I915_WRITE16(IER,
2079 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2080 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2081 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2082 I915_USER_INTERRUPT);
2083 POSTING_READ16(IER);
2084
2085 return 0;
2086}
2087
2088static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2089{
2090 struct drm_device *dev = (struct drm_device *) arg;
2091 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002092 u16 iir, new_iir;
2093 u32 pipe_stats[2];
2094 unsigned long irqflags;
2095 int irq_received;
2096 int pipe;
2097 u16 flip_mask =
2098 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2099 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2100
2101 atomic_inc(&dev_priv->irq_received);
2102
2103 iir = I915_READ16(IIR);
2104 if (iir == 0)
2105 return IRQ_NONE;
2106
2107 while (iir & ~flip_mask) {
2108 /* Can't rely on pipestat interrupt bit in iir as it might
2109 * have been cleared after the pipestat interrupt was received.
2110 * It doesn't set the bit in iir again, but it still produces
2111 * interrupts (for non-MSI).
2112 */
2113 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2114 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2115 i915_handle_error(dev, false);
2116
2117 for_each_pipe(pipe) {
2118 int reg = PIPESTAT(pipe);
2119 pipe_stats[pipe] = I915_READ(reg);
2120
2121 /*
2122 * Clear the PIPE*STAT regs before the IIR
2123 */
2124 if (pipe_stats[pipe] & 0x8000ffff) {
2125 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2126 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2127 pipe_name(pipe));
2128 I915_WRITE(reg, pipe_stats[pipe]);
2129 irq_received = 1;
2130 }
2131 }
2132 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2133
2134 I915_WRITE16(IIR, iir & ~flip_mask);
2135 new_iir = I915_READ16(IIR); /* Flush posted writes */
2136
Daniel Vetterd05c6172012-04-26 23:28:09 +02002137 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002138
2139 if (iir & I915_USER_INTERRUPT)
2140 notify_ring(dev, &dev_priv->ring[RCS]);
2141
2142 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2143 drm_handle_vblank(dev, 0)) {
2144 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2145 intel_prepare_page_flip(dev, 0);
2146 intel_finish_page_flip(dev, 0);
2147 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2148 }
2149 }
2150
2151 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2152 drm_handle_vblank(dev, 1)) {
2153 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2154 intel_prepare_page_flip(dev, 1);
2155 intel_finish_page_flip(dev, 1);
2156 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2157 }
2158 }
2159
2160 iir = new_iir;
2161 }
2162
2163 return IRQ_HANDLED;
2164}
2165
2166static void i8xx_irq_uninstall(struct drm_device * dev)
2167{
2168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2169 int pipe;
2170
Chris Wilsonc2798b12012-04-22 21:13:57 +01002171 for_each_pipe(pipe) {
2172 /* Clear enable bits; then clear status bits */
2173 I915_WRITE(PIPESTAT(pipe), 0);
2174 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2175 }
2176 I915_WRITE16(IMR, 0xffff);
2177 I915_WRITE16(IER, 0x0);
2178 I915_WRITE16(IIR, I915_READ16(IIR));
2179}
2180
Chris Wilsona266c7d2012-04-24 22:59:44 +01002181static void i915_irq_preinstall(struct drm_device * dev)
2182{
2183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2184 int pipe;
2185
2186 atomic_set(&dev_priv->irq_received, 0);
2187
2188 if (I915_HAS_HOTPLUG(dev)) {
2189 I915_WRITE(PORT_HOTPLUG_EN, 0);
2190 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2191 }
2192
Chris Wilson00d98eb2012-04-24 22:59:48 +01002193 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002194 for_each_pipe(pipe)
2195 I915_WRITE(PIPESTAT(pipe), 0);
2196 I915_WRITE(IMR, 0xffffffff);
2197 I915_WRITE(IER, 0x0);
2198 POSTING_READ(IER);
2199}
2200
2201static int i915_irq_postinstall(struct drm_device *dev)
2202{
2203 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002204 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002205
Chris Wilsona266c7d2012-04-24 22:59:44 +01002206 dev_priv->pipestat[0] = 0;
2207 dev_priv->pipestat[1] = 0;
2208
Chris Wilson38bde182012-04-24 22:59:50 +01002209 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2210
2211 /* Unmask the interrupts that we always want on. */
2212 dev_priv->irq_mask =
2213 ~(I915_ASLE_INTERRUPT |
2214 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2215 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2216 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2217 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2218 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2219
2220 enable_mask =
2221 I915_ASLE_INTERRUPT |
2222 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2223 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2224 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2225 I915_USER_INTERRUPT;
2226
Chris Wilsona266c7d2012-04-24 22:59:44 +01002227 if (I915_HAS_HOTPLUG(dev)) {
2228 /* Enable in IER... */
2229 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2230 /* and unmask in IMR */
2231 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2232 }
2233
Chris Wilsona266c7d2012-04-24 22:59:44 +01002234 I915_WRITE(IMR, dev_priv->irq_mask);
2235 I915_WRITE(IER, enable_mask);
2236 POSTING_READ(IER);
2237
2238 if (I915_HAS_HOTPLUG(dev)) {
2239 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2240
Chris Wilsona266c7d2012-04-24 22:59:44 +01002241 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2242 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2243 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2244 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2245 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2246 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002247 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002248 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002249 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002250 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2251 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2252 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002253 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2254 }
2255
2256 /* Ignore TV since it's buggy */
2257
2258 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2259 }
2260
2261 intel_opregion_enable_asle(dev);
2262
2263 return 0;
2264}
2265
2266static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2267{
2268 struct drm_device *dev = (struct drm_device *) arg;
2269 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002270 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002271 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002272 u32 flip_mask =
2273 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2274 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2275 u32 flip[2] = {
2276 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2277 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2278 };
2279 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002280
2281 atomic_inc(&dev_priv->irq_received);
2282
2283 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002284 do {
2285 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002286 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002287
2288 /* Can't rely on pipestat interrupt bit in iir as it might
2289 * have been cleared after the pipestat interrupt was received.
2290 * It doesn't set the bit in iir again, but it still produces
2291 * interrupts (for non-MSI).
2292 */
2293 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2294 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2295 i915_handle_error(dev, false);
2296
2297 for_each_pipe(pipe) {
2298 int reg = PIPESTAT(pipe);
2299 pipe_stats[pipe] = I915_READ(reg);
2300
Chris Wilson38bde182012-04-24 22:59:50 +01002301 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002302 if (pipe_stats[pipe] & 0x8000ffff) {
2303 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2304 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2305 pipe_name(pipe));
2306 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002307 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002308 }
2309 }
2310 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2311
2312 if (!irq_received)
2313 break;
2314
Chris Wilsona266c7d2012-04-24 22:59:44 +01002315 /* Consume port. Then clear IIR or we'll miss events */
2316 if ((I915_HAS_HOTPLUG(dev)) &&
2317 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2318 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2319
2320 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2321 hotplug_status);
2322 if (hotplug_status & dev_priv->hotplug_supported_mask)
2323 queue_work(dev_priv->wq,
2324 &dev_priv->hotplug_work);
2325
2326 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002327 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002328 }
2329
Chris Wilson38bde182012-04-24 22:59:50 +01002330 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002331 new_iir = I915_READ(IIR); /* Flush posted writes */
2332
Chris Wilsona266c7d2012-04-24 22:59:44 +01002333 if (iir & I915_USER_INTERRUPT)
2334 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002335
Chris Wilsona266c7d2012-04-24 22:59:44 +01002336 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002337 int plane = pipe;
2338 if (IS_MOBILE(dev))
2339 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002340 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002342 if (iir & flip[plane]) {
2343 intel_prepare_page_flip(dev, plane);
2344 intel_finish_page_flip(dev, pipe);
2345 flip_mask &= ~flip[plane];
2346 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 }
2348
2349 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2350 blc_event = true;
2351 }
2352
Chris Wilsona266c7d2012-04-24 22:59:44 +01002353 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2354 intel_opregion_asle_intr(dev);
2355
2356 /* With MSI, interrupts are only generated when iir
2357 * transitions from zero to nonzero. If another bit got
2358 * set while we were handling the existing iir bits, then
2359 * we would never get another interrupt.
2360 *
2361 * This is fine on non-MSI as well, as if we hit this path
2362 * we avoid exiting the interrupt handler only to generate
2363 * another one.
2364 *
2365 * Note that for MSI this could cause a stray interrupt report
2366 * if an interrupt landed in the time between writing IIR and
2367 * the posting read. This should be rare enough to never
2368 * trigger the 99% of 100,000 interrupts test for disabling
2369 * stray interrupts.
2370 */
Chris Wilson38bde182012-04-24 22:59:50 +01002371 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002372 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002373 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002374
Daniel Vetterd05c6172012-04-26 23:28:09 +02002375 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002376
Chris Wilsona266c7d2012-04-24 22:59:44 +01002377 return ret;
2378}
2379
2380static void i915_irq_uninstall(struct drm_device * dev)
2381{
2382 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2383 int pipe;
2384
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 if (I915_HAS_HOTPLUG(dev)) {
2386 I915_WRITE(PORT_HOTPLUG_EN, 0);
2387 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2388 }
2389
Chris Wilson00d98eb2012-04-24 22:59:48 +01002390 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002391 for_each_pipe(pipe) {
2392 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002393 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002394 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2395 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396 I915_WRITE(IMR, 0xffffffff);
2397 I915_WRITE(IER, 0x0);
2398
Chris Wilsona266c7d2012-04-24 22:59:44 +01002399 I915_WRITE(IIR, I915_READ(IIR));
2400}
2401
2402static void i965_irq_preinstall(struct drm_device * dev)
2403{
2404 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2405 int pipe;
2406
2407 atomic_set(&dev_priv->irq_received, 0);
2408
Chris Wilsonadca4732012-05-11 18:01:31 +01002409 I915_WRITE(PORT_HOTPLUG_EN, 0);
2410 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411
2412 I915_WRITE(HWSTAM, 0xeffe);
2413 for_each_pipe(pipe)
2414 I915_WRITE(PIPESTAT(pipe), 0);
2415 I915_WRITE(IMR, 0xffffffff);
2416 I915_WRITE(IER, 0x0);
2417 POSTING_READ(IER);
2418}
2419
2420static int i965_irq_postinstall(struct drm_device *dev)
2421{
2422 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002423 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002424 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 u32 error_mask;
2426
Chris Wilsona266c7d2012-04-24 22:59:44 +01002427 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002428 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002429 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002430 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2431 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2432 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2433 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2434 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2435
2436 enable_mask = ~dev_priv->irq_mask;
2437 enable_mask |= I915_USER_INTERRUPT;
2438
2439 if (IS_G4X(dev))
2440 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441
2442 dev_priv->pipestat[0] = 0;
2443 dev_priv->pipestat[1] = 0;
2444
Chris Wilsona266c7d2012-04-24 22:59:44 +01002445 /*
2446 * Enable some error detection, note the instruction error mask
2447 * bit is reserved, so we leave it masked.
2448 */
2449 if (IS_G4X(dev)) {
2450 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2451 GM45_ERROR_MEM_PRIV |
2452 GM45_ERROR_CP_PRIV |
2453 I915_ERROR_MEMORY_REFRESH);
2454 } else {
2455 error_mask = ~(I915_ERROR_PAGE_TABLE |
2456 I915_ERROR_MEMORY_REFRESH);
2457 }
2458 I915_WRITE(EMR, error_mask);
2459
2460 I915_WRITE(IMR, dev_priv->irq_mask);
2461 I915_WRITE(IER, enable_mask);
2462 POSTING_READ(IER);
2463
Chris Wilsonadca4732012-05-11 18:01:31 +01002464 /* Note HDMI and DP share hotplug bits */
2465 hotplug_en = 0;
2466 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2467 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2468 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2469 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2470 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2471 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002472 if (IS_G4X(dev)) {
2473 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2474 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2475 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2476 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2477 } else {
2478 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2479 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2480 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2481 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2482 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002483 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2484 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002485
Chris Wilsonadca4732012-05-11 18:01:31 +01002486 /* Programming the CRT detection parameters tends
2487 to generate a spurious hotplug event about three
2488 seconds later. So just do it once.
2489 */
2490 if (IS_G4X(dev))
2491 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2492 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002493 }
2494
Chris Wilsonadca4732012-05-11 18:01:31 +01002495 /* Ignore TV since it's buggy */
2496
2497 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2498
Chris Wilsona266c7d2012-04-24 22:59:44 +01002499 intel_opregion_enable_asle(dev);
2500
2501 return 0;
2502}
2503
2504static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2505{
2506 struct drm_device *dev = (struct drm_device *) arg;
2507 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002508 u32 iir, new_iir;
2509 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002510 unsigned long irqflags;
2511 int irq_received;
2512 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002513
2514 atomic_inc(&dev_priv->irq_received);
2515
2516 iir = I915_READ(IIR);
2517
Chris Wilsona266c7d2012-04-24 22:59:44 +01002518 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002519 bool blc_event = false;
2520
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521 irq_received = iir != 0;
2522
2523 /* Can't rely on pipestat interrupt bit in iir as it might
2524 * have been cleared after the pipestat interrupt was received.
2525 * It doesn't set the bit in iir again, but it still produces
2526 * interrupts (for non-MSI).
2527 */
2528 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2529 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2530 i915_handle_error(dev, false);
2531
2532 for_each_pipe(pipe) {
2533 int reg = PIPESTAT(pipe);
2534 pipe_stats[pipe] = I915_READ(reg);
2535
2536 /*
2537 * Clear the PIPE*STAT regs before the IIR
2538 */
2539 if (pipe_stats[pipe] & 0x8000ffff) {
2540 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2541 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2542 pipe_name(pipe));
2543 I915_WRITE(reg, pipe_stats[pipe]);
2544 irq_received = 1;
2545 }
2546 }
2547 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2548
2549 if (!irq_received)
2550 break;
2551
2552 ret = IRQ_HANDLED;
2553
2554 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002555 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002556 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2557
2558 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2559 hotplug_status);
2560 if (hotplug_status & dev_priv->hotplug_supported_mask)
2561 queue_work(dev_priv->wq,
2562 &dev_priv->hotplug_work);
2563
2564 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2565 I915_READ(PORT_HOTPLUG_STAT);
2566 }
2567
2568 I915_WRITE(IIR, iir);
2569 new_iir = I915_READ(IIR); /* Flush posted writes */
2570
Chris Wilsona266c7d2012-04-24 22:59:44 +01002571 if (iir & I915_USER_INTERRUPT)
2572 notify_ring(dev, &dev_priv->ring[RCS]);
2573 if (iir & I915_BSD_USER_INTERRUPT)
2574 notify_ring(dev, &dev_priv->ring[VCS]);
2575
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002576 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002577 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002578
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002579 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002581
2582 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002583 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002584 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002585 i915_pageflip_stall_check(dev, pipe);
2586 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 }
2588
2589 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2590 blc_event = true;
2591 }
2592
2593
2594 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2595 intel_opregion_asle_intr(dev);
2596
2597 /* With MSI, interrupts are only generated when iir
2598 * transitions from zero to nonzero. If another bit got
2599 * set while we were handling the existing iir bits, then
2600 * we would never get another interrupt.
2601 *
2602 * This is fine on non-MSI as well, as if we hit this path
2603 * we avoid exiting the interrupt handler only to generate
2604 * another one.
2605 *
2606 * Note that for MSI this could cause a stray interrupt report
2607 * if an interrupt landed in the time between writing IIR and
2608 * the posting read. This should be rare enough to never
2609 * trigger the 99% of 100,000 interrupts test for disabling
2610 * stray interrupts.
2611 */
2612 iir = new_iir;
2613 }
2614
Daniel Vetterd05c6172012-04-26 23:28:09 +02002615 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002616
Chris Wilsona266c7d2012-04-24 22:59:44 +01002617 return ret;
2618}
2619
2620static void i965_irq_uninstall(struct drm_device * dev)
2621{
2622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2623 int pipe;
2624
2625 if (!dev_priv)
2626 return;
2627
Chris Wilsonadca4732012-05-11 18:01:31 +01002628 I915_WRITE(PORT_HOTPLUG_EN, 0);
2629 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630
2631 I915_WRITE(HWSTAM, 0xffffffff);
2632 for_each_pipe(pipe)
2633 I915_WRITE(PIPESTAT(pipe), 0);
2634 I915_WRITE(IMR, 0xffffffff);
2635 I915_WRITE(IER, 0x0);
2636
2637 for_each_pipe(pipe)
2638 I915_WRITE(PIPESTAT(pipe),
2639 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2640 I915_WRITE(IIR, I915_READ(IIR));
2641}
2642
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002643void intel_irq_init(struct drm_device *dev)
2644{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002645 struct drm_i915_private *dev_priv = dev->dev_private;
2646
2647 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2648 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2649 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Daniel Vetter98fd81c2012-05-31 14:57:42 +02002650 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002651
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002652 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2653 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002654 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002655 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2656 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2657 }
2658
Keith Packardc3613de2011-08-12 17:05:54 -07002659 if (drm_core_check_feature(dev, DRIVER_MODESET))
2660 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2661 else
2662 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002663 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2664
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002665 if (IS_VALLEYVIEW(dev)) {
2666 dev->driver->irq_handler = valleyview_irq_handler;
2667 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2668 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2669 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2670 dev->driver->enable_vblank = valleyview_enable_vblank;
2671 dev->driver->disable_vblank = valleyview_disable_vblank;
2672 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002673 /* Share pre & uninstall handlers with ILK/SNB */
2674 dev->driver->irq_handler = ivybridge_irq_handler;
2675 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2676 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2677 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2678 dev->driver->enable_vblank = ivybridge_enable_vblank;
2679 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002680 } else if (IS_HASWELL(dev)) {
2681 /* Share interrupts handling with IVB */
2682 dev->driver->irq_handler = ivybridge_irq_handler;
2683 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2684 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2685 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2686 dev->driver->enable_vblank = ivybridge_enable_vblank;
2687 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002688 } else if (HAS_PCH_SPLIT(dev)) {
2689 dev->driver->irq_handler = ironlake_irq_handler;
2690 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2691 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2692 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2693 dev->driver->enable_vblank = ironlake_enable_vblank;
2694 dev->driver->disable_vblank = ironlake_disable_vblank;
2695 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002696 if (INTEL_INFO(dev)->gen == 2) {
2697 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2698 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2699 dev->driver->irq_handler = i8xx_irq_handler;
2700 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002701 } else if (INTEL_INFO(dev)->gen == 3) {
2702 dev->driver->irq_preinstall = i915_irq_preinstall;
2703 dev->driver->irq_postinstall = i915_irq_postinstall;
2704 dev->driver->irq_uninstall = i915_irq_uninstall;
2705 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002706 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002707 dev->driver->irq_preinstall = i965_irq_preinstall;
2708 dev->driver->irq_postinstall = i965_irq_postinstall;
2709 dev->driver->irq_uninstall = i965_irq_uninstall;
2710 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002711 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002712 dev->driver->enable_vblank = i915_enable_vblank;
2713 dev->driver->disable_vblank = i915_disable_vblank;
2714 }
2715}