blob: dc062367a1c8b515138b7023921d81e31eac82d4 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800149/* This driver supports yukon2 chipset only */
150static const char *yukon2_name[] = {
151 "XL", /* 0xb3 */
152 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800153 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800154 "EC", /* 0xb6 */
155 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700156 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157};
158
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100159static void sky2_set_multicast(struct net_device *dev);
160
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800161/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163{
164 int i;
165
166 gma_write16(hw, port, GM_SMI_DATA, val);
167 gma_write16(hw, port, GM_SMI_CTRL,
168 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
169
170 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
172 if (ctrl == 0xffff)
173 goto io_error;
174
175 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177
178 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800181 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800183
184io_error:
185 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
186 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800189static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700190{
191 int i;
192
Stephen Hemminger793b8832005-09-14 16:06:14 -0700193 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700194 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
195
196 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
198 if (ctrl == 0xffff)
199 goto io_error;
200
201 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 *val = gma_read16(hw, port, GM_SMI_DATA);
203 return 0;
204 }
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700207 }
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211io_error:
212 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
213 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800214}
215
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800216static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800217{
218 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800219 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800220 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700221}
222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223
224static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* switch power to VCC (WA for VAUX problem) */
227 sky2_write8(hw, B0_POWER_CTRL,
228 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800230 /* disable Core Clock Division, */
231 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800233 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
239 else
240 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700242 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 15..12 and 8 */
249 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700253 /* set all bits to 0 except bits 28 & 27 */
254 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800255 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700256
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800257 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700258
259 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
260 reg = sky2_read32(hw, B2_GP_IO);
261 reg |= GLB_GPIO_STAT_RACE_DIS;
262 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700263
264 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
279 /* switch power to VAUX */
280 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
281 sky2_write8(hw, B0_POWER_CTRL,
282 (PC_VAUX_ENA | PC_VCC_ENA |
283 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700333 if (sky2->autoneg == AUTONEG_ENABLE &&
334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800375 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
420 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700435 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700442 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700443 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444
445 /* Restart Auto-negotiation */
446 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
447 } else {
448 /* forced speed/duplex settings */
449 ct1000 = PHY_M_1000C_MSE;
450
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 /* Disable auto update for duplex flow control and speed */
452 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453
454 switch (sky2->speed) {
455 case SPEED_1000:
456 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459 case SPEED_100:
460 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700462 break;
463 }
464
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465 if (sky2->duplex == DUPLEX_FULL) {
466 reg |= GM_GPCR_DUP_FULL;
467 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700468 } else if (sky2->speed < SPEED_1000)
469 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700472 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473
474 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700475 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
477 else
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 }
480
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 gma_write16(hw, port, GM_GP_CTRL, reg);
482
Stephen Hemminger05745c42007-09-19 15:36:45 -0700483 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
485
486 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
487 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
488
489 /* Setup Phy LED's */
490 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
491 ledover = 0;
492
493 switch (hw->chip_id) {
494 case CHIP_ID_YUKON_FE:
495 /* on 88E3082 these bits are at 11..9 (shifted left) */
496 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
497
498 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
499
500 /* delete ACT LED control bits */
501 ctrl &= ~PHY_M_FELP_LED1_MSK;
502 /* change ACT LED control to blink mode */
503 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
504 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
505 break;
506
Stephen Hemminger05745c42007-09-19 15:36:45 -0700507 case CHIP_ID_YUKON_FE_P:
508 /* Enable Link Partner Next Page */
509 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
510 ctrl |= PHY_M_PC_ENA_LIP_NP;
511
512 /* disable Energy Detect and enable scrambler */
513 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
515
516 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
517 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
518 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
519 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
520
521 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
522 break;
523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700524 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700525 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526
527 /* select page 3 to access LED control register */
528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
529
530 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700531 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
532 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
533 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
534 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
535 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 /* set Polarity Control register */
538 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700539 (PHY_M_POLC_LS1_P_MIX(4) |
540 PHY_M_POLC_IS0_P_MIX(4) |
541 PHY_M_POLC_LOS_CTRL(2) |
542 PHY_M_POLC_INIT_CTRL(2) |
543 PHY_M_POLC_STA1_CTRL(2) |
544 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545
546 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800549
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700550 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800551 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800552 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700553 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
554
555 /* select page 3 to access LED control register */
556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
557
558 /* set LED Function Control register */
559 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
560 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
561 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
562 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
563 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
564
565 /* set Blink Rate in LED Timer Control Register */
566 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
567 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
568 /* restore page register */
569 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
570 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571
572 default:
573 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
574 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
575 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800576 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 }
578
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700579 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
580 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800581 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700582 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
583
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585 gm_phy_write(hw, port, 0x18, 0xaa99);
586 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xa204);
590 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591
592 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700593 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700594 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
595 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
596 /* apply workaround for integrated resistors calibration */
597 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
598 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800599 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
602
603 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
604 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800605 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800606 }
607
608 if (ledover)
609 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700612
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700613 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 if (sky2->autoneg == AUTONEG_ENABLE)
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
616 else
617 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
618}
619
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700620static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
621{
622 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700623 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
624 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemminger82637e82008-01-23 19:16:04 -0800626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800627 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700628 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700629 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700630 reg1 &= ~phy_power[port];
631 else
632 reg1 |= phy_power[port];
633
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700634 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
635 reg1 |= coma_mode[port];
636
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800637 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800638 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
639 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700640
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700641 udelay(100);
642}
643
Stephen Hemminger1b537562005-12-20 15:08:07 -0800644/* Force a renegotiation */
645static void sky2_phy_reinit(struct sky2_port *sky2)
646{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800647 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800648 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800649 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800650}
651
Stephen Hemmingere3173832007-02-06 10:45:39 -0800652/* Put device in state to listen for Wake On Lan */
653static void sky2_wol_init(struct sky2_port *sky2)
654{
655 struct sky2_hw *hw = sky2->hw;
656 unsigned port = sky2->port;
657 enum flow_control save_mode;
658 u16 ctrl;
659 u32 reg1;
660
661 /* Bring hardware out of reset */
662 sky2_write16(hw, B0_CTST, CS_RST_CLR);
663 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
664
665 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
666 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
667
668 /* Force to 10/100
669 * sky2_reset will re-enable on resume
670 */
671 save_mode = sky2->flow_mode;
672 ctrl = sky2->advertising;
673
674 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
675 sky2->flow_mode = FC_NONE;
676 sky2_phy_power(hw, port, 1);
677 sky2_phy_reinit(sky2);
678
679 sky2->flow_mode = save_mode;
680 sky2->advertising = ctrl;
681
682 /* Set GMAC to no flow control and auto update for speed/duplex */
683 gma_write16(hw, port, GM_GP_CTRL,
684 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
685 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
686
687 /* Set WOL address */
688 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
689 sky2->netdev->dev_addr, ETH_ALEN);
690
691 /* Turn on appropriate WOL control bits */
692 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
693 ctrl = 0;
694 if (sky2->wol & WAKE_PHY)
695 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
696 else
697 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
698
699 if (sky2->wol & WAKE_MAGIC)
700 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
701 else
702 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
703
704 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
705 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
706
707 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800708 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800709 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800710 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800711
712 /* block receiver */
713 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
714
715}
716
Stephen Hemminger69161612007-06-04 17:23:26 -0700717static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
718{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700719 struct net_device *dev = hw->dev[port];
720
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800721 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
722 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
723 hw->chip_id == CHIP_ID_YUKON_FE_P ||
724 hw->chip_id == CHIP_ID_YUKON_SUPR) {
725 /* Yukon-Extreme B0 and further Extreme devices */
726 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700727
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800728 if (dev->mtu <= ETH_DATA_LEN)
729 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
730 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700731
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800732 else
733 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
734 TX_JUMBO_ENA| TX_STFW_ENA);
735 } else {
736 if (dev->mtu <= ETH_DATA_LEN)
737 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
738 else {
739 /* set Tx GMAC FIFO Almost Empty Threshold */
740 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
741 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700742
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800743 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
744
745 /* Can't do offload because of lack of store/forward */
746 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
747 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700748 }
749}
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
752{
753 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
754 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100755 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756 int i;
757 const u8 *addr = hw->dev[port]->dev_addr;
758
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700759 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
760 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700761
762 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
763
Stephen Hemminger793b8832005-09-14 16:06:14 -0700764 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765 /* WA DEV_472 -- looks like crossed wires on port 2 */
766 /* clear GMAC 1 Control reset */
767 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
768 do {
769 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
770 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
771 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
772 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
773 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
774 }
775
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700778 /* Enable Transmit FIFO Underrun */
779 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
780
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800781 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800783 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784
785 /* MIB clear */
786 reg = gma_read16(hw, port, GM_PHY_ADDR);
787 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
788
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700789 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
790 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791 gma_write16(hw, port, GM_PHY_ADDR, reg);
792
793 /* transmit control */
794 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
795
796 /* receive control reg: unicast + multicast + no FCS */
797 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700798 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799
800 /* transmit flow control */
801 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
802
803 /* transmit parameter */
804 gma_write16(hw, port, GM_TX_PARAM,
805 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
806 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
807 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
808 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
809
810 /* serial mode register */
811 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700812 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700814 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 reg |= GM_SMOD_JUMBO_ENA;
816
817 gma_write16(hw, port, GM_SERIAL_MODE, reg);
818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700819 /* virtual address for data */
820 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
821
Stephen Hemminger793b8832005-09-14 16:06:14 -0700822 /* physical address: used for pause frames */
823 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
824
825 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
827 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
828 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
829
830 /* Configure Rx MAC FIFO */
831 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100832 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700833 if (hw->chip_id == CHIP_ID_YUKON_EX ||
834 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100835 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700836
Al Viro25cccec2007-07-20 16:07:33 +0100837 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800839 if (hw->chip_id == CHIP_ID_YUKON_XL) {
840 /* Hardware errata - clear flush mask */
841 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
842 } else {
843 /* Flush Rx MAC FIFO on any flow control or error */
844 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
845 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800847 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700848 reg = RX_GMF_FL_THR_DEF + 1;
849 /* Another magic mystery workaround from sk98lin */
850 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
851 hw->chip_rev == CHIP_REV_YU_FE2_A0)
852 reg = 0x178;
853 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700854
855 /* Configure Tx MAC FIFO */
856 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
857 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800858
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700859 /* On chips without ram buffer, pause is controled by MAC level */
860 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800861 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800862 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700863
Stephen Hemminger69161612007-06-04 17:23:26 -0700864 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800865 }
866
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800867 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
868 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
869 /* disable dynamic watermark */
870 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
871 reg &= ~TX_DYN_WM_ENA;
872 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
873 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700874}
875
Stephen Hemminger67712902006-12-04 15:53:45 -0800876/* Assign Ram Buffer allocation to queue */
877static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878{
Stephen Hemminger67712902006-12-04 15:53:45 -0800879 u32 end;
880
881 /* convert from K bytes to qwords used for hw register */
882 start *= 1024/8;
883 space *= 1024/8;
884 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
887 sky2_write32(hw, RB_ADDR(q, RB_START), start);
888 sky2_write32(hw, RB_ADDR(q, RB_END), end);
889 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
890 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
891
892 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800893 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700894
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800895 /* On receive queue's set the thresholds
896 * give receiver priority when > 3/4 full
897 * send pause when down to 2K
898 */
899 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
900 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700901
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800902 tp = space - 2048/8;
903 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
904 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905 } else {
906 /* Enable store & forward on Tx queue's because
907 * Tx FIFO is only 1K on Yukon
908 */
909 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
910 }
911
912 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700913 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914}
915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800917static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918{
919 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
920 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
921 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800922 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923}
924
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925/* Setup prefetch unit registers. This is the interface between
926 * hardware and driver list elements
927 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800928static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929 u64 addr, u32 last)
930{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
932 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
933 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
934 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
935 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
936 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700937
938 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700939}
940
Stephen Hemminger793b8832005-09-14 16:06:14 -0700941static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
942{
943 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
944
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700945 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700946 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700947 return le;
948}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700950static void tx_init(struct sky2_port *sky2)
951{
952 struct sky2_tx_le *le;
953
954 sky2->tx_prod = sky2->tx_cons = 0;
955 sky2->tx_tcpsum = 0;
956 sky2->tx_last_mss = 0;
957
958 le = get_tx_le(sky2);
959 le->addr = 0;
960 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700961}
962
Stephen Hemminger291ea612006-09-26 11:57:41 -0700963static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
964 struct sky2_tx_le *le)
965{
966 return sky2->tx_ring + (le - sky2->tx_le);
967}
968
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800969/* Update chip's next pointer */
970static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700972 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800973 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700974 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
975
976 /* Synchronize I/O on since next processor may write to tail */
977 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978}
979
Stephen Hemminger793b8832005-09-14 16:06:14 -0700980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
982{
983 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700984 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700985 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986 return le;
987}
988
Stephen Hemminger14d02632006-09-26 11:57:43 -0700989/* Build description to hardware for one receive segment */
990static void sky2_rx_add(struct sky2_port *sky2, u8 op,
991 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992{
993 struct sky2_rx_le *le;
994
Stephen Hemminger86c68872008-01-10 16:14:12 -0800995 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -0800997 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 le->opcode = OP_ADDR64 | HW_OWNER;
999 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001002 le->addr = cpu_to_le32((u32) map);
1003 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001004 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005}
1006
Stephen Hemminger14d02632006-09-26 11:57:43 -07001007/* Build description to hardware for one possibly fragmented skb */
1008static void sky2_rx_submit(struct sky2_port *sky2,
1009 const struct rx_ring_info *re)
1010{
1011 int i;
1012
1013 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1014
1015 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1016 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1017}
1018
1019
1020static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1021 unsigned size)
1022{
1023 struct sk_buff *skb = re->skb;
1024 int i;
1025
1026 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1027 pci_unmap_len_set(re, data_size, size);
1028
1029 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1030 re->frag_addr[i] = pci_map_page(pdev,
1031 skb_shinfo(skb)->frags[i].page,
1032 skb_shinfo(skb)->frags[i].page_offset,
1033 skb_shinfo(skb)->frags[i].size,
1034 PCI_DMA_FROMDEVICE);
1035}
1036
1037static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1038{
1039 struct sk_buff *skb = re->skb;
1040 int i;
1041
1042 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1043 PCI_DMA_FROMDEVICE);
1044
1045 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1046 pci_unmap_page(pdev, re->frag_addr[i],
1047 skb_shinfo(skb)->frags[i].size,
1048 PCI_DMA_FROMDEVICE);
1049}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001050
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051/* Tell chip where to start receive checksum.
1052 * Actually has two checksums, but set both same to avoid possible byte
1053 * order problems.
1054 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001055static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001057 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001058
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001059 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1060 le->ctrl = 0;
1061 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001062
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001063 sky2_write32(sky2->hw,
1064 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1065 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066}
1067
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001068/*
1069 * The RX Stop command will not work for Yukon-2 if the BMU does not
1070 * reach the end of packet and since we can't make sure that we have
1071 * incoming data, we must reset the BMU while it is not doing a DMA
1072 * transfer. Since it is possible that the RX path is still active,
1073 * the RX RAM buffer will be stopped first, so any possible incoming
1074 * data will not trigger a DMA. After the RAM buffer is stopped, the
1075 * BMU is polled until any DMA in progress is ended and only then it
1076 * will be reset.
1077 */
1078static void sky2_rx_stop(struct sky2_port *sky2)
1079{
1080 struct sky2_hw *hw = sky2->hw;
1081 unsigned rxq = rxqaddr[sky2->port];
1082 int i;
1083
1084 /* disable the RAM Buffer receive queue */
1085 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1086
1087 for (i = 0; i < 0xffff; i++)
1088 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1089 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1090 goto stopped;
1091
1092 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1093 sky2->netdev->name);
1094stopped:
1095 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1096
1097 /* reset the Rx prefetch unit */
1098 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001099 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001100}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001101
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001102/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103static void sky2_rx_clean(struct sky2_port *sky2)
1104{
1105 unsigned i;
1106
1107 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001108 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001109 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110
1111 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001112 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113 kfree_skb(re->skb);
1114 re->skb = NULL;
1115 }
1116 }
1117}
1118
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001119/* Basic MII support */
1120static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1121{
1122 struct mii_ioctl_data *data = if_mii(ifr);
1123 struct sky2_port *sky2 = netdev_priv(dev);
1124 struct sky2_hw *hw = sky2->hw;
1125 int err = -EOPNOTSUPP;
1126
1127 if (!netif_running(dev))
1128 return -ENODEV; /* Phy still in reset */
1129
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001130 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001131 case SIOCGMIIPHY:
1132 data->phy_id = PHY_ADDR_MARV;
1133
1134 /* fallthru */
1135 case SIOCGMIIREG: {
1136 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001137
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001138 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001139 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001140 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001141
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001142 data->val_out = val;
1143 break;
1144 }
1145
1146 case SIOCSMIIREG:
1147 if (!capable(CAP_NET_ADMIN))
1148 return -EPERM;
1149
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001150 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001151 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1152 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001153 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001154 break;
1155 }
1156 return err;
1157}
1158
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001159#ifdef SKY2_VLAN_TAG_USED
1160static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1161{
1162 struct sky2_port *sky2 = netdev_priv(dev);
1163 struct sky2_hw *hw = sky2->hw;
1164 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001165
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001166 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001167 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001168
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001169 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001170 if (grp) {
1171 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1172 RX_VLAN_STRIP_ON);
1173 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1174 TX_VLAN_TAG_ON);
1175 } else {
1176 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1177 RX_VLAN_STRIP_OFF);
1178 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1179 TX_VLAN_TAG_OFF);
1180 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001181
David S. Millerd1d08d12008-01-07 20:53:33 -08001182 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001183 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001184 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001185}
1186#endif
1187
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 * Allocate an skb for receiving. If the MTU is large enough
1190 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001191 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001192static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001193{
1194 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001195 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001196
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001197 if (sky2->hw->flags & SKY2_HW_FIFO_HANG_CHECK) {
1198 unsigned char *start;
1199 /*
1200 * Workaround for a bug in FIFO that cause hang
1201 * if the FIFO if the receive buffer is not 64 byte aligned.
1202 * The buffer returned from netdev_alloc_skb is
1203 * aligned except if slab debugging is enabled.
1204 */
1205 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1206 if (!skb)
1207 goto nomem;
1208 start = PTR_ALIGN(skb->data, 8);
1209 skb_reserve(skb, start - skb->data);
1210 } else {
1211 skb = netdev_alloc_skb(sky2->netdev,
1212 sky2->rx_data_size + NET_IP_ALIGN);
1213 if (!skb)
1214 goto nomem;
1215 skb_reserve(skb, NET_IP_ALIGN);
1216 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001217
1218 for (i = 0; i < sky2->rx_nfrags; i++) {
1219 struct page *page = alloc_page(GFP_ATOMIC);
1220
1221 if (!page)
1222 goto free_partial;
1223 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001224 }
1225
1226 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001227free_partial:
1228 kfree_skb(skb);
1229nomem:
1230 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001231}
1232
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001233static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1234{
1235 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1236}
1237
Stephen Hemminger82788c72006-01-17 13:43:10 -08001238/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001240 * Normal case this ends up creating one list element for skb
1241 * in the receive ring. Worst case if using large MTU and each
1242 * allocation falls on a different 64 bit region, that results
1243 * in 6 list elements per ring entry.
1244 * One element is used for checksum enable/disable, and one
1245 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001247static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001249 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001250 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001251 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001252 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001253
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001254 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001255 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001256
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001257 /* On PCI express lowering the watermark gives better performance */
1258 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1259 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1260
1261 /* These chips have no ram buffer?
1262 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001263 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001264 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1265 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001266 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001267
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001268 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1269
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001270 if (!(hw->flags & SKY2_HW_NEW_LE))
1271 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001274 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001275
1276 /* Stopping point for hardware truncation */
1277 thresh = (size - 8) / sizeof(u32);
1278
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001279 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001280 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1281
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001282 /* Compute residue after pages */
1283 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001284
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001285 /* Optimize to handle small packets and headers */
1286 if (size < copybreak)
1287 size = copybreak;
1288 if (size < ETH_HLEN)
1289 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001290
Stephen Hemminger14d02632006-09-26 11:57:43 -07001291 sky2->rx_data_size = size;
1292
1293 /* Fill Rx ring */
1294 for (i = 0; i < sky2->rx_pending; i++) {
1295 re = sky2->rx_ring + i;
1296
1297 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 if (!re->skb)
1299 goto nomem;
1300
Stephen Hemminger14d02632006-09-26 11:57:43 -07001301 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1302 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001303 }
1304
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001305 /*
1306 * The receiver hangs if it receives frames larger than the
1307 * packet buffer. As a workaround, truncate oversize frames, but
1308 * the register is limited to 9 bits, so if you do frames > 2052
1309 * you better get the MTU right!
1310 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001311 if (thresh > 0x1ff)
1312 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1313 else {
1314 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1315 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1316 }
1317
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001318 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001319 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 return 0;
1321nomem:
1322 sky2_rx_clean(sky2);
1323 return -ENOMEM;
1324}
1325
1326/* Bring up network interface. */
1327static int sky2_up(struct net_device *dev)
1328{
1329 struct sky2_port *sky2 = netdev_priv(dev);
1330 struct sky2_hw *hw = sky2->hw;
1331 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001332 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001333 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001334 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001336 /*
1337 * On dual port PCI-X card, there is an problem where status
1338 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001339 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001340 if (otherdev && netif_running(otherdev) &&
1341 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001342 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001343
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001344 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001345 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001346 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1347
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001348 }
1349
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350 if (netif_msg_ifup(sky2))
1351 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1352
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001353 netif_carrier_off(dev);
1354
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 /* must be power of 2 */
1356 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001357 TX_RING_SIZE *
1358 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 &sky2->tx_le_map);
1360 if (!sky2->tx_le)
1361 goto err_out;
1362
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001363 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364 GFP_KERNEL);
1365 if (!sky2->tx_ring)
1366 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001367
1368 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369
1370 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1371 &sky2->rx_le_map);
1372 if (!sky2->rx_le)
1373 goto err_out;
1374 memset(sky2->rx_le, 0, RX_LE_BYTES);
1375
Stephen Hemminger291ea612006-09-26 11:57:41 -07001376 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 GFP_KERNEL);
1378 if (!sky2->rx_ring)
1379 goto err_out;
1380
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001381 sky2_phy_power(hw, port, 1);
1382
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383 sky2_mac_init(hw, port);
1384
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001385 /* Register is number of 4K blocks on internal RAM buffer. */
1386 ramsize = sky2_read8(hw, B2_E_0) * 4;
1387 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001388 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001390 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001391 if (ramsize < 16)
1392 rxspace = ramsize / 2;
1393 else
1394 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395
Stephen Hemminger67712902006-12-04 15:53:45 -08001396 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1397 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1398
1399 /* Make sure SyncQ is disabled */
1400 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1401 RB_RST_SET);
1402 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001404 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001405
Stephen Hemminger69161612007-06-04 17:23:26 -07001406 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1407 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1408 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1409
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001410 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001411 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1412 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001413 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001414
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1416 TX_RING_SIZE - 1);
1417
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001418 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001419 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001420 goto err_out;
1421
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001423 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001424 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001425 sky2_write32(hw, B0_IMSK, imask);
1426
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001427 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428 return 0;
1429
1430err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001431 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1433 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001434 sky2->rx_le = NULL;
1435 }
1436 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 pci_free_consistent(hw->pdev,
1438 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1439 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001440 sky2->tx_le = NULL;
1441 }
1442 kfree(sky2->tx_ring);
1443 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444
Stephen Hemminger1b537562005-12-20 15:08:07 -08001445 sky2->tx_ring = NULL;
1446 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447 return err;
1448}
1449
Stephen Hemminger793b8832005-09-14 16:06:14 -07001450/* Modular subtraction in ring */
1451static inline int tx_dist(unsigned tail, unsigned head)
1452{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001453 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454}
1455
1456/* Number of list elements available for next tx */
1457static inline int tx_avail(const struct sky2_port *sky2)
1458{
1459 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1460}
1461
1462/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001463static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001464{
1465 unsigned count;
1466
1467 count = sizeof(dma_addr_t) / sizeof(u32);
1468 count += skb_shinfo(skb)->nr_frags * count;
1469
Herbert Xu89114af2006-07-08 13:34:32 -07001470 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001471 ++count;
1472
Patrick McHardy84fa7932006-08-29 16:44:56 -07001473 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001474 ++count;
1475
1476 return count;
1477}
1478
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480 * Put one packet in ring for transmit.
1481 * A single packet can generate multiple list elements, and
1482 * the number of ring elements will probably be less than the number
1483 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1486{
1487 struct sky2_port *sky2 = netdev_priv(dev);
1488 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001489 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001490 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 unsigned i, len;
1492 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 u16 mss;
1494 u8 ctrl;
1495
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001496 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1497 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498
Stephen Hemminger793b8832005-09-14 16:06:14 -07001499 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1501 dev->name, sky2->tx_prod, skb->len);
1502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 len = skb_headlen(skb);
1504 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505
Stephen Hemminger86c68872008-01-10 16:14:12 -08001506 /* Send high bits if needed */
1507 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001508 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001509 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001510 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001511 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512
1513 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001514 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001515 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001516
1517 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001518 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519
Stephen Hemminger69161612007-06-04 17:23:26 -07001520 if (mss != sky2->tx_last_mss) {
1521 le = get_tx_le(sky2);
1522 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001523
1524 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001525 le->opcode = OP_MSS | HW_OWNER;
1526 else
1527 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001528 sky2->tx_last_mss = mss;
1529 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 }
1531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001533#ifdef SKY2_VLAN_TAG_USED
1534 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1535 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1536 if (!le) {
1537 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001538 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001539 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001540 } else
1541 le->opcode |= OP_VLAN;
1542 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1543 ctrl |= INS_VLAN;
1544 }
1545#endif
1546
1547 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001548 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001549 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001550 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001551 ctrl |= CALSUM; /* auto checksum */
1552 else {
1553 const unsigned offset = skb_transport_offset(skb);
1554 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001555
Stephen Hemminger69161612007-06-04 17:23:26 -07001556 tcpsum = offset << 16; /* sum start */
1557 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558
Stephen Hemminger69161612007-06-04 17:23:26 -07001559 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1560 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1561 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562
Stephen Hemminger69161612007-06-04 17:23:26 -07001563 if (tcpsum != sky2->tx_tcpsum) {
1564 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001565
Stephen Hemminger69161612007-06-04 17:23:26 -07001566 le = get_tx_le(sky2);
1567 le->addr = cpu_to_le32(tcpsum);
1568 le->length = 0; /* initial checksum value */
1569 le->ctrl = 1; /* one packet */
1570 le->opcode = OP_TCPLISW | HW_OWNER;
1571 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001572 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573 }
1574
1575 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001576 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 le->length = cpu_to_le16(len);
1578 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580
Stephen Hemminger291ea612006-09-26 11:57:41 -07001581 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001583 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001584 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
1586 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001587 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588
1589 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1590 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001591
1592 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001594 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595 le->ctrl = 0;
1596 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597 }
1598
1599 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001600 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601 le->length = cpu_to_le16(frag->size);
1602 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001603 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604
Stephen Hemminger291ea612006-09-26 11:57:41 -07001605 re = tx_le_re(sky2, le);
1606 re->skb = skb;
1607 pci_unmap_addr_set(re, mapaddr, mapping);
1608 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611 le->ctrl |= EOP;
1612
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001613 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1614 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001615
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001616 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 dev->trans_start = jiffies;
1619 return NETDEV_TX_OK;
1620}
1621
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001623 * Free ring elements from starting at tx_cons until "done"
1624 *
1625 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001626 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001628static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001629{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001630 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001631 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001632 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001633
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001634 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001635
Stephen Hemminger291ea612006-09-26 11:57:41 -07001636 for (idx = sky2->tx_cons; idx != done;
1637 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1638 struct sky2_tx_le *le = sky2->tx_le + idx;
1639 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640
Stephen Hemminger291ea612006-09-26 11:57:41 -07001641 switch(le->opcode & ~HW_OWNER) {
1642 case OP_LARGESEND:
1643 case OP_PACKET:
1644 pci_unmap_single(pdev,
1645 pci_unmap_addr(re, mapaddr),
1646 pci_unmap_len(re, maplen),
1647 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001648 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001649 case OP_BUFFER:
1650 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1651 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001652 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001653 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 }
1655
Stephen Hemminger291ea612006-09-26 11:57:41 -07001656 if (le->ctrl & EOP) {
1657 if (unlikely(netif_msg_tx_done(sky2)))
1658 printk(KERN_DEBUG "%s: tx done %u\n",
1659 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001660
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001661 dev->stats.tx_packets++;
1662 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001663
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001664 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001665 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001666 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668
Stephen Hemminger291ea612006-09-26 11:57:41 -07001669 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001670 smp_mb();
1671
Stephen Hemminger22e11702006-07-12 15:23:48 -07001672 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674}
1675
1676/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001677static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001679 struct sky2_port *sky2 = netdev_priv(dev);
1680
1681 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001682 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001683 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684}
1685
1686/* Network shutdown */
1687static int sky2_down(struct net_device *dev)
1688{
1689 struct sky2_port *sky2 = netdev_priv(dev);
1690 struct sky2_hw *hw = sky2->hw;
1691 unsigned port = sky2->port;
1692 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001693 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
Stephen Hemminger1b537562005-12-20 15:08:07 -08001695 /* Never really got started! */
1696 if (!sky2->tx_le)
1697 return 0;
1698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 if (netif_msg_ifdown(sky2))
1700 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1701
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001702 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 netif_stop_queue(dev);
1704
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001705 /* Disable port IRQ */
1706 imask = sky2_read32(hw, B0_IMSK);
1707 imask &= ~portirq_msk[port];
1708 sky2_write32(hw, B0_IMSK, imask);
1709
Stephen Hemminger6de16232007-10-17 13:26:42 -07001710 synchronize_irq(hw->pdev->irq);
1711
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001712 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 /* Stop transmitter */
1715 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1716 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1717
1718 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720
1721 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1724
Stephen Hemminger6de16232007-10-17 13:26:42 -07001725 /* Make sure no packets are pending */
1726 napi_synchronize(&hw->napi);
1727
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1729
1730 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001731 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1732 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1734
1735 /* Disable Force Sync bit and Enable Alloc bit */
1736 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1737 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1738
1739 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1740 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1741 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1742
1743 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001744 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1745 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
1747 /* Reset the Tx prefetch units */
1748 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1749 PREF_UNIT_RST_SET);
1750
1751 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1752
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001753 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754
1755 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1756 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1757
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001758 sky2_phy_power(hw, port, 0);
1759
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001760 netif_carrier_off(dev);
1761
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001762 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1764
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001765 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 sky2_rx_clean(sky2);
1767
1768 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1769 sky2->rx_le, sky2->rx_le_map);
1770 kfree(sky2->rx_ring);
1771
1772 pci_free_consistent(hw->pdev,
1773 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1774 sky2->tx_le, sky2->tx_le_map);
1775 kfree(sky2->tx_ring);
1776
Stephen Hemminger1b537562005-12-20 15:08:07 -08001777 sky2->tx_le = NULL;
1778 sky2->rx_le = NULL;
1779
1780 sky2->rx_ring = NULL;
1781 sky2->tx_ring = NULL;
1782
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783 return 0;
1784}
1785
1786static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1787{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001788 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001789 return SPEED_1000;
1790
Stephen Hemminger05745c42007-09-19 15:36:45 -07001791 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1792 if (aux & PHY_M_PS_SPEED_100)
1793 return SPEED_100;
1794 else
1795 return SPEED_10;
1796 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
1798 switch (aux & PHY_M_PS_SPEED_MSK) {
1799 case PHY_M_PS_SPEED_1000:
1800 return SPEED_1000;
1801 case PHY_M_PS_SPEED_100:
1802 return SPEED_100;
1803 default:
1804 return SPEED_10;
1805 }
1806}
1807
1808static void sky2_link_up(struct sky2_port *sky2)
1809{
1810 struct sky2_hw *hw = sky2->hw;
1811 unsigned port = sky2->port;
1812 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001813 static const char *fc_name[] = {
1814 [FC_NONE] = "none",
1815 [FC_TX] = "tx",
1816 [FC_RX] = "rx",
1817 [FC_BOTH] = "both",
1818 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001821 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1823 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824
1825 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1826
1827 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828
Stephen Hemminger75e80682007-09-19 15:36:46 -07001829 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001830
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1834
1835 if (netif_msg_link(sky2))
1836 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001837 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 sky2->netdev->name, sky2->speed,
1839 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001840 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841}
1842
1843static void sky2_link_down(struct sky2_port *sky2)
1844{
1845 struct sky2_hw *hw = sky2->hw;
1846 unsigned port = sky2->port;
1847 u16 reg;
1848
1849 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1850
1851 reg = gma_read16(hw, port, GM_GP_CTRL);
1852 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1853 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
1857 /* Turn on link LED */
1858 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1859
1860 if (netif_msg_link(sky2))
1861 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001862
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863 sky2_phy_init(hw, port);
1864}
1865
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001866static enum flow_control sky2_flow(int rx, int tx)
1867{
1868 if (rx)
1869 return tx ? FC_BOTH : FC_RX;
1870 else
1871 return tx ? FC_TX : FC_NONE;
1872}
1873
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1875{
1876 struct sky2_hw *hw = sky2->hw;
1877 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001878 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001880 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 if (lpa & PHY_M_AN_RF) {
1883 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1884 return -1;
1885 }
1886
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1888 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1889 sky2->netdev->name);
1890 return -1;
1891 }
1892
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001894 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001896 /* Since the pause result bits seem to in different positions on
1897 * different chips. look at registers.
1898 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001899 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001900 /* Shift for bits in fiber PHY */
1901 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1902 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001903
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001904 if (advert & ADVERTISE_1000XPAUSE)
1905 advert |= ADVERTISE_PAUSE_CAP;
1906 if (advert & ADVERTISE_1000XPSE_ASYM)
1907 advert |= ADVERTISE_PAUSE_ASYM;
1908 if (lpa & LPA_1000XPAUSE)
1909 lpa |= LPA_PAUSE_CAP;
1910 if (lpa & LPA_1000XPAUSE_ASYM)
1911 lpa |= LPA_PAUSE_ASYM;
1912 }
1913
1914 sky2->flow_status = FC_NONE;
1915 if (advert & ADVERTISE_PAUSE_CAP) {
1916 if (lpa & LPA_PAUSE_CAP)
1917 sky2->flow_status = FC_BOTH;
1918 else if (advert & ADVERTISE_PAUSE_ASYM)
1919 sky2->flow_status = FC_RX;
1920 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1921 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1922 sky2->flow_status = FC_TX;
1923 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001925 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001926 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001927 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001928
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001929 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001930 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1931 else
1932 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1933
1934 return 0;
1935}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937/* Interrupt from PHY */
1938static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001940 struct net_device *dev = hw->dev[port];
1941 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 u16 istatus, phystat;
1943
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001944 if (!netif_running(dev))
1945 return;
1946
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001947 spin_lock(&sky2->phy_lock);
1948 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1949 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 if (netif_msg_intr(sky2))
1952 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1953 sky2->netdev->name, istatus, phystat);
1954
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001955 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001958 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 }
1960
Stephen Hemminger793b8832005-09-14 16:06:14 -07001961 if (istatus & PHY_M_IS_LSP_CHANGE)
1962 sky2->speed = sky2_phy_speed(hw, phystat);
1963
1964 if (istatus & PHY_M_IS_DUP_CHANGE)
1965 sky2->duplex =
1966 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1967
1968 if (istatus & PHY_M_IS_LST_CHANGE) {
1969 if (phystat & PHY_M_PS_LINK_UP)
1970 sky2_link_up(sky2);
1971 else
1972 sky2_link_down(sky2);
1973 }
1974out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001975 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976}
1977
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001978/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001979 * and tx queue is full (stopped).
1980 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981static void sky2_tx_timeout(struct net_device *dev)
1982{
1983 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001984 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985
1986 if (netif_msg_timer(sky2))
1987 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1988
Stephen Hemminger8f246642006-03-20 15:48:21 -08001989 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001990 dev->name, sky2->tx_cons, sky2->tx_prod,
1991 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1992 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001993
Stephen Hemminger81906792007-02-15 16:40:33 -08001994 /* can't restart safely under softirq */
1995 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996}
1997
1998static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1999{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002000 struct sky2_port *sky2 = netdev_priv(dev);
2001 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002002 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002003 int err;
2004 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002005 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
2007 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2008 return -EINVAL;
2009
Stephen Hemminger05745c42007-09-19 15:36:45 -07002010 if (new_mtu > ETH_DATA_LEN &&
2011 (hw->chip_id == CHIP_ID_YUKON_FE ||
2012 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002013 return -EINVAL;
2014
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002015 if (!netif_running(dev)) {
2016 dev->mtu = new_mtu;
2017 return 0;
2018 }
2019
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002020 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002021 sky2_write32(hw, B0_IMSK, 0);
2022
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002023 dev->trans_start = jiffies; /* prevent tx timeout */
2024 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002025 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002026
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002027 synchronize_irq(hw->pdev->irq);
2028
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002029 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002030 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002031
2032 ctl = gma_read16(hw, port, GM_GP_CTRL);
2033 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002034 sky2_rx_stop(sky2);
2035 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036
2037 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002038
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002039 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2040 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042 if (dev->mtu > ETH_DATA_LEN)
2043 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002045 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002046
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002047 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002048
2049 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002050 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002051
David S. Millerd1d08d12008-01-07 20:53:33 -08002052 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002053 napi_enable(&hw->napi);
2054
Stephen Hemminger1b537562005-12-20 15:08:07 -08002055 if (err)
2056 dev_close(dev);
2057 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002058 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002059
Stephen Hemminger1b537562005-12-20 15:08:07 -08002060 netif_wake_queue(dev);
2061 }
2062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 return err;
2064}
2065
Stephen Hemminger14d02632006-09-26 11:57:43 -07002066/* For small just reuse existing skb for next receive */
2067static struct sk_buff *receive_copy(struct sky2_port *sky2,
2068 const struct rx_ring_info *re,
2069 unsigned length)
2070{
2071 struct sk_buff *skb;
2072
2073 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2074 if (likely(skb)) {
2075 skb_reserve(skb, 2);
2076 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2077 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002078 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002079 skb->ip_summed = re->skb->ip_summed;
2080 skb->csum = re->skb->csum;
2081 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2082 length, PCI_DMA_FROMDEVICE);
2083 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002084 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002085 }
2086 return skb;
2087}
2088
2089/* Adjust length of skb with fragments to match received data */
2090static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2091 unsigned int length)
2092{
2093 int i, num_frags;
2094 unsigned int size;
2095
2096 /* put header into skb */
2097 size = min(length, hdr_space);
2098 skb->tail += size;
2099 skb->len += size;
2100 length -= size;
2101
2102 num_frags = skb_shinfo(skb)->nr_frags;
2103 for (i = 0; i < num_frags; i++) {
2104 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2105
2106 if (length == 0) {
2107 /* don't need this page */
2108 __free_page(frag->page);
2109 --skb_shinfo(skb)->nr_frags;
2110 } else {
2111 size = min(length, (unsigned) PAGE_SIZE);
2112
2113 frag->size = size;
2114 skb->data_len += size;
2115 skb->truesize += size;
2116 skb->len += size;
2117 length -= size;
2118 }
2119 }
2120}
2121
2122/* Normal packet - take skb from ring element and put in a new one */
2123static struct sk_buff *receive_new(struct sky2_port *sky2,
2124 struct rx_ring_info *re,
2125 unsigned int length)
2126{
2127 struct sk_buff *skb, *nskb;
2128 unsigned hdr_space = sky2->rx_data_size;
2129
Stephen Hemminger14d02632006-09-26 11:57:43 -07002130 /* Don't be tricky about reusing pages (yet) */
2131 nskb = sky2_rx_alloc(sky2);
2132 if (unlikely(!nskb))
2133 return NULL;
2134
2135 skb = re->skb;
2136 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2137
2138 prefetch(skb->data);
2139 re->skb = nskb;
2140 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2141
2142 if (skb_shinfo(skb)->nr_frags)
2143 skb_put_frags(skb, hdr_space, length);
2144 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002145 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002146 return skb;
2147}
2148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149/*
2150 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002151 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002153static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154 u16 length, u32 status)
2155{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002156 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002157 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002158 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002159 u16 count = (status & GMR_FS_LEN) >> 16;
2160
2161#ifdef SKY2_VLAN_TAG_USED
2162 /* Account for vlan tag */
2163 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2164 count -= VLAN_HLEN;
2165#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166
2167 if (unlikely(netif_msg_rx_status(sky2)))
2168 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002169 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170
Stephen Hemminger793b8832005-09-14 16:06:14 -07002171 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002172 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002174 /* This chip has hardware problems that generates bogus status.
2175 * So do only marginal checking and expect higher level protocols
2176 * to handle crap frames.
2177 */
2178 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2179 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2180 length != count)
2181 goto okay;
2182
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002183 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 goto error;
2185
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002186 if (!(status & GMR_FS_RX_OK))
2187 goto resubmit;
2188
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002189 /* if length reported by DMA does not match PHY, packet was truncated */
2190 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002191 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002192
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002193okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194 if (length < copybreak)
2195 skb = receive_copy(sky2, re, length);
2196 else
2197 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002198resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002199 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201 return skb;
2202
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002203len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002204 /* Truncation of overlength packets
2205 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002206 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002207 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002208 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2209 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002210 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002211
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002213 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002214 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002215 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002216 goto resubmit;
2217 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002218
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002219 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002221 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002222
2223 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002224 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002226 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002228 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002229
Stephen Hemminger793b8832005-09-14 16:06:14 -07002230 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231}
2232
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233/* Transmit complete */
2234static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002235{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002236 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002237
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002238 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002239 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002241 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002242 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002243}
2244
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002245/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002246static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002247{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002248 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002249 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002250
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002251 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002252 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002253 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002254 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002255 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002256 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 u32 status;
2259 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002260 u8 opcode = le->opcode;
2261
2262 if (!(opcode & HW_OWNER))
2263 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002264
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002265 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002266
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002267 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002268 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002269 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002270 length = le16_to_cpu(le->length);
2271 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002272
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002273 le->opcode = 0;
2274 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002276 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002277 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002278 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002279 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002280 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002281 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002282
Stephen Hemminger69161612007-06-04 17:23:26 -07002283 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002284 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002285 if (sky2->rx_csum &&
2286 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2287 (le->css & CSS_TCPUDPCSOK))
2288 skb->ip_summed = CHECKSUM_UNNECESSARY;
2289 else
2290 skb->ip_summed = CHECKSUM_NONE;
2291 }
2292
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002293 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002294 dev->stats.rx_packets++;
2295 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002296 dev->last_rx = jiffies;
2297
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002298#ifdef SKY2_VLAN_TAG_USED
2299 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2300 vlan_hwaccel_receive_skb(skb,
2301 sky2->vlgrp,
2302 be16_to_cpu(sky2->rx_tag));
2303 } else
2304#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002306
Stephen Hemminger22e11702006-07-12 15:23:48 -07002307 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002308 if (++work_done >= to_do)
2309 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310 break;
2311
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002312#ifdef SKY2_VLAN_TAG_USED
2313 case OP_RXVLAN:
2314 sky2->rx_tag = length;
2315 break;
2316
2317 case OP_RXCHKSVLAN:
2318 sky2->rx_tag = length;
2319 /* fall through */
2320#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002322 if (!sky2->rx_csum)
2323 break;
2324
Stephen Hemminger05745c42007-09-19 15:36:45 -07002325 /* If this happens then driver assuming wrong format */
2326 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2327 if (net_ratelimit())
2328 printk(KERN_NOTICE "%s: unexpected"
2329 " checksum status\n",
2330 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002331 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002332 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002333
Stephen Hemminger87418302007-03-08 12:42:30 -08002334 /* Both checksum counters are programmed to start at
2335 * the same offset, so unless there is a problem they
2336 * should match. This failure is an early indication that
2337 * hardware receive checksumming won't work.
2338 */
2339 if (likely(status >> 16 == (status & 0xffff))) {
2340 skb = sky2->rx_ring[sky2->rx_next].skb;
2341 skb->ip_summed = CHECKSUM_COMPLETE;
2342 skb->csum = status & 0xffff;
2343 } else {
2344 printk(KERN_NOTICE PFX "%s: hardware receive "
2345 "checksum problem (status = %#x)\n",
2346 dev->name, status);
2347 sky2->rx_csum = 0;
2348 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002349 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002350 BMU_DIS_RX_CHKSUM);
2351 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352 break;
2353
2354 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002355 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002356 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2357 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002358 if (hw->dev[1])
2359 sky2_tx_done(hw->dev[1],
2360 ((status >> 24) & 0xff)
2361 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 break;
2363
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364 default:
2365 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002366 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002367 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002369 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002371 /* Fully processed status ring so clear irq */
2372 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2373
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002374exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002375 if (rx[0])
2376 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002377
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002378 if (rx[1])
2379 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002380
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002381 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382}
2383
2384static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2385{
2386 struct net_device *dev = hw->dev[port];
2387
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002388 if (net_ratelimit())
2389 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2390 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391
2392 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002393 if (net_ratelimit())
2394 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2395 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396 /* Clear IRQ */
2397 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2398 }
2399
2400 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002401 if (net_ratelimit())
2402 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2403 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404
2405 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2406 }
2407
2408 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002409 if (net_ratelimit())
2410 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2412 }
2413
2414 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002415 if (net_ratelimit())
2416 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2418 }
2419
2420 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002421 if (net_ratelimit())
2422 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2423 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2425 }
2426}
2427
2428static void sky2_hw_intr(struct sky2_hw *hw)
2429{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002430 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002432 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2433
2434 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
Stephen Hemminger793b8832005-09-14 16:06:14 -07002436 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002438
2439 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002440 u16 pci_err;
2441
Stephen Hemminger82637e82008-01-23 19:16:04 -08002442 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002443 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002444 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002445 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002446 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002448 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002449 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002450 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451 }
2452
2453 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002454 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002455 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
Stephen Hemminger82637e82008-01-23 19:16:04 -08002457 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002458 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2459 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2460 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002461 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002462 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002463
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002464 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002465 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002466 }
2467
2468 if (status & Y2_HWE_L1_MASK)
2469 sky2_hw_error(hw, 0, status);
2470 status >>= 8;
2471 if (status & Y2_HWE_L1_MASK)
2472 sky2_hw_error(hw, 1, status);
2473}
2474
2475static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2476{
2477 struct net_device *dev = hw->dev[port];
2478 struct sky2_port *sky2 = netdev_priv(dev);
2479 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2480
2481 if (netif_msg_intr(sky2))
2482 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2483 dev->name, status);
2484
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002485 if (status & GM_IS_RX_CO_OV)
2486 gma_read16(hw, port, GM_RX_IRQ_SRC);
2487
2488 if (status & GM_IS_TX_CO_OV)
2489 gma_read16(hw, port, GM_TX_IRQ_SRC);
2490
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002492 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002493 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2494 }
2495
2496 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002497 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2499 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002500}
2501
Stephen Hemminger40b01722007-04-11 14:47:59 -07002502/* This should never happen it is a bug. */
2503static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2504 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002505{
2506 struct net_device *dev = hw->dev[port];
2507 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002508 unsigned idx;
2509 const u64 *le = (q == Q_R1 || q == Q_R2)
2510 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002511
Stephen Hemminger40b01722007-04-11 14:47:59 -07002512 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2513 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2514 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2515 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002516
Stephen Hemminger40b01722007-04-11 14:47:59 -07002517 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002518}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002519
Stephen Hemminger75e80682007-09-19 15:36:46 -07002520static int sky2_rx_hung(struct net_device *dev)
2521{
2522 struct sky2_port *sky2 = netdev_priv(dev);
2523 struct sky2_hw *hw = sky2->hw;
2524 unsigned port = sky2->port;
2525 unsigned rxq = rxqaddr[port];
2526 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2527 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2528 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2529 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2530
2531 /* If idle and MAC or PCI is stuck */
2532 if (sky2->check.last == dev->last_rx &&
2533 ((mac_rp == sky2->check.mac_rp &&
2534 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2535 /* Check if the PCI RX hang */
2536 (fifo_rp == sky2->check.fifo_rp &&
2537 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2538 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2539 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2540 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2541 return 1;
2542 } else {
2543 sky2->check.last = dev->last_rx;
2544 sky2->check.mac_rp = mac_rp;
2545 sky2->check.mac_lev = mac_lev;
2546 sky2->check.fifo_rp = fifo_rp;
2547 sky2->check.fifo_lev = fifo_lev;
2548 return 0;
2549 }
2550}
2551
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002552static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002553{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002554 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002555
Stephen Hemminger75e80682007-09-19 15:36:46 -07002556 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002557 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002558 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002559 } else {
2560 int i, active = 0;
2561
2562 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002563 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002564 if (!netif_running(dev))
2565 continue;
2566 ++active;
2567
2568 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002569 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002570 sky2_rx_hung(dev)) {
2571 pr_info(PFX "%s: receiver hang detected\n",
2572 dev->name);
2573 schedule_work(&hw->restart_work);
2574 return;
2575 }
2576 }
2577
2578 if (active == 0)
2579 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002580 }
2581
Stephen Hemminger75e80682007-09-19 15:36:46 -07002582 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002583}
2584
Stephen Hemminger40b01722007-04-11 14:47:59 -07002585/* Hardware/software error handling */
2586static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002588 if (net_ratelimit())
2589 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002591 if (status & Y2_IS_HW_ERR)
2592 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002594 if (status & Y2_IS_IRQ_MAC1)
2595 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002597 if (status & Y2_IS_IRQ_MAC2)
2598 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002599
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002600 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002601 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002602
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002603 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002604 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002605
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002606 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002607 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002608
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002609 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002610 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2611}
2612
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002613static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002614{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002615 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002616 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002617 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002618 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002619
2620 if (unlikely(status & Y2_IS_ERROR))
2621 sky2_err_intr(hw, status);
2622
2623 if (status & Y2_IS_IRQ_PHY1)
2624 sky2_phy_intr(hw, 0);
2625
2626 if (status & Y2_IS_IRQ_PHY2)
2627 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628
Stephen Hemminger26691832007-10-11 18:31:13 -07002629 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2630 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002631
David S. Miller6f535762007-10-11 18:08:29 -07002632 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002633 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002634 }
David S. Miller6f535762007-10-11 18:08:29 -07002635
Stephen Hemminger26691832007-10-11 18:31:13 -07002636 /* Bug/Errata workaround?
2637 * Need to kick the TX irq moderation timer.
2638 */
2639 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2640 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2641 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2642 }
2643 napi_complete(napi);
2644 sky2_read32(hw, B0_Y2_SP_LISR);
2645done:
2646
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002647 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002648}
2649
David Howells7d12e782006-10-05 14:55:46 +01002650static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002651{
2652 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002653 u32 status;
2654
2655 /* Reading this mask interrupts as side effect */
2656 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2657 if (status == 0 || status == ~0)
2658 return IRQ_NONE;
2659
2660 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002661
2662 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002663
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664 return IRQ_HANDLED;
2665}
2666
2667#ifdef CONFIG_NET_POLL_CONTROLLER
2668static void sky2_netpoll(struct net_device *dev)
2669{
2670 struct sky2_port *sky2 = netdev_priv(dev);
2671
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002672 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673}
2674#endif
2675
2676/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002677static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002678{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002679 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002681 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002682 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002683 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002684 return 125;
2685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002687 return 100;
2688
2689 case CHIP_ID_YUKON_FE_P:
2690 return 50;
2691
2692 case CHIP_ID_YUKON_XL:
2693 return 156;
2694
2695 default:
2696 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697 }
2698}
2699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2701{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002702 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703}
2704
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002705static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2706{
2707 return clk / sky2_mhz(hw);
2708}
2709
2710
Stephen Hemmingere3173832007-02-06 10:45:39 -08002711static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002713 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002715 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002716 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002717
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002721 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2722
2723 switch(hw->chip_id) {
2724 case CHIP_ID_YUKON_XL:
2725 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002726 | SKY2_HW_NEWER_PHY;
2727 if (hw->chip_rev < 3)
2728 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2729
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002730 break;
2731
2732 case CHIP_ID_YUKON_EC_U:
2733 hw->flags = SKY2_HW_GIGABIT
2734 | SKY2_HW_NEWER_PHY
2735 | SKY2_HW_ADV_POWER_CTL;
2736 break;
2737
2738 case CHIP_ID_YUKON_EX:
2739 hw->flags = SKY2_HW_GIGABIT
2740 | SKY2_HW_NEWER_PHY
2741 | SKY2_HW_NEW_LE
2742 | SKY2_HW_ADV_POWER_CTL;
2743
2744 /* New transmit checksum */
2745 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2746 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2747 break;
2748
2749 case CHIP_ID_YUKON_EC:
2750 /* This rev is really old, and requires untested workarounds */
2751 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2752 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2753 return -EOPNOTSUPP;
2754 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002755 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002756 break;
2757
2758 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002759 break;
2760
Stephen Hemminger05745c42007-09-19 15:36:45 -07002761 case CHIP_ID_YUKON_FE_P:
2762 hw->flags = SKY2_HW_NEWER_PHY
2763 | SKY2_HW_NEW_LE
2764 | SKY2_HW_AUTO_TX_SUM
2765 | SKY2_HW_ADV_POWER_CTL;
2766 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002767
2768 case CHIP_ID_YUKON_SUPR:
2769 hw->flags = SKY2_HW_GIGABIT
2770 | SKY2_HW_NEWER_PHY
2771 | SKY2_HW_NEW_LE
2772 | SKY2_HW_AUTO_TX_SUM
2773 | SKY2_HW_ADV_POWER_CTL;
2774 break;
2775
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002776 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002777 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2778 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779 return -EOPNOTSUPP;
2780 }
2781
Stephen Hemmingere3173832007-02-06 10:45:39 -08002782 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002783 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2784 hw->flags |= SKY2_HW_FIBRE_PHY;
2785
2786
Stephen Hemmingere3173832007-02-06 10:45:39 -08002787 hw->ports = 1;
2788 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2789 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2790 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2791 ++hw->ports;
2792 }
2793
2794 return 0;
2795}
2796
2797static void sky2_reset(struct sky2_hw *hw)
2798{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002799 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002800 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002801 int i, cap;
2802 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002805 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2806 status = sky2_read16(hw, HCU_CCSR);
2807 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2808 HCU_CCSR_UC_STATE_MSK);
2809 sky2_write16(hw, HCU_CCSR, status);
2810 } else
2811 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2812 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813
2814 /* do a SW reset */
2815 sky2_write8(hw, B0_CTST, CS_RST_SET);
2816 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2817
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002818 /* allow writes to PCI config */
2819 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002822 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002823 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002824 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825
2826 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2827
Stephen Hemminger555382c2007-08-29 12:58:14 -07002828 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2829 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002830 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2831 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002832
Stephen Hemminger555382c2007-08-29 12:58:14 -07002833 /* If error bit is stuck on ignore it */
2834 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2835 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002836 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002837 hwe_mask |= Y2_IS_PCI_EXP;
2838 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002840 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002841 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 for (i = 0; i < hw->ports; i++) {
2844 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2845 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002846
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002847 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2848 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002849 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2850 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2851 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852 }
2853
Stephen Hemminger793b8832005-09-14 16:06:14 -07002854 /* Clear I2C IRQ noise */
2855 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856
2857 /* turn off hardware timer (unused) */
2858 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2859 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2862
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002863 /* Turn off descriptor polling */
2864 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865
2866 /* Turn off receive timestamp */
2867 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002868 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869
2870 /* enable the Tx Arbiters */
2871 for (i = 0; i < hw->ports; i++)
2872 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2873
2874 /* Initialize ram interface */
2875 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877
2878 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2879 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2880 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2881 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2882 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2883 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2884 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2885 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2886 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2887 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2888 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2889 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2890 }
2891
Stephen Hemminger555382c2007-08-29 12:58:14 -07002892 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002895 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897 memset(hw->st_le, 0, STATUS_LE_BYTES);
2898 hw->st_idx = 0;
2899
2900 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2901 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2902
2903 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002904 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905
2906 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002907 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002909 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2910 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002912 /* set Status-FIFO ISR watermark */
2913 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2914 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2915 else
2916 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002918 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002919 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2920 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002921
Stephen Hemminger793b8832005-09-14 16:06:14 -07002922 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2924
2925 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2926 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2927 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002928}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002929
Stephen Hemminger81906792007-02-15 16:40:33 -08002930static void sky2_restart(struct work_struct *work)
2931{
2932 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2933 struct net_device *dev;
2934 int i, err;
2935
Stephen Hemminger81906792007-02-15 16:40:33 -08002936 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002937 for (i = 0; i < hw->ports; i++) {
2938 dev = hw->dev[i];
2939 if (netif_running(dev))
2940 sky2_down(dev);
2941 }
2942
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002943 napi_disable(&hw->napi);
2944 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002945 sky2_reset(hw);
2946 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002947 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002948
2949 for (i = 0; i < hw->ports; i++) {
2950 dev = hw->dev[i];
2951 if (netif_running(dev)) {
2952 err = sky2_up(dev);
2953 if (err) {
2954 printk(KERN_INFO PFX "%s: could not restart %d\n",
2955 dev->name, err);
2956 dev_close(dev);
2957 }
2958 }
2959 }
2960
Stephen Hemminger81906792007-02-15 16:40:33 -08002961 rtnl_unlock();
2962}
2963
Stephen Hemmingere3173832007-02-06 10:45:39 -08002964static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2965{
2966 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2967}
2968
2969static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2970{
2971 const struct sky2_port *sky2 = netdev_priv(dev);
2972
2973 wol->supported = sky2_wol_supported(sky2->hw);
2974 wol->wolopts = sky2->wol;
2975}
2976
2977static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2978{
2979 struct sky2_port *sky2 = netdev_priv(dev);
2980 struct sky2_hw *hw = sky2->hw;
2981
2982 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2983 return -EOPNOTSUPP;
2984
2985 sky2->wol = wol->wolopts;
2986
Stephen Hemminger05745c42007-09-19 15:36:45 -07002987 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2988 hw->chip_id == CHIP_ID_YUKON_EX ||
2989 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002990 sky2_write32(hw, B0_CTST, sky2->wol
2991 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2992
2993 if (!netif_running(dev))
2994 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 return 0;
2996}
2997
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002998static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003000 if (sky2_is_copper(hw)) {
3001 u32 modes = SUPPORTED_10baseT_Half
3002 | SUPPORTED_10baseT_Full
3003 | SUPPORTED_100baseT_Half
3004 | SUPPORTED_100baseT_Full
3005 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003007 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003009 | SUPPORTED_1000baseT_Full;
3010 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003012 return SUPPORTED_1000baseT_Half
3013 | SUPPORTED_1000baseT_Full
3014 | SUPPORTED_Autoneg
3015 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016}
3017
Stephen Hemminger793b8832005-09-14 16:06:14 -07003018static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019{
3020 struct sky2_port *sky2 = netdev_priv(dev);
3021 struct sky2_hw *hw = sky2->hw;
3022
3023 ecmd->transceiver = XCVR_INTERNAL;
3024 ecmd->supported = sky2_supported_modes(hw);
3025 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003026 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003028 ecmd->speed = sky2->speed;
3029 } else {
3030 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003032 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033
3034 ecmd->advertising = sky2->advertising;
3035 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036 ecmd->duplex = sky2->duplex;
3037 return 0;
3038}
3039
3040static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3041{
3042 struct sky2_port *sky2 = netdev_priv(dev);
3043 const struct sky2_hw *hw = sky2->hw;
3044 u32 supported = sky2_supported_modes(hw);
3045
3046 if (ecmd->autoneg == AUTONEG_ENABLE) {
3047 ecmd->advertising = supported;
3048 sky2->duplex = -1;
3049 sky2->speed = -1;
3050 } else {
3051 u32 setting;
3052
Stephen Hemminger793b8832005-09-14 16:06:14 -07003053 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054 case SPEED_1000:
3055 if (ecmd->duplex == DUPLEX_FULL)
3056 setting = SUPPORTED_1000baseT_Full;
3057 else if (ecmd->duplex == DUPLEX_HALF)
3058 setting = SUPPORTED_1000baseT_Half;
3059 else
3060 return -EINVAL;
3061 break;
3062 case SPEED_100:
3063 if (ecmd->duplex == DUPLEX_FULL)
3064 setting = SUPPORTED_100baseT_Full;
3065 else if (ecmd->duplex == DUPLEX_HALF)
3066 setting = SUPPORTED_100baseT_Half;
3067 else
3068 return -EINVAL;
3069 break;
3070
3071 case SPEED_10:
3072 if (ecmd->duplex == DUPLEX_FULL)
3073 setting = SUPPORTED_10baseT_Full;
3074 else if (ecmd->duplex == DUPLEX_HALF)
3075 setting = SUPPORTED_10baseT_Half;
3076 else
3077 return -EINVAL;
3078 break;
3079 default:
3080 return -EINVAL;
3081 }
3082
3083 if ((setting & supported) == 0)
3084 return -EINVAL;
3085
3086 sky2->speed = ecmd->speed;
3087 sky2->duplex = ecmd->duplex;
3088 }
3089
3090 sky2->autoneg = ecmd->autoneg;
3091 sky2->advertising = ecmd->advertising;
3092
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003093 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003094 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003095 sky2_set_multicast(dev);
3096 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097
3098 return 0;
3099}
3100
3101static void sky2_get_drvinfo(struct net_device *dev,
3102 struct ethtool_drvinfo *info)
3103{
3104 struct sky2_port *sky2 = netdev_priv(dev);
3105
3106 strcpy(info->driver, DRV_NAME);
3107 strcpy(info->version, DRV_VERSION);
3108 strcpy(info->fw_version, "N/A");
3109 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3110}
3111
3112static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003113 char name[ETH_GSTRING_LEN];
3114 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003115} sky2_stats[] = {
3116 { "tx_bytes", GM_TXO_OK_HI },
3117 { "rx_bytes", GM_RXO_OK_HI },
3118 { "tx_broadcast", GM_TXF_BC_OK },
3119 { "rx_broadcast", GM_RXF_BC_OK },
3120 { "tx_multicast", GM_TXF_MC_OK },
3121 { "rx_multicast", GM_RXF_MC_OK },
3122 { "tx_unicast", GM_TXF_UC_OK },
3123 { "rx_unicast", GM_RXF_UC_OK },
3124 { "tx_mac_pause", GM_TXF_MPAUSE },
3125 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003126 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127 { "late_collision",GM_TXF_LAT_COL },
3128 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003129 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003131
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003132 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003134 { "rx_64_byte_packets", GM_RXF_64B },
3135 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3136 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3137 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3138 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3139 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3140 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003142 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3143 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003144 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003145
3146 { "tx_64_byte_packets", GM_TXF_64B },
3147 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3148 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3149 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3150 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3151 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3152 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3153 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003154};
3155
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156static u32 sky2_get_rx_csum(struct net_device *dev)
3157{
3158 struct sky2_port *sky2 = netdev_priv(dev);
3159
3160 return sky2->rx_csum;
3161}
3162
3163static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3164{
3165 struct sky2_port *sky2 = netdev_priv(dev);
3166
3167 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3170 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3171
3172 return 0;
3173}
3174
3175static u32 sky2_get_msglevel(struct net_device *netdev)
3176{
3177 struct sky2_port *sky2 = netdev_priv(netdev);
3178 return sky2->msg_enable;
3179}
3180
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003181static int sky2_nway_reset(struct net_device *dev)
3182{
3183 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003184
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003185 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003186 return -EINVAL;
3187
Stephen Hemminger1b537562005-12-20 15:08:07 -08003188 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003189 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003190
3191 return 0;
3192}
3193
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195{
3196 struct sky2_hw *hw = sky2->hw;
3197 unsigned port = sky2->port;
3198 int i;
3199
3200 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3207}
3208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3210{
3211 struct sky2_port *sky2 = netdev_priv(netdev);
3212 sky2->msg_enable = value;
3213}
3214
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003215static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003216{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003217 switch (sset) {
3218 case ETH_SS_STATS:
3219 return ARRAY_SIZE(sky2_stats);
3220 default:
3221 return -EOPNOTSUPP;
3222 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223}
3224
3225static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003226 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227{
3228 struct sky2_port *sky2 = netdev_priv(dev);
3229
Stephen Hemminger793b8832005-09-14 16:06:14 -07003230 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231}
3232
Stephen Hemminger793b8832005-09-14 16:06:14 -07003233static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234{
3235 int i;
3236
3237 switch (stringset) {
3238 case ETH_SS_STATS:
3239 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3240 memcpy(data + i * ETH_GSTRING_LEN,
3241 sky2_stats[i].name, ETH_GSTRING_LEN);
3242 break;
3243 }
3244}
3245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246static int sky2_set_mac_address(struct net_device *dev, void *p)
3247{
3248 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003249 struct sky2_hw *hw = sky2->hw;
3250 unsigned port = sky2->port;
3251 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252
3253 if (!is_valid_ether_addr(addr->sa_data))
3254 return -EADDRNOTAVAIL;
3255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003257 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003259 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003261
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003262 /* virtual address for data */
3263 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3264
3265 /* physical address: used for pause frames */
3266 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003267
3268 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269}
3270
Stephen Hemmingera052b522006-10-17 10:24:23 -07003271static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3272{
3273 u32 bit;
3274
3275 bit = ether_crc(ETH_ALEN, addr) & 63;
3276 filter[bit >> 3] |= 1 << (bit & 7);
3277}
3278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003279static void sky2_set_multicast(struct net_device *dev)
3280{
3281 struct sky2_port *sky2 = netdev_priv(dev);
3282 struct sky2_hw *hw = sky2->hw;
3283 unsigned port = sky2->port;
3284 struct dev_mc_list *list = dev->mc_list;
3285 u16 reg;
3286 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003287 int rx_pause;
3288 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289
Stephen Hemmingera052b522006-10-17 10:24:23 -07003290 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 memset(filter, 0, sizeof(filter));
3292
3293 reg = gma_read16(hw, port, GM_RX_CTRL);
3294 reg |= GM_RXCR_UCF_ENA;
3295
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003296 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003298 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003300 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003301 reg &= ~GM_RXCR_MCF_ENA;
3302 else {
3303 int i;
3304 reg |= GM_RXCR_MCF_ENA;
3305
Stephen Hemmingera052b522006-10-17 10:24:23 -07003306 if (rx_pause)
3307 sky2_add_filter(filter, pause_mc_addr);
3308
3309 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3310 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 }
3312
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003314 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003318 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003320 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321
3322 gma_write16(hw, port, GM_RX_CTRL, reg);
3323}
3324
3325/* Can have one global because blinking is controlled by
3326 * ethtool and that is always under RTNL mutex
3327 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003328static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003330 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003331
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332 switch (hw->chip_id) {
3333 case CHIP_ID_YUKON_XL:
3334 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3335 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3336 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3337 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3338 PHY_M_LEDC_INIT_CTRL(7) |
3339 PHY_M_LEDC_STA1_CTRL(7) |
3340 PHY_M_LEDC_STA0_CTRL(7))
3341 : 0);
3342
3343 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3344 break;
3345
3346 default:
3347 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003348 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3349 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351}
3352
3353/* blink LED's for finding board */
3354static int sky2_phys_id(struct net_device *dev, u32 data)
3355{
3356 struct sky2_port *sky2 = netdev_priv(dev);
3357 struct sky2_hw *hw = sky2->hw;
3358 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003359 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003361 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362 int onoff = 1;
3363
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3366 else
3367 ms = data * 1000;
3368
3369 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003370 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3372 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3373 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3374 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3375 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3376 } else {
3377 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3378 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3379 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003381 interrupted = 0;
3382 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383 sky2_led(hw, port, onoff);
3384 onoff = !onoff;
3385
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003386 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003387 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003388 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003389
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390 ms -= 250;
3391 }
3392
3393 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3395 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3397 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3399 } else {
3400 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3401 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3402 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003403 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404
3405 return 0;
3406}
3407
3408static void sky2_get_pauseparam(struct net_device *dev,
3409 struct ethtool_pauseparam *ecmd)
3410{
3411 struct sky2_port *sky2 = netdev_priv(dev);
3412
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003413 switch (sky2->flow_mode) {
3414 case FC_NONE:
3415 ecmd->tx_pause = ecmd->rx_pause = 0;
3416 break;
3417 case FC_TX:
3418 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3419 break;
3420 case FC_RX:
3421 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3422 break;
3423 case FC_BOTH:
3424 ecmd->tx_pause = ecmd->rx_pause = 1;
3425 }
3426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427 ecmd->autoneg = sky2->autoneg;
3428}
3429
3430static int sky2_set_pauseparam(struct net_device *dev,
3431 struct ethtool_pauseparam *ecmd)
3432{
3433 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434
3435 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003436 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003438 if (netif_running(dev))
3439 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003441 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442}
3443
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003444static int sky2_get_coalesce(struct net_device *dev,
3445 struct ethtool_coalesce *ecmd)
3446{
3447 struct sky2_port *sky2 = netdev_priv(dev);
3448 struct sky2_hw *hw = sky2->hw;
3449
3450 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3451 ecmd->tx_coalesce_usecs = 0;
3452 else {
3453 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3454 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3455 }
3456 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3457
3458 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3459 ecmd->rx_coalesce_usecs = 0;
3460 else {
3461 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3462 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3463 }
3464 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3465
3466 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3467 ecmd->rx_coalesce_usecs_irq = 0;
3468 else {
3469 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3470 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3471 }
3472
3473 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3474
3475 return 0;
3476}
3477
3478/* Note: this affect both ports */
3479static int sky2_set_coalesce(struct net_device *dev,
3480 struct ethtool_coalesce *ecmd)
3481{
3482 struct sky2_port *sky2 = netdev_priv(dev);
3483 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003484 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003485
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003486 if (ecmd->tx_coalesce_usecs > tmax ||
3487 ecmd->rx_coalesce_usecs > tmax ||
3488 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003489 return -EINVAL;
3490
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003491 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003492 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003493 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003494 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003495 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003496 return -EINVAL;
3497
3498 if (ecmd->tx_coalesce_usecs == 0)
3499 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3500 else {
3501 sky2_write32(hw, STAT_TX_TIMER_INI,
3502 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3503 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3504 }
3505 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3506
3507 if (ecmd->rx_coalesce_usecs == 0)
3508 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3509 else {
3510 sky2_write32(hw, STAT_LEV_TIMER_INI,
3511 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3512 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3513 }
3514 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3515
3516 if (ecmd->rx_coalesce_usecs_irq == 0)
3517 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3518 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003519 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003520 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3521 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3522 }
3523 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3524 return 0;
3525}
3526
Stephen Hemminger793b8832005-09-14 16:06:14 -07003527static void sky2_get_ringparam(struct net_device *dev,
3528 struct ethtool_ringparam *ering)
3529{
3530 struct sky2_port *sky2 = netdev_priv(dev);
3531
3532 ering->rx_max_pending = RX_MAX_PENDING;
3533 ering->rx_mini_max_pending = 0;
3534 ering->rx_jumbo_max_pending = 0;
3535 ering->tx_max_pending = TX_RING_SIZE - 1;
3536
3537 ering->rx_pending = sky2->rx_pending;
3538 ering->rx_mini_pending = 0;
3539 ering->rx_jumbo_pending = 0;
3540 ering->tx_pending = sky2->tx_pending;
3541}
3542
3543static int sky2_set_ringparam(struct net_device *dev,
3544 struct ethtool_ringparam *ering)
3545{
3546 struct sky2_port *sky2 = netdev_priv(dev);
3547 int err = 0;
3548
3549 if (ering->rx_pending > RX_MAX_PENDING ||
3550 ering->rx_pending < 8 ||
3551 ering->tx_pending < MAX_SKB_TX_LE ||
3552 ering->tx_pending > TX_RING_SIZE - 1)
3553 return -EINVAL;
3554
3555 if (netif_running(dev))
3556 sky2_down(dev);
3557
3558 sky2->rx_pending = ering->rx_pending;
3559 sky2->tx_pending = ering->tx_pending;
3560
Stephen Hemminger1b537562005-12-20 15:08:07 -08003561 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003562 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003563 if (err)
3564 dev_close(dev);
3565 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003566
3567 return err;
3568}
3569
Stephen Hemminger793b8832005-09-14 16:06:14 -07003570static int sky2_get_regs_len(struct net_device *dev)
3571{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003572 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003573}
3574
3575/*
3576 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003577 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578 */
3579static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3580 void *p)
3581{
3582 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003583 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003584 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003585
3586 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003587
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003588 for (b = 0; b < 128; b++) {
3589 /* This complicated switch statement is to make sure and
3590 * only access regions that are unreserved.
3591 * Some blocks are only valid on dual port cards.
3592 * and block 3 has some special diagnostic registers that
3593 * are poison.
3594 */
3595 switch (b) {
3596 case 3:
3597 /* skip diagnostic ram region */
3598 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3599 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003600
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003601 /* dual port cards only */
3602 case 5: /* Tx Arbiter 2 */
3603 case 9: /* RX2 */
3604 case 14 ... 15: /* TX2 */
3605 case 17: case 19: /* Ram Buffer 2 */
3606 case 22 ... 23: /* Tx Ram Buffer 2 */
3607 case 25: /* Rx MAC Fifo 1 */
3608 case 27: /* Tx MAC Fifo 2 */
3609 case 31: /* GPHY 2 */
3610 case 40 ... 47: /* Pattern Ram 2 */
3611 case 52: case 54: /* TCP Segmentation 2 */
3612 case 112 ... 116: /* GMAC 2 */
3613 if (sky2->hw->ports == 1)
3614 goto reserved;
3615 /* fall through */
3616 case 0: /* Control */
3617 case 2: /* Mac address */
3618 case 4: /* Tx Arbiter 1 */
3619 case 7: /* PCI express reg */
3620 case 8: /* RX1 */
3621 case 12 ... 13: /* TX1 */
3622 case 16: case 18:/* Rx Ram Buffer 1 */
3623 case 20 ... 21: /* Tx Ram Buffer 1 */
3624 case 24: /* Rx MAC Fifo 1 */
3625 case 26: /* Tx MAC Fifo 1 */
3626 case 28 ... 29: /* Descriptor and status unit */
3627 case 30: /* GPHY 1*/
3628 case 32 ... 39: /* Pattern Ram 1 */
3629 case 48: case 50: /* TCP Segmentation 1 */
3630 case 56 ... 60: /* PCI space */
3631 case 80 ... 84: /* GMAC 1 */
3632 memcpy_fromio(p, io, 128);
3633 break;
3634 default:
3635reserved:
3636 memset(p, 0, 128);
3637 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003638
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003639 p += 128;
3640 io += 128;
3641 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003642}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003643
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003644/* In order to do Jumbo packets on these chips, need to turn off the
3645 * transmit store/forward. Therefore checksum offload won't work.
3646 */
3647static int no_tx_offload(struct net_device *dev)
3648{
3649 const struct sky2_port *sky2 = netdev_priv(dev);
3650 const struct sky2_hw *hw = sky2->hw;
3651
Stephen Hemminger69161612007-06-04 17:23:26 -07003652 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003653}
3654
3655static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3656{
3657 if (data && no_tx_offload(dev))
3658 return -EINVAL;
3659
3660 return ethtool_op_set_tx_csum(dev, data);
3661}
3662
3663
3664static int sky2_set_tso(struct net_device *dev, u32 data)
3665{
3666 if (data && no_tx_offload(dev))
3667 return -EINVAL;
3668
3669 return ethtool_op_set_tso(dev, data);
3670}
3671
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003672static int sky2_get_eeprom_len(struct net_device *dev)
3673{
3674 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003675 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003676 u16 reg2;
3677
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003678 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003679 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3680}
3681
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003682static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003683{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003684 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003685
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003686 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003687
3688 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003689 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003690 } while (!(offset & PCI_VPD_ADDR_F));
3691
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003692 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003693 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003694}
3695
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003696static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003697{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003698 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3699 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003700 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003701 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003702 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003703}
3704
3705static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3706 u8 *data)
3707{
3708 struct sky2_port *sky2 = netdev_priv(dev);
3709 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3710 int length = eeprom->len;
3711 u16 offset = eeprom->offset;
3712
3713 if (!cap)
3714 return -EINVAL;
3715
3716 eeprom->magic = SKY2_EEPROM_MAGIC;
3717
3718 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003719 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003720 int n = min_t(int, length, sizeof(val));
3721
3722 memcpy(data, &val, n);
3723 length -= n;
3724 data += n;
3725 offset += n;
3726 }
3727 return 0;
3728}
3729
3730static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3731 u8 *data)
3732{
3733 struct sky2_port *sky2 = netdev_priv(dev);
3734 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3735 int length = eeprom->len;
3736 u16 offset = eeprom->offset;
3737
3738 if (!cap)
3739 return -EINVAL;
3740
3741 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3742 return -EINVAL;
3743
3744 while (length > 0) {
3745 u32 val;
3746 int n = min_t(int, length, sizeof(val));
3747
3748 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003749 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003750 memcpy(&val, data, n);
3751
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003752 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003753
3754 length -= n;
3755 data += n;
3756 offset += n;
3757 }
3758 return 0;
3759}
3760
3761
Jeff Garzik7282d492006-09-13 14:30:00 -04003762static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003763 .get_settings = sky2_get_settings,
3764 .set_settings = sky2_set_settings,
3765 .get_drvinfo = sky2_get_drvinfo,
3766 .get_wol = sky2_get_wol,
3767 .set_wol = sky2_set_wol,
3768 .get_msglevel = sky2_get_msglevel,
3769 .set_msglevel = sky2_set_msglevel,
3770 .nway_reset = sky2_nway_reset,
3771 .get_regs_len = sky2_get_regs_len,
3772 .get_regs = sky2_get_regs,
3773 .get_link = ethtool_op_get_link,
3774 .get_eeprom_len = sky2_get_eeprom_len,
3775 .get_eeprom = sky2_get_eeprom,
3776 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003777 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003778 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003779 .set_tso = sky2_set_tso,
3780 .get_rx_csum = sky2_get_rx_csum,
3781 .set_rx_csum = sky2_set_rx_csum,
3782 .get_strings = sky2_get_strings,
3783 .get_coalesce = sky2_get_coalesce,
3784 .set_coalesce = sky2_set_coalesce,
3785 .get_ringparam = sky2_get_ringparam,
3786 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787 .get_pauseparam = sky2_get_pauseparam,
3788 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003789 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003790 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003791 .get_ethtool_stats = sky2_get_ethtool_stats,
3792};
3793
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003794#ifdef CONFIG_SKY2_DEBUG
3795
3796static struct dentry *sky2_debug;
3797
3798static int sky2_debug_show(struct seq_file *seq, void *v)
3799{
3800 struct net_device *dev = seq->private;
3801 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003802 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003803 unsigned port = sky2->port;
3804 unsigned idx, last;
3805 int sop;
3806
3807 if (!netif_running(dev))
3808 return -ENETDOWN;
3809
3810 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3811 sky2_read32(hw, B0_ISRC),
3812 sky2_read32(hw, B0_IMSK),
3813 sky2_read32(hw, B0_Y2_SP_ICR));
3814
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003815 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003816 last = sky2_read16(hw, STAT_PUT_IDX);
3817
3818 if (hw->st_idx == last)
3819 seq_puts(seq, "Status ring (empty)\n");
3820 else {
3821 seq_puts(seq, "Status ring\n");
3822 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3823 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3824 const struct sky2_status_le *le = hw->st_le + idx;
3825 seq_printf(seq, "[%d] %#x %d %#x\n",
3826 idx, le->opcode, le->length, le->status);
3827 }
3828 seq_puts(seq, "\n");
3829 }
3830
3831 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3832 sky2->tx_cons, sky2->tx_prod,
3833 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3834 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3835
3836 /* Dump contents of tx ring */
3837 sop = 1;
3838 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3839 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3840 const struct sky2_tx_le *le = sky2->tx_le + idx;
3841 u32 a = le32_to_cpu(le->addr);
3842
3843 if (sop)
3844 seq_printf(seq, "%u:", idx);
3845 sop = 0;
3846
3847 switch(le->opcode & ~HW_OWNER) {
3848 case OP_ADDR64:
3849 seq_printf(seq, " %#x:", a);
3850 break;
3851 case OP_LRGLEN:
3852 seq_printf(seq, " mtu=%d", a);
3853 break;
3854 case OP_VLAN:
3855 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3856 break;
3857 case OP_TCPLISW:
3858 seq_printf(seq, " csum=%#x", a);
3859 break;
3860 case OP_LARGESEND:
3861 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3862 break;
3863 case OP_PACKET:
3864 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3865 break;
3866 case OP_BUFFER:
3867 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3868 break;
3869 default:
3870 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3871 a, le16_to_cpu(le->length));
3872 }
3873
3874 if (le->ctrl & EOP) {
3875 seq_putc(seq, '\n');
3876 sop = 1;
3877 }
3878 }
3879
3880 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3881 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3882 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3883 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3884
David S. Millerd1d08d12008-01-07 20:53:33 -08003885 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003886 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003887 return 0;
3888}
3889
3890static int sky2_debug_open(struct inode *inode, struct file *file)
3891{
3892 return single_open(file, sky2_debug_show, inode->i_private);
3893}
3894
3895static const struct file_operations sky2_debug_fops = {
3896 .owner = THIS_MODULE,
3897 .open = sky2_debug_open,
3898 .read = seq_read,
3899 .llseek = seq_lseek,
3900 .release = single_release,
3901};
3902
3903/*
3904 * Use network device events to create/remove/rename
3905 * debugfs file entries
3906 */
3907static int sky2_device_event(struct notifier_block *unused,
3908 unsigned long event, void *ptr)
3909{
3910 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003911 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003912
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003913 if (dev->open != sky2_up || !sky2_debug)
3914 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003915
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003916 switch(event) {
3917 case NETDEV_CHANGENAME:
3918 if (sky2->debugfs) {
3919 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3920 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003921 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003922 break;
3923
3924 case NETDEV_GOING_DOWN:
3925 if (sky2->debugfs) {
3926 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3927 dev->name);
3928 debugfs_remove(sky2->debugfs);
3929 sky2->debugfs = NULL;
3930 }
3931 break;
3932
3933 case NETDEV_UP:
3934 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3935 sky2_debug, dev,
3936 &sky2_debug_fops);
3937 if (IS_ERR(sky2->debugfs))
3938 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003939 }
3940
3941 return NOTIFY_DONE;
3942}
3943
3944static struct notifier_block sky2_notifier = {
3945 .notifier_call = sky2_device_event,
3946};
3947
3948
3949static __init void sky2_debug_init(void)
3950{
3951 struct dentry *ent;
3952
3953 ent = debugfs_create_dir("sky2", NULL);
3954 if (!ent || IS_ERR(ent))
3955 return;
3956
3957 sky2_debug = ent;
3958 register_netdevice_notifier(&sky2_notifier);
3959}
3960
3961static __exit void sky2_debug_cleanup(void)
3962{
3963 if (sky2_debug) {
3964 unregister_netdevice_notifier(&sky2_notifier);
3965 debugfs_remove(sky2_debug);
3966 sky2_debug = NULL;
3967 }
3968}
3969
3970#else
3971#define sky2_debug_init()
3972#define sky2_debug_cleanup()
3973#endif
3974
3975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003976/* Initialize network device */
3977static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003978 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08003979 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003980{
3981 struct sky2_port *sky2;
3982 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3983
3984 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003985 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003986 return NULL;
3987 }
3988
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003989 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003990 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991 dev->open = sky2_up;
3992 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003993 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003994 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003995 dev->set_multicast_list = sky2_set_multicast;
3996 dev->set_mac_address = sky2_set_mac_address;
3997 dev->change_mtu = sky2_change_mtu;
3998 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3999 dev->tx_timeout = sky2_tx_timeout;
4000 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004002 if (port == 0)
4003 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004005
4006 sky2 = netdev_priv(dev);
4007 sky2->netdev = dev;
4008 sky2->hw = hw;
4009 sky2->msg_enable = netif_msg_init(debug, default_msg);
4010
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004011 /* Auto speed and flow control */
4012 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004013 sky2->flow_mode = FC_BOTH;
4014
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004015 sky2->duplex = -1;
4016 sky2->speed = -1;
4017 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004018 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004019 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004020
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004021 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004022 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004023 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004024
4025 hw->dev[port] = dev;
4026
4027 sky2->port = port;
4028
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004029 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004030 if (highmem)
4031 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004032
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004033#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004034 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4035 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4036 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4037 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4038 dev->vlan_rx_register = sky2_vlan_rx_register;
4039 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004040#endif
4041
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004042 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004043 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004044 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046 return dev;
4047}
4048
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004049static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050{
4051 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004052 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004053
4054 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004055 printk(KERN_INFO PFX "%s: addr %s\n",
4056 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057}
4058
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004059/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004060static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004061{
4062 struct sky2_hw *hw = dev_id;
4063 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4064
4065 if (status == 0)
4066 return IRQ_NONE;
4067
4068 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004069 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004070 wake_up(&hw->msi_wait);
4071 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4072 }
4073 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4074
4075 return IRQ_HANDLED;
4076}
4077
4078/* Test interrupt path by forcing a a software IRQ */
4079static int __devinit sky2_test_msi(struct sky2_hw *hw)
4080{
4081 struct pci_dev *pdev = hw->pdev;
4082 int err;
4083
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004084 init_waitqueue_head (&hw->msi_wait);
4085
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004086 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4087
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004088 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004089 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004090 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004091 return err;
4092 }
4093
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004094 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004095 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004096
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004097 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004098
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004099 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004100 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004101 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4102 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004103
4104 err = -EOPNOTSUPP;
4105 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4106 }
4107
4108 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004109 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004110
4111 free_irq(pdev->irq, hw);
4112
4113 return err;
4114}
4115
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004116static int __devinit pci_wake_enabled(struct pci_dev *dev)
4117{
4118 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4119 u16 value;
4120
4121 if (!pm)
4122 return 0;
4123 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4124 return 0;
4125 return value & PCI_PM_CTRL_PME_ENABLE;
4126}
4127
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004128static int __devinit sky2_probe(struct pci_dev *pdev,
4129 const struct pci_device_id *ent)
4130{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004131 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004132 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004133 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004134
Stephen Hemminger793b8832005-09-14 16:06:14 -07004135 err = pci_enable_device(pdev);
4136 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004137 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004138 goto err_out;
4139 }
4140
Stephen Hemminger793b8832005-09-14 16:06:14 -07004141 err = pci_request_regions(pdev, DRV_NAME);
4142 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004143 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004144 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004145 }
4146
4147 pci_set_master(pdev);
4148
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004149 if (sizeof(dma_addr_t) > sizeof(u32) &&
4150 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4151 using_dac = 1;
4152 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4153 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004154 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4155 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004156 goto err_out_free_regions;
4157 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004158 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004159 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4160 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004161 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004162 goto err_out_free_regions;
4163 }
4164 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004165
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004166 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4167
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004168 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004169 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004170 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004171 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004172 goto err_out_free_regions;
4173 }
4174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004175 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004176
4177 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4178 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004179 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004180 goto err_out_free_hw;
4181 }
4182
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004183#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004184 /* The sk98lin vendor driver uses hardware byte swapping but
4185 * this driver uses software swapping.
4186 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004187 {
4188 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004189 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004190 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004191 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004192 }
4193#endif
4194
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004195 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004196 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004197 if (!hw->st_le)
4198 goto err_out_iounmap;
4199
Stephen Hemmingere3173832007-02-06 10:45:39 -08004200 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004201 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004202 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004203
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004204 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004205 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4206 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004207 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004208
Stephen Hemmingere3173832007-02-06 10:45:39 -08004209 sky2_reset(hw);
4210
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004211 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004212 if (!dev) {
4213 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004214 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004215 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004216
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004217 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4218 err = sky2_test_msi(hw);
4219 if (err == -EOPNOTSUPP)
4220 pci_disable_msi(pdev);
4221 else if (err)
4222 goto err_out_free_netdev;
4223 }
4224
Stephen Hemminger793b8832005-09-14 16:06:14 -07004225 err = register_netdev(dev);
4226 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004227 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004228 goto err_out_free_netdev;
4229 }
4230
Stephen Hemminger6de16232007-10-17 13:26:42 -07004231 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4232
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004233 err = request_irq(pdev->irq, sky2_intr,
4234 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004235 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004236 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004237 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004238 goto err_out_unregister;
4239 }
4240 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004241 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004242
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004243 sky2_show_addr(dev);
4244
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004245 if (hw->ports > 1) {
4246 struct net_device *dev1;
4247
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004248 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004249 if (!dev1)
4250 dev_warn(&pdev->dev, "allocation for second device failed\n");
4251 else if ((err = register_netdev(dev1))) {
4252 dev_warn(&pdev->dev,
4253 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004254 hw->dev[1] = NULL;
4255 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004256 } else
4257 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 }
4259
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004260 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004261 INIT_WORK(&hw->restart_work, sky2_restart);
4262
Stephen Hemminger793b8832005-09-14 16:06:14 -07004263 pci_set_drvdata(pdev, hw);
4264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265 return 0;
4266
Stephen Hemminger793b8832005-09-14 16:06:14 -07004267err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004268 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004269 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004270 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271err_out_free_netdev:
4272 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004274 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004275 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276err_out_iounmap:
4277 iounmap(hw->regs);
4278err_out_free_hw:
4279 kfree(hw);
4280err_out_free_regions:
4281 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004282err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004285 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286 return err;
4287}
4288
4289static void __devexit sky2_remove(struct pci_dev *pdev)
4290{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004291 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004292 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004293
Stephen Hemminger793b8832005-09-14 16:06:14 -07004294 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004295 return;
4296
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004297 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004298 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004299
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004300 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004301 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004302
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004303 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004304
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004305 sky2_power_aux(hw);
4306
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004307 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004308 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004309 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004310
4311 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004312 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004313 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004314 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315 pci_release_regions(pdev);
4316 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004317
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004318 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004319 free_netdev(hw->dev[i]);
4320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004321 iounmap(hw->regs);
4322 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004323
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324 pci_set_drvdata(pdev, NULL);
4325}
4326
4327#ifdef CONFIG_PM
4328static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4329{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004330 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004331 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004333 if (!hw)
4334 return 0;
4335
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004336 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004337 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004338 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339
Stephen Hemmingere3173832007-02-06 10:45:39 -08004340 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004341 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004342
4343 if (sky2->wol)
4344 sky2_wol_init(sky2);
4345
4346 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004347 }
4348
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004349 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004350 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004351 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004352
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004353 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004354 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004355 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4356
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004357 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004358}
4359
4360static int sky2_resume(struct pci_dev *pdev)
4361{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004362 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004363 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004364
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004365 if (!hw)
4366 return 0;
4367
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004368 err = pci_set_power_state(pdev, PCI_D0);
4369 if (err)
4370 goto out;
4371
4372 err = pci_restore_state(pdev);
4373 if (err)
4374 goto out;
4375
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004376 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004377
4378 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004379 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4380 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4381 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004382 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004383
Stephen Hemmingere3173832007-02-06 10:45:39 -08004384 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004385 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004386 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004387
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004388 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004389 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004390 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004391 err = sky2_up(dev);
4392 if (err) {
4393 printk(KERN_ERR PFX "%s: could not up: %d\n",
4394 dev->name, err);
4395 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004396 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004397 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004398 }
4399 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004400
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004401 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004402out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004403 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004404 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004405 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004406}
4407#endif
4408
Stephen Hemmingere3173832007-02-06 10:45:39 -08004409static void sky2_shutdown(struct pci_dev *pdev)
4410{
4411 struct sky2_hw *hw = pci_get_drvdata(pdev);
4412 int i, wol = 0;
4413
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004414 if (!hw)
4415 return;
4416
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004417 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004418
4419 for (i = 0; i < hw->ports; i++) {
4420 struct net_device *dev = hw->dev[i];
4421 struct sky2_port *sky2 = netdev_priv(dev);
4422
4423 if (sky2->wol) {
4424 wol = 1;
4425 sky2_wol_init(sky2);
4426 }
4427 }
4428
4429 if (wol)
4430 sky2_power_aux(hw);
4431
4432 pci_enable_wake(pdev, PCI_D3hot, wol);
4433 pci_enable_wake(pdev, PCI_D3cold, wol);
4434
4435 pci_disable_device(pdev);
4436 pci_set_power_state(pdev, PCI_D3hot);
4437
4438}
4439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004440static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004441 .name = DRV_NAME,
4442 .id_table = sky2_id_table,
4443 .probe = sky2_probe,
4444 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004445#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004446 .suspend = sky2_suspend,
4447 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004448#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004449 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004450};
4451
4452static int __init sky2_init_module(void)
4453{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004454 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004455 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004456}
4457
4458static void __exit sky2_cleanup_module(void)
4459{
4460 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004461 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462}
4463
4464module_init(sky2_init_module);
4465module_exit(sky2_cleanup_module);
4466
4467MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004468MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004470MODULE_VERSION(DRV_VERSION);