blob: 64993ecacf93a31147764d991946420551592033 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
157 .m1 = { .min = 10, .max = 22 },
158 .m2 = { .min = 5, .max = 9 },
159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
171 .m1 = { .min = 10, .max = 22 },
172 .m2 = { .min = 5, .max = 9 },
173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
419 unsigned long flags;
420 u32 val = 0;
421
422 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO idle wait timed out\n");
425 goto out_unlock;
426 }
427
428 I915_WRITE(DPIO_REG, reg);
429 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
430 DPIO_BYTE);
431 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
432 DRM_ERROR("DPIO read wait timed out\n");
433 goto out_unlock;
434 }
435 val = I915_READ(DPIO_DATA);
436
437out_unlock:
438 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
439 return val;
440}
441
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700442static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
443 u32 val)
444{
445 unsigned long flags;
446
447 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
448 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
449 DRM_ERROR("DPIO idle wait timed out\n");
450 goto out_unlock;
451 }
452
453 I915_WRITE(DPIO_DATA, val);
454 I915_WRITE(DPIO_REG, reg);
455 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
456 DPIO_BYTE);
457 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
458 DRM_ERROR("DPIO write wait timed out\n");
459
460out_unlock:
461 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
462}
463
Jesse Barnes57f350b2012-03-28 13:39:25 -0700464static void vlv_init_dpio(struct drm_device *dev)
465{
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
468 /* Reset the DPIO config */
469 I915_WRITE(DPIO_CTL, 0);
470 POSTING_READ(DPIO_CTL);
471 I915_WRITE(DPIO_CTL, 1);
472 POSTING_READ(DPIO_CTL);
473}
474
Daniel Vetter618563e2012-04-01 13:38:50 +0200475static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
476{
477 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
478 return 1;
479}
480
481static const struct dmi_system_id intel_dual_link_lvds[] = {
482 {
483 .callback = intel_dual_link_lvds_callback,
484 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
485 .matches = {
486 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
487 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
488 },
489 },
490 { } /* terminating entry */
491};
492
Takashi Iwaib0354382012-03-20 13:07:05 +0100493static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
494 unsigned int reg)
495{
496 unsigned int val;
497
Takashi Iwai121d5272012-03-20 13:07:06 +0100498 /* use the module option value if specified */
499 if (i915_lvds_channel_mode > 0)
500 return i915_lvds_channel_mode == 2;
501
Daniel Vetter618563e2012-04-01 13:38:50 +0200502 if (dmi_check_system(intel_dual_link_lvds))
503 return true;
504
Takashi Iwaib0354382012-03-20 13:07:05 +0100505 if (dev_priv->lvds_val)
506 val = dev_priv->lvds_val;
507 else {
508 /* BIOS should set the proper LVDS register value at boot, but
509 * in reality, it doesn't set the value when the lid is closed;
510 * we need to check "the value to be set" in VBT when LVDS
511 * register is uninitialized.
512 */
513 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500514 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100515 val = dev_priv->bios_lvds_val;
516 dev_priv->lvds_val = val;
517 }
518 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
519}
520
Chris Wilson1b894b52010-12-14 20:04:54 +0000521static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
522 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800523{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 struct drm_device *dev = crtc->dev;
525 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800527
528 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100529 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800530 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 limit = &intel_limits_ironlake_dual_lvds_100m;
533 else
534 limit = &intel_limits_ironlake_dual_lvds;
535 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000536 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_single_lvds_100m;
538 else
539 limit = &intel_limits_ironlake_single_lvds;
540 }
541 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200542 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800543 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800544 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800545 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546
547 return limit;
548}
549
Ma Ling044c7c42009-03-18 20:13:23 +0800550static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
551{
552 struct drm_device *dev = crtc->dev;
553 struct drm_i915_private *dev_priv = dev->dev_private;
554 const intel_limit_t *limit;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100557 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800558 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800560 else
561 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700562 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800563 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
564 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700565 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800566 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800570 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800572
573 return limit;
574}
575
Chris Wilson1b894b52010-12-14 20:04:54 +0000576static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800577{
578 struct drm_device *dev = crtc->dev;
579 const intel_limit_t *limit;
580
Eric Anholtbad720f2009-10-22 16:11:14 -0700581 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800583 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800584 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500585 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800588 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700590 } else if (IS_VALLEYVIEW(dev)) {
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
592 limit = &intel_limits_vlv_dac;
593 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
594 limit = &intel_limits_vlv_hdmi;
595 else
596 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100597 } else if (!IS_GEN2(dev)) {
598 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
599 limit = &intel_limits_i9xx_lvds;
600 else
601 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 } else {
603 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700604 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 else
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 }
608 return limit;
609}
610
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611/* m1 is reserved as 0 in Pineview, n is a ring counter */
612static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800613{
Shaohua Li21778322009-02-23 15:19:16 +0800614 clock->m = clock->m2 + 2;
615 clock->p = clock->p1 * clock->p2;
616 clock->vco = refclk * clock->m / clock->n;
617 clock->dot = clock->vco / clock->p;
618}
619
620static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
621{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500622 if (IS_PINEVIEW(dev)) {
623 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800624 return;
625 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
627 clock->p = clock->p1 * clock->p2;
628 clock->vco = refclk * clock->m / (clock->n + 2);
629 clock->dot = clock->vco / clock->p;
630}
631
Jesse Barnes79e53942008-11-07 14:24:08 -0800632/**
633 * Returns whether any output on the specified pipe is of the specified type
634 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100635bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800636{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100638 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200640 for_each_encoder_on_crtc(dev, crtc, encoder)
641 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100642 return true;
643
644 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645}
646
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800647#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648/**
649 * Returns whether the given set of divisors are valid for a given refclk with
650 * the given connectors.
651 */
652
Chris Wilson1b894b52010-12-14 20:04:54 +0000653static bool intel_PLL_is_valid(struct drm_device *dev,
654 const intel_limit_t *limit,
655 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500665 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
674 * connector, etc., rather than just a single range.
675 */
676 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400677 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800678
679 return true;
680}
681
Ma Lingd4906092009-03-18 20:13:27 +0800682static bool
683intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800686
Jesse Barnes79e53942008-11-07 14:24:08 -0800687{
688 struct drm_device *dev = crtc->dev;
689 struct drm_i915_private *dev_priv = dev->dev_private;
690 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 int err = target;
692
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200693 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800694 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 /*
696 * For LVDS, if the panel is on, just rely on its current
697 * settings for dual-channel. We haven't figured out how to
698 * reliably set up different single/dual channel state, if we
699 * even can.
700 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100701 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 clock.p2 = limit->p2.p2_fast;
703 else
704 clock.p2 = limit->p2.p2_slow;
705 } else {
706 if (target < limit->p2.dot_limit)
707 clock.p2 = limit->p2.p2_slow;
708 else
709 clock.p2 = limit->p2.p2_fast;
710 }
711
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Zhao Yakui42158662009-11-20 11:24:18 +0800714 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
715 clock.m1++) {
716 for (clock.m2 = limit->m2.min;
717 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 /* m1 is always 0 in Pineview */
719 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800720 break;
721 for (clock.n = limit->n.min;
722 clock.n <= limit->n.max; clock.n++) {
723 for (clock.p1 = limit->p1.min;
724 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 int this_err;
726
Shaohua Li21778322009-02-23 15:19:16 +0800727 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000728 if (!intel_PLL_is_valid(dev, limit,
729 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800731 if (match_clock &&
732 clock.p != match_clock->p)
733 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800734
735 this_err = abs(clock.dot - target);
736 if (this_err < err) {
737 *best_clock = clock;
738 err = this_err;
739 }
740 }
741 }
742 }
743 }
744
745 return (err != target);
746}
747
Ma Lingd4906092009-03-18 20:13:27 +0800748static bool
749intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800750 int target, int refclk, intel_clock_t *match_clock,
751 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800752{
753 struct drm_device *dev = crtc->dev;
754 struct drm_i915_private *dev_priv = dev->dev_private;
755 intel_clock_t clock;
756 int max_n;
757 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400758 /* approximately equals target * 0.00585 */
759 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800760 found = false;
761
762 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800763 int lvds_reg;
764
Eric Anholtc619eed2010-01-28 16:45:52 -0800765 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800766 lvds_reg = PCH_LVDS;
767 else
768 lvds_reg = LVDS;
769 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800770 LVDS_CLKB_POWER_UP)
771 clock.p2 = limit->p2.p2_fast;
772 else
773 clock.p2 = limit->p2.p2_slow;
774 } else {
775 if (target < limit->p2.dot_limit)
776 clock.p2 = limit->p2.p2_slow;
777 else
778 clock.p2 = limit->p2.p2_fast;
779 }
780
781 memset(best_clock, 0, sizeof(*best_clock));
782 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200783 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800784 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.m1 = limit->m1.max;
787 clock.m1 >= limit->m1.min; clock.m1--) {
788 for (clock.m2 = limit->m2.max;
789 clock.m2 >= limit->m2.min; clock.m2--) {
790 for (clock.p1 = limit->p1.max;
791 clock.p1 >= limit->p1.min; clock.p1--) {
792 int this_err;
793
Shaohua Li21778322009-02-23 15:19:16 +0800794 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800797 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000801
802 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800803 if (this_err < err_most) {
804 *best_clock = clock;
805 err_most = this_err;
806 max_n = clock.n;
807 found = true;
808 }
809 }
810 }
811 }
812 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800813 return found;
814}
Ma Lingd4906092009-03-18 20:13:27 +0800815
Zhenyu Wang2c072452009-06-05 15:38:42 +0800816static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500817intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800823
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800824 if (target < 200000) {
825 clock.n = 1;
826 clock.p1 = 2;
827 clock.p2 = 10;
828 clock.m1 = 12;
829 clock.m2 = 9;
830 } else {
831 clock.n = 2;
832 clock.p1 = 1;
833 clock.p2 = 10;
834 clock.m1 = 14;
835 clock.m2 = 8;
836 }
837 intel_clock(dev, refclk, &clock);
838 memcpy(best_clock, &clock, sizeof(intel_clock_t));
839 return true;
840}
841
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842/* DisplayPort has only two frequencies, 162MHz and 270MHz */
843static bool
844intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800845 int target, int refclk, intel_clock_t *match_clock,
846 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847{
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 intel_clock_t clock;
849 if (target < 200000) {
850 clock.p1 = 2;
851 clock.p2 = 10;
852 clock.n = 2;
853 clock.m1 = 23;
854 clock.m2 = 8;
855 } else {
856 clock.p1 = 1;
857 clock.p2 = 10;
858 clock.n = 1;
859 clock.m1 = 14;
860 clock.m2 = 2;
861 }
862 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
863 clock.p = (clock.p1 * clock.p2);
864 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
865 clock.vco = 0;
866 memcpy(best_clock, &clock, sizeof(intel_clock_t));
867 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700869static bool
870intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
871 int target, int refclk, intel_clock_t *match_clock,
872 intel_clock_t *best_clock)
873{
874 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
875 u32 m, n, fastclk;
876 u32 updrate, minupdate, fracbits, p;
877 unsigned long bestppm, ppm, absppm;
878 int dotclk, flag;
879
Alan Coxaf447bd2012-07-25 13:49:18 +0100880 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700881 dotclk = target * 1000;
882 bestppm = 1000000;
883 ppm = absppm = 0;
884 fastclk = dotclk / (2*100);
885 updrate = 0;
886 minupdate = 19200;
887 fracbits = 1;
888 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
889 bestm1 = bestm2 = bestp1 = bestp2 = 0;
890
891 /* based on hardware requirement, prefer smaller n to precision */
892 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
893 updrate = refclk / n;
894 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
895 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
896 if (p2 > 10)
897 p2 = p2 - 1;
898 p = p1 * p2;
899 /* based on hardware requirement, prefer bigger m1,m2 values */
900 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
901 m2 = (((2*(fastclk * p * n / m1 )) +
902 refclk) / (2*refclk));
903 m = m1 * m2;
904 vco = updrate * m;
905 if (vco >= limit->vco.min && vco < limit->vco.max) {
906 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
907 absppm = (ppm > 0) ? ppm : (-ppm);
908 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
909 bestppm = 0;
910 flag = 1;
911 }
912 if (absppm < bestppm - 10) {
913 bestppm = absppm;
914 flag = 1;
915 }
916 if (flag) {
917 bestn = n;
918 bestm1 = m1;
919 bestm2 = m2;
920 bestp1 = p1;
921 bestp2 = p2;
922 flag = 0;
923 }
924 }
925 }
926 }
927 }
928 }
929 best_clock->n = bestn;
930 best_clock->m1 = bestm1;
931 best_clock->m2 = bestm2;
932 best_clock->p1 = bestp1;
933 best_clock->p2 = bestp2;
934
935 return true;
936}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200938enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
939 enum pipe pipe)
940{
941 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
943
944 return intel_crtc->cpu_transcoder;
945}
946
Paulo Zanonia928d532012-05-04 17:18:15 -0300947static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 frame, frame_reg = PIPEFRAME(pipe);
951
952 frame = I915_READ(frame_reg);
953
954 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
955 DRM_DEBUG_KMS("vblank wait timed out\n");
956}
957
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700958/**
959 * intel_wait_for_vblank - wait for vblank on a given pipe
960 * @dev: drm device
961 * @pipe: pipe to wait for
962 *
963 * Wait for vblank to occur on a given pipe. Needed for various bits of
964 * mode setting code.
965 */
966void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800967{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800969 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970
Paulo Zanonia928d532012-05-04 17:18:15 -0300971 if (INTEL_INFO(dev)->gen >= 5) {
972 ironlake_wait_for_vblank(dev, pipe);
973 return;
974 }
975
Chris Wilson300387c2010-09-05 20:25:43 +0100976 /* Clear existing vblank status. Note this will clear any other
977 * sticky status fields as well.
978 *
979 * This races with i915_driver_irq_handler() with the result
980 * that either function could miss a vblank event. Here it is not
981 * fatal, as we will either wait upon the next vblank interrupt or
982 * timeout. Generally speaking intel_wait_for_vblank() is only
983 * called during modeset at which time the GPU should be idle and
984 * should *not* be performing page flips and thus not waiting on
985 * vblanks...
986 * Currently, the result of us stealing a vblank from the irq
987 * handler is that a single frame will be skipped during swapbuffers.
988 */
989 I915_WRITE(pipestat_reg,
990 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
991
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700992 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100993 if (wait_for(I915_READ(pipestat_reg) &
994 PIPE_VBLANK_INTERRUPT_STATUS,
995 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700996 DRM_DEBUG_KMS("vblank wait timed out\n");
997}
998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999/*
1000 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001 * @dev: drm device
1002 * @pipe: pipe to wait for
1003 *
1004 * After disabling a pipe, we can't wait for vblank in the usual way,
1005 * spinning on the vblank interrupt status bit, since we won't actually
1006 * see an interrupt when the pipe is disabled.
1007 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001008 * On Gen4 and above:
1009 * wait for the pipe register state bit to turn off
1010 *
1011 * Otherwise:
1012 * wait for the display line value to settle (it usually
1013 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001014 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001015 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001019 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1020 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001021
Keith Packardab7ad7f2010-10-03 00:33:06 -07001022 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001023 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001026 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1027 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001028 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001030 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001031 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001032 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1033
Paulo Zanoni837ba002012-05-04 17:18:14 -03001034 if (IS_GEN2(dev))
1035 line_mask = DSL_LINEMASK_GEN2;
1036 else
1037 line_mask = DSL_LINEMASK_GEN3;
1038
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 /* Wait for the display line to settle */
1040 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001041 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001042 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 time_after(timeout, jiffies));
1045 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001046 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
1056static void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
1058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
1070#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1071#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1072
Jesse Barnes040484a2011-01-03 12:14:26 -08001073/* For ILK+ */
1074static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001075 struct intel_pch_pll *pll,
1076 struct intel_crtc *crtc,
1077 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001078{
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 u32 val;
1080 bool cur_state;
1081
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001082 if (HAS_PCH_LPT(dev_priv->dev)) {
1083 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1084 return;
1085 }
1086
Chris Wilson92b27b02012-05-20 18:10:50 +01001087 if (WARN (!pll,
1088 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001089 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001090
Chris Wilson92b27b02012-05-20 18:10:50 +01001091 val = I915_READ(pll->pll_reg);
1092 cur_state = !!(val & DPLL_VCO_ENABLE);
1093 WARN(cur_state != state,
1094 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1095 pll->pll_reg, state_string(state), state_string(cur_state), val);
1096
1097 /* Make sure the selected PLL is correctly attached to the transcoder */
1098 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001099 u32 pch_dpll;
1100
1101 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 cur_state = pll->pll_reg == _PCH_DPLL_B;
1103 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1104 "PLL[%d] not attached to this transcoder %d: %08x\n",
1105 cur_state, crtc->pipe, pch_dpll)) {
1106 cur_state = !!(val >> (4*crtc->pipe + 3));
1107 WARN(cur_state != state,
1108 "PLL[%d] not %s on this transcoder %d: %08x\n",
1109 pll->pll_reg == _PCH_DPLL_B,
1110 state_string(state),
1111 crtc->pipe,
1112 val);
1113 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001114 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
Chris Wilson92b27b02012-05-20 18:10:50 +01001116#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1117#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001118
1119static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1126 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 if (IS_HASWELL(dev_priv->dev)) {
1129 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001130 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001131 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 } else {
1134 reg = FDI_TX_CTL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI TX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
1148 int reg;
1149 u32 val;
1150 bool cur_state;
1151
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001152 reg = FDI_RX_CTL(pipe);
1153 val = I915_READ(reg);
1154 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001155 WARN(cur_state != state,
1156 "FDI RX state assertion failure (expected %s, current %s)\n",
1157 state_string(state), state_string(cur_state));
1158}
1159#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1160#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1161
1162static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int reg;
1166 u32 val;
1167
1168 /* ILK FDI PLL is always enabled */
1169 if (dev_priv->info->gen == 5)
1170 return;
1171
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1173 if (IS_HASWELL(dev_priv->dev))
1174 return;
1175
Jesse Barnes040484a2011-01-03 12:14:26 -08001176 reg = FDI_TX_CTL(pipe);
1177 val = I915_READ(reg);
1178 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1179}
1180
1181static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe)
1183{
1184 int reg;
1185 u32 val;
1186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
1189 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001221void assert_pipe(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001223{
1224 int reg;
1225 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001227 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1228 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 /* if we need the pipe A quirk it must be always on */
1231 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1232 state = true;
1233
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001234 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 cur_state = !!(val & PIPECONF_ENABLE);
1237 WARN(cur_state != state,
1238 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242static void assert_plane(struct drm_i915_private *dev_priv,
1243 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244{
1245 int reg;
1246 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001247 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248
1249 reg = DSPCNTR(plane);
1250 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001251 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1252 WARN(cur_state != state,
1253 "plane %c assertion failure (expected %s, current %s)\n",
1254 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255}
1256
Chris Wilson931872f2012-01-16 23:01:13 +00001257#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1258#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg, i;
1264 u32 val;
1265 int cur_pipe;
1266
Jesse Barnes19ec1352011-02-02 12:28:02 -08001267 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001268 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1269 reg = DSPCNTR(pipe);
1270 val = I915_READ(reg);
1271 WARN((val & DISPLAY_PLANE_ENABLE),
1272 "plane %c assertion failure, should be disabled but not\n",
1273 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001274 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001275 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001276
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 /* Need to check both planes against the pipe */
1278 for (i = 0; i < 2; i++) {
1279 reg = DSPCNTR(i);
1280 val = I915_READ(reg);
1281 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1282 DISPPLANE_SEL_PIPE_SHIFT;
1283 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001284 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1285 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286 }
1287}
1288
Jesse Barnes92f25842011-01-04 15:09:34 -08001289static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1290{
1291 u32 val;
1292 bool enabled;
1293
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001294 if (HAS_PCH_LPT(dev_priv->dev)) {
1295 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1296 return;
1297 }
1298
Jesse Barnes92f25842011-01-04 15:09:34 -08001299 val = I915_READ(PCH_DREF_CONTROL);
1300 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1301 DREF_SUPERSPREAD_SOURCE_MASK));
1302 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1303}
1304
1305static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1306 enum pipe pipe)
1307{
1308 int reg;
1309 u32 val;
1310 bool enabled;
1311
1312 reg = TRANSCONF(pipe);
1313 val = I915_READ(reg);
1314 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 WARN(enabled,
1316 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1317 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001318}
1319
Keith Packard4e634382011-08-06 10:39:45 -07001320static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001322{
1323 if ((val & DP_PORT_EN) == 0)
1324 return false;
1325
1326 if (HAS_PCH_CPT(dev_priv->dev)) {
1327 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1328 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1329 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1330 return false;
1331 } else {
1332 if ((val & DP_PIPE_MASK) != (pipe << 30))
1333 return false;
1334 }
1335 return true;
1336}
1337
Keith Packard1519b992011-08-06 10:35:34 -07001338static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe, u32 val)
1340{
1341 if ((val & PORT_ENABLE) == 0)
1342 return false;
1343
1344 if (HAS_PCH_CPT(dev_priv->dev)) {
1345 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1346 return false;
1347 } else {
1348 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1349 return false;
1350 }
1351 return true;
1352}
1353
1354static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe, u32 val)
1356{
1357 if ((val & LVDS_PORT_EN) == 0)
1358 return false;
1359
1360 if (HAS_PCH_CPT(dev_priv->dev)) {
1361 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1362 return false;
1363 } else {
1364 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1365 return false;
1366 }
1367 return true;
1368}
1369
1370static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe, u32 val)
1372{
1373 if ((val & ADPA_DAC_ENABLE) == 0)
1374 return false;
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
Jesse Barnes291906f2011-02-02 12:28:03 -08001385static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001386 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001387{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001388 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001389 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001390 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001391 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001392
Daniel Vetter75c5da22012-09-10 21:58:29 +02001393 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1394 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001395 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001396}
1397
1398static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe, int reg)
1400{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001401 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001402 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001403 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001404 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001405
Daniel Vetter75c5da22012-09-10 21:58:29 +02001406 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1407 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001408 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001409}
1410
1411static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
Keith Packardf0575e92011-07-25 22:12:43 -07001417 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1418 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1419 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001420
1421 reg = PCH_ADPA;
1422 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001423 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001424 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001425 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001426
1427 reg = PCH_LVDS;
1428 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001429 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001430 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001431 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001432
1433 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1434 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1435 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1436}
1437
Jesse Barnesb24e7172011-01-04 15:09:30 -08001438/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 * intel_enable_pll - enable a PLL
1440 * @dev_priv: i915 private structure
1441 * @pipe: pipe PLL to enable
1442 *
1443 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1444 * make sure the PLL reg is writable first though, since the panel write
1445 * protect mechanism may be enabled.
1446 *
1447 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001448 *
1449 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 */
1451static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1452{
1453 int reg;
1454 u32 val;
1455
1456 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001457 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458
1459 /* PLL is protected by panel, make sure we can write it */
1460 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1461 assert_panel_unlocked(dev_priv, pipe);
1462
1463 reg = DPLL(pipe);
1464 val = I915_READ(reg);
1465 val |= DPLL_VCO_ENABLE;
1466
1467 /* We do this three times for luck */
1468 I915_WRITE(reg, val);
1469 POSTING_READ(reg);
1470 udelay(150); /* wait for warmup */
1471 I915_WRITE(reg, val);
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
1474 I915_WRITE(reg, val);
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
1477}
1478
1479/**
1480 * intel_disable_pll - disable a PLL
1481 * @dev_priv: i915 private structure
1482 * @pipe: pipe PLL to disable
1483 *
1484 * Disable the PLL for @pipe, making sure the pipe is off first.
1485 *
1486 * Note! This is for pre-ILK only.
1487 */
1488static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1489{
1490 int reg;
1491 u32 val;
1492
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
1500 reg = DPLL(pipe);
1501 val = I915_READ(reg);
1502 val &= ~DPLL_VCO_ENABLE;
1503 I915_WRITE(reg, val);
1504 POSTING_READ(reg);
1505}
1506
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001507/* SBI access */
1508static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001509intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1510 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001511{
1512 unsigned long flags;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001513 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001514
1515 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001516 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, 100)) {
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001517 DRM_ERROR("timeout waiting for SBI to become ready\n");
1518 goto out_unlock;
1519 }
1520
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001521 I915_WRITE(SBI_ADDR, (reg << 16));
1522 I915_WRITE(SBI_DATA, value);
1523
1524 if (destination == SBI_ICLK)
1525 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1526 else
1527 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1528 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001530 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001531 100)) {
1532 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1533 goto out_unlock;
1534 }
1535
1536out_unlock:
1537 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1538}
1539
1540static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001541intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1542 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001543{
1544 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001545 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001546
1547 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001548 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, 100)) {
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001549 DRM_ERROR("timeout waiting for SBI to become ready\n");
1550 goto out_unlock;
1551 }
1552
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001553 I915_WRITE(SBI_ADDR, (reg << 16));
1554
1555 if (destination == SBI_ICLK)
1556 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1557 else
1558 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1559 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001560
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001561 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001562 100)) {
1563 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1564 goto out_unlock;
1565 }
1566
1567 value = I915_READ(SBI_DATA);
1568
1569out_unlock:
1570 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1571 return value;
1572}
1573
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001574/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001575 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001576 * @dev_priv: i915 private structure
1577 * @pipe: pipe PLL to enable
1578 *
1579 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1580 * drives the transcoder clock.
1581 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001583{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001584 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001585 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 int reg;
1587 u32 val;
1588
Chris Wilson48da64a2012-05-13 20:16:12 +01001589 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001590 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 pll = intel_crtc->pch_pll;
1592 if (pll == NULL)
1593 return;
1594
1595 if (WARN_ON(pll->refcount == 0))
1596 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
1598 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1599 pll->pll_reg, pll->active, pll->on,
1600 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001601
1602 /* PCH refclock must be enabled first */
1603 assert_pch_refclk_enabled(dev_priv);
1604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001606 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 return;
1608 }
1609
1610 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1611
1612 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001613 val = I915_READ(reg);
1614 val |= DPLL_VCO_ENABLE;
1615 I915_WRITE(reg, val);
1616 POSTING_READ(reg);
1617 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618
1619 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620}
1621
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001622static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001623{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001624 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1625 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001626 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001627 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001628
Jesse Barnes92f25842011-01-04 15:09:34 -08001629 /* PCH only available on ILK+ */
1630 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 if (pll == NULL)
1632 return;
1633
Chris Wilson48da64a2012-05-13 20:16:12 +01001634 if (WARN_ON(pll->refcount == 0))
1635 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636
1637 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1638 pll->pll_reg, pll->active, pll->on,
1639 intel_crtc->base.base.id);
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001642 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001643 return;
1644 }
1645
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001646 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001647 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001648 return;
1649 }
1650
1651 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001652
1653 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001654 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001656 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001657 val = I915_READ(reg);
1658 val &= ~DPLL_VCO_ENABLE;
1659 I915_WRITE(reg, val);
1660 POSTING_READ(reg);
1661 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001662
1663 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664}
1665
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001666static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1667 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001668{
Daniel Vetter23670b322012-11-01 09:15:30 +01001669 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001670 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001671 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* PCH only available on ILK+ */
1674 BUG_ON(dev_priv->info->gen < 5);
1675
1676 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001677 assert_pch_pll_enabled(dev_priv,
1678 to_intel_crtc(crtc)->pch_pll,
1679 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001680
1681 /* FDI must be feeding us bits for PCH ports */
1682 assert_fdi_tx_enabled(dev_priv, pipe);
1683 assert_fdi_rx_enabled(dev_priv, pipe);
1684
Daniel Vetter23670b322012-11-01 09:15:30 +01001685 if (HAS_PCH_CPT(dev)) {
1686 /* Workaround: Set the timing override bit before enabling the
1687 * pch transcoder. */
1688 reg = TRANS_CHICKEN2(pipe);
1689 val = I915_READ(reg);
1690 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1691 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001693
Jesse Barnes040484a2011-01-03 12:14:26 -08001694 reg = TRANSCONF(pipe);
1695 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001696 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001697
1698 if (HAS_PCH_IBX(dev_priv->dev)) {
1699 /*
1700 * make the BPC in transcoder be consistent with
1701 * that in pipeconf reg.
1702 */
1703 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001704 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001705 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706
1707 val &= ~TRANS_INTERLACE_MASK;
1708 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001709 if (HAS_PCH_IBX(dev_priv->dev) &&
1710 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1711 val |= TRANS_LEGACY_INTERLACED_ILK;
1712 else
1713 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001714 else
1715 val |= TRANS_PROGRESSIVE;
1716
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 I915_WRITE(reg, val | TRANS_ENABLE);
1718 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1719 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1720}
1721
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001722static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001723 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001724{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001725 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001726
1727 /* PCH only available on ILK+ */
1728 BUG_ON(dev_priv->info->gen < 5);
1729
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 /* FDI must be feeding us bits for PCH ports */
Paulo Zanoni937bb612012-10-31 18:12:47 -02001731 assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
1732 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001734 /* Workaround: set timing override bit. */
1735 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001736 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001737 I915_WRITE(_TRANSA_CHICKEN2, val);
1738
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001739 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001740 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001742 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1743 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001744 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001745 else
1746 val |= TRANS_PROGRESSIVE;
1747
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001748 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001749 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1750 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001751}
1752
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001753static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1754 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001755{
Daniel Vetter23670b322012-11-01 09:15:30 +01001756 struct drm_device *dev = dev_priv->dev;
1757 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001758
1759 /* FDI relies on the transcoder */
1760 assert_fdi_tx_disabled(dev_priv, pipe);
1761 assert_fdi_rx_disabled(dev_priv, pipe);
1762
Jesse Barnes291906f2011-02-02 12:28:03 -08001763 /* Ports must be off as well */
1764 assert_pch_ports_disabled(dev_priv, pipe);
1765
Jesse Barnes040484a2011-01-03 12:14:26 -08001766 reg = TRANSCONF(pipe);
1767 val = I915_READ(reg);
1768 val &= ~TRANS_ENABLE;
1769 I915_WRITE(reg, val);
1770 /* wait for PCH transcoder off, transcoder state */
1771 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001772 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001773
1774 if (!HAS_PCH_IBX(dev)) {
1775 /* Workaround: Clear the timing override chicken bit again. */
1776 reg = TRANS_CHICKEN2(pipe);
1777 val = I915_READ(reg);
1778 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1779 I915_WRITE(reg, val);
1780 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001781}
1782
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001783static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001784{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785 u32 val;
1786
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001787 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001788 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001789 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001791 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1792 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001793
1794 /* Workaround: clear timing override bit. */
1795 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001796 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001797 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001798}
1799
1800/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001801 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802 * @dev_priv: i915 private structure
1803 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001804 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001805 *
1806 * Enable @pipe, making sure that various hardware specific requirements
1807 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1808 *
1809 * @pipe should be %PIPE_A or %PIPE_B.
1810 *
1811 * Will wait until the pipe is actually running (i.e. first vblank) before
1812 * returning.
1813 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001814static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1815 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001816{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1818 pipe);
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001819 enum transcoder pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820 int reg;
1821 u32 val;
1822
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001823 if (IS_HASWELL(dev_priv->dev))
1824 pch_transcoder = TRANSCODER_A;
1825 else
1826 pch_transcoder = pipe;
1827
Jesse Barnesb24e7172011-01-04 15:09:30 -08001828 /*
1829 * A pipe without a PLL won't actually be able to drive bits from
1830 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1831 * need the check.
1832 */
1833 if (!HAS_PCH_SPLIT(dev_priv->dev))
1834 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001835 else {
1836 if (pch_port) {
1837 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001838 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1839 assert_fdi_tx_pll_enabled(dev_priv, cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001840 }
1841 /* FIXME: assert CPU port conditions for SNB+ */
1842 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001844 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001845 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001846 if (val & PIPECONF_ENABLE)
1847 return;
1848
1849 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001850 intel_wait_for_vblank(dev_priv->dev, pipe);
1851}
1852
1853/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001854 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001855 * @dev_priv: i915 private structure
1856 * @pipe: pipe to disable
1857 *
1858 * Disable @pipe, making sure that various hardware specific requirements
1859 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1860 *
1861 * @pipe should be %PIPE_A or %PIPE_B.
1862 *
1863 * Will wait until the pipe has shut down before returning.
1864 */
1865static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
1867{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001868 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1869 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870 int reg;
1871 u32 val;
1872
1873 /*
1874 * Make sure planes won't keep trying to pump pixels to us,
1875 * or we might hang the display.
1876 */
1877 assert_planes_disabled(dev_priv, pipe);
1878
1879 /* Don't disable pipe A or pipe A PLLs if needed */
1880 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1881 return;
1882
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001883 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001885 if ((val & PIPECONF_ENABLE) == 0)
1886 return;
1887
1888 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1890}
1891
Keith Packardd74362c2011-07-28 14:47:14 -07001892/*
1893 * Plane regs are double buffered, going from enabled->disabled needs a
1894 * trigger in order to latch. The display address reg provides this.
1895 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001896void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001897 enum plane plane)
1898{
Damien Lespiau14f86142012-10-29 15:24:49 +00001899 if (dev_priv->info->gen >= 4)
1900 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1901 else
1902 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001903}
1904
Jesse Barnesb24e7172011-01-04 15:09:30 -08001905/**
1906 * intel_enable_plane - enable a display plane on a given pipe
1907 * @dev_priv: i915 private structure
1908 * @plane: plane to enable
1909 * @pipe: pipe being fed
1910 *
1911 * Enable @plane on @pipe, making sure that @pipe is running first.
1912 */
1913static void intel_enable_plane(struct drm_i915_private *dev_priv,
1914 enum plane plane, enum pipe pipe)
1915{
1916 int reg;
1917 u32 val;
1918
1919 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1920 assert_pipe_enabled(dev_priv, pipe);
1921
1922 reg = DSPCNTR(plane);
1923 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001924 if (val & DISPLAY_PLANE_ENABLE)
1925 return;
1926
1927 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001928 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929 intel_wait_for_vblank(dev_priv->dev, pipe);
1930}
1931
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932/**
1933 * intel_disable_plane - disable a display plane
1934 * @dev_priv: i915 private structure
1935 * @plane: plane to disable
1936 * @pipe: pipe consuming the data
1937 *
1938 * Disable @plane; should be an independent operation.
1939 */
1940static void intel_disable_plane(struct drm_i915_private *dev_priv,
1941 enum plane plane, enum pipe pipe)
1942{
1943 int reg;
1944 u32 val;
1945
1946 reg = DSPCNTR(plane);
1947 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001948 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1949 return;
1950
1951 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 intel_flush_display_plane(dev_priv, plane);
1953 intel_wait_for_vblank(dev_priv->dev, pipe);
1954}
1955
Chris Wilson127bd2a2010-07-23 23:32:05 +01001956int
Chris Wilson48b956c2010-09-14 12:50:34 +01001957intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001958 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001959 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960{
Chris Wilsonce453d82011-02-21 14:43:56 +00001961 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962 u32 alignment;
1963 int ret;
1964
Chris Wilson05394f32010-11-08 19:18:58 +00001965 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001966 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001967 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1968 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001969 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001970 alignment = 4 * 1024;
1971 else
1972 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 break;
1974 case I915_TILING_X:
1975 /* pin() will align the object as required by fence */
1976 alignment = 0;
1977 break;
1978 case I915_TILING_Y:
1979 /* FIXME: Is this true? */
1980 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1981 return -EINVAL;
1982 default:
1983 BUG();
1984 }
1985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001987 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001988 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001989 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001990
1991 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1992 * fence, whereas 965+ only requires a fence if using
1993 * framebuffer compression. For simplicity, we always install
1994 * a fence as the cost is not that onerous.
1995 */
Chris Wilson06d98132012-04-17 15:31:24 +01001996 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001997 if (ret)
1998 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001999
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002000 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002001
Chris Wilsonce453d82011-02-21 14:43:56 +00002002 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004
2005err_unpin:
2006 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002007err_interruptible:
2008 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010}
2011
Chris Wilson1690e1e2011-12-14 13:57:08 +01002012void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2013{
2014 i915_gem_object_unpin_fence(obj);
2015 i915_gem_object_unpin(obj);
2016}
2017
Daniel Vetterc2c75132012-07-05 12:17:30 +02002018/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2019 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002020unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2021 unsigned int bpp,
2022 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023{
2024 int tile_rows, tiles;
2025
2026 tile_rows = *y / 8;
2027 *y %= 8;
2028 tiles = *x / (512/bpp);
2029 *x %= 512/bpp;
2030
2031 return tile_rows * pitch * 8 + tiles * 4096;
2032}
2033
Jesse Barnes17638cd2011-06-24 12:19:23 -07002034static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2035 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002036{
2037 struct drm_device *dev = crtc->dev;
2038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2040 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002041 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002042 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002043 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002044 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002045 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002046
2047 switch (plane) {
2048 case 0:
2049 case 1:
2050 break;
2051 default:
2052 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2053 return -EINVAL;
2054 }
2055
2056 intel_fb = to_intel_framebuffer(fb);
2057 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002058
Chris Wilson5eddb702010-09-11 13:48:45 +01002059 reg = DSPCNTR(plane);
2060 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002061 /* Mask out pixel format bits in case we change it */
2062 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002063 switch (fb->pixel_format) {
2064 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002065 dspcntr |= DISPPLANE_8BPP;
2066 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002067 case DRM_FORMAT_XRGB1555:
2068 case DRM_FORMAT_ARGB1555:
2069 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002070 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002071 case DRM_FORMAT_RGB565:
2072 dspcntr |= DISPPLANE_BGRX565;
2073 break;
2074 case DRM_FORMAT_XRGB8888:
2075 case DRM_FORMAT_ARGB8888:
2076 dspcntr |= DISPPLANE_BGRX888;
2077 break;
2078 case DRM_FORMAT_XBGR8888:
2079 case DRM_FORMAT_ABGR8888:
2080 dspcntr |= DISPPLANE_RGBX888;
2081 break;
2082 case DRM_FORMAT_XRGB2101010:
2083 case DRM_FORMAT_ARGB2101010:
2084 dspcntr |= DISPPLANE_BGRX101010;
2085 break;
2086 case DRM_FORMAT_XBGR2101010:
2087 case DRM_FORMAT_ABGR2101010:
2088 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002089 break;
2090 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002091 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002092 return -EINVAL;
2093 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002094
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002095 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002096 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002097 dspcntr |= DISPPLANE_TILED;
2098 else
2099 dspcntr &= ~DISPPLANE_TILED;
2100 }
2101
Chris Wilson5eddb702010-09-11 13:48:45 +01002102 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002103
Daniel Vettere506a0c2012-07-05 12:17:29 +02002104 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002105
Daniel Vetterc2c75132012-07-05 12:17:30 +02002106 if (INTEL_INFO(dev)->gen >= 4) {
2107 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002108 intel_gen4_compute_offset_xtiled(&x, &y,
2109 fb->bits_per_pixel / 8,
2110 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002111 linear_offset -= intel_crtc->dspaddr_offset;
2112 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002113 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002114 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002115
2116 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2117 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002118 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002119 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002120 I915_MODIFY_DISPBASE(DSPSURF(plane),
2121 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002124 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002125 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002126 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002127
Jesse Barnes17638cd2011-06-24 12:19:23 -07002128 return 0;
2129}
2130
2131static int ironlake_update_plane(struct drm_crtc *crtc,
2132 struct drm_framebuffer *fb, int x, int y)
2133{
2134 struct drm_device *dev = crtc->dev;
2135 struct drm_i915_private *dev_priv = dev->dev_private;
2136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2137 struct intel_framebuffer *intel_fb;
2138 struct drm_i915_gem_object *obj;
2139 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002140 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002141 u32 dspcntr;
2142 u32 reg;
2143
2144 switch (plane) {
2145 case 0:
2146 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002147 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 break;
2149 default:
2150 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2151 return -EINVAL;
2152 }
2153
2154 intel_fb = to_intel_framebuffer(fb);
2155 obj = intel_fb->obj;
2156
2157 reg = DSPCNTR(plane);
2158 dspcntr = I915_READ(reg);
2159 /* Mask out pixel format bits in case we change it */
2160 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 switch (fb->pixel_format) {
2162 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163 dspcntr |= DISPPLANE_8BPP;
2164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002165 case DRM_FORMAT_RGB565:
2166 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002168 case DRM_FORMAT_XRGB8888:
2169 case DRM_FORMAT_ARGB8888:
2170 dspcntr |= DISPPLANE_BGRX888;
2171 break;
2172 case DRM_FORMAT_XBGR8888:
2173 case DRM_FORMAT_ABGR8888:
2174 dspcntr |= DISPPLANE_RGBX888;
2175 break;
2176 case DRM_FORMAT_XRGB2101010:
2177 case DRM_FORMAT_ARGB2101010:
2178 dspcntr |= DISPPLANE_BGRX101010;
2179 break;
2180 case DRM_FORMAT_XBGR2101010:
2181 case DRM_FORMAT_ABGR2101010:
2182 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 break;
2184 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002185 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002186 return -EINVAL;
2187 }
2188
2189 if (obj->tiling_mode != I915_TILING_NONE)
2190 dspcntr |= DISPPLANE_TILED;
2191 else
2192 dspcntr &= ~DISPPLANE_TILED;
2193
2194 /* must disable */
2195 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2196
2197 I915_WRITE(reg, dspcntr);
2198
Daniel Vettere506a0c2012-07-05 12:17:29 +02002199 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002200 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002201 intel_gen4_compute_offset_xtiled(&x, &y,
2202 fb->bits_per_pixel / 8,
2203 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002205
Daniel Vettere506a0c2012-07-05 12:17:29 +02002206 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2207 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002208 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002209 I915_MODIFY_DISPBASE(DSPSURF(plane),
2210 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002211 if (IS_HASWELL(dev)) {
2212 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2213 } else {
2214 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2215 I915_WRITE(DSPLINOFF(plane), linear_offset);
2216 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002217 POSTING_READ(reg);
2218
2219 return 0;
2220}
2221
2222/* Assume fb object is pinned & idle & fenced and just update base pointers */
2223static int
2224intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2225 int x, int y, enum mode_set_atomic state)
2226{
2227 struct drm_device *dev = crtc->dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002229
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002230 if (dev_priv->display.disable_fbc)
2231 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002232 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002233
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002234 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002235}
2236
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237static int
Chris Wilson14667a42012-04-03 17:58:35 +01002238intel_finish_fb(struct drm_framebuffer *old_fb)
2239{
2240 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2241 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2242 bool was_interruptible = dev_priv->mm.interruptible;
2243 int ret;
2244
2245 wait_event(dev_priv->pending_flip_queue,
2246 atomic_read(&dev_priv->mm.wedged) ||
2247 atomic_read(&obj->pending_flip) == 0);
2248
2249 /* Big Hammer, we also need to ensure that any pending
2250 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2251 * current scanout is retired before unpinning the old
2252 * framebuffer.
2253 *
2254 * This should only fail upon a hung GPU, in which case we
2255 * can safely continue.
2256 */
2257 dev_priv->mm.interruptible = false;
2258 ret = i915_gem_object_finish_gpu(obj);
2259 dev_priv->mm.interruptible = was_interruptible;
2260
2261 return ret;
2262}
2263
Ville Syrjälä198598d2012-10-31 17:50:24 +02002264static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2265{
2266 struct drm_device *dev = crtc->dev;
2267 struct drm_i915_master_private *master_priv;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269
2270 if (!dev->primary->master)
2271 return;
2272
2273 master_priv = dev->primary->master->driver_priv;
2274 if (!master_priv->sarea_priv)
2275 return;
2276
2277 switch (intel_crtc->pipe) {
2278 case 0:
2279 master_priv->sarea_priv->pipeA_x = x;
2280 master_priv->sarea_priv->pipeA_y = y;
2281 break;
2282 case 1:
2283 master_priv->sarea_priv->pipeB_x = x;
2284 master_priv->sarea_priv->pipeB_y = y;
2285 break;
2286 default:
2287 break;
2288 }
2289}
2290
Chris Wilson14667a42012-04-03 17:58:35 +01002291static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002292intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002293 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002294{
2295 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002296 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300
2301 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002302 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002303 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 return 0;
2305 }
2306
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002307 if(intel_crtc->plane > dev_priv->num_pipe) {
2308 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2309 intel_crtc->plane,
2310 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002311 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 }
2313
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002315 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002316 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002317 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002318 if (ret != 0) {
2319 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002320 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002321 return ret;
2322 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002323
Daniel Vetter94352cf2012-07-05 22:51:56 +02002324 if (crtc->fb)
2325 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002326
Daniel Vetter94352cf2012-07-05 22:51:56 +02002327 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002328 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002329 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002330 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002331 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002332 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002333 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002334
Daniel Vetter94352cf2012-07-05 22:51:56 +02002335 old_fb = crtc->fb;
2336 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002337 crtc->x = x;
2338 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002339
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002340 if (old_fb) {
2341 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002342 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002343 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002344
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002345 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002346 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002347
Ville Syrjälä198598d2012-10-31 17:50:24 +02002348 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002349
2350 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002351}
2352
Chris Wilson5eddb702010-09-11 13:48:45 +01002353static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
2357 u32 dpa_ctl;
2358
Zhao Yakui28c97732009-10-09 11:39:41 +08002359 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360 dpa_ctl = I915_READ(DP_A);
2361 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2362
2363 if (clock < 200000) {
2364 u32 temp;
2365 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2366 /* workaround for 160Mhz:
2367 1) program 0x4600c bits 15:0 = 0x8124
2368 2) program 0x46010 bit 0 = 1
2369 3) program 0x46034 bit 24 = 1
2370 4) program 0x64000 bit 14 = 1
2371 */
2372 temp = I915_READ(0x4600c);
2373 temp &= 0xffff0000;
2374 I915_WRITE(0x4600c, temp | 0x8124);
2375
2376 temp = I915_READ(0x46010);
2377 I915_WRITE(0x46010, temp | 1);
2378
2379 temp = I915_READ(0x46034);
2380 I915_WRITE(0x46034, temp | (1 << 24));
2381 } else {
2382 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2383 }
2384 I915_WRITE(DP_A, dpa_ctl);
2385
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002387 udelay(500);
2388}
2389
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002390static void intel_fdi_normal_train(struct drm_crtc *crtc)
2391{
2392 struct drm_device *dev = crtc->dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2395 int pipe = intel_crtc->pipe;
2396 u32 reg, temp;
2397
2398 /* enable normal train */
2399 reg = FDI_TX_CTL(pipe);
2400 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002401 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002402 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2403 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002404 } else {
2405 temp &= ~FDI_LINK_TRAIN_NONE;
2406 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002407 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002408 I915_WRITE(reg, temp);
2409
2410 reg = FDI_RX_CTL(pipe);
2411 temp = I915_READ(reg);
2412 if (HAS_PCH_CPT(dev)) {
2413 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2414 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2415 } else {
2416 temp &= ~FDI_LINK_TRAIN_NONE;
2417 temp |= FDI_LINK_TRAIN_NONE;
2418 }
2419 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2420
2421 /* wait one idle pattern time */
2422 POSTING_READ(reg);
2423 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002424
2425 /* IVB wants error correction enabled */
2426 if (IS_IVYBRIDGE(dev))
2427 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2428 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002429}
2430
Jesse Barnes291427f2011-07-29 12:42:37 -07002431static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2432{
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 u32 flags = I915_READ(SOUTH_CHICKEN1);
2435
2436 flags |= FDI_PHASE_SYNC_OVR(pipe);
2437 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2438 flags |= FDI_PHASE_SYNC_EN(pipe);
2439 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2440 POSTING_READ(SOUTH_CHICKEN1);
2441}
2442
Daniel Vetter01a415f2012-10-27 15:58:40 +02002443static void ivb_modeset_global_resources(struct drm_device *dev)
2444{
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 struct intel_crtc *pipe_B_crtc =
2447 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2448 struct intel_crtc *pipe_C_crtc =
2449 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2450 uint32_t temp;
2451
2452 /* When everything is off disable fdi C so that we could enable fdi B
2453 * with all lanes. XXX: This misses the case where a pipe is not using
2454 * any pch resources and so doesn't need any fdi lanes. */
2455 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2456 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2457 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2458
2459 temp = I915_READ(SOUTH_CHICKEN1);
2460 temp &= ~FDI_BC_BIFURCATION_SELECT;
2461 DRM_DEBUG_KMS("disabling fdi C rx\n");
2462 I915_WRITE(SOUTH_CHICKEN1, temp);
2463 }
2464}
2465
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466/* The FDI link training functions for ILK/Ibexpeak. */
2467static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002473 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002476 /* FDI needs bits from pipe & plane first */
2477 assert_pipe_enabled(dev_priv, pipe);
2478 assert_plane_enabled(dev_priv, plane);
2479
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2481 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 reg = FDI_RX_IMR(pipe);
2483 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 temp &= ~FDI_RX_SYMBOL_LOCK;
2485 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp);
2487 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002488 udelay(150);
2489
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 reg = FDI_TX_CTL(pipe);
2492 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002493 temp &= ~(7 << 19);
2494 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_CTL(pipe);
2500 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 temp &= ~FDI_LINK_TRAIN_NONE;
2502 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2504
2505 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 udelay(150);
2507
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002508 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002509 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2510 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2511 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002512
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2517
2518 if ((temp & FDI_RX_BIT_LOCK)) {
2519 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 break;
2522 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002524 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526
2527 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 reg = FDI_TX_CTL(pipe);
2529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 temp &= ~FDI_LINK_TRAIN_NONE;
2537 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 I915_WRITE(reg, temp);
2539
2540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 udelay(150);
2542
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002544 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2547
2548 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550 DRM_DEBUG_KMS("FDI train 2 done.\n");
2551 break;
2552 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002554 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556
2557 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002558
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559}
2560
Akshay Joshi0206e352011-08-16 15:34:10 -04002561static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2563 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2564 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2565 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2566};
2567
2568/* The FDI link training functions for SNB/Cougarpoint. */
2569static void gen6_fdi_link_train(struct drm_crtc *crtc)
2570{
2571 struct drm_device *dev = crtc->dev;
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2574 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002575 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576
Adam Jacksone1a44742010-06-25 15:32:14 -04002577 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2578 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_RX_IMR(pipe);
2580 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002581 temp &= ~FDI_RX_SYMBOL_LOCK;
2582 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp);
2584
2585 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002586 udelay(150);
2587
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002591 temp &= ~(7 << 19);
2592 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 temp &= ~FDI_LINK_TRAIN_NONE;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1;
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 /* SNB-B */
2597 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599
Daniel Vetterd74cf322012-10-26 10:58:13 +02002600 I915_WRITE(FDI_RX_MISC(pipe),
2601 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2602
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 reg = FDI_RX_CTL(pipe);
2604 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 if (HAS_PCH_CPT(dev)) {
2606 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2608 } else {
2609 temp &= ~FDI_LINK_TRAIN_NONE;
2610 temp |= FDI_LINK_TRAIN_PATTERN_1;
2611 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(150);
2616
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002617 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002618
Akshay Joshi0206e352011-08-16 15:34:10 -04002619 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2623 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 I915_WRITE(reg, temp);
2625
2626 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 udelay(500);
2628
Sean Paulfa37d392012-03-02 12:53:39 -05002629 for (retry = 0; retry < 5; retry++) {
2630 reg = FDI_RX_IIR(pipe);
2631 temp = I915_READ(reg);
2632 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2633 if (temp & FDI_RX_BIT_LOCK) {
2634 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2635 DRM_DEBUG_KMS("FDI train 1 done.\n");
2636 break;
2637 }
2638 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 }
Sean Paulfa37d392012-03-02 12:53:39 -05002640 if (retry < 5)
2641 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642 }
2643 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
2646 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 reg = FDI_TX_CTL(pipe);
2648 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649 temp &= ~FDI_LINK_TRAIN_NONE;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2;
2651 if (IS_GEN6(dev)) {
2652 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2653 /* SNB-B */
2654 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2655 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002656 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002657
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 reg = FDI_RX_CTL(pipe);
2659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 if (HAS_PCH_CPT(dev)) {
2661 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2662 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2663 } else {
2664 temp &= ~FDI_LINK_TRAIN_NONE;
2665 temp |= FDI_LINK_TRAIN_PATTERN_2;
2666 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 udelay(150);
2671
Akshay Joshi0206e352011-08-16 15:34:10 -04002672 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2676 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002677 I915_WRITE(reg, temp);
2678
2679 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 udelay(500);
2681
Sean Paulfa37d392012-03-02 12:53:39 -05002682 for (retry = 0; retry < 5; retry++) {
2683 reg = FDI_RX_IIR(pipe);
2684 temp = I915_READ(reg);
2685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686 if (temp & FDI_RX_SYMBOL_LOCK) {
2687 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2688 DRM_DEBUG_KMS("FDI train 2 done.\n");
2689 break;
2690 }
2691 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 }
Sean Paulfa37d392012-03-02 12:53:39 -05002693 if (retry < 5)
2694 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695 }
2696 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002697 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698
2699 DRM_DEBUG_KMS("FDI train done.\n");
2700}
2701
Jesse Barnes357555c2011-04-28 15:09:55 -07002702/* Manual link training for Ivy Bridge A0 parts */
2703static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2704{
2705 struct drm_device *dev = crtc->dev;
2706 struct drm_i915_private *dev_priv = dev->dev_private;
2707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2708 int pipe = intel_crtc->pipe;
2709 u32 reg, temp, i;
2710
2711 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2712 for train result */
2713 reg = FDI_RX_IMR(pipe);
2714 temp = I915_READ(reg);
2715 temp &= ~FDI_RX_SYMBOL_LOCK;
2716 temp &= ~FDI_RX_BIT_LOCK;
2717 I915_WRITE(reg, temp);
2718
2719 POSTING_READ(reg);
2720 udelay(150);
2721
Daniel Vetter01a415f2012-10-27 15:58:40 +02002722 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2723 I915_READ(FDI_RX_IIR(pipe)));
2724
Jesse Barnes357555c2011-04-28 15:09:55 -07002725 /* enable CPU FDI TX and PCH FDI RX */
2726 reg = FDI_TX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~(7 << 19);
2729 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2730 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2731 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2733 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002734 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2736
Daniel Vetterd74cf322012-10-26 10:58:13 +02002737 I915_WRITE(FDI_RX_MISC(pipe),
2738 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2739
Jesse Barnes357555c2011-04-28 15:09:55 -07002740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 temp &= ~FDI_LINK_TRAIN_AUTO;
2743 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002745 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002746 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2747
2748 POSTING_READ(reg);
2749 udelay(150);
2750
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002751 cpt_phase_pointer_enable(dev, pipe);
Jesse Barnes291427f2011-07-29 12:42:37 -07002752
Akshay Joshi0206e352011-08-16 15:34:10 -04002753 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2757 temp |= snb_b_fdi_train_param[i];
2758 I915_WRITE(reg, temp);
2759
2760 POSTING_READ(reg);
2761 udelay(500);
2762
2763 reg = FDI_RX_IIR(pipe);
2764 temp = I915_READ(reg);
2765 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2766
2767 if (temp & FDI_RX_BIT_LOCK ||
2768 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2769 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002770 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002771 break;
2772 }
2773 }
2774 if (i == 4)
2775 DRM_ERROR("FDI train 1 fail!\n");
2776
2777 /* Train 2 */
2778 reg = FDI_TX_CTL(pipe);
2779 temp = I915_READ(reg);
2780 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2781 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2783 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2784 I915_WRITE(reg, temp);
2785
2786 reg = FDI_RX_CTL(pipe);
2787 temp = I915_READ(reg);
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2790 I915_WRITE(reg, temp);
2791
2792 POSTING_READ(reg);
2793 udelay(150);
2794
Akshay Joshi0206e352011-08-16 15:34:10 -04002795 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2799 temp |= snb_b_fdi_train_param[i];
2800 I915_WRITE(reg, temp);
2801
2802 POSTING_READ(reg);
2803 udelay(500);
2804
2805 reg = FDI_RX_IIR(pipe);
2806 temp = I915_READ(reg);
2807 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2808
2809 if (temp & FDI_RX_SYMBOL_LOCK) {
2810 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002811 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002812 break;
2813 }
2814 }
2815 if (i == 4)
2816 DRM_ERROR("FDI train 2 fail!\n");
2817
2818 DRM_DEBUG_KMS("FDI train done.\n");
2819}
2820
Daniel Vetter88cefb62012-08-12 19:27:14 +02002821static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002823 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002827
Jesse Barnesc64e3112010-09-10 11:27:03 -07002828
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 reg = FDI_RX_CTL(pipe);
2831 temp = I915_READ(reg);
2832 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2835 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2836
2837 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002838 udelay(200);
2839
2840 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 temp = I915_READ(reg);
2842 I915_WRITE(reg, temp | FDI_PCDCLK);
2843
2844 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 udelay(200);
2846
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002847 /* On Haswell, the PLL configuration for ports and pipes is handled
2848 * separately, as part of DDI setup */
2849 if (!IS_HASWELL(dev)) {
2850 /* Enable CPU FDI TX PLL, always on for Ironlake */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2854 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002855
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002856 POSTING_READ(reg);
2857 udelay(100);
2858 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859 }
2860}
2861
Daniel Vetter88cefb62012-08-12 19:27:14 +02002862static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2863{
2864 struct drm_device *dev = intel_crtc->base.dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 int pipe = intel_crtc->pipe;
2867 u32 reg, temp;
2868
2869 /* Switch from PCDclk to Rawclk */
2870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2873
2874 /* Disable CPU FDI TX PLL */
2875 reg = FDI_TX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2878
2879 POSTING_READ(reg);
2880 udelay(100);
2881
2882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2885
2886 /* Wait for the clocks to turn off. */
2887 POSTING_READ(reg);
2888 udelay(100);
2889}
2890
Jesse Barnes291427f2011-07-29 12:42:37 -07002891static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2892{
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 u32 flags = I915_READ(SOUTH_CHICKEN1);
2895
2896 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2897 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2898 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2899 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2900 POSTING_READ(SOUTH_CHICKEN1);
2901}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002902static void ironlake_fdi_disable(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2907 int pipe = intel_crtc->pipe;
2908 u32 reg, temp;
2909
2910 /* disable CPU FDI tx and PCH FDI rx */
2911 reg = FDI_TX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2914 POSTING_READ(reg);
2915
2916 reg = FDI_RX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 temp &= ~(0x7 << 16);
2919 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2920 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2921
2922 POSTING_READ(reg);
2923 udelay(100);
2924
2925 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002926 if (HAS_PCH_IBX(dev)) {
2927 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes291427f2011-07-29 12:42:37 -07002928 } else if (HAS_PCH_CPT(dev)) {
2929 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002930 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002931
2932 /* still set train pattern 1 */
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
2935 temp &= ~FDI_LINK_TRAIN_NONE;
2936 temp |= FDI_LINK_TRAIN_PATTERN_1;
2937 I915_WRITE(reg, temp);
2938
2939 reg = FDI_RX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 if (HAS_PCH_CPT(dev)) {
2942 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2943 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2944 } else {
2945 temp &= ~FDI_LINK_TRAIN_NONE;
2946 temp |= FDI_LINK_TRAIN_PATTERN_1;
2947 }
2948 /* BPC in FDI rx is consistent with that in PIPECONF */
2949 temp &= ~(0x07 << 16);
2950 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2951 I915_WRITE(reg, temp);
2952
2953 POSTING_READ(reg);
2954 udelay(100);
2955}
2956
Chris Wilson5bb61642012-09-27 21:25:58 +01002957static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2958{
2959 struct drm_device *dev = crtc->dev;
2960 struct drm_i915_private *dev_priv = dev->dev_private;
2961 unsigned long flags;
2962 bool pending;
2963
2964 if (atomic_read(&dev_priv->mm.wedged))
2965 return false;
2966
2967 spin_lock_irqsave(&dev->event_lock, flags);
2968 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2969 spin_unlock_irqrestore(&dev->event_lock, flags);
2970
2971 return pending;
2972}
2973
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002974static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2975{
Chris Wilson0f911282012-04-17 10:05:38 +01002976 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002977 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002978
2979 if (crtc->fb == NULL)
2980 return;
2981
Chris Wilson5bb61642012-09-27 21:25:58 +01002982 wait_event(dev_priv->pending_flip_queue,
2983 !intel_crtc_has_pending_flip(crtc));
2984
Chris Wilson0f911282012-04-17 10:05:38 +01002985 mutex_lock(&dev->struct_mutex);
2986 intel_finish_fb(crtc->fb);
2987 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002988}
2989
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002990static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002991{
2992 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002993 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002994
2995 /*
2996 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2997 * must be driven by its own crtc; no sharing is possible.
2998 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002999 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003000 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08003001 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003002 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08003003 return false;
3004 continue;
3005 }
3006 }
3007
3008 return true;
3009}
3010
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003011static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3012{
3013 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3014}
3015
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003016/* Program iCLKIP clock to the desired frequency */
3017static void lpt_program_iclkip(struct drm_crtc *crtc)
3018{
3019 struct drm_device *dev = crtc->dev;
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3022 u32 temp;
3023
3024 /* It is necessary to ungate the pixclk gate prior to programming
3025 * the divisors, and gate it back when it is done.
3026 */
3027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3028
3029 /* Disable SSCCTL */
3030 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003031 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3032 SBI_SSCCTL_DISABLE,
3033 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003034
3035 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3036 if (crtc->mode.clock == 20000) {
3037 auxdiv = 1;
3038 divsel = 0x41;
3039 phaseinc = 0x20;
3040 } else {
3041 /* The iCLK virtual clock root frequency is in MHz,
3042 * but the crtc->mode.clock in in KHz. To get the divisors,
3043 * it is necessary to divide one by another, so we
3044 * convert the virtual clock precision to KHz here for higher
3045 * precision.
3046 */
3047 u32 iclk_virtual_root_freq = 172800 * 1000;
3048 u32 iclk_pi_range = 64;
3049 u32 desired_divisor, msb_divisor_value, pi_value;
3050
3051 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3052 msb_divisor_value = desired_divisor / iclk_pi_range;
3053 pi_value = desired_divisor % iclk_pi_range;
3054
3055 auxdiv = 0;
3056 divsel = msb_divisor_value - 2;
3057 phaseinc = pi_value;
3058 }
3059
3060 /* This should not happen with any sane values */
3061 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3062 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3063 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3064 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3065
3066 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3067 crtc->mode.clock,
3068 auxdiv,
3069 divsel,
3070 phasedir,
3071 phaseinc);
3072
3073 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003074 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3076 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3077 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3078 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3079 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3080 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003081 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003082
3083 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003084 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003085 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3086 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003087 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003088
3089 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003090 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003091 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003092 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003093
3094 /* Wait for initialization time */
3095 udelay(24);
3096
3097 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3098}
3099
Jesse Barnesf67a5592011-01-05 10:31:48 -08003100/*
3101 * Enable PCH resources required for PCH ports:
3102 * - PCH PLLs
3103 * - FDI training & RX/TX
3104 * - update transcoder timings
3105 * - DP transcoding bits
3106 * - transcoder
3107 */
3108static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003109{
3110 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003111 struct drm_i915_private *dev_priv = dev->dev_private;
3112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3113 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115
Chris Wilsone7e164d2012-05-11 09:21:25 +01003116 assert_transcoder_disabled(dev_priv, pipe);
3117
Daniel Vettercd986ab2012-10-26 10:58:12 +02003118 /* Write the TU size bits before fdi link training, so that error
3119 * detection works. */
3120 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3121 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3122
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003123 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003124 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003125
Daniel Vetter572deb32012-10-27 18:46:14 +02003126 /* XXX: pch pll's can be enabled any time before we enable the PCH
3127 * transcoder, and we actually should do this to not upset any PCH
3128 * transcoder that already use the clock when we share it.
3129 *
3130 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3131 * unconditionally resets the pll - we need that to have the right LVDS
3132 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003133 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003134
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003135 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003136 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003138 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139 switch (pipe) {
3140 default:
3141 case 0:
3142 temp |= TRANSA_DPLL_ENABLE;
3143 sel = TRANSA_DPLLB_SEL;
3144 break;
3145 case 1:
3146 temp |= TRANSB_DPLL_ENABLE;
3147 sel = TRANSB_DPLLB_SEL;
3148 break;
3149 case 2:
3150 temp |= TRANSC_DPLL_ENABLE;
3151 sel = TRANSC_DPLLB_SEL;
3152 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003153 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003154 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3155 temp |= sel;
3156 else
3157 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003159 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003160
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003161 /* set transcoder timing, panel must allow it */
3162 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3164 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3165 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3166
3167 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3168 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3169 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003170 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003171
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003172 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003174 /* For PCH DP, enable TRANS_DP_CTL */
3175 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003176 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3177 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003178 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003179 reg = TRANS_DP_CTL(pipe);
3180 temp = I915_READ(reg);
3181 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003182 TRANS_DP_SYNC_MASK |
3183 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 temp |= (TRANS_DP_OUTPUT_ENABLE |
3185 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003186 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003187
3188 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003190 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003191 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003192
3193 switch (intel_trans_dp_port_sel(crtc)) {
3194 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003196 break;
3197 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003199 break;
3200 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202 break;
3203 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003204 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003205 }
3206
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 }
3209
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003210 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003211}
3212
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003213static void lpt_pch_enable(struct drm_crtc *crtc)
3214{
3215 struct drm_device *dev = crtc->dev;
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003218 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003219
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003220 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003221
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003222 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003223
Paulo Zanoni0540e482012-10-31 18:12:40 -02003224 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003225 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3226 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3227 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003228
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003229 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3230 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3231 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3232 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003233
Paulo Zanoni937bb612012-10-31 18:12:47 -02003234 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003235}
3236
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003237static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3238{
3239 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3240
3241 if (pll == NULL)
3242 return;
3243
3244 if (pll->refcount == 0) {
3245 WARN(1, "bad PCH PLL refcount\n");
3246 return;
3247 }
3248
3249 --pll->refcount;
3250 intel_crtc->pch_pll = NULL;
3251}
3252
3253static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3254{
3255 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3256 struct intel_pch_pll *pll;
3257 int i;
3258
3259 pll = intel_crtc->pch_pll;
3260 if (pll) {
3261 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3262 intel_crtc->base.base.id, pll->pll_reg);
3263 goto prepare;
3264 }
3265
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003266 if (HAS_PCH_IBX(dev_priv->dev)) {
3267 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3268 i = intel_crtc->pipe;
3269 pll = &dev_priv->pch_plls[i];
3270
3271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3272 intel_crtc->base.base.id, pll->pll_reg);
3273
3274 goto found;
3275 }
3276
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003277 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3278 pll = &dev_priv->pch_plls[i];
3279
3280 /* Only want to check enabled timings first */
3281 if (pll->refcount == 0)
3282 continue;
3283
3284 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3285 fp == I915_READ(pll->fp0_reg)) {
3286 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3287 intel_crtc->base.base.id,
3288 pll->pll_reg, pll->refcount, pll->active);
3289
3290 goto found;
3291 }
3292 }
3293
3294 /* Ok no matching timings, maybe there's a free one? */
3295 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3296 pll = &dev_priv->pch_plls[i];
3297 if (pll->refcount == 0) {
3298 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3299 intel_crtc->base.base.id, pll->pll_reg);
3300 goto found;
3301 }
3302 }
3303
3304 return NULL;
3305
3306found:
3307 intel_crtc->pch_pll = pll;
3308 pll->refcount++;
3309 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3310prepare: /* separate function? */
3311 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312
Chris Wilsone04c7352012-05-02 20:43:56 +01003313 /* Wait for the clocks to stabilize before rewriting the regs */
3314 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315 POSTING_READ(pll->pll_reg);
3316 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003317
3318 I915_WRITE(pll->fp0_reg, fp);
3319 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003320 pll->on = false;
3321 return pll;
3322}
3323
Jesse Barnesd4270e52011-10-11 10:43:02 -07003324void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3325{
3326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003327 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003328 u32 temp;
3329
3330 temp = I915_READ(dslreg);
3331 udelay(500);
3332 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003333 if (wait_for(I915_READ(dslreg) != temp, 5))
3334 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3335 }
3336}
3337
Jesse Barnesf67a5592011-01-05 10:31:48 -08003338static void ironlake_crtc_enable(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003343 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003344 int pipe = intel_crtc->pipe;
3345 int plane = intel_crtc->plane;
3346 u32 temp;
3347 bool is_pch_port;
3348
Daniel Vetter08a48462012-07-02 11:43:47 +02003349 WARN_ON(!crtc->enabled);
3350
Jesse Barnesf67a5592011-01-05 10:31:48 -08003351 if (intel_crtc->active)
3352 return;
3353
3354 intel_crtc->active = true;
3355 intel_update_watermarks(dev);
3356
3357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3358 temp = I915_READ(PCH_LVDS);
3359 if ((temp & LVDS_PORT_EN) == 0)
3360 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3361 }
3362
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003363 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003364
Daniel Vetter46b6f812012-09-06 22:08:33 +02003365 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003366 /* Note: FDI PLL enabling _must_ be done before we enable the
3367 * cpu pipes, hence this is separate from all the other fdi/pch
3368 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003369 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003370 } else {
3371 assert_fdi_tx_disabled(dev_priv, pipe);
3372 assert_fdi_rx_disabled(dev_priv, pipe);
3373 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003374
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003375 for_each_encoder_on_crtc(dev, crtc, encoder)
3376 if (encoder->pre_enable)
3377 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003378
3379 /* Enable panel fitting for LVDS */
3380 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003381 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3382 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003383 /* Force use of hard-coded filter coefficients
3384 * as some pre-programmed values are broken,
3385 * e.g. x201.
3386 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3389 PF_PIPE_SEL_IVB(pipe));
3390 else
3391 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003392 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3393 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003394 }
3395
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003396 /*
3397 * On ILK+ LUT must be loaded before the pipe is running but with
3398 * clocks enabled
3399 */
3400 intel_crtc_load_lut(crtc);
3401
Jesse Barnesf67a5592011-01-05 10:31:48 -08003402 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3403 intel_enable_plane(dev_priv, plane, pipe);
3404
3405 if (is_pch_port)
3406 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003407
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003408 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003409 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003410 mutex_unlock(&dev->struct_mutex);
3411
Chris Wilson6b383a72010-09-13 13:54:26 +01003412 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003413
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003414 for_each_encoder_on_crtc(dev, crtc, encoder)
3415 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003416
3417 if (HAS_PCH_CPT(dev))
3418 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003419
3420 /*
3421 * There seems to be a race in PCH platform hw (at least on some
3422 * outputs) where an enabled pipe still completes any pageflip right
3423 * away (as if the pipe is off) instead of waiting for vblank. As soon
3424 * as the first vblank happend, everything works as expected. Hence just
3425 * wait for one vblank before returning to avoid strange things
3426 * happening.
3427 */
3428 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003429}
3430
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003431static void haswell_crtc_enable(struct drm_crtc *crtc)
3432{
3433 struct drm_device *dev = crtc->dev;
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3436 struct intel_encoder *encoder;
3437 int pipe = intel_crtc->pipe;
3438 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003439 bool is_pch_port;
3440
3441 WARN_ON(!crtc->enabled);
3442
3443 if (intel_crtc->active)
3444 return;
3445
3446 intel_crtc->active = true;
3447 intel_update_watermarks(dev);
3448
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003449 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450
Paulo Zanoni83616632012-10-23 18:29:54 -02003451 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003452 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003453
3454 for_each_encoder_on_crtc(dev, crtc, encoder)
3455 if (encoder->pre_enable)
3456 encoder->pre_enable(encoder);
3457
Paulo Zanoni1f544382012-10-24 11:32:00 -02003458 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003459
Paulo Zanoni1f544382012-10-24 11:32:00 -02003460 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003461 if (dev_priv->pch_pf_size &&
3462 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463 /* Force use of hard-coded filter coefficients
3464 * as some pre-programmed values are broken,
3465 * e.g. x201.
3466 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003467 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3468 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3470 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3471 }
3472
3473 /*
3474 * On ILK+ LUT must be loaded before the pipe is running but with
3475 * clocks enabled
3476 */
3477 intel_crtc_load_lut(crtc);
3478
Paulo Zanoni1f544382012-10-24 11:32:00 -02003479 intel_ddi_set_pipe_settings(crtc);
3480 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003481
3482 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3483 intel_enable_plane(dev_priv, plane, pipe);
3484
3485 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003486 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
3488 mutex_lock(&dev->struct_mutex);
3489 intel_update_fbc(dev);
3490 mutex_unlock(&dev->struct_mutex);
3491
3492 intel_crtc_update_cursor(crtc, true);
3493
3494 for_each_encoder_on_crtc(dev, crtc, encoder)
3495 encoder->enable(encoder);
3496
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003497 /*
3498 * There seems to be a race in PCH platform hw (at least on some
3499 * outputs) where an enabled pipe still completes any pageflip right
3500 * away (as if the pipe is off) instead of waiting for vblank. As soon
3501 * as the first vblank happend, everything works as expected. Hence just
3502 * wait for one vblank before returning to avoid strange things
3503 * happening.
3504 */
3505 intel_wait_for_vblank(dev, intel_crtc->pipe);
3506}
3507
Jesse Barnes6be4a602010-09-10 10:26:01 -07003508static void ironlake_crtc_disable(struct drm_crtc *crtc)
3509{
3510 struct drm_device *dev = crtc->dev;
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003513 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514 int pipe = intel_crtc->pipe;
3515 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003518
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003519 if (!intel_crtc->active)
3520 return;
3521
Daniel Vetterea9d7582012-07-10 10:42:52 +02003522 for_each_encoder_on_crtc(dev, crtc, encoder)
3523 encoder->disable(encoder);
3524
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003525 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003526 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003527 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003528
Jesse Barnesb24e7172011-01-04 15:09:30 -08003529 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003530
Chris Wilson973d04f2011-07-08 12:22:37 +01003531 if (dev_priv->cfb_plane == plane)
3532 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Jesse Barnesb24e7172011-01-04 15:09:30 -08003534 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003535
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003537 I915_WRITE(PF_CTL(pipe), 0);
3538 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003539
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003540 for_each_encoder_on_crtc(dev, crtc, encoder)
3541 if (encoder->post_disable)
3542 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003543
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003545
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003546 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547
3548 if (HAS_PCH_CPT(dev)) {
3549 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = TRANS_DP_CTL(pipe);
3551 temp = I915_READ(reg);
3552 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003553 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003555
3556 /* disable DPLL_SEL */
3557 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003558 switch (pipe) {
3559 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003560 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003561 break;
3562 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003563 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003564 break;
3565 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003566 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003567 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003568 break;
3569 default:
3570 BUG(); /* wtf */
3571 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003572 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003573 }
3574
3575 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003576 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003577
Daniel Vetter88cefb62012-08-12 19:27:14 +02003578 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003579
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003580 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003581 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003582
3583 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003584 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003586}
3587
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003588static void haswell_crtc_disable(struct drm_crtc *crtc)
3589{
3590 struct drm_device *dev = crtc->dev;
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3593 struct intel_encoder *encoder;
3594 int pipe = intel_crtc->pipe;
3595 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003596 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003597 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003598
3599 if (!intel_crtc->active)
3600 return;
3601
Paulo Zanoni83616632012-10-23 18:29:54 -02003602 is_pch_port = haswell_crtc_driving_pch(crtc);
3603
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003604 for_each_encoder_on_crtc(dev, crtc, encoder)
3605 encoder->disable(encoder);
3606
3607 intel_crtc_wait_for_pending_flips(crtc);
3608 drm_vblank_off(dev, pipe);
3609 intel_crtc_update_cursor(crtc, false);
3610
3611 intel_disable_plane(dev_priv, plane, pipe);
3612
3613 if (dev_priv->cfb_plane == plane)
3614 intel_disable_fbc(dev);
3615
3616 intel_disable_pipe(dev_priv, pipe);
3617
Paulo Zanoniad80a812012-10-24 16:06:19 -02003618 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003619
3620 /* Disable PF */
3621 I915_WRITE(PF_CTL(pipe), 0);
3622 I915_WRITE(PF_WIN_SZ(pipe), 0);
3623
Paulo Zanoni1f544382012-10-24 11:32:00 -02003624 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625
3626 for_each_encoder_on_crtc(dev, crtc, encoder)
3627 if (encoder->post_disable)
3628 encoder->post_disable(encoder);
3629
Paulo Zanoni83616632012-10-23 18:29:54 -02003630 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003631 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003632 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003633 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003634
3635 intel_crtc->active = false;
3636 intel_update_watermarks(dev);
3637
3638 mutex_lock(&dev->struct_mutex);
3639 intel_update_fbc(dev);
3640 mutex_unlock(&dev->struct_mutex);
3641}
3642
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643static void ironlake_crtc_off(struct drm_crtc *crtc)
3644{
3645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3646 intel_put_pch_pll(intel_crtc);
3647}
3648
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003649static void haswell_crtc_off(struct drm_crtc *crtc)
3650{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3652
3653 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3654 * start using it. */
3655 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3656
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003657 intel_ddi_put_crtc_pll(crtc);
3658}
3659
Daniel Vetter02e792f2009-09-15 22:57:34 +02003660static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3661{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003662 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003663 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003664 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003665
Chris Wilson23f09ce2010-08-12 13:53:37 +01003666 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003667 dev_priv->mm.interruptible = false;
3668 (void) intel_overlay_switch_off(intel_crtc->overlay);
3669 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003670 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003671 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003672
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003673 /* Let userspace switch the overlay on again. In most cases userspace
3674 * has to recompute where to put it anyway.
3675 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003676}
3677
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003678static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003679{
3680 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003681 struct drm_i915_private *dev_priv = dev->dev_private;
3682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003683 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003684 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003685 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686
Daniel Vetter08a48462012-07-02 11:43:47 +02003687 WARN_ON(!crtc->enabled);
3688
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003689 if (intel_crtc->active)
3690 return;
3691
3692 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003693 intel_update_watermarks(dev);
3694
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003695 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003696 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003697 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003698
3699 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003700 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003701
3702 /* Give the overlay scaler a chance to enable if it's on this pipe */
3703 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003704 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003706 for_each_encoder_on_crtc(dev, crtc, encoder)
3707 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003708}
3709
3710static void i9xx_crtc_disable(struct drm_crtc *crtc)
3711{
3712 struct drm_device *dev = crtc->dev;
3713 struct drm_i915_private *dev_priv = dev->dev_private;
3714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003715 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716 int pipe = intel_crtc->pipe;
3717 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003718
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003719
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003720 if (!intel_crtc->active)
3721 return;
3722
Daniel Vetterea9d7582012-07-10 10:42:52 +02003723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 encoder->disable(encoder);
3725
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003727 intel_crtc_wait_for_pending_flips(crtc);
3728 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003730 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731
Chris Wilson973d04f2011-07-08 12:22:37 +01003732 if (dev_priv->cfb_plane == plane)
3733 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734
Jesse Barnesb24e7172011-01-04 15:09:30 -08003735 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003736 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003737 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003738
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003739 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003740 intel_update_fbc(dev);
3741 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003742}
3743
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003744static void i9xx_crtc_off(struct drm_crtc *crtc)
3745{
3746}
3747
Daniel Vetter976f8a22012-07-08 22:34:21 +02003748static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3749 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003750{
3751 struct drm_device *dev = crtc->dev;
3752 struct drm_i915_master_private *master_priv;
3753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3754 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003755
3756 if (!dev->primary->master)
3757 return;
3758
3759 master_priv = dev->primary->master->driver_priv;
3760 if (!master_priv->sarea_priv)
3761 return;
3762
Jesse Barnes79e53942008-11-07 14:24:08 -08003763 switch (pipe) {
3764 case 0:
3765 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3766 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3767 break;
3768 case 1:
3769 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3770 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3771 break;
3772 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003773 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003774 break;
3775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003776}
3777
Daniel Vetter976f8a22012-07-08 22:34:21 +02003778/**
3779 * Sets the power management mode of the pipe and plane.
3780 */
3781void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003782{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003783 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003785 struct intel_encoder *intel_encoder;
3786 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003787
Daniel Vetter976f8a22012-07-08 22:34:21 +02003788 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3789 enable |= intel_encoder->connectors_active;
3790
3791 if (enable)
3792 dev_priv->display.crtc_enable(crtc);
3793 else
3794 dev_priv->display.crtc_disable(crtc);
3795
3796 intel_crtc_update_sarea(crtc, enable);
3797}
3798
3799static void intel_crtc_noop(struct drm_crtc *crtc)
3800{
3801}
3802
3803static void intel_crtc_disable(struct drm_crtc *crtc)
3804{
3805 struct drm_device *dev = crtc->dev;
3806 struct drm_connector *connector;
3807 struct drm_i915_private *dev_priv = dev->dev_private;
3808
3809 /* crtc should still be enabled when we disable it. */
3810 WARN_ON(!crtc->enabled);
3811
3812 dev_priv->display.crtc_disable(crtc);
3813 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003814 dev_priv->display.off(crtc);
3815
Chris Wilson931872f2012-01-16 23:01:13 +00003816 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3817 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003818
3819 if (crtc->fb) {
3820 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003821 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003822 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003823 crtc->fb = NULL;
3824 }
3825
3826 /* Update computed state. */
3827 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3828 if (!connector->encoder || !connector->encoder->crtc)
3829 continue;
3830
3831 if (connector->encoder->crtc != crtc)
3832 continue;
3833
3834 connector->dpms = DRM_MODE_DPMS_OFF;
3835 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003836 }
3837}
3838
Daniel Vettera261b242012-07-26 19:21:47 +02003839void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003840{
Daniel Vettera261b242012-07-26 19:21:47 +02003841 struct drm_crtc *crtc;
3842
3843 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3844 if (crtc->enabled)
3845 intel_crtc_disable(crtc);
3846 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003847}
3848
Daniel Vetter1f703852012-07-11 16:51:39 +02003849void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003850{
Jesse Barnes79e53942008-11-07 14:24:08 -08003851}
3852
Chris Wilsonea5b2132010-08-04 13:50:23 +01003853void intel_encoder_destroy(struct drm_encoder *encoder)
3854{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003855 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003856
Chris Wilsonea5b2132010-08-04 13:50:23 +01003857 drm_encoder_cleanup(encoder);
3858 kfree(intel_encoder);
3859}
3860
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003861/* Simple dpms helper for encodres with just one connector, no cloning and only
3862 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3863 * state of the entire output pipe. */
3864void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3865{
3866 if (mode == DRM_MODE_DPMS_ON) {
3867 encoder->connectors_active = true;
3868
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003869 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003870 } else {
3871 encoder->connectors_active = false;
3872
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003873 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003874 }
3875}
3876
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003877/* Cross check the actual hw state with our own modeset state tracking (and it's
3878 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003879static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003880{
3881 if (connector->get_hw_state(connector)) {
3882 struct intel_encoder *encoder = connector->encoder;
3883 struct drm_crtc *crtc;
3884 bool encoder_enabled;
3885 enum pipe pipe;
3886
3887 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3888 connector->base.base.id,
3889 drm_get_connector_name(&connector->base));
3890
3891 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3892 "wrong connector dpms state\n");
3893 WARN(connector->base.encoder != &encoder->base,
3894 "active connector not linked to encoder\n");
3895 WARN(!encoder->connectors_active,
3896 "encoder->connectors_active not set\n");
3897
3898 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3899 WARN(!encoder_enabled, "encoder not enabled\n");
3900 if (WARN_ON(!encoder->base.crtc))
3901 return;
3902
3903 crtc = encoder->base.crtc;
3904
3905 WARN(!crtc->enabled, "crtc not enabled\n");
3906 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3907 WARN(pipe != to_intel_crtc(crtc)->pipe,
3908 "encoder active on the wrong pipe\n");
3909 }
3910}
3911
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003912/* Even simpler default implementation, if there's really no special case to
3913 * consider. */
3914void intel_connector_dpms(struct drm_connector *connector, int mode)
3915{
3916 struct intel_encoder *encoder = intel_attached_encoder(connector);
3917
3918 /* All the simple cases only support two dpms states. */
3919 if (mode != DRM_MODE_DPMS_ON)
3920 mode = DRM_MODE_DPMS_OFF;
3921
3922 if (mode == connector->dpms)
3923 return;
3924
3925 connector->dpms = mode;
3926
3927 /* Only need to change hw state when actually enabled */
3928 if (encoder->base.crtc)
3929 intel_encoder_dpms(encoder, mode);
3930 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003931 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003932
Daniel Vetterb9805142012-08-31 17:37:33 +02003933 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003934}
3935
Daniel Vetterf0947c32012-07-02 13:10:34 +02003936/* Simple connector->get_hw_state implementation for encoders that support only
3937 * one connector and no cloning and hence the encoder state determines the state
3938 * of the connector. */
3939bool intel_connector_get_hw_state(struct intel_connector *connector)
3940{
Daniel Vetter24929352012-07-02 20:28:59 +02003941 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003942 struct intel_encoder *encoder = connector->encoder;
3943
3944 return encoder->get_hw_state(encoder, &pipe);
3945}
3946
Jesse Barnes79e53942008-11-07 14:24:08 -08003947static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003948 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003949 struct drm_display_mode *adjusted_mode)
3950{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003951 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003952
Eric Anholtbad720f2009-10-22 16:11:14 -07003953 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003954 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003955 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3956 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003957 }
Chris Wilson89749352010-09-12 18:25:19 +01003958
Daniel Vetterf9bef082012-04-15 19:53:19 +02003959 /* All interlaced capable intel hw wants timings in frames. Note though
3960 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3961 * timings, so we need to be careful not to clobber these.*/
3962 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3963 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003964
Chris Wilson44f46b422012-06-21 13:19:59 +03003965 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3966 * with a hsync front porch of 0.
3967 */
3968 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3969 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3970 return false;
3971
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 return true;
3973}
3974
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003975static int valleyview_get_display_clock_speed(struct drm_device *dev)
3976{
3977 return 400000; /* FIXME */
3978}
3979
Jesse Barnese70236a2009-09-21 10:42:27 -07003980static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003981{
Jesse Barnese70236a2009-09-21 10:42:27 -07003982 return 400000;
3983}
Jesse Barnes79e53942008-11-07 14:24:08 -08003984
Jesse Barnese70236a2009-09-21 10:42:27 -07003985static int i915_get_display_clock_speed(struct drm_device *dev)
3986{
3987 return 333000;
3988}
Jesse Barnes79e53942008-11-07 14:24:08 -08003989
Jesse Barnese70236a2009-09-21 10:42:27 -07003990static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3991{
3992 return 200000;
3993}
Jesse Barnes79e53942008-11-07 14:24:08 -08003994
Jesse Barnese70236a2009-09-21 10:42:27 -07003995static int i915gm_get_display_clock_speed(struct drm_device *dev)
3996{
3997 u16 gcfgc = 0;
3998
3999 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4000
4001 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004002 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004003 else {
4004 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4005 case GC_DISPLAY_CLOCK_333_MHZ:
4006 return 333000;
4007 default:
4008 case GC_DISPLAY_CLOCK_190_200_MHZ:
4009 return 190000;
4010 }
4011 }
4012}
Jesse Barnes79e53942008-11-07 14:24:08 -08004013
Jesse Barnese70236a2009-09-21 10:42:27 -07004014static int i865_get_display_clock_speed(struct drm_device *dev)
4015{
4016 return 266000;
4017}
4018
4019static int i855_get_display_clock_speed(struct drm_device *dev)
4020{
4021 u16 hpllcc = 0;
4022 /* Assume that the hardware is in the high speed state. This
4023 * should be the default.
4024 */
4025 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4026 case GC_CLOCK_133_200:
4027 case GC_CLOCK_100_200:
4028 return 200000;
4029 case GC_CLOCK_166_250:
4030 return 250000;
4031 case GC_CLOCK_100_133:
4032 return 133000;
4033 }
4034
4035 /* Shouldn't happen */
4036 return 0;
4037}
4038
4039static int i830_get_display_clock_speed(struct drm_device *dev)
4040{
4041 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004042}
4043
Zhenyu Wang2c072452009-06-05 15:38:42 +08004044struct fdi_m_n {
4045 u32 tu;
4046 u32 gmch_m;
4047 u32 gmch_n;
4048 u32 link_m;
4049 u32 link_n;
4050};
4051
4052static void
4053fdi_reduce_ratio(u32 *num, u32 *den)
4054{
4055 while (*num > 0xffffff || *den > 0xffffff) {
4056 *num >>= 1;
4057 *den >>= 1;
4058 }
4059}
4060
Zhenyu Wang2c072452009-06-05 15:38:42 +08004061static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004062ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4063 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004064{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004065 m_n->tu = 64; /* default size */
4066
Chris Wilson22ed1112010-12-04 01:01:29 +00004067 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4068 m_n->gmch_m = bits_per_pixel * pixel_clock;
4069 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004070 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4071
Chris Wilson22ed1112010-12-04 01:01:29 +00004072 m_n->link_m = pixel_clock;
4073 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004074 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4075}
4076
Chris Wilsona7615032011-01-12 17:04:08 +00004077static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4078{
Keith Packard72bbe582011-09-26 16:09:45 -07004079 if (i915_panel_use_ssc >= 0)
4080 return i915_panel_use_ssc != 0;
4081 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004082 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004083}
4084
Jesse Barnes5a354202011-06-24 12:19:22 -07004085/**
4086 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4087 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004088 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004089 *
4090 * A pipe may be connected to one or more outputs. Based on the depth of the
4091 * attached framebuffer, choose a good color depth to use on the pipe.
4092 *
4093 * If possible, match the pipe depth to the fb depth. In some cases, this
4094 * isn't ideal, because the connected output supports a lesser or restricted
4095 * set of depths. Resolve that here:
4096 * LVDS typically supports only 6bpc, so clamp down in that case
4097 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4098 * Displays may support a restricted set as well, check EDID and clamp as
4099 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004100 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004101 *
4102 * RETURNS:
4103 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4104 * true if they don't match).
4105 */
4106static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004107 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004108 unsigned int *pipe_bpp,
4109 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004110{
4111 struct drm_device *dev = crtc->dev;
4112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004113 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004114 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004115 unsigned int display_bpc = UINT_MAX, bpc;
4116
4117 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004118 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004119
4120 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4121 unsigned int lvds_bpc;
4122
4123 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4124 LVDS_A3_POWER_UP)
4125 lvds_bpc = 8;
4126 else
4127 lvds_bpc = 6;
4128
4129 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004130 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004131 display_bpc = lvds_bpc;
4132 }
4133 continue;
4134 }
4135
Jesse Barnes5a354202011-06-24 12:19:22 -07004136 /* Not one of the known troublemakers, check the EDID */
4137 list_for_each_entry(connector, &dev->mode_config.connector_list,
4138 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004139 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004140 continue;
4141
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004142 /* Don't use an invalid EDID bpc value */
4143 if (connector->display_info.bpc &&
4144 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004145 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004146 display_bpc = connector->display_info.bpc;
4147 }
4148 }
4149
4150 /*
4151 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4152 * through, clamp it down. (Note: >12bpc will be caught below.)
4153 */
4154 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4155 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004156 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004157 display_bpc = 12;
4158 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004159 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004160 display_bpc = 8;
4161 }
4162 }
4163 }
4164
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004165 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4166 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4167 display_bpc = 6;
4168 }
4169
Jesse Barnes5a354202011-06-24 12:19:22 -07004170 /*
4171 * We could just drive the pipe at the highest bpc all the time and
4172 * enable dithering as needed, but that costs bandwidth. So choose
4173 * the minimum value that expresses the full color range of the fb but
4174 * also stays within the max display bpc discovered above.
4175 */
4176
Daniel Vetter94352cf2012-07-05 22:51:56 +02004177 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004178 case 8:
4179 bpc = 8; /* since we go through a colormap */
4180 break;
4181 case 15:
4182 case 16:
4183 bpc = 6; /* min is 18bpp */
4184 break;
4185 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004186 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004187 break;
4188 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004189 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004190 break;
4191 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004192 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004193 break;
4194 default:
4195 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4196 bpc = min((unsigned int)8, display_bpc);
4197 break;
4198 }
4199
Keith Packard578393c2011-09-05 11:53:21 -07004200 display_bpc = min(display_bpc, bpc);
4201
Adam Jackson82820492011-10-10 16:33:34 -04004202 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4203 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004204
Keith Packard578393c2011-09-05 11:53:21 -07004205 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004206
4207 return display_bpc != bpc;
4208}
4209
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004210static int vlv_get_refclk(struct drm_crtc *crtc)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 int refclk = 27000; /* for DP & HDMI */
4215
4216 return 100000; /* only one validated so far */
4217
4218 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4219 refclk = 96000;
4220 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4221 if (intel_panel_use_ssc(dev_priv))
4222 refclk = 100000;
4223 else
4224 refclk = 96000;
4225 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4226 refclk = 100000;
4227 }
4228
4229 return refclk;
4230}
4231
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004232static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 int refclk;
4237
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004238 if (IS_VALLEYVIEW(dev)) {
4239 refclk = vlv_get_refclk(crtc);
4240 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004241 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4242 refclk = dev_priv->lvds_ssc_freq * 1000;
4243 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4244 refclk / 1000);
4245 } else if (!IS_GEN2(dev)) {
4246 refclk = 96000;
4247 } else {
4248 refclk = 48000;
4249 }
4250
4251 return refclk;
4252}
4253
4254static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4255 intel_clock_t *clock)
4256{
4257 /* SDVO TV has fixed PLL values depend on its clock range,
4258 this mirrors vbios setting. */
4259 if (adjusted_mode->clock >= 100000
4260 && adjusted_mode->clock < 140500) {
4261 clock->p1 = 2;
4262 clock->p2 = 10;
4263 clock->n = 3;
4264 clock->m1 = 16;
4265 clock->m2 = 8;
4266 } else if (adjusted_mode->clock >= 140500
4267 && adjusted_mode->clock <= 200000) {
4268 clock->p1 = 1;
4269 clock->p2 = 10;
4270 clock->n = 6;
4271 clock->m1 = 12;
4272 clock->m2 = 8;
4273 }
4274}
4275
Jesse Barnesa7516a02011-12-15 12:30:37 -08004276static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4277 intel_clock_t *clock,
4278 intel_clock_t *reduced_clock)
4279{
4280 struct drm_device *dev = crtc->dev;
4281 struct drm_i915_private *dev_priv = dev->dev_private;
4282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4283 int pipe = intel_crtc->pipe;
4284 u32 fp, fp2 = 0;
4285
4286 if (IS_PINEVIEW(dev)) {
4287 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4288 if (reduced_clock)
4289 fp2 = (1 << reduced_clock->n) << 16 |
4290 reduced_clock->m1 << 8 | reduced_clock->m2;
4291 } else {
4292 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4293 if (reduced_clock)
4294 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4295 reduced_clock->m2;
4296 }
4297
4298 I915_WRITE(FP0(pipe), fp);
4299
4300 intel_crtc->lowfreq_avail = false;
4301 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4302 reduced_clock && i915_powersave) {
4303 I915_WRITE(FP1(pipe), fp2);
4304 intel_crtc->lowfreq_avail = true;
4305 } else {
4306 I915_WRITE(FP1(pipe), fp);
4307 }
4308}
4309
Daniel Vetter93e537a2012-03-28 23:11:26 +02004310static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4311 struct drm_display_mode *adjusted_mode)
4312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004317 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004318
4319 temp = I915_READ(LVDS);
4320 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4321 if (pipe == 1) {
4322 temp |= LVDS_PIPEB_SELECT;
4323 } else {
4324 temp &= ~LVDS_PIPEB_SELECT;
4325 }
4326 /* set the corresponsding LVDS_BORDER bit */
4327 temp |= dev_priv->lvds_border_bits;
4328 /* Set the B0-B3 data pairs corresponding to whether we're going to
4329 * set the DPLLs for dual-channel mode or not.
4330 */
4331 if (clock->p2 == 7)
4332 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4333 else
4334 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4335
4336 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4337 * appropriately here, but we need to look more thoroughly into how
4338 * panels behave in the two modes.
4339 */
4340 /* set the dithering flag on LVDS as needed */
4341 if (INTEL_INFO(dev)->gen >= 4) {
4342 if (dev_priv->lvds_dither)
4343 temp |= LVDS_ENABLE_DITHER;
4344 else
4345 temp &= ~LVDS_ENABLE_DITHER;
4346 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004347 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004348 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004349 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004350 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004351 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004352 I915_WRITE(LVDS, temp);
4353}
4354
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004355static void vlv_update_pll(struct drm_crtc *crtc,
4356 struct drm_display_mode *mode,
4357 struct drm_display_mode *adjusted_mode,
4358 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304359 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004360{
4361 struct drm_device *dev = crtc->dev;
4362 struct drm_i915_private *dev_priv = dev->dev_private;
4363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4364 int pipe = intel_crtc->pipe;
4365 u32 dpll, mdiv, pdiv;
4366 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304367 bool is_sdvo;
4368 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004369
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304370 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4371 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4372
4373 dpll = DPLL_VGA_MODE_DIS;
4374 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4375 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4376 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4377
4378 I915_WRITE(DPLL(pipe), dpll);
4379 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004380
4381 bestn = clock->n;
4382 bestm1 = clock->m1;
4383 bestm2 = clock->m2;
4384 bestp1 = clock->p1;
4385 bestp2 = clock->p2;
4386
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304387 /*
4388 * In Valleyview PLL and program lane counter registers are exposed
4389 * through DPIO interface
4390 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004391 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4392 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4393 mdiv |= ((bestn << DPIO_N_SHIFT));
4394 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4395 mdiv |= (1 << DPIO_K_SHIFT);
4396 mdiv |= DPIO_ENABLE_CALIBRATION;
4397 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4398
4399 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4400
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304401 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304403 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4404 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004405 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4406
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304407 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004408
4409 dpll |= DPLL_VCO_ENABLE;
4410 I915_WRITE(DPLL(pipe), dpll);
4411 POSTING_READ(DPLL(pipe));
4412 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4413 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4414
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304415 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004416
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304417 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4418 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4419
4420 I915_WRITE(DPLL(pipe), dpll);
4421
4422 /* Wait for the clocks to stabilize. */
4423 POSTING_READ(DPLL(pipe));
4424 udelay(150);
4425
4426 temp = 0;
4427 if (is_sdvo) {
4428 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004429 if (temp > 1)
4430 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4431 else
4432 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004433 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304434 I915_WRITE(DPLL_MD(pipe), temp);
4435 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004436
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304437 /* Now program lane control registers */
4438 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4439 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4440 {
4441 temp = 0x1000C4;
4442 if(pipe == 1)
4443 temp |= (1 << 21);
4444 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4445 }
4446 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4447 {
4448 temp = 0x1000C4;
4449 if(pipe == 1)
4450 temp |= (1 << 21);
4451 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4452 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004453}
4454
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004455static void i9xx_update_pll(struct drm_crtc *crtc,
4456 struct drm_display_mode *mode,
4457 struct drm_display_mode *adjusted_mode,
4458 intel_clock_t *clock, intel_clock_t *reduced_clock,
4459 int num_connectors)
4460{
4461 struct drm_device *dev = crtc->dev;
4462 struct drm_i915_private *dev_priv = dev->dev_private;
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4464 int pipe = intel_crtc->pipe;
4465 u32 dpll;
4466 bool is_sdvo;
4467
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304468 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4469
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004470 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4471 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4472
4473 dpll = DPLL_VGA_MODE_DIS;
4474
4475 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4476 dpll |= DPLLB_MODE_LVDS;
4477 else
4478 dpll |= DPLLB_MODE_DAC_SERIAL;
4479 if (is_sdvo) {
4480 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4481 if (pixel_multiplier > 1) {
4482 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4483 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4484 }
4485 dpll |= DPLL_DVO_HIGH_SPEED;
4486 }
4487 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4488 dpll |= DPLL_DVO_HIGH_SPEED;
4489
4490 /* compute bitmask from p1 value */
4491 if (IS_PINEVIEW(dev))
4492 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4493 else {
4494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4495 if (IS_G4X(dev) && reduced_clock)
4496 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4497 }
4498 switch (clock->p2) {
4499 case 5:
4500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4501 break;
4502 case 7:
4503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4504 break;
4505 case 10:
4506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4507 break;
4508 case 14:
4509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4510 break;
4511 }
4512 if (INTEL_INFO(dev)->gen >= 4)
4513 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4514
4515 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4516 dpll |= PLL_REF_INPUT_TVCLKINBC;
4517 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4518 /* XXX: just matching BIOS for now */
4519 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4520 dpll |= 3;
4521 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4522 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4523 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4524 else
4525 dpll |= PLL_REF_INPUT_DREFCLK;
4526
4527 dpll |= DPLL_VCO_ENABLE;
4528 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4529 POSTING_READ(DPLL(pipe));
4530 udelay(150);
4531
4532 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4533 * This is an exception to the general rule that mode_set doesn't turn
4534 * things on.
4535 */
4536 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4537 intel_update_lvds(crtc, clock, adjusted_mode);
4538
4539 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4540 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4541
4542 I915_WRITE(DPLL(pipe), dpll);
4543
4544 /* Wait for the clocks to stabilize. */
4545 POSTING_READ(DPLL(pipe));
4546 udelay(150);
4547
4548 if (INTEL_INFO(dev)->gen >= 4) {
4549 u32 temp = 0;
4550 if (is_sdvo) {
4551 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4552 if (temp > 1)
4553 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4554 else
4555 temp = 0;
4556 }
4557 I915_WRITE(DPLL_MD(pipe), temp);
4558 } else {
4559 /* The pixel multiplier can only be updated once the
4560 * DPLL is enabled and the clocks are stable.
4561 *
4562 * So write it again.
4563 */
4564 I915_WRITE(DPLL(pipe), dpll);
4565 }
4566}
4567
4568static void i8xx_update_pll(struct drm_crtc *crtc,
4569 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304570 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004571 int num_connectors)
4572{
4573 struct drm_device *dev = crtc->dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4576 int pipe = intel_crtc->pipe;
4577 u32 dpll;
4578
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304579 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4580
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 dpll = DPLL_VGA_MODE_DIS;
4582
4583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4584 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4585 } else {
4586 if (clock->p1 == 2)
4587 dpll |= PLL_P1_DIVIDE_BY_TWO;
4588 else
4589 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4590 if (clock->p2 == 4)
4591 dpll |= PLL_P2_DIVIDE_BY_4;
4592 }
4593
4594 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4595 /* XXX: just matching BIOS for now */
4596 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4597 dpll |= 3;
4598 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4599 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4600 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4601 else
4602 dpll |= PLL_REF_INPUT_DREFCLK;
4603
4604 dpll |= DPLL_VCO_ENABLE;
4605 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4606 POSTING_READ(DPLL(pipe));
4607 udelay(150);
4608
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4610 * This is an exception to the general rule that mode_set doesn't turn
4611 * things on.
4612 */
4613 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4614 intel_update_lvds(crtc, clock, adjusted_mode);
4615
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004616 I915_WRITE(DPLL(pipe), dpll);
4617
4618 /* Wait for the clocks to stabilize. */
4619 POSTING_READ(DPLL(pipe));
4620 udelay(150);
4621
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622 /* The pixel multiplier can only be updated once the
4623 * DPLL is enabled and the clocks are stable.
4624 *
4625 * So write it again.
4626 */
4627 I915_WRITE(DPLL(pipe), dpll);
4628}
4629
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004630static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4631 struct drm_display_mode *mode,
4632 struct drm_display_mode *adjusted_mode)
4633{
4634 struct drm_device *dev = intel_crtc->base.dev;
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004637 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004638 uint32_t vsyncshift;
4639
4640 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4641 /* the chip adds 2 halflines automatically */
4642 adjusted_mode->crtc_vtotal -= 1;
4643 adjusted_mode->crtc_vblank_end -= 1;
4644 vsyncshift = adjusted_mode->crtc_hsync_start
4645 - adjusted_mode->crtc_htotal / 2;
4646 } else {
4647 vsyncshift = 0;
4648 }
4649
4650 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004651 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004653 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004654 (adjusted_mode->crtc_hdisplay - 1) |
4655 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004656 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004657 (adjusted_mode->crtc_hblank_start - 1) |
4658 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004659 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004660 (adjusted_mode->crtc_hsync_start - 1) |
4661 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4662
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004663 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004664 (adjusted_mode->crtc_vdisplay - 1) |
4665 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004666 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667 (adjusted_mode->crtc_vblank_start - 1) |
4668 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670 (adjusted_mode->crtc_vsync_start - 1) |
4671 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4672
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004673 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4674 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4675 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4676 * bits. */
4677 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4678 (pipe == PIPE_B || pipe == PIPE_C))
4679 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4680
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 /* pipesrc controls the size that is scaled from, which should
4682 * always be the user's requested size.
4683 */
4684 I915_WRITE(PIPESRC(pipe),
4685 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4686}
4687
Eric Anholtf564048e2011-03-30 13:01:02 -07004688static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4689 struct drm_display_mode *mode,
4690 struct drm_display_mode *adjusted_mode,
4691 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004692 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004693{
4694 struct drm_device *dev = crtc->dev;
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4697 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004698 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004699 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004700 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004702 bool ok, has_reduced_clock = false, is_sdvo = false;
4703 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004704 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004705 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004706 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004707
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004708 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004709 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 case INTEL_OUTPUT_LVDS:
4711 is_lvds = true;
4712 break;
4713 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004714 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004715 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004716 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004717 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004718 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004719 case INTEL_OUTPUT_TVOUT:
4720 is_tv = true;
4721 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004722 case INTEL_OUTPUT_DISPLAYPORT:
4723 is_dp = true;
4724 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004725 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004726
Eric Anholtc751ce42010-03-25 11:48:48 -07004727 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 }
4729
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004730 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004731
Ma Lingd4906092009-03-18 20:13:27 +08004732 /*
4733 * Returns a set of divisors for the desired target clock with the given
4734 * refclk, or FALSE. The returned values represent the clock equation:
4735 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4736 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004737 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004738 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4739 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004740 if (!ok) {
4741 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004742 return -EINVAL;
4743 }
4744
4745 /* Ensure that the cursor is valid for the new mode before changing... */
4746 intel_crtc_update_cursor(crtc, true);
4747
4748 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004749 /*
4750 * Ensure we match the reduced clock's P to the target clock.
4751 * If the clocks don't match, we can't switch the display clock
4752 * by using the FP0/FP1. In such case we will disable the LVDS
4753 * downclock feature.
4754 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004755 has_reduced_clock = limit->find_pll(limit, crtc,
4756 dev_priv->lvds_downclock,
4757 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004758 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004759 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004760 }
4761
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004762 if (is_sdvo && is_tv)
4763 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004764
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004765 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304766 i8xx_update_pll(crtc, adjusted_mode, &clock,
4767 has_reduced_clock ? &reduced_clock : NULL,
4768 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004769 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304770 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4771 has_reduced_clock ? &reduced_clock : NULL,
4772 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004773 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004774 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4775 has_reduced_clock ? &reduced_clock : NULL,
4776 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004777
4778 /* setup pipeconf */
4779 pipeconf = I915_READ(PIPECONF(pipe));
4780
4781 /* Set up the display plane register */
4782 dspcntr = DISPPLANE_GAMMA_ENABLE;
4783
Eric Anholt929c77f2011-03-30 13:01:04 -07004784 if (pipe == 0)
4785 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4786 else
4787 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004788
4789 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4790 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4791 * core speed.
4792 *
4793 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4794 * pipe == 0 check?
4795 */
4796 if (mode->clock >
4797 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4798 pipeconf |= PIPECONF_DOUBLE_WIDE;
4799 else
4800 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4801 }
4802
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004803 /* default to 8bpc */
4804 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4805 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004806 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004807 pipeconf |= PIPECONF_BPP_6 |
4808 PIPECONF_DITHER_EN |
4809 PIPECONF_DITHER_TYPE_SP;
4810 }
4811 }
4812
Gajanan Bhat19c03922012-09-27 19:13:07 +05304813 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4814 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4815 pipeconf |= PIPECONF_BPP_6 |
4816 PIPECONF_ENABLE |
4817 I965_PIPECONF_ACTIVE;
4818 }
4819 }
4820
Eric Anholtf564048e2011-03-30 13:01:02 -07004821 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4822 drm_mode_debug_printmodeline(mode);
4823
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 if (HAS_PIPE_CXSR(dev)) {
4825 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004826 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4827 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004828 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004829 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4830 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4831 }
4832 }
4833
Keith Packard617cf882012-02-08 13:53:38 -08004834 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004835 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004836 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004837 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004838 else
Keith Packard617cf882012-02-08 13:53:38 -08004839 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004840
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004841 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004842
4843 /* pipesrc and dspsize control the size that is scaled from,
4844 * which should always be the user's requested size.
4845 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004846 I915_WRITE(DSPSIZE(plane),
4847 ((mode->vdisplay - 1) << 16) |
4848 (mode->hdisplay - 1));
4849 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004850
Eric Anholtf564048e2011-03-30 13:01:02 -07004851 I915_WRITE(PIPECONF(pipe), pipeconf);
4852 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004853 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004854
4855 intel_wait_for_vblank(dev, pipe);
4856
Eric Anholtf564048e2011-03-30 13:01:02 -07004857 I915_WRITE(DSPCNTR(plane), dspcntr);
4858 POSTING_READ(DSPCNTR(plane));
4859
Daniel Vetter94352cf2012-07-05 22:51:56 +02004860 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004861
4862 intel_update_watermarks(dev);
4863
Eric Anholtf564048e2011-03-30 13:01:02 -07004864 return ret;
4865}
4866
Keith Packard9fb526d2011-09-26 22:24:57 -07004867/*
4868 * Initialize reference clocks when the driver loads
4869 */
4870void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004871{
4872 struct drm_i915_private *dev_priv = dev->dev_private;
4873 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004874 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004875 u32 temp;
4876 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004877 bool has_cpu_edp = false;
4878 bool has_pch_edp = false;
4879 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004880 bool has_ck505 = false;
4881 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004882
4883 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004884 list_for_each_entry(encoder, &mode_config->encoder_list,
4885 base.head) {
4886 switch (encoder->type) {
4887 case INTEL_OUTPUT_LVDS:
4888 has_panel = true;
4889 has_lvds = true;
4890 break;
4891 case INTEL_OUTPUT_EDP:
4892 has_panel = true;
4893 if (intel_encoder_is_pch_edp(&encoder->base))
4894 has_pch_edp = true;
4895 else
4896 has_cpu_edp = true;
4897 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004898 }
4899 }
4900
Keith Packard99eb6a02011-09-26 14:29:12 -07004901 if (HAS_PCH_IBX(dev)) {
4902 has_ck505 = dev_priv->display_clock_mode;
4903 can_ssc = has_ck505;
4904 } else {
4905 has_ck505 = false;
4906 can_ssc = true;
4907 }
4908
4909 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4910 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4911 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004912
4913 /* Ironlake: try to setup display ref clock before DPLL
4914 * enabling. This is only under driver's control after
4915 * PCH B stepping, previous chipset stepping should be
4916 * ignoring this setting.
4917 */
4918 temp = I915_READ(PCH_DREF_CONTROL);
4919 /* Always enable nonspread source */
4920 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004921
Keith Packard99eb6a02011-09-26 14:29:12 -07004922 if (has_ck505)
4923 temp |= DREF_NONSPREAD_CK505_ENABLE;
4924 else
4925 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004926
Keith Packard199e5d72011-09-22 12:01:57 -07004927 if (has_panel) {
4928 temp &= ~DREF_SSC_SOURCE_MASK;
4929 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004930
Keith Packard199e5d72011-09-22 12:01:57 -07004931 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004932 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004933 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004934 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004935 } else
4936 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004937
4938 /* Get SSC going before enabling the outputs */
4939 I915_WRITE(PCH_DREF_CONTROL, temp);
4940 POSTING_READ(PCH_DREF_CONTROL);
4941 udelay(200);
4942
Jesse Barnes13d83a62011-08-03 12:59:20 -07004943 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4944
4945 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004946 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004947 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004948 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004949 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004950 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004951 else
4952 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004953 } else
4954 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4955
4956 I915_WRITE(PCH_DREF_CONTROL, temp);
4957 POSTING_READ(PCH_DREF_CONTROL);
4958 udelay(200);
4959 } else {
4960 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4961
4962 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4963
4964 /* Turn off CPU output */
4965 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4966
4967 I915_WRITE(PCH_DREF_CONTROL, temp);
4968 POSTING_READ(PCH_DREF_CONTROL);
4969 udelay(200);
4970
4971 /* Turn off the SSC source */
4972 temp &= ~DREF_SSC_SOURCE_MASK;
4973 temp |= DREF_SSC_SOURCE_DISABLE;
4974
4975 /* Turn off SSC1 */
4976 temp &= ~ DREF_SSC1_ENABLE;
4977
Jesse Barnes13d83a62011-08-03 12:59:20 -07004978 I915_WRITE(PCH_DREF_CONTROL, temp);
4979 POSTING_READ(PCH_DREF_CONTROL);
4980 udelay(200);
4981 }
4982}
4983
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004984static int ironlake_get_refclk(struct drm_crtc *crtc)
4985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004989 struct intel_encoder *edp_encoder = NULL;
4990 int num_connectors = 0;
4991 bool is_lvds = false;
4992
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004993 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004994 switch (encoder->type) {
4995 case INTEL_OUTPUT_LVDS:
4996 is_lvds = true;
4997 break;
4998 case INTEL_OUTPUT_EDP:
4999 edp_encoder = encoder;
5000 break;
5001 }
5002 num_connectors++;
5003 }
5004
5005 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5006 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5007 dev_priv->lvds_ssc_freq);
5008 return dev_priv->lvds_ssc_freq * 1000;
5009 }
5010
5011 return 120000;
5012}
5013
Paulo Zanonic8203562012-09-12 10:06:29 -03005014static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5015 struct drm_display_mode *adjusted_mode,
5016 bool dither)
5017{
5018 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5020 int pipe = intel_crtc->pipe;
5021 uint32_t val;
5022
5023 val = I915_READ(PIPECONF(pipe));
5024
5025 val &= ~PIPE_BPC_MASK;
5026 switch (intel_crtc->bpp) {
5027 case 18:
5028 val |= PIPE_6BPC;
5029 break;
5030 case 24:
5031 val |= PIPE_8BPC;
5032 break;
5033 case 30:
5034 val |= PIPE_10BPC;
5035 break;
5036 case 36:
5037 val |= PIPE_12BPC;
5038 break;
5039 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005040 /* Case prevented by intel_choose_pipe_bpp_dither. */
5041 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005042 }
5043
5044 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5045 if (dither)
5046 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5047
5048 val &= ~PIPECONF_INTERLACE_MASK;
5049 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5050 val |= PIPECONF_INTERLACED_ILK;
5051 else
5052 val |= PIPECONF_PROGRESSIVE;
5053
5054 I915_WRITE(PIPECONF(pipe), val);
5055 POSTING_READ(PIPECONF(pipe));
5056}
5057
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005058static void haswell_set_pipeconf(struct drm_crtc *crtc,
5059 struct drm_display_mode *adjusted_mode,
5060 bool dither)
5061{
5062 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005064 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005065 uint32_t val;
5066
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005067 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005068
5069 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5070 if (dither)
5071 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5072
5073 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5074 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5075 val |= PIPECONF_INTERLACED_ILK;
5076 else
5077 val |= PIPECONF_PROGRESSIVE;
5078
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005079 I915_WRITE(PIPECONF(cpu_transcoder), val);
5080 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005081}
5082
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005083static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5084 struct drm_display_mode *adjusted_mode,
5085 intel_clock_t *clock,
5086 bool *has_reduced_clock,
5087 intel_clock_t *reduced_clock)
5088{
5089 struct drm_device *dev = crtc->dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 struct intel_encoder *intel_encoder;
5092 int refclk;
5093 const intel_limit_t *limit;
5094 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5095
5096 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5097 switch (intel_encoder->type) {
5098 case INTEL_OUTPUT_LVDS:
5099 is_lvds = true;
5100 break;
5101 case INTEL_OUTPUT_SDVO:
5102 case INTEL_OUTPUT_HDMI:
5103 is_sdvo = true;
5104 if (intel_encoder->needs_tv_clock)
5105 is_tv = true;
5106 break;
5107 case INTEL_OUTPUT_TVOUT:
5108 is_tv = true;
5109 break;
5110 }
5111 }
5112
5113 refclk = ironlake_get_refclk(crtc);
5114
5115 /*
5116 * Returns a set of divisors for the desired target clock with the given
5117 * refclk, or FALSE. The returned values represent the clock equation:
5118 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5119 */
5120 limit = intel_limit(crtc, refclk);
5121 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5122 clock);
5123 if (!ret)
5124 return false;
5125
5126 if (is_lvds && dev_priv->lvds_downclock_avail) {
5127 /*
5128 * Ensure we match the reduced clock's P to the target clock.
5129 * If the clocks don't match, we can't switch the display clock
5130 * by using the FP0/FP1. In such case we will disable the LVDS
5131 * downclock feature.
5132 */
5133 *has_reduced_clock = limit->find_pll(limit, crtc,
5134 dev_priv->lvds_downclock,
5135 refclk,
5136 clock,
5137 reduced_clock);
5138 }
5139
5140 if (is_sdvo && is_tv)
5141 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5142
5143 return true;
5144}
5145
Daniel Vetter01a415f2012-10-27 15:58:40 +02005146static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5147{
5148 struct drm_i915_private *dev_priv = dev->dev_private;
5149 uint32_t temp;
5150
5151 temp = I915_READ(SOUTH_CHICKEN1);
5152 if (temp & FDI_BC_BIFURCATION_SELECT)
5153 return;
5154
5155 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5156 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5157
5158 temp |= FDI_BC_BIFURCATION_SELECT;
5159 DRM_DEBUG_KMS("enabling fdi C rx\n");
5160 I915_WRITE(SOUTH_CHICKEN1, temp);
5161 POSTING_READ(SOUTH_CHICKEN1);
5162}
5163
5164static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5165{
5166 struct drm_device *dev = intel_crtc->base.dev;
5167 struct drm_i915_private *dev_priv = dev->dev_private;
5168 struct intel_crtc *pipe_B_crtc =
5169 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5170
5171 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5172 intel_crtc->pipe, intel_crtc->fdi_lanes);
5173 if (intel_crtc->fdi_lanes > 4) {
5174 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5175 intel_crtc->pipe, intel_crtc->fdi_lanes);
5176 /* Clamp lanes to avoid programming the hw with bogus values. */
5177 intel_crtc->fdi_lanes = 4;
5178
5179 return false;
5180 }
5181
5182 if (dev_priv->num_pipe == 2)
5183 return true;
5184
5185 switch (intel_crtc->pipe) {
5186 case PIPE_A:
5187 return true;
5188 case PIPE_B:
5189 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5190 intel_crtc->fdi_lanes > 2) {
5191 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5192 intel_crtc->pipe, intel_crtc->fdi_lanes);
5193 /* Clamp lanes to avoid programming the hw with bogus values. */
5194 intel_crtc->fdi_lanes = 2;
5195
5196 return false;
5197 }
5198
5199 if (intel_crtc->fdi_lanes > 2)
5200 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5201 else
5202 cpt_enable_fdi_bc_bifurcation(dev);
5203
5204 return true;
5205 case PIPE_C:
5206 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5207 if (intel_crtc->fdi_lanes > 2) {
5208 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5209 intel_crtc->pipe, intel_crtc->fdi_lanes);
5210 /* Clamp lanes to avoid programming the hw with bogus values. */
5211 intel_crtc->fdi_lanes = 2;
5212
5213 return false;
5214 }
5215 } else {
5216 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5217 return false;
5218 }
5219
5220 cpt_enable_fdi_bc_bifurcation(dev);
5221
5222 return true;
5223 default:
5224 BUG();
5225 }
5226}
5227
Paulo Zanonid4b19312012-11-29 11:29:32 -02005228int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5229{
5230 /*
5231 * Account for spread spectrum to avoid
5232 * oversubscribing the link. Max center spread
5233 * is 2.5%; use 5% for safety's sake.
5234 */
5235 u32 bps = target_clock * bpp * 21 / 20;
5236 return bps / (link_bw * 8) + 1;
5237}
5238
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005239static void ironlake_set_m_n(struct drm_crtc *crtc,
5240 struct drm_display_mode *mode,
5241 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005242{
5243 struct drm_device *dev = crtc->dev;
5244 struct drm_i915_private *dev_priv = dev->dev_private;
5245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005246 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005247 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005248 struct fdi_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005249 int target_clock, pixel_multiplier, lane, link_bw;
5250 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005251
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005252 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5253 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005254 case INTEL_OUTPUT_DISPLAYPORT:
5255 is_dp = true;
5256 break;
5257 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005258 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005259 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005260 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005261 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005262 break;
5263 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005264 }
5265
Zhenyu Wang2c072452009-06-05 15:38:42 +08005266 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005267 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5268 lane = 0;
5269 /* CPU eDP doesn't require FDI link, so just set DP M/N
5270 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005271 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005272 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005273 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005274 /* FDI is a binary signal running at ~2.7GHz, encoding
5275 * each output octet as 10 bits. The actual frequency
5276 * is stored as a divider into a 100MHz clock, and the
5277 * mode pixel clock is stored in units of 1KHz.
5278 * Hence the bw of each lane in terms of the mode signal
5279 * is:
5280 */
5281 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005282 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005283
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005284 /* [e]DP over FDI requires target mode clock instead of link clock. */
5285 if (edp_encoder)
5286 target_clock = intel_edp_target_clock(edp_encoder, mode);
5287 else if (is_dp)
5288 target_clock = mode->clock;
5289 else
5290 target_clock = adjusted_mode->clock;
5291
Paulo Zanonid4b19312012-11-29 11:29:32 -02005292 if (!lane)
5293 lane = ironlake_get_lanes_required(target_clock, link_bw,
5294 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005295
5296 intel_crtc->fdi_lanes = lane;
5297
5298 if (pixel_multiplier > 1)
5299 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005300 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5301 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005302
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005303 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5304 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5305 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5306 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005307}
5308
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005309static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5310 struct drm_display_mode *adjusted_mode,
5311 intel_clock_t *clock, u32 fp)
5312{
5313 struct drm_crtc *crtc = &intel_crtc->base;
5314 struct drm_device *dev = crtc->dev;
5315 struct drm_i915_private *dev_priv = dev->dev_private;
5316 struct intel_encoder *intel_encoder;
5317 uint32_t dpll;
5318 int factor, pixel_multiplier, num_connectors = 0;
5319 bool is_lvds = false, is_sdvo = false, is_tv = false;
5320 bool is_dp = false, is_cpu_edp = false;
5321
5322 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5323 switch (intel_encoder->type) {
5324 case INTEL_OUTPUT_LVDS:
5325 is_lvds = true;
5326 break;
5327 case INTEL_OUTPUT_SDVO:
5328 case INTEL_OUTPUT_HDMI:
5329 is_sdvo = true;
5330 if (intel_encoder->needs_tv_clock)
5331 is_tv = true;
5332 break;
5333 case INTEL_OUTPUT_TVOUT:
5334 is_tv = true;
5335 break;
5336 case INTEL_OUTPUT_DISPLAYPORT:
5337 is_dp = true;
5338 break;
5339 case INTEL_OUTPUT_EDP:
5340 is_dp = true;
5341 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5342 is_cpu_edp = true;
5343 break;
5344 }
5345
5346 num_connectors++;
5347 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005348
Chris Wilsonc1858122010-12-03 21:35:48 +00005349 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005350 factor = 21;
5351 if (is_lvds) {
5352 if ((intel_panel_use_ssc(dev_priv) &&
5353 dev_priv->lvds_ssc_freq == 100) ||
5354 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5355 factor = 25;
5356 } else if (is_sdvo && is_tv)
5357 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005358
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005359 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005360 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005361
Chris Wilson5eddb702010-09-11 13:48:45 +01005362 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005363
Eric Anholta07d6782011-03-30 13:01:08 -07005364 if (is_lvds)
5365 dpll |= DPLLB_MODE_LVDS;
5366 else
5367 dpll |= DPLLB_MODE_DAC_SERIAL;
5368 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005369 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005370 if (pixel_multiplier > 1) {
5371 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 }
Eric Anholta07d6782011-03-30 13:01:08 -07005373 dpll |= DPLL_DVO_HIGH_SPEED;
5374 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005375 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005376 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005377
Eric Anholta07d6782011-03-30 13:01:08 -07005378 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005379 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005380 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005381 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005382
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005383 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005384 case 5:
5385 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5386 break;
5387 case 7:
5388 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5389 break;
5390 case 10:
5391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5392 break;
5393 case 14:
5394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5395 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005396 }
5397
5398 if (is_sdvo && is_tv)
5399 dpll |= PLL_REF_INPUT_TVCLKINBC;
5400 else if (is_tv)
5401 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005402 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005403 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005404 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005406 else
5407 dpll |= PLL_REF_INPUT_DREFCLK;
5408
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005409 return dpll;
5410}
5411
Jesse Barnes79e53942008-11-07 14:24:08 -08005412static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5413 struct drm_display_mode *mode,
5414 struct drm_display_mode *adjusted_mode,
5415 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005416 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005417{
5418 struct drm_device *dev = crtc->dev;
5419 struct drm_i915_private *dev_priv = dev->dev_private;
5420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5421 int pipe = intel_crtc->pipe;
5422 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005423 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005425 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005426 bool ok, has_reduced_clock = false;
5427 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005428 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005429 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005430 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005431 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005432
5433 for_each_encoder_on_crtc(dev, crtc, encoder) {
5434 switch (encoder->type) {
5435 case INTEL_OUTPUT_LVDS:
5436 is_lvds = true;
5437 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005438 case INTEL_OUTPUT_DISPLAYPORT:
5439 is_dp = true;
5440 break;
5441 case INTEL_OUTPUT_EDP:
5442 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005443 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005444 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445 break;
5446 }
5447
5448 num_connectors++;
5449 }
5450
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005451 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5452 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5453
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005454 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5455 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005456 if (!ok) {
5457 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5458 return -EINVAL;
5459 }
5460
5461 /* Ensure that the cursor is valid for the new mode before changing... */
5462 intel_crtc_update_cursor(crtc, true);
5463
Jesse Barnes79e53942008-11-07 14:24:08 -08005464 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005465 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5466 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005467 if (is_lvds && dev_priv->lvds_dither)
5468 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005469
Jesse Barnes79e53942008-11-07 14:24:08 -08005470 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5471 if (has_reduced_clock)
5472 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5473 reduced_clock.m2;
5474
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005475 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005476
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005477 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005478 drm_mode_debug_printmodeline(mode);
5479
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005480 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5481 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005482 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005483
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005484 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5485 if (pll == NULL) {
5486 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5487 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005488 return -EINVAL;
5489 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005490 } else
5491 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005492
5493 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5494 * This is an exception to the general rule that mode_set doesn't turn
5495 * things on.
5496 */
5497 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005498 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005499 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005500 if (HAS_PCH_CPT(dev)) {
5501 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005502 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005503 } else {
5504 if (pipe == 1)
5505 temp |= LVDS_PIPEB_SELECT;
5506 else
5507 temp &= ~LVDS_PIPEB_SELECT;
5508 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005509
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005510 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005511 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 /* Set the B0-B3 data pairs corresponding to whether we're going to
5513 * set the DPLLs for dual-channel mode or not.
5514 */
5515 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005516 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005517 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005518 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005519
5520 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5521 * appropriately here, but we need to look more thoroughly into how
5522 * panels behave in the two modes.
5523 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005524 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005525 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005526 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005527 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005528 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005529 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005530 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005531
Jesse Barnese3aef172012-04-10 11:58:03 -07005532 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005533 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005534 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005535 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005536 I915_WRITE(TRANSDATA_M1(pipe), 0);
5537 I915_WRITE(TRANSDATA_N1(pipe), 0);
5538 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5539 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005540 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005541
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005542 if (intel_crtc->pch_pll) {
5543 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005544
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005545 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005546 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005547 udelay(150);
5548
Eric Anholt8febb292011-03-30 13:01:07 -07005549 /* The pixel multiplier can only be updated once the
5550 * DPLL is enabled and the clocks are stable.
5551 *
5552 * So write it again.
5553 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005554 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005555 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005556
Chris Wilson5eddb702010-09-11 13:48:45 +01005557 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005558 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005559 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005560 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005561 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005562 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005563 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005564 }
5565 }
5566
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005567 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005568
Daniel Vetter01a415f2012-10-27 15:58:40 +02005569 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5570 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005571 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005572
Daniel Vetter01a415f2012-10-27 15:58:40 +02005573 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005574
Jesse Barnese3aef172012-04-10 11:58:03 -07005575 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005576 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005577
Paulo Zanonic8203562012-09-12 10:06:29 -03005578 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005579
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005580 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005582 /* Set up the display plane register */
5583 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005584 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Daniel Vetter94352cf2012-07-05 22:51:56 +02005586 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005587
5588 intel_update_watermarks(dev);
5589
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005590 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5591
Daniel Vetter01a415f2012-10-27 15:58:40 +02005592 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005593}
5594
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005595static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5596 struct drm_display_mode *mode,
5597 struct drm_display_mode *adjusted_mode,
5598 int x, int y,
5599 struct drm_framebuffer *fb)
5600{
5601 struct drm_device *dev = crtc->dev;
5602 struct drm_i915_private *dev_priv = dev->dev_private;
5603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5604 int pipe = intel_crtc->pipe;
5605 int plane = intel_crtc->plane;
5606 int num_connectors = 0;
5607 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005608 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005609 bool ok, has_reduced_clock = false;
5610 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5611 struct intel_encoder *encoder;
5612 u32 temp;
5613 int ret;
5614 bool dither;
5615
5616 for_each_encoder_on_crtc(dev, crtc, encoder) {
5617 switch (encoder->type) {
5618 case INTEL_OUTPUT_LVDS:
5619 is_lvds = true;
5620 break;
5621 case INTEL_OUTPUT_DISPLAYPORT:
5622 is_dp = true;
5623 break;
5624 case INTEL_OUTPUT_EDP:
5625 is_dp = true;
5626 if (!intel_encoder_is_pch_edp(&encoder->base))
5627 is_cpu_edp = true;
5628 break;
5629 }
5630
5631 num_connectors++;
5632 }
5633
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005634 if (is_cpu_edp)
5635 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5636 else
5637 intel_crtc->cpu_transcoder = pipe;
5638
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005639 /* We are not sure yet this won't happen. */
5640 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5641 INTEL_PCH_TYPE(dev));
5642
5643 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5644 num_connectors, pipe_name(pipe));
5645
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005646 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005647 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5648
5649 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5650
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005651 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5652 return -EINVAL;
5653
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005654 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5655 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5656 &has_reduced_clock,
5657 &reduced_clock);
5658 if (!ok) {
5659 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5660 return -EINVAL;
5661 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005662 }
5663
5664 /* Ensure that the cursor is valid for the new mode before changing... */
5665 intel_crtc_update_cursor(crtc, true);
5666
5667 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005668 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5669 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005670 if (is_lvds && dev_priv->lvds_dither)
5671 dither = true;
5672
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005673 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5674 drm_mode_debug_printmodeline(mode);
5675
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005676 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5677 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5678 if (has_reduced_clock)
5679 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5680 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005681
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005682 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5683 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005684
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005685 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5686 * own on pre-Haswell/LPT generation */
5687 if (!is_cpu_edp) {
5688 struct intel_pch_pll *pll;
5689
5690 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5691 if (pll == NULL) {
5692 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5693 pipe);
5694 return -EINVAL;
5695 }
5696 } else
5697 intel_put_pch_pll(intel_crtc);
5698
5699 /* The LVDS pin pair needs to be on before the DPLLs are
5700 * enabled. This is an exception to the general rule that
5701 * mode_set doesn't turn things on.
5702 */
5703 if (is_lvds) {
5704 temp = I915_READ(PCH_LVDS);
5705 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5706 if (HAS_PCH_CPT(dev)) {
5707 temp &= ~PORT_TRANS_SEL_MASK;
5708 temp |= PORT_TRANS_SEL_CPT(pipe);
5709 } else {
5710 if (pipe == 1)
5711 temp |= LVDS_PIPEB_SELECT;
5712 else
5713 temp &= ~LVDS_PIPEB_SELECT;
5714 }
5715
5716 /* set the corresponsding LVDS_BORDER bit */
5717 temp |= dev_priv->lvds_border_bits;
5718 /* Set the B0-B3 data pairs corresponding to whether
5719 * we're going to set the DPLLs for dual-channel mode or
5720 * not.
5721 */
5722 if (clock.p2 == 7)
5723 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005724 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005725 temp &= ~(LVDS_B0B3_POWER_UP |
5726 LVDS_CLKB_POWER_UP);
5727
5728 /* It would be nice to set 24 vs 18-bit mode
5729 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5730 * look more thoroughly into how panels behave in the
5731 * two modes.
5732 */
5733 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5734 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5735 temp |= LVDS_HSYNC_POLARITY;
5736 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5737 temp |= LVDS_VSYNC_POLARITY;
5738 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005739 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005740 }
5741
5742 if (is_dp && !is_cpu_edp) {
5743 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5744 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005745 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5746 /* For non-DP output, clear any trans DP clock recovery
5747 * setting.*/
5748 I915_WRITE(TRANSDATA_M1(pipe), 0);
5749 I915_WRITE(TRANSDATA_N1(pipe), 0);
5750 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5751 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5752 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005753 }
5754
5755 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005756 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5757 if (intel_crtc->pch_pll) {
5758 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5759
5760 /* Wait for the clocks to stabilize. */
5761 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5762 udelay(150);
5763
5764 /* The pixel multiplier can only be updated once the
5765 * DPLL is enabled and the clocks are stable.
5766 *
5767 * So write it again.
5768 */
5769 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5770 }
5771
5772 if (intel_crtc->pch_pll) {
5773 if (is_lvds && has_reduced_clock && i915_powersave) {
5774 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5775 intel_crtc->lowfreq_avail = true;
5776 } else {
5777 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5778 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005779 }
5780 }
5781
5782 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5783
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005784 if (!is_dp || is_cpu_edp)
5785 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005786
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005787 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5788 if (is_cpu_edp)
5789 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005790
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005791 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005792
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005793 /* Set up the display plane register */
5794 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5795 POSTING_READ(DSPCNTR(plane));
5796
5797 ret = intel_pipe_set_base(crtc, x, y, fb);
5798
5799 intel_update_watermarks(dev);
5800
5801 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5802
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 return ret;
5804}
5805
Eric Anholtf564048e2011-03-30 13:01:02 -07005806static int intel_crtc_mode_set(struct drm_crtc *crtc,
5807 struct drm_display_mode *mode,
5808 struct drm_display_mode *adjusted_mode,
5809 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005810 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005811{
5812 struct drm_device *dev = crtc->dev;
5813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005814 struct drm_encoder_helper_funcs *encoder_funcs;
5815 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5817 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005818 int ret;
5819
Eric Anholt0b701d22011-03-30 13:01:03 -07005820 drm_vblank_pre_modeset(dev, pipe);
5821
Eric Anholtf564048e2011-03-30 13:01:02 -07005822 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005823 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005824 drm_vblank_post_modeset(dev, pipe);
5825
Daniel Vetter9256aa12012-10-31 19:26:13 +01005826 if (ret != 0)
5827 return ret;
5828
5829 for_each_encoder_on_crtc(dev, crtc, encoder) {
5830 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5831 encoder->base.base.id,
5832 drm_get_encoder_name(&encoder->base),
5833 mode->base.id, mode->name);
5834 encoder_funcs = encoder->base.helper_private;
5835 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5836 }
5837
5838 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005839}
5840
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005841static bool intel_eld_uptodate(struct drm_connector *connector,
5842 int reg_eldv, uint32_t bits_eldv,
5843 int reg_elda, uint32_t bits_elda,
5844 int reg_edid)
5845{
5846 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5847 uint8_t *eld = connector->eld;
5848 uint32_t i;
5849
5850 i = I915_READ(reg_eldv);
5851 i &= bits_eldv;
5852
5853 if (!eld[0])
5854 return !i;
5855
5856 if (!i)
5857 return false;
5858
5859 i = I915_READ(reg_elda);
5860 i &= ~bits_elda;
5861 I915_WRITE(reg_elda, i);
5862
5863 for (i = 0; i < eld[2]; i++)
5864 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5865 return false;
5866
5867 return true;
5868}
5869
Wu Fengguange0dac652011-09-05 14:25:34 +08005870static void g4x_write_eld(struct drm_connector *connector,
5871 struct drm_crtc *crtc)
5872{
5873 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5874 uint8_t *eld = connector->eld;
5875 uint32_t eldv;
5876 uint32_t len;
5877 uint32_t i;
5878
5879 i = I915_READ(G4X_AUD_VID_DID);
5880
5881 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5882 eldv = G4X_ELDV_DEVCL_DEVBLC;
5883 else
5884 eldv = G4X_ELDV_DEVCTG;
5885
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005886 if (intel_eld_uptodate(connector,
5887 G4X_AUD_CNTL_ST, eldv,
5888 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5889 G4X_HDMIW_HDMIEDID))
5890 return;
5891
Wu Fengguange0dac652011-09-05 14:25:34 +08005892 i = I915_READ(G4X_AUD_CNTL_ST);
5893 i &= ~(eldv | G4X_ELD_ADDR);
5894 len = (i >> 9) & 0x1f; /* ELD buffer size */
5895 I915_WRITE(G4X_AUD_CNTL_ST, i);
5896
5897 if (!eld[0])
5898 return;
5899
5900 len = min_t(uint8_t, eld[2], len);
5901 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5902 for (i = 0; i < len; i++)
5903 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5904
5905 i = I915_READ(G4X_AUD_CNTL_ST);
5906 i |= eldv;
5907 I915_WRITE(G4X_AUD_CNTL_ST, i);
5908}
5909
Wang Xingchao83358c852012-08-16 22:43:37 +08005910static void haswell_write_eld(struct drm_connector *connector,
5911 struct drm_crtc *crtc)
5912{
5913 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5914 uint8_t *eld = connector->eld;
5915 struct drm_device *dev = crtc->dev;
5916 uint32_t eldv;
5917 uint32_t i;
5918 int len;
5919 int pipe = to_intel_crtc(crtc)->pipe;
5920 int tmp;
5921
5922 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5923 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5924 int aud_config = HSW_AUD_CFG(pipe);
5925 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5926
5927
5928 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5929
5930 /* Audio output enable */
5931 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5932 tmp = I915_READ(aud_cntrl_st2);
5933 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5934 I915_WRITE(aud_cntrl_st2, tmp);
5935
5936 /* Wait for 1 vertical blank */
5937 intel_wait_for_vblank(dev, pipe);
5938
5939 /* Set ELD valid state */
5940 tmp = I915_READ(aud_cntrl_st2);
5941 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5942 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5943 I915_WRITE(aud_cntrl_st2, tmp);
5944 tmp = I915_READ(aud_cntrl_st2);
5945 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5946
5947 /* Enable HDMI mode */
5948 tmp = I915_READ(aud_config);
5949 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5950 /* clear N_programing_enable and N_value_index */
5951 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5952 I915_WRITE(aud_config, tmp);
5953
5954 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5955
5956 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5957
5958 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5959 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5960 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5961 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5962 } else
5963 I915_WRITE(aud_config, 0);
5964
5965 if (intel_eld_uptodate(connector,
5966 aud_cntrl_st2, eldv,
5967 aud_cntl_st, IBX_ELD_ADDRESS,
5968 hdmiw_hdmiedid))
5969 return;
5970
5971 i = I915_READ(aud_cntrl_st2);
5972 i &= ~eldv;
5973 I915_WRITE(aud_cntrl_st2, i);
5974
5975 if (!eld[0])
5976 return;
5977
5978 i = I915_READ(aud_cntl_st);
5979 i &= ~IBX_ELD_ADDRESS;
5980 I915_WRITE(aud_cntl_st, i);
5981 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5982 DRM_DEBUG_DRIVER("port num:%d\n", i);
5983
5984 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5985 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5986 for (i = 0; i < len; i++)
5987 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5988
5989 i = I915_READ(aud_cntrl_st2);
5990 i |= eldv;
5991 I915_WRITE(aud_cntrl_st2, i);
5992
5993}
5994
Wu Fengguange0dac652011-09-05 14:25:34 +08005995static void ironlake_write_eld(struct drm_connector *connector,
5996 struct drm_crtc *crtc)
5997{
5998 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5999 uint8_t *eld = connector->eld;
6000 uint32_t eldv;
6001 uint32_t i;
6002 int len;
6003 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006004 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006005 int aud_cntl_st;
6006 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006007 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006008
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006009 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006010 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6011 aud_config = IBX_AUD_CFG(pipe);
6012 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006013 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006014 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006015 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6016 aud_config = CPT_AUD_CFG(pipe);
6017 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006018 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006019 }
6020
Wang Xingchao9b138a82012-08-09 16:52:18 +08006021 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006022
6023 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006024 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006025 if (!i) {
6026 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6027 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006028 eldv = IBX_ELD_VALIDB;
6029 eldv |= IBX_ELD_VALIDB << 4;
6030 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006031 } else {
6032 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006033 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006034 }
6035
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006036 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6037 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6038 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006039 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6040 } else
6041 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006042
6043 if (intel_eld_uptodate(connector,
6044 aud_cntrl_st2, eldv,
6045 aud_cntl_st, IBX_ELD_ADDRESS,
6046 hdmiw_hdmiedid))
6047 return;
6048
Wu Fengguange0dac652011-09-05 14:25:34 +08006049 i = I915_READ(aud_cntrl_st2);
6050 i &= ~eldv;
6051 I915_WRITE(aud_cntrl_st2, i);
6052
6053 if (!eld[0])
6054 return;
6055
Wu Fengguange0dac652011-09-05 14:25:34 +08006056 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006057 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006058 I915_WRITE(aud_cntl_st, i);
6059
6060 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6061 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6062 for (i = 0; i < len; i++)
6063 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6064
6065 i = I915_READ(aud_cntrl_st2);
6066 i |= eldv;
6067 I915_WRITE(aud_cntrl_st2, i);
6068}
6069
6070void intel_write_eld(struct drm_encoder *encoder,
6071 struct drm_display_mode *mode)
6072{
6073 struct drm_crtc *crtc = encoder->crtc;
6074 struct drm_connector *connector;
6075 struct drm_device *dev = encoder->dev;
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077
6078 connector = drm_select_eld(encoder, mode);
6079 if (!connector)
6080 return;
6081
6082 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6083 connector->base.id,
6084 drm_get_connector_name(connector),
6085 connector->encoder->base.id,
6086 drm_get_encoder_name(connector->encoder));
6087
6088 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6089
6090 if (dev_priv->display.write_eld)
6091 dev_priv->display.write_eld(connector, crtc);
6092}
6093
Jesse Barnes79e53942008-11-07 14:24:08 -08006094/** Loads the palette/gamma unit for the CRTC with the prepared values */
6095void intel_crtc_load_lut(struct drm_crtc *crtc)
6096{
6097 struct drm_device *dev = crtc->dev;
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006100 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006101 int i;
6102
6103 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006104 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006105 return;
6106
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006107 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006108 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006109 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006110
Jesse Barnes79e53942008-11-07 14:24:08 -08006111 for (i = 0; i < 256; i++) {
6112 I915_WRITE(palreg + 4 * i,
6113 (intel_crtc->lut_r[i] << 16) |
6114 (intel_crtc->lut_g[i] << 8) |
6115 intel_crtc->lut_b[i]);
6116 }
6117}
6118
Chris Wilson560b85b2010-08-07 11:01:38 +01006119static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6120{
6121 struct drm_device *dev = crtc->dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6124 bool visible = base != 0;
6125 u32 cntl;
6126
6127 if (intel_crtc->cursor_visible == visible)
6128 return;
6129
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006130 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006131 if (visible) {
6132 /* On these chipsets we can only modify the base whilst
6133 * the cursor is disabled.
6134 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006135 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006136
6137 cntl &= ~(CURSOR_FORMAT_MASK);
6138 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6139 cntl |= CURSOR_ENABLE |
6140 CURSOR_GAMMA_ENABLE |
6141 CURSOR_FORMAT_ARGB;
6142 } else
6143 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006144 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006145
6146 intel_crtc->cursor_visible = visible;
6147}
6148
6149static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6150{
6151 struct drm_device *dev = crtc->dev;
6152 struct drm_i915_private *dev_priv = dev->dev_private;
6153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6154 int pipe = intel_crtc->pipe;
6155 bool visible = base != 0;
6156
6157 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006158 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006159 if (base) {
6160 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6161 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6162 cntl |= pipe << 28; /* Connect to correct pipe */
6163 } else {
6164 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6165 cntl |= CURSOR_MODE_DISABLE;
6166 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006167 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006168
6169 intel_crtc->cursor_visible = visible;
6170 }
6171 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006172 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006173}
6174
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006175static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6176{
6177 struct drm_device *dev = crtc->dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6180 int pipe = intel_crtc->pipe;
6181 bool visible = base != 0;
6182
6183 if (intel_crtc->cursor_visible != visible) {
6184 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6185 if (base) {
6186 cntl &= ~CURSOR_MODE;
6187 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6188 } else {
6189 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6190 cntl |= CURSOR_MODE_DISABLE;
6191 }
6192 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6193
6194 intel_crtc->cursor_visible = visible;
6195 }
6196 /* and commit changes on next vblank */
6197 I915_WRITE(CURBASE_IVB(pipe), base);
6198}
6199
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006200/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006201static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6202 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6207 int pipe = intel_crtc->pipe;
6208 int x = intel_crtc->cursor_x;
6209 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006210 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006211 bool visible;
6212
6213 pos = 0;
6214
Chris Wilson6b383a72010-09-13 13:54:26 +01006215 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006216 base = intel_crtc->cursor_addr;
6217 if (x > (int) crtc->fb->width)
6218 base = 0;
6219
6220 if (y > (int) crtc->fb->height)
6221 base = 0;
6222 } else
6223 base = 0;
6224
6225 if (x < 0) {
6226 if (x + intel_crtc->cursor_width < 0)
6227 base = 0;
6228
6229 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6230 x = -x;
6231 }
6232 pos |= x << CURSOR_X_SHIFT;
6233
6234 if (y < 0) {
6235 if (y + intel_crtc->cursor_height < 0)
6236 base = 0;
6237
6238 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6239 y = -y;
6240 }
6241 pos |= y << CURSOR_Y_SHIFT;
6242
6243 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006244 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006245 return;
6246
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006247 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006248 I915_WRITE(CURPOS_IVB(pipe), pos);
6249 ivb_update_cursor(crtc, base);
6250 } else {
6251 I915_WRITE(CURPOS(pipe), pos);
6252 if (IS_845G(dev) || IS_I865G(dev))
6253 i845_update_cursor(crtc, base);
6254 else
6255 i9xx_update_cursor(crtc, base);
6256 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006257}
6258
Jesse Barnes79e53942008-11-07 14:24:08 -08006259static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006260 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006261 uint32_t handle,
6262 uint32_t width, uint32_t height)
6263{
6264 struct drm_device *dev = crtc->dev;
6265 struct drm_i915_private *dev_priv = dev->dev_private;
6266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006267 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006268 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006269 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 /* if we want to turn off the cursor ignore width and height */
6272 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006273 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006274 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006275 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006276 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006277 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 }
6279
6280 /* Currently we only support 64x64 cursors */
6281 if (width != 64 || height != 64) {
6282 DRM_ERROR("we currently only support 64x64 cursors\n");
6283 return -EINVAL;
6284 }
6285
Chris Wilson05394f32010-11-08 19:18:58 +00006286 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006287 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 return -ENOENT;
6289
Chris Wilson05394f32010-11-08 19:18:58 +00006290 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006292 ret = -ENOMEM;
6293 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 }
6295
Dave Airlie71acb5e2008-12-30 20:31:46 +10006296 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006297 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006298 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006299 if (obj->tiling_mode) {
6300 DRM_ERROR("cursor cannot be tiled\n");
6301 ret = -EINVAL;
6302 goto fail_locked;
6303 }
6304
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006305 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006306 if (ret) {
6307 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006308 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006309 }
6310
Chris Wilsond9e86c02010-11-10 16:40:20 +00006311 ret = i915_gem_object_put_fence(obj);
6312 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006313 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006314 goto fail_unpin;
6315 }
6316
Chris Wilson05394f32010-11-08 19:18:58 +00006317 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006318 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006319 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006320 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006321 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6322 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006323 if (ret) {
6324 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006325 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006326 }
Chris Wilson05394f32010-11-08 19:18:58 +00006327 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006328 }
6329
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006330 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006331 I915_WRITE(CURSIZE, (height << 12) | width);
6332
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006333 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006334 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006335 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006336 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006337 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6338 } else
6339 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006340 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006341 }
Jesse Barnes80824002009-09-10 15:28:06 -07006342
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006343 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006344
6345 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006346 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006347 intel_crtc->cursor_width = width;
6348 intel_crtc->cursor_height = height;
6349
Chris Wilson6b383a72010-09-13 13:54:26 +01006350 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006351
Jesse Barnes79e53942008-11-07 14:24:08 -08006352 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006353fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006354 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006355fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006356 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006357fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006358 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006359 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006360}
6361
6362static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6363{
Jesse Barnes79e53942008-11-07 14:24:08 -08006364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006365
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006366 intel_crtc->cursor_x = x;
6367 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006368
Chris Wilson6b383a72010-09-13 13:54:26 +01006369 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006370
6371 return 0;
6372}
6373
6374/** Sets the color ramps on behalf of RandR */
6375void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6376 u16 blue, int regno)
6377{
6378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6379
6380 intel_crtc->lut_r[regno] = red >> 8;
6381 intel_crtc->lut_g[regno] = green >> 8;
6382 intel_crtc->lut_b[regno] = blue >> 8;
6383}
6384
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006385void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6386 u16 *blue, int regno)
6387{
6388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6389
6390 *red = intel_crtc->lut_r[regno] << 8;
6391 *green = intel_crtc->lut_g[regno] << 8;
6392 *blue = intel_crtc->lut_b[regno] << 8;
6393}
6394
Jesse Barnes79e53942008-11-07 14:24:08 -08006395static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006396 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006397{
James Simmons72034252010-08-03 01:33:19 +01006398 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006400
James Simmons72034252010-08-03 01:33:19 +01006401 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 intel_crtc->lut_r[i] = red[i] >> 8;
6403 intel_crtc->lut_g[i] = green[i] >> 8;
6404 intel_crtc->lut_b[i] = blue[i] >> 8;
6405 }
6406
6407 intel_crtc_load_lut(crtc);
6408}
6409
6410/**
6411 * Get a pipe with a simple mode set on it for doing load-based monitor
6412 * detection.
6413 *
6414 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006415 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006417 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006418 * configured for it. In the future, it could choose to temporarily disable
6419 * some outputs to free up a pipe for its use.
6420 *
6421 * \return crtc, or NULL if no pipes are available.
6422 */
6423
6424/* VESA 640x480x72Hz mode to set on the pipe */
6425static struct drm_display_mode load_detect_mode = {
6426 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6427 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6428};
6429
Chris Wilsond2dff872011-04-19 08:36:26 +01006430static struct drm_framebuffer *
6431intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006432 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006433 struct drm_i915_gem_object *obj)
6434{
6435 struct intel_framebuffer *intel_fb;
6436 int ret;
6437
6438 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6439 if (!intel_fb) {
6440 drm_gem_object_unreference_unlocked(&obj->base);
6441 return ERR_PTR(-ENOMEM);
6442 }
6443
6444 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6445 if (ret) {
6446 drm_gem_object_unreference_unlocked(&obj->base);
6447 kfree(intel_fb);
6448 return ERR_PTR(ret);
6449 }
6450
6451 return &intel_fb->base;
6452}
6453
6454static u32
6455intel_framebuffer_pitch_for_width(int width, int bpp)
6456{
6457 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6458 return ALIGN(pitch, 64);
6459}
6460
6461static u32
6462intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6463{
6464 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6465 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6466}
6467
6468static struct drm_framebuffer *
6469intel_framebuffer_create_for_mode(struct drm_device *dev,
6470 struct drm_display_mode *mode,
6471 int depth, int bpp)
6472{
6473 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006474 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006475
6476 obj = i915_gem_alloc_object(dev,
6477 intel_framebuffer_size_for_mode(mode, bpp));
6478 if (obj == NULL)
6479 return ERR_PTR(-ENOMEM);
6480
6481 mode_cmd.width = mode->hdisplay;
6482 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006483 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6484 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006485 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006486
6487 return intel_framebuffer_create(dev, &mode_cmd, obj);
6488}
6489
6490static struct drm_framebuffer *
6491mode_fits_in_fbdev(struct drm_device *dev,
6492 struct drm_display_mode *mode)
6493{
6494 struct drm_i915_private *dev_priv = dev->dev_private;
6495 struct drm_i915_gem_object *obj;
6496 struct drm_framebuffer *fb;
6497
6498 if (dev_priv->fbdev == NULL)
6499 return NULL;
6500
6501 obj = dev_priv->fbdev->ifb.obj;
6502 if (obj == NULL)
6503 return NULL;
6504
6505 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006506 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6507 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006508 return NULL;
6509
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006510 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006511 return NULL;
6512
6513 return fb;
6514}
6515
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006516bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006517 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006518 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006519{
6520 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006521 struct intel_encoder *intel_encoder =
6522 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006523 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006524 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 struct drm_crtc *crtc = NULL;
6526 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006527 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006528 int i = -1;
6529
Chris Wilsond2dff872011-04-19 08:36:26 +01006530 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6531 connector->base.id, drm_get_connector_name(connector),
6532 encoder->base.id, drm_get_encoder_name(encoder));
6533
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 /*
6535 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006536 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006537 * - if the connector already has an assigned crtc, use it (but make
6538 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006539 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 * - try to find the first unused crtc that can drive this connector,
6541 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006542 */
6543
6544 /* See if we already have a CRTC for this connector */
6545 if (encoder->crtc) {
6546 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006547
Daniel Vetter24218aa2012-08-12 19:27:11 +02006548 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006549 old->load_detect_temp = false;
6550
6551 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006552 if (connector->dpms != DRM_MODE_DPMS_ON)
6553 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006554
Chris Wilson71731882011-04-19 23:10:58 +01006555 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 }
6557
6558 /* Find an unused one (if possible) */
6559 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6560 i++;
6561 if (!(encoder->possible_crtcs & (1 << i)))
6562 continue;
6563 if (!possible_crtc->enabled) {
6564 crtc = possible_crtc;
6565 break;
6566 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006567 }
6568
6569 /*
6570 * If we didn't find an unused CRTC, don't use any.
6571 */
6572 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006573 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6574 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 }
6576
Daniel Vetterfc303102012-07-09 10:40:58 +02006577 intel_encoder->new_crtc = to_intel_crtc(crtc);
6578 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006579
6580 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006581 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006582 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006583 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006584
Chris Wilson64927112011-04-20 07:25:26 +01006585 if (!mode)
6586 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006587
Chris Wilsond2dff872011-04-19 08:36:26 +01006588 /* We need a framebuffer large enough to accommodate all accesses
6589 * that the plane may generate whilst we perform load detection.
6590 * We can not rely on the fbcon either being present (we get called
6591 * during its initialisation to detect all boot displays, or it may
6592 * not even exist) or that it is large enough to satisfy the
6593 * requested mode.
6594 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006595 fb = mode_fits_in_fbdev(dev, mode);
6596 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006597 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006598 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6599 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006600 } else
6601 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006602 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006603 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006604 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006606
Daniel Vetter94352cf2012-07-05 22:51:56 +02006607 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006608 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006609 if (old->release_fb)
6610 old->release_fb->funcs->destroy(old->release_fb);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006611 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 }
Chris Wilson71731882011-04-19 23:10:58 +01006613
Jesse Barnes79e53942008-11-07 14:24:08 -08006614 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006615 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006616 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006617}
6618
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006619void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006620 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006621{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006622 struct intel_encoder *intel_encoder =
6623 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006624 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006625
Chris Wilsond2dff872011-04-19 08:36:26 +01006626 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6627 connector->base.id, drm_get_connector_name(connector),
6628 encoder->base.id, drm_get_encoder_name(encoder));
6629
Chris Wilson8261b192011-04-19 23:18:09 +01006630 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006631 struct drm_crtc *crtc = encoder->crtc;
6632
6633 to_intel_connector(connector)->new_encoder = NULL;
6634 intel_encoder->new_crtc = NULL;
6635 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006636
6637 if (old->release_fb)
6638 old->release_fb->funcs->destroy(old->release_fb);
6639
Chris Wilson0622a532011-04-21 09:32:11 +01006640 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006641 }
6642
Eric Anholtc751ce42010-03-25 11:48:48 -07006643 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006644 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6645 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006646}
6647
6648/* Returns the clock of the currently programmed mode of the given pipe. */
6649static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6650{
6651 struct drm_i915_private *dev_priv = dev->dev_private;
6652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6653 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006654 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006655 u32 fp;
6656 intel_clock_t clock;
6657
6658 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006659 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006660 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006661 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006662
6663 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006664 if (IS_PINEVIEW(dev)) {
6665 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6666 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006667 } else {
6668 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6669 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6670 }
6671
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006672 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006673 if (IS_PINEVIEW(dev))
6674 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6675 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006676 else
6677 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 DPLL_FPA01_P1_POST_DIV_SHIFT);
6679
6680 switch (dpll & DPLL_MODE_MASK) {
6681 case DPLLB_MODE_DAC_SERIAL:
6682 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6683 5 : 10;
6684 break;
6685 case DPLLB_MODE_LVDS:
6686 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6687 7 : 14;
6688 break;
6689 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006690 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006691 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6692 return 0;
6693 }
6694
6695 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006696 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006697 } else {
6698 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6699
6700 if (is_lvds) {
6701 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6702 DPLL_FPA01_P1_POST_DIV_SHIFT);
6703 clock.p2 = 14;
6704
6705 if ((dpll & PLL_REF_INPUT_MASK) ==
6706 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6707 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006708 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 } else
Shaohua Li21778322009-02-23 15:19:16 +08006710 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006711 } else {
6712 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6713 clock.p1 = 2;
6714 else {
6715 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6716 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6717 }
6718 if (dpll & PLL_P2_DIVIDE_BY_4)
6719 clock.p2 = 4;
6720 else
6721 clock.p2 = 2;
6722
Shaohua Li21778322009-02-23 15:19:16 +08006723 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 }
6725 }
6726
6727 /* XXX: It would be nice to validate the clocks, but we can't reuse
6728 * i830PllIsValid() because it relies on the xf86_config connector
6729 * configuration being accurate, which it isn't necessarily.
6730 */
6731
6732 return clock.dot;
6733}
6734
6735/** Returns the currently programmed mode of the given pipe. */
6736struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6737 struct drm_crtc *crtc)
6738{
Jesse Barnes548f2452011-02-17 10:40:53 -08006739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006741 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006743 int htot = I915_READ(HTOTAL(cpu_transcoder));
6744 int hsync = I915_READ(HSYNC(cpu_transcoder));
6745 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6746 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
6748 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6749 if (!mode)
6750 return NULL;
6751
6752 mode->clock = intel_crtc_clock_get(dev, crtc);
6753 mode->hdisplay = (htot & 0xffff) + 1;
6754 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6755 mode->hsync_start = (hsync & 0xffff) + 1;
6756 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6757 mode->vdisplay = (vtot & 0xffff) + 1;
6758 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6759 mode->vsync_start = (vsync & 0xffff) + 1;
6760 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6761
6762 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006763
6764 return mode;
6765}
6766
Daniel Vetter3dec0092010-08-20 21:40:52 +02006767static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006768{
6769 struct drm_device *dev = crtc->dev;
6770 drm_i915_private_t *dev_priv = dev->dev_private;
6771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6772 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006773 int dpll_reg = DPLL(pipe);
6774 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006775
Eric Anholtbad720f2009-10-22 16:11:14 -07006776 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006777 return;
6778
6779 if (!dev_priv->lvds_downclock_avail)
6780 return;
6781
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006782 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006783 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006784 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006785
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006786 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006787
6788 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6789 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006790 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006791
Jesse Barnes652c3932009-08-17 13:31:43 -07006792 dpll = I915_READ(dpll_reg);
6793 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006794 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006795 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006796}
6797
6798static void intel_decrease_pllclock(struct drm_crtc *crtc)
6799{
6800 struct drm_device *dev = crtc->dev;
6801 drm_i915_private_t *dev_priv = dev->dev_private;
6802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006803
Eric Anholtbad720f2009-10-22 16:11:14 -07006804 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006805 return;
6806
6807 if (!dev_priv->lvds_downclock_avail)
6808 return;
6809
6810 /*
6811 * Since this is called by a timer, we should never get here in
6812 * the manual case.
6813 */
6814 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006815 int pipe = intel_crtc->pipe;
6816 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006817 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006818
Zhao Yakui44d98a62009-10-09 11:39:40 +08006819 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006820
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006821 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006822
Chris Wilson074b5e12012-05-02 12:07:06 +01006823 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006824 dpll |= DISPLAY_RATE_SELECT_FPA1;
6825 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006826 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006827 dpll = I915_READ(dpll_reg);
6828 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006829 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006830 }
6831
6832}
6833
Chris Wilsonf047e392012-07-21 12:31:41 +01006834void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006835{
Chris Wilsonf047e392012-07-21 12:31:41 +01006836 i915_update_gfx_val(dev->dev_private);
6837}
6838
6839void intel_mark_idle(struct drm_device *dev)
6840{
Chris Wilsonf047e392012-07-21 12:31:41 +01006841}
6842
6843void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6844{
6845 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006846 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006847
6848 if (!i915_powersave)
6849 return;
6850
Jesse Barnes652c3932009-08-17 13:31:43 -07006851 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006852 if (!crtc->fb)
6853 continue;
6854
Chris Wilsonf047e392012-07-21 12:31:41 +01006855 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6856 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006857 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006858}
6859
Chris Wilsonf047e392012-07-21 12:31:41 +01006860void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006861{
Chris Wilsonf047e392012-07-21 12:31:41 +01006862 struct drm_device *dev = obj->base.dev;
6863 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006864
Chris Wilsonf047e392012-07-21 12:31:41 +01006865 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006866 return;
6867
Jesse Barnes652c3932009-08-17 13:31:43 -07006868 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6869 if (!crtc->fb)
6870 continue;
6871
Chris Wilsonf047e392012-07-21 12:31:41 +01006872 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6873 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006874 }
6875}
6876
Jesse Barnes79e53942008-11-07 14:24:08 -08006877static void intel_crtc_destroy(struct drm_crtc *crtc)
6878{
6879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006880 struct drm_device *dev = crtc->dev;
6881 struct intel_unpin_work *work;
6882 unsigned long flags;
6883
6884 spin_lock_irqsave(&dev->event_lock, flags);
6885 work = intel_crtc->unpin_work;
6886 intel_crtc->unpin_work = NULL;
6887 spin_unlock_irqrestore(&dev->event_lock, flags);
6888
6889 if (work) {
6890 cancel_work_sync(&work->work);
6891 kfree(work);
6892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006893
6894 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006895
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 kfree(intel_crtc);
6897}
6898
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006899static void intel_unpin_work_fn(struct work_struct *__work)
6900{
6901 struct intel_unpin_work *work =
6902 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006903 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006904
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006905 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006906 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006907 drm_gem_object_unreference(&work->pending_flip_obj->base);
6908 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006909
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006910 intel_update_fbc(dev);
6911 mutex_unlock(&dev->struct_mutex);
6912
6913 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6914 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6915
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006916 kfree(work);
6917}
6918
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006919static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006920 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006921{
6922 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6924 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006925 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006926 unsigned long flags;
6927
6928 /* Ignore early vblank irqs */
6929 if (intel_crtc == NULL)
6930 return;
6931
6932 spin_lock_irqsave(&dev->event_lock, flags);
6933 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006934
6935 /* Ensure we don't miss a work->pending update ... */
6936 smp_rmb();
6937
6938 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006939 spin_unlock_irqrestore(&dev->event_lock, flags);
6940 return;
6941 }
6942
Chris Wilsone7d841c2012-12-03 11:36:30 +00006943 /* and that the unpin work is consistent wrt ->pending. */
6944 smp_rmb();
6945
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006946 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006947
Rob Clark45a066e2012-10-08 14:50:40 -05006948 if (work->event)
6949 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006950
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006951 drm_vblank_put(dev, intel_crtc->pipe);
6952
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006953 spin_unlock_irqrestore(&dev->event_lock, flags);
6954
Chris Wilson05394f32010-11-08 19:18:58 +00006955 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006956
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006957 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006958 &obj->pending_flip.counter);
Chris Wilson5bb61642012-09-27 21:25:58 +01006959 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006960
6961 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006962
6963 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006964}
6965
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006966void intel_finish_page_flip(struct drm_device *dev, int pipe)
6967{
6968 drm_i915_private_t *dev_priv = dev->dev_private;
6969 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6970
Mario Kleiner49b14a52010-12-09 07:00:07 +01006971 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006972}
6973
6974void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6975{
6976 drm_i915_private_t *dev_priv = dev->dev_private;
6977 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6978
Mario Kleiner49b14a52010-12-09 07:00:07 +01006979 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006980}
6981
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006982void intel_prepare_page_flip(struct drm_device *dev, int plane)
6983{
6984 drm_i915_private_t *dev_priv = dev->dev_private;
6985 struct intel_crtc *intel_crtc =
6986 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6987 unsigned long flags;
6988
Chris Wilsone7d841c2012-12-03 11:36:30 +00006989 /* NB: An MMIO update of the plane base pointer will also
6990 * generate a page-flip completion irq, i.e. every modeset
6991 * is also accompanied by a spurious intel_prepare_page_flip().
6992 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006993 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00006994 if (intel_crtc->unpin_work)
6995 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006996 spin_unlock_irqrestore(&dev->event_lock, flags);
6997}
6998
Chris Wilsone7d841c2012-12-03 11:36:30 +00006999inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7000{
7001 /* Ensure that the work item is consistent when activating it ... */
7002 smp_wmb();
7003 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7004 /* and that it is marked active as soon as the irq could fire. */
7005 smp_wmb();
7006}
7007
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007008static int intel_gen2_queue_flip(struct drm_device *dev,
7009 struct drm_crtc *crtc,
7010 struct drm_framebuffer *fb,
7011 struct drm_i915_gem_object *obj)
7012{
7013 struct drm_i915_private *dev_priv = dev->dev_private;
7014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007015 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007016 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007017 int ret;
7018
Daniel Vetter6d90c952012-04-26 23:28:05 +02007019 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007020 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007021 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007022
Daniel Vetter6d90c952012-04-26 23:28:05 +02007023 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007024 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007025 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007026
7027 /* Can't queue multiple flips, so wait for the previous
7028 * one to finish before executing the next.
7029 */
7030 if (intel_crtc->plane)
7031 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7032 else
7033 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007034 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7035 intel_ring_emit(ring, MI_NOOP);
7036 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7037 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7038 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007039 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007040 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007041
7042 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007043 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007044 return 0;
7045
7046err_unpin:
7047 intel_unpin_fb_obj(obj);
7048err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007049 return ret;
7050}
7051
7052static int intel_gen3_queue_flip(struct drm_device *dev,
7053 struct drm_crtc *crtc,
7054 struct drm_framebuffer *fb,
7055 struct drm_i915_gem_object *obj)
7056{
7057 struct drm_i915_private *dev_priv = dev->dev_private;
7058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007059 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007060 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007061 int ret;
7062
Daniel Vetter6d90c952012-04-26 23:28:05 +02007063 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007064 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007065 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007066
Daniel Vetter6d90c952012-04-26 23:28:05 +02007067 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007068 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007069 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007070
7071 if (intel_crtc->plane)
7072 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7073 else
7074 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007075 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7076 intel_ring_emit(ring, MI_NOOP);
7077 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7078 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7079 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007080 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007081 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007082
Chris Wilsone7d841c2012-12-03 11:36:30 +00007083 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007084 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007085 return 0;
7086
7087err_unpin:
7088 intel_unpin_fb_obj(obj);
7089err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007090 return ret;
7091}
7092
7093static int intel_gen4_queue_flip(struct drm_device *dev,
7094 struct drm_crtc *crtc,
7095 struct drm_framebuffer *fb,
7096 struct drm_i915_gem_object *obj)
7097{
7098 struct drm_i915_private *dev_priv = dev->dev_private;
7099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7100 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007101 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007102 int ret;
7103
Daniel Vetter6d90c952012-04-26 23:28:05 +02007104 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007105 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007106 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007107
Daniel Vetter6d90c952012-04-26 23:28:05 +02007108 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007109 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007110 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007111
7112 /* i965+ uses the linear or tiled offsets from the
7113 * Display Registers (which do not change across a page-flip)
7114 * so we need only reprogram the base address.
7115 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007116 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7117 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7118 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007119 intel_ring_emit(ring,
7120 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7121 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007122
7123 /* XXX Enabling the panel-fitter across page-flip is so far
7124 * untested on non-native modes, so ignore it for now.
7125 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7126 */
7127 pf = 0;
7128 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007129 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007130
7131 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007132 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007133 return 0;
7134
7135err_unpin:
7136 intel_unpin_fb_obj(obj);
7137err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007138 return ret;
7139}
7140
7141static int intel_gen6_queue_flip(struct drm_device *dev,
7142 struct drm_crtc *crtc,
7143 struct drm_framebuffer *fb,
7144 struct drm_i915_gem_object *obj)
7145{
7146 struct drm_i915_private *dev_priv = dev->dev_private;
7147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007148 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007149 uint32_t pf, pipesrc;
7150 int ret;
7151
Daniel Vetter6d90c952012-04-26 23:28:05 +02007152 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007154 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155
Daniel Vetter6d90c952012-04-26 23:28:05 +02007156 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007157 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007158 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007159
Daniel Vetter6d90c952012-04-26 23:28:05 +02007160 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7161 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7162 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007163 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164
Chris Wilson99d9acd2012-04-17 20:37:00 +01007165 /* Contrary to the suggestions in the documentation,
7166 * "Enable Panel Fitter" does not seem to be required when page
7167 * flipping with a non-native mode, and worse causes a normal
7168 * modeset to fail.
7169 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7170 */
7171 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007172 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007173 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007174
7175 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007176 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007177 return 0;
7178
7179err_unpin:
7180 intel_unpin_fb_obj(obj);
7181err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007182 return ret;
7183}
7184
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007185/*
7186 * On gen7 we currently use the blit ring because (in early silicon at least)
7187 * the render ring doesn't give us interrpts for page flip completion, which
7188 * means clients will hang after the first flip is queued. Fortunately the
7189 * blit ring generates interrupts properly, so use it instead.
7190 */
7191static int intel_gen7_queue_flip(struct drm_device *dev,
7192 struct drm_crtc *crtc,
7193 struct drm_framebuffer *fb,
7194 struct drm_i915_gem_object *obj)
7195{
7196 struct drm_i915_private *dev_priv = dev->dev_private;
7197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7198 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007199 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007200 int ret;
7201
7202 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7203 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007204 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007205
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007206 switch(intel_crtc->plane) {
7207 case PLANE_A:
7208 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7209 break;
7210 case PLANE_B:
7211 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7212 break;
7213 case PLANE_C:
7214 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7215 break;
7216 default:
7217 WARN_ONCE(1, "unknown plane in flip command\n");
7218 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007219 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007220 }
7221
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007222 ret = intel_ring_begin(ring, 4);
7223 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007224 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007225
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007226 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007227 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007228 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007229 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007230
7231 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007232 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007233 return 0;
7234
7235err_unpin:
7236 intel_unpin_fb_obj(obj);
7237err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007238 return ret;
7239}
7240
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007241static int intel_default_queue_flip(struct drm_device *dev,
7242 struct drm_crtc *crtc,
7243 struct drm_framebuffer *fb,
7244 struct drm_i915_gem_object *obj)
7245{
7246 return -ENODEV;
7247}
7248
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007249static int intel_crtc_page_flip(struct drm_crtc *crtc,
7250 struct drm_framebuffer *fb,
7251 struct drm_pending_vblank_event *event)
7252{
7253 struct drm_device *dev = crtc->dev;
7254 struct drm_i915_private *dev_priv = dev->dev_private;
7255 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007256 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7258 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007259 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007260 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007261
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007262 /* Can't change pixel format via MI display flips. */
7263 if (fb->pixel_format != crtc->fb->pixel_format)
7264 return -EINVAL;
7265
7266 /*
7267 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7268 * Note that pitch changes could also affect these register.
7269 */
7270 if (INTEL_INFO(dev)->gen > 3 &&
7271 (fb->offsets[0] != crtc->fb->offsets[0] ||
7272 fb->pitches[0] != crtc->fb->pitches[0]))
7273 return -EINVAL;
7274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007275 work = kzalloc(sizeof *work, GFP_KERNEL);
7276 if (work == NULL)
7277 return -ENOMEM;
7278
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007279 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007280 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007281 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007282 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007283 INIT_WORK(&work->work, intel_unpin_work_fn);
7284
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007285 ret = drm_vblank_get(dev, intel_crtc->pipe);
7286 if (ret)
7287 goto free_work;
7288
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007289 /* We borrow the event spin lock for protecting unpin_work */
7290 spin_lock_irqsave(&dev->event_lock, flags);
7291 if (intel_crtc->unpin_work) {
7292 spin_unlock_irqrestore(&dev->event_lock, flags);
7293 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007294 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007295
7296 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007297 return -EBUSY;
7298 }
7299 intel_crtc->unpin_work = work;
7300 spin_unlock_irqrestore(&dev->event_lock, flags);
7301
7302 intel_fb = to_intel_framebuffer(fb);
7303 obj = intel_fb->obj;
7304
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007305 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7306 flush_workqueue(dev_priv->wq);
7307
Chris Wilson79158102012-05-23 11:13:58 +01007308 ret = i915_mutex_lock_interruptible(dev);
7309 if (ret)
7310 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007311
Jesse Barnes75dfca82010-02-10 15:09:44 -08007312 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007313 drm_gem_object_reference(&work->old_fb_obj->base);
7314 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007315
7316 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007317
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007318 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007319
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007320 work->enable_stall_check = true;
7321
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007322 /* Block clients from rendering to the new back buffer until
7323 * the flip occurs and the object is no longer visible.
7324 */
Chris Wilson05394f32010-11-08 19:18:58 +00007325 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007326 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007327
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7329 if (ret)
7330 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007331
Chris Wilson7782de32011-07-08 12:22:41 +01007332 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007333 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007334 mutex_unlock(&dev->struct_mutex);
7335
Jesse Barnese5510fa2010-07-01 16:48:37 -07007336 trace_i915_flip_request(intel_crtc->plane, obj);
7337
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007338 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007339
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007340cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007341 atomic_dec(&intel_crtc->unpin_work_count);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007342 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007343 drm_gem_object_unreference(&work->old_fb_obj->base);
7344 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007345 mutex_unlock(&dev->struct_mutex);
7346
Chris Wilson79158102012-05-23 11:13:58 +01007347cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007348 spin_lock_irqsave(&dev->event_lock, flags);
7349 intel_crtc->unpin_work = NULL;
7350 spin_unlock_irqrestore(&dev->event_lock, flags);
7351
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007352 drm_vblank_put(dev, intel_crtc->pipe);
7353free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007354 kfree(work);
7355
7356 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007357}
7358
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007359static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007360 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7361 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007362 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007363};
7364
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007365bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7366{
7367 struct intel_encoder *other_encoder;
7368 struct drm_crtc *crtc = &encoder->new_crtc->base;
7369
7370 if (WARN_ON(!crtc))
7371 return false;
7372
7373 list_for_each_entry(other_encoder,
7374 &crtc->dev->mode_config.encoder_list,
7375 base.head) {
7376
7377 if (&other_encoder->new_crtc->base != crtc ||
7378 encoder == other_encoder)
7379 continue;
7380 else
7381 return true;
7382 }
7383
7384 return false;
7385}
7386
Daniel Vetter50f56112012-07-02 09:35:43 +02007387static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7388 struct drm_crtc *crtc)
7389{
7390 struct drm_device *dev;
7391 struct drm_crtc *tmp;
7392 int crtc_mask = 1;
7393
7394 WARN(!crtc, "checking null crtc?\n");
7395
7396 dev = crtc->dev;
7397
7398 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7399 if (tmp == crtc)
7400 break;
7401 crtc_mask <<= 1;
7402 }
7403
7404 if (encoder->possible_crtcs & crtc_mask)
7405 return true;
7406 return false;
7407}
7408
Daniel Vetter9a935852012-07-05 22:34:27 +02007409/**
7410 * intel_modeset_update_staged_output_state
7411 *
7412 * Updates the staged output configuration state, e.g. after we've read out the
7413 * current hw state.
7414 */
7415static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7416{
7417 struct intel_encoder *encoder;
7418 struct intel_connector *connector;
7419
7420 list_for_each_entry(connector, &dev->mode_config.connector_list,
7421 base.head) {
7422 connector->new_encoder =
7423 to_intel_encoder(connector->base.encoder);
7424 }
7425
7426 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7427 base.head) {
7428 encoder->new_crtc =
7429 to_intel_crtc(encoder->base.crtc);
7430 }
7431}
7432
7433/**
7434 * intel_modeset_commit_output_state
7435 *
7436 * This function copies the stage display pipe configuration to the real one.
7437 */
7438static void intel_modeset_commit_output_state(struct drm_device *dev)
7439{
7440 struct intel_encoder *encoder;
7441 struct intel_connector *connector;
7442
7443 list_for_each_entry(connector, &dev->mode_config.connector_list,
7444 base.head) {
7445 connector->base.encoder = &connector->new_encoder->base;
7446 }
7447
7448 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7449 base.head) {
7450 encoder->base.crtc = &encoder->new_crtc->base;
7451 }
7452}
7453
Daniel Vetter7758a112012-07-08 19:40:39 +02007454static struct drm_display_mode *
7455intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7456 struct drm_display_mode *mode)
7457{
7458 struct drm_device *dev = crtc->dev;
7459 struct drm_display_mode *adjusted_mode;
7460 struct drm_encoder_helper_funcs *encoder_funcs;
7461 struct intel_encoder *encoder;
7462
7463 adjusted_mode = drm_mode_duplicate(dev, mode);
7464 if (!adjusted_mode)
7465 return ERR_PTR(-ENOMEM);
7466
7467 /* Pass our mode to the connectors and the CRTC to give them a chance to
7468 * adjust it according to limitations or connector properties, and also
7469 * a chance to reject the mode entirely.
7470 */
7471 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7472 base.head) {
7473
7474 if (&encoder->new_crtc->base != crtc)
7475 continue;
7476 encoder_funcs = encoder->base.helper_private;
7477 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7478 adjusted_mode))) {
7479 DRM_DEBUG_KMS("Encoder fixup failed\n");
7480 goto fail;
7481 }
7482 }
7483
7484 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7485 DRM_DEBUG_KMS("CRTC fixup failed\n");
7486 goto fail;
7487 }
7488 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7489
7490 return adjusted_mode;
7491fail:
7492 drm_mode_destroy(dev, adjusted_mode);
7493 return ERR_PTR(-EINVAL);
7494}
7495
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007496/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7497 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7498static void
7499intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7500 unsigned *prepare_pipes, unsigned *disable_pipes)
7501{
7502 struct intel_crtc *intel_crtc;
7503 struct drm_device *dev = crtc->dev;
7504 struct intel_encoder *encoder;
7505 struct intel_connector *connector;
7506 struct drm_crtc *tmp_crtc;
7507
7508 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7509
7510 /* Check which crtcs have changed outputs connected to them, these need
7511 * to be part of the prepare_pipes mask. We don't (yet) support global
7512 * modeset across multiple crtcs, so modeset_pipes will only have one
7513 * bit set at most. */
7514 list_for_each_entry(connector, &dev->mode_config.connector_list,
7515 base.head) {
7516 if (connector->base.encoder == &connector->new_encoder->base)
7517 continue;
7518
7519 if (connector->base.encoder) {
7520 tmp_crtc = connector->base.encoder->crtc;
7521
7522 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7523 }
7524
7525 if (connector->new_encoder)
7526 *prepare_pipes |=
7527 1 << connector->new_encoder->new_crtc->pipe;
7528 }
7529
7530 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7531 base.head) {
7532 if (encoder->base.crtc == &encoder->new_crtc->base)
7533 continue;
7534
7535 if (encoder->base.crtc) {
7536 tmp_crtc = encoder->base.crtc;
7537
7538 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7539 }
7540
7541 if (encoder->new_crtc)
7542 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7543 }
7544
7545 /* Check for any pipes that will be fully disabled ... */
7546 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7547 base.head) {
7548 bool used = false;
7549
7550 /* Don't try to disable disabled crtcs. */
7551 if (!intel_crtc->base.enabled)
7552 continue;
7553
7554 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7555 base.head) {
7556 if (encoder->new_crtc == intel_crtc)
7557 used = true;
7558 }
7559
7560 if (!used)
7561 *disable_pipes |= 1 << intel_crtc->pipe;
7562 }
7563
7564
7565 /* set_mode is also used to update properties on life display pipes. */
7566 intel_crtc = to_intel_crtc(crtc);
7567 if (crtc->enabled)
7568 *prepare_pipes |= 1 << intel_crtc->pipe;
7569
7570 /* We only support modeset on one single crtc, hence we need to do that
7571 * only for the passed in crtc iff we change anything else than just
7572 * disable crtcs.
7573 *
7574 * This is actually not true, to be fully compatible with the old crtc
7575 * helper we automatically disable _any_ output (i.e. doesn't need to be
7576 * connected to the crtc we're modesetting on) if it's disconnected.
7577 * Which is a rather nutty api (since changed the output configuration
7578 * without userspace's explicit request can lead to confusion), but
7579 * alas. Hence we currently need to modeset on all pipes we prepare. */
7580 if (*prepare_pipes)
7581 *modeset_pipes = *prepare_pipes;
7582
7583 /* ... and mask these out. */
7584 *modeset_pipes &= ~(*disable_pipes);
7585 *prepare_pipes &= ~(*disable_pipes);
7586}
7587
Daniel Vetterea9d7582012-07-10 10:42:52 +02007588static bool intel_crtc_in_use(struct drm_crtc *crtc)
7589{
7590 struct drm_encoder *encoder;
7591 struct drm_device *dev = crtc->dev;
7592
7593 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7594 if (encoder->crtc == crtc)
7595 return true;
7596
7597 return false;
7598}
7599
7600static void
7601intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7602{
7603 struct intel_encoder *intel_encoder;
7604 struct intel_crtc *intel_crtc;
7605 struct drm_connector *connector;
7606
7607 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7608 base.head) {
7609 if (!intel_encoder->base.crtc)
7610 continue;
7611
7612 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7613
7614 if (prepare_pipes & (1 << intel_crtc->pipe))
7615 intel_encoder->connectors_active = false;
7616 }
7617
7618 intel_modeset_commit_output_state(dev);
7619
7620 /* Update computed state. */
7621 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7622 base.head) {
7623 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7624 }
7625
7626 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7627 if (!connector->encoder || !connector->encoder->crtc)
7628 continue;
7629
7630 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7631
7632 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007633 struct drm_property *dpms_property =
7634 dev->mode_config.dpms_property;
7635
Daniel Vetterea9d7582012-07-10 10:42:52 +02007636 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007637 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007638 dpms_property,
7639 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007640
7641 intel_encoder = to_intel_encoder(connector->encoder);
7642 intel_encoder->connectors_active = true;
7643 }
7644 }
7645
7646}
7647
Daniel Vetter25c5b262012-07-08 22:08:04 +02007648#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7649 list_for_each_entry((intel_crtc), \
7650 &(dev)->mode_config.crtc_list, \
7651 base.head) \
7652 if (mask & (1 <<(intel_crtc)->pipe)) \
7653
Daniel Vetterb9805142012-08-31 17:37:33 +02007654void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007655intel_modeset_check_state(struct drm_device *dev)
7656{
7657 struct intel_crtc *crtc;
7658 struct intel_encoder *encoder;
7659 struct intel_connector *connector;
7660
7661 list_for_each_entry(connector, &dev->mode_config.connector_list,
7662 base.head) {
7663 /* This also checks the encoder/connector hw state with the
7664 * ->get_hw_state callbacks. */
7665 intel_connector_check_state(connector);
7666
7667 WARN(&connector->new_encoder->base != connector->base.encoder,
7668 "connector's staged encoder doesn't match current encoder\n");
7669 }
7670
7671 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7672 base.head) {
7673 bool enabled = false;
7674 bool active = false;
7675 enum pipe pipe, tracked_pipe;
7676
7677 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7678 encoder->base.base.id,
7679 drm_get_encoder_name(&encoder->base));
7680
7681 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7682 "encoder's stage crtc doesn't match current crtc\n");
7683 WARN(encoder->connectors_active && !encoder->base.crtc,
7684 "encoder's active_connectors set, but no crtc\n");
7685
7686 list_for_each_entry(connector, &dev->mode_config.connector_list,
7687 base.head) {
7688 if (connector->base.encoder != &encoder->base)
7689 continue;
7690 enabled = true;
7691 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7692 active = true;
7693 }
7694 WARN(!!encoder->base.crtc != enabled,
7695 "encoder's enabled state mismatch "
7696 "(expected %i, found %i)\n",
7697 !!encoder->base.crtc, enabled);
7698 WARN(active && !encoder->base.crtc,
7699 "active encoder with no crtc\n");
7700
7701 WARN(encoder->connectors_active != active,
7702 "encoder's computed active state doesn't match tracked active state "
7703 "(expected %i, found %i)\n", active, encoder->connectors_active);
7704
7705 active = encoder->get_hw_state(encoder, &pipe);
7706 WARN(active != encoder->connectors_active,
7707 "encoder's hw state doesn't match sw tracking "
7708 "(expected %i, found %i)\n",
7709 encoder->connectors_active, active);
7710
7711 if (!encoder->base.crtc)
7712 continue;
7713
7714 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7715 WARN(active && pipe != tracked_pipe,
7716 "active encoder's pipe doesn't match"
7717 "(expected %i, found %i)\n",
7718 tracked_pipe, pipe);
7719
7720 }
7721
7722 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7723 base.head) {
7724 bool enabled = false;
7725 bool active = false;
7726
7727 DRM_DEBUG_KMS("[CRTC:%d]\n",
7728 crtc->base.base.id);
7729
7730 WARN(crtc->active && !crtc->base.enabled,
7731 "active crtc, but not enabled in sw tracking\n");
7732
7733 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7734 base.head) {
7735 if (encoder->base.crtc != &crtc->base)
7736 continue;
7737 enabled = true;
7738 if (encoder->connectors_active)
7739 active = true;
7740 }
7741 WARN(active != crtc->active,
7742 "crtc's computed active state doesn't match tracked active state "
7743 "(expected %i, found %i)\n", active, crtc->active);
7744 WARN(enabled != crtc->base.enabled,
7745 "crtc's computed enabled state doesn't match tracked enabled state "
7746 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7747
7748 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7749 }
7750}
7751
Daniel Vettera6778b32012-07-02 09:56:42 +02007752bool intel_set_mode(struct drm_crtc *crtc,
7753 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007754 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007755{
7756 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007757 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007758 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007759 struct intel_crtc *intel_crtc;
7760 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007761 bool ret = true;
7762
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007763 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007764 &prepare_pipes, &disable_pipes);
7765
7766 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7767 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007768
Daniel Vetter976f8a22012-07-08 22:34:21 +02007769 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7770 intel_crtc_disable(&intel_crtc->base);
7771
Daniel Vettera6778b32012-07-02 09:56:42 +02007772 saved_hwmode = crtc->hwmode;
7773 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007774
Daniel Vetter25c5b262012-07-08 22:08:04 +02007775 /* Hack: Because we don't (yet) support global modeset on multiple
7776 * crtcs, we don't keep track of the new mode for more than one crtc.
7777 * Hence simply check whether any bit is set in modeset_pipes in all the
7778 * pieces of code that are not yet converted to deal with mutliple crtcs
7779 * changing their mode at the same time. */
7780 adjusted_mode = NULL;
7781 if (modeset_pipes) {
7782 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7783 if (IS_ERR(adjusted_mode)) {
7784 return false;
7785 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007786 }
7787
Daniel Vetterea9d7582012-07-10 10:42:52 +02007788 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7789 if (intel_crtc->base.enabled)
7790 dev_priv->display.crtc_disable(&intel_crtc->base);
7791 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007792
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007793 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7794 * to set it here already despite that we pass it down the callchain.
7795 */
7796 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007797 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007798
Daniel Vetterea9d7582012-07-10 10:42:52 +02007799 /* Only after disabling all output pipelines that will be changed can we
7800 * update the the output configuration. */
7801 intel_modeset_update_state(dev, prepare_pipes);
7802
Daniel Vetter47fab732012-10-26 10:58:18 +02007803 if (dev_priv->display.modeset_global_resources)
7804 dev_priv->display.modeset_global_resources(dev);
7805
Daniel Vettera6778b32012-07-02 09:56:42 +02007806 /* Set up the DPLL and any encoders state that needs to adjust or depend
7807 * on the DPLL.
7808 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007809 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7810 ret = !intel_crtc_mode_set(&intel_crtc->base,
7811 mode, adjusted_mode,
7812 x, y, fb);
7813 if (!ret)
7814 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007815 }
7816
7817 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007818 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7819 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007820
Daniel Vetter25c5b262012-07-08 22:08:04 +02007821 if (modeset_pipes) {
7822 /* Store real post-adjustment hardware mode. */
7823 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007824
Daniel Vetter25c5b262012-07-08 22:08:04 +02007825 /* Calculate and store various constants which
7826 * are later needed by vblank and swap-completion
7827 * timestamping. They are derived from true hwmode.
7828 */
7829 drm_calc_timestamping_constants(crtc);
7830 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007831
7832 /* FIXME: add subpixel order */
7833done:
7834 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007835 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007836 crtc->hwmode = saved_hwmode;
7837 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007838 } else {
7839 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007840 }
7841
7842 return ret;
7843}
7844
Daniel Vetter25c5b262012-07-08 22:08:04 +02007845#undef for_each_intel_crtc_masked
7846
Daniel Vetterd9e55602012-07-04 22:16:09 +02007847static void intel_set_config_free(struct intel_set_config *config)
7848{
7849 if (!config)
7850 return;
7851
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007852 kfree(config->save_connector_encoders);
7853 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007854 kfree(config);
7855}
7856
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007857static int intel_set_config_save_state(struct drm_device *dev,
7858 struct intel_set_config *config)
7859{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007860 struct drm_encoder *encoder;
7861 struct drm_connector *connector;
7862 int count;
7863
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007864 config->save_encoder_crtcs =
7865 kcalloc(dev->mode_config.num_encoder,
7866 sizeof(struct drm_crtc *), GFP_KERNEL);
7867 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007868 return -ENOMEM;
7869
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007870 config->save_connector_encoders =
7871 kcalloc(dev->mode_config.num_connector,
7872 sizeof(struct drm_encoder *), GFP_KERNEL);
7873 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007874 return -ENOMEM;
7875
7876 /* Copy data. Note that driver private data is not affected.
7877 * Should anything bad happen only the expected state is
7878 * restored, not the drivers personal bookkeeping.
7879 */
7880 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007881 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007882 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007883 }
7884
7885 count = 0;
7886 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007887 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007888 }
7889
7890 return 0;
7891}
7892
7893static void intel_set_config_restore_state(struct drm_device *dev,
7894 struct intel_set_config *config)
7895{
Daniel Vetter9a935852012-07-05 22:34:27 +02007896 struct intel_encoder *encoder;
7897 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007898 int count;
7899
7900 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007901 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7902 encoder->new_crtc =
7903 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007904 }
7905
7906 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007907 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7908 connector->new_encoder =
7909 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007910 }
7911}
7912
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007913static void
7914intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7915 struct intel_set_config *config)
7916{
7917
7918 /* We should be able to check here if the fb has the same properties
7919 * and then just flip_or_move it */
7920 if (set->crtc->fb != set->fb) {
7921 /* If we have no fb then treat it as a full mode set */
7922 if (set->crtc->fb == NULL) {
7923 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7924 config->mode_changed = true;
7925 } else if (set->fb == NULL) {
7926 config->mode_changed = true;
7927 } else if (set->fb->depth != set->crtc->fb->depth) {
7928 config->mode_changed = true;
7929 } else if (set->fb->bits_per_pixel !=
7930 set->crtc->fb->bits_per_pixel) {
7931 config->mode_changed = true;
7932 } else
7933 config->fb_changed = true;
7934 }
7935
Daniel Vetter835c5872012-07-10 18:11:08 +02007936 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007937 config->fb_changed = true;
7938
7939 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7940 DRM_DEBUG_KMS("modes are different, full mode set\n");
7941 drm_mode_debug_printmodeline(&set->crtc->mode);
7942 drm_mode_debug_printmodeline(set->mode);
7943 config->mode_changed = true;
7944 }
7945}
7946
Daniel Vetter2e431052012-07-04 22:42:15 +02007947static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007948intel_modeset_stage_output_state(struct drm_device *dev,
7949 struct drm_mode_set *set,
7950 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007951{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007952 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007953 struct intel_connector *connector;
7954 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007955 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007956
Daniel Vetter9a935852012-07-05 22:34:27 +02007957 /* The upper layers ensure that we either disabl a crtc or have a list
7958 * of connectors. For paranoia, double-check this. */
7959 WARN_ON(!set->fb && (set->num_connectors != 0));
7960 WARN_ON(set->fb && (set->num_connectors == 0));
7961
Daniel Vetter50f56112012-07-02 09:35:43 +02007962 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007963 list_for_each_entry(connector, &dev->mode_config.connector_list,
7964 base.head) {
7965 /* Otherwise traverse passed in connector list and get encoders
7966 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007967 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007968 if (set->connectors[ro] == &connector->base) {
7969 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007970 break;
7971 }
7972 }
7973
Daniel Vetter9a935852012-07-05 22:34:27 +02007974 /* If we disable the crtc, disable all its connectors. Also, if
7975 * the connector is on the changing crtc but not on the new
7976 * connector list, disable it. */
7977 if ((!set->fb || ro == set->num_connectors) &&
7978 connector->base.encoder &&
7979 connector->base.encoder->crtc == set->crtc) {
7980 connector->new_encoder = NULL;
7981
7982 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7983 connector->base.base.id,
7984 drm_get_connector_name(&connector->base));
7985 }
7986
7987
7988 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007989 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007990 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007991 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007992
Daniel Vetter9a935852012-07-05 22:34:27 +02007993 /* Disable all disconnected encoders. */
7994 if (connector->base.status == connector_status_disconnected)
7995 connector->new_encoder = NULL;
7996 }
7997 /* connector->new_encoder is now updated for all connectors. */
7998
7999 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008000 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008001 list_for_each_entry(connector, &dev->mode_config.connector_list,
8002 base.head) {
8003 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008004 continue;
8005
Daniel Vetter9a935852012-07-05 22:34:27 +02008006 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008007
8008 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008009 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008010 new_crtc = set->crtc;
8011 }
8012
8013 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008014 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8015 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008016 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008017 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008018 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8019
8020 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8021 connector->base.base.id,
8022 drm_get_connector_name(&connector->base),
8023 new_crtc->base.id);
8024 }
8025
8026 /* Check for any encoders that needs to be disabled. */
8027 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8028 base.head) {
8029 list_for_each_entry(connector,
8030 &dev->mode_config.connector_list,
8031 base.head) {
8032 if (connector->new_encoder == encoder) {
8033 WARN_ON(!connector->new_encoder->new_crtc);
8034
8035 goto next_encoder;
8036 }
8037 }
8038 encoder->new_crtc = NULL;
8039next_encoder:
8040 /* Only now check for crtc changes so we don't miss encoders
8041 * that will be disabled. */
8042 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008043 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008044 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008045 }
8046 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008047 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008048
Daniel Vetter2e431052012-07-04 22:42:15 +02008049 return 0;
8050}
8051
8052static int intel_crtc_set_config(struct drm_mode_set *set)
8053{
8054 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008055 struct drm_mode_set save_set;
8056 struct intel_set_config *config;
8057 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008058
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008059 BUG_ON(!set);
8060 BUG_ON(!set->crtc);
8061 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008062
8063 if (!set->mode)
8064 set->fb = NULL;
8065
Daniel Vetter431e50f2012-07-10 17:53:42 +02008066 /* The fb helper likes to play gross jokes with ->mode_set_config.
8067 * Unfortunately the crtc helper doesn't do much at all for this case,
8068 * so we have to cope with this madness until the fb helper is fixed up. */
8069 if (set->fb && set->num_connectors == 0)
8070 return 0;
8071
Daniel Vetter2e431052012-07-04 22:42:15 +02008072 if (set->fb) {
8073 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8074 set->crtc->base.id, set->fb->base.id,
8075 (int)set->num_connectors, set->x, set->y);
8076 } else {
8077 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008078 }
8079
8080 dev = set->crtc->dev;
8081
8082 ret = -ENOMEM;
8083 config = kzalloc(sizeof(*config), GFP_KERNEL);
8084 if (!config)
8085 goto out_config;
8086
8087 ret = intel_set_config_save_state(dev, config);
8088 if (ret)
8089 goto out_config;
8090
8091 save_set.crtc = set->crtc;
8092 save_set.mode = &set->crtc->mode;
8093 save_set.x = set->crtc->x;
8094 save_set.y = set->crtc->y;
8095 save_set.fb = set->crtc->fb;
8096
8097 /* Compute whether we need a full modeset, only an fb base update or no
8098 * change at all. In the future we might also check whether only the
8099 * mode changed, e.g. for LVDS where we only change the panel fitter in
8100 * such cases. */
8101 intel_set_config_compute_mode_changes(set, config);
8102
Daniel Vetter9a935852012-07-05 22:34:27 +02008103 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008104 if (ret)
8105 goto fail;
8106
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008107 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008108 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008109 DRM_DEBUG_KMS("attempting to set mode from"
8110 " userspace\n");
8111 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008112 }
8113
8114 if (!intel_set_mode(set->crtc, set->mode,
8115 set->x, set->y, set->fb)) {
8116 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8117 set->crtc->base.id);
8118 ret = -EINVAL;
8119 goto fail;
8120 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008121 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008122 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008123 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008124 }
8125
Daniel Vetterd9e55602012-07-04 22:16:09 +02008126 intel_set_config_free(config);
8127
Daniel Vetter50f56112012-07-02 09:35:43 +02008128 return 0;
8129
8130fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008131 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008132
8133 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008134 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008135 !intel_set_mode(save_set.crtc, save_set.mode,
8136 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008137 DRM_ERROR("failed to restore config after modeset failure\n");
8138
Daniel Vetterd9e55602012-07-04 22:16:09 +02008139out_config:
8140 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008141 return ret;
8142}
8143
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008144static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008145 .cursor_set = intel_crtc_cursor_set,
8146 .cursor_move = intel_crtc_cursor_move,
8147 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008148 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008149 .destroy = intel_crtc_destroy,
8150 .page_flip = intel_crtc_page_flip,
8151};
8152
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008153static void intel_cpu_pll_init(struct drm_device *dev)
8154{
8155 if (IS_HASWELL(dev))
8156 intel_ddi_pll_init(dev);
8157}
8158
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008159static void intel_pch_pll_init(struct drm_device *dev)
8160{
8161 drm_i915_private_t *dev_priv = dev->dev_private;
8162 int i;
8163
8164 if (dev_priv->num_pch_pll == 0) {
8165 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8166 return;
8167 }
8168
8169 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8170 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8171 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8172 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8173 }
8174}
8175
Hannes Ederb358d0a2008-12-18 21:18:47 +01008176static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008177{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008178 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008179 struct intel_crtc *intel_crtc;
8180 int i;
8181
8182 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8183 if (intel_crtc == NULL)
8184 return;
8185
8186 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8187
8188 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008189 for (i = 0; i < 256; i++) {
8190 intel_crtc->lut_r[i] = i;
8191 intel_crtc->lut_g[i] = i;
8192 intel_crtc->lut_b[i] = i;
8193 }
8194
Jesse Barnes80824002009-09-10 15:28:06 -07008195 /* Swap pipes & planes for FBC on pre-965 */
8196 intel_crtc->pipe = pipe;
8197 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008198 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008199 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008200 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008201 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008202 }
8203
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008204 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8205 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8206 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8207 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8208
Jesse Barnes5a354202011-06-24 12:19:22 -07008209 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008210
Jesse Barnes79e53942008-11-07 14:24:08 -08008211 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008212}
8213
Carl Worth08d7b3d2009-04-29 14:43:54 -07008214int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008215 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008216{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008217 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008218 struct drm_mode_object *drmmode_obj;
8219 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008220
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008221 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8222 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008223
Daniel Vetterc05422d2009-08-11 16:05:30 +02008224 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8225 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008226
Daniel Vetterc05422d2009-08-11 16:05:30 +02008227 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008228 DRM_ERROR("no such CRTC id\n");
8229 return -EINVAL;
8230 }
8231
Daniel Vetterc05422d2009-08-11 16:05:30 +02008232 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8233 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008234
Daniel Vetterc05422d2009-08-11 16:05:30 +02008235 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008236}
8237
Daniel Vetter66a92782012-07-12 20:08:18 +02008238static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008239{
Daniel Vetter66a92782012-07-12 20:08:18 +02008240 struct drm_device *dev = encoder->base.dev;
8241 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008243 int entry = 0;
8244
Daniel Vetter66a92782012-07-12 20:08:18 +02008245 list_for_each_entry(source_encoder,
8246 &dev->mode_config.encoder_list, base.head) {
8247
8248 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008249 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008250
8251 /* Intel hw has only one MUX where enocoders could be cloned. */
8252 if (encoder->cloneable && source_encoder->cloneable)
8253 index_mask |= (1 << entry);
8254
Jesse Barnes79e53942008-11-07 14:24:08 -08008255 entry++;
8256 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008257
Jesse Barnes79e53942008-11-07 14:24:08 -08008258 return index_mask;
8259}
8260
Chris Wilson4d302442010-12-14 19:21:29 +00008261static bool has_edp_a(struct drm_device *dev)
8262{
8263 struct drm_i915_private *dev_priv = dev->dev_private;
8264
8265 if (!IS_MOBILE(dev))
8266 return false;
8267
8268 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8269 return false;
8270
8271 if (IS_GEN5(dev) &&
8272 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8273 return false;
8274
8275 return true;
8276}
8277
Jesse Barnes79e53942008-11-07 14:24:08 -08008278static void intel_setup_outputs(struct drm_device *dev)
8279{
Eric Anholt725e30a2009-01-22 13:01:02 -08008280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008281 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008282 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008283 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008284
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008285 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008286 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8287 /* disable the panel fitter on everything but LVDS */
8288 I915_WRITE(PFIT_CONTROL, 0);
8289 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008290
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008291 if (!(IS_HASWELL(dev) &&
8292 (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
8293 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008294
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008295 if (IS_HASWELL(dev)) {
8296 int found;
8297
8298 /* Haswell uses DDI functions to detect digital outputs */
8299 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8300 /* DDI A only supports eDP */
8301 if (found)
8302 intel_ddi_init(dev, PORT_A);
8303
8304 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8305 * register */
8306 found = I915_READ(SFUSE_STRAP);
8307
8308 if (found & SFUSE_STRAP_DDIB_DETECTED)
8309 intel_ddi_init(dev, PORT_B);
8310 if (found & SFUSE_STRAP_DDIC_DETECTED)
8311 intel_ddi_init(dev, PORT_C);
8312 if (found & SFUSE_STRAP_DDID_DETECTED)
8313 intel_ddi_init(dev, PORT_D);
8314 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008315 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008316 dpd_is_edp = intel_dpd_is_edp(dev);
8317
8318 if (has_edp_a(dev))
8319 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008320
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008321 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008322 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008323 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008324 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008325 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008326 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008327 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008328 }
8329
8330 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008331 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008332
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008333 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008334 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008335
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008336 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008337 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008338
Daniel Vetter270b3042012-10-27 15:52:05 +02008339 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008340 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008341 } else if (IS_VALLEYVIEW(dev)) {
8342 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008343
Gajanan Bhat19c03922012-09-27 19:13:07 +05308344 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8345 if (I915_READ(DP_C) & DP_DETECTED)
8346 intel_dp_init(dev, DP_C, PORT_C);
8347
Jesse Barnes4a87d652012-06-15 11:55:16 -07008348 if (I915_READ(SDVOB) & PORT_DETECTED) {
8349 /* SDVOB multiplex with HDMIB */
8350 found = intel_sdvo_init(dev, SDVOB, true);
8351 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008352 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008353 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008354 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008355 }
8356
8357 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008358 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008359
Zhenyu Wang103a1962009-11-27 11:44:36 +08008360 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008361 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008362
Eric Anholt725e30a2009-01-22 13:01:02 -08008363 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008364 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008365 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008366 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8367 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008368 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008369 }
Ma Ling27185ae2009-08-24 13:50:23 +08008370
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008371 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8372 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008373 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008374 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008375 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008376
8377 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008378
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008379 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8380 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008381 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008382 }
Ma Ling27185ae2009-08-24 13:50:23 +08008383
8384 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8385
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008386 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8387 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008388 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008389 }
8390 if (SUPPORTS_INTEGRATED_DP(dev)) {
8391 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008392 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008393 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008394 }
Ma Ling27185ae2009-08-24 13:50:23 +08008395
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008396 if (SUPPORTS_INTEGRATED_DP(dev) &&
8397 (I915_READ(DP_D) & DP_DETECTED)) {
8398 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008399 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008400 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008401 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008402 intel_dvo_init(dev);
8403
Zhenyu Wang103a1962009-11-27 11:44:36 +08008404 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008405 intel_tv_init(dev);
8406
Chris Wilson4ef69c72010-09-09 15:14:28 +01008407 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8408 encoder->base.possible_crtcs = encoder->crtc_mask;
8409 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008410 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008412
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008413 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008414 ironlake_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008415
8416 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008417}
8418
8419static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8420{
8421 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008422
8423 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008424 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008425
8426 kfree(intel_fb);
8427}
8428
8429static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008430 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 unsigned int *handle)
8432{
8433 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008434 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008435
Chris Wilson05394f32010-11-08 19:18:58 +00008436 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008437}
8438
8439static const struct drm_framebuffer_funcs intel_fb_funcs = {
8440 .destroy = intel_user_framebuffer_destroy,
8441 .create_handle = intel_user_framebuffer_create_handle,
8442};
8443
Dave Airlie38651672010-03-30 05:34:13 +00008444int intel_framebuffer_init(struct drm_device *dev,
8445 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008446 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008447 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008448{
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 int ret;
8450
Chris Wilson05394f32010-11-08 19:18:58 +00008451 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008452 return -EINVAL;
8453
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008454 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008455 return -EINVAL;
8456
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008457 /* FIXME <= Gen4 stride limits are bit unclear */
8458 if (mode_cmd->pitches[0] > 32768)
8459 return -EINVAL;
8460
8461 if (obj->tiling_mode != I915_TILING_NONE &&
8462 mode_cmd->pitches[0] != obj->stride)
8463 return -EINVAL;
8464
Ville Syrjälä57779d02012-10-31 17:50:14 +02008465 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008466 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008467 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008468 case DRM_FORMAT_RGB565:
8469 case DRM_FORMAT_XRGB8888:
8470 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008471 break;
8472 case DRM_FORMAT_XRGB1555:
8473 case DRM_FORMAT_ARGB1555:
8474 if (INTEL_INFO(dev)->gen > 3)
8475 return -EINVAL;
8476 break;
8477 case DRM_FORMAT_XBGR8888:
8478 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008479 case DRM_FORMAT_XRGB2101010:
8480 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008481 case DRM_FORMAT_XBGR2101010:
8482 case DRM_FORMAT_ABGR2101010:
8483 if (INTEL_INFO(dev)->gen < 4)
8484 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008485 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008486 case DRM_FORMAT_YUYV:
8487 case DRM_FORMAT_UYVY:
8488 case DRM_FORMAT_YVYU:
8489 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008490 if (INTEL_INFO(dev)->gen < 6)
8491 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008492 break;
8493 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008494 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008495 return -EINVAL;
8496 }
8497
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008498 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8499 if (mode_cmd->offsets[0] != 0)
8500 return -EINVAL;
8501
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8503 if (ret) {
8504 DRM_ERROR("framebuffer init failed %d\n", ret);
8505 return ret;
8506 }
8507
8508 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008510 return 0;
8511}
8512
Jesse Barnes79e53942008-11-07 14:24:08 -08008513static struct drm_framebuffer *
8514intel_user_framebuffer_create(struct drm_device *dev,
8515 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008516 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008517{
Chris Wilson05394f32010-11-08 19:18:58 +00008518 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008519
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008520 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8521 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008522 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008523 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008524
Chris Wilsond2dff872011-04-19 08:36:26 +01008525 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008526}
8527
Jesse Barnes79e53942008-11-07 14:24:08 -08008528static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008529 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008530 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008531};
8532
Jesse Barnese70236a2009-09-21 10:42:27 -07008533/* Set up chip specific display functions */
8534static void intel_init_display(struct drm_device *dev)
8535{
8536 struct drm_i915_private *dev_priv = dev->dev_private;
8537
8538 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008539 if (IS_HASWELL(dev)) {
8540 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008541 dev_priv->display.crtc_enable = haswell_crtc_enable;
8542 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008543 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008544 dev_priv->display.update_plane = ironlake_update_plane;
8545 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008546 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008547 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8548 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008549 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008550 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008551 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008552 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008553 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8554 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008555 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008556 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008557 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008558
Jesse Barnese70236a2009-09-21 10:42:27 -07008559 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008560 if (IS_VALLEYVIEW(dev))
8561 dev_priv->display.get_display_clock_speed =
8562 valleyview_get_display_clock_speed;
8563 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008564 dev_priv->display.get_display_clock_speed =
8565 i945_get_display_clock_speed;
8566 else if (IS_I915G(dev))
8567 dev_priv->display.get_display_clock_speed =
8568 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008569 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008570 dev_priv->display.get_display_clock_speed =
8571 i9xx_misc_get_display_clock_speed;
8572 else if (IS_I915GM(dev))
8573 dev_priv->display.get_display_clock_speed =
8574 i915gm_get_display_clock_speed;
8575 else if (IS_I865G(dev))
8576 dev_priv->display.get_display_clock_speed =
8577 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008578 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008579 dev_priv->display.get_display_clock_speed =
8580 i855_get_display_clock_speed;
8581 else /* 852, 830 */
8582 dev_priv->display.get_display_clock_speed =
8583 i830_get_display_clock_speed;
8584
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008585 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008586 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008587 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008588 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008589 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008590 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008591 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008592 } else if (IS_IVYBRIDGE(dev)) {
8593 /* FIXME: detect B0+ stepping and use auto training */
8594 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008595 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008596 dev_priv->display.modeset_global_resources =
8597 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008598 } else if (IS_HASWELL(dev)) {
8599 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008600 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008601 } else
8602 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008603 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008604 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008605 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008606
8607 /* Default just returns -ENODEV to indicate unsupported */
8608 dev_priv->display.queue_flip = intel_default_queue_flip;
8609
8610 switch (INTEL_INFO(dev)->gen) {
8611 case 2:
8612 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8613 break;
8614
8615 case 3:
8616 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8617 break;
8618
8619 case 4:
8620 case 5:
8621 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8622 break;
8623
8624 case 6:
8625 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8626 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008627 case 7:
8628 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8629 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008630 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008631}
8632
Jesse Barnesb690e962010-07-19 13:53:12 -07008633/*
8634 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8635 * resume, or other times. This quirk makes sure that's the case for
8636 * affected systems.
8637 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008638static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008639{
8640 struct drm_i915_private *dev_priv = dev->dev_private;
8641
8642 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008643 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008644}
8645
Keith Packard435793d2011-07-12 14:56:22 -07008646/*
8647 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8648 */
8649static void quirk_ssc_force_disable(struct drm_device *dev)
8650{
8651 struct drm_i915_private *dev_priv = dev->dev_private;
8652 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008653 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008654}
8655
Carsten Emde4dca20e2012-03-15 15:56:26 +01008656/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008657 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8658 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008659 */
8660static void quirk_invert_brightness(struct drm_device *dev)
8661{
8662 struct drm_i915_private *dev_priv = dev->dev_private;
8663 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008664 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008665}
8666
8667struct intel_quirk {
8668 int device;
8669 int subsystem_vendor;
8670 int subsystem_device;
8671 void (*hook)(struct drm_device *dev);
8672};
8673
Egbert Eich5f85f1762012-10-14 15:46:38 +02008674/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8675struct intel_dmi_quirk {
8676 void (*hook)(struct drm_device *dev);
8677 const struct dmi_system_id (*dmi_id_list)[];
8678};
8679
8680static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8681{
8682 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8683 return 1;
8684}
8685
8686static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8687 {
8688 .dmi_id_list = &(const struct dmi_system_id[]) {
8689 {
8690 .callback = intel_dmi_reverse_brightness,
8691 .ident = "NCR Corporation",
8692 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8693 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8694 },
8695 },
8696 { } /* terminating entry */
8697 },
8698 .hook = quirk_invert_brightness,
8699 },
8700};
8701
Ben Widawskyc43b5632012-04-16 14:07:40 -07008702static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008703 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008704 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008705
Jesse Barnesb690e962010-07-19 13:53:12 -07008706 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8707 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8708
Jesse Barnesb690e962010-07-19 13:53:12 -07008709 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8710 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8711
Daniel Vetterccd0d362012-10-10 23:13:59 +02008712 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008713 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008714 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008715
8716 /* Lenovo U160 cannot use SSC on LVDS */
8717 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008718
8719 /* Sony Vaio Y cannot use SSC on LVDS */
8720 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008721
8722 /* Acer Aspire 5734Z must invert backlight brightness */
8723 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008724};
8725
8726static void intel_init_quirks(struct drm_device *dev)
8727{
8728 struct pci_dev *d = dev->pdev;
8729 int i;
8730
8731 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8732 struct intel_quirk *q = &intel_quirks[i];
8733
8734 if (d->device == q->device &&
8735 (d->subsystem_vendor == q->subsystem_vendor ||
8736 q->subsystem_vendor == PCI_ANY_ID) &&
8737 (d->subsystem_device == q->subsystem_device ||
8738 q->subsystem_device == PCI_ANY_ID))
8739 q->hook(dev);
8740 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008741 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8742 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8743 intel_dmi_quirks[i].hook(dev);
8744 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008745}
8746
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008747/* Disable the VGA plane that we never use */
8748static void i915_disable_vga(struct drm_device *dev)
8749{
8750 struct drm_i915_private *dev_priv = dev->dev_private;
8751 u8 sr1;
8752 u32 vga_reg;
8753
8754 if (HAS_PCH_SPLIT(dev))
8755 vga_reg = CPU_VGACNTRL;
8756 else
8757 vga_reg = VGACNTRL;
8758
8759 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008760 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008761 sr1 = inb(VGA_SR_DATA);
8762 outb(sr1 | 1<<5, VGA_SR_DATA);
8763 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8764 udelay(300);
8765
8766 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8767 POSTING_READ(vga_reg);
8768}
8769
Daniel Vetterf8175862012-04-10 15:50:11 +02008770void intel_modeset_init_hw(struct drm_device *dev)
8771{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008772 /* We attempt to init the necessary power wells early in the initialization
8773 * time, so the subsystems that expect power to be enabled can work.
8774 */
8775 intel_init_power_wells(dev);
8776
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008777 intel_prepare_ddi(dev);
8778
Daniel Vetterf8175862012-04-10 15:50:11 +02008779 intel_init_clock_gating(dev);
8780
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008781 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008782 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008783 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008784}
8785
Jesse Barnes79e53942008-11-07 14:24:08 -08008786void intel_modeset_init(struct drm_device *dev)
8787{
Jesse Barnes652c3932009-08-17 13:31:43 -07008788 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008789 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790
8791 drm_mode_config_init(dev);
8792
8793 dev->mode_config.min_width = 0;
8794 dev->mode_config.min_height = 0;
8795
Dave Airlie019d96c2011-09-29 16:20:42 +01008796 dev->mode_config.preferred_depth = 24;
8797 dev->mode_config.prefer_shadow = 1;
8798
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008799 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800
Jesse Barnesb690e962010-07-19 13:53:12 -07008801 intel_init_quirks(dev);
8802
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008803 intel_init_pm(dev);
8804
Jesse Barnese70236a2009-09-21 10:42:27 -07008805 intel_init_display(dev);
8806
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008807 if (IS_GEN2(dev)) {
8808 dev->mode_config.max_width = 2048;
8809 dev->mode_config.max_height = 2048;
8810 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008811 dev->mode_config.max_width = 4096;
8812 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008814 dev->mode_config.max_width = 8192;
8815 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008817 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008818
Zhao Yakui28c97732009-10-09 11:39:41 +08008819 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008820 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008821
Dave Airliea3524f12010-06-06 18:59:41 +10008822 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008823 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008824 ret = intel_plane_init(dev, i);
8825 if (ret)
8826 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008827 }
8828
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008829 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008830 intel_pch_pll_init(dev);
8831
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008832 /* Just disable it once at startup */
8833 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008835}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008836
Daniel Vetter24929352012-07-02 20:28:59 +02008837static void
8838intel_connector_break_all_links(struct intel_connector *connector)
8839{
8840 connector->base.dpms = DRM_MODE_DPMS_OFF;
8841 connector->base.encoder = NULL;
8842 connector->encoder->connectors_active = false;
8843 connector->encoder->base.crtc = NULL;
8844}
8845
Daniel Vetter7fad7982012-07-04 17:51:47 +02008846static void intel_enable_pipe_a(struct drm_device *dev)
8847{
8848 struct intel_connector *connector;
8849 struct drm_connector *crt = NULL;
8850 struct intel_load_detect_pipe load_detect_temp;
8851
8852 /* We can't just switch on the pipe A, we need to set things up with a
8853 * proper mode and output configuration. As a gross hack, enable pipe A
8854 * by enabling the load detect pipe once. */
8855 list_for_each_entry(connector,
8856 &dev->mode_config.connector_list,
8857 base.head) {
8858 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8859 crt = &connector->base;
8860 break;
8861 }
8862 }
8863
8864 if (!crt)
8865 return;
8866
8867 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8868 intel_release_load_detect_pipe(crt, &load_detect_temp);
8869
8870
8871}
8872
Daniel Vetterfa555832012-10-10 23:14:00 +02008873static bool
8874intel_check_plane_mapping(struct intel_crtc *crtc)
8875{
8876 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8877 u32 reg, val;
8878
8879 if (dev_priv->num_pipe == 1)
8880 return true;
8881
8882 reg = DSPCNTR(!crtc->plane);
8883 val = I915_READ(reg);
8884
8885 if ((val & DISPLAY_PLANE_ENABLE) &&
8886 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8887 return false;
8888
8889 return true;
8890}
8891
Daniel Vetter24929352012-07-02 20:28:59 +02008892static void intel_sanitize_crtc(struct intel_crtc *crtc)
8893{
8894 struct drm_device *dev = crtc->base.dev;
8895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008896 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008897
Daniel Vetter24929352012-07-02 20:28:59 +02008898 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008899 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008900 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8901
8902 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008903 * disable the crtc (and hence change the state) if it is wrong. Note
8904 * that gen4+ has a fixed plane -> pipe mapping. */
8905 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008906 struct intel_connector *connector;
8907 bool plane;
8908
Daniel Vetter24929352012-07-02 20:28:59 +02008909 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8910 crtc->base.base.id);
8911
8912 /* Pipe has the wrong plane attached and the plane is active.
8913 * Temporarily change the plane mapping and disable everything
8914 * ... */
8915 plane = crtc->plane;
8916 crtc->plane = !plane;
8917 dev_priv->display.crtc_disable(&crtc->base);
8918 crtc->plane = plane;
8919
8920 /* ... and break all links. */
8921 list_for_each_entry(connector, &dev->mode_config.connector_list,
8922 base.head) {
8923 if (connector->encoder->base.crtc != &crtc->base)
8924 continue;
8925
8926 intel_connector_break_all_links(connector);
8927 }
8928
8929 WARN_ON(crtc->active);
8930 crtc->base.enabled = false;
8931 }
Daniel Vetter24929352012-07-02 20:28:59 +02008932
Daniel Vetter7fad7982012-07-04 17:51:47 +02008933 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8934 crtc->pipe == PIPE_A && !crtc->active) {
8935 /* BIOS forgot to enable pipe A, this mostly happens after
8936 * resume. Force-enable the pipe to fix this, the update_dpms
8937 * call below we restore the pipe to the right state, but leave
8938 * the required bits on. */
8939 intel_enable_pipe_a(dev);
8940 }
8941
Daniel Vetter24929352012-07-02 20:28:59 +02008942 /* Adjust the state of the output pipe according to whether we
8943 * have active connectors/encoders. */
8944 intel_crtc_update_dpms(&crtc->base);
8945
8946 if (crtc->active != crtc->base.enabled) {
8947 struct intel_encoder *encoder;
8948
8949 /* This can happen either due to bugs in the get_hw_state
8950 * functions or because the pipe is force-enabled due to the
8951 * pipe A quirk. */
8952 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8953 crtc->base.base.id,
8954 crtc->base.enabled ? "enabled" : "disabled",
8955 crtc->active ? "enabled" : "disabled");
8956
8957 crtc->base.enabled = crtc->active;
8958
8959 /* Because we only establish the connector -> encoder ->
8960 * crtc links if something is active, this means the
8961 * crtc is now deactivated. Break the links. connector
8962 * -> encoder links are only establish when things are
8963 * actually up, hence no need to break them. */
8964 WARN_ON(crtc->active);
8965
8966 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8967 WARN_ON(encoder->connectors_active);
8968 encoder->base.crtc = NULL;
8969 }
8970 }
8971}
8972
8973static void intel_sanitize_encoder(struct intel_encoder *encoder)
8974{
8975 struct intel_connector *connector;
8976 struct drm_device *dev = encoder->base.dev;
8977
8978 /* We need to check both for a crtc link (meaning that the
8979 * encoder is active and trying to read from a pipe) and the
8980 * pipe itself being active. */
8981 bool has_active_crtc = encoder->base.crtc &&
8982 to_intel_crtc(encoder->base.crtc)->active;
8983
8984 if (encoder->connectors_active && !has_active_crtc) {
8985 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8986 encoder->base.base.id,
8987 drm_get_encoder_name(&encoder->base));
8988
8989 /* Connector is active, but has no active pipe. This is
8990 * fallout from our resume register restoring. Disable
8991 * the encoder manually again. */
8992 if (encoder->base.crtc) {
8993 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8994 encoder->base.base.id,
8995 drm_get_encoder_name(&encoder->base));
8996 encoder->disable(encoder);
8997 }
8998
8999 /* Inconsistent output/port/pipe state happens presumably due to
9000 * a bug in one of the get_hw_state functions. Or someplace else
9001 * in our code, like the register restore mess on resume. Clamp
9002 * things to off as a safer default. */
9003 list_for_each_entry(connector,
9004 &dev->mode_config.connector_list,
9005 base.head) {
9006 if (connector->encoder != encoder)
9007 continue;
9008
9009 intel_connector_break_all_links(connector);
9010 }
9011 }
9012 /* Enabled encoders without active connectors will be fixed in
9013 * the crtc fixup. */
9014}
9015
9016/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9017 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009018void intel_modeset_setup_hw_state(struct drm_device *dev,
9019 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009020{
9021 struct drm_i915_private *dev_priv = dev->dev_private;
9022 enum pipe pipe;
9023 u32 tmp;
9024 struct intel_crtc *crtc;
9025 struct intel_encoder *encoder;
9026 struct intel_connector *connector;
9027
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009028 if (IS_HASWELL(dev)) {
9029 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9030
9031 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9032 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9033 case TRANS_DDI_EDP_INPUT_A_ON:
9034 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9035 pipe = PIPE_A;
9036 break;
9037 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9038 pipe = PIPE_B;
9039 break;
9040 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9041 pipe = PIPE_C;
9042 break;
9043 }
9044
9045 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9046 crtc->cpu_transcoder = TRANSCODER_EDP;
9047
9048 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9049 pipe_name(pipe));
9050 }
9051 }
9052
Daniel Vetter24929352012-07-02 20:28:59 +02009053 for_each_pipe(pipe) {
9054 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9055
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009056 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009057 if (tmp & PIPECONF_ENABLE)
9058 crtc->active = true;
9059 else
9060 crtc->active = false;
9061
9062 crtc->base.enabled = crtc->active;
9063
9064 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9065 crtc->base.base.id,
9066 crtc->active ? "enabled" : "disabled");
9067 }
9068
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009069 if (IS_HASWELL(dev))
9070 intel_ddi_setup_hw_pll_state(dev);
9071
Daniel Vetter24929352012-07-02 20:28:59 +02009072 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9073 base.head) {
9074 pipe = 0;
9075
9076 if (encoder->get_hw_state(encoder, &pipe)) {
9077 encoder->base.crtc =
9078 dev_priv->pipe_to_crtc_mapping[pipe];
9079 } else {
9080 encoder->base.crtc = NULL;
9081 }
9082
9083 encoder->connectors_active = false;
9084 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9085 encoder->base.base.id,
9086 drm_get_encoder_name(&encoder->base),
9087 encoder->base.crtc ? "enabled" : "disabled",
9088 pipe);
9089 }
9090
9091 list_for_each_entry(connector, &dev->mode_config.connector_list,
9092 base.head) {
9093 if (connector->get_hw_state(connector)) {
9094 connector->base.dpms = DRM_MODE_DPMS_ON;
9095 connector->encoder->connectors_active = true;
9096 connector->base.encoder = &connector->encoder->base;
9097 } else {
9098 connector->base.dpms = DRM_MODE_DPMS_OFF;
9099 connector->base.encoder = NULL;
9100 }
9101 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9102 connector->base.base.id,
9103 drm_get_connector_name(&connector->base),
9104 connector->base.encoder ? "enabled" : "disabled");
9105 }
9106
9107 /* HW state is read out, now we need to sanitize this mess. */
9108 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9109 base.head) {
9110 intel_sanitize_encoder(encoder);
9111 }
9112
9113 for_each_pipe(pipe) {
9114 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9115 intel_sanitize_crtc(crtc);
9116 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009117
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009118 if (force_restore) {
9119 for_each_pipe(pipe) {
9120 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9121 intel_set_mode(&crtc->base, &crtc->base.mode,
9122 crtc->base.x, crtc->base.y, crtc->base.fb);
9123 }
9124 } else {
9125 intel_modeset_update_staged_output_state(dev);
9126 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009127
9128 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009129
9130 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009131}
9132
9133void intel_modeset_gem_init(struct drm_device *dev)
9134{
Chris Wilson1833b132012-05-09 11:56:28 +01009135 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009136
9137 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009138
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009139 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009140}
9141
9142void intel_modeset_cleanup(struct drm_device *dev)
9143{
Jesse Barnes652c3932009-08-17 13:31:43 -07009144 struct drm_i915_private *dev_priv = dev->dev_private;
9145 struct drm_crtc *crtc;
9146 struct intel_crtc *intel_crtc;
9147
Keith Packardf87ea762010-10-03 19:36:26 -07009148 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009149 mutex_lock(&dev->struct_mutex);
9150
Jesse Barnes723bfd72010-10-07 16:01:13 -07009151 intel_unregister_dsm_handler();
9152
9153
Jesse Barnes652c3932009-08-17 13:31:43 -07009154 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9155 /* Skip inactive CRTCs */
9156 if (!crtc->fb)
9157 continue;
9158
9159 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009160 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009161 }
9162
Chris Wilson973d04f2011-07-08 12:22:37 +01009163 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009164
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009165 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009166
Daniel Vetter930ebb42012-06-29 23:32:16 +02009167 ironlake_teardown_rc6(dev);
9168
Jesse Barnes57f350b2012-03-28 13:39:25 -07009169 if (IS_VALLEYVIEW(dev))
9170 vlv_init_dpio(dev);
9171
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009172 mutex_unlock(&dev->struct_mutex);
9173
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009174 /* Disable the irq before mode object teardown, for the irq might
9175 * enqueue unpin/hotplug work. */
9176 drm_irq_uninstall(dev);
9177 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009178 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009179
Chris Wilson1630fe72011-07-08 12:22:42 +01009180 /* flush any delayed tasks or pending work */
9181 flush_scheduled_work();
9182
Jesse Barnes79e53942008-11-07 14:24:08 -08009183 drm_mode_config_cleanup(dev);
9184}
9185
Dave Airlie28d52042009-09-21 14:33:58 +10009186/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009187 * Return which encoder is currently attached for connector.
9188 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009189struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009190{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009191 return &intel_attached_encoder(connector)->base;
9192}
Jesse Barnes79e53942008-11-07 14:24:08 -08009193
Chris Wilsondf0e9242010-09-09 16:20:55 +01009194void intel_connector_attach_encoder(struct intel_connector *connector,
9195 struct intel_encoder *encoder)
9196{
9197 connector->encoder = encoder;
9198 drm_mode_connector_attach_encoder(&connector->base,
9199 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009200}
Dave Airlie28d52042009-09-21 14:33:58 +10009201
9202/*
9203 * set vga decode state - true == enable VGA decode
9204 */
9205int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9206{
9207 struct drm_i915_private *dev_priv = dev->dev_private;
9208 u16 gmch_ctrl;
9209
9210 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9211 if (state)
9212 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9213 else
9214 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9215 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9216 return 0;
9217}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009218
9219#ifdef CONFIG_DEBUG_FS
9220#include <linux/seq_file.h>
9221
9222struct intel_display_error_state {
9223 struct intel_cursor_error_state {
9224 u32 control;
9225 u32 position;
9226 u32 base;
9227 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009228 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009229
9230 struct intel_pipe_error_state {
9231 u32 conf;
9232 u32 source;
9233
9234 u32 htotal;
9235 u32 hblank;
9236 u32 hsync;
9237 u32 vtotal;
9238 u32 vblank;
9239 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009240 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009241
9242 struct intel_plane_error_state {
9243 u32 control;
9244 u32 stride;
9245 u32 size;
9246 u32 pos;
9247 u32 addr;
9248 u32 surface;
9249 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009250 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009251};
9252
9253struct intel_display_error_state *
9254intel_display_capture_error_state(struct drm_device *dev)
9255{
Akshay Joshi0206e352011-08-16 15:34:10 -04009256 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009257 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009258 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009259 int i;
9260
9261 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9262 if (error == NULL)
9263 return NULL;
9264
Damien Lespiau52331302012-08-15 19:23:25 +01009265 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009266 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9267
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009268 error->cursor[i].control = I915_READ(CURCNTR(i));
9269 error->cursor[i].position = I915_READ(CURPOS(i));
9270 error->cursor[i].base = I915_READ(CURBASE(i));
9271
9272 error->plane[i].control = I915_READ(DSPCNTR(i));
9273 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9274 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009275 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009276 error->plane[i].addr = I915_READ(DSPADDR(i));
9277 if (INTEL_INFO(dev)->gen >= 4) {
9278 error->plane[i].surface = I915_READ(DSPSURF(i));
9279 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9280 }
9281
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009282 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009283 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009284 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9285 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9286 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9287 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9288 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9289 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009290 }
9291
9292 return error;
9293}
9294
9295void
9296intel_display_print_error_state(struct seq_file *m,
9297 struct drm_device *dev,
9298 struct intel_display_error_state *error)
9299{
Damien Lespiau52331302012-08-15 19:23:25 +01009300 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009301 int i;
9302
Damien Lespiau52331302012-08-15 19:23:25 +01009303 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9304 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009305 seq_printf(m, "Pipe [%d]:\n", i);
9306 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9307 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9308 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9309 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9310 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9311 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9312 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9313 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9314
9315 seq_printf(m, "Plane [%d]:\n", i);
9316 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9317 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9318 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9319 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9320 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9321 if (INTEL_INFO(dev)->gen >= 4) {
9322 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9323 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9324 }
9325
9326 seq_printf(m, "Cursor [%d]:\n", i);
9327 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9328 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9329 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9330 }
9331}
9332#endif