blob: a00ee3da632fea81329fe6c5298f665282d1b2ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* General customization:
46 */
47
48#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
49
50#define DRIVER_NAME "i915"
51#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070052#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Jesse Barnes317c35d2008-08-25 15:11:06 -070054enum pipe {
55 PIPE_A = 0,
56 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080057 PIPE_C,
58 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070059};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070061
Paulo Zanonia5c961d2012-10-24 15:59:34 -020062enum transcoder {
63 TRANSCODER_A = 0,
64 TRANSCODER_B,
65 TRANSCODER_C,
66 TRANSCODER_EDP = 0xF,
67};
68#define transcoder_name(t) ((t) + 'A')
69
Jesse Barnes80824002009-09-10 15:28:06 -070070enum plane {
71 PLANE_A = 0,
72 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080073 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070074};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080076
Eugeni Dodonov2b139522012-03-29 12:32:22 -030077enum port {
78 PORT_A = 0,
79 PORT_B,
80 PORT_C,
81 PORT_D,
82 PORT_E,
83 I915_MAX_PORTS
84};
85#define port_name(p) ((p) + 'A')
86
Chris Wilson2a2d5482012-12-03 11:49:06 +000087#define I915_GEM_GPU_DOMAINS \
88 (I915_GEM_DOMAIN_RENDER | \
89 I915_GEM_DOMAIN_SAMPLER | \
90 I915_GEM_DOMAIN_COMMAND | \
91 I915_GEM_DOMAIN_INSTRUCTION | \
92 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070093
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080094#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
95
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020096#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
97 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
98 if ((intel_encoder)->base.crtc == (__crtc))
99
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100100struct intel_pch_pll {
101 int refcount; /* count of number of CRTCs sharing this PLL */
102 int active; /* count of number of active CRTCs (i.e. DPMS on) */
103 bool on; /* is the PLL actually active? Disabled during modeset */
104 int pll_reg;
105 int fp0_reg;
106 int fp1_reg;
107};
108#define I915_NUM_PLLS 2
109
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300110struct intel_ddi_plls {
111 int spll_refcount;
112 int wrpll1_refcount;
113 int wrpll2_refcount;
114};
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/* Interface history:
117 *
118 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100119 * 1.2: Add Power Management
120 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100121 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000122 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000123 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
124 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 */
126#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000127#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define DRIVER_PATCHLEVEL 0
129
Eric Anholt673a3942008-07-30 12:06:12 -0700130#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100131#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100132#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700133
Dave Airlie71acb5e2008-12-30 20:31:46 +1000134#define I915_GEM_PHYS_CURSOR_0 1
135#define I915_GEM_PHYS_CURSOR_1 2
136#define I915_GEM_PHYS_OVERLAY_REGS 3
137#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
138
139struct drm_i915_gem_phys_object {
140 int id;
141 struct page **page_list;
142 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000144};
145
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700146struct opregion_header;
147struct opregion_acpi;
148struct opregion_swsci;
149struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800150struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700151
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100152struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700153 struct opregion_header __iomem *header;
154 struct opregion_acpi __iomem *acpi;
155 struct opregion_swsci __iomem *swsci;
156 struct opregion_asle __iomem *asle;
157 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000158 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100159};
Chris Wilson44834a62010-08-19 16:09:23 +0100160#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100161
Chris Wilson6ef3d422010-08-04 20:26:07 +0100162struct intel_overlay;
163struct intel_overlay_error_state;
164
Dave Airlie7c1c2872008-11-28 14:22:24 +1000165struct drm_i915_master_private {
166 drm_local_map_t *sarea;
167 struct _drm_i915_sarea *sarea_priv;
168};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800169#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200170#define I915_MAX_NUM_FENCES 16
171/* 16 fences + sign bit for FENCE_REG_NONE */
172#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800173
174struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200175 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000176 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100177 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800178};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000179
yakui_zhao9b9d1722009-05-31 17:17:17 +0800180struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100181 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800182 u8 dvo_port;
183 u8 slave_addr;
184 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100185 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400186 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800187};
188
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000189struct intel_display_error_state;
190
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700191struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200192 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700193 u32 eir;
194 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700195 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700196 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700197 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800198 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100199 u32 tail[I915_NUM_RINGS];
200 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100201 u32 ipeir[I915_NUM_RINGS];
202 u32 ipehr[I915_NUM_RINGS];
203 u32 instdone[I915_NUM_RINGS];
204 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100205 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000206 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100207 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100208 /* our own tracking of ring head and tail */
209 u32 cpu_ring_head[I915_NUM_RINGS];
210 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100211 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700212 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100213 u32 instpm[I915_NUM_RINGS];
214 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700215 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100216 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000217 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100218 u32 fault_reg[I915_NUM_RINGS];
219 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100220 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200221 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700222 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000223 struct drm_i915_error_ring {
224 struct drm_i915_error_object {
225 int page_count;
226 u32 gtt_offset;
227 u32 *pages[0];
228 } *ringbuffer, *batchbuffer;
229 struct drm_i915_error_request {
230 long jiffies;
231 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000232 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000233 } *requests;
234 int num_requests;
235 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000236 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000237 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000238 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100239 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000240 u32 gtt_offset;
241 u32 read_domains;
242 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200243 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000244 s32 pinned:2;
245 u32 tiling:2;
246 u32 dirty:1;
247 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100248 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700249 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000250 } *active_bo, *pinned_bo;
251 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100252 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000253 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700254};
255
Jesse Barnese70236a2009-09-21 10:42:27 -0700256struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400257 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700258 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
259 void (*disable_fbc)(struct drm_device *dev);
260 int (*get_display_clock_speed)(struct drm_device *dev);
261 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000262 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800263 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
264 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300265 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
266 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200267 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700268 int (*crtc_mode_set)(struct drm_crtc *crtc,
269 struct drm_display_mode *mode,
270 struct drm_display_mode *adjusted_mode,
271 int x, int y,
272 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200273 void (*crtc_enable)(struct drm_crtc *crtc);
274 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100275 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800276 void (*write_eld)(struct drm_connector *connector,
277 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700278 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700279 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700280 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
281 struct drm_framebuffer *fb,
282 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700283 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
284 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700285 /* clock updates for mode set */
286 /* cursor updates */
287 /* render clock increase/decrease */
288 /* display clock increase/decrease */
289 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700290};
291
Chris Wilson990bbda2012-07-02 11:51:02 -0300292struct drm_i915_gt_funcs {
293 void (*force_wake_get)(struct drm_i915_private *dev_priv);
294 void (*force_wake_put)(struct drm_i915_private *dev_priv);
295};
296
Daniel Vetterc96ea642012-08-08 22:01:51 +0200297#define DEV_INFO_FLAGS \
298 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
303 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
305 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
306 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
307 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
308 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
309 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
310 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
311 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
312 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
315 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
316 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
317 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
318 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
319 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
320 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
321 DEV_INFO_FLAG(has_llc)
322
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500323struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100324 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 u8 is_mobile:1;
326 u8 is_i85x:1;
327 u8 is_i915g:1;
328 u8 is_i945gm:1;
329 u8 is_g33:1;
330 u8 need_gfx_hws:1;
331 u8 is_g4x:1;
332 u8 is_pineview:1;
333 u8 is_broadwater:1;
334 u8 is_crestline:1;
335 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700336 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200337 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300338 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 u8 has_fbc:1;
340 u8 has_pipe_cxsr:1;
341 u8 has_hotplug:1;
342 u8 cursor_needs_physical:1;
343 u8 has_overlay:1;
344 u8 overlay_needs_physical:1;
345 u8 supports_tv:1;
346 u8 has_bsd_ring:1;
347 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200348 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500349};
350
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100351#define I915_PPGTT_PD_ENTRIES 512
352#define I915_PPGTT_PT_ENTRIES 1024
353struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700354 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100355 unsigned num_pd_entries;
356 struct page **pt_pages;
357 uint32_t pd_offset;
358 dma_addr_t *pt_dma_addr;
359 dma_addr_t scratch_page_dma_addr;
360};
361
Ben Widawsky40521052012-06-04 14:42:43 -0700362
363/* This must match up with the value previously used for execbuf2.rsvd1. */
364#define DEFAULT_CONTEXT_ID 0
365struct i915_hw_context {
366 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700367 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700368 struct drm_i915_file_private *file_priv;
369 struct intel_ring_buffer *ring;
370 struct drm_i915_gem_object *obj;
371};
372
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800373enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100374 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800375 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
376 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
377 FBC_MODE_TOO_LARGE, /* mode too large for compression */
378 FBC_BAD_PLANE, /* fbc not supported on plane */
379 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700380 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700381 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800382};
383
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800384enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300385 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800386 PCH_IBX, /* Ibexpeak PCH */
387 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300388 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800389};
390
Jesse Barnesb690e962010-07-19 13:53:12 -0700391#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700392#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100393#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700394
Dave Airlie8be48d92010-03-30 05:34:14 +0000395struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100396struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000397
Daniel Vetterc2b91522012-02-14 22:37:19 +0100398struct intel_gmbus {
399 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000400 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100401 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100402 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100403 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100404 struct drm_i915_private *dev_priv;
405};
406
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100407struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000408 u8 saveLBB;
409 u32 saveDSPACNTR;
410 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000411 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000412 u32 savePIPEACONF;
413 u32 savePIPEBCONF;
414 u32 savePIPEASRC;
415 u32 savePIPEBSRC;
416 u32 saveFPA0;
417 u32 saveFPA1;
418 u32 saveDPLL_A;
419 u32 saveDPLL_A_MD;
420 u32 saveHTOTAL_A;
421 u32 saveHBLANK_A;
422 u32 saveHSYNC_A;
423 u32 saveVTOTAL_A;
424 u32 saveVBLANK_A;
425 u32 saveVSYNC_A;
426 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000427 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800428 u32 saveTRANS_HTOTAL_A;
429 u32 saveTRANS_HBLANK_A;
430 u32 saveTRANS_HSYNC_A;
431 u32 saveTRANS_VTOTAL_A;
432 u32 saveTRANS_VBLANK_A;
433 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000434 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000435 u32 saveDSPASTRIDE;
436 u32 saveDSPASIZE;
437 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700438 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveDSPASURF;
440 u32 saveDSPATILEOFF;
441 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700442 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000443 u32 saveBLC_PWM_CTL;
444 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800445 u32 saveBLC_CPU_PWM_CTL;
446 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000447 u32 saveFPB0;
448 u32 saveFPB1;
449 u32 saveDPLL_B;
450 u32 saveDPLL_B_MD;
451 u32 saveHTOTAL_B;
452 u32 saveHBLANK_B;
453 u32 saveHSYNC_B;
454 u32 saveVTOTAL_B;
455 u32 saveVBLANK_B;
456 u32 saveVSYNC_B;
457 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000458 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800459 u32 saveTRANS_HTOTAL_B;
460 u32 saveTRANS_HBLANK_B;
461 u32 saveTRANS_HSYNC_B;
462 u32 saveTRANS_VTOTAL_B;
463 u32 saveTRANS_VBLANK_B;
464 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000465 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 saveDSPBSTRIDE;
467 u32 saveDSPBSIZE;
468 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700469 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000470 u32 saveDSPBSURF;
471 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700472 u32 saveVGA0;
473 u32 saveVGA1;
474 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000475 u32 saveVGACNTRL;
476 u32 saveADPA;
477 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700478 u32 savePP_ON_DELAYS;
479 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000480 u32 saveDVOA;
481 u32 saveDVOB;
482 u32 saveDVOC;
483 u32 savePP_ON;
484 u32 savePP_OFF;
485 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700486 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 savePFIT_CONTROL;
488 u32 save_palette_a[256];
489 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700490 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000491 u32 saveFBC_CFB_BASE;
492 u32 saveFBC_LL_BASE;
493 u32 saveFBC_CONTROL;
494 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000495 u32 saveIER;
496 u32 saveIIR;
497 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800498 u32 saveDEIER;
499 u32 saveDEIMR;
500 u32 saveGTIER;
501 u32 saveGTIMR;
502 u32 saveFDI_RXA_IMR;
503 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800504 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800505 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000506 u32 saveSWF0[16];
507 u32 saveSWF1[16];
508 u32 saveSWF2[3];
509 u8 saveMSR;
510 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800511 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000512 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000513 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000514 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000515 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200516 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000517 u32 saveCURACNTR;
518 u32 saveCURAPOS;
519 u32 saveCURABASE;
520 u32 saveCURBCNTR;
521 u32 saveCURBPOS;
522 u32 saveCURBBASE;
523 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 u32 saveDP_B;
525 u32 saveDP_C;
526 u32 saveDP_D;
527 u32 savePIPEA_GMCH_DATA_M;
528 u32 savePIPEB_GMCH_DATA_M;
529 u32 savePIPEA_GMCH_DATA_N;
530 u32 savePIPEB_GMCH_DATA_N;
531 u32 savePIPEA_DP_LINK_M;
532 u32 savePIPEB_DP_LINK_M;
533 u32 savePIPEA_DP_LINK_N;
534 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800535 u32 saveFDI_RXA_CTL;
536 u32 saveFDI_TXA_CTL;
537 u32 saveFDI_RXB_CTL;
538 u32 saveFDI_TXB_CTL;
539 u32 savePFA_CTL_1;
540 u32 savePFB_CTL_1;
541 u32 savePFA_WIN_SZ;
542 u32 savePFB_WIN_SZ;
543 u32 savePFA_WIN_POS;
544 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000545 u32 savePCH_DREF_CONTROL;
546 u32 saveDISP_ARB_CTL;
547 u32 savePIPEA_DATA_M1;
548 u32 savePIPEA_DATA_N1;
549 u32 savePIPEA_LINK_M1;
550 u32 savePIPEA_LINK_N1;
551 u32 savePIPEB_DATA_M1;
552 u32 savePIPEB_DATA_N1;
553 u32 savePIPEB_LINK_M1;
554 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000555 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400556 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100557};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100558
559struct intel_gen6_power_mgmt {
560 struct work_struct work;
561 u32 pm_iir;
562 /* lock - irqsave spinlock that protectects the work_struct and
563 * pm_iir. */
564 spinlock_t lock;
565
566 /* The below variables an all the rps hw state are protected by
567 * dev->struct mutext. */
568 u8 cur_delay;
569 u8 min_delay;
570 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700571
572 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700573
574 /*
575 * Protects RPS/RC6 register access and PCU communication.
576 * Must be taken after struct_mutex if nested.
577 */
578 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100579};
580
Daniel Vetter1a240d42012-11-29 22:18:51 +0100581/* defined intel_pm.c */
582extern spinlock_t mchdev_lock;
583
Daniel Vetterc85aa882012-11-02 19:55:03 +0100584struct intel_ilk_power_mgmt {
585 u8 cur_delay;
586 u8 min_delay;
587 u8 max_delay;
588 u8 fmax;
589 u8 fstart;
590
591 u64 last_count1;
592 unsigned long last_time1;
593 unsigned long chipset_power;
594 u64 last_count2;
595 struct timespec last_time2;
596 unsigned long gfx_power;
597 u8 corr;
598
599 int c_m;
600 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100601
602 struct drm_i915_gem_object *pwrctx;
603 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100604};
605
Daniel Vetter231f42a2012-11-02 19:55:05 +0100606struct i915_dri1_state {
607 unsigned allow_batchbuffer : 1;
608 u32 __iomem *gfx_hws_cpu_addr;
609
610 unsigned int cpp;
611 int back_offset;
612 int front_offset;
613 int current_page;
614 int page_flipping;
615
616 uint32_t counter;
617};
618
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100619struct intel_l3_parity {
620 u32 *remap_info;
621 struct work_struct error_work;
622};
623
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100624typedef struct drm_i915_private {
625 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000626 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100627
628 const struct intel_device_info *info;
629
630 int relative_constants_mode;
631
632 void __iomem *regs;
633
634 struct drm_i915_gt_funcs gt;
635 /** gt_fifo_count and the subsequent register write are synchronized
636 * with dev->struct_mutex. */
637 unsigned gt_fifo_count;
638 /** forcewake_count is protected by gt_lock */
639 unsigned forcewake_count;
640 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800641 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100642
643 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
644
Daniel Vetter28c70f12012-12-01 13:53:45 +0100645
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100646 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
647 * controller on different i2c buses. */
648 struct mutex gmbus_mutex;
649
650 /**
651 * Base address of the gmbus and gpio block.
652 */
653 uint32_t gpio_mmio_base;
654
Daniel Vetter28c70f12012-12-01 13:53:45 +0100655 wait_queue_head_t gmbus_wait_queue;
656
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100657 struct pci_dev *bridge_dev;
658 struct intel_ring_buffer ring[I915_NUM_RINGS];
659 uint32_t next_seqno;
660
661 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100662 struct resource mch_res;
663
664 atomic_t irq_received;
665
666 /* protects the irq masks */
667 spinlock_t irq_lock;
668
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100669 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
670 struct pm_qos_request pm_qos;
671
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100672 /* DPIO indirect register protection */
673 spinlock_t dpio_lock;
674
675 /** Cached value of IMR to avoid reads in updating the bitfield */
676 u32 pipestat[2];
677 u32 irq_mask;
678 u32 gt_irq_mask;
679 u32 pch_irq_mask;
680
681 u32 hotplug_supported_mask;
682 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100683 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100684
685 int num_pipe;
686 int num_pch_pll;
687
688 /* For hangcheck timer */
689#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
690#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
691 struct timer_list hangcheck_timer;
692 int hangcheck_count;
693 uint32_t last_acthd[I915_NUM_RINGS];
694 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
695
696 unsigned int stop_rings;
697
698 unsigned long cfb_size;
699 unsigned int cfb_fb;
700 enum plane cfb_plane;
701 int cfb_y;
702 struct intel_fbc_work *fbc_work;
703
704 struct intel_opregion opregion;
705
706 /* overlay */
707 struct intel_overlay *overlay;
708 bool sprite_scaling_enabled;
709
710 /* LVDS info */
711 int backlight_level; /* restore backlight to this value */
712 bool backlight_enabled;
713 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
714 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
715
716 /* Feature bits from the VBIOS */
717 unsigned int int_tv_support:1;
718 unsigned int lvds_dither:1;
719 unsigned int lvds_vbt:1;
720 unsigned int int_crt_support:1;
721 unsigned int lvds_use_ssc:1;
722 unsigned int display_clock_mode:1;
723 int lvds_ssc_freq;
724 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100725 struct {
726 int rate;
727 int lanes;
728 int preemphasis;
729 int vswing;
730
731 bool initialized;
732 bool support;
733 int bpp;
734 struct edp_power_seq pps;
735 } edp;
736 bool no_aux_handshake;
737
738 int crt_ddc_pin;
739 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
740 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
741 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
742
743 unsigned int fsb_freq, mem_freq, is_ddr3;
744
745 spinlock_t error_lock;
746 /* Protected by dev->error_lock. */
747 struct drm_i915_error_state *first_error;
748 struct work_struct error_work;
749 struct completion error_completion;
750 struct workqueue_struct *wq;
751
752 /* Display functions */
753 struct drm_i915_display_funcs display;
754
755 /* PCH chipset type */
756 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200757 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100758
759 unsigned long quirks;
760
761 /* Register state */
762 bool modeset_on_lid;
Eric Anholt673a3942008-07-30 12:06:12 -0700763
764 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200765 /** Bridge to intel-gtt-ko */
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800766 struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200767 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000768 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200769 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700770 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100771 /** List of all objects in gtt_space. Used to restore gtt
772 * mappings on resume */
Chris Wilson6c085a72012-08-20 11:40:46 +0200773 struct list_head bound_list;
774 /**
775 * List of objects which are not bound to the GTT (thus
776 * are idle and not used by the GPU) but still have
777 * (presumably uncached) pages still attached.
778 */
779 struct list_head unbound_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000780
781 /** Usable portion of the GTT for GEM */
782 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200783 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000784 unsigned long gtt_end;
Chris Wilsone12a2d52012-11-15 11:32:18 +0000785 unsigned long stolen_base; /* limited to low memory (32-bit) */
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Keith Packard0839ccb2008-10-30 19:38:48 -0700787 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200788 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800789 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700790
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100791 /** PPGTT used for aliasing the PPGTT with the GTT */
792 struct i915_hw_ppgtt *aliasing_ppgtt;
793
Chris Wilson17250b72010-10-28 12:51:39 +0100794 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100795
Eric Anholt673a3942008-07-30 12:06:12 -0700796 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100797 * List of objects currently involved in rendering.
798 *
799 * Includes buffers having the contents of their GPU caches
800 * flushed, not necessarily primitives. last_rendering_seqno
801 * represents when the rendering involved will be completed.
802 *
803 * A reference is held on the buffer while on this list.
804 */
805 struct list_head active_list;
806
807 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700808 * LRU list of objects which are not in the ringbuffer and
809 * are ready to unbind, but are still in the GTT.
810 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800811 * last_rendering_seqno is 0 while an object is in this list.
812 *
Eric Anholt673a3942008-07-30 12:06:12 -0700813 * A reference is not held on the buffer while on this list,
814 * as merely being GTT-bound shouldn't prevent its being
815 * freed, and we'll pull it off the list in the free path.
816 */
817 struct list_head inactive_list;
818
Eric Anholta09ba7f2009-08-29 12:49:51 -0700819 /** LRU list of objects with fence regs on them. */
820 struct list_head fence_list;
821
Eric Anholt673a3942008-07-30 12:06:12 -0700822 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700823 * We leave the user IRQ off as much as possible,
824 * but this means that requests will finish and never
825 * be retired once the system goes idle. Set a timer to
826 * fire periodically while the ring is running. When it
827 * fires, go retire requests.
828 */
829 struct delayed_work retire_work;
830
Eric Anholt673a3942008-07-30 12:06:12 -0700831 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000832 * Are we in a non-interruptible section of code like
833 * modesetting?
834 */
835 bool interruptible;
836
837 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700838 * Flag if the X Server, and thus DRM, is not currently in
839 * control of the device.
840 *
841 * This is set between LeaveVT and EnterVT. It needs to be
842 * replaced with a semaphore. It also needs to be
843 * transitioned away from for kernel modesetting.
844 */
845 int suspended;
846
847 /**
848 * Flag if the hardware appears to be wedged.
849 *
850 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300851 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700852 * every pending request fail
853 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400854 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700855
856 /** Bit 6 swizzling required for X tiling */
857 uint32_t bit_6_swizzle_x;
858 /** Bit 6 swizzling required for Y tiling */
859 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000860
861 /* storage for physical objects */
862 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100863
Chris Wilson73aa8082010-09-30 11:46:12 +0100864 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100865 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000866 size_t mappable_gtt_total;
867 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100868 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700869 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200870
Daniel Vetter87813422012-05-02 11:49:32 +0200871 /* Kernel Modesetting */
872
yakui_zhao9b9d1722009-05-31 17:17:17 +0800873 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800874 /* indicate whether the LVDS_BORDER should be enabled or not */
875 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100876 /* Panel fitter placement and size for Ironlake+ */
877 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700878
Jesse Barnes27f82272011-09-02 12:54:37 -0700879 struct drm_crtc *plane_to_crtc_mapping[3];
880 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500881 wait_queue_head_t pending_flip_queue;
882
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100883 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300884 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100885
Jesse Barnes652c3932009-08-17 13:31:43 -0700886 /* Reclocking support */
887 bool render_reclock_avail;
888 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000889 /* indicates the reduced downclock for LVDS*/
890 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700891 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800892 int child_dev_num;
893 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800894
Zhenyu Wangc48044112009-12-17 14:48:43 +0800895 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800896
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100897 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200898
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200899 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100900 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200901
Daniel Vetter20e4d402012-08-08 23:35:39 +0200902 /* ilk-only ips/rps state. Everything in here is protected by the global
903 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100904 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800905
906 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000907
Jesse Barnes20bf3772010-04-21 11:39:22 -0700908 struct drm_mm_node *compressed_fb;
909 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700910
Chris Wilsonae681d92010-10-01 14:57:56 +0100911 unsigned long last_gpu_reset;
912
Dave Airlie8be48d92010-03-30 05:34:14 +0000913 /* list of fbdev register on this device */
914 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000915
Jesse Barnes073f34d2012-11-02 11:13:59 -0700916 /*
917 * The console may be contended at resume, but we don't
918 * want it to block on it.
919 */
920 struct work_struct console_resume_work;
921
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200922 struct backlight_device *backlight;
923
Chris Wilsone953fd72011-02-21 22:23:52 +0000924 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100925 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700926
Ben Widawsky254f9652012-06-04 14:42:42 -0700927 bool hw_contexts_disabled;
928 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100929
930 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +0100931
932 /* Old dri1 support infrastructure, beware the dragons ya fools entering
933 * here! */
934 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935} drm_i915_private_t;
936
Chris Wilsonb4519512012-05-11 14:29:30 +0100937/* Iterate over initialised rings */
938#define for_each_ring(ring__, dev_priv__, i__) \
939 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
940 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
941
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800942enum hdmi_force_audio {
943 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
944 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
945 HDMI_AUDIO_AUTO, /* trust EDID */
946 HDMI_AUDIO_ON, /* force turn on HDMI audio */
947};
948
Chris Wilson93dfb402011-03-29 16:59:50 -0700949enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +0100950 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -0700951 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +0100952 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -0700953};
954
Chris Wilsoned2f3452012-11-15 11:32:19 +0000955#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
956
Chris Wilson37e680a2012-06-07 15:38:42 +0100957struct drm_i915_gem_object_ops {
958 /* Interface between the GEM object and its backing storage.
959 * get_pages() is called once prior to the use of the associated set
960 * of pages before to binding them into the GTT, and put_pages() is
961 * called after we no longer need them. As we expect there to be
962 * associated cost with migrating pages between the backing storage
963 * and making them available for the GPU (e.g. clflush), we may hold
964 * onto the pages after they are no longer referenced by the GPU
965 * in case they may be used again shortly (for example migrating the
966 * pages to a different memory domain within the GTT). put_pages()
967 * will therefore most likely be called when the object itself is
968 * being released or under memory pressure (where we attempt to
969 * reap pages for the shrinker).
970 */
971 int (*get_pages)(struct drm_i915_gem_object *);
972 void (*put_pages)(struct drm_i915_gem_object *);
973};
974
Eric Anholt673a3942008-07-30 12:06:12 -0700975struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000976 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700977
Chris Wilson37e680a2012-06-07 15:38:42 +0100978 const struct drm_i915_gem_object_ops *ops;
979
Eric Anholt673a3942008-07-30 12:06:12 -0700980 /** Current space allocated to this object in the GTT, if any. */
981 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000982 /** Stolen memory for this object, instead of being backed by shmem. */
983 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100984 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700985
Chris Wilson65ce3022012-07-20 12:41:02 +0100986 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100987 struct list_head ring_list;
988 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000989 /** This object's place in the batchbuffer or on the eviction list */
990 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700991
992 /**
Chris Wilson65ce3022012-07-20 12:41:02 +0100993 * This is set if the object is on the active lists (has pending
994 * rendering and so a non-zero seqno), and is not set if it i s on
995 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -0700996 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400997 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700998
999 /**
1000 * This is set if the object has been written to since last bound
1001 * to the GTT
1002 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001003 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001004
1005 /**
1006 * Fence register bits (if any) for this object. Will be set
1007 * as needed when mapped into the GTT.
1008 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001009 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001010 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001011
1012 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001013 * Advice: are the backing pages purgeable?
1014 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001015 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001016
1017 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001018 * Current tiling mode for the object.
1019 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001020 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001021 /**
1022 * Whether the tiling parameters for the currently associated fence
1023 * register have changed. Note that for the purposes of tracking
1024 * tiling changes we also treat the unfenced register, the register
1025 * slot that the object occupies whilst it executes a fenced
1026 * command (such as BLT on gen2/3), as a "fence".
1027 */
1028 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001029
1030 /** How many users have pinned this object in GTT space. The following
1031 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1032 * (via user_pin_count), execbuffer (objects are not allowed multiple
1033 * times for the same batchbuffer), and the framebuffer code. When
1034 * switching/pageflipping, the framebuffer code has at most two buffers
1035 * pinned per crtc.
1036 *
1037 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1038 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001039 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001040#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001041
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001042 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001043 * Is the object at the current location in the gtt mappable and
1044 * fenceable? Used to avoid costly recalculations.
1045 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001046 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001047
1048 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001049 * Whether the current gtt mapping needs to be mappable (and isn't just
1050 * mappable by accident). Track pin and fault separate for a more
1051 * accurate mappable working set.
1052 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001053 unsigned int fault_mappable:1;
1054 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001055
Chris Wilsoncaea7472010-11-12 13:53:37 +00001056 /*
1057 * Is the GPU currently using a fence to access this buffer,
1058 */
1059 unsigned int pending_fenced_gpu_access:1;
1060 unsigned int fenced_gpu_access:1;
1061
Chris Wilson93dfb402011-03-29 16:59:50 -07001062 unsigned int cache_level:2;
1063
Daniel Vetter7bddb012012-02-09 17:15:47 +01001064 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001065 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001066 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001067
Chris Wilson9da3da62012-06-01 15:20:22 +01001068 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001069 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001070
Daniel Vetter1286ff72012-05-10 15:25:09 +02001071 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001072 void *dma_buf_vmapping;
1073 int vmapping_count;
1074
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001075 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001076 * Used for performing relocations during execbuffer insertion.
1077 */
1078 struct hlist_node exec_node;
1079 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001080 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001081
1082 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001083 * Current offset of the object in GTT space.
1084 *
1085 * This is the same as gtt_space->start
1086 */
1087 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001088
Chris Wilsoncaea7472010-11-12 13:53:37 +00001089 struct intel_ring_buffer *ring;
1090
Chris Wilson1c293ea2012-04-17 15:31:27 +01001091 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001092 uint32_t last_read_seqno;
1093 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001094 /** Breadcrumb of last fenced GPU access to the buffer. */
1095 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001096
Daniel Vetter778c3542010-05-13 11:49:44 +02001097 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001098 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001099
Eric Anholt280b7132009-03-12 16:56:27 -07001100 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001101 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001102
Jesse Barnes79e53942008-11-07 14:24:08 -08001103 /** User space pin count and filp owning the pin */
1104 uint32_t user_pin_count;
1105 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001106
1107 /** for phy allocated objects */
1108 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001109
1110 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001111 * Number of crtcs where this object is currently the fb, but
1112 * will be page flipped away on the next vblank. When it
1113 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1114 */
1115 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001116};
1117
Daniel Vetter62b8b212010-04-09 19:05:08 +00001118#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001119
Eric Anholt673a3942008-07-30 12:06:12 -07001120/**
1121 * Request queue structure.
1122 *
1123 * The request queue allows us to note sequence numbers that have been emitted
1124 * and may be associated with active buffers to be retired.
1125 *
1126 * By keeping this list, we can avoid having to do questionable
1127 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1128 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1129 */
1130struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001131 /** On Which ring this request was generated */
1132 struct intel_ring_buffer *ring;
1133
Eric Anholt673a3942008-07-30 12:06:12 -07001134 /** GEM sequence number associated with this request. */
1135 uint32_t seqno;
1136
Chris Wilsona71d8d92012-02-15 11:25:36 +00001137 /** Postion in the ringbuffer of the end of the request */
1138 u32 tail;
1139
Eric Anholt673a3942008-07-30 12:06:12 -07001140 /** Time at which this request was emitted, in jiffies. */
1141 unsigned long emitted_jiffies;
1142
Eric Anholtb9624422009-06-03 07:27:35 +00001143 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001144 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001145
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001146 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001147 /** file_priv list entry for this request */
1148 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001149};
1150
1151struct drm_i915_file_private {
1152 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001153 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001154 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001155 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001156 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001157};
1158
Zou Nan haicae58522010-11-09 17:17:32 +08001159#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1160
1161#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1162#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1163#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1164#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1165#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1166#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1167#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1168#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1169#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1170#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1171#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1172#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1173#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1174#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1175#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1176#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1177#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1178#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001179#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001180#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1181 (dev)->pci_device == 0x0152 || \
1182 (dev)->pci_device == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001183#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001184#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001185#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001186#define IS_ULT(dev) (IS_HASWELL(dev) && \
1187 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001188
Jesse Barnes85436692011-04-06 12:11:14 -07001189/*
1190 * The genX designation typically refers to the render engine, so render
1191 * capability related checks should use IS_GEN, while display and other checks
1192 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1193 * chips, etc.).
1194 */
Zou Nan haicae58522010-11-09 17:17:32 +08001195#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1196#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1197#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1198#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1199#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001200#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001201
1202#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1203#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001204#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001205#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1206
Ben Widawsky254f9652012-06-04 14:42:42 -07001207#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001208#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001209
Chris Wilson05394f32010-11-08 19:18:58 +00001210#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001211#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1212
1213/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1214 * rows, which changed the alignment requirements and fence programming.
1215 */
1216#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1217 IS_I915GM(dev)))
1218#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1219#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1220#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1221#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1222#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1223#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1224/* dsparb controlled by hw only */
1225#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1226
1227#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1228#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1229#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001230
Jesse Barneseceae482011-04-06 12:15:08 -07001231#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001232
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001233#define HAS_DDI(dev) (IS_HASWELL(dev))
1234
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001235#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1236#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1237#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1238#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1239#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1240#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1241
Zou Nan haicae58522010-11-09 17:17:32 +08001242#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001243#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001244#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1245#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001246#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001247
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001248#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1249
Ben Widawskyf27b9262012-07-24 20:47:32 -07001250#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001251
Ben Widawskyc8735b02012-09-07 19:43:39 -07001252#define GT_FREQUENCY_MULTIPLIER 50
1253
Chris Wilson05394f32010-11-08 19:18:58 +00001254#include "i915_trace.h"
1255
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001256/**
1257 * RC6 is a special power stage which allows the GPU to enter an very
1258 * low-voltage mode when idle, using down to 0V while at this stage. This
1259 * stage is entered automatically when the GPU is idle when RC6 support is
1260 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1261 *
1262 * There are different RC6 modes available in Intel GPU, which differentiate
1263 * among each other with the latency required to enter and leave RC6 and
1264 * voltage consumed by the GPU in different states.
1265 *
1266 * The combination of the following flags define which states GPU is allowed
1267 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1268 * RC6pp is deepest RC6. Their support by hardware varies according to the
1269 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1270 * which brings the most power savings; deeper states save more power, but
1271 * require higher latency to switch to and wake up.
1272 */
1273#define INTEL_RC6_ENABLE (1<<0)
1274#define INTEL_RC6p_ENABLE (1<<1)
1275#define INTEL_RC6pp_ENABLE (1<<2)
1276
Eric Anholtc153f452007-09-03 12:06:45 +10001277extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001278extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001279extern unsigned int i915_fbpercrtc __always_unused;
1280extern int i915_panel_ignore_lid __read_mostly;
1281extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001282extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001283extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001284extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001285extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001286extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001287extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001288extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001289extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001290extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001291extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001292
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001293extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1294extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001295extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1296extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001299void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001300extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001301extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001302extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001303extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001304extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001305extern void i915_driver_preclose(struct drm_device *dev,
1306 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001307extern void i915_driver_postclose(struct drm_device *dev,
1308 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001309extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001310#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001311extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1312 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001313#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001314extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001315 struct drm_clip_rect *box,
1316 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001317extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001318extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001319extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1320extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1321extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1322extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1323
Jesse Barnes073f34d2012-11-02 11:13:59 -07001324extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001327void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001328void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001330extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001331extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001332extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001333
Daniel Vetter742cbee2012-04-27 15:17:39 +02001334void i915_error_state_free(struct kref *error_ref);
1335
Keith Packard7c463582008-11-04 02:03:27 -08001336void
1337i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1338
1339void
1340i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1341
Akshay Joshi0206e352011-08-16 15:34:10 -04001342void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001343
Chris Wilson3bd3c932010-08-19 08:19:30 +01001344#ifdef CONFIG_DEBUG_FS
1345extern void i915_destroy_error_state(struct drm_device *dev);
1346#else
1347#define i915_destroy_error_state(x)
1348#endif
1349
Keith Packard7c463582008-11-04 02:03:27 -08001350
Eric Anholt673a3942008-07-30 12:06:12 -07001351/* i915_gem.c */
1352int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv);
1354int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *file_priv);
1356int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *file_priv);
1358int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv);
1360int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1361 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001362int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1363 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001364int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv);
1366int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
1368int i915_gem_execbuffer(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001370int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001372int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
1374int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
1376int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1377 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001378int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1379 struct drm_file *file);
1380int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1381 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001382int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001384int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1385 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001386int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1387 struct drm_file *file_priv);
1388int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1389 struct drm_file *file_priv);
1390int i915_gem_set_tiling(struct drm_device *dev, void *data,
1391 struct drm_file *file_priv);
1392int i915_gem_get_tiling(struct drm_device *dev, void *data,
1393 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001394int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1395 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001396int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1397 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001398void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001399void *i915_gem_object_alloc(struct drm_device *dev);
1400void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001401int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001402void i915_gem_object_init(struct drm_i915_gem_object *obj,
1403 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001404struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1405 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001406void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001407
Chris Wilson20217462010-11-23 15:26:33 +00001408int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1409 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001410 bool map_and_fenceable,
1411 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001412void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001413int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001414void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001415void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001416
Chris Wilson37e680a2012-06-07 15:38:42 +01001417int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001418static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1419{
1420 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001421 int nents = obj->pages->nents;
1422 while (nents > SG_MAX_SINGLE_ALLOC) {
1423 if (n < SG_MAX_SINGLE_ALLOC - 1)
1424 break;
1425
Chris Wilson9da3da62012-06-01 15:20:22 +01001426 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1427 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001428 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001429 }
1430 return sg_page(sg+n);
1431}
Chris Wilsona5570172012-09-04 21:02:54 +01001432static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1433{
1434 BUG_ON(obj->pages == NULL);
1435 obj->pages_pin_count++;
1436}
1437static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1438{
1439 BUG_ON(obj->pages_pin_count == 0);
1440 obj->pages_pin_count--;
1441}
1442
Chris Wilson54cf91d2010-11-25 18:00:26 +00001443int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001444int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1445 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001446void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001447 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001448
Dave Airlieff72145b2011-02-07 12:16:14 +10001449int i915_gem_dumb_create(struct drm_file *file_priv,
1450 struct drm_device *dev,
1451 struct drm_mode_create_dumb *args);
1452int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1453 uint32_t handle, uint64_t *offset);
1454int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001455 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001456/**
1457 * Returns true if seq1 is later than seq2.
1458 */
1459static inline bool
1460i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1461{
1462 return (int32_t)(seq1 - seq2) >= 0;
1463}
1464
Chris Wilson9d7730912012-11-27 16:22:52 +00001465extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001466
Chris Wilson06d98132012-04-17 15:31:24 +01001467int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001468int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001469
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001470static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001471i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1472{
1473 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1474 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1475 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001476 return true;
1477 } else
1478 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001479}
1480
1481static inline void
1482i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1483{
1484 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1485 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1486 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1487 }
1488}
1489
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001490void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001491void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001492int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1493 bool interruptible);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001494
Chris Wilson069efc12010-09-30 16:53:18 +01001495void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001496void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001497int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1498 uint32_t read_domains,
1499 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001500int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001501int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001502int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001503void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001504void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001505void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001506void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001507int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001508int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001509int i915_add_request(struct intel_ring_buffer *ring,
1510 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001511 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001512int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1513 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001514int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001515int __must_check
1516i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1517 bool write);
1518int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001519i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1520int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001521i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1522 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001523 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001524int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001525 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001526 int id,
1527 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001528void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001529 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001530void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001531void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001532
Chris Wilson467cffb2011-03-07 10:42:03 +00001533uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001534i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1535 uint32_t size,
1536 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001537
Chris Wilsone4ffd172011-04-04 09:44:39 +01001538int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1539 enum i915_cache_level cache_level);
1540
Daniel Vetter1286ff72012-05-10 15:25:09 +02001541struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1542 struct dma_buf *dma_buf);
1543
1544struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1545 struct drm_gem_object *gem_obj, int flags);
1546
Ben Widawsky254f9652012-06-04 14:42:42 -07001547/* i915_gem_context.c */
1548void i915_gem_context_init(struct drm_device *dev);
1549void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001550void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001551int i915_switch_context(struct intel_ring_buffer *ring,
1552 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001553int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1554 struct drm_file *file);
1555int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1556 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001557
Daniel Vetter76aaf222010-11-05 22:23:30 +01001558/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001559int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1560void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001561void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1562 struct drm_i915_gem_object *obj,
1563 enum i915_cache_level cache_level);
1564void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1565 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001566
Daniel Vetter76aaf222010-11-05 22:23:30 +01001567void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001568int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1569void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001570 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001571void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001572void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001573void i915_gem_init_global_gtt(struct drm_device *dev,
1574 unsigned long start,
1575 unsigned long mappable_end,
1576 unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001577int i915_gem_gtt_init(struct drm_device *dev);
1578void i915_gem_gtt_fini(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001579static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001580{
1581 if (INTEL_INFO(dev)->gen < 6)
1582 intel_gtt_chipset_flush();
1583}
1584
Daniel Vetter76aaf222010-11-05 22:23:30 +01001585
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001586/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001587int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001588 unsigned alignment,
1589 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001590 bool mappable,
1591 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001592int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001593
Chris Wilson9797fbf2012-04-24 15:47:39 +01001594/* i915_gem_stolen.c */
1595int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001596int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1597void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001598void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001599struct drm_i915_gem_object *
1600i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1601void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001602
Eric Anholt673a3942008-07-30 12:06:12 -07001603/* i915_gem_tiling.c */
1604void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001605void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1606void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001607
1608/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001609void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001610 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001611#if WATCH_LISTS
1612int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001613#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001614#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001615#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001616void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1617 int handle);
1618void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001619 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
Ben Gamari20172632009-02-17 20:08:50 -05001621/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001622int i915_debugfs_init(struct drm_minor *minor);
1623void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001624
Jesse Barnes317c35d2008-08-25 15:11:06 -07001625/* i915_suspend.c */
1626extern int i915_save_state(struct drm_device *dev);
1627extern int i915_restore_state(struct drm_device *dev);
1628
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001629/* i915_suspend.c */
1630extern int i915_save_state(struct drm_device *dev);
1631extern int i915_restore_state(struct drm_device *dev);
1632
Ben Widawsky0136db582012-04-10 21:17:01 -07001633/* i915_sysfs.c */
1634void i915_setup_sysfs(struct drm_device *dev_priv);
1635void i915_teardown_sysfs(struct drm_device *dev_priv);
1636
Chris Wilsonf899fc62010-07-20 15:44:45 -07001637/* intel_i2c.c */
1638extern int intel_setup_gmbus(struct drm_device *dev);
1639extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001640extern inline bool intel_gmbus_is_port_valid(unsigned port)
1641{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001642 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001643}
1644
1645extern struct i2c_adapter *intel_gmbus_get_adapter(
1646 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001647extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1648extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001649extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1650{
1651 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1652}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001653extern void intel_i2c_reset(struct drm_device *dev);
1654
Chris Wilson3b617962010-08-24 09:02:58 +01001655/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001656extern int intel_opregion_setup(struct drm_device *dev);
1657#ifdef CONFIG_ACPI
1658extern void intel_opregion_init(struct drm_device *dev);
1659extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001660extern void intel_opregion_asle_intr(struct drm_device *dev);
1661extern void intel_opregion_gse_intr(struct drm_device *dev);
1662extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001663#else
Chris Wilson44834a62010-08-19 16:09:23 +01001664static inline void intel_opregion_init(struct drm_device *dev) { return; }
1665static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001666static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1667static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1668static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001669#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001670
Jesse Barnes723bfd72010-10-07 16:01:13 -07001671/* intel_acpi.c */
1672#ifdef CONFIG_ACPI
1673extern void intel_register_dsm_handler(void);
1674extern void intel_unregister_dsm_handler(void);
1675#else
1676static inline void intel_register_dsm_handler(void) { return; }
1677static inline void intel_unregister_dsm_handler(void) { return; }
1678#endif /* CONFIG_ACPI */
1679
Jesse Barnes79e53942008-11-07 14:24:08 -08001680/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001681extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001682extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001683extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001684extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001685extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001686extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1687 bool force_restore);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001688extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001689extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001690extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001691extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001692extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001693extern void intel_detect_pch(struct drm_device *dev);
1694extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001695extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001696
Ben Widawsky2911a352012-04-05 14:47:36 -07001697extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001698int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1699 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001700
Chris Wilson6ef3d422010-08-04 20:26:07 +01001701/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001702#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001703extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1704extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001705
1706extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1707extern void intel_display_print_error_state(struct seq_file *m,
1708 struct drm_device *dev,
1709 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001710#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001711
Ben Widawskyb7287d82011-04-25 11:22:22 -07001712/* On SNB platform, before reading ring registers forcewake bit
1713 * must be set to prevent GT core from power down and stale values being
1714 * returned.
1715 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001716void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1717void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001718int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001719
Ben Widawsky42c05262012-09-26 10:34:00 -07001720int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1721int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1722
Keith Packard5f753772010-11-22 09:24:22 +00001723#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001724 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001725
Keith Packard5f753772010-11-22 09:24:22 +00001726__i915_read(8, b)
1727__i915_read(16, w)
1728__i915_read(32, l)
1729__i915_read(64, q)
1730#undef __i915_read
1731
1732#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001733 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1734
Keith Packard5f753772010-11-22 09:24:22 +00001735__i915_write(8, b)
1736__i915_write(16, w)
1737__i915_write(32, l)
1738__i915_write(64, q)
1739#undef __i915_write
1740
1741#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1742#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1743
1744#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1745#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1746#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1747#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1748
1749#define I915_READ(reg) i915_read32(dev_priv, (reg))
1750#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001751#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1752#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001753
1754#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1755#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001756
1757#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1758#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1759
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761#endif