blob: 9cbde2fc7b173d2018af0d68177fdca06c6b2671 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
87 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Rusty Russella67ff6a2011-12-15 13:49:36 +1030124static bool align_buffer_size = 1;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500125module_param(align_buffer_size, bool, 0644);
126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700151 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100152 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200153 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200154 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200155 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200156 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200157 "{ATI, RS780},"
158 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100159 "{ATI, RV630},"
160 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100161 "{ATI, RV670},"
162 "{ATI, RV635},"
163 "{ATI, RV620},"
164 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200165 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200166 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200167 "{SiS, SIS966},"
168 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169MODULE_DESCRIPTION("Intel HDA driver");
170
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200171#ifdef CONFIG_SND_VERBOSE_PRINTK
172#define SFX /* nop */
173#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200175#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200176
177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * registers
179 */
180#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
182#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
183#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
184#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
185#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_VMIN 0x02
187#define ICH6_REG_VMAJ 0x03
188#define ICH6_REG_OUTPAY 0x04
189#define ICH6_REG_INPAY 0x06
190#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200191#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200192#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
193#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_WAKEEN 0x0c
195#define ICH6_REG_STATESTS 0x0e
196#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_INTCTL 0x20
199#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200200#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200201#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
202#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_CORBLBASE 0x40
204#define ICH6_REG_CORBUBASE 0x44
205#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200206#define ICH6_REG_CORBRP 0x4a
207#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
210#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200212#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSIZE 0x4e
214
215#define ICH6_REG_RIRBLBASE 0x50
216#define ICH6_REG_RIRBUBASE 0x54
217#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_RINTCNT 0x5a
220#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
222#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
223#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
226#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_RIRBSIZE 0x5e
228
229#define ICH6_REG_IC 0x60
230#define ICH6_REG_IR 0x64
231#define ICH6_REG_IRS 0x68
232#define ICH6_IRS_VALID (1<<1)
233#define ICH6_IRS_BUSY (1<<0)
234
235#define ICH6_REG_DPLBASE 0x70
236#define ICH6_REG_DPUBASE 0x74
237#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
238
239/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
240enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
241
242/* stream register offsets from stream base */
243#define ICH6_REG_SD_CTL 0x00
244#define ICH6_REG_SD_STS 0x03
245#define ICH6_REG_SD_LPIB 0x04
246#define ICH6_REG_SD_CBL 0x08
247#define ICH6_REG_SD_LVI 0x0c
248#define ICH6_REG_SD_FIFOW 0x0e
249#define ICH6_REG_SD_FIFOSIZE 0x10
250#define ICH6_REG_SD_FORMAT 0x12
251#define ICH6_REG_SD_BDLPL 0x18
252#define ICH6_REG_SD_BDLPU 0x1c
253
254/* PCI space */
255#define ICH6_PCIREG_TCSEL 0x44
256
257/*
258 * other constants
259 */
260
261/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200262/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_PLAYBACK 4
265
266/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_PLAYBACK 6
269
Felix Kuehling778b6e12006-05-17 11:22:21 +0200270/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_PLAYBACK 1
273
Kailang Yangf2690022008-05-27 11:44:55 +0200274/* TERA has 4 playback and 3 capture */
275#define TERA_NUM_CAPTURE 3
276#define TERA_NUM_PLAYBACK 4
277
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278/* this number is statically defined for simplicity */
279#define MAX_AZX_DEV 16
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100282#define BDL_SIZE 4096
283#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
284#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* max buffer size - no h/w limit, you can increase as you like */
286#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/* RIRB int mask: overrun[2], response[0] */
289#define RIRB_INT_RESPONSE 0x01
290#define RIRB_INT_OVERRUN 0x04
291#define RIRB_INT_MASK 0x05
292
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200293/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800294#define AZX_MAX_CODECS 8
295#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800296#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* SD_CTL bits */
299#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
300#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100301#define SD_CTL_STRIPE (3 << 16) /* stripe control */
302#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
303#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
305#define SD_CTL_STREAM_TAG_SHIFT 20
306
307/* SD_CTL and SD_STS */
308#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
309#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
310#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
312 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* SD_STS */
315#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
316
317/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
319#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
320#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/* below are so far hardcoded - should read registers in future */
323#define ICH6_MAX_CORB_ENTRIES 256
324#define ICH6_MAX_RIRB_ENTRIES 256
325
Takashi Iwaic74db862005-05-12 14:26:27 +0200326/* position fix mode */
327enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200328 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200329 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200331 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200332};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Frederick Lif5d40b32005-05-12 14:55:20 +0200334/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200335#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
336#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
337
Vinod Gda3fca22005-09-13 18:49:12 +0200338/* Defines for Nvidia HDA support */
339#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
340#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700341#define NVIDIA_HDA_ISTRM_COH 0x4d
342#define NVIDIA_HDA_OSTRM_COH 0x4c
343#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200344
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100345/* Defines for Intel SCH HDA snoop control */
346#define INTEL_SCH_HDA_DEVC 0x78
347#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
348
Joseph Chan0e153472008-08-26 14:38:03 +0200349/* Define IN stream 0 FIFO size offset in VIA controller */
350#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
351/* Define VIA HD Audio Device ID*/
352#define VIA_HDAC_DEVICE_ID 0x3288
353
Yang, Libinc4da29c2008-11-13 11:07:07 +0100354/* HD Audio class code */
355#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
359
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100361 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200362 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200365 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int frags; /* number for period in the play buffer */
367 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200368 unsigned long start_wallclk; /* start + minimum wallclk */
369 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Takashi Iwaid01ce992007-07-27 16:52:19 +0200371 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 struct snd_pcm_substream *substream; /* assigned substream,
377 * set in PCM open
378 */
379 unsigned int format_val; /* format value to be set in the
380 * controller and the codec
381 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned char stream_tag; /* assigned stream */
383 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200384 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Pavel Machek927fc862006-08-31 17:03:43 +0200386 unsigned int opened :1;
387 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200388 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200389 /*
390 * For VIA:
391 * A flag to ensure DMA position is 0
392 * when link position is not greater than FIFO size
393 */
394 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
398/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100399struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u32 *buf; /* CORB/RIRB buffer
401 * Each CORB entry is 4byte, RIRB is 8byte
402 */
403 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
404 /* for RIRB */
405 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800406 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
407 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100410struct azx_pcm {
411 struct azx *chip;
412 struct snd_pcm *pcm;
413 struct hda_codec *codec;
414 struct hda_pcm_stream *hinfo[2];
415 struct list_head list;
416};
417
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100418struct azx {
419 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200421 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200423 /* chip type specific */
424 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200425 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 int playback_streams;
427 int playback_index_offset;
428 int capture_streams;
429 int capture_index_offset;
430 int num_streams;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* pci resources */
433 unsigned long addr;
434 void __iomem *remap_addr;
435 int irq;
436
437 /* locks */
438 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100439 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100442 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100445 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* HD codec */
448 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100449 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100451 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454 struct azx_rb corb;
455 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100457 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 struct snd_dma_buffer rb;
459 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200460
461 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200462 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200463 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200464 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200465 unsigned int initialized :1;
466 unsigned int single_cmd :1;
467 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200468 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200469 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100470 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200471 unsigned int snoop:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200472
473 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800474 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200475
476 /* for pending irqs */
477 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100478
479 /* reboot notifier (for mysterious hangup problem at power-down) */
480 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481};
482
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200483/* driver types */
484enum {
485 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800486 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100487 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200488 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200489 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800490 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_VIA,
492 AZX_DRIVER_SIS,
493 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200494 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200495 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200496 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100497 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200498 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200499};
500
Takashi Iwai9477c582011-05-25 09:11:37 +0200501/* driver quirks (capabilities) */
502/* bits 0-7 are used for indicating driver type */
503#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
504#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
505#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
506#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
507#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
508#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
509#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
510#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
511#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
512#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
513#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
514#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200515#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500516#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200517
518/* quirks for ATI SB / AMD Hudson */
519#define AZX_DCAPS_PRESET_ATI_SB \
520 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
521 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
522
523/* quirks for ATI/AMD HDMI */
524#define AZX_DCAPS_PRESET_ATI_HDMI \
525 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
526
527/* quirks for Nvidia */
528#define AZX_DCAPS_PRESET_NVIDIA \
529 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI)
530
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200531static char *driver_short_names[] __devinitdata = {
532 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800533 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100534 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200536 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800537 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
539 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200540 [AZX_DRIVER_ULI] = "HDA ULI M5461",
541 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200542 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200543 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100544 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200545};
546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547/*
548 * macros for easy use
549 */
550#define azx_writel(chip,reg,value) \
551 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
552#define azx_readl(chip,reg) \
553 readl((chip)->remap_addr + ICH6_REG_##reg)
554#define azx_writew(chip,reg,value) \
555 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
556#define azx_readw(chip,reg) \
557 readw((chip)->remap_addr + ICH6_REG_##reg)
558#define azx_writeb(chip,reg,value) \
559 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
560#define azx_readb(chip,reg) \
561 readb((chip)->remap_addr + ICH6_REG_##reg)
562
563#define azx_sd_writel(dev,reg,value) \
564 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
565#define azx_sd_readl(dev,reg) \
566 readl((dev)->sd_addr + ICH6_REG_##reg)
567#define azx_sd_writew(dev,reg,value) \
568 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
569#define azx_sd_readw(dev,reg) \
570 readw((dev)->sd_addr + ICH6_REG_##reg)
571#define azx_sd_writeb(dev,reg,value) \
572 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
573#define azx_sd_readb(dev,reg) \
574 readb((dev)->sd_addr + ICH6_REG_##reg)
575
576/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100577#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200579#ifdef CONFIG_X86
580static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
581{
582 if (azx_snoop(chip))
583 return;
584 if (addr && size) {
585 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
586 if (on)
587 set_memory_wc((unsigned long)addr, pages);
588 else
589 set_memory_wb((unsigned long)addr, pages);
590 }
591}
592
593static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
594 bool on)
595{
596 __mark_pages_wc(chip, buf->area, buf->bytes, on);
597}
598static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
599 struct snd_pcm_runtime *runtime, bool on)
600{
601 if (azx_dev->wc_marked != on) {
602 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
603 azx_dev->wc_marked = on;
604 }
605}
606#else
607/* NOP for other archs */
608static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
609 bool on)
610{
611}
612static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
613 struct snd_pcm_runtime *runtime, bool on)
614{
615}
616#endif
617
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200618static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200619static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620/*
621 * Interface for HD codec
622 */
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624/*
625 * CORB / RIRB interface
626 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100627static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 int err;
630
631 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200632 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
633 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 PAGE_SIZE, &chip->rb);
635 if (err < 0) {
636 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
637 return err;
638 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200639 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return 0;
641}
642
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100643static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800645 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 /* CORB set up */
647 chip->corb.addr = chip->rb.addr;
648 chip->corb.buf = (u32 *)chip->rb.area;
649 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200650 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200652 /* set the corb size to 256 entries (ULI requires explicitly) */
653 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 /* set the corb write pointer to 0 */
655 azx_writew(chip, CORBWP, 0);
656 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200657 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200659 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
661 /* RIRB set up */
662 chip->rirb.addr = chip->rb.addr + 2048;
663 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800664 chip->rirb.wp = chip->rirb.rp = 0;
665 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200667 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200669 /* set the rirb size to 256 entries (ULI requires explicitly) */
670 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200672 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200674 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200675 azx_writew(chip, RINTCNT, 0xc0);
676 else
677 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800680 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681}
682
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100683static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800685 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 /* disable ringbuffer DMAs */
687 azx_writeb(chip, RIRBCTL, 0);
688 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800689 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690}
691
Wu Fengguangdeadff12009-08-01 18:45:16 +0800692static unsigned int azx_command_addr(u32 cmd)
693{
694 unsigned int addr = cmd >> 28;
695
696 if (addr >= AZX_MAX_CODECS) {
697 snd_BUG();
698 addr = 0;
699 }
700
701 return addr;
702}
703
704static unsigned int azx_response_addr(u32 res)
705{
706 unsigned int addr = res & 0xf;
707
708 if (addr >= AZX_MAX_CODECS) {
709 snd_BUG();
710 addr = 0;
711 }
712
713 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
716/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100717static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100719 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800720 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Wu Fengguangc32649f2009-08-01 18:48:12 +0800723 spin_lock_irq(&chip->reg_lock);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* add command to corb */
726 wp = azx_readb(chip, CORBWP);
727 wp++;
728 wp %= ICH6_MAX_CORB_ENTRIES;
729
Wu Fengguangdeadff12009-08-01 18:45:16 +0800730 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 chip->corb.buf[wp] = cpu_to_le32(val);
732 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 spin_unlock_irq(&chip->reg_lock);
735
736 return 0;
737}
738
739#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
740
741/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100742static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
744 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800745 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 u32 res, res_ex;
747
748 wp = azx_readb(chip, RIRBWP);
749 if (wp == chip->rirb.wp)
750 return;
751 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 while (chip->rirb.rp != wp) {
754 chip->rirb.rp++;
755 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
756
757 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
758 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
759 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800760 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
762 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800763 else if (chip->rirb.cmds[addr]) {
764 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100765 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800766 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800767 } else
768 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
769 "last cmd=%#08x\n",
770 res, res_ex,
771 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
773}
774
775/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800776static unsigned int azx_rirb_get_response(struct hda_bus *bus,
777 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100779 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200780 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200781 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200783 again:
784 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100785 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200786 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200787 spin_lock_irq(&chip->reg_lock);
788 azx_update_rirb(chip);
789 spin_unlock_irq(&chip->reg_lock);
790 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100792 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100793 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200794
795 if (!do_poll)
796 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800797 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100798 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100799 if (time_after(jiffies, timeout))
800 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100801 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100802 msleep(2); /* temporary workaround */
803 else {
804 udelay(10);
805 cond_resched();
806 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100807 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200808
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200809 if (!chip->polling_mode && chip->poll_count < 2) {
810 snd_printdd(SFX "azx_get_response timeout, "
811 "polling the codec once: last cmd=0x%08x\n",
812 chip->last_cmd[addr]);
813 do_poll = 1;
814 chip->poll_count++;
815 goto again;
816 }
817
818
Takashi Iwai23c4a882009-10-30 13:21:49 +0100819 if (!chip->polling_mode) {
820 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
821 "switching to polling mode: last cmd=0x%08x\n",
822 chip->last_cmd[addr]);
823 chip->polling_mode = 1;
824 goto again;
825 }
826
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200827 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200828 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800829 "disabling MSI: last cmd=0x%08x\n",
830 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200831 free_irq(chip->irq, chip);
832 chip->irq = -1;
833 pci_disable_msi(chip->pci);
834 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100835 if (azx_acquire_irq(chip, 1) < 0) {
836 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200837 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100838 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200839 goto again;
840 }
841
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100842 if (chip->probing) {
843 /* If this critical timeout happens during the codec probing
844 * phase, this is likely an access to a non-existing codec
845 * slot. Better to return an error and reset the system.
846 */
847 return -1;
848 }
849
Takashi Iwai8dd78332009-06-02 01:16:07 +0200850 /* a fatal communication error; need either to reset or to fallback
851 * to the single_cmd mode
852 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100853 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200854 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200855 bus->response_reset = 1;
856 return -1; /* give a chance to retry */
857 }
858
859 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
860 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800861 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200862 chip->single_cmd = 1;
863 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100864 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200865 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100866 /* disable unsolicited responses */
867 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200868 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871/*
872 * Use the single immediate command instead of CORB/RIRB for simplicity
873 *
874 * Note: according to Intel, this is not preferred use. The command was
875 * intended for the BIOS only, and may get confused with unsolicited
876 * responses. So, we shouldn't use it for normal operation from the
877 * driver.
878 * I left the codes, however, for debugging/testing purposes.
879 */
880
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200881/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800882static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200883{
884 int timeout = 50;
885
886 while (timeout--) {
887 /* check IRV busy bit */
888 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
889 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800890 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200891 return 0;
892 }
893 udelay(1);
894 }
895 if (printk_ratelimit())
896 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
897 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800898 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200899 return -EIO;
900}
901
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100903static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100905 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800906 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 int timeout = 50;
908
Takashi Iwai8dd78332009-06-02 01:16:07 +0200909 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 while (timeout--) {
911 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200912 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200914 azx_writew(chip, IRS, azx_readw(chip, IRS) |
915 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200917 azx_writew(chip, IRS, azx_readw(chip, IRS) |
918 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800919 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921 udelay(1);
922 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100923 if (printk_ratelimit())
924 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
925 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 return -EIO;
927}
928
929/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800930static unsigned int azx_single_get_response(struct hda_bus *bus,
931 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100933 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800934 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
Takashi Iwai111d3af2006-02-16 18:17:58 +0100937/*
938 * The below are the main callbacks from hda_codec.
939 *
940 * They are just the skeleton to call sub-callbacks according to the
941 * current setting of chip->single_cmd.
942 */
943
944/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100945static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100946{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100947 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200948
Wu Fengguangfeb27342009-08-01 19:17:14 +0800949 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100950 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100951 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100952 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100953 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100954}
955
956/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800957static unsigned int azx_get_response(struct hda_bus *bus,
958 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100959{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100960 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100961 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800962 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100963 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800964 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100965}
966
Takashi Iwaicb53c622007-08-10 17:21:45 +0200967#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100968static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200969#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100972static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
974 int count;
975
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100976 if (!full_reset)
977 goto __skip;
978
Danny Tholene8a7f132007-09-11 21:41:56 +0200979 /* clear STATESTS */
980 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 /* reset controller */
983 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
984
985 count = 50;
986 while (azx_readb(chip, GCTL) && --count)
987 msleep(1);
988
989 /* delay for >= 100us for codec PLL to settle per spec
990 * Rev 0.9 section 5.5.1
991 */
992 msleep(1);
993
994 /* Bring controller out of reset */
995 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
996
997 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200998 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 msleep(1);
1000
Pavel Machek927fc862006-08-31 17:03:43 +02001001 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 msleep(1);
1003
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001004 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001006 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001007 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 return -EBUSY;
1009 }
1010
Matt41e2fce2005-07-04 17:49:55 +02001011 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001012 if (!chip->single_cmd)
1013 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1014 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001017 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001019 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 }
1021
1022 return 0;
1023}
1024
1025
1026/*
1027 * Lowlevel interface
1028 */
1029
1030/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001031static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032{
1033 /* enable controller CIE and GIE */
1034 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1035 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1036}
1037
1038/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001039static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040{
1041 int i;
1042
1043 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001044 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001045 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 azx_sd_writeb(azx_dev, SD_CTL,
1047 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1048 }
1049
1050 /* disable SIE for all streams */
1051 azx_writeb(chip, INTCTL, 0);
1052
1053 /* disable controller CIE and GIE */
1054 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1055 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1056}
1057
1058/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001059static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
1061 int i;
1062
1063 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001064 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001065 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1067 }
1068
1069 /* clear STATESTS */
1070 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1071
1072 /* clear rirb status */
1073 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1074
1075 /* clear int status */
1076 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1077}
1078
1079/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001080static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Joseph Chan0e153472008-08-26 14:38:03 +02001082 /*
1083 * Before stream start, initialize parameter
1084 */
1085 azx_dev->insufficient = 1;
1086
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001088 azx_writel(chip, INTCTL,
1089 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* set DMA start and interrupt mask */
1091 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1092 SD_CTL_DMA_START | SD_INT_MASK);
1093}
1094
Takashi Iwai1dddab42009-03-18 15:15:37 +01001095/* stop DMA */
1096static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1099 ~(SD_CTL_DMA_START | SD_INT_MASK));
1100 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001101}
1102
1103/* stop a stream */
1104static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1105{
1106 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001108 azx_writel(chip, INTCTL,
1109 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110}
1111
1112
1113/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001114 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001116static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001118 if (chip->initialized)
1119 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001122 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /* initialize interrupts */
1125 azx_int_clear(chip);
1126 azx_int_enable(chip);
1127
1128 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001129 if (!chip->single_cmd)
1130 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001132 /* program the position buffer */
1133 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001134 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001135
Takashi Iwaicb53c622007-08-10 17:21:45 +02001136 chip->initialized = 1;
1137}
1138
1139/*
1140 * initialize the PCI registers
1141 */
1142/* update bits in a PCI register byte */
1143static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1144 unsigned char mask, unsigned char val)
1145{
1146 unsigned char data;
1147
1148 pci_read_config_byte(pci, reg, &data);
1149 data &= ~mask;
1150 data |= (val & mask);
1151 pci_write_config_byte(pci, reg, data);
1152}
1153
1154static void azx_init_pci(struct azx *chip)
1155{
1156 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1157 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1158 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001159 * codecs.
1160 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001161 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001162 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001163 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001164 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001165 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001166
Takashi Iwai9477c582011-05-25 09:11:37 +02001167 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1168 * we need to enable snoop.
1169 */
1170 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001171 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001172 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001173 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1174 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001175 }
1176
1177 /* For NVIDIA HDA, enable snoop */
1178 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001179 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001180 update_pci_byte(chip->pci,
1181 NVIDIA_HDA_TRANSREG_ADDR,
1182 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001183 update_pci_byte(chip->pci,
1184 NVIDIA_HDA_ISTRM_COH,
1185 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1186 update_pci_byte(chip->pci,
1187 NVIDIA_HDA_OSTRM_COH,
1188 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001189 }
1190
1191 /* Enable SCH/PCH snoop if needed */
1192 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001193 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001194 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001195 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1196 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1197 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1198 if (!azx_snoop(chip))
1199 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1200 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001201 pci_read_config_word(chip->pci,
1202 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001203 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001204 snd_printdd(SFX "SCH snoop: %s\n",
1205 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1206 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208}
1209
1210
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001211static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213/*
1214 * interrupt handler
1215 */
David Howells7d12e782006-10-05 14:55:46 +01001216static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001218 struct azx *chip = dev_id;
1219 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001221 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001222 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
1224 spin_lock(&chip->reg_lock);
1225
1226 status = azx_readl(chip, INTSTS);
1227 if (status == 0) {
1228 spin_unlock(&chip->reg_lock);
1229 return IRQ_NONE;
1230 }
1231
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001232 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 azx_dev = &chip->azx_dev[i];
1234 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001235 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001237 if (!azx_dev->substream || !azx_dev->running ||
1238 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001239 continue;
1240 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001241 ok = azx_position_ok(chip, azx_dev);
1242 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001243 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 spin_unlock(&chip->reg_lock);
1245 snd_pcm_period_elapsed(azx_dev->substream);
1246 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001247 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001248 /* bogus IRQ, process it later */
1249 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001250 queue_work(chip->bus->workq,
1251 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 }
1253 }
1254 }
1255
1256 /* clear rirb int */
1257 status = azx_readb(chip, RIRBSTS);
1258 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001259 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001260 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001261 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1265 }
1266
1267#if 0
1268 /* clear state status int */
1269 if (azx_readb(chip, STATESTS) & 0x04)
1270 azx_writeb(chip, STATESTS, 0x04);
1271#endif
1272 spin_unlock(&chip->reg_lock);
1273
1274 return IRQ_HANDLED;
1275}
1276
1277
1278/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001279 * set up a BDL entry
1280 */
1281static int setup_bdle(struct snd_pcm_substream *substream,
1282 struct azx_dev *azx_dev, u32 **bdlp,
1283 int ofs, int size, int with_ioc)
1284{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001285 u32 *bdl = *bdlp;
1286
1287 while (size > 0) {
1288 dma_addr_t addr;
1289 int chunk;
1290
1291 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1292 return -EINVAL;
1293
Takashi Iwai77a23f22008-08-21 13:00:13 +02001294 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001295 /* program the address field of the BDL entry */
1296 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001297 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001298 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001299 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001300 bdl[2] = cpu_to_le32(chunk);
1301 /* program the IOC to enable interrupt
1302 * only when the whole fragment is processed
1303 */
1304 size -= chunk;
1305 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1306 bdl += 4;
1307 azx_dev->frags++;
1308 ofs += chunk;
1309 }
1310 *bdlp = bdl;
1311 return ofs;
1312}
1313
1314/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 * set up BDL entries
1316 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001317static int azx_setup_periods(struct azx *chip,
1318 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001319 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001321 u32 *bdl;
1322 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001323 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
1325 /* reset BDL address */
1326 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1327 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1328
Takashi Iwai97b71c92009-03-18 15:09:13 +01001329 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001330 periods = azx_dev->bufsize / period_bytes;
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001333 bdl = (u32 *)azx_dev->bdl.area;
1334 ofs = 0;
1335 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001336 pos_adj = bdl_pos_adj[chip->dev_index];
1337 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001338 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001339 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001340 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001341 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001342 pos_adj = pos_align;
1343 else
1344 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1345 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001346 pos_adj = frames_to_bytes(runtime, pos_adj);
1347 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001348 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001349 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001350 pos_adj = 0;
1351 } else {
1352 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001353 &bdl, ofs, pos_adj,
1354 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001355 if (ofs < 0)
1356 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001357 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001358 } else
1359 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001360 for (i = 0; i < periods; i++) {
1361 if (i == periods - 1 && pos_adj)
1362 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1363 period_bytes - pos_adj, 0);
1364 else
1365 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001366 period_bytes,
1367 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001368 if (ofs < 0)
1369 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001371 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001372
1373 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001374 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001375 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
Takashi Iwai1dddab42009-03-18 15:15:37 +01001379/* reset stream */
1380static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381{
1382 unsigned char val;
1383 int timeout;
1384
Takashi Iwai1dddab42009-03-18 15:15:37 +01001385 azx_stream_clear(chip, azx_dev);
1386
Takashi Iwaid01ce992007-07-27 16:52:19 +02001387 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1388 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 udelay(3);
1390 timeout = 300;
1391 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1392 --timeout)
1393 ;
1394 val &= ~SD_CTL_STREAM_RESET;
1395 azx_sd_writeb(azx_dev, SD_CTL, val);
1396 udelay(3);
1397
1398 timeout = 300;
1399 /* waiting for hardware to report that the stream is out of reset */
1400 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1401 --timeout)
1402 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001403
1404 /* reset first position - may not be synced with hw at this time */
1405 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001406}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Takashi Iwai1dddab42009-03-18 15:15:37 +01001408/*
1409 * set up the SD for streaming
1410 */
1411static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1412{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001413 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001414 /* make sure the run bit is zero for SD */
1415 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001417 val = azx_sd_readl(azx_dev, SD_CTL);
1418 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1419 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1420 if (!azx_snoop(chip))
1421 val |= SD_CTL_TRAFFIC_PRIO;
1422 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
1424 /* program the length of samples in cyclic buffer */
1425 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1426
1427 /* program the stream format */
1428 /* this value needs to be the same as the one programmed */
1429 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1430
1431 /* program the stream LVI (last valid index) of the BDL */
1432 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1433
1434 /* program the BDL address */
1435 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001436 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001438 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001440 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001441 if (chip->position_fix[0] != POS_FIX_LPIB ||
1442 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001443 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1444 azx_writel(chip, DPLBASE,
1445 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1446 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001449 azx_sd_writel(azx_dev, SD_CTL,
1450 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 return 0;
1453}
1454
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001455/*
1456 * Probe the given codec address
1457 */
1458static int probe_codec(struct azx *chip, int addr)
1459{
1460 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1461 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1462 unsigned int res;
1463
Wu Fengguanga678cde2009-08-01 18:46:46 +08001464 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001465 chip->probing = 1;
1466 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001467 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001468 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001469 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001470 if (res == -1)
1471 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001472 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001473 return 0;
1474}
1475
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001476static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1477 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001478static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
Takashi Iwai8dd78332009-06-02 01:16:07 +02001480static void azx_bus_reset(struct hda_bus *bus)
1481{
1482 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001483
1484 bus->in_reset = 1;
1485 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001486 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001487#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001488 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001489 struct azx_pcm *p;
1490 list_for_each_entry(p, &chip->pcm_list, list)
1491 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001492 snd_hda_suspend(chip->bus);
1493 snd_hda_resume(chip->bus);
1494 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001495#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001496 bus->in_reset = 0;
1497}
1498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499/*
1500 * Codec initialization
1501 */
1502
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001503/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1504static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001505 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001506 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001507};
1508
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001509static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510{
1511 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001512 int c, codecs, err;
1513 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
1515 memset(&bus_temp, 0, sizeof(bus_temp));
1516 bus_temp.private_data = chip;
1517 bus_temp.modelname = model;
1518 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001519 bus_temp.ops.command = azx_send_cmd;
1520 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001521 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001522 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001523#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001524 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001525 bus_temp.ops.pm_notify = azx_power_notify;
1526#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Takashi Iwaid01ce992007-07-27 16:52:19 +02001528 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1529 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 return err;
1531
Takashi Iwai9477c582011-05-25 09:11:37 +02001532 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1533 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001534 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001535 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001536
Takashi Iwai34c25352008-10-28 11:38:58 +01001537 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001538 max_slots = azx_max_codecs[chip->driver_type];
1539 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001540 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001541
1542 /* First try to probe all given codec slots */
1543 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001544 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001545 if (probe_codec(chip, c) < 0) {
1546 /* Some BIOSen give you wrong codec addresses
1547 * that don't exist
1548 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001549 snd_printk(KERN_WARNING SFX
1550 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001551 "disabling it...\n", c);
1552 chip->codec_mask &= ~(1 << c);
1553 /* More badly, accessing to a non-existing
1554 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001555 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001556 * Thus if an error occurs during probing,
1557 * better to reset the controller chip to
1558 * get back to the sanity state.
1559 */
1560 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001561 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001562 }
1563 }
1564 }
1565
Takashi Iwaid507cd62011-04-26 15:25:02 +02001566 /* AMD chipsets often cause the communication stalls upon certain
1567 * sequence like the pin-detection. It seems that forcing the synced
1568 * access works around the stall. Grrr...
1569 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001570 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1571 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001572 chip->bus->sync_write = 1;
1573 chip->bus->allow_bus_reset = 1;
1574 }
1575
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001576 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001577 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001578 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001579 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001580 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 if (err < 0)
1582 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001583 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001585 }
1586 }
1587 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1589 return -ENXIO;
1590 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001591 return 0;
1592}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001594/* configure each codec instance */
1595static int __devinit azx_codec_configure(struct azx *chip)
1596{
1597 struct hda_codec *codec;
1598 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1599 snd_hda_codec_configure(codec);
1600 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 return 0;
1602}
1603
1604
1605/*
1606 * PCM support
1607 */
1608
1609/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001610static inline struct azx_dev *
1611azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001613 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001614 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001615 /* make a non-zero unique key for the substream */
1616 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1617 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001618
1619 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001620 dev = chip->playback_index_offset;
1621 nums = chip->playback_streams;
1622 } else {
1623 dev = chip->capture_index_offset;
1624 nums = chip->capture_streams;
1625 }
1626 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001627 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001628 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001629 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001630 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001632 if (res) {
1633 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001634 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001635 }
1636 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637}
1638
1639/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001640static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
1642 azx_dev->opened = 0;
1643}
1644
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001645static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001646 .info = (SNDRV_PCM_INFO_MMAP |
1647 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1649 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001650 /* No full-resume yet implemented */
1651 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001652 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001653 SNDRV_PCM_INFO_SYNC_START |
1654 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1656 .rates = SNDRV_PCM_RATE_48000,
1657 .rate_min = 48000,
1658 .rate_max = 48000,
1659 .channels_min = 2,
1660 .channels_max = 2,
1661 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1662 .period_bytes_min = 128,
1663 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1664 .periods_min = 2,
1665 .periods_max = AZX_MAX_FRAG,
1666 .fifo_size = 0,
1667};
1668
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001669static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
1671 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1672 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001673 struct azx *chip = apcm->chip;
1674 struct azx_dev *azx_dev;
1675 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 unsigned long flags;
1677 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001678 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Ingo Molnar62932df2006-01-16 16:34:20 +01001680 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001681 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001683 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 return -EBUSY;
1685 }
1686 runtime->hw = azx_pcm_hw;
1687 runtime->hw.channels_min = hinfo->channels_min;
1688 runtime->hw.channels_max = hinfo->channels_max;
1689 runtime->hw.formats = hinfo->formats;
1690 runtime->hw.rates = hinfo->rates;
1691 snd_pcm_limit_hw_rates(runtime);
1692 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001693 if (align_buffer_size)
1694 /* constrain buffer sizes to be multiple of 128
1695 bytes. This is more efficient in terms of memory
1696 access but isn't required by the HDA spec and
1697 prevents users from specifying exact period/buffer
1698 sizes. For example for 44.1kHz, a period size set
1699 to 20ms will be rounded to 19.59ms. */
1700 buff_step = 128;
1701 else
1702 /* Don't enforce steps on buffer sizes, still need to
1703 be multiple of 4 bytes (HDA spec). Tested on Intel
1704 HDA controllers, may not work on all devices where
1705 option needs to be disabled */
1706 buff_step = 4;
1707
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001708 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001709 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001710 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001711 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001712 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001713 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1714 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001716 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001717 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return err;
1719 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001720 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001721 /* sanity check */
1722 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1723 snd_BUG_ON(!runtime->hw.channels_max) ||
1724 snd_BUG_ON(!runtime->hw.formats) ||
1725 snd_BUG_ON(!runtime->hw.rates)) {
1726 azx_release_device(azx_dev);
1727 hinfo->ops.close(hinfo, apcm->codec, substream);
1728 snd_hda_power_down(apcm->codec);
1729 mutex_unlock(&chip->open_mutex);
1730 return -EINVAL;
1731 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 spin_lock_irqsave(&chip->reg_lock, flags);
1733 azx_dev->substream = substream;
1734 azx_dev->running = 0;
1735 spin_unlock_irqrestore(&chip->reg_lock, flags);
1736
1737 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001738 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001739 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 return 0;
1741}
1742
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001743static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1746 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001747 struct azx *chip = apcm->chip;
1748 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 unsigned long flags;
1750
Ingo Molnar62932df2006-01-16 16:34:20 +01001751 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 spin_lock_irqsave(&chip->reg_lock, flags);
1753 azx_dev->substream = NULL;
1754 azx_dev->running = 0;
1755 spin_unlock_irqrestore(&chip->reg_lock, flags);
1756 azx_release_device(azx_dev);
1757 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001758 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001759 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 return 0;
1761}
1762
Takashi Iwaid01ce992007-07-27 16:52:19 +02001763static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1764 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001766 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1767 struct azx *chip = apcm->chip;
1768 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001769 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001770 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001771
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001772 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001773 azx_dev->bufsize = 0;
1774 azx_dev->period_bytes = 0;
1775 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001776 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001777 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001778 if (ret < 0)
1779 return ret;
1780 mark_runtime_wc(chip, azx_dev, runtime, true);
1781 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782}
1783
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001784static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785{
1786 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001787 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001788 struct azx *chip = apcm->chip;
1789 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1791
1792 /* reset BDL address */
1793 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1794 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1795 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001796 azx_dev->bufsize = 0;
1797 azx_dev->period_bytes = 0;
1798 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Takashi Iwaieb541332010-08-06 13:48:11 +02001800 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001802 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 return snd_pcm_lib_free_pages(substream);
1804}
1805
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001806static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807{
1808 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001809 struct azx *chip = apcm->chip;
1810 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001812 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001813 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001814 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001815 struct hda_spdif_out *spdif =
1816 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1817 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001819 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001820 format_val = snd_hda_calc_stream_format(runtime->rate,
1821 runtime->channels,
1822 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001823 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001824 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001825 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001826 snd_printk(KERN_ERR SFX
1827 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 runtime->rate, runtime->channels, runtime->format);
1829 return -EINVAL;
1830 }
1831
Takashi Iwai97b71c92009-03-18 15:09:13 +01001832 bufsize = snd_pcm_lib_buffer_bytes(substream);
1833 period_bytes = snd_pcm_lib_period_bytes(substream);
1834
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001835 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001836 bufsize, format_val);
1837
1838 if (bufsize != azx_dev->bufsize ||
1839 period_bytes != azx_dev->period_bytes ||
1840 format_val != azx_dev->format_val) {
1841 azx_dev->bufsize = bufsize;
1842 azx_dev->period_bytes = period_bytes;
1843 azx_dev->format_val = format_val;
1844 err = azx_setup_periods(chip, substream, azx_dev);
1845 if (err < 0)
1846 return err;
1847 }
1848
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001849 /* wallclk has 24Mhz clock source */
1850 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1851 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 azx_setup_controller(chip, azx_dev);
1853 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1854 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1855 else
1856 azx_dev->fifo_size = 0;
1857
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001858 stream_tag = azx_dev->stream_tag;
1859 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001860 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001861 stream_tag > chip->capture_streams)
1862 stream_tag -= chip->capture_streams;
1863 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001864 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865}
1866
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001867static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868{
1869 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001870 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001871 struct azx_dev *azx_dev;
1872 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001873 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001874 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001877 case SNDRV_PCM_TRIGGER_START:
1878 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1880 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001881 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 break;
1883 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001884 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001886 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 break;
1888 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001889 return -EINVAL;
1890 }
1891
1892 snd_pcm_group_for_each_entry(s, substream) {
1893 if (s->pcm->card != substream->pcm->card)
1894 continue;
1895 azx_dev = get_azx_dev(s);
1896 sbits |= 1 << azx_dev->index;
1897 nsync++;
1898 snd_pcm_trigger_done(s, substream);
1899 }
1900
1901 spin_lock(&chip->reg_lock);
1902 if (nsync > 1) {
1903 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001904 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1905 azx_writel(chip, OLD_SSYNC,
1906 azx_readl(chip, OLD_SSYNC) | sbits);
1907 else
1908 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001909 }
1910 snd_pcm_group_for_each_entry(s, substream) {
1911 if (s->pcm->card != substream->pcm->card)
1912 continue;
1913 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001914 if (start) {
1915 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1916 if (!rstart)
1917 azx_dev->start_wallclk -=
1918 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001919 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001920 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001921 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001922 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001923 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 }
1925 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 if (start) {
1927 if (nsync == 1)
1928 return 0;
1929 /* wait until all FIFOs get ready */
1930 for (timeout = 5000; timeout; timeout--) {
1931 nwait = 0;
1932 snd_pcm_group_for_each_entry(s, substream) {
1933 if (s->pcm->card != substream->pcm->card)
1934 continue;
1935 azx_dev = get_azx_dev(s);
1936 if (!(azx_sd_readb(azx_dev, SD_STS) &
1937 SD_STS_FIFO_READY))
1938 nwait++;
1939 }
1940 if (!nwait)
1941 break;
1942 cpu_relax();
1943 }
1944 } else {
1945 /* wait until all RUN bits are cleared */
1946 for (timeout = 5000; timeout; timeout--) {
1947 nwait = 0;
1948 snd_pcm_group_for_each_entry(s, substream) {
1949 if (s->pcm->card != substream->pcm->card)
1950 continue;
1951 azx_dev = get_azx_dev(s);
1952 if (azx_sd_readb(azx_dev, SD_CTL) &
1953 SD_CTL_DMA_START)
1954 nwait++;
1955 }
1956 if (!nwait)
1957 break;
1958 cpu_relax();
1959 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001961 if (nsync > 1) {
1962 spin_lock(&chip->reg_lock);
1963 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001964 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1965 azx_writel(chip, OLD_SSYNC,
1966 azx_readl(chip, OLD_SSYNC) & ~sbits);
1967 else
1968 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001969 spin_unlock(&chip->reg_lock);
1970 }
1971 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972}
1973
Joseph Chan0e153472008-08-26 14:38:03 +02001974/* get the current DMA position with correction on VIA chips */
1975static unsigned int azx_via_get_position(struct azx *chip,
1976 struct azx_dev *azx_dev)
1977{
1978 unsigned int link_pos, mini_pos, bound_pos;
1979 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1980 unsigned int fifo_size;
1981
1982 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001983 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001984 /* Playback, no problem using link position */
1985 return link_pos;
1986 }
1987
1988 /* Capture */
1989 /* For new chipset,
1990 * use mod to get the DMA position just like old chipset
1991 */
1992 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1993 mod_dma_pos %= azx_dev->period_bytes;
1994
1995 /* azx_dev->fifo_size can't get FIFO size of in stream.
1996 * Get from base address + offset.
1997 */
1998 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1999
2000 if (azx_dev->insufficient) {
2001 /* Link position never gather than FIFO size */
2002 if (link_pos <= fifo_size)
2003 return 0;
2004
2005 azx_dev->insufficient = 0;
2006 }
2007
2008 if (link_pos <= fifo_size)
2009 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2010 else
2011 mini_pos = link_pos - fifo_size;
2012
2013 /* Find nearest previous boudary */
2014 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2015 mod_link_pos = link_pos % azx_dev->period_bytes;
2016 if (mod_link_pos >= fifo_size)
2017 bound_pos = link_pos - mod_link_pos;
2018 else if (mod_dma_pos >= mod_mini_pos)
2019 bound_pos = mini_pos - mod_mini_pos;
2020 else {
2021 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2022 if (bound_pos >= azx_dev->bufsize)
2023 bound_pos = 0;
2024 }
2025
2026 /* Calculate real DMA position we want */
2027 return bound_pos + mod_dma_pos;
2028}
2029
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002030static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002031 struct azx_dev *azx_dev,
2032 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002035 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
David Henningsson4cb36312010-09-30 10:12:50 +02002037 switch (chip->position_fix[stream]) {
2038 case POS_FIX_LPIB:
2039 /* read LPIB */
2040 pos = azx_sd_readl(azx_dev, SD_LPIB);
2041 break;
2042 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002043 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002044 break;
2045 default:
2046 /* use the position buffer */
2047 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002048 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002049 if (!pos || pos == (u32)-1) {
2050 printk(KERN_WARNING
2051 "hda-intel: Invalid position buffer, "
2052 "using LPIB read method instead.\n");
2053 chip->position_fix[stream] = POS_FIX_LPIB;
2054 pos = azx_sd_readl(azx_dev, SD_LPIB);
2055 } else
2056 chip->position_fix[stream] = POS_FIX_POSBUF;
2057 }
2058 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002059 }
David Henningsson4cb36312010-09-30 10:12:50 +02002060
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 if (pos >= azx_dev->bufsize)
2062 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002063 return pos;
2064}
2065
2066static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2067{
2068 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2069 struct azx *chip = apcm->chip;
2070 struct azx_dev *azx_dev = get_azx_dev(substream);
2071 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002072 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002073}
2074
2075/*
2076 * Check whether the current DMA position is acceptable for updating
2077 * periods. Returns non-zero if it's OK.
2078 *
2079 * Many HD-audio controllers appear pretty inaccurate about
2080 * the update-IRQ timing. The IRQ is issued before actually the
2081 * data is processed. So, we need to process it afterwords in a
2082 * workqueue.
2083 */
2084static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2085{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002086 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002087 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002088 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002089
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002090 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2091 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002092 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002093
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002094 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002095 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002096
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002097 if (WARN_ONCE(!azx_dev->period_bytes,
2098 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002099 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002100 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002101 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2102 /* NG - it's below the first next period boundary */
2103 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002104 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002105 return 1; /* OK, it's fine */
2106}
2107
2108/*
2109 * The work for pending PCM period updates.
2110 */
2111static void azx_irq_pending_work(struct work_struct *work)
2112{
2113 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002114 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002115
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002116 if (!chip->irq_pending_warned) {
2117 printk(KERN_WARNING
2118 "hda-intel: IRQ timing workaround is activated "
2119 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2120 chip->card->number);
2121 chip->irq_pending_warned = 1;
2122 }
2123
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002124 for (;;) {
2125 pending = 0;
2126 spin_lock_irq(&chip->reg_lock);
2127 for (i = 0; i < chip->num_streams; i++) {
2128 struct azx_dev *azx_dev = &chip->azx_dev[i];
2129 if (!azx_dev->irq_pending ||
2130 !azx_dev->substream ||
2131 !azx_dev->running)
2132 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002133 ok = azx_position_ok(chip, azx_dev);
2134 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002135 azx_dev->irq_pending = 0;
2136 spin_unlock(&chip->reg_lock);
2137 snd_pcm_period_elapsed(azx_dev->substream);
2138 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002139 } else if (ok < 0) {
2140 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002141 } else
2142 pending++;
2143 }
2144 spin_unlock_irq(&chip->reg_lock);
2145 if (!pending)
2146 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002147 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002148 }
2149}
2150
2151/* clear irq_pending flags and assure no on-going workq */
2152static void azx_clear_irq_pending(struct azx *chip)
2153{
2154 int i;
2155
2156 spin_lock_irq(&chip->reg_lock);
2157 for (i = 0; i < chip->num_streams; i++)
2158 chip->azx_dev[i].irq_pending = 0;
2159 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160}
2161
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002162#ifdef CONFIG_X86
2163static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2164 struct vm_area_struct *area)
2165{
2166 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2167 struct azx *chip = apcm->chip;
2168 if (!azx_snoop(chip))
2169 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2170 return snd_pcm_lib_default_mmap(substream, area);
2171}
2172#else
2173#define azx_pcm_mmap NULL
2174#endif
2175
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002176static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 .open = azx_pcm_open,
2178 .close = azx_pcm_close,
2179 .ioctl = snd_pcm_lib_ioctl,
2180 .hw_params = azx_pcm_hw_params,
2181 .hw_free = azx_pcm_hw_free,
2182 .prepare = azx_pcm_prepare,
2183 .trigger = azx_pcm_trigger,
2184 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002185 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002186 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187};
2188
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002189static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190{
Takashi Iwai176d5332008-07-30 15:01:44 +02002191 struct azx_pcm *apcm = pcm->private_data;
2192 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002193 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002194 kfree(apcm);
2195 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196}
2197
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002198#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2199
Takashi Iwai176d5332008-07-30 15:01:44 +02002200static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002201azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2202 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002204 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002205 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002207 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002208 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002209 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002211 list_for_each_entry(apcm, &chip->pcm_list, list) {
2212 if (apcm->pcm->device == pcm_dev) {
2213 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2214 return -EBUSY;
2215 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002216 }
2217 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2218 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2219 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 &pcm);
2221 if (err < 0)
2222 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002223 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002224 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 if (apcm == NULL)
2226 return -ENOMEM;
2227 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002228 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 pcm->private_data = apcm;
2231 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002232 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2233 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002234 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002235 cpcm->pcm = pcm;
2236 for (s = 0; s < 2; s++) {
2237 apcm->hinfo[s] = &cpcm->stream[s];
2238 if (cpcm->stream[s].substreams)
2239 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2240 }
2241 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002242 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2243 if (size > MAX_PREALLOC_SIZE)
2244 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002245 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002247 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 return 0;
2249}
2250
2251/*
2252 * mixer creation - all stuff is implemented in hda module
2253 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002254static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255{
2256 return snd_hda_build_controls(chip->bus);
2257}
2258
2259
2260/*
2261 * initialize SD streams
2262 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002263static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264{
2265 int i;
2266
2267 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002268 * assign the starting bdl address to each stream (device)
2269 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002271 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002272 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002273 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2275 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2276 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2277 azx_dev->sd_int_sta_mask = 1 << i;
2278 /* stream tag: must be non-zero and unique */
2279 azx_dev->index = i;
2280 azx_dev->stream_tag = i + 1;
2281 }
2282
2283 return 0;
2284}
2285
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002286static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2287{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002288 if (request_irq(chip->pci->irq, azx_interrupt,
2289 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002290 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002291 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2292 "disabling device\n", chip->pci->irq);
2293 if (do_disconnect)
2294 snd_card_disconnect(chip->card);
2295 return -1;
2296 }
2297 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002298 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002299 return 0;
2300}
2301
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
Takashi Iwaicb53c622007-08-10 17:21:45 +02002303static void azx_stop_chip(struct azx *chip)
2304{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002305 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002306 return;
2307
2308 /* disable interrupts */
2309 azx_int_disable(chip);
2310 azx_int_clear(chip);
2311
2312 /* disable CORB/RIRB */
2313 azx_free_cmd_io(chip);
2314
2315 /* disable position buffer */
2316 azx_writel(chip, DPLBASE, 0);
2317 azx_writel(chip, DPUBASE, 0);
2318
2319 chip->initialized = 0;
2320}
2321
2322#ifdef CONFIG_SND_HDA_POWER_SAVE
2323/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002324static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002325{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002326 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002327 struct hda_codec *c;
2328 int power_on = 0;
2329
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002330 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002331 if (c->power_on) {
2332 power_on = 1;
2333 break;
2334 }
2335 }
2336 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002337 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002338 else if (chip->running && power_save_controller &&
2339 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002340 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002341}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002342#endif /* CONFIG_SND_HDA_POWER_SAVE */
2343
2344#ifdef CONFIG_PM
2345/*
2346 * power management
2347 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002348
2349static int snd_hda_codecs_inuse(struct hda_bus *bus)
2350{
2351 struct hda_codec *codec;
2352
2353 list_for_each_entry(codec, &bus->codec_list, list) {
2354 if (snd_hda_codec_needs_resume(codec))
2355 return 1;
2356 }
2357 return 0;
2358}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002359
Takashi Iwai421a1252005-11-17 16:11:09 +01002360static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361{
Takashi Iwai421a1252005-11-17 16:11:09 +01002362 struct snd_card *card = pci_get_drvdata(pci);
2363 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002364 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365
Takashi Iwai421a1252005-11-17 16:11:09 +01002366 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002367 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002368 list_for_each_entry(p, &chip->pcm_list, list)
2369 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002370 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002371 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002372 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002373 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002374 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002375 chip->irq = -1;
2376 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002377 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002378 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002379 pci_disable_device(pci);
2380 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002381 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382 return 0;
2383}
2384
Takashi Iwai421a1252005-11-17 16:11:09 +01002385static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386{
Takashi Iwai421a1252005-11-17 16:11:09 +01002387 struct snd_card *card = pci_get_drvdata(pci);
2388 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002390 pci_set_power_state(pci, PCI_D0);
2391 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002392 if (pci_enable_device(pci) < 0) {
2393 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2394 "disabling device\n");
2395 snd_card_disconnect(card);
2396 return -EIO;
2397 }
2398 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002399 if (chip->msi)
2400 if (pci_enable_msi(pci) < 0)
2401 chip->msi = 0;
2402 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002403 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002404 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002405
2406 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002407 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002408
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002410 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 return 0;
2412}
2413#endif /* CONFIG_PM */
2414
2415
2416/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002417 * reboot notifier for hang-up problem at power-down
2418 */
2419static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2420{
2421 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002422 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002423 azx_stop_chip(chip);
2424 return NOTIFY_OK;
2425}
2426
2427static void azx_notifier_register(struct azx *chip)
2428{
2429 chip->reboot_notifier.notifier_call = azx_halt;
2430 register_reboot_notifier(&chip->reboot_notifier);
2431}
2432
2433static void azx_notifier_unregister(struct azx *chip)
2434{
2435 if (chip->reboot_notifier.notifier_call)
2436 unregister_reboot_notifier(&chip->reboot_notifier);
2437}
2438
2439/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 * destructor
2441 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002442static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002444 int i;
2445
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002446 azx_notifier_unregister(chip);
2447
Takashi Iwaice43fba2005-05-30 20:33:44 +02002448 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002449 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002450 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002452 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 }
2454
Jeff Garzikf000fd82008-04-22 13:50:34 +02002455 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002457 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002458 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002459 if (chip->remap_addr)
2460 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002462 if (chip->azx_dev) {
2463 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002464 if (chip->azx_dev[i].bdl.area) {
2465 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002466 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002467 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002468 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002469 if (chip->rb.area) {
2470 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002472 }
2473 if (chip->posbuf.area) {
2474 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 pci_release_regions(chip->pci);
2478 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002479 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 kfree(chip);
2481
2482 return 0;
2483}
2484
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002485static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486{
2487 return azx_free(device->device_data);
2488}
2489
2490/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002491 * white/black-listing for position_fix
2492 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002493static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002494 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2495 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002496 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002497 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002498 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002499 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002500 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002501 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002502 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002503 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002504 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002505 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002506 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002507 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002508 {}
2509};
2510
2511static int __devinit check_position_fix(struct azx *chip, int fix)
2512{
2513 const struct snd_pci_quirk *q;
2514
Takashi Iwaic673ba12009-03-17 07:49:14 +01002515 switch (fix) {
2516 case POS_FIX_LPIB:
2517 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002518 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002519 return fix;
2520 }
2521
Takashi Iwaic673ba12009-03-17 07:49:14 +01002522 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2523 if (q) {
2524 printk(KERN_INFO
2525 "hda_intel: position_fix set to %d "
2526 "for device %04x:%04x\n",
2527 q->value, q->subvendor, q->subdevice);
2528 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002529 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002530
2531 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002532 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2533 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002534 return POS_FIX_VIACOMBO;
2535 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002536 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2537 snd_printd(SFX "Using LPIB position fix\n");
2538 return POS_FIX_LPIB;
2539 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002540 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002541}
2542
2543/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002544 * black-lists for probe_mask
2545 */
2546static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2547 /* Thinkpad often breaks the controller communication when accessing
2548 * to the non-working (or non-existing) modem codec slot.
2549 */
2550 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2551 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2552 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002553 /* broken BIOS */
2554 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002555 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2556 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002557 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002558 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002559 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002560 {}
2561};
2562
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002563#define AZX_FORCE_CODEC_MASK 0x100
2564
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002565static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002566{
2567 const struct snd_pci_quirk *q;
2568
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002569 chip->codec_probe_mask = probe_mask[dev];
2570 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002571 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2572 if (q) {
2573 printk(KERN_INFO
2574 "hda_intel: probe_mask set to 0x%x "
2575 "for device %04x:%04x\n",
2576 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002577 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002578 }
2579 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002580
2581 /* check forced option */
2582 if (chip->codec_probe_mask != -1 &&
2583 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2584 chip->codec_mask = chip->codec_probe_mask & 0xff;
2585 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2586 chip->codec_mask);
2587 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002588}
2589
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002590/*
Takashi Iwai716238552009-09-28 13:14:04 +02002591 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002592 */
Takashi Iwai716238552009-09-28 13:14:04 +02002593static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002594 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002595 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002596 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002597 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002598 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002599 {}
2600};
2601
2602static void __devinit check_msi(struct azx *chip)
2603{
2604 const struct snd_pci_quirk *q;
2605
Takashi Iwai716238552009-09-28 13:14:04 +02002606 if (enable_msi >= 0) {
2607 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002608 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002609 }
2610 chip->msi = 1; /* enable MSI as default */
2611 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002612 if (q) {
2613 printk(KERN_INFO
2614 "hda_intel: msi for device %04x:%04x set to %d\n",
2615 q->subvendor, q->subdevice, q->value);
2616 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002617 return;
2618 }
2619
2620 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002621 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2622 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002623 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002624 }
2625}
2626
Takashi Iwaia1585d72011-12-14 09:27:04 +01002627/* check the snoop mode availability */
2628static void __devinit azx_check_snoop_available(struct azx *chip)
2629{
2630 bool snoop = chip->snoop;
2631
2632 switch (chip->driver_type) {
2633 case AZX_DRIVER_VIA:
2634 /* force to non-snoop mode for a new VIA controller
2635 * when BIOS is set
2636 */
2637 if (snoop) {
2638 u8 val;
2639 pci_read_config_byte(chip->pci, 0x42, &val);
2640 if (!(val & 0x80) && chip->pci->revision == 0x30)
2641 snoop = false;
2642 }
2643 break;
2644 case AZX_DRIVER_ATIHDMI_NS:
2645 /* new ATI HDMI requires non-snoop */
2646 snoop = false;
2647 break;
2648 }
2649
2650 if (snoop != chip->snoop) {
2651 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2652 snoop ? "snoop" : "non-snoop");
2653 chip->snoop = snoop;
2654 }
2655}
Takashi Iwai669ba272007-08-17 09:17:36 +02002656
2657/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 * constructor
2659 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002660static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002661 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002662 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002664 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002665 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002666 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002667 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 .dev_free = azx_dev_free,
2669 };
2670
2671 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002672
Pavel Machek927fc862006-08-31 17:03:43 +02002673 err = pci_enable_device(pci);
2674 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 return err;
2676
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002677 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002678 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2680 pci_disable_device(pci);
2681 return -ENOMEM;
2682 }
2683
2684 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002685 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 chip->card = card;
2687 chip->pci = pci;
2688 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002689 chip->driver_caps = driver_caps;
2690 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002691 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002692 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002693 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002694 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002696 chip->position_fix[0] = chip->position_fix[1] =
2697 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002698 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002699
Takashi Iwai27346162006-01-12 18:28:44 +01002700 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002701 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002702 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002703
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002704 if (bdl_pos_adj[dev] < 0) {
2705 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002706 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002707 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002708 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002709 break;
2710 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002711 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002712 break;
2713 }
2714 }
2715
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002716#if BITS_PER_LONG != 64
2717 /* Fix up base address on ULI M5461 */
2718 if (chip->driver_type == AZX_DRIVER_ULI) {
2719 u16 tmp3;
2720 pci_read_config_word(pci, 0x40, &tmp3);
2721 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2722 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2723 }
2724#endif
2725
Pavel Machek927fc862006-08-31 17:03:43 +02002726 err = pci_request_regions(pci, "ICH HD audio");
2727 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 kfree(chip);
2729 pci_disable_device(pci);
2730 return err;
2731 }
2732
Pavel Machek927fc862006-08-31 17:03:43 +02002733 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002734 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 if (chip->remap_addr == NULL) {
2736 snd_printk(KERN_ERR SFX "ioremap error\n");
2737 err = -ENXIO;
2738 goto errout;
2739 }
2740
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002741 if (chip->msi)
2742 if (pci_enable_msi(pci) < 0)
2743 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002744
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002745 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 err = -EBUSY;
2747 goto errout;
2748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749
2750 pci_set_master(pci);
2751 synchronize_irq(chip->irq);
2752
Tobin Davisbcd72002008-01-15 11:23:55 +01002753 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002754 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002755
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002756 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002757 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002758 struct pci_dev *p_smbus;
2759 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2760 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2761 NULL);
2762 if (p_smbus) {
2763 if (p_smbus->revision < 0x30)
2764 gcap &= ~ICH6_GCAP_64OK;
2765 pci_dev_put(p_smbus);
2766 }
2767 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002768
Takashi Iwai9477c582011-05-25 09:11:37 +02002769 /* disable 64bit DMA address on some devices */
2770 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2771 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002772 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002773 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002774
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002775 /* disable buffer size rounding to 128-byte multiples if supported */
2776 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2777 align_buffer_size = 0;
2778
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002779 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002780 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002781 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002782 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002783 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2784 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002785 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002786
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002787 /* read number of streams from GCAP register instead of using
2788 * hardcoded value
2789 */
2790 chip->capture_streams = (gcap >> 8) & 0x0f;
2791 chip->playback_streams = (gcap >> 12) & 0x0f;
2792 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002793 /* gcap didn't give any info, switching to old method */
2794
2795 switch (chip->driver_type) {
2796 case AZX_DRIVER_ULI:
2797 chip->playback_streams = ULI_NUM_PLAYBACK;
2798 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002799 break;
2800 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002801 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002802 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2803 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002804 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002805 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002806 default:
2807 chip->playback_streams = ICH6_NUM_PLAYBACK;
2808 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002809 break;
2810 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002811 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002812 chip->capture_index_offset = 0;
2813 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002814 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002815 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2816 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002817 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002818 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002819 goto errout;
2820 }
2821
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002822 for (i = 0; i < chip->num_streams; i++) {
2823 /* allocate memory for the BDL for each stream */
2824 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2825 snd_dma_pci_data(chip->pci),
2826 BDL_SIZE, &chip->azx_dev[i].bdl);
2827 if (err < 0) {
2828 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2829 goto errout;
2830 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002831 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002833 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002834 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2835 snd_dma_pci_data(chip->pci),
2836 chip->num_streams * 8, &chip->posbuf);
2837 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002838 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2839 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002841 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002843 err = azx_alloc_cmd_io(chip);
2844 if (err < 0)
2845 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846
2847 /* initialize streams */
2848 azx_init_stream(chip);
2849
2850 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002851 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002852 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853
2854 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002855 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 snd_printk(KERN_ERR SFX "no codecs found!\n");
2857 err = -ENODEV;
2858 goto errout;
2859 }
2860
Takashi Iwaid01ce992007-07-27 16:52:19 +02002861 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2862 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2864 goto errout;
2865 }
2866
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002867 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002868 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2869 sizeof(card->shortname));
2870 snprintf(card->longname, sizeof(card->longname),
2871 "%s at 0x%lx irq %i",
2872 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002873
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874 *rchip = chip;
2875 return 0;
2876
2877 errout:
2878 azx_free(chip);
2879 return err;
2880}
2881
Takashi Iwaicb53c622007-08-10 17:21:45 +02002882static void power_down_all_codecs(struct azx *chip)
2883{
2884#ifdef CONFIG_SND_HDA_POWER_SAVE
2885 /* The codecs were powered up in snd_hda_codec_new().
2886 * Now all initialization done, so turn them down if possible
2887 */
2888 struct hda_codec *codec;
2889 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2890 snd_hda_power_down(codec);
2891 }
2892#endif
2893}
2894
Takashi Iwaid01ce992007-07-27 16:52:19 +02002895static int __devinit azx_probe(struct pci_dev *pci,
2896 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002898 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002899 struct snd_card *card;
2900 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002901 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002903 if (dev >= SNDRV_CARDS)
2904 return -ENODEV;
2905 if (!enable[dev]) {
2906 dev++;
2907 return -ENOENT;
2908 }
2909
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002910 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2911 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002913 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 }
2915
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002916 /* set this here since it's referred in snd_hda_load_patch() */
2917 snd_card_set_dev(card, &pci->dev);
2918
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002919 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002920 if (err < 0)
2921 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002922 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002924#ifdef CONFIG_SND_HDA_INPUT_BEEP
2925 chip->beep_mode = beep_mode[dev];
2926#endif
2927
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002929 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002930 if (err < 0)
2931 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002932#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002933 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002934 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2935 patch[dev]);
2936 err = snd_hda_load_patch(chip->bus, patch[dev]);
2937 if (err < 0)
2938 goto out_free;
2939 }
2940#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002941 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002942 err = azx_codec_configure(chip);
2943 if (err < 0)
2944 goto out_free;
2945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946
2947 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002948 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002949 if (err < 0)
2950 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951
2952 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002953 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002954 if (err < 0)
2955 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956
Takashi Iwaid01ce992007-07-27 16:52:19 +02002957 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002958 if (err < 0)
2959 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960
2961 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002962 chip->running = 1;
2963 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002964 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002966 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002968out_free:
2969 snd_card_free(card);
2970 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971}
2972
2973static void __devexit azx_remove(struct pci_dev *pci)
2974{
2975 snd_card_free(pci_get_drvdata(pci));
2976 pci_set_drvdata(pci, NULL);
2977}
2978
2979/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002980static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002981 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002982 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002983 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2984 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002985 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002986 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002987 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2988 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002989 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002990 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002991 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2992 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01002993 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02002994 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002995 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08002996 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00002997 { PCI_DEVICE(0x8086, 0x080a),
2998 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01002999 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003000 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003001 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003002 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3003 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003004 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003005 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3006 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003007 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003008 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3009 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003010 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003011 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3012 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003013 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003014 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3015 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003016 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003017 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3018 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003019 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003020 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3021 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003022 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003023 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3024 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003025 /* Generic Intel */
3026 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3027 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3028 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003029 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003030 /* ATI SB 450/600/700/800/900 */
3031 { PCI_DEVICE(0x1002, 0x437b),
3032 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3033 { PCI_DEVICE(0x1002, 0x4383),
3034 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3035 /* AMD Hudson */
3036 { PCI_DEVICE(0x1022, 0x780d),
3037 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003038 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003039 { PCI_DEVICE(0x1002, 0x793b),
3040 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3041 { PCI_DEVICE(0x1002, 0x7919),
3042 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3043 { PCI_DEVICE(0x1002, 0x960f),
3044 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3045 { PCI_DEVICE(0x1002, 0x970f),
3046 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3047 { PCI_DEVICE(0x1002, 0xaa00),
3048 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3049 { PCI_DEVICE(0x1002, 0xaa08),
3050 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3051 { PCI_DEVICE(0x1002, 0xaa10),
3052 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3053 { PCI_DEVICE(0x1002, 0xaa18),
3054 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3055 { PCI_DEVICE(0x1002, 0xaa20),
3056 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3057 { PCI_DEVICE(0x1002, 0xaa28),
3058 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3059 { PCI_DEVICE(0x1002, 0xaa30),
3060 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3061 { PCI_DEVICE(0x1002, 0xaa38),
3062 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3063 { PCI_DEVICE(0x1002, 0xaa40),
3064 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3065 { PCI_DEVICE(0x1002, 0xaa48),
3066 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003067 { PCI_DEVICE(0x1002, 0x9902),
3068 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3069 { PCI_DEVICE(0x1002, 0xaaa0),
3070 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3071 { PCI_DEVICE(0x1002, 0xaaa8),
3072 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3073 { PCI_DEVICE(0x1002, 0xaab0),
3074 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003075 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003076 { PCI_DEVICE(0x1106, 0x3288),
3077 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003078 /* SIS966 */
3079 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3080 /* ULI M5461 */
3081 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3082 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003083 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3084 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3085 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003086 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003087 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003088 { PCI_DEVICE(0x6549, 0x1200),
3089 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003090 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003091#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3092 /* the following entry conflicts with snd-ctxfi driver,
3093 * as ctxfi driver mutates from HD-audio to native mode with
3094 * a special command sequence.
3095 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003096 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3097 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3098 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003099 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003100 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003101#else
3102 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003103 { PCI_DEVICE(0x1102, 0x0009),
3104 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003105 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003106#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003107 /* Vortex86MX */
3108 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003109 /* VMware HDAudio */
3110 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003111 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003112 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3113 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3114 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003115 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003116 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3117 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3118 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003119 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 { 0, }
3121};
3122MODULE_DEVICE_TABLE(pci, azx_ids);
3123
3124/* pci_driver definition */
3125static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003126 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 .id_table = azx_ids,
3128 .probe = azx_probe,
3129 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003130#ifdef CONFIG_PM
3131 .suspend = azx_suspend,
3132 .resume = azx_resume,
3133#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134};
3135
3136static int __init alsa_card_azx_init(void)
3137{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003138 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139}
3140
3141static void __exit alsa_card_azx_exit(void)
3142{
3143 pci_unregister_driver(&driver);
3144}
3145
3146module_init(alsa_card_azx_init)
3147module_exit(alsa_card_azx_exit)