blob: e18ed05dc0d5141859ecac9e33f74d38be6905e9 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateoa4872ba2014-05-22 14:13:33 +010051static inline int ring_space(struct intel_engine_cs *ring)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 struct intel_ringbuffer *ringbuf = ring->buffer;
54 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000055}
56
Oscar Mateoa4872ba2014-05-22 14:13:33 +010057static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010058{
59 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
61}
Chris Wilson09246732013-08-10 22:16:32 +010062
Oscar Mateoa4872ba2014-05-22 14:13:33 +010063void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020064{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 struct intel_ringbuffer *ringbuf = ring->buffer;
66 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020067 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010068 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010069 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010070}
71
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 u32 invalidate_domains,
75 u32 flush_domains)
76{
77 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
87 ret = intel_ring_begin(ring, 2);
88 if (ret)
89 return ret;
90
91 intel_ring_emit(ring, cmd);
92 intel_ring_emit(ring, MI_NOOP);
93 intel_ring_advance(ring);
94
95 return 0;
96}
97
98static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010099gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Chris Wilson78501ea2010-10-27 12:18:21 +0100103 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100104 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000105 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100106
Chris Wilson36d527d2011-03-19 22:26:49 +0000107 /*
108 * read/write caches:
109 *
110 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
111 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
112 * also flushed at 2d versus 3d pipeline switches.
113 *
114 * read-only caches:
115 *
116 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
117 * MI_READ_FLUSH is set, and is always flushed on 965.
118 *
119 * I915_GEM_DOMAIN_COMMAND may not exist?
120 *
121 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
122 * invalidated when MI_EXE_FLUSH is set.
123 *
124 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
125 * invalidated with every MI_FLUSH.
126 *
127 * TLBs:
128 *
129 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
130 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
131 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
132 * are flushed at any MI_FLUSH.
133 */
134
135 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100136 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
139 cmd |= MI_EXE_FLUSH;
140
141 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
142 (IS_G4X(dev) || IS_GEN5(dev)))
143 cmd |= MI_INVALIDATE_ISP;
144
145 ret = intel_ring_begin(ring, 2);
146 if (ret)
147 return ret;
148
149 intel_ring_emit(ring, cmd);
150 intel_ring_emit(ring, MI_NOOP);
151 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000152
153 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
Jesse Barnes8d315282011-10-16 10:23:31 +0200156/**
157 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
158 * implementing two workarounds on gen6. From section 1.4.7.1
159 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
160 *
161 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
162 * produced by non-pipelined state commands), software needs to first
163 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
164 * 0.
165 *
166 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
167 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
168 *
169 * And the workaround for these two requires this workaround first:
170 *
171 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
172 * BEFORE the pipe-control with a post-sync op and no write-cache
173 * flushes.
174 *
175 * And this last workaround is tricky because of the requirements on
176 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
177 * volume 2 part 1:
178 *
179 * "1 of the following must also be set:
180 * - Render Target Cache Flush Enable ([12] of DW1)
181 * - Depth Cache Flush Enable ([0] of DW1)
182 * - Stall at Pixel Scoreboard ([1] of DW1)
183 * - Depth Stall ([13] of DW1)
184 * - Post-Sync Operation ([13] of DW1)
185 * - Notify Enable ([8] of DW1)"
186 *
187 * The cache flushes require the workaround flush that triggered this
188 * one, so we can't use it. Depth stall would trigger the same.
189 * Post-sync nonzero is what triggered this second workaround, so we
190 * can't use that one either. Notify enable is IRQs, which aren't
191 * really our business. That leaves only stall at scoreboard.
192 */
193static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100194intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200195{
Chris Wilson18393f62014-04-09 09:19:40 +0100196 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200197 int ret;
198
199
200 ret = intel_ring_begin(ring, 6);
201 if (ret)
202 return ret;
203
204 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
205 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
206 PIPE_CONTROL_STALL_AT_SCOREBOARD);
207 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
208 intel_ring_emit(ring, 0); /* low dword */
209 intel_ring_emit(ring, 0); /* high dword */
210 intel_ring_emit(ring, MI_NOOP);
211 intel_ring_advance(ring);
212
213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
218 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
219 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, 0);
222 intel_ring_emit(ring, MI_NOOP);
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100229gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200230 u32 invalidate_domains, u32 flush_domains)
231{
232 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100233 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 int ret;
235
Paulo Zanonib3111502012-08-17 18:35:42 -0300236 /* Force SNB workarounds for PIPE_CONTROL flushes */
237 ret = intel_emit_post_sync_nonzero_flush(ring);
238 if (ret)
239 return ret;
240
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 /* Just flush everything. Experiments have shown that reducing the
242 * number of bits based on the write domains has little performance
243 * impact.
244 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 if (flush_domains) {
246 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
247 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
248 /*
249 * Ensure that any following seqno writes only happen
250 * when the render cache is indeed flushed.
251 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200252 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 }
254 if (invalidate_domains) {
255 flags |= PIPE_CONTROL_TLB_INVALIDATE;
256 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
261 /*
262 * TLB invalidate requires a post-sync write.
263 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700264 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100265 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200266
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 if (ret)
269 return ret;
270
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200272 intel_ring_emit(ring, flags);
273 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100274 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 intel_ring_advance(ring);
276
277 return 0;
278}
279
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100280static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100281gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
290 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
291 PIPE_CONTROL_STALL_AT_SCOREBOARD);
292 intel_ring_emit(ring, 0);
293 intel_ring_emit(ring, 0);
294 intel_ring_advance(ring);
295
296 return 0;
297}
298
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100299static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300{
301 int ret;
302
303 if (!ring->fbc_dirty)
304 return 0;
305
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300307 if (ret)
308 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 /* WaFbcNukeOn3DBlt:ivb/hsw */
310 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
311 intel_ring_emit(ring, MSG_FBC_REND_STATE);
312 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200313 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
314 intel_ring_emit(ring, MSG_FBC_REND_STATE);
315 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316 intel_ring_advance(ring);
317
318 ring->fbc_dirty = false;
319 return 0;
320}
321
Paulo Zanonif3987632012-08-17 18:35:43 -0300322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100323gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300324 u32 invalidate_domains, u32 flush_domains)
325{
326 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100327 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300328 int ret;
329
Paulo Zanonif3987632012-08-17 18:35:43 -0300330 /*
331 * Ensure that any following seqno writes only happen when the render
332 * cache is indeed flushed.
333 *
334 * Workaround: 4th PIPE_CONTROL command (except the ones with only
335 * read-cache invalidate bits set) must have the CS_STALL bit set. We
336 * don't try to be clever and just set it unconditionally.
337 */
338 flags |= PIPE_CONTROL_CS_STALL;
339
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 /* Just flush everything. Experiments have shown that reducing the
341 * number of bits based on the write domains has little performance
342 * impact.
343 */
344 if (flush_domains) {
345 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
346 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348 if (invalidate_domains) {
349 flags |= PIPE_CONTROL_TLB_INVALIDATE;
350 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
355 /*
356 * TLB invalidate requires a post-sync write.
357 */
358 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200359 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300360
361 /* Workaround: we must issue a pipe_control with CS-stall bit
362 * set before a pipe_control command that has the state cache
363 * invalidate bit set. */
364 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 }
366
367 ret = intel_ring_begin(ring, 4);
368 if (ret)
369 return ret;
370
371 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
372 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200373 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 intel_ring_emit(ring, 0);
375 intel_ring_advance(ring);
376
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200377 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300378 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
379
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 return 0;
381}
382
Ben Widawskya5f3d682013-11-02 21:07:27 -0700383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100384gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 u32 invalidate_domains, u32 flush_domains)
386{
387 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100388 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700389 int ret;
390
391 flags |= PIPE_CONTROL_CS_STALL;
392
393 if (flush_domains) {
394 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
395 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
396 }
397 if (invalidate_domains) {
398 flags |= PIPE_CONTROL_TLB_INVALIDATE;
399 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_QW_WRITE;
405 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
406 }
407
408 ret = intel_ring_begin(ring, 6);
409 if (ret)
410 return ret;
411
412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
413 intel_ring_emit(ring, flags);
414 intel_ring_emit(ring, scratch_addr);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_emit(ring, 0);
418 intel_ring_advance(ring);
419
420 return 0;
421
422}
423
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100424static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100425 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300427 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100428 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800429}
430
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100431u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000434 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435
Chris Wilson50877442014-03-21 12:41:53 +0000436 if (INTEL_INFO(ring->dev)->gen >= 8)
437 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
438 RING_ACTHD_UDW(ring->mmio_base));
439 else if (INTEL_INFO(ring->dev)->gen >= 4)
440 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
441 else
442 acthd = I915_READ(ACTHD);
443
444 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445}
446
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100447static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200448{
449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
450 u32 addr;
451
452 addr = dev_priv->status_page_dmah->busaddr;
453 if (INTEL_INFO(ring->dev)->gen >= 4)
454 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
455 I915_WRITE(HWS_PGA, addr);
456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
461
462 if (!IS_GEN2(ring->dev)) {
463 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
464 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
465 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
466 return false;
467 }
468 }
469
470 I915_WRITE_CTL(ring, 0);
471 I915_WRITE_HEAD(ring, 0);
472 ring->write_tail(ring, 0);
473
474 if (!IS_GEN2(ring->dev)) {
475 (void)I915_READ_CTL(ring);
476 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
477 }
478
479 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
480}
481
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100482static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100486 struct intel_ringbuffer *ringbuf = ring->buffer;
487 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200488 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489
Deepak Sc8d9a592013-11-23 14:55:42 +0530490 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200491
Chris Wilson9991ae72014-04-02 16:36:07 +0100492 if (!stop_ring(ring)) {
493 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000494 DRM_DEBUG_KMS("%s head not reset to zero "
495 "ctl %08x head %08x tail %08x start %08x\n",
496 ring->name,
497 I915_READ_CTL(ring),
498 I915_READ_HEAD(ring),
499 I915_READ_TAIL(ring),
500 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000503 DRM_ERROR("failed to set %s head to zero "
504 "ctl %08x head %08x tail %08x start %08x\n",
505 ring->name,
506 I915_READ_CTL(ring),
507 I915_READ_HEAD(ring),
508 I915_READ_TAIL(ring),
509 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 ret = -EIO;
511 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000512 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 }
514
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 if (I915_NEED_GFX_HWS(dev))
516 intel_ring_setup_status_page(ring);
517 else
518 ring_setup_phys_status_page(ring);
519
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200520 /* Initialize the ring. This must happen _after_ we've cleared the ring
521 * registers with the above sequence (the readback of the HEAD registers
522 * also enforces ordering), otherwise the hw might lose the new ring
523 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200525 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100526 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000527 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400530 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700531 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400532 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000533 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100534 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
535 ring->name,
536 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
537 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
538 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200539 ret = -EIO;
540 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541 }
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
544 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100546 ringbuf->head = I915_READ_HEAD(ring);
547 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
548 ringbuf->space = ring_space(ring);
549 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551
Chris Wilson50f018d2013-06-10 11:20:19 +0100552 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
553
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200554out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530555 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200556
557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700558}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100561init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563 int ret;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566 return 0;
567
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100568 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
569 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 DRM_ERROR("Failed to allocate seqno page\n");
571 ret = -ENOMEM;
572 goto err;
573 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100574
Daniel Vettera9cc7262014-02-14 14:01:13 +0100575 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
576 if (ret)
577 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100579 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580 if (ret)
581 goto err_unref;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
584 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
585 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800586 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800588 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200590 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592 return 0;
593
594err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800595 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599 return ret;
600}
601
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100602static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603{
Chris Wilson78501ea2010-10-27 12:18:21 +0100604 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100606 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200607 if (ret)
608 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800609
Akash Goel61a563a2014-03-25 18:01:50 +0530610 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
611 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200612 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000613
614 /* We need to disable the AsyncFlip performance optimisations in order
615 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
616 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100617 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300618 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000619 */
620 if (INTEL_INFO(dev)->gen >= 6)
621 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
622
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000623 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530624 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000625 if (INTEL_INFO(dev)->gen == 6)
626 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000627 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000628
Akash Goel01fa0302014-03-24 23:00:04 +0530629 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000630 if (IS_GEN7(dev))
631 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530632 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000633 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100634
Jesse Barnes8d315282011-10-16 10:23:31 +0200635 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 ret = init_pipe_control(ring);
637 if (ret)
638 return ret;
639 }
640
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200641 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700642 /* From the Sandybridge PRM, volume 1 part 3, page 24:
643 * "If this bit is set, STCunit will have LRA as replacement
644 * policy. [...] This bit must be reset. LRA replacement
645 * policy is not supported."
646 */
647 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200648 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800649 }
650
Daniel Vetter6b26c862012-04-24 14:04:12 +0200651 if (INTEL_INFO(dev)->gen >= 6)
652 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700654 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700655 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700656
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 return ret;
658}
659
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100660static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100662 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700663 struct drm_i915_private *dev_priv = dev->dev_private;
664
665 if (dev_priv->semaphore_obj) {
666 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
667 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
668 dev_priv->semaphore_obj = NULL;
669 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100670
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100671 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672 return;
673
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100674 if (INTEL_INFO(dev)->gen >= 5) {
675 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800676 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100677 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100678
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100679 drm_gem_object_unreference(&ring->scratch.obj->base);
680 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681}
682
Ben Widawsky3e789982014-06-30 09:53:37 -0700683static int gen8_rcs_signal(struct intel_engine_cs *signaller,
684 unsigned int num_dwords)
685{
686#define MBOX_UPDATE_DWORDS 8
687 struct drm_device *dev = signaller->dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 struct intel_engine_cs *waiter;
690 int i, ret, num_rings;
691
692 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
693 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
694#undef MBOX_UPDATE_DWORDS
695
696 ret = intel_ring_begin(signaller, num_dwords);
697 if (ret)
698 return ret;
699
700 for_each_ring(waiter, dev_priv, i) {
701 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
702 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
703 continue;
704
705 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
706 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
707 PIPE_CONTROL_QW_WRITE |
708 PIPE_CONTROL_FLUSH_ENABLE);
709 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
710 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
711 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
712 intel_ring_emit(signaller, 0);
713 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
714 MI_SEMAPHORE_TARGET(waiter->id));
715 intel_ring_emit(signaller, 0);
716 }
717
718 return 0;
719}
720
721static int gen8_xcs_signal(struct intel_engine_cs *signaller,
722 unsigned int num_dwords)
723{
724#define MBOX_UPDATE_DWORDS 6
725 struct drm_device *dev = signaller->dev;
726 struct drm_i915_private *dev_priv = dev->dev_private;
727 struct intel_engine_cs *waiter;
728 int i, ret, num_rings;
729
730 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
731 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
732#undef MBOX_UPDATE_DWORDS
733
734 ret = intel_ring_begin(signaller, num_dwords);
735 if (ret)
736 return ret;
737
738 for_each_ring(waiter, dev_priv, i) {
739 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
740 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
741 continue;
742
743 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
744 MI_FLUSH_DW_OP_STOREDW);
745 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
746 MI_FLUSH_DW_USE_GTT);
747 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
748 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
749 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
750 MI_SEMAPHORE_TARGET(waiter->id));
751 intel_ring_emit(signaller, 0);
752 }
753
754 return 0;
755}
756
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100757static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700758 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000759{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700760 struct drm_device *dev = signaller->dev;
761 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100762 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700763 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700764
Ben Widawskya1444b72014-06-30 09:53:35 -0700765#define MBOX_UPDATE_DWORDS 3
766 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
767 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
768#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700769
770 ret = intel_ring_begin(signaller, num_dwords);
771 if (ret)
772 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700773
Ben Widawsky78325f22014-04-29 14:52:29 -0700774 for_each_ring(useless, dev_priv, i) {
775 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
776 if (mbox_reg != GEN6_NOSYNC) {
777 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
778 intel_ring_emit(signaller, mbox_reg);
779 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700780 }
781 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700782
Ben Widawskya1444b72014-06-30 09:53:35 -0700783 /* If num_dwords was rounded, make sure the tail pointer is correct */
784 if (num_rings % 2 == 0)
785 intel_ring_emit(signaller, MI_NOOP);
786
Ben Widawsky024a43e2014-04-29 14:52:30 -0700787 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000788}
789
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700790/**
791 * gen6_add_request - Update the semaphore mailbox registers
792 *
793 * @ring - ring that is adding a request
794 * @seqno - return seqno stuck into the ring
795 *
796 * Update the mailbox registers in the *other* rings with the current seqno.
797 * This acts like a signal in the canonical semaphore.
798 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000799static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100800gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000801{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700802 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000803
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700804 if (ring->semaphore.signal)
805 ret = ring->semaphore.signal(ring, 4);
806 else
807 ret = intel_ring_begin(ring, 4);
808
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000809 if (ret)
810 return ret;
811
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000812 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
813 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100814 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000815 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100816 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000817
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000818 return 0;
819}
820
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200821static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
822 u32 seqno)
823{
824 struct drm_i915_private *dev_priv = dev->dev_private;
825 return dev_priv->last_seqno < seqno;
826}
827
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700828/**
829 * intel_ring_sync - sync the waiter to the signaller on seqno
830 *
831 * @waiter - ring that is waiting
832 * @signaller - ring which has, or will signal
833 * @seqno - seqno which the waiter will block on
834 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700835
836static int
837gen8_ring_sync(struct intel_engine_cs *waiter,
838 struct intel_engine_cs *signaller,
839 u32 seqno)
840{
841 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
842 int ret;
843
844 ret = intel_ring_begin(waiter, 4);
845 if (ret)
846 return ret;
847
848 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
849 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700850 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700851 MI_SEMAPHORE_SAD_GTE_SDD);
852 intel_ring_emit(waiter, seqno);
853 intel_ring_emit(waiter,
854 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
855 intel_ring_emit(waiter,
856 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
857 intel_ring_advance(waiter);
858 return 0;
859}
860
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700861static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100862gen6_ring_sync(struct intel_engine_cs *waiter,
863 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200864 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000865{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700866 u32 dw1 = MI_SEMAPHORE_MBOX |
867 MI_SEMAPHORE_COMPARE |
868 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700869 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
870 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000871
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700872 /* Throughout all of the GEM code, seqno passed implies our current
873 * seqno is >= the last seqno executed. However for hardware the
874 * comparison is strictly greater than.
875 */
876 seqno -= 1;
877
Ben Widawskyebc348b2014-04-29 14:52:28 -0700878 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200879
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700880 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000881 if (ret)
882 return ret;
883
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200884 /* If seqno wrap happened, omit the wait with no-ops */
885 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700886 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200887 intel_ring_emit(waiter, seqno);
888 intel_ring_emit(waiter, 0);
889 intel_ring_emit(waiter, MI_NOOP);
890 } else {
891 intel_ring_emit(waiter, MI_NOOP);
892 intel_ring_emit(waiter, MI_NOOP);
893 intel_ring_emit(waiter, MI_NOOP);
894 intel_ring_emit(waiter, MI_NOOP);
895 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700896 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000897
898 return 0;
899}
900
Chris Wilsonc6df5412010-12-15 09:56:50 +0000901#define PIPE_CONTROL_FLUSH(ring__, addr__) \
902do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200903 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
904 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000905 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
906 intel_ring_emit(ring__, 0); \
907 intel_ring_emit(ring__, 0); \
908} while (0)
909
910static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100911pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000912{
Chris Wilson18393f62014-04-09 09:19:40 +0100913 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000914 int ret;
915
916 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
917 * incoherent with writes to memory, i.e. completely fubar,
918 * so we need to use PIPE_NOTIFY instead.
919 *
920 * However, we also need to workaround the qword write
921 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
922 * memory before requesting an interrupt.
923 */
924 ret = intel_ring_begin(ring, 32);
925 if (ret)
926 return ret;
927
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200928 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200929 PIPE_CONTROL_WRITE_FLUSH |
930 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100931 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100932 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000933 intel_ring_emit(ring, 0);
934 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100935 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000936 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100937 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000938 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100939 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000940 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100941 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000942 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100943 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000944 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000945
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200946 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200947 PIPE_CONTROL_WRITE_FLUSH |
948 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000949 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100950 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100951 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000952 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100953 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000954
Chris Wilsonc6df5412010-12-15 09:56:50 +0000955 return 0;
956}
957
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800958static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100959gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100960{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100961 /* Workaround to force correct ordering between irq and seqno writes on
962 * ivb (and maybe also on snb) by reading from a CS register (like
963 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000964 if (!lazy_coherency) {
965 struct drm_i915_private *dev_priv = ring->dev->dev_private;
966 POSTING_READ(RING_ACTHD(ring->mmio_base));
967 }
968
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100969 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
970}
971
972static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100973ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800974{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000975 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
976}
977
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200978static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100979ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200980{
981 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
982}
983
Chris Wilsonc6df5412010-12-15 09:56:50 +0000984static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100985pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000986{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100987 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000988}
989
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200990static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100991pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200992{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100993 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200994}
995
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000996static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100997gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200998{
999 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001000 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001001 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001002
1003 if (!dev->irq_enabled)
1004 return false;
1005
Chris Wilson7338aef2012-04-24 21:48:47 +01001006 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001007 if (ring->irq_refcount++ == 0)
1008 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001009 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001010
1011 return true;
1012}
1013
1014static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001015gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001016{
1017 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001018 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001019 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001020
Chris Wilson7338aef2012-04-24 21:48:47 +01001021 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001022 if (--ring->irq_refcount == 0)
1023 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001024 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001025}
1026
1027static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001028i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001029{
Chris Wilson78501ea2010-10-27 12:18:21 +01001030 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001031 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001032 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001033
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001034 if (!dev->irq_enabled)
1035 return false;
1036
Chris Wilson7338aef2012-04-24 21:48:47 +01001037 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001038 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001039 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1040 I915_WRITE(IMR, dev_priv->irq_mask);
1041 POSTING_READ(IMR);
1042 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001043 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001044
1045 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001046}
1047
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001048static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001049i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001050{
Chris Wilson78501ea2010-10-27 12:18:21 +01001051 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001052 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001053 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001054
Chris Wilson7338aef2012-04-24 21:48:47 +01001055 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001056 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001057 dev_priv->irq_mask |= ring->irq_enable_mask;
1058 I915_WRITE(IMR, dev_priv->irq_mask);
1059 POSTING_READ(IMR);
1060 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001061 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001062}
1063
Chris Wilsonc2798b12012-04-22 21:13:57 +01001064static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001065i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001066{
1067 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001068 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001069 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001070
1071 if (!dev->irq_enabled)
1072 return false;
1073
Chris Wilson7338aef2012-04-24 21:48:47 +01001074 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001075 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001076 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1077 I915_WRITE16(IMR, dev_priv->irq_mask);
1078 POSTING_READ16(IMR);
1079 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001080 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001081
1082 return true;
1083}
1084
1085static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001086i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001087{
1088 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001089 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001090 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001091
Chris Wilson7338aef2012-04-24 21:48:47 +01001092 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001093 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001094 dev_priv->irq_mask |= ring->irq_enable_mask;
1095 I915_WRITE16(IMR, dev_priv->irq_mask);
1096 POSTING_READ16(IMR);
1097 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001098 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001099}
1100
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001101void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001102{
Eric Anholt45930102011-05-06 17:12:35 -07001103 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001104 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001105 u32 mmio = 0;
1106
1107 /* The ring status page addresses are no longer next to the rest of
1108 * the ring registers as of gen7.
1109 */
1110 if (IS_GEN7(dev)) {
1111 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001112 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001113 mmio = RENDER_HWS_PGA_GEN7;
1114 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001115 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001116 mmio = BLT_HWS_PGA_GEN7;
1117 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001118 /*
1119 * VCS2 actually doesn't exist on Gen7. Only shut up
1120 * gcc switch check warning
1121 */
1122 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001123 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001124 mmio = BSD_HWS_PGA_GEN7;
1125 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001126 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001127 mmio = VEBOX_HWS_PGA_GEN7;
1128 break;
Eric Anholt45930102011-05-06 17:12:35 -07001129 }
1130 } else if (IS_GEN6(ring->dev)) {
1131 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1132 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001133 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001134 mmio = RING_HWS_PGA(ring->mmio_base);
1135 }
1136
Chris Wilson78501ea2010-10-27 12:18:21 +01001137 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1138 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001139
Damien Lespiaudc616b82014-03-13 01:40:28 +00001140 /*
1141 * Flush the TLB for this page
1142 *
1143 * FIXME: These two bits have disappeared on gen8, so a question
1144 * arises: do we still need this and if so how should we go about
1145 * invalidating the TLB?
1146 */
1147 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001148 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301149
1150 /* ring should be idle before issuing a sync flush*/
1151 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1152
Chris Wilson884020b2013-08-06 19:01:14 +01001153 I915_WRITE(reg,
1154 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1155 INSTPM_SYNC_FLUSH));
1156 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1157 1000))
1158 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1159 ring->name);
1160 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001161}
1162
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001163static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001164bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001165 u32 invalidate_domains,
1166 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001167{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001168 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001169
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001170 ret = intel_ring_begin(ring, 2);
1171 if (ret)
1172 return ret;
1173
1174 intel_ring_emit(ring, MI_FLUSH);
1175 intel_ring_emit(ring, MI_NOOP);
1176 intel_ring_advance(ring);
1177 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001178}
1179
Chris Wilson3cce4692010-10-27 16:11:02 +01001180static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001181i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001182{
Chris Wilson3cce4692010-10-27 16:11:02 +01001183 int ret;
1184
1185 ret = intel_ring_begin(ring, 4);
1186 if (ret)
1187 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001188
Chris Wilson3cce4692010-10-27 16:11:02 +01001189 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1190 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001191 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001192 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001193 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001194
Chris Wilson3cce4692010-10-27 16:11:02 +01001195 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001196}
1197
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001198static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001200{
1201 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001203 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001204
1205 if (!dev->irq_enabled)
1206 return false;
1207
Chris Wilson7338aef2012-04-24 21:48:47 +01001208 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001209 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001210 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001211 I915_WRITE_IMR(ring,
1212 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001213 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001214 else
1215 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001216 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001217 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001218 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001219
1220 return true;
1221}
1222
1223static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001224gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001225{
1226 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001228 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001229
Chris Wilson7338aef2012-04-24 21:48:47 +01001230 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001231 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001232 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001234 else
1235 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001236 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001237 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001238 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001239}
1240
Ben Widawskya19d2932013-05-28 19:22:30 -07001241static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001242hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001243{
1244 struct drm_device *dev = ring->dev;
1245 struct drm_i915_private *dev_priv = dev->dev_private;
1246 unsigned long flags;
1247
1248 if (!dev->irq_enabled)
1249 return false;
1250
Daniel Vetter59cdb632013-07-04 23:35:28 +02001251 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001252 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001253 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001254 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001255 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001256 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001257
1258 return true;
1259}
1260
1261static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001262hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001263{
1264 struct drm_device *dev = ring->dev;
1265 struct drm_i915_private *dev_priv = dev->dev_private;
1266 unsigned long flags;
1267
1268 if (!dev->irq_enabled)
1269 return;
1270
Daniel Vetter59cdb632013-07-04 23:35:28 +02001271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001272 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001273 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001274 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001275 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001276 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001277}
1278
Ben Widawskyabd58f02013-11-02 21:07:09 -07001279static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001281{
1282 struct drm_device *dev = ring->dev;
1283 struct drm_i915_private *dev_priv = dev->dev_private;
1284 unsigned long flags;
1285
1286 if (!dev->irq_enabled)
1287 return false;
1288
1289 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1290 if (ring->irq_refcount++ == 0) {
1291 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1292 I915_WRITE_IMR(ring,
1293 ~(ring->irq_enable_mask |
1294 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1295 } else {
1296 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1297 }
1298 POSTING_READ(RING_IMR(ring->mmio_base));
1299 }
1300 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1301
1302 return true;
1303}
1304
1305static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001307{
1308 struct drm_device *dev = ring->dev;
1309 struct drm_i915_private *dev_priv = dev->dev_private;
1310 unsigned long flags;
1311
1312 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1313 if (--ring->irq_refcount == 0) {
1314 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1315 I915_WRITE_IMR(ring,
1316 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1317 } else {
1318 I915_WRITE_IMR(ring, ~0);
1319 }
1320 POSTING_READ(RING_IMR(ring->mmio_base));
1321 }
1322 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1323}
1324
Zou Nan haid1b851f2010-05-21 09:08:57 +08001325static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001326i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001327 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001328 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001329{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001330 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001331
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001332 ret = intel_ring_begin(ring, 2);
1333 if (ret)
1334 return ret;
1335
Chris Wilson78501ea2010-10-27 12:18:21 +01001336 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001337 MI_BATCH_BUFFER_START |
1338 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001339 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001340 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001341 intel_ring_advance(ring);
1342
Zou Nan haid1b851f2010-05-21 09:08:57 +08001343 return 0;
1344}
1345
Daniel Vetterb45305f2012-12-17 16:21:27 +01001346/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1347#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001348static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001349i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001350 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001351 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001352{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001353 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354
Daniel Vetterb45305f2012-12-17 16:21:27 +01001355 if (flags & I915_DISPATCH_PINNED) {
1356 ret = intel_ring_begin(ring, 4);
1357 if (ret)
1358 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359
Daniel Vetterb45305f2012-12-17 16:21:27 +01001360 intel_ring_emit(ring, MI_BATCH_BUFFER);
1361 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1362 intel_ring_emit(ring, offset + len - 8);
1363 intel_ring_emit(ring, MI_NOOP);
1364 intel_ring_advance(ring);
1365 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001366 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001367
1368 if (len > I830_BATCH_LIMIT)
1369 return -ENOSPC;
1370
1371 ret = intel_ring_begin(ring, 9+3);
1372 if (ret)
1373 return ret;
1374 /* Blit the batch (which has now all relocs applied) to the stable batch
1375 * scratch bo area (so that the CS never stumbles over its tlb
1376 * invalidation bug) ... */
1377 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1378 XY_SRC_COPY_BLT_WRITE_ALPHA |
1379 XY_SRC_COPY_BLT_WRITE_RGB);
1380 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1381 intel_ring_emit(ring, 0);
1382 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1383 intel_ring_emit(ring, cs_offset);
1384 intel_ring_emit(ring, 0);
1385 intel_ring_emit(ring, 4096);
1386 intel_ring_emit(ring, offset);
1387 intel_ring_emit(ring, MI_FLUSH);
1388
1389 /* ... and execute it. */
1390 intel_ring_emit(ring, MI_BATCH_BUFFER);
1391 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1392 intel_ring_emit(ring, cs_offset + len - 8);
1393 intel_ring_advance(ring);
1394 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001395
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001396 return 0;
1397}
1398
1399static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001400i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001401 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001402 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001403{
1404 int ret;
1405
1406 ret = intel_ring_begin(ring, 2);
1407 if (ret)
1408 return ret;
1409
Chris Wilson65f56872012-04-17 16:38:12 +01001410 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001411 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001412 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001413
Eric Anholt62fdfea2010-05-21 13:26:39 -07001414 return 0;
1415}
1416
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001417static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001418{
Chris Wilson05394f32010-11-08 19:18:58 +00001419 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001420
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001421 obj = ring->status_page.obj;
1422 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001423 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001424
Chris Wilson9da3da62012-06-01 15:20:22 +01001425 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001426 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001427 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001428 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001429}
1430
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001431static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001432{
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001434
Chris Wilsone3efda42014-04-09 09:19:41 +01001435 if ((obj = ring->status_page.obj) == NULL) {
1436 int ret;
1437
1438 obj = i915_gem_alloc_object(ring->dev, 4096);
1439 if (obj == NULL) {
1440 DRM_ERROR("Failed to allocate status page\n");
1441 return -ENOMEM;
1442 }
1443
1444 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1445 if (ret)
1446 goto err_unref;
1447
1448 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1449 if (ret) {
1450err_unref:
1451 drm_gem_object_unreference(&obj->base);
1452 return ret;
1453 }
1454
1455 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001456 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001457
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001458 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001459 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001460 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001461
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001462 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1463 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464
1465 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001466}
1467
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001468static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001469{
1470 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001471
1472 if (!dev_priv->status_page_dmah) {
1473 dev_priv->status_page_dmah =
1474 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1475 if (!dev_priv->status_page_dmah)
1476 return -ENOMEM;
1477 }
1478
Chris Wilson6b8294a2012-11-16 11:43:20 +00001479 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1480 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1481
1482 return 0;
1483}
1484
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001485static int allocate_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01001486{
1487 struct drm_device *dev = ring->dev;
1488 struct drm_i915_private *dev_priv = to_i915(dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001489 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsone3efda42014-04-09 09:19:41 +01001490 struct drm_i915_gem_object *obj;
1491 int ret;
1492
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001493 if (intel_ring_initialized(ring))
Chris Wilsone3efda42014-04-09 09:19:41 +01001494 return 0;
1495
1496 obj = NULL;
1497 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001498 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001499 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001500 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001501 if (obj == NULL)
1502 return -ENOMEM;
1503
Akash Goel24f3a8c2014-06-17 10:59:42 +05301504 /* mark ring buffers as read-only from GPU side by default */
1505 obj->gt_ro = 1;
1506
Chris Wilsone3efda42014-04-09 09:19:41 +01001507 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1508 if (ret)
1509 goto err_unref;
1510
1511 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1512 if (ret)
1513 goto err_unpin;
1514
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001515 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001516 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001517 ringbuf->size);
1518 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001519 ret = -EINVAL;
1520 goto err_unpin;
1521 }
1522
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001523 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001524 return 0;
1525
1526err_unpin:
1527 i915_gem_object_ggtt_unpin(obj);
1528err_unref:
1529 drm_gem_object_unreference(&obj->base);
1530 return ret;
1531}
1532
Ben Widawskyc43b5632012-04-16 14:07:40 -07001533static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001534 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001535{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001536 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001537 int ret;
1538
Oscar Mateo8ee14972014-05-22 14:13:34 +01001539 if (ringbuf == NULL) {
1540 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1541 if (!ringbuf)
1542 return -ENOMEM;
1543 ring->buffer = ringbuf;
1544 }
1545
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001546 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001547 INIT_LIST_HEAD(&ring->active_list);
1548 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001549 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001550 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001551
Chris Wilsonb259f672011-03-29 13:19:09 +01001552 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001553
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001554 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001555 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001556 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001557 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001558 } else {
1559 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001560 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001561 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001562 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001563 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001564
Chris Wilsone3efda42014-04-09 09:19:41 +01001565 ret = allocate_ring_buffer(ring);
1566 if (ret) {
1567 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001568 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001569 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001570
Chris Wilson55249ba2010-12-22 14:04:47 +00001571 /* Workaround an erratum on the i830 which causes a hang if
1572 * the TAIL pointer points to within the last 2 cachelines
1573 * of the buffer.
1574 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001575 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001576 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001577 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001578
Brad Volkin44e895a2014-05-10 14:10:43 -07001579 ret = i915_cmd_parser_init_ring(ring);
1580 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001581 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001582
Oscar Mateo8ee14972014-05-22 14:13:34 +01001583 ret = ring->init(ring);
1584 if (ret)
1585 goto error;
1586
1587 return 0;
1588
1589error:
1590 kfree(ringbuf);
1591 ring->buffer = NULL;
1592 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001593}
1594
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001595void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001596{
Chris Wilsone3efda42014-04-09 09:19:41 +01001597 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001598 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001599
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001600 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001601 return;
1602
Chris Wilsone3efda42014-04-09 09:19:41 +01001603 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001604 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001605
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001606 iounmap(ringbuf->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001607
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001608 i915_gem_object_ggtt_unpin(ringbuf->obj);
1609 drm_gem_object_unreference(&ringbuf->obj->base);
1610 ringbuf->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001611 ring->preallocated_lazy_request = NULL;
1612 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001613
Zou Nan hai8d192152010-11-02 16:31:01 +08001614 if (ring->cleanup)
1615 ring->cleanup(ring);
1616
Chris Wilson78501ea2010-10-27 12:18:21 +01001617 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001618
1619 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001620
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001621 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001622 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001623}
1624
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001625static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001626{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001627 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001628 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001629 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001630 int ret;
1631
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001632 if (ringbuf->last_retired_head != -1) {
1633 ringbuf->head = ringbuf->last_retired_head;
1634 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001635
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001636 ringbuf->space = ring_space(ring);
1637 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001638 return 0;
1639 }
1640
1641 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001642 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001643 seqno = request->seqno;
1644 break;
1645 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001646 }
1647
1648 if (seqno == 0)
1649 return -ENOSPC;
1650
Chris Wilson1f709992014-01-27 22:43:07 +00001651 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001652 if (ret)
1653 return ret;
1654
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001655 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001656 ringbuf->head = ringbuf->last_retired_head;
1657 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001658
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001659 ringbuf->space = ring_space(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001660 return 0;
1661}
1662
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001663static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001664{
Chris Wilson78501ea2010-10-27 12:18:21 +01001665 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001666 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001667 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001668 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001669 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001670
Chris Wilsona71d8d92012-02-15 11:25:36 +00001671 ret = intel_ring_wait_request(ring, n);
1672 if (ret != -ENOSPC)
1673 return ret;
1674
Chris Wilson09246732013-08-10 22:16:32 +01001675 /* force the tail write in case we have been skipping them */
1676 __intel_ring_advance(ring);
1677
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001678 /* With GEM the hangcheck timer should kick us out of the loop,
1679 * leaving it early runs the risk of corrupting GEM state (due
1680 * to running on almost untested codepaths). But on resume
1681 * timers don't work yet, so prevent a complete hang in that
1682 * case by choosing an insanely large timeout. */
1683 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001684
Chris Wilsondcfe0502014-05-05 09:07:32 +01001685 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001686 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001687 ringbuf->head = I915_READ_HEAD(ring);
1688 ringbuf->space = ring_space(ring);
1689 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001690 ret = 0;
1691 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001692 }
1693
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001694 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1695 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001696 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1697 if (master_priv->sarea_priv)
1698 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1699 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001700
Chris Wilsone60a0b12010-10-13 10:09:14 +01001701 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001702
Chris Wilsondcfe0502014-05-05 09:07:32 +01001703 if (dev_priv->mm.interruptible && signal_pending(current)) {
1704 ret = -ERESTARTSYS;
1705 break;
1706 }
1707
Daniel Vetter33196de2012-11-14 17:14:05 +01001708 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1709 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001710 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001711 break;
1712
1713 if (time_after(jiffies, end)) {
1714 ret = -EBUSY;
1715 break;
1716 }
1717 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001718 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001719 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001721
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001722static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001723{
1724 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001725 struct intel_ringbuffer *ringbuf = ring->buffer;
1726 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001727
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001728 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001729 int ret = ring_wait_for_space(ring, rem);
1730 if (ret)
1731 return ret;
1732 }
1733
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001734 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001735 rem /= 4;
1736 while (rem--)
1737 iowrite32(MI_NOOP, virt++);
1738
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001739 ringbuf->tail = 0;
1740 ringbuf->space = ring_space(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00001741
1742 return 0;
1743}
1744
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001745int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001746{
1747 u32 seqno;
1748 int ret;
1749
1750 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001751 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001752 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001753 if (ret)
1754 return ret;
1755 }
1756
1757 /* Wait upon the last request to be completed */
1758 if (list_empty(&ring->request_list))
1759 return 0;
1760
1761 seqno = list_entry(ring->request_list.prev,
1762 struct drm_i915_gem_request,
1763 list)->seqno;
1764
1765 return i915_wait_seqno(ring, seqno);
1766}
1767
Chris Wilson9d7730912012-11-27 16:22:52 +00001768static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001769intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001770{
Chris Wilson18235212013-09-04 10:45:51 +01001771 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001772 return 0;
1773
Chris Wilson3c0e2342013-09-04 10:45:52 +01001774 if (ring->preallocated_lazy_request == NULL) {
1775 struct drm_i915_gem_request *request;
1776
1777 request = kmalloc(sizeof(*request), GFP_KERNEL);
1778 if (request == NULL)
1779 return -ENOMEM;
1780
1781 ring->preallocated_lazy_request = request;
1782 }
1783
Chris Wilson18235212013-09-04 10:45:51 +01001784 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001785}
1786
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001787static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001788 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001789{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001790 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001791 int ret;
1792
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001793 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001794 ret = intel_wrap_ring_buffer(ring);
1795 if (unlikely(ret))
1796 return ret;
1797 }
1798
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001799 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001800 ret = ring_wait_for_space(ring, bytes);
1801 if (unlikely(ret))
1802 return ret;
1803 }
1804
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001805 return 0;
1806}
1807
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001808int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001809 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001810{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001811 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001812 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001813
Daniel Vetter33196de2012-11-14 17:14:05 +01001814 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1815 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001816 if (ret)
1817 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001818
Chris Wilson304d6952014-01-02 14:32:35 +00001819 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1820 if (ret)
1821 return ret;
1822
Chris Wilson9d7730912012-11-27 16:22:52 +00001823 /* Preallocate the olr before touching the ring */
1824 ret = intel_ring_alloc_seqno(ring);
1825 if (ret)
1826 return ret;
1827
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001828 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001829 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001830}
1831
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001832/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001833int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001834{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001835 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001836 int ret;
1837
1838 if (num_dwords == 0)
1839 return 0;
1840
Chris Wilson18393f62014-04-09 09:19:40 +01001841 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001842 ret = intel_ring_begin(ring, num_dwords);
1843 if (ret)
1844 return ret;
1845
1846 while (num_dwords--)
1847 intel_ring_emit(ring, MI_NOOP);
1848
1849 intel_ring_advance(ring);
1850
1851 return 0;
1852}
1853
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001854void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001855{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001856 struct drm_device *dev = ring->dev;
1857 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001858
Chris Wilson18235212013-09-04 10:45:51 +01001859 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001860
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001861 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001862 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1863 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001864 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001865 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001866 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001867
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001868 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001869 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001870}
1871
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001872static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001873 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001874{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001875 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001876
1877 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001878
Chris Wilson12f55812012-07-05 17:14:01 +01001879 /* Disable notification that the ring is IDLE. The GT
1880 * will then assume that it is busy and bring it out of rc6.
1881 */
1882 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1883 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1884
1885 /* Clear the context id. Here be magic! */
1886 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1887
1888 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001889 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001890 GEN6_BSD_SLEEP_INDICATOR) == 0,
1891 50))
1892 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001893
Chris Wilson12f55812012-07-05 17:14:01 +01001894 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001895 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001896 POSTING_READ(RING_TAIL(ring->mmio_base));
1897
1898 /* Let the ring send IDLE messages to the GT again,
1899 * and so let it sleep to conserve power when idle.
1900 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001901 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001902 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001903}
1904
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001905static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001906 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001907{
Chris Wilson71a77e02011-02-02 12:13:49 +00001908 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001909 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001910
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001911 ret = intel_ring_begin(ring, 4);
1912 if (ret)
1913 return ret;
1914
Chris Wilson71a77e02011-02-02 12:13:49 +00001915 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001916 if (INTEL_INFO(ring->dev)->gen >= 8)
1917 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001918 /*
1919 * Bspec vol 1c.5 - video engine command streamer:
1920 * "If ENABLED, all TLBs will be invalidated once the flush
1921 * operation is complete. This bit is only valid when the
1922 * Post-Sync Operation field is a value of 1h or 3h."
1923 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001924 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001925 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1926 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001927 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001928 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001929 if (INTEL_INFO(ring->dev)->gen >= 8) {
1930 intel_ring_emit(ring, 0); /* upper addr */
1931 intel_ring_emit(ring, 0); /* value */
1932 } else {
1933 intel_ring_emit(ring, 0);
1934 intel_ring_emit(ring, MI_NOOP);
1935 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001936 intel_ring_advance(ring);
1937 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001938}
1939
1940static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001941gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001942 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001943 unsigned flags)
1944{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001945 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1946 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1947 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001948 int ret;
1949
1950 ret = intel_ring_begin(ring, 4);
1951 if (ret)
1952 return ret;
1953
1954 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001955 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001956 intel_ring_emit(ring, lower_32_bits(offset));
1957 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001958 intel_ring_emit(ring, MI_NOOP);
1959 intel_ring_advance(ring);
1960
1961 return 0;
1962}
1963
1964static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001965hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001966 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001967 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001968{
Akshay Joshi0206e352011-08-16 15:34:10 -04001969 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001970
Akshay Joshi0206e352011-08-16 15:34:10 -04001971 ret = intel_ring_begin(ring, 2);
1972 if (ret)
1973 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001974
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001975 intel_ring_emit(ring,
1976 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1977 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1978 /* bit0-7 is the length on GEN6+ */
1979 intel_ring_emit(ring, offset);
1980 intel_ring_advance(ring);
1981
1982 return 0;
1983}
1984
1985static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001986gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001987 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001988 unsigned flags)
1989{
1990 int ret;
1991
1992 ret = intel_ring_begin(ring, 2);
1993 if (ret)
1994 return ret;
1995
1996 intel_ring_emit(ring,
1997 MI_BATCH_BUFFER_START |
1998 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001999 /* bit0-7 is the length on GEN6+ */
2000 intel_ring_emit(ring, offset);
2001 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002002
Akshay Joshi0206e352011-08-16 15:34:10 -04002003 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002004}
2005
Chris Wilson549f7362010-10-19 11:19:32 +01002006/* Blitter support (SandyBridge+) */
2007
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002008static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002009 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002010{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002011 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002012 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002013 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002014
Daniel Vetter6a233c72011-12-14 13:57:07 +01002015 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002016 if (ret)
2017 return ret;
2018
Chris Wilson71a77e02011-02-02 12:13:49 +00002019 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002020 if (INTEL_INFO(ring->dev)->gen >= 8)
2021 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002022 /*
2023 * Bspec vol 1c.3 - blitter engine command streamer:
2024 * "If ENABLED, all TLBs will be invalidated once the flush
2025 * operation is complete. This bit is only valid when the
2026 * Post-Sync Operation field is a value of 1h or 3h."
2027 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002028 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002029 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002030 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002031 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002032 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002033 if (INTEL_INFO(ring->dev)->gen >= 8) {
2034 intel_ring_emit(ring, 0); /* upper addr */
2035 intel_ring_emit(ring, 0); /* value */
2036 } else {
2037 intel_ring_emit(ring, 0);
2038 intel_ring_emit(ring, MI_NOOP);
2039 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002040 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002041
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002042 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002043 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2044
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002045 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002046}
2047
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002048int intel_init_render_ring_buffer(struct drm_device *dev)
2049{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002050 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002051 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002052 struct drm_i915_gem_object *obj;
2053 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002054
Daniel Vetter59465b52012-04-11 22:12:48 +02002055 ring->name = "render ring";
2056 ring->id = RCS;
2057 ring->mmio_base = RENDER_RING_BASE;
2058
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002059 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002060 if (i915_semaphore_is_enabled(dev)) {
2061 obj = i915_gem_alloc_object(dev, 4096);
2062 if (obj == NULL) {
2063 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2064 i915.semaphores = 0;
2065 } else {
2066 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2067 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2068 if (ret != 0) {
2069 drm_gem_object_unreference(&obj->base);
2070 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2071 i915.semaphores = 0;
2072 } else
2073 dev_priv->semaphore_obj = obj;
2074 }
2075 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002076 ring->add_request = gen6_add_request;
2077 ring->flush = gen8_render_ring_flush;
2078 ring->irq_get = gen8_ring_get_irq;
2079 ring->irq_put = gen8_ring_put_irq;
2080 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2081 ring->get_seqno = gen6_ring_get_seqno;
2082 ring->set_seqno = ring_set_seqno;
2083 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002084 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002085 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002086 ring->semaphore.signal = gen8_rcs_signal;
2087 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002088 }
2089 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002090 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002091 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002092 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002093 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002094 ring->irq_get = gen6_ring_get_irq;
2095 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002096 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002097 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002098 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002099 if (i915_semaphore_is_enabled(dev)) {
2100 ring->semaphore.sync_to = gen6_ring_sync;
2101 ring->semaphore.signal = gen6_signal;
2102 /*
2103 * The current semaphore is only applied on pre-gen8
2104 * platform. And there is no VCS2 ring on the pre-gen8
2105 * platform. So the semaphore between RCS and VCS2 is
2106 * initialized as INVALID. Gen8 will initialize the
2107 * sema between VCS2 and RCS later.
2108 */
2109 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2110 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2111 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2112 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2113 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2114 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2115 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2116 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2117 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2118 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2119 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002120 } else if (IS_GEN5(dev)) {
2121 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002122 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002123 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002124 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002125 ring->irq_get = gen5_ring_get_irq;
2126 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002127 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2128 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002129 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002130 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002131 if (INTEL_INFO(dev)->gen < 4)
2132 ring->flush = gen2_render_ring_flush;
2133 else
2134 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002135 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002136 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002137 if (IS_GEN2(dev)) {
2138 ring->irq_get = i8xx_ring_get_irq;
2139 ring->irq_put = i8xx_ring_put_irq;
2140 } else {
2141 ring->irq_get = i9xx_ring_get_irq;
2142 ring->irq_put = i9xx_ring_put_irq;
2143 }
Daniel Vettere3670312012-04-11 22:12:53 +02002144 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002145 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002146 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002147
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002148 if (IS_HASWELL(dev))
2149 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002150 else if (IS_GEN8(dev))
2151 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002152 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002153 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2154 else if (INTEL_INFO(dev)->gen >= 4)
2155 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2156 else if (IS_I830(dev) || IS_845G(dev))
2157 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2158 else
2159 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002160 ring->init = init_render_ring;
2161 ring->cleanup = render_ring_cleanup;
2162
Daniel Vetterb45305f2012-12-17 16:21:27 +01002163 /* Workaround batchbuffer to combat CS tlb bug. */
2164 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002165 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2166 if (obj == NULL) {
2167 DRM_ERROR("Failed to allocate batch bo\n");
2168 return -ENOMEM;
2169 }
2170
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002171 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002172 if (ret != 0) {
2173 drm_gem_object_unreference(&obj->base);
2174 DRM_ERROR("Failed to ping batch bo\n");
2175 return ret;
2176 }
2177
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002178 ring->scratch.obj = obj;
2179 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002180 }
2181
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002182 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002183}
2184
Chris Wilsone8616b62011-01-20 09:57:11 +00002185int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2186{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002187 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002188 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002189 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002190 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002191
Oscar Mateo8ee14972014-05-22 14:13:34 +01002192 if (ringbuf == NULL) {
2193 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2194 if (!ringbuf)
2195 return -ENOMEM;
2196 ring->buffer = ringbuf;
2197 }
2198
Daniel Vetter59465b52012-04-11 22:12:48 +02002199 ring->name = "render ring";
2200 ring->id = RCS;
2201 ring->mmio_base = RENDER_RING_BASE;
2202
Chris Wilsone8616b62011-01-20 09:57:11 +00002203 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002204 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002205 ret = -ENODEV;
2206 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002207 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002208
2209 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2210 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2211 * the special gen5 functions. */
2212 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002213 if (INTEL_INFO(dev)->gen < 4)
2214 ring->flush = gen2_render_ring_flush;
2215 else
2216 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002217 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002218 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002219 if (IS_GEN2(dev)) {
2220 ring->irq_get = i8xx_ring_get_irq;
2221 ring->irq_put = i8xx_ring_put_irq;
2222 } else {
2223 ring->irq_get = i9xx_ring_get_irq;
2224 ring->irq_put = i9xx_ring_put_irq;
2225 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002226 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002227 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002228 if (INTEL_INFO(dev)->gen >= 4)
2229 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2230 else if (IS_I830(dev) || IS_845G(dev))
2231 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2232 else
2233 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002234 ring->init = init_render_ring;
2235 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002236
2237 ring->dev = dev;
2238 INIT_LIST_HEAD(&ring->active_list);
2239 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002240
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002241 ringbuf->size = size;
2242 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002243 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002244 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002245
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002246 ringbuf->virtual_start = ioremap_wc(start, size);
2247 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002248 DRM_ERROR("can not ioremap virtual address for"
2249 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002250 ret = -ENOMEM;
2251 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002252 }
2253
Chris Wilson6b8294a2012-11-16 11:43:20 +00002254 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002255 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002256 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002257 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002258 }
2259
Chris Wilsone8616b62011-01-20 09:57:11 +00002260 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002261
2262err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002263 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002264err_ringbuf:
2265 kfree(ringbuf);
2266 ring->buffer = NULL;
2267 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002268}
2269
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002270int intel_init_bsd_ring_buffer(struct drm_device *dev)
2271{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002272 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002273 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002274
Daniel Vetter58fa3832012-04-11 22:12:49 +02002275 ring->name = "bsd ring";
2276 ring->id = VCS;
2277
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002278 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002279 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002280 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002281 /* gen6 bsd needs a special wa for tail updates */
2282 if (IS_GEN6(dev))
2283 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002284 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002285 ring->add_request = gen6_add_request;
2286 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002287 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002288 if (INTEL_INFO(dev)->gen >= 8) {
2289 ring->irq_enable_mask =
2290 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2291 ring->irq_get = gen8_ring_get_irq;
2292 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002293 ring->dispatch_execbuffer =
2294 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002295 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002296 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002297 ring->semaphore.signal = gen8_xcs_signal;
2298 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002299 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002300 } else {
2301 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2302 ring->irq_get = gen6_ring_get_irq;
2303 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002304 ring->dispatch_execbuffer =
2305 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002306 if (i915_semaphore_is_enabled(dev)) {
2307 ring->semaphore.sync_to = gen6_ring_sync;
2308 ring->semaphore.signal = gen6_signal;
2309 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2310 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2311 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2312 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2313 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2314 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2315 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2316 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2317 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2318 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2319 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002320 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002321 } else {
2322 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002323 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002324 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002325 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002326 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002327 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002328 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002329 ring->irq_get = gen5_ring_get_irq;
2330 ring->irq_put = gen5_ring_put_irq;
2331 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002332 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002333 ring->irq_get = i9xx_ring_get_irq;
2334 ring->irq_put = i9xx_ring_put_irq;
2335 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002336 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002337 }
2338 ring->init = init_ring_common;
2339
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002340 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002341}
Chris Wilson549f7362010-10-19 11:19:32 +01002342
Zhao Yakui845f74a2014-04-17 10:37:37 +08002343/**
2344 * Initialize the second BSD ring for Broadwell GT3.
2345 * It is noted that this only exists on Broadwell GT3.
2346 */
2347int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2348{
2349 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002350 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002351
2352 if ((INTEL_INFO(dev)->gen != 8)) {
2353 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2354 return -EINVAL;
2355 }
2356
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002357 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002358 ring->id = VCS2;
2359
2360 ring->write_tail = ring_write_tail;
2361 ring->mmio_base = GEN8_BSD2_RING_BASE;
2362 ring->flush = gen6_bsd_ring_flush;
2363 ring->add_request = gen6_add_request;
2364 ring->get_seqno = gen6_ring_get_seqno;
2365 ring->set_seqno = ring_set_seqno;
2366 ring->irq_enable_mask =
2367 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2368 ring->irq_get = gen8_ring_get_irq;
2369 ring->irq_put = gen8_ring_put_irq;
2370 ring->dispatch_execbuffer =
2371 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002372 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002373 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002374 ring->semaphore.signal = gen8_xcs_signal;
2375 GEN8_RING_SEMAPHORE_INIT;
2376 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002377 ring->init = init_ring_common;
2378
2379 return intel_init_ring_buffer(dev, ring);
2380}
2381
Chris Wilson549f7362010-10-19 11:19:32 +01002382int intel_init_blt_ring_buffer(struct drm_device *dev)
2383{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002384 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002385 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002386
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002387 ring->name = "blitter ring";
2388 ring->id = BCS;
2389
2390 ring->mmio_base = BLT_RING_BASE;
2391 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002392 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002393 ring->add_request = gen6_add_request;
2394 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002395 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002396 if (INTEL_INFO(dev)->gen >= 8) {
2397 ring->irq_enable_mask =
2398 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2399 ring->irq_get = gen8_ring_get_irq;
2400 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002401 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002402 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002403 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002404 ring->semaphore.signal = gen8_xcs_signal;
2405 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002406 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002407 } else {
2408 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2409 ring->irq_get = gen6_ring_get_irq;
2410 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002411 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002412 if (i915_semaphore_is_enabled(dev)) {
2413 ring->semaphore.signal = gen6_signal;
2414 ring->semaphore.sync_to = gen6_ring_sync;
2415 /*
2416 * The current semaphore is only applied on pre-gen8
2417 * platform. And there is no VCS2 ring on the pre-gen8
2418 * platform. So the semaphore between BCS and VCS2 is
2419 * initialized as INVALID. Gen8 will initialize the
2420 * sema between BCS and VCS2 later.
2421 */
2422 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2423 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2424 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2425 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2426 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2427 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2428 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2429 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2430 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2431 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2432 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002433 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002434 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002435
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002436 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002437}
Chris Wilsona7b97612012-07-20 12:41:08 +01002438
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002439int intel_init_vebox_ring_buffer(struct drm_device *dev)
2440{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002441 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002442 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002443
2444 ring->name = "video enhancement ring";
2445 ring->id = VECS;
2446
2447 ring->mmio_base = VEBOX_RING_BASE;
2448 ring->write_tail = ring_write_tail;
2449 ring->flush = gen6_ring_flush;
2450 ring->add_request = gen6_add_request;
2451 ring->get_seqno = gen6_ring_get_seqno;
2452 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002453
2454 if (INTEL_INFO(dev)->gen >= 8) {
2455 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002456 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002457 ring->irq_get = gen8_ring_get_irq;
2458 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002459 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002460 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002461 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002462 ring->semaphore.signal = gen8_xcs_signal;
2463 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002464 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002465 } else {
2466 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2467 ring->irq_get = hsw_vebox_get_irq;
2468 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002469 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002470 if (i915_semaphore_is_enabled(dev)) {
2471 ring->semaphore.sync_to = gen6_ring_sync;
2472 ring->semaphore.signal = gen6_signal;
2473 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2474 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2475 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2476 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2477 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2478 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2479 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2480 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2481 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2482 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2483 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002484 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002485 ring->init = init_ring_common;
2486
2487 return intel_init_ring_buffer(dev, ring);
2488}
2489
Chris Wilsona7b97612012-07-20 12:41:08 +01002490int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002491intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002492{
2493 int ret;
2494
2495 if (!ring->gpu_caches_dirty)
2496 return 0;
2497
2498 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2499 if (ret)
2500 return ret;
2501
2502 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2503
2504 ring->gpu_caches_dirty = false;
2505 return 0;
2506}
2507
2508int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002509intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002510{
2511 uint32_t flush_domains;
2512 int ret;
2513
2514 flush_domains = 0;
2515 if (ring->gpu_caches_dirty)
2516 flush_domains = I915_GEM_GPU_DOMAINS;
2517
2518 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2519 if (ret)
2520 return ret;
2521
2522 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2523
2524 ring->gpu_caches_dirty = false;
2525 return 0;
2526}
Chris Wilsone3efda42014-04-09 09:19:41 +01002527
2528void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002529intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002530{
2531 int ret;
2532
2533 if (!intel_ring_initialized(ring))
2534 return;
2535
2536 ret = intel_ring_idle(ring);
2537 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2538 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2539 ring->name, ret);
2540
2541 stop_ring(ring);
2542}