blob: 9415c07b6285836e1ef4057b4b1dd5bf008764e3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000045static void i915_gem_clear_fence_reg(struct drm_device *dev,
46 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000047static int i915_gem_phys_pwrite(struct drm_device *dev,
48 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100049 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000050 struct drm_file *file);
51static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070052
Chris Wilson17250b72010-10-28 12:51:39 +010053static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070054 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010055static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010056
Chris Wilson73aa8082010-09-30 11:46:12 +010057/* some bookkeeping */
58static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
59 size_t size)
60{
61 dev_priv->mm.object_count++;
62 dev_priv->mm.object_memory += size;
63}
64
65static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
68 dev_priv->mm.object_count--;
69 dev_priv->mm.object_memory -= size;
70}
71
Chris Wilson21dd3732011-01-26 15:55:56 +000072static int
73i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010074{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76 struct completion *x = &dev_priv->error_completion;
77 unsigned long flags;
78 int ret;
79
80 if (!atomic_read(&dev_priv->mm.wedged))
81 return 0;
82
83 ret = wait_for_completion_interruptible(x);
84 if (ret)
85 return ret;
86
Chris Wilson21dd3732011-01-26 15:55:56 +000087 if (atomic_read(&dev_priv->mm.wedged)) {
88 /* GPU is hung, bump the completion count to account for
89 * the token we just consumed so that we never hit zero and
90 * end up waiting upon a subsequent completion event that
91 * will never happen.
92 */
93 spin_lock_irqsave(&x->wait.lock, flags);
94 x->done++;
95 spin_unlock_irqrestore(&x->wait.lock, flags);
96 }
97 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +010098}
99
Chris Wilson54cf91d2010-11-25 18:00:26 +0000100int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100101{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100102 int ret;
103
Chris Wilson21dd3732011-01-26 15:55:56 +0000104 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100105 if (ret)
106 return ret;
107
108 ret = mutex_lock_interruptible(&dev->struct_mutex);
109 if (ret)
110 return ret;
111
Chris Wilson23bc5982010-09-29 16:10:57 +0100112 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113 return 0;
114}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100115
Chris Wilson7d1c4802010-08-07 21:45:03 +0100116static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000117i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100118{
Chris Wilson05394f32010-11-08 19:18:58 +0000119 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100120}
121
Eric Anholt673a3942008-07-30 12:06:12 -0700122int
123i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700125{
Eric Anholt673a3942008-07-30 12:06:12 -0700126 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000127
128 if (args->gtt_start >= args->gtt_end ||
129 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
130 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700131
Daniel Vetterf534bc02012-03-26 22:37:04 +0200132 /* GEM with user mode setting was never supported on ilk and later. */
133 if (INTEL_INFO(dev)->gen >= 5)
134 return -ENODEV;
135
Eric Anholt673a3942008-07-30 12:06:12 -0700136 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200137 i915_gem_init_global_gtt(dev, args->gtt_start,
138 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700139 mutex_unlock(&dev->struct_mutex);
140
Chris Wilson20217462010-11-23 15:26:33 +0000141 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700142}
143
Eric Anholt5a125c32008-10-22 21:40:13 -0700144int
145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Chris Wilson73aa8082010-09-30 11:46:12 +0100148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700149 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000150 struct drm_i915_gem_object *obj;
151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
153 if (!(dev->driver->driver_features & DRIVER_GEM))
154 return -ENODEV;
155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000158 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
159 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Chris Wilson6299f992010-11-24 12:23:44 +0000162 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Dave Airlieff72145b2011-02-07 12:16:14 +1000168static int
169i915_gem_create(struct drm_file *file,
170 struct drm_device *dev,
171 uint64_t size,
172 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700173{
Chris Wilson05394f32010-11-08 19:18:58 +0000174 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300175 int ret;
176 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700177
Dave Airlieff72145b2011-02-07 12:16:14 +1000178 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200179 if (size == 0)
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
182 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000183 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700184 if (obj == NULL)
185 return -ENOMEM;
186
Chris Wilson05394f32010-11-08 19:18:58 +0000187 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100188 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000189 drm_gem_object_release(&obj->base);
190 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100191 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700192 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100193 }
194
Chris Wilson202f2fe2010-10-14 13:20:40 +0100195 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000196 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100197 trace_i915_gem_object_create(obj);
198
Dave Airlieff72145b2011-02-07 12:16:14 +1000199 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700200 return 0;
201}
202
Dave Airlieff72145b2011-02-07 12:16:14 +1000203int
204i915_gem_dumb_create(struct drm_file *file,
205 struct drm_device *dev,
206 struct drm_mode_create_dumb *args)
207{
208 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000209 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 args->size = args->pitch * args->height;
211 return i915_gem_create(file, dev,
212 args->size, &args->handle);
213}
214
215int i915_gem_dumb_destroy(struct drm_file *file,
216 struct drm_device *dev,
217 uint32_t handle)
218{
219 return drm_gem_handle_delete(file, handle);
220}
221
222/**
223 * Creates a new mm object and returns a handle to it.
224 */
225int
226i915_gem_create_ioctl(struct drm_device *dev, void *data,
227 struct drm_file *file)
228{
229 struct drm_i915_gem_create *args = data;
230 return i915_gem_create(file, dev,
231 args->size, &args->handle);
232}
233
Chris Wilson05394f32010-11-08 19:18:58 +0000234static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700235{
Chris Wilson05394f32010-11-08 19:18:58 +0000236 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700237
238 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000239 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700240}
241
Daniel Vetter8c599672011-12-14 13:57:31 +0100242static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100243__copy_to_user_swizzled(char __user *cpu_vaddr,
244 const char *gpu_vaddr, int gpu_offset,
245 int length)
246{
247 int ret, cpu_offset = 0;
248
249 while (length > 0) {
250 int cacheline_end = ALIGN(gpu_offset + 1, 64);
251 int this_length = min(cacheline_end - gpu_offset, length);
252 int swizzled_gpu_offset = gpu_offset ^ 64;
253
254 ret = __copy_to_user(cpu_vaddr + cpu_offset,
255 gpu_vaddr + swizzled_gpu_offset,
256 this_length);
257 if (ret)
258 return ret + length;
259
260 cpu_offset += this_length;
261 gpu_offset += this_length;
262 length -= this_length;
263 }
264
265 return 0;
266}
267
268static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100269__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
270 const char *cpu_vaddr,
271 int length)
272{
273 int ret, cpu_offset = 0;
274
275 while (length > 0) {
276 int cacheline_end = ALIGN(gpu_offset + 1, 64);
277 int this_length = min(cacheline_end - gpu_offset, length);
278 int swizzled_gpu_offset = gpu_offset ^ 64;
279
280 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
281 cpu_vaddr + cpu_offset,
282 this_length);
283 if (ret)
284 return ret + length;
285
286 cpu_offset += this_length;
287 gpu_offset += this_length;
288 length -= this_length;
289 }
290
291 return 0;
292}
293
Daniel Vetterd174bd62012-03-25 19:47:40 +0200294/* Per-page copy function for the shmem pread fastpath.
295 * Flushes invalid cachelines before reading the target if
296 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700297static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200298shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
299 char __user *user_data,
300 bool page_do_bit17_swizzling, bool needs_clflush)
301{
302 char *vaddr;
303 int ret;
304
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200305 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200306 return -EINVAL;
307
308 vaddr = kmap_atomic(page);
309 if (needs_clflush)
310 drm_clflush_virt_range(vaddr + shmem_page_offset,
311 page_length);
312 ret = __copy_to_user_inatomic(user_data,
313 vaddr + shmem_page_offset,
314 page_length);
315 kunmap_atomic(vaddr);
316
317 return ret;
318}
319
Daniel Vetter23c18c72012-03-25 19:47:42 +0200320static void
321shmem_clflush_swizzled_range(char *addr, unsigned long length,
322 bool swizzled)
323{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200324 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200325 unsigned long start = (unsigned long) addr;
326 unsigned long end = (unsigned long) addr + length;
327
328 /* For swizzling simply ensure that we always flush both
329 * channels. Lame, but simple and it works. Swizzled
330 * pwrite/pread is far from a hotpath - current userspace
331 * doesn't use it at all. */
332 start = round_down(start, 128);
333 end = round_up(end, 128);
334
335 drm_clflush_virt_range((void *)start, end - start);
336 } else {
337 drm_clflush_virt_range(addr, length);
338 }
339
340}
341
Daniel Vetterd174bd62012-03-25 19:47:40 +0200342/* Only difference to the fast-path function is that this can handle bit17
343 * and uses non-atomic copy and kmap functions. */
344static int
345shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
346 char __user *user_data,
347 bool page_do_bit17_swizzling, bool needs_clflush)
348{
349 char *vaddr;
350 int ret;
351
352 vaddr = kmap(page);
353 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
355 page_length,
356 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200357
358 if (page_do_bit17_swizzling)
359 ret = __copy_to_user_swizzled(user_data,
360 vaddr, shmem_page_offset,
361 page_length);
362 else
363 ret = __copy_to_user(user_data,
364 vaddr + shmem_page_offset,
365 page_length);
366 kunmap(page);
367
368 return ret;
369}
370
Eric Anholteb014592009-03-10 11:44:52 -0700371static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200372i915_gem_shmem_pread(struct drm_device *dev,
373 struct drm_i915_gem_object *obj,
374 struct drm_i915_gem_pread *args,
375 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700376{
Chris Wilson05394f32010-11-08 19:18:58 +0000377 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100378 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700379 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100380 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100381 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100382 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200383 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200384 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200385 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200386 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700387
Daniel Vetter8461d222011-12-14 13:57:32 +0100388 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700389 remain = args->size;
390
Daniel Vetter8461d222011-12-14 13:57:32 +0100391 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter84897312012-03-25 19:47:31 +0200393 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
394 /* If we're not in the cpu read domain, set ourself into the gtt
395 * read domain and manually flush cachelines (if required). This
396 * optimizes for the case when the gpu will dirty the data
397 * anyway again before the next pread happens. */
398 if (obj->cache_level == I915_CACHE_NONE)
399 needs_clflush = 1;
400 ret = i915_gem_object_set_to_gtt_domain(obj, false);
401 if (ret)
402 return ret;
403 }
Eric Anholteb014592009-03-10 11:44:52 -0700404
Eric Anholteb014592009-03-10 11:44:52 -0700405 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406
Eric Anholteb014592009-03-10 11:44:52 -0700407 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100408 struct page *page;
409
Eric Anholteb014592009-03-10 11:44:52 -0700410 /* Operation in this page
411 *
Eric Anholteb014592009-03-10 11:44:52 -0700412 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700413 * page_length = bytes to copy for this page
414 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100415 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700416 page_length = remain;
417 if ((shmem_page_offset + page_length) > PAGE_SIZE)
418 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700419
Daniel Vetter692a5762012-03-25 19:47:34 +0200420 if (obj->pages) {
421 page = obj->pages[offset >> PAGE_SHIFT];
422 release_page = 0;
423 } else {
424 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
425 if (IS_ERR(page)) {
426 ret = PTR_ERR(page);
427 goto out;
428 }
429 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000430 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100431
Daniel Vetter8461d222011-12-14 13:57:32 +0100432 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
433 (page_to_phys(page) & (1 << 17)) != 0;
434
Daniel Vetterd174bd62012-03-25 19:47:40 +0200435 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
436 user_data, page_do_bit17_swizzling,
437 needs_clflush);
438 if (ret == 0)
439 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700440
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200441 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200442 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200443 mutex_unlock(&dev->struct_mutex);
444
Daniel Vetter96d79b52012-03-25 19:47:36 +0200445 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200446 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200447 /* Userspace is tricking us, but we've already clobbered
448 * its pages with the prefault and promised to write the
449 * data up to the first fault. Hence ignore any errors
450 * and just continue. */
451 (void)ret;
452 prefaulted = 1;
453 }
454
Daniel Vetterd174bd62012-03-25 19:47:40 +0200455 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
456 user_data, page_do_bit17_swizzling,
457 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700458
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200459 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100460 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200461next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200463 if (release_page)
464 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100465
Daniel Vetter8461d222011-12-14 13:57:32 +0100466 if (ret) {
467 ret = -EFAULT;
468 goto out;
469 }
470
Eric Anholteb014592009-03-10 11:44:52 -0700471 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100472 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700473 offset += page_length;
474 }
475
Chris Wilson4f27b752010-10-14 15:26:45 +0100476out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 if (hit_slowpath) {
478 /* Fixup: Kill any reinstated backing storage pages */
479 if (obj->madv == __I915_MADV_PURGED)
480 i915_gem_object_truncate(obj);
481 }
Eric Anholteb014592009-03-10 11:44:52 -0700482
483 return ret;
484}
485
Eric Anholt673a3942008-07-30 12:06:12 -0700486/**
487 * Reads data from the object referenced by handle.
488 *
489 * On error, the contents of *data are undefined.
490 */
491int
492i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700494{
495 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000496 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100497 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700498
Chris Wilson51311d02010-11-17 09:10:42 +0000499 if (args->size == 0)
500 return 0;
501
502 if (!access_ok(VERIFY_WRITE,
503 (char __user *)(uintptr_t)args->data_ptr,
504 args->size))
505 return -EFAULT;
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100508 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100509 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
Chris Wilson05394f32010-11-08 19:18:58 +0000511 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000512 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100513 ret = -ENOENT;
514 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100515 }
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson7dcd2492010-09-26 20:21:44 +0100517 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000518 if (args->offset > obj->base.size ||
519 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100520 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100521 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100522 }
523
Chris Wilsondb53a302011-02-03 11:57:46 +0000524 trace_i915_gem_object_pread(obj, args->offset, args->size);
525
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200526 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson35b62a82010-09-26 20:23:38 +0100528out:
Chris Wilson05394f32010-11-08 19:18:58 +0000529 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700533}
534
Keith Packard0839ccb2008-10-30 19:38:48 -0700535/* This is the fast write path which cannot handle
536 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700537 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700538
Keith Packard0839ccb2008-10-30 19:38:48 -0700539static inline int
540fast_user_write(struct io_mapping *mapping,
541 loff_t page_base, int page_offset,
542 char __user *user_data,
543 int length)
544{
545 char *vaddr_atomic;
546 unsigned long unwritten;
547
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700548 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700549 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
550 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700551 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100552 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700553}
554
Eric Anholt3de09aa2009-03-09 09:42:23 -0700555/**
556 * This is the fast pwrite path, where we copy the data directly from the
557 * user into the GTT, uncached.
558 */
Eric Anholt673a3942008-07-30 12:06:12 -0700559static int
Chris Wilson05394f32010-11-08 19:18:58 +0000560i915_gem_gtt_pwrite_fast(struct drm_device *dev,
561 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700562 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000563 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700564{
Keith Packard0839ccb2008-10-30 19:38:48 -0700565 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700566 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700567 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700568 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200569 int page_offset, page_length, ret;
570
571 ret = i915_gem_object_pin(obj, 0, true);
572 if (ret)
573 goto out;
574
575 ret = i915_gem_object_set_to_gtt_domain(obj, true);
576 if (ret)
577 goto out_unpin;
578
579 ret = i915_gem_object_put_fence(obj);
580 if (ret)
581 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 user_data = (char __user *) (uintptr_t) args->data_ptr;
584 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700585
Chris Wilson05394f32010-11-08 19:18:58 +0000586 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
588 while (remain > 0) {
589 /* Operation in this page
590 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 * page_base = page offset within aperture
592 * page_offset = offset within page
593 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700594 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100595 page_base = offset & PAGE_MASK;
596 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 page_length = remain;
598 if ((page_offset + remain) > PAGE_SIZE)
599 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700600
Keith Packard0839ccb2008-10-30 19:38:48 -0700601 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 * source page isn't available. Return the error and we'll
603 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 page_offset, user_data, page_length)) {
607 ret = -EFAULT;
608 goto out_unpin;
609 }
Eric Anholt673a3942008-07-30 12:06:12 -0700610
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 remain -= page_length;
612 user_data += page_length;
613 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700614 }
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Daniel Vetter935aaa62012-03-25 19:47:35 +0200616out_unpin:
617 i915_gem_object_unpin(obj);
618out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700620}
621
Daniel Vetterd174bd62012-03-25 19:47:40 +0200622/* Per-page copy function for the shmem pwrite fastpath.
623 * Flushes invalid cachelines before writing to the target if
624 * needs_clflush_before is set and flushes out any written cachelines after
625 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700626static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200627shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
628 char __user *user_data,
629 bool page_do_bit17_swizzling,
630 bool needs_clflush_before,
631 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700632{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200633 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700634 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200636 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200637 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 vaddr = kmap_atomic(page);
640 if (needs_clflush_before)
641 drm_clflush_virt_range(vaddr + shmem_page_offset,
642 page_length);
643 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
644 user_data,
645 page_length);
646 if (needs_clflush_after)
647 drm_clflush_virt_range(vaddr + shmem_page_offset,
648 page_length);
649 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650
651 return ret;
652}
653
Daniel Vetterd174bd62012-03-25 19:47:40 +0200654/* Only difference to the fast-path function is that this can handle bit17
655 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700656static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
658 char __user *user_data,
659 bool page_do_bit17_swizzling,
660 bool needs_clflush_before,
661 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700662{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 char *vaddr;
664 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700665
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200667 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200668 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
669 page_length,
670 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200671 if (page_do_bit17_swizzling)
672 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100673 user_data,
674 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 else
676 ret = __copy_from_user(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200680 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
681 page_length,
682 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700686}
687
Eric Anholt40123c12009-03-09 13:42:30 -0700688static int
Daniel Vettere244a442012-03-25 19:47:28 +0200689i915_gem_shmem_pwrite(struct drm_device *dev,
690 struct drm_i915_gem_object *obj,
691 struct drm_i915_gem_pwrite *args,
692 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700693{
Chris Wilson05394f32010-11-08 19:18:58 +0000694 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700695 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100696 loff_t offset;
697 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100698 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100699 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200700 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200701 int needs_clflush_after = 0;
702 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200703 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetter8c599672011-12-14 13:57:31 +0100705 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700706 remain = args->size;
707
Daniel Vetter8c599672011-12-14 13:57:31 +0100708 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700709
Daniel Vetter58642882012-03-25 19:47:37 +0200710 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
711 /* If we're not in the cpu write domain, set ourself into the gtt
712 * write domain and manually flush cachelines (if required). This
713 * optimizes for the case when the gpu will use the data
714 * right away and we therefore have to clflush anyway. */
715 if (obj->cache_level == I915_CACHE_NONE)
716 needs_clflush_after = 1;
717 ret = i915_gem_object_set_to_gtt_domain(obj, true);
718 if (ret)
719 return ret;
720 }
721 /* Same trick applies for invalidate partially written cachelines before
722 * writing. */
723 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
724 && obj->cache_level == I915_CACHE_NONE)
725 needs_clflush_before = 1;
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000728 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100731 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200732 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100733
Eric Anholt40123c12009-03-09 13:42:30 -0700734 /* Operation in this page
735 *
Eric Anholt40123c12009-03-09 13:42:30 -0700736 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700737 * page_length = bytes to copy for this page
738 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100739 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700740
741 page_length = remain;
742 if ((shmem_page_offset + page_length) > PAGE_SIZE)
743 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter58642882012-03-25 19:47:37 +0200745 /* If we don't overwrite a cacheline completely we need to be
746 * careful to have up-to-date data by first clflushing. Don't
747 * overcomplicate things and flush the entire patch. */
748 partial_cacheline_write = needs_clflush_before &&
749 ((shmem_page_offset | page_length)
750 & (boot_cpu_data.x86_clflush_size - 1));
751
Daniel Vetter692a5762012-03-25 19:47:34 +0200752 if (obj->pages) {
753 page = obj->pages[offset >> PAGE_SHIFT];
754 release_page = 0;
755 } else {
756 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
757 if (IS_ERR(page)) {
758 ret = PTR_ERR(page);
759 goto out;
760 }
761 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100762 }
763
Daniel Vetter8c599672011-12-14 13:57:31 +0100764 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
765 (page_to_phys(page) & (1 << 17)) != 0;
766
Daniel Vetterd174bd62012-03-25 19:47:40 +0200767 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
768 user_data, page_do_bit17_swizzling,
769 partial_cacheline_write,
770 needs_clflush_after);
771 if (ret == 0)
772 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
Daniel Vettere244a442012-03-25 19:47:28 +0200774 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200775 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200776 mutex_unlock(&dev->struct_mutex);
777
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
779 user_data, page_do_bit17_swizzling,
780 partial_cacheline_write,
781 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700782
Daniel Vettere244a442012-03-25 19:47:28 +0200783 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200784 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200785next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100786 set_page_dirty(page);
787 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200788 if (release_page)
789 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100790
Daniel Vetter8c599672011-12-14 13:57:31 +0100791 if (ret) {
792 ret = -EFAULT;
793 goto out;
794 }
795
Eric Anholt40123c12009-03-09 13:42:30 -0700796 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700798 offset += page_length;
799 }
800
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100801out:
Daniel Vettere244a442012-03-25 19:47:28 +0200802 if (hit_slowpath) {
803 /* Fixup: Kill any reinstated backing storage pages */
804 if (obj->madv == __I915_MADV_PURGED)
805 i915_gem_object_truncate(obj);
806 /* and flush dirty cachelines in case the object isn't in the cpu write
807 * domain anymore. */
808 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
809 i915_gem_clflush_object(obj);
810 intel_gtt_chipset_flush();
811 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 }
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vetter58642882012-03-25 19:47:37 +0200814 if (needs_clflush_after)
815 intel_gtt_chipset_flush();
816
Eric Anholt40123c12009-03-09 13:42:30 -0700817 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700818}
819
820/**
821 * Writes data to the object referenced by handle.
822 *
823 * On error, the contents of the buffer that were to be modified are undefined.
824 */
825int
826i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100827 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700828{
829 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000830 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000831 int ret;
832
833 if (args->size == 0)
834 return 0;
835
836 if (!access_ok(VERIFY_READ,
837 (char __user *)(uintptr_t)args->data_ptr,
838 args->size))
839 return -EFAULT;
840
Daniel Vetterf56f8212012-03-25 19:47:41 +0200841 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
842 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000843 if (ret)
844 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700845
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100846 ret = i915_mutex_lock_interruptible(dev);
847 if (ret)
848 return ret;
849
Chris Wilson05394f32010-11-08 19:18:58 +0000850 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000851 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100852 ret = -ENOENT;
853 goto unlock;
854 }
Eric Anholt673a3942008-07-30 12:06:12 -0700855
Chris Wilson7dcd2492010-09-26 20:21:44 +0100856 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000857 if (args->offset > obj->base.size ||
858 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100859 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100860 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100861 }
862
Chris Wilsondb53a302011-02-03 11:57:46 +0000863 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
864
Daniel Vetter935aaa62012-03-25 19:47:35 +0200865 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700866 /* We can only do the GTT pwrite on untiled buffers, as otherwise
867 * it would end up going through the fenced access, and we'll get
868 * different detiling behavior between reading and writing.
869 * pread/pwrite currently are reading and writing from the CPU
870 * perspective, requiring manual detiling by the client.
871 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100872 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100873 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100874 goto out;
875 }
876
877 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200878 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200879 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200880 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100881 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100882 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200883 /* Note that the gtt paths might fail with non-page-backed user
884 * pointers (e.g. gtt mappings when moving data between
885 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100888 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200889 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100890
Chris Wilson35b62a82010-09-26 20:23:38 +0100891out:
Chris Wilson05394f32010-11-08 19:18:58 +0000892 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100893unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100894 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700895 return ret;
896}
897
898/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800899 * Called when user space prepares to use an object with the CPU, either
900 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700901 */
902int
903i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000904 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700905{
906 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000907 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800908 uint32_t read_domains = args->read_domains;
909 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700910 int ret;
911
912 if (!(dev->driver->driver_features & DRIVER_GEM))
913 return -ENODEV;
914
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800915 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100916 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800917 return -EINVAL;
918
Chris Wilson21d509e2009-06-06 09:46:02 +0100919 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800920 return -EINVAL;
921
922 /* Having something in the write domain implies it's in the read
923 * domain, and only that read domain. Enforce that in the request.
924 */
925 if (write_domain != 0 && read_domains != write_domain)
926 return -EINVAL;
927
Chris Wilson76c1dec2010-09-25 11:22:51 +0100928 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100929 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100930 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson05394f32010-11-08 19:18:58 +0000932 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000933 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100934 ret = -ENOENT;
935 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100936 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700937
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800938 if (read_domains & I915_GEM_DOMAIN_GTT) {
939 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800940
941 /* Silently promote "you're not bound, there was nothing to do"
942 * to success, since the client was just asking us to
943 * make sure everything was done.
944 */
945 if (ret == -EINVAL)
946 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800947 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800948 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800949 }
950
Chris Wilson05394f32010-11-08 19:18:58 +0000951 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100952unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700953 mutex_unlock(&dev->struct_mutex);
954 return ret;
955}
956
957/**
958 * Called when user space has done writes to this buffer
959 */
960int
961i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000962 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700963{
964 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000965 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700966 int ret = 0;
967
968 if (!(dev->driver->driver_features & DRIVER_GEM))
969 return -ENODEV;
970
Chris Wilson76c1dec2010-09-25 11:22:51 +0100971 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100973 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100974
Chris Wilson05394f32010-11-08 19:18:58 +0000975 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000976 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100977 ret = -ENOENT;
978 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700979 }
980
Eric Anholt673a3942008-07-30 12:06:12 -0700981 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +0000982 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -0800983 i915_gem_object_flush_cpu_write_domain(obj);
984
Chris Wilson05394f32010-11-08 19:18:58 +0000985 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700987 mutex_unlock(&dev->struct_mutex);
988 return ret;
989}
990
991/**
992 * Maps the contents of an object, returning the address it is mapped
993 * into.
994 *
995 * While the mapping holds a reference on the contents of the object, it doesn't
996 * imply a ref on the object itself.
997 */
998int
999i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001000 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001001{
1002 struct drm_i915_gem_mmap *args = data;
1003 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001004 unsigned long addr;
1005
1006 if (!(dev->driver->driver_features & DRIVER_GEM))
1007 return -ENODEV;
1008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001010 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001011 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001012
Eric Anholt673a3942008-07-30 12:06:12 -07001013 down_write(&current->mm->mmap_sem);
1014 addr = do_mmap(obj->filp, 0, args->size,
1015 PROT_READ | PROT_WRITE, MAP_SHARED,
1016 args->offset);
1017 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001018 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001019 if (IS_ERR((void *)addr))
1020 return addr;
1021
1022 args->addr_ptr = (uint64_t) addr;
1023
1024 return 0;
1025}
1026
Jesse Barnesde151cf2008-11-12 10:03:55 -08001027/**
1028 * i915_gem_fault - fault a page into the GTT
1029 * vma: VMA in question
1030 * vmf: fault info
1031 *
1032 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1033 * from userspace. The fault handler takes care of binding the object to
1034 * the GTT (if needed), allocating and programming a fence register (again,
1035 * only if needed based on whether the old reg is still valid or the object
1036 * is tiled) and inserting a new PTE into the faulting process.
1037 *
1038 * Note that the faulting process may involve evicting existing objects
1039 * from the GTT and/or fence registers to make room. So performance may
1040 * suffer if the GTT working set is large or there are few fence registers
1041 * left.
1042 */
1043int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1044{
Chris Wilson05394f32010-11-08 19:18:58 +00001045 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1046 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001047 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001048 pgoff_t page_offset;
1049 unsigned long pfn;
1050 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001051 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001052
1053 /* We don't use vmf->pgoff since that has the fake offset */
1054 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1055 PAGE_SHIFT;
1056
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001060
Chris Wilsondb53a302011-02-03 11:57:46 +00001061 trace_i915_gem_object_fault(obj, page_offset, true, write);
1062
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001063 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001064 if (!obj->map_and_fenceable) {
1065 ret = i915_gem_object_unbind(obj);
1066 if (ret)
1067 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001068 }
Chris Wilson05394f32010-11-08 19:18:58 +00001069 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001070 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001071 if (ret)
1072 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001073
Eric Anholte92d03b2011-06-14 16:43:09 -07001074 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1075 if (ret)
1076 goto unlock;
1077 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001078
Daniel Vetter74898d72012-02-15 23:50:22 +01001079 if (!obj->has_global_gtt_mapping)
1080 i915_gem_gtt_bind_object(obj, obj->cache_level);
1081
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001082 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001083 if (ret)
1084 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 if (i915_gem_object_is_inactive(obj))
1087 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001088
Chris Wilson6299f992010-11-24 12:23:44 +00001089 obj->fault_mappable = true;
1090
Chris Wilson05394f32010-11-08 19:18:58 +00001091 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001092 page_offset;
1093
1094 /* Finally, remap it using the new GTT offset */
1095 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001096unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001097 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001098out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001099 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001100 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001101 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001102 /* Give the error handler a chance to run and move the
1103 * objects off the GPU active list. Next time we service the
1104 * fault, we should be able to transition the page into the
1105 * GTT without touching the GPU (and so avoid further
1106 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1107 * with coherency, just lost writes.
1108 */
Chris Wilson045e7692010-11-07 09:18:22 +00001109 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001110 case 0:
1111 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001112 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001113 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001114 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001115 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001116 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001117 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001118 }
1119}
1120
1121/**
Chris Wilson901782b2009-07-10 08:18:50 +01001122 * i915_gem_release_mmap - remove physical page mappings
1123 * @obj: obj in question
1124 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001125 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001126 * relinquish ownership of the pages back to the system.
1127 *
1128 * It is vital that we remove the page mapping if we have mapped a tiled
1129 * object through the GTT and then lose the fence register due to
1130 * resource pressure. Similarly if the object has been moved out of the
1131 * aperture, than pages mapped into userspace must be revoked. Removing the
1132 * mapping will then trigger a page fault on the next user access, allowing
1133 * fixup by i915_gem_fault().
1134 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001135void
Chris Wilson05394f32010-11-08 19:18:58 +00001136i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001137{
Chris Wilson6299f992010-11-24 12:23:44 +00001138 if (!obj->fault_mappable)
1139 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001140
Chris Wilsonf6e47882011-03-20 21:09:12 +00001141 if (obj->base.dev->dev_mapping)
1142 unmap_mapping_range(obj->base.dev->dev_mapping,
1143 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1144 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001145
Chris Wilson6299f992010-11-24 12:23:44 +00001146 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001147}
1148
Chris Wilson92b88ae2010-11-09 11:47:32 +00001149static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001150i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001151{
Chris Wilsone28f8712011-07-18 13:11:49 -07001152 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001153
1154 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001155 tiling_mode == I915_TILING_NONE)
1156 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001157
1158 /* Previous chips need a power-of-two fence region when tiling */
1159 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001160 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001161 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001162 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001163
Chris Wilsone28f8712011-07-18 13:11:49 -07001164 while (gtt_size < size)
1165 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001166
Chris Wilsone28f8712011-07-18 13:11:49 -07001167 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001168}
1169
Jesse Barnesde151cf2008-11-12 10:03:55 -08001170/**
1171 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1172 * @obj: object to check
1173 *
1174 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001175 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 */
1177static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001178i915_gem_get_gtt_alignment(struct drm_device *dev,
1179 uint32_t size,
1180 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001181{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001182 /*
1183 * Minimum alignment is 4k (GTT page size), but might be greater
1184 * if a fence register is needed for the object.
1185 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001186 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001187 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188 return 4096;
1189
1190 /*
1191 * Previous chips need to be aligned to the size of the smallest
1192 * fence register that can contain the object.
1193 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001194 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001195}
1196
Daniel Vetter5e783302010-11-14 22:32:36 +01001197/**
1198 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1199 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001200 * @dev: the device
1201 * @size: size of the object
1202 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001203 *
1204 * Return the required GTT alignment for an object, only taking into account
1205 * unfenced tiled surface requirements.
1206 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001207uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001208i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1209 uint32_t size,
1210 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001211{
Daniel Vetter5e783302010-11-14 22:32:36 +01001212 /*
1213 * Minimum alignment is 4k (GTT page size) for sane hw.
1214 */
1215 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001216 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001217 return 4096;
1218
Chris Wilsone28f8712011-07-18 13:11:49 -07001219 /* Previous hardware however needs to be aligned to a power-of-two
1220 * tile height. The simplest method for determining this is to reuse
1221 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001222 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001223 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001224}
1225
Jesse Barnesde151cf2008-11-12 10:03:55 -08001226int
Dave Airlieff72145b2011-02-07 12:16:14 +10001227i915_gem_mmap_gtt(struct drm_file *file,
1228 struct drm_device *dev,
1229 uint32_t handle,
1230 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231{
Chris Wilsonda761a62010-10-27 17:37:08 +01001232 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001233 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001234 int ret;
1235
1236 if (!(dev->driver->driver_features & DRIVER_GEM))
1237 return -ENODEV;
1238
Chris Wilson76c1dec2010-09-25 11:22:51 +01001239 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001240 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001241 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001242
Dave Airlieff72145b2011-02-07 12:16:14 +10001243 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001244 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001245 ret = -ENOENT;
1246 goto unlock;
1247 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248
Chris Wilson05394f32010-11-08 19:18:58 +00001249 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001250 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001251 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001252 }
1253
Chris Wilson05394f32010-11-08 19:18:58 +00001254 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001255 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256 ret = -EINVAL;
1257 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001258 }
1259
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001261 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262 if (ret)
1263 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265
Dave Airlieff72145b2011-02-07 12:16:14 +10001266 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001267
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268out:
Chris Wilson05394f32010-11-08 19:18:58 +00001269 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001270unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001271 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001272 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273}
1274
Dave Airlieff72145b2011-02-07 12:16:14 +10001275/**
1276 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1277 * @dev: DRM device
1278 * @data: GTT mapping ioctl data
1279 * @file: GEM object info
1280 *
1281 * Simply returns the fake offset to userspace so it can mmap it.
1282 * The mmap call will end up in drm_gem_mmap(), which will set things
1283 * up so we can get faults in the handler above.
1284 *
1285 * The fault handler will take care of binding the object into the GTT
1286 * (since it may have been evicted to make room for something), allocating
1287 * a fence register, and mapping the appropriate aperture address into
1288 * userspace.
1289 */
1290int
1291i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *file)
1293{
1294 struct drm_i915_gem_mmap_gtt *args = data;
1295
1296 if (!(dev->driver->driver_features & DRIVER_GEM))
1297 return -ENODEV;
1298
1299 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1300}
1301
1302
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303static int
Chris Wilson05394f32010-11-08 19:18:58 +00001304i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001305 gfp_t gfpmask)
1306{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001307 int page_count, i;
1308 struct address_space *mapping;
1309 struct inode *inode;
1310 struct page *page;
1311
1312 /* Get the list of pages out of our struct file. They'll be pinned
1313 * at this point until we release them.
1314 */
Chris Wilson05394f32010-11-08 19:18:58 +00001315 page_count = obj->base.size / PAGE_SIZE;
1316 BUG_ON(obj->pages != NULL);
1317 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1318 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001319 return -ENOMEM;
1320
Chris Wilson05394f32010-11-08 19:18:58 +00001321 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001323 gfpmask |= mapping_gfp_mask(mapping);
1324
Chris Wilsone5281cc2010-10-28 13:45:36 +01001325 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001326 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327 if (IS_ERR(page))
1328 goto err_pages;
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001331 }
1332
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001333 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334 i915_gem_object_do_bit_17_swizzle(obj);
1335
1336 return 0;
1337
1338err_pages:
1339 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001340 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001341
Chris Wilson05394f32010-11-08 19:18:58 +00001342 drm_free_large(obj->pages);
1343 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001344 return PTR_ERR(page);
1345}
1346
Chris Wilson5cdf5882010-09-27 15:51:07 +01001347static void
Chris Wilson05394f32010-11-08 19:18:58 +00001348i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001349{
Chris Wilson05394f32010-11-08 19:18:58 +00001350 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001351 int i;
1352
Chris Wilson05394f32010-11-08 19:18:58 +00001353 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001354
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001355 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001356 i915_gem_object_save_bit_17_swizzle(obj);
1357
Chris Wilson05394f32010-11-08 19:18:58 +00001358 if (obj->madv == I915_MADV_DONTNEED)
1359 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001360
1361 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001362 if (obj->dirty)
1363 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001364
Chris Wilson05394f32010-11-08 19:18:58 +00001365 if (obj->madv == I915_MADV_WILLNEED)
1366 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001367
Chris Wilson05394f32010-11-08 19:18:58 +00001368 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001369 }
Chris Wilson05394f32010-11-08 19:18:58 +00001370 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 drm_free_large(obj->pages);
1373 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001374}
1375
Chris Wilson54cf91d2010-11-25 18:00:26 +00001376void
Chris Wilson05394f32010-11-08 19:18:58 +00001377i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001378 struct intel_ring_buffer *ring,
1379 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001380{
Chris Wilson05394f32010-11-08 19:18:58 +00001381 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001382 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001383
Zou Nan hai852835f2010-05-21 09:08:56 +08001384 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001385 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001386
1387 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001388 if (!obj->active) {
1389 drm_gem_object_reference(&obj->base);
1390 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001391 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001392
Eric Anholt673a3942008-07-30 12:06:12 -07001393 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001394 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1395 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001396
Chris Wilson05394f32010-11-08 19:18:58 +00001397 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001398
Chris Wilsoncaea7472010-11-12 13:53:37 +00001399 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001400 obj->last_fenced_seqno = seqno;
1401 obj->last_fenced_ring = ring;
1402
Chris Wilson7dd49062012-03-21 10:48:18 +00001403 /* Bump MRU to take account of the delayed flush */
1404 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1405 struct drm_i915_fence_reg *reg;
1406
1407 reg = &dev_priv->fence_regs[obj->fence_reg];
1408 list_move_tail(&reg->lru_list,
1409 &dev_priv->mm.fence_list);
1410 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001411 }
1412}
1413
1414static void
1415i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1416{
1417 list_del_init(&obj->ring_list);
1418 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001419}
1420
Eric Anholtce44b0e2008-11-06 16:00:31 -08001421static void
Chris Wilson05394f32010-11-08 19:18:58 +00001422i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001423{
Chris Wilson05394f32010-11-08 19:18:58 +00001424 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001425 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001426
Chris Wilson05394f32010-11-08 19:18:58 +00001427 BUG_ON(!obj->active);
1428 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001429
1430 i915_gem_object_move_off_active(obj);
1431}
1432
1433static void
1434i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1435{
1436 struct drm_device *dev = obj->base.dev;
1437 struct drm_i915_private *dev_priv = dev->dev_private;
1438
1439 if (obj->pin_count != 0)
1440 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1441 else
1442 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1443
1444 BUG_ON(!list_empty(&obj->gpu_write_list));
1445 BUG_ON(!obj->active);
1446 obj->ring = NULL;
1447
1448 i915_gem_object_move_off_active(obj);
1449 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001450
1451 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001452 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001453 drm_gem_object_unreference(&obj->base);
1454
1455 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001456}
Eric Anholt673a3942008-07-30 12:06:12 -07001457
Chris Wilson963b4832009-09-20 23:03:54 +01001458/* Immediately discard the backing storage */
1459static void
Chris Wilson05394f32010-11-08 19:18:58 +00001460i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001461{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001462 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001463
Chris Wilsonae9fed62010-08-07 11:01:30 +01001464 /* Our goal here is to return as much of the memory as
1465 * is possible back to the system as we are called from OOM.
1466 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001467 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001468 */
Chris Wilson05394f32010-11-08 19:18:58 +00001469 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001470 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001471
Chris Wilsona14917e2012-02-24 21:13:38 +00001472 if (obj->base.map_list.map)
1473 drm_gem_free_mmap_offset(&obj->base);
1474
Chris Wilson05394f32010-11-08 19:18:58 +00001475 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001476}
1477
1478static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001479i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001480{
Chris Wilson05394f32010-11-08 19:18:58 +00001481 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001482}
1483
Eric Anholt673a3942008-07-30 12:06:12 -07001484static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001485i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1486 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001487{
Chris Wilson05394f32010-11-08 19:18:58 +00001488 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001491 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001492 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001493 if (obj->base.write_domain & flush_domains) {
1494 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001495
Chris Wilson05394f32010-11-08 19:18:58 +00001496 obj->base.write_domain = 0;
1497 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001498 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001499 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001500
Daniel Vetter63560392010-02-19 11:51:59 +01001501 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001502 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001503 old_write_domain);
1504 }
1505 }
1506}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001507
Daniel Vetter53d227f2012-01-25 16:32:49 +01001508static u32
1509i915_gem_get_seqno(struct drm_device *dev)
1510{
1511 drm_i915_private_t *dev_priv = dev->dev_private;
1512 u32 seqno = dev_priv->next_seqno;
1513
1514 /* reserve 0 for non-seqno */
1515 if (++dev_priv->next_seqno == 0)
1516 dev_priv->next_seqno = 1;
1517
1518 return seqno;
1519}
1520
1521u32
1522i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1523{
1524 if (ring->outstanding_lazy_request == 0)
1525 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1526
1527 return ring->outstanding_lazy_request;
1528}
1529
Chris Wilson3cce4692010-10-27 16:11:02 +01001530int
Chris Wilsondb53a302011-02-03 11:57:46 +00001531i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001532 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001534{
Chris Wilsondb53a302011-02-03 11:57:46 +00001535 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001536 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001537 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001538 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001539 int ret;
1540
1541 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001542 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001543
Chris Wilsona71d8d92012-02-15 11:25:36 +00001544 /* Record the position of the start of the request so that
1545 * should we detect the updated seqno part-way through the
1546 * GPU processing the request, we never over-estimate the
1547 * position of the head.
1548 */
1549 request_ring_position = intel_ring_get_tail(ring);
1550
Chris Wilson3cce4692010-10-27 16:11:02 +01001551 ret = ring->add_request(ring, &seqno);
1552 if (ret)
1553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001554
Chris Wilsondb53a302011-02-03 11:57:46 +00001555 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001556
1557 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001558 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001559 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001560 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001561 was_empty = list_empty(&ring->request_list);
1562 list_add_tail(&request->list, &ring->request_list);
1563
Chris Wilsondb53a302011-02-03 11:57:46 +00001564 if (file) {
1565 struct drm_i915_file_private *file_priv = file->driver_priv;
1566
Chris Wilson1c255952010-09-26 11:03:27 +01001567 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001568 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001569 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001570 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001571 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001572 }
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001574 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001575
Ben Gamarif65d9422009-09-14 17:48:44 -04001576 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001577 if (i915_enable_hangcheck) {
1578 mod_timer(&dev_priv->hangcheck_timer,
1579 jiffies +
1580 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1581 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001582 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001583 queue_delayed_work(dev_priv->wq,
1584 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001585 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001586 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001587}
1588
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001589static inline void
1590i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001591{
Chris Wilson1c255952010-09-26 11:03:27 +01001592 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001593
Chris Wilson1c255952010-09-26 11:03:27 +01001594 if (!file_priv)
1595 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001596
Chris Wilson1c255952010-09-26 11:03:27 +01001597 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001598 if (request->file_priv) {
1599 list_del(&request->client_list);
1600 request->file_priv = NULL;
1601 }
Chris Wilson1c255952010-09-26 11:03:27 +01001602 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001603}
1604
Chris Wilsondfaae392010-09-22 10:31:52 +01001605static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1606 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001607{
Chris Wilsondfaae392010-09-22 10:31:52 +01001608 while (!list_empty(&ring->request_list)) {
1609 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001610
Chris Wilsondfaae392010-09-22 10:31:52 +01001611 request = list_first_entry(&ring->request_list,
1612 struct drm_i915_gem_request,
1613 list);
1614
1615 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001616 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001617 kfree(request);
1618 }
1619
1620 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622
Chris Wilson05394f32010-11-08 19:18:58 +00001623 obj = list_first_entry(&ring->active_list,
1624 struct drm_i915_gem_object,
1625 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 obj->base.write_domain = 0;
1628 list_del_init(&obj->gpu_write_list);
1629 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001630 }
Eric Anholt673a3942008-07-30 12:06:12 -07001631}
1632
Chris Wilson312817a2010-11-22 11:50:11 +00001633static void i915_gem_reset_fences(struct drm_device *dev)
1634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 int i;
1637
Daniel Vetter4b9de732011-10-09 21:52:02 +02001638 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001639 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001640 struct drm_i915_gem_object *obj = reg->obj;
1641
1642 if (!obj)
1643 continue;
1644
1645 if (obj->tiling_mode)
1646 i915_gem_release_mmap(obj);
1647
Chris Wilsond9e86c02010-11-10 16:40:20 +00001648 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1649 reg->obj->fenced_gpu_access = false;
1650 reg->obj->last_fenced_seqno = 0;
1651 reg->obj->last_fenced_ring = NULL;
1652 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001653 }
1654}
1655
Chris Wilson069efc12010-09-30 16:53:18 +01001656void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001657{
Chris Wilsondfaae392010-09-22 10:31:52 +01001658 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001659 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001662 for (i = 0; i < I915_NUM_RINGS; i++)
1663 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001664
1665 /* Remove anything from the flushing lists. The GPU cache is likely
1666 * to be lost on reset along with the data, so simply move the
1667 * lost bo to the inactive list.
1668 */
1669 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001670 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001671 struct drm_i915_gem_object,
1672 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001673
Chris Wilson05394f32010-11-08 19:18:58 +00001674 obj->base.write_domain = 0;
1675 list_del_init(&obj->gpu_write_list);
1676 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001677 }
Chris Wilson9375e442010-09-19 12:21:28 +01001678
Chris Wilsondfaae392010-09-22 10:31:52 +01001679 /* Move everything out of the GPU domains to ensure we do any
1680 * necessary invalidation upon reuse.
1681 */
Chris Wilson05394f32010-11-08 19:18:58 +00001682 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001683 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001684 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001685 {
Chris Wilson05394f32010-11-08 19:18:58 +00001686 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001687 }
Chris Wilson069efc12010-09-30 16:53:18 +01001688
1689 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001690 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001691}
1692
1693/**
1694 * This function clears the request list as sequence numbers are passed.
1695 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001696void
Chris Wilsondb53a302011-02-03 11:57:46 +00001697i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001698{
Eric Anholt673a3942008-07-30 12:06:12 -07001699 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001700 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001701
Chris Wilsondb53a302011-02-03 11:57:46 +00001702 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001703 return;
1704
Chris Wilsondb53a302011-02-03 11:57:46 +00001705 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001706
Chris Wilson78501ea2010-10-27 12:18:21 +01001707 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001708
Chris Wilson076e2c02011-01-21 10:07:18 +00001709 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001710 if (seqno >= ring->sync_seqno[i])
1711 ring->sync_seqno[i] = 0;
1712
Zou Nan hai852835f2010-05-21 09:08:56 +08001713 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001714 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001715
Zou Nan hai852835f2010-05-21 09:08:56 +08001716 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001717 struct drm_i915_gem_request,
1718 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001719
Chris Wilsondfaae392010-09-22 10:31:52 +01001720 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001721 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001722
Chris Wilsondb53a302011-02-03 11:57:46 +00001723 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001724 /* We know the GPU must have read the request to have
1725 * sent us the seqno + interrupt, so use the position
1726 * of tail of the request to update the last known position
1727 * of the GPU head.
1728 */
1729 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001730
1731 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001732 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001733 kfree(request);
1734 }
1735
1736 /* Move any buffers on the active list that are no longer referenced
1737 * by the ringbuffer to the flushing/inactive lists as appropriate.
1738 */
1739 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001741
Akshay Joshi0206e352011-08-16 15:34:10 -04001742 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001743 struct drm_i915_gem_object,
1744 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001745
Chris Wilson05394f32010-11-08 19:18:58 +00001746 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001747 break;
1748
Chris Wilson05394f32010-11-08 19:18:58 +00001749 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001750 i915_gem_object_move_to_flushing(obj);
1751 else
1752 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001753 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001754
Chris Wilsondb53a302011-02-03 11:57:46 +00001755 if (unlikely(ring->trace_irq_seqno &&
1756 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001757 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001758 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001759 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001760
Chris Wilsondb53a302011-02-03 11:57:46 +00001761 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001762}
1763
1764void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001765i915_gem_retire_requests(struct drm_device *dev)
1766{
1767 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001768 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001769
Chris Wilsonbe726152010-07-23 23:18:50 +01001770 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001771 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001772
1773 /* We must be careful that during unbind() we do not
1774 * accidentally infinitely recurse into retire requests.
1775 * Currently:
1776 * retire -> free -> unbind -> wait -> retire_ring
1777 */
Chris Wilson05394f32010-11-08 19:18:58 +00001778 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001779 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001780 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001781 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001782 }
1783
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001784 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001785 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001786}
1787
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001788static void
Eric Anholt673a3942008-07-30 12:06:12 -07001789i915_gem_retire_work_handler(struct work_struct *work)
1790{
1791 drm_i915_private_t *dev_priv;
1792 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001793 bool idle;
1794 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001795
1796 dev_priv = container_of(work, drm_i915_private_t,
1797 mm.retire_work.work);
1798 dev = dev_priv->dev;
1799
Chris Wilson891b48c2010-09-29 12:26:37 +01001800 /* Come back later if the device is busy... */
1801 if (!mutex_trylock(&dev->struct_mutex)) {
1802 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1803 return;
1804 }
1805
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001806 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001807
Chris Wilson0a587052011-01-09 21:05:44 +00001808 /* Send a periodic flush down the ring so we don't hold onto GEM
1809 * objects indefinitely.
1810 */
1811 idle = true;
1812 for (i = 0; i < I915_NUM_RINGS; i++) {
1813 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1814
1815 if (!list_empty(&ring->gpu_write_list)) {
1816 struct drm_i915_gem_request *request;
1817 int ret;
1818
Chris Wilsondb53a302011-02-03 11:57:46 +00001819 ret = i915_gem_flush_ring(ring,
1820 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001821 request = kzalloc(sizeof(*request), GFP_KERNEL);
1822 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001823 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001824 kfree(request);
1825 }
1826
1827 idle &= list_empty(&ring->request_list);
1828 }
1829
1830 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001831 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001832
Eric Anholt673a3942008-07-30 12:06:12 -07001833 mutex_unlock(&dev->struct_mutex);
1834}
1835
Chris Wilsondb53a302011-02-03 11:57:46 +00001836/**
1837 * Waits for a sequence number to be signaled, and cleans up the
1838 * request and object lists appropriately for that event.
1839 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001840int
Chris Wilsondb53a302011-02-03 11:57:46 +00001841i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001842 uint32_t seqno,
1843 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001844{
Chris Wilsondb53a302011-02-03 11:57:46 +00001845 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001846 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001847 int ret = 0;
1848
1849 BUG_ON(seqno == 0);
1850
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001851 if (atomic_read(&dev_priv->mm.wedged)) {
1852 struct completion *x = &dev_priv->error_completion;
1853 bool recovery_complete;
1854 unsigned long flags;
1855
1856 /* Give the error handler a chance to run. */
1857 spin_lock_irqsave(&x->wait.lock, flags);
1858 recovery_complete = x->done > 0;
1859 spin_unlock_irqrestore(&x->wait.lock, flags);
1860
1861 return recovery_complete ? -EIO : -EAGAIN;
1862 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001863
Chris Wilson5d97eb62010-11-10 20:40:02 +00001864 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001865 struct drm_i915_gem_request *request;
1866
1867 request = kzalloc(sizeof(*request), GFP_KERNEL);
1868 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001869 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001870
Chris Wilsondb53a302011-02-03 11:57:46 +00001871 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001872 if (ret) {
1873 kfree(request);
1874 return ret;
1875 }
1876
1877 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001878 }
1879
Chris Wilson78501ea2010-10-27 12:18:21 +01001880 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001881 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001882 ier = I915_READ(DEIER) | I915_READ(GTIER);
Jesse Barnes23e3f9b2012-03-28 13:39:39 -07001883 else if (IS_VALLEYVIEW(ring->dev))
1884 ier = I915_READ(GTIER) | I915_READ(VLV_IER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001885 else
1886 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001887 if (!ier) {
1888 DRM_ERROR("something (likely vbetool) disabled "
1889 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001890 ring->dev->driver->irq_preinstall(ring->dev);
1891 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001892 }
1893
Chris Wilsondb53a302011-02-03 11:57:46 +00001894 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001895
Chris Wilsonb2223492010-10-27 15:27:33 +01001896 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001897 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001898 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001899 ret = wait_event_interruptible(ring->irq_queue,
1900 i915_seqno_passed(ring->get_seqno(ring), seqno)
1901 || atomic_read(&dev_priv->mm.wedged));
1902 else
1903 wait_event(ring->irq_queue,
1904 i915_seqno_passed(ring->get_seqno(ring), seqno)
1905 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001906
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001907 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001908 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1909 seqno) ||
1910 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001911 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001912 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001913
Chris Wilsondb53a302011-02-03 11:57:46 +00001914 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001915 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001916 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001917 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001918
Eric Anholt673a3942008-07-30 12:06:12 -07001919 /* Directly dispatch request retiring. While we have the work queue
1920 * to handle this, the waiter on a request often wants an associated
1921 * buffer to have made it to the inactive list, and we would need
1922 * a separate wait queue to handle that.
1923 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001924 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001925 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001926
1927 return ret;
1928}
1929
Daniel Vetter48764bf2009-09-15 22:57:32 +02001930/**
Eric Anholt673a3942008-07-30 12:06:12 -07001931 * Ensures that all rendering to the object has completed and the object is
1932 * safe to unbind from the GTT or access from the CPU.
1933 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001934int
Chris Wilsonce453d82011-02-21 14:43:56 +00001935i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001936{
Eric Anholt673a3942008-07-30 12:06:12 -07001937 int ret;
1938
Eric Anholte47c68e2008-11-14 13:35:19 -08001939 /* This function only exists to support waiting for existing rendering,
1940 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001941 */
Chris Wilson05394f32010-11-08 19:18:58 +00001942 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001943
1944 /* If there is rendering queued on the buffer being evicted, wait for
1945 * it.
1946 */
Chris Wilson05394f32010-11-08 19:18:58 +00001947 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001948 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1949 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001950 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001951 return ret;
1952 }
1953
1954 return 0;
1955}
1956
Ben Widawsky5816d642012-04-11 11:18:19 -07001957/**
1958 * i915_gem_object_sync - sync an object to a ring.
1959 *
1960 * @obj: object which may be in use on another ring.
1961 * @to: ring we wish to use the object on. May be NULL.
1962 *
1963 * This code is meant to abstract object synchronization with the GPU.
1964 * Calling with NULL implies synchronizing the object with the CPU
1965 * rather than a particular GPU ring.
1966 *
1967 * Returns 0 if successful, else propagates up the lower layer error.
1968 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001969int
1970i915_gem_object_sync(struct drm_i915_gem_object *obj,
1971 struct intel_ring_buffer *to)
1972{
1973 struct intel_ring_buffer *from = obj->ring;
1974 u32 seqno;
1975 int ret, idx;
1976
1977 if (from == NULL || to == from)
1978 return 0;
1979
Ben Widawsky5816d642012-04-11 11:18:19 -07001980 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001981 return i915_gem_object_wait_rendering(obj);
1982
1983 idx = intel_ring_sync_index(from, to);
1984
1985 seqno = obj->last_rendering_seqno;
1986 if (seqno <= from->sync_seqno[idx])
1987 return 0;
1988
1989 if (seqno == from->outstanding_lazy_request) {
1990 struct drm_i915_gem_request *request;
1991
1992 request = kzalloc(sizeof(*request), GFP_KERNEL);
1993 if (request == NULL)
1994 return -ENOMEM;
1995
1996 ret = i915_add_request(from, NULL, request);
1997 if (ret) {
1998 kfree(request);
1999 return ret;
2000 }
2001
2002 seqno = request->seqno;
2003 }
2004
Ben Widawsky2911a352012-04-05 14:47:36 -07002005
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002006 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002007 if (!ret)
2008 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002009
Ben Widawskye3a5a222012-04-11 11:18:20 -07002010 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002011}
2012
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002013static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2014{
2015 u32 old_write_domain, old_read_domains;
2016
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002017 /* Act a barrier for all accesses through the GTT */
2018 mb();
2019
2020 /* Force a pagefault for domain tracking on next user access */
2021 i915_gem_release_mmap(obj);
2022
Keith Packardb97c3d92011-06-24 21:02:59 -07002023 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2024 return;
2025
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002026 old_read_domains = obj->base.read_domains;
2027 old_write_domain = obj->base.write_domain;
2028
2029 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2030 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2031
2032 trace_i915_gem_object_change_domain(obj,
2033 old_read_domains,
2034 old_write_domain);
2035}
2036
Eric Anholt673a3942008-07-30 12:06:12 -07002037/**
2038 * Unbinds an object from the GTT aperture.
2039 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002040int
Chris Wilson05394f32010-11-08 19:18:58 +00002041i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002042{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002043 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002044 int ret = 0;
2045
Chris Wilson05394f32010-11-08 19:18:58 +00002046 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002047 return 0;
2048
Chris Wilson05394f32010-11-08 19:18:58 +00002049 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002050 DRM_ERROR("Attempting to unbind pinned buffer\n");
2051 return -EINVAL;
2052 }
2053
Chris Wilsona8198ee2011-04-13 22:04:09 +01002054 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002055 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002056 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002057 /* Continue on if we fail due to EIO, the GPU is hung so we
2058 * should be safe and we need to cleanup or else we might
2059 * cause memory corruption through use-after-free.
2060 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002061
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002062 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002063
2064 /* Move the object to the CPU domain to ensure that
2065 * any possible CPU writes while it's not in the GTT
2066 * are flushed when we go to remap it.
2067 */
2068 if (ret == 0)
2069 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2070 if (ret == -ERESTARTSYS)
2071 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002072 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002073 /* In the event of a disaster, abandon all caches and
2074 * hope for the best.
2075 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002076 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002077 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002078 }
Eric Anholt673a3942008-07-30 12:06:12 -07002079
Daniel Vetter96b47b62009-12-15 17:50:00 +01002080 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002081 ret = i915_gem_object_put_fence(obj);
2082 if (ret == -ERESTARTSYS)
2083 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002084
Chris Wilsondb53a302011-02-03 11:57:46 +00002085 trace_i915_gem_object_unbind(obj);
2086
Daniel Vetter74898d72012-02-15 23:50:22 +01002087 if (obj->has_global_gtt_mapping)
2088 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002089 if (obj->has_aliasing_ppgtt_mapping) {
2090 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2091 obj->has_aliasing_ppgtt_mapping = 0;
2092 }
Daniel Vetter74163902012-02-15 23:50:21 +01002093 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002094
Chris Wilsone5281cc2010-10-28 13:45:36 +01002095 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Chris Wilson6299f992010-11-24 12:23:44 +00002097 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002098 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002099 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002100 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002101
Chris Wilson05394f32010-11-08 19:18:58 +00002102 drm_mm_put_block(obj->gtt_space);
2103 obj->gtt_space = NULL;
2104 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002105
Chris Wilson05394f32010-11-08 19:18:58 +00002106 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002107 i915_gem_object_truncate(obj);
2108
Chris Wilson8dc17752010-07-23 23:18:51 +01002109 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002110}
2111
Chris Wilson88241782011-01-07 17:09:48 +00002112int
Chris Wilsondb53a302011-02-03 11:57:46 +00002113i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002114 uint32_t invalidate_domains,
2115 uint32_t flush_domains)
2116{
Chris Wilson88241782011-01-07 17:09:48 +00002117 int ret;
2118
Chris Wilson36d527d2011-03-19 22:26:49 +00002119 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2120 return 0;
2121
Chris Wilsondb53a302011-02-03 11:57:46 +00002122 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2123
Chris Wilson88241782011-01-07 17:09:48 +00002124 ret = ring->flush(ring, invalidate_domains, flush_domains);
2125 if (ret)
2126 return ret;
2127
Chris Wilson36d527d2011-03-19 22:26:49 +00002128 if (flush_domains & I915_GEM_GPU_DOMAINS)
2129 i915_gem_process_flushing_list(ring, flush_domains);
2130
Chris Wilson88241782011-01-07 17:09:48 +00002131 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002132}
2133
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002134static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002135{
Chris Wilson88241782011-01-07 17:09:48 +00002136 int ret;
2137
Chris Wilson395b70b2010-10-28 21:28:46 +01002138 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002139 return 0;
2140
Chris Wilson88241782011-01-07 17:09:48 +00002141 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002142 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002143 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002144 if (ret)
2145 return ret;
2146 }
2147
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002148 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2149 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002150}
2151
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002152int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002153{
2154 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002155 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002156
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002157 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002158 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002159 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002160 if (ret)
2161 return ret;
2162 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002163
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002164 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002165}
2166
Daniel Vetterc6642782010-11-12 13:46:18 +00002167static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2168 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002169{
Chris Wilson05394f32010-11-08 19:18:58 +00002170 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002171 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002172 u32 size = obj->gtt_space->size;
2173 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002174 uint64_t val;
2175
Chris Wilson05394f32010-11-08 19:18:58 +00002176 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002177 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002178 val |= obj->gtt_offset & 0xfffff000;
2179 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002180 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2181
Chris Wilson05394f32010-11-08 19:18:58 +00002182 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002183 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2184 val |= I965_FENCE_REG_VALID;
2185
Daniel Vetterc6642782010-11-12 13:46:18 +00002186 if (pipelined) {
2187 int ret = intel_ring_begin(pipelined, 6);
2188 if (ret)
2189 return ret;
2190
2191 intel_ring_emit(pipelined, MI_NOOP);
2192 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2193 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2194 intel_ring_emit(pipelined, (u32)val);
2195 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2196 intel_ring_emit(pipelined, (u32)(val >> 32));
2197 intel_ring_advance(pipelined);
2198 } else
2199 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2200
2201 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002202}
2203
Daniel Vetterc6642782010-11-12 13:46:18 +00002204static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2205 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002206{
Chris Wilson05394f32010-11-08 19:18:58 +00002207 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002208 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002209 u32 size = obj->gtt_space->size;
2210 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211 uint64_t val;
2212
Chris Wilson05394f32010-11-08 19:18:58 +00002213 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002214 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002215 val |= obj->gtt_offset & 0xfffff000;
2216 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2217 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002218 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2219 val |= I965_FENCE_REG_VALID;
2220
Daniel Vetterc6642782010-11-12 13:46:18 +00002221 if (pipelined) {
2222 int ret = intel_ring_begin(pipelined, 6);
2223 if (ret)
2224 return ret;
2225
2226 intel_ring_emit(pipelined, MI_NOOP);
2227 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2228 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2229 intel_ring_emit(pipelined, (u32)val);
2230 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2231 intel_ring_emit(pipelined, (u32)(val >> 32));
2232 intel_ring_advance(pipelined);
2233 } else
2234 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2235
2236 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237}
2238
Daniel Vetterc6642782010-11-12 13:46:18 +00002239static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2240 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002241{
Chris Wilson05394f32010-11-08 19:18:58 +00002242 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002244 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002245 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002246 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002247
Daniel Vetterc6642782010-11-12 13:46:18 +00002248 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2249 (size & -size) != size ||
2250 (obj->gtt_offset & (size - 1)),
2251 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2252 obj->gtt_offset, obj->map_and_fenceable, size))
2253 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002254
Daniel Vetterc6642782010-11-12 13:46:18 +00002255 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002256 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002257 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002258 tile_width = 512;
2259
2260 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002261 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002262 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263
Chris Wilson05394f32010-11-08 19:18:58 +00002264 val = obj->gtt_offset;
2265 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002266 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002267 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002268 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2269 val |= I830_FENCE_REG_VALID;
2270
Chris Wilson05394f32010-11-08 19:18:58 +00002271 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002272 if (fence_reg < 8)
2273 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002274 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002275 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002276
2277 if (pipelined) {
2278 int ret = intel_ring_begin(pipelined, 4);
2279 if (ret)
2280 return ret;
2281
2282 intel_ring_emit(pipelined, MI_NOOP);
2283 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2284 intel_ring_emit(pipelined, fence_reg);
2285 intel_ring_emit(pipelined, val);
2286 intel_ring_advance(pipelined);
2287 } else
2288 I915_WRITE(fence_reg, val);
2289
2290 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002291}
2292
Daniel Vetterc6642782010-11-12 13:46:18 +00002293static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2294 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002295{
Chris Wilson05394f32010-11-08 19:18:58 +00002296 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002298 u32 size = obj->gtt_space->size;
2299 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002300 uint32_t val;
2301 uint32_t pitch_val;
2302
Daniel Vetterc6642782010-11-12 13:46:18 +00002303 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2304 (size & -size) != size ||
2305 (obj->gtt_offset & (size - 1)),
2306 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2307 obj->gtt_offset, size))
2308 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002309
Chris Wilson05394f32010-11-08 19:18:58 +00002310 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002311 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002312
Chris Wilson05394f32010-11-08 19:18:58 +00002313 val = obj->gtt_offset;
2314 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002316 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2318 val |= I830_FENCE_REG_VALID;
2319
Daniel Vetterc6642782010-11-12 13:46:18 +00002320 if (pipelined) {
2321 int ret = intel_ring_begin(pipelined, 4);
2322 if (ret)
2323 return ret;
2324
2325 intel_ring_emit(pipelined, MI_NOOP);
2326 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2327 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2328 intel_ring_emit(pipelined, val);
2329 intel_ring_advance(pipelined);
2330 } else
2331 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2332
2333 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334}
2335
Chris Wilsond9e86c02010-11-10 16:40:20 +00002336static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2337{
2338 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2339}
2340
2341static int
2342i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002343 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002344{
2345 int ret;
2346
2347 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002348 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002349 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002350 0, obj->base.write_domain);
2351 if (ret)
2352 return ret;
2353 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002354
2355 obj->fenced_gpu_access = false;
2356 }
2357
2358 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2359 if (!ring_passed_seqno(obj->last_fenced_ring,
2360 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002361 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002362 obj->last_fenced_seqno,
2363 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002364 if (ret)
2365 return ret;
2366 }
2367
2368 obj->last_fenced_seqno = 0;
2369 obj->last_fenced_ring = NULL;
2370 }
2371
Chris Wilson63256ec2011-01-04 18:42:07 +00002372 /* Ensure that all CPU reads are completed before installing a fence
2373 * and all writes before removing the fence.
2374 */
2375 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2376 mb();
2377
Chris Wilsond9e86c02010-11-10 16:40:20 +00002378 return 0;
2379}
2380
2381int
2382i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2383{
2384 int ret;
2385
2386 if (obj->tiling_mode)
2387 i915_gem_release_mmap(obj);
2388
Chris Wilsonce453d82011-02-21 14:43:56 +00002389 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002390 if (ret)
2391 return ret;
2392
2393 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2394 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002395
2396 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002397 i915_gem_clear_fence_reg(obj->base.dev,
2398 &dev_priv->fence_regs[obj->fence_reg]);
2399
2400 obj->fence_reg = I915_FENCE_REG_NONE;
2401 }
2402
2403 return 0;
2404}
2405
2406static struct drm_i915_fence_reg *
2407i915_find_fence_reg(struct drm_device *dev,
2408 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002409{
Daniel Vetterae3db242010-02-19 11:51:58 +01002410 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002411 struct drm_i915_fence_reg *reg, *first, *avail;
2412 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002413
2414 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002415 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002416 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2417 reg = &dev_priv->fence_regs[i];
2418 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002419 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002420
Chris Wilson1690e1e2011-12-14 13:57:08 +01002421 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002422 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002423 }
2424
Chris Wilsond9e86c02010-11-10 16:40:20 +00002425 if (avail == NULL)
2426 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002427
2428 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002429 avail = first = NULL;
2430 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002432 continue;
2433
Chris Wilsond9e86c02010-11-10 16:40:20 +00002434 if (first == NULL)
2435 first = reg;
2436
2437 if (!pipelined ||
2438 !reg->obj->last_fenced_ring ||
2439 reg->obj->last_fenced_ring == pipelined) {
2440 avail = reg;
2441 break;
2442 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002443 }
2444
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445 if (avail == NULL)
2446 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002447
Chris Wilsona00b10c2010-09-24 21:15:47 +01002448 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002449}
2450
Jesse Barnesde151cf2008-11-12 10:03:55 -08002451/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002452 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002453 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002454 * @pipelined: ring on which to queue the change, or NULL for CPU access
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455 *
2456 * When mapping objects through the GTT, userspace wants to be able to write
2457 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458 * This function walks the fence regs looking for a free one for @obj,
2459 * stealing one if it can't find any.
2460 *
2461 * It then sets up the reg based on the object's properties: address, pitch
2462 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002463 *
2464 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002465 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002466int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002467i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002468 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469{
Chris Wilson05394f32010-11-08 19:18:58 +00002470 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002471 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002472 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002473 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002475 if (obj->tiling_mode == I915_TILING_NONE)
2476 return i915_gem_object_put_fence(obj);
2477
Chris Wilson6bda10d2010-12-05 21:04:18 +00002478 /* XXX disable pipelining. There are bugs. Shocking. */
2479 pipelined = NULL;
2480
Chris Wilsond9e86c02010-11-10 16:40:20 +00002481 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002482 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2483 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002484 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002485
Chris Wilson29c5a582011-03-17 15:23:22 +00002486 if (obj->tiling_changed) {
2487 ret = i915_gem_object_flush_fence(obj, pipelined);
2488 if (ret)
2489 return ret;
2490
2491 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2492 pipelined = NULL;
2493
2494 if (pipelined) {
2495 reg->setup_seqno =
2496 i915_gem_next_request_seqno(pipelined);
2497 obj->last_fenced_seqno = reg->setup_seqno;
2498 obj->last_fenced_ring = pipelined;
2499 }
2500
2501 goto update;
2502 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002503
2504 if (!pipelined) {
2505 if (reg->setup_seqno) {
2506 if (!ring_passed_seqno(obj->last_fenced_ring,
2507 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002508 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002509 reg->setup_seqno,
2510 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002511 if (ret)
2512 return ret;
2513 }
2514
2515 reg->setup_seqno = 0;
2516 }
2517 } else if (obj->last_fenced_ring &&
2518 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002519 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002520 if (ret)
2521 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002522 }
2523
Eric Anholta09ba7f2009-08-29 12:49:51 -07002524 return 0;
2525 }
2526
Chris Wilsond9e86c02010-11-10 16:40:20 +00002527 reg = i915_find_fence_reg(dev, pipelined);
2528 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002529 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530
Chris Wilsonce453d82011-02-21 14:43:56 +00002531 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002532 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002533 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002534
Chris Wilsond9e86c02010-11-10 16:40:20 +00002535 if (reg->obj) {
2536 struct drm_i915_gem_object *old = reg->obj;
2537
2538 drm_gem_object_reference(&old->base);
2539
2540 if (old->tiling_mode)
2541 i915_gem_release_mmap(old);
2542
Chris Wilsonce453d82011-02-21 14:43:56 +00002543 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002544 if (ret) {
2545 drm_gem_object_unreference(&old->base);
2546 return ret;
2547 }
2548
2549 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2550 pipelined = NULL;
2551
2552 old->fence_reg = I915_FENCE_REG_NONE;
2553 old->last_fenced_ring = pipelined;
2554 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002555 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002556
2557 drm_gem_object_unreference(&old->base);
2558 } else if (obj->last_fenced_seqno == 0)
2559 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002560
Jesse Barnesde151cf2008-11-12 10:03:55 -08002561 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002562 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2563 obj->fence_reg = reg - dev_priv->fence_regs;
2564 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002565
Chris Wilsond9e86c02010-11-10 16:40:20 +00002566 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002567 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002568 obj->last_fenced_seqno = reg->setup_seqno;
2569
2570update:
2571 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002572 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002573 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002574 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002575 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002576 break;
2577 case 5:
2578 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002579 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002580 break;
2581 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002582 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002583 break;
2584 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002585 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002586 break;
2587 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002588
Daniel Vetterc6642782010-11-12 13:46:18 +00002589 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002590}
2591
2592/**
2593 * i915_gem_clear_fence_reg - clear out fence register info
2594 * @obj: object to clear
2595 *
2596 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002597 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598 */
2599static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002600i915_gem_clear_fence_reg(struct drm_device *dev,
2601 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002602{
Jesse Barnes79e53942008-11-07 14:24:08 -08002603 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002604 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002605
Chris Wilsone259bef2010-09-17 00:32:02 +01002606 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002607 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002608 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002609 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002610 break;
2611 case 5:
2612 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002613 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002614 break;
2615 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616 if (fence_reg >= 8)
2617 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002618 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002619 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002620 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002621
2622 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002623 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002624 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002626 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002627 reg->obj = NULL;
2628 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002629 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002630}
2631
2632/**
Eric Anholt673a3942008-07-30 12:06:12 -07002633 * Finds free space in the GTT aperture and binds the object there.
2634 */
2635static int
Chris Wilson05394f32010-11-08 19:18:58 +00002636i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002637 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002638 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002639{
Chris Wilson05394f32010-11-08 19:18:58 +00002640 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002641 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002642 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002643 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002644 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002645 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002646 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002647
Chris Wilson05394f32010-11-08 19:18:58 +00002648 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002649 DRM_ERROR("Attempting to bind a purgeable object\n");
2650 return -EINVAL;
2651 }
2652
Chris Wilsone28f8712011-07-18 13:11:49 -07002653 fence_size = i915_gem_get_gtt_size(dev,
2654 obj->base.size,
2655 obj->tiling_mode);
2656 fence_alignment = i915_gem_get_gtt_alignment(dev,
2657 obj->base.size,
2658 obj->tiling_mode);
2659 unfenced_alignment =
2660 i915_gem_get_unfenced_gtt_alignment(dev,
2661 obj->base.size,
2662 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002663
Eric Anholt673a3942008-07-30 12:06:12 -07002664 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002665 alignment = map_and_fenceable ? fence_alignment :
2666 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002667 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002668 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2669 return -EINVAL;
2670 }
2671
Chris Wilson05394f32010-11-08 19:18:58 +00002672 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002673
Chris Wilson654fc602010-05-27 13:18:21 +01002674 /* If the object is bigger than the entire aperture, reject it early
2675 * before evicting everything in a vain attempt to find space.
2676 */
Chris Wilson05394f32010-11-08 19:18:58 +00002677 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002678 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002679 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2680 return -E2BIG;
2681 }
2682
Eric Anholt673a3942008-07-30 12:06:12 -07002683 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002684 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002685 free_space =
2686 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002687 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002688 dev_priv->mm.gtt_mappable_end,
2689 0);
2690 else
2691 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002692 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002693
2694 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002695 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002696 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002697 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002698 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002699 dev_priv->mm.gtt_mappable_end,
2700 0);
2701 else
Chris Wilson05394f32010-11-08 19:18:58 +00002702 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002703 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002704 }
Chris Wilson05394f32010-11-08 19:18:58 +00002705 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002706 /* If the gtt is empty and we're still having trouble
2707 * fitting our object in, we're out of memory.
2708 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002709 ret = i915_gem_evict_something(dev, size, alignment,
2710 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002711 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002712 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002713
Eric Anholt673a3942008-07-30 12:06:12 -07002714 goto search_free;
2715 }
2716
Chris Wilsone5281cc2010-10-28 13:45:36 +01002717 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002718 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002719 drm_mm_put_block(obj->gtt_space);
2720 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002721
2722 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002723 /* first try to reclaim some memory by clearing the GTT */
2724 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002725 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002726 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002727 if (gfpmask) {
2728 gfpmask = 0;
2729 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002730 }
2731
Chris Wilson809b6332011-01-10 17:33:15 +00002732 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002733 }
2734
2735 goto search_free;
2736 }
2737
Eric Anholt673a3942008-07-30 12:06:12 -07002738 return ret;
2739 }
2740
Daniel Vetter74163902012-02-15 23:50:21 +01002741 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002742 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002743 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002744 drm_mm_put_block(obj->gtt_space);
2745 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002746
Chris Wilson809b6332011-01-10 17:33:15 +00002747 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002748 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002749
2750 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002751 }
Eric Anholt673a3942008-07-30 12:06:12 -07002752
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002753 if (!dev_priv->mm.aliasing_ppgtt)
2754 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002755
Chris Wilson6299f992010-11-24 12:23:44 +00002756 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002757 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002758
Eric Anholt673a3942008-07-30 12:06:12 -07002759 /* Assert that the object is not currently in any GPU domain. As it
2760 * wasn't in the GTT, there shouldn't be any way it could have been in
2761 * a GPU cache
2762 */
Chris Wilson05394f32010-11-08 19:18:58 +00002763 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2764 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002765
Chris Wilson6299f992010-11-24 12:23:44 +00002766 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767
Daniel Vetter75e9e912010-11-04 17:11:09 +01002768 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002769 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002770 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002771
Daniel Vetter75e9e912010-11-04 17:11:09 +01002772 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002773 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002774
Chris Wilson05394f32010-11-08 19:18:58 +00002775 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002776
Chris Wilsondb53a302011-02-03 11:57:46 +00002777 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002778 return 0;
2779}
2780
2781void
Chris Wilson05394f32010-11-08 19:18:58 +00002782i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002783{
Eric Anholt673a3942008-07-30 12:06:12 -07002784 /* If we don't have a page list set up, then we're not pinned
2785 * to GPU, and we can ignore the cache flush because it'll happen
2786 * again at bind time.
2787 */
Chris Wilson05394f32010-11-08 19:18:58 +00002788 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002789 return;
2790
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002791 /* If the GPU is snooping the contents of the CPU cache,
2792 * we do not need to manually clear the CPU cache lines. However,
2793 * the caches are only snooped when the render cache is
2794 * flushed/invalidated. As we always have to emit invalidations
2795 * and flushes when moving into and out of the RENDER domain, correct
2796 * snooping behaviour occurs naturally as the result of our domain
2797 * tracking.
2798 */
2799 if (obj->cache_level != I915_CACHE_NONE)
2800 return;
2801
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002802 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002803
Chris Wilson05394f32010-11-08 19:18:58 +00002804 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002805}
2806
Eric Anholte47c68e2008-11-14 13:35:19 -08002807/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002808static int
Chris Wilson3619df02010-11-28 15:37:17 +00002809i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002810{
Chris Wilson05394f32010-11-08 19:18:58 +00002811 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002812 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002813
2814 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002815 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002816}
2817
2818/** Flushes the GTT write domain for the object if it's dirty. */
2819static void
Chris Wilson05394f32010-11-08 19:18:58 +00002820i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002821{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002822 uint32_t old_write_domain;
2823
Chris Wilson05394f32010-11-08 19:18:58 +00002824 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002825 return;
2826
Chris Wilson63256ec2011-01-04 18:42:07 +00002827 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002828 * to it immediately go to main memory as far as we know, so there's
2829 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002830 *
2831 * However, we do have to enforce the order so that all writes through
2832 * the GTT land before any writes to the device, such as updates to
2833 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002834 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002835 wmb();
2836
Chris Wilson05394f32010-11-08 19:18:58 +00002837 old_write_domain = obj->base.write_domain;
2838 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002839
2840 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002841 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002842 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002843}
2844
2845/** Flushes the CPU write domain for the object if it's dirty. */
2846static void
Chris Wilson05394f32010-11-08 19:18:58 +00002847i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002848{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002849 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002850
Chris Wilson05394f32010-11-08 19:18:58 +00002851 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002852 return;
2853
2854 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002855 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002856 old_write_domain = obj->base.write_domain;
2857 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002858
2859 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002860 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002861 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002862}
2863
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002864/**
2865 * Moves a single object to the GTT read, and possibly write domain.
2866 *
2867 * This function returns when the move is complete, including waiting on
2868 * flushes to occur.
2869 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002870int
Chris Wilson20217462010-11-23 15:26:33 +00002871i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002872{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002873 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002874 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002875
Eric Anholt02354392008-11-26 13:58:13 -08002876 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002877 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002878 return -EINVAL;
2879
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002880 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2881 return 0;
2882
Chris Wilson88241782011-01-07 17:09:48 +00002883 ret = i915_gem_object_flush_gpu_write_domain(obj);
2884 if (ret)
2885 return ret;
2886
Chris Wilson87ca9c82010-12-02 09:42:56 +00002887 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002888 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002889 if (ret)
2890 return ret;
2891 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002892
Chris Wilson72133422010-09-13 23:56:38 +01002893 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002894
Chris Wilson05394f32010-11-08 19:18:58 +00002895 old_write_domain = obj->base.write_domain;
2896 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002897
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002898 /* It should now be out of any other write domains, and we can update
2899 * the domain values for our changes.
2900 */
Chris Wilson05394f32010-11-08 19:18:58 +00002901 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2902 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002903 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002904 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2905 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2906 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002907 }
2908
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002909 trace_i915_gem_object_change_domain(obj,
2910 old_read_domains,
2911 old_write_domain);
2912
Eric Anholte47c68e2008-11-14 13:35:19 -08002913 return 0;
2914}
2915
Chris Wilsone4ffd172011-04-04 09:44:39 +01002916int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2917 enum i915_cache_level cache_level)
2918{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002919 struct drm_device *dev = obj->base.dev;
2920 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002921 int ret;
2922
2923 if (obj->cache_level == cache_level)
2924 return 0;
2925
2926 if (obj->pin_count) {
2927 DRM_DEBUG("can not change the cache level of pinned objects\n");
2928 return -EBUSY;
2929 }
2930
2931 if (obj->gtt_space) {
2932 ret = i915_gem_object_finish_gpu(obj);
2933 if (ret)
2934 return ret;
2935
2936 i915_gem_object_finish_gtt(obj);
2937
2938 /* Before SandyBridge, you could not use tiling or fence
2939 * registers with snooped memory, so relinquish any fences
2940 * currently pointing to our region in the aperture.
2941 */
2942 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2943 ret = i915_gem_object_put_fence(obj);
2944 if (ret)
2945 return ret;
2946 }
2947
Daniel Vetter74898d72012-02-15 23:50:22 +01002948 if (obj->has_global_gtt_mapping)
2949 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002950 if (obj->has_aliasing_ppgtt_mapping)
2951 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2952 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002953 }
2954
2955 if (cache_level == I915_CACHE_NONE) {
2956 u32 old_read_domains, old_write_domain;
2957
2958 /* If we're coming from LLC cached, then we haven't
2959 * actually been tracking whether the data is in the
2960 * CPU cache or not, since we only allow one bit set
2961 * in obj->write_domain and have been skipping the clflushes.
2962 * Just set it to the CPU cache for now.
2963 */
2964 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2965 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2966
2967 old_read_domains = obj->base.read_domains;
2968 old_write_domain = obj->base.write_domain;
2969
2970 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2971 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2972
2973 trace_i915_gem_object_change_domain(obj,
2974 old_read_domains,
2975 old_write_domain);
2976 }
2977
2978 obj->cache_level = cache_level;
2979 return 0;
2980}
2981
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002982/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002983 * Prepare buffer for display plane (scanout, cursors, etc).
2984 * Can be called from an uninterruptible phase (modesetting) and allows
2985 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002986 */
2987int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002988i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2989 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002990 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002991{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002992 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002993 int ret;
2994
Chris Wilson88241782011-01-07 17:09:48 +00002995 ret = i915_gem_object_flush_gpu_write_domain(obj);
2996 if (ret)
2997 return ret;
2998
Chris Wilson0be73282010-12-06 14:36:27 +00002999 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003000 ret = i915_gem_object_sync(obj, pipelined);
3001 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003002 return ret;
3003 }
3004
Eric Anholta7ef0642011-03-29 16:59:54 -07003005 /* The display engine is not coherent with the LLC cache on gen6. As
3006 * a result, we make sure that the pinning that is about to occur is
3007 * done with uncached PTEs. This is lowest common denominator for all
3008 * chipsets.
3009 *
3010 * However for gen6+, we could do better by using the GFDT bit instead
3011 * of uncaching, which would allow us to flush all the LLC-cached data
3012 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3013 */
3014 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3015 if (ret)
3016 return ret;
3017
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003018 /* As the user may map the buffer once pinned in the display plane
3019 * (e.g. libkms for the bootup splash), we have to ensure that we
3020 * always use map_and_fenceable for all scanout buffers.
3021 */
3022 ret = i915_gem_object_pin(obj, alignment, true);
3023 if (ret)
3024 return ret;
3025
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003026 i915_gem_object_flush_cpu_write_domain(obj);
3027
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003028 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003029 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003030
3031 /* It should now be out of any other write domains, and we can update
3032 * the domain values for our changes.
3033 */
3034 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003035 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003036
3037 trace_i915_gem_object_change_domain(obj,
3038 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003039 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003040
3041 return 0;
3042}
3043
Chris Wilson85345512010-11-13 09:49:11 +00003044int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003045i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003046{
Chris Wilson88241782011-01-07 17:09:48 +00003047 int ret;
3048
Chris Wilsona8198ee2011-04-13 22:04:09 +01003049 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003050 return 0;
3051
Chris Wilson88241782011-01-07 17:09:48 +00003052 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003053 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003054 if (ret)
3055 return ret;
3056 }
Chris Wilson85345512010-11-13 09:49:11 +00003057
Chris Wilsonc501ae72011-12-14 13:57:23 +01003058 ret = i915_gem_object_wait_rendering(obj);
3059 if (ret)
3060 return ret;
3061
Chris Wilsona8198ee2011-04-13 22:04:09 +01003062 /* Ensure that we invalidate the GPU's caches and TLBs. */
3063 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003064 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003065}
3066
Eric Anholte47c68e2008-11-14 13:35:19 -08003067/**
3068 * Moves a single object to the CPU read, and possibly write domain.
3069 *
3070 * This function returns when the move is complete, including waiting on
3071 * flushes to occur.
3072 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003073int
Chris Wilson919926a2010-11-12 13:42:53 +00003074i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003075{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003076 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003077 int ret;
3078
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003079 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3080 return 0;
3081
Chris Wilson88241782011-01-07 17:09:48 +00003082 ret = i915_gem_object_flush_gpu_write_domain(obj);
3083 if (ret)
3084 return ret;
3085
Chris Wilsonf8413192012-04-10 11:52:50 +01003086 if (write || obj->pending_gpu_write) {
3087 ret = i915_gem_object_wait_rendering(obj);
3088 if (ret)
3089 return ret;
3090 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003091
3092 i915_gem_object_flush_gtt_write_domain(obj);
3093
Chris Wilson05394f32010-11-08 19:18:58 +00003094 old_write_domain = obj->base.write_domain;
3095 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003096
Eric Anholte47c68e2008-11-14 13:35:19 -08003097 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003098 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003099 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003100
Chris Wilson05394f32010-11-08 19:18:58 +00003101 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003102 }
3103
3104 /* It should now be out of any other write domains, and we can update
3105 * the domain values for our changes.
3106 */
Chris Wilson05394f32010-11-08 19:18:58 +00003107 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003108
3109 /* If we're writing through the CPU, then the GPU read domains will
3110 * need to be invalidated at next use.
3111 */
3112 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003113 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3114 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003115 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003116
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003117 trace_i915_gem_object_change_domain(obj,
3118 old_read_domains,
3119 old_write_domain);
3120
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003121 return 0;
3122}
3123
Eric Anholt673a3942008-07-30 12:06:12 -07003124/* Throttle our rendering by waiting until the ring has completed our requests
3125 * emitted over 20 msec ago.
3126 *
Eric Anholtb9624422009-06-03 07:27:35 +00003127 * Note that if we were to use the current jiffies each time around the loop,
3128 * we wouldn't escape the function with any frames outstanding if the time to
3129 * render a frame was over 20ms.
3130 *
Eric Anholt673a3942008-07-30 12:06:12 -07003131 * This should get us reasonable parallelism between CPU and GPU but also
3132 * relatively low latency when blocking on a particular request to finish.
3133 */
3134static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003135i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003136{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003139 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003140 struct drm_i915_gem_request *request;
3141 struct intel_ring_buffer *ring = NULL;
3142 u32 seqno = 0;
3143 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003144
Chris Wilsone110e8d2011-01-26 15:39:14 +00003145 if (atomic_read(&dev_priv->mm.wedged))
3146 return -EIO;
3147
Chris Wilson1c255952010-09-26 11:03:27 +01003148 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003149 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003150 if (time_after_eq(request->emitted_jiffies, recent_enough))
3151 break;
3152
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003153 ring = request->ring;
3154 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003155 }
Chris Wilson1c255952010-09-26 11:03:27 +01003156 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003157
3158 if (seqno == 0)
3159 return 0;
3160
3161 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003162 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003163 /* And wait for the seqno passing without holding any locks and
3164 * causing extra latency for others. This is safe as the irq
3165 * generation is designed to be run atomically and so is
3166 * lockless.
3167 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003168 if (ring->irq_get(ring)) {
3169 ret = wait_event_interruptible(ring->irq_queue,
3170 i915_seqno_passed(ring->get_seqno(ring), seqno)
3171 || atomic_read(&dev_priv->mm.wedged));
3172 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003173
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003174 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3175 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003176 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3177 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003178 atomic_read(&dev_priv->mm.wedged), 3000)) {
3179 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003180 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003181 }
3182
3183 if (ret == 0)
3184 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003185
Eric Anholt673a3942008-07-30 12:06:12 -07003186 return ret;
3187}
3188
Eric Anholt673a3942008-07-30 12:06:12 -07003189int
Chris Wilson05394f32010-11-08 19:18:58 +00003190i915_gem_object_pin(struct drm_i915_gem_object *obj,
3191 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003192 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003193{
Chris Wilson05394f32010-11-08 19:18:58 +00003194 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003195 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003196 int ret;
3197
Chris Wilson05394f32010-11-08 19:18:58 +00003198 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003199 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003200
Chris Wilson05394f32010-11-08 19:18:58 +00003201 if (obj->gtt_space != NULL) {
3202 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3203 (map_and_fenceable && !obj->map_and_fenceable)) {
3204 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003205 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003206 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3207 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003208 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003209 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003211 ret = i915_gem_object_unbind(obj);
3212 if (ret)
3213 return ret;
3214 }
3215 }
3216
Chris Wilson05394f32010-11-08 19:18:58 +00003217 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003218 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003219 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003220 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003221 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003222 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003223
Daniel Vetter74898d72012-02-15 23:50:22 +01003224 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3225 i915_gem_gtt_bind_object(obj, obj->cache_level);
3226
Chris Wilson05394f32010-11-08 19:18:58 +00003227 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003228 if (!obj->active)
3229 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003230 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003231 }
Chris Wilson6299f992010-11-24 12:23:44 +00003232 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003233
Chris Wilson23bc5982010-09-29 16:10:57 +01003234 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003235 return 0;
3236}
3237
3238void
Chris Wilson05394f32010-11-08 19:18:58 +00003239i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003240{
Chris Wilson05394f32010-11-08 19:18:58 +00003241 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003242 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003243
Chris Wilson23bc5982010-09-29 16:10:57 +01003244 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003245 BUG_ON(obj->pin_count == 0);
3246 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003247
Chris Wilson05394f32010-11-08 19:18:58 +00003248 if (--obj->pin_count == 0) {
3249 if (!obj->active)
3250 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003251 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003252 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003253 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003254 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003255}
3256
3257int
3258i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003259 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003260{
3261 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003262 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003263 int ret;
3264
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003265 ret = i915_mutex_lock_interruptible(dev);
3266 if (ret)
3267 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003268
Chris Wilson05394f32010-11-08 19:18:58 +00003269 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003270 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003271 ret = -ENOENT;
3272 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003273 }
Eric Anholt673a3942008-07-30 12:06:12 -07003274
Chris Wilson05394f32010-11-08 19:18:58 +00003275 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003276 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003277 ret = -EINVAL;
3278 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003279 }
3280
Chris Wilson05394f32010-11-08 19:18:58 +00003281 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003282 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3283 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003284 ret = -EINVAL;
3285 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003286 }
3287
Chris Wilson05394f32010-11-08 19:18:58 +00003288 obj->user_pin_count++;
3289 obj->pin_filp = file;
3290 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003291 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003292 if (ret)
3293 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003294 }
3295
3296 /* XXX - flush the CPU caches for pinned objects
3297 * as the X server doesn't manage domains yet
3298 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003299 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003300 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003301out:
Chris Wilson05394f32010-11-08 19:18:58 +00003302 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003303unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003304 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003305 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003306}
3307
3308int
3309i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003310 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003311{
3312 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003313 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003314 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003315
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003316 ret = i915_mutex_lock_interruptible(dev);
3317 if (ret)
3318 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003319
Chris Wilson05394f32010-11-08 19:18:58 +00003320 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003321 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003322 ret = -ENOENT;
3323 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003324 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003325
Chris Wilson05394f32010-11-08 19:18:58 +00003326 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003327 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3328 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003329 ret = -EINVAL;
3330 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003331 }
Chris Wilson05394f32010-11-08 19:18:58 +00003332 obj->user_pin_count--;
3333 if (obj->user_pin_count == 0) {
3334 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003335 i915_gem_object_unpin(obj);
3336 }
Eric Anholt673a3942008-07-30 12:06:12 -07003337
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003338out:
Chris Wilson05394f32010-11-08 19:18:58 +00003339 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003340unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003341 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003342 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003343}
3344
3345int
3346i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003347 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003348{
3349 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003350 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003351 int ret;
3352
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003353 ret = i915_mutex_lock_interruptible(dev);
3354 if (ret)
3355 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003356
Chris Wilson05394f32010-11-08 19:18:58 +00003357 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003358 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003359 ret = -ENOENT;
3360 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003361 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003362
Chris Wilson0be555b2010-08-04 15:36:30 +01003363 /* Count all active objects as busy, even if they are currently not used
3364 * by the gpu. Users of this interface expect objects to eventually
3365 * become non-busy without any further actions, therefore emit any
3366 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003367 */
Chris Wilson05394f32010-11-08 19:18:58 +00003368 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003369 if (args->busy) {
3370 /* Unconditionally flush objects, even when the gpu still uses this
3371 * object. Userspace calling this function indicates that it wants to
3372 * use this buffer rather sooner than later, so issuing the required
3373 * flush earlier is beneficial.
3374 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003375 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003376 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003377 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003378 } else if (obj->ring->outstanding_lazy_request ==
3379 obj->last_rendering_seqno) {
3380 struct drm_i915_gem_request *request;
3381
Chris Wilson7a194872010-12-07 10:38:40 +00003382 /* This ring is not being cleared by active usage,
3383 * so emit a request to do so.
3384 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003385 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003386 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003387 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003388 if (ret)
3389 kfree(request);
3390 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003391 ret = -ENOMEM;
3392 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003393
3394 /* Update the active list for the hardware's current position.
3395 * Otherwise this only updates on a delayed timer or when irqs
3396 * are actually unmasked, and our working set ends up being
3397 * larger than required.
3398 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003399 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003400
Chris Wilson05394f32010-11-08 19:18:58 +00003401 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003402 }
Eric Anholt673a3942008-07-30 12:06:12 -07003403
Chris Wilson05394f32010-11-08 19:18:58 +00003404 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003405unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003406 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003407 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003408}
3409
3410int
3411i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3412 struct drm_file *file_priv)
3413{
Akshay Joshi0206e352011-08-16 15:34:10 -04003414 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003415}
3416
Chris Wilson3ef94da2009-09-14 16:50:29 +01003417int
3418i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3419 struct drm_file *file_priv)
3420{
3421 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003422 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003423 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003424
3425 switch (args->madv) {
3426 case I915_MADV_DONTNEED:
3427 case I915_MADV_WILLNEED:
3428 break;
3429 default:
3430 return -EINVAL;
3431 }
3432
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003433 ret = i915_mutex_lock_interruptible(dev);
3434 if (ret)
3435 return ret;
3436
Chris Wilson05394f32010-11-08 19:18:58 +00003437 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003438 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003439 ret = -ENOENT;
3440 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003441 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003442
Chris Wilson05394f32010-11-08 19:18:58 +00003443 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003444 ret = -EINVAL;
3445 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003446 }
3447
Chris Wilson05394f32010-11-08 19:18:58 +00003448 if (obj->madv != __I915_MADV_PURGED)
3449 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003450
Chris Wilson2d7ef392009-09-20 23:13:10 +01003451 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003452 if (i915_gem_object_is_purgeable(obj) &&
3453 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003454 i915_gem_object_truncate(obj);
3455
Chris Wilson05394f32010-11-08 19:18:58 +00003456 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003457
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003458out:
Chris Wilson05394f32010-11-08 19:18:58 +00003459 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003460unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003461 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003462 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003463}
3464
Chris Wilson05394f32010-11-08 19:18:58 +00003465struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3466 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003467{
Chris Wilson73aa8082010-09-30 11:46:12 +01003468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003469 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003470 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003471
3472 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3473 if (obj == NULL)
3474 return NULL;
3475
3476 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3477 kfree(obj);
3478 return NULL;
3479 }
3480
Hugh Dickins5949eac2011-06-27 16:18:18 -07003481 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3482 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3483
Chris Wilson73aa8082010-09-30 11:46:12 +01003484 i915_gem_info_add_obj(dev_priv, size);
3485
Daniel Vetterc397b902010-04-09 19:05:07 +00003486 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3487 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3488
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003489 if (HAS_LLC(dev)) {
3490 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003491 * cache) for about a 10% performance improvement
3492 * compared to uncached. Graphics requests other than
3493 * display scanout are coherent with the CPU in
3494 * accessing this cache. This means in this mode we
3495 * don't need to clflush on the CPU side, and on the
3496 * GPU side we only need to flush internal caches to
3497 * get data visible to the CPU.
3498 *
3499 * However, we maintain the display planes as UC, and so
3500 * need to rebind when first used as such.
3501 */
3502 obj->cache_level = I915_CACHE_LLC;
3503 } else
3504 obj->cache_level = I915_CACHE_NONE;
3505
Daniel Vetter62b8b212010-04-09 19:05:08 +00003506 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003507 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003508 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003509 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003510 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003511 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003512 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003513 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003514 /* Avoid an unnecessary call to unbind on the first bind. */
3515 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003516
Chris Wilson05394f32010-11-08 19:18:58 +00003517 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003518}
3519
Eric Anholt673a3942008-07-30 12:06:12 -07003520int i915_gem_init_object(struct drm_gem_object *obj)
3521{
Daniel Vetterc397b902010-04-09 19:05:07 +00003522 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003523
Eric Anholt673a3942008-07-30 12:06:12 -07003524 return 0;
3525}
3526
Chris Wilson05394f32010-11-08 19:18:58 +00003527static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003528{
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003530 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003531 int ret;
3532
3533 ret = i915_gem_object_unbind(obj);
3534 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003535 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003536 &dev_priv->mm.deferred_free_list);
3537 return;
3538 }
3539
Chris Wilson26e12f892011-03-20 11:20:19 +00003540 trace_i915_gem_object_destroy(obj);
3541
Chris Wilson05394f32010-11-08 19:18:58 +00003542 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003543 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003544
Chris Wilson05394f32010-11-08 19:18:58 +00003545 drm_gem_object_release(&obj->base);
3546 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 kfree(obj->bit_17);
3549 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003550}
3551
Chris Wilson05394f32010-11-08 19:18:58 +00003552void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003553{
Chris Wilson05394f32010-11-08 19:18:58 +00003554 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3555 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003556
Chris Wilson05394f32010-11-08 19:18:58 +00003557 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003558 i915_gem_object_unpin(obj);
3559
Chris Wilson05394f32010-11-08 19:18:58 +00003560 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003561 i915_gem_detach_phys_object(dev, obj);
3562
Chris Wilsonbe726152010-07-23 23:18:50 +01003563 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003564}
3565
Jesse Barnes5669fca2009-02-17 15:13:31 -08003566int
Eric Anholt673a3942008-07-30 12:06:12 -07003567i915_gem_idle(struct drm_device *dev)
3568{
3569 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003570 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003571
Keith Packard6dbe2772008-10-14 21:41:13 -07003572 mutex_lock(&dev->struct_mutex);
3573
Chris Wilson87acb0a2010-10-19 10:13:00 +01003574 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003575 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003576 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003577 }
Eric Anholt673a3942008-07-30 12:06:12 -07003578
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003579 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003580 if (ret) {
3581 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003582 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003583 }
Eric Anholt673a3942008-07-30 12:06:12 -07003584
Chris Wilson29105cc2010-01-07 10:39:13 +00003585 /* Under UMS, be paranoid and evict. */
3586 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003587 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003588 if (ret) {
3589 mutex_unlock(&dev->struct_mutex);
3590 return ret;
3591 }
3592 }
3593
Chris Wilson312817a2010-11-22 11:50:11 +00003594 i915_gem_reset_fences(dev);
3595
Chris Wilson29105cc2010-01-07 10:39:13 +00003596 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3597 * We need to replace this with a semaphore, or something.
3598 * And not confound mm.suspended!
3599 */
3600 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003601 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003602
3603 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003604 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003605
Keith Packard6dbe2772008-10-14 21:41:13 -07003606 mutex_unlock(&dev->struct_mutex);
3607
Chris Wilson29105cc2010-01-07 10:39:13 +00003608 /* Cancel the retire work handler, which should be idle now. */
3609 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3610
Eric Anholt673a3942008-07-30 12:06:12 -07003611 return 0;
3612}
3613
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003614void i915_gem_init_swizzling(struct drm_device *dev)
3615{
3616 drm_i915_private_t *dev_priv = dev->dev_private;
3617
Daniel Vetter11782b02012-01-31 16:47:55 +01003618 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003619 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3620 return;
3621
3622 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3623 DISP_TILE_SURFACE_SWIZZLING);
3624
Daniel Vetter11782b02012-01-31 16:47:55 +01003625 if (IS_GEN5(dev))
3626 return;
3627
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003628 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3629 if (IS_GEN6(dev))
3630 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3631 else
3632 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3633}
Daniel Vettere21af882012-02-09 20:53:27 +01003634
3635void i915_gem_init_ppgtt(struct drm_device *dev)
3636{
3637 drm_i915_private_t *dev_priv = dev->dev_private;
3638 uint32_t pd_offset;
3639 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003640 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3641 uint32_t __iomem *pd_addr;
3642 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003643 int i;
3644
3645 if (!dev_priv->mm.aliasing_ppgtt)
3646 return;
3647
Daniel Vetter55a254a2012-03-22 00:14:43 +01003648
3649 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3650 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3651 dma_addr_t pt_addr;
3652
3653 if (dev_priv->mm.gtt->needs_dmar)
3654 pt_addr = ppgtt->pt_dma_addr[i];
3655 else
3656 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3657
3658 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3659 pd_entry |= GEN6_PDE_VALID;
3660
3661 writel(pd_entry, pd_addr + i);
3662 }
3663 readl(pd_addr);
3664
3665 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003666 pd_offset /= 64; /* in cachelines, */
3667 pd_offset <<= 16;
3668
3669 if (INTEL_INFO(dev)->gen == 6) {
3670 uint32_t ecochk = I915_READ(GAM_ECOCHK);
3671 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3672 ECOCHK_PPGTT_CACHE64B);
3673 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3674 } else if (INTEL_INFO(dev)->gen >= 7) {
3675 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3676 /* GFX_MODE is per-ring on gen7+ */
3677 }
3678
3679 for (i = 0; i < I915_NUM_RINGS; i++) {
3680 ring = &dev_priv->ring[i];
3681
3682 if (INTEL_INFO(dev)->gen >= 7)
3683 I915_WRITE(RING_MODE_GEN7(ring),
3684 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3685
3686 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3687 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3688 }
3689}
3690
Eric Anholt673a3942008-07-30 12:06:12 -07003691int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003692i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003693{
3694 drm_i915_private_t *dev_priv = dev->dev_private;
3695 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003696
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003697 i915_gem_init_swizzling(dev);
3698
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003699 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003700 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003701 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003702
3703 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003704 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003705 if (ret)
3706 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003707 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003708
Chris Wilson549f7362010-10-19 11:19:32 +01003709 if (HAS_BLT(dev)) {
3710 ret = intel_init_blt_ring_buffer(dev);
3711 if (ret)
3712 goto cleanup_bsd_ring;
3713 }
3714
Chris Wilson6f392d5482010-08-07 11:01:22 +01003715 dev_priv->next_seqno = 1;
3716
Daniel Vettere21af882012-02-09 20:53:27 +01003717 i915_gem_init_ppgtt(dev);
3718
Chris Wilson68f95ba2010-05-27 13:18:22 +01003719 return 0;
3720
Chris Wilson549f7362010-10-19 11:19:32 +01003721cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003722 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003723cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003724 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003725 return ret;
3726}
3727
3728void
3729i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3730{
3731 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003732 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003733
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003734 for (i = 0; i < I915_NUM_RINGS; i++)
3735 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003736}
3737
3738int
Eric Anholt673a3942008-07-30 12:06:12 -07003739i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3740 struct drm_file *file_priv)
3741{
3742 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003743 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003744
Jesse Barnes79e53942008-11-07 14:24:08 -08003745 if (drm_core_check_feature(dev, DRIVER_MODESET))
3746 return 0;
3747
Ben Gamariba1234d2009-09-14 17:48:47 -04003748 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003749 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003750 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003751 }
3752
Eric Anholt673a3942008-07-30 12:06:12 -07003753 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003754 dev_priv->mm.suspended = 0;
3755
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003756 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003757 if (ret != 0) {
3758 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003759 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003760 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003761
Chris Wilson69dc4982010-10-19 10:36:51 +01003762 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003763 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3764 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003765 for (i = 0; i < I915_NUM_RINGS; i++) {
3766 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3767 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3768 }
Eric Anholt673a3942008-07-30 12:06:12 -07003769 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003770
Chris Wilson5f353082010-06-07 14:03:03 +01003771 ret = drm_irq_install(dev);
3772 if (ret)
3773 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003774
Eric Anholt673a3942008-07-30 12:06:12 -07003775 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003776
3777cleanup_ringbuffer:
3778 mutex_lock(&dev->struct_mutex);
3779 i915_gem_cleanup_ringbuffer(dev);
3780 dev_priv->mm.suspended = 1;
3781 mutex_unlock(&dev->struct_mutex);
3782
3783 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003784}
3785
3786int
3787i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3788 struct drm_file *file_priv)
3789{
Jesse Barnes79e53942008-11-07 14:24:08 -08003790 if (drm_core_check_feature(dev, DRIVER_MODESET))
3791 return 0;
3792
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003793 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003794 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003795}
3796
3797void
3798i915_gem_lastclose(struct drm_device *dev)
3799{
3800 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003801
Eric Anholte806b492009-01-22 09:56:58 -08003802 if (drm_core_check_feature(dev, DRIVER_MODESET))
3803 return;
3804
Keith Packard6dbe2772008-10-14 21:41:13 -07003805 ret = i915_gem_idle(dev);
3806 if (ret)
3807 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003808}
3809
Chris Wilson64193402010-10-24 12:38:05 +01003810static void
3811init_ring_lists(struct intel_ring_buffer *ring)
3812{
3813 INIT_LIST_HEAD(&ring->active_list);
3814 INIT_LIST_HEAD(&ring->request_list);
3815 INIT_LIST_HEAD(&ring->gpu_write_list);
3816}
3817
Eric Anholt673a3942008-07-30 12:06:12 -07003818void
3819i915_gem_load(struct drm_device *dev)
3820{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003821 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003822 drm_i915_private_t *dev_priv = dev->dev_private;
3823
Chris Wilson69dc4982010-10-19 10:36:51 +01003824 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003825 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3826 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003827 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003828 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003829 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003830 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003831 for (i = 0; i < I915_NUM_RINGS; i++)
3832 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003833 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003834 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003835 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3836 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003837 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003838
Dave Airlie94400122010-07-20 13:15:31 +10003839 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3840 if (IS_GEN3(dev)) {
3841 u32 tmp = I915_READ(MI_ARB_STATE);
3842 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3843 /* arb state is a masked write, so set bit + bit in mask */
3844 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3845 I915_WRITE(MI_ARB_STATE, tmp);
3846 }
3847 }
3848
Chris Wilson72bfa192010-12-19 11:42:05 +00003849 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3850
Jesse Barnesde151cf2008-11-12 10:03:55 -08003851 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003852 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3853 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003854
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003855 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003856 dev_priv->num_fence_regs = 16;
3857 else
3858 dev_priv->num_fence_regs = 8;
3859
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003860 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003861 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3862 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003863 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003864
Eric Anholt673a3942008-07-30 12:06:12 -07003865 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003866 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003867
Chris Wilsonce453d82011-02-21 14:43:56 +00003868 dev_priv->mm.interruptible = true;
3869
Chris Wilson17250b72010-10-28 12:51:39 +01003870 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3871 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3872 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003873}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003874
3875/*
3876 * Create a physically contiguous memory object for this object
3877 * e.g. for cursor + overlay regs
3878 */
Chris Wilson995b6762010-08-20 13:23:26 +01003879static int i915_gem_init_phys_object(struct drm_device *dev,
3880 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003881{
3882 drm_i915_private_t *dev_priv = dev->dev_private;
3883 struct drm_i915_gem_phys_object *phys_obj;
3884 int ret;
3885
3886 if (dev_priv->mm.phys_objs[id - 1] || !size)
3887 return 0;
3888
Eric Anholt9a298b22009-03-24 12:23:04 -07003889 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003890 if (!phys_obj)
3891 return -ENOMEM;
3892
3893 phys_obj->id = id;
3894
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003895 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003896 if (!phys_obj->handle) {
3897 ret = -ENOMEM;
3898 goto kfree_obj;
3899 }
3900#ifdef CONFIG_X86
3901 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3902#endif
3903
3904 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3905
3906 return 0;
3907kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003908 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003909 return ret;
3910}
3911
Chris Wilson995b6762010-08-20 13:23:26 +01003912static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003913{
3914 drm_i915_private_t *dev_priv = dev->dev_private;
3915 struct drm_i915_gem_phys_object *phys_obj;
3916
3917 if (!dev_priv->mm.phys_objs[id - 1])
3918 return;
3919
3920 phys_obj = dev_priv->mm.phys_objs[id - 1];
3921 if (phys_obj->cur_obj) {
3922 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3923 }
3924
3925#ifdef CONFIG_X86
3926 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3927#endif
3928 drm_pci_free(dev, phys_obj->handle);
3929 kfree(phys_obj);
3930 dev_priv->mm.phys_objs[id - 1] = NULL;
3931}
3932
3933void i915_gem_free_all_phys_object(struct drm_device *dev)
3934{
3935 int i;
3936
Dave Airlie260883c2009-01-22 17:58:49 +10003937 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003938 i915_gem_free_phys_object(dev, i);
3939}
3940
3941void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003942 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003943{
Chris Wilson05394f32010-11-08 19:18:58 +00003944 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003945 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003946 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003947 int page_count;
3948
Chris Wilson05394f32010-11-08 19:18:58 +00003949 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003950 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003951 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003952
Chris Wilson05394f32010-11-08 19:18:58 +00003953 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003954 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003955 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003956 if (!IS_ERR(page)) {
3957 char *dst = kmap_atomic(page);
3958 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3959 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003960
Chris Wilsone5281cc2010-10-28 13:45:36 +01003961 drm_clflush_pages(&page, 1);
3962
3963 set_page_dirty(page);
3964 mark_page_accessed(page);
3965 page_cache_release(page);
3966 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003967 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003968 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003969
Chris Wilson05394f32010-11-08 19:18:58 +00003970 obj->phys_obj->cur_obj = NULL;
3971 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003972}
3973
3974int
3975i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003976 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003977 int id,
3978 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003979{
Chris Wilson05394f32010-11-08 19:18:58 +00003980 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003981 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003982 int ret = 0;
3983 int page_count;
3984 int i;
3985
3986 if (id > I915_MAX_PHYS_OBJECT)
3987 return -EINVAL;
3988
Chris Wilson05394f32010-11-08 19:18:58 +00003989 if (obj->phys_obj) {
3990 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003991 return 0;
3992 i915_gem_detach_phys_object(dev, obj);
3993 }
3994
Dave Airlie71acb5e2008-12-30 20:31:46 +10003995 /* create a new object */
3996 if (!dev_priv->mm.phys_objs[id - 1]) {
3997 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003998 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003999 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004000 DRM_ERROR("failed to init phys object %d size: %zu\n",
4001 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004002 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004003 }
4004 }
4005
4006 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004007 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4008 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004009
Chris Wilson05394f32010-11-08 19:18:58 +00004010 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004011
4012 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004013 struct page *page;
4014 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004015
Hugh Dickins5949eac2011-06-27 16:18:18 -07004016 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004017 if (IS_ERR(page))
4018 return PTR_ERR(page);
4019
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004020 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004021 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004022 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004023 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004024
4025 mark_page_accessed(page);
4026 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004027 }
4028
4029 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004030}
4031
4032static int
Chris Wilson05394f32010-11-08 19:18:58 +00004033i915_gem_phys_pwrite(struct drm_device *dev,
4034 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004035 struct drm_i915_gem_pwrite *args,
4036 struct drm_file *file_priv)
4037{
Chris Wilson05394f32010-11-08 19:18:58 +00004038 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004039 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004040
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004041 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4042 unsigned long unwritten;
4043
4044 /* The physical object once assigned is fixed for the lifetime
4045 * of the obj, so we can safely drop the lock and continue
4046 * to access vaddr.
4047 */
4048 mutex_unlock(&dev->struct_mutex);
4049 unwritten = copy_from_user(vaddr, user_data, args->size);
4050 mutex_lock(&dev->struct_mutex);
4051 if (unwritten)
4052 return -EFAULT;
4053 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004054
Daniel Vetter40ce6572010-11-05 18:12:18 +01004055 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004056 return 0;
4057}
Eric Anholtb9624422009-06-03 07:27:35 +00004058
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004059void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004060{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004061 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004062
4063 /* Clean up our request list when the client is going away, so that
4064 * later retire_requests won't dereference our soon-to-be-gone
4065 * file_priv.
4066 */
Chris Wilson1c255952010-09-26 11:03:27 +01004067 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004068 while (!list_empty(&file_priv->mm.request_list)) {
4069 struct drm_i915_gem_request *request;
4070
4071 request = list_first_entry(&file_priv->mm.request_list,
4072 struct drm_i915_gem_request,
4073 client_list);
4074 list_del(&request->client_list);
4075 request->file_priv = NULL;
4076 }
Chris Wilson1c255952010-09-26 11:03:27 +01004077 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004078}
Chris Wilson31169712009-09-14 16:50:28 +01004079
Chris Wilson31169712009-09-14 16:50:28 +01004080static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004081i915_gpu_is_active(struct drm_device *dev)
4082{
4083 drm_i915_private_t *dev_priv = dev->dev_private;
4084 int lists_empty;
4085
Chris Wilson1637ef42010-04-20 17:10:35 +01004086 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004087 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004088
4089 return !lists_empty;
4090}
4091
4092static int
Ying Han1495f232011-05-24 17:12:27 -07004093i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004094{
Chris Wilson17250b72010-10-28 12:51:39 +01004095 struct drm_i915_private *dev_priv =
4096 container_of(shrinker,
4097 struct drm_i915_private,
4098 mm.inactive_shrinker);
4099 struct drm_device *dev = dev_priv->dev;
4100 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004101 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004102 int cnt;
4103
4104 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004105 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004106
4107 /* "fast-path" to count number of available objects */
4108 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004109 cnt = 0;
4110 list_for_each_entry(obj,
4111 &dev_priv->mm.inactive_list,
4112 mm_list)
4113 cnt++;
4114 mutex_unlock(&dev->struct_mutex);
4115 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004116 }
4117
Chris Wilson1637ef42010-04-20 17:10:35 +01004118rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004119 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004120 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004121
Chris Wilson17250b72010-10-28 12:51:39 +01004122 list_for_each_entry_safe(obj, next,
4123 &dev_priv->mm.inactive_list,
4124 mm_list) {
4125 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004126 if (i915_gem_object_unbind(obj) == 0 &&
4127 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004128 break;
Chris Wilson31169712009-09-14 16:50:28 +01004129 }
Chris Wilson31169712009-09-14 16:50:28 +01004130 }
4131
4132 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004133 cnt = 0;
4134 list_for_each_entry_safe(obj, next,
4135 &dev_priv->mm.inactive_list,
4136 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004137 if (nr_to_scan &&
4138 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004139 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004140 else
Chris Wilson17250b72010-10-28 12:51:39 +01004141 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004142 }
4143
Chris Wilson17250b72010-10-28 12:51:39 +01004144 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004145 /*
4146 * We are desperate for pages, so as a last resort, wait
4147 * for the GPU to finish and discard whatever we can.
4148 * This has a dramatic impact to reduce the number of
4149 * OOM-killer events whilst running the GPU aggressively.
4150 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004151 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004152 goto rescan;
4153 }
Chris Wilson17250b72010-10-28 12:51:39 +01004154 mutex_unlock(&dev->struct_mutex);
4155 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004156}