blob: d714a4b5711e4e7fa390ec6b659d2683ef41f585 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020090static const int chv_rates[] = { 162000, 202500, 210000, 216000,
91 243000, 270000, 324000, 405000,
92 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020093static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070095/**
96 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 * @intel_dp: DP struct
98 *
99 * If a CPU or PCH DP output is attached to an eDP panel, this function
100 * will return true, and false otherwise.
101 */
102static bool is_edp(struct intel_dp *intel_dp)
103{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
105
106 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107}
108
Imre Deak68b4d822013-05-08 13:14:06 +0300109static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110{
Imre Deak68b4d822013-05-08 13:14:06 +0300111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200118 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119}
120
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300122static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100123static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300124static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300125static void vlv_steal_power_sequencer(struct drm_device *dev,
126 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200128static int
129intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700131 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
133 switch (max_link_bw) {
134 case DP_LINK_BW_1_62:
135 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200136 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Ville Syrjälä50fec212015-03-12 17:10:34 +0200212 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000242static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700883 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 }
886
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700888 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100889 ret = -EBUSY;
890 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891 }
892
Jim Bridee058c942015-05-27 10:21:48 -0700893done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 /* Check for timeout or receive error.
895 * Timeouts occur when the sink is not connected
896 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700897 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700898 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100899 ret = -EIO;
900 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700901 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700902
903 /* Timeouts occur when the device isn't connected, so they're
904 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700905 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800906 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100907 ret = -ETIMEDOUT;
908 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909 }
910
911 /* Unload any bytes sent back from the other side */
912 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
913 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 if (recv_bytes > recv_size)
915 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400916
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100917 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800918 intel_dp_unpack_aux(I915_READ(ch_data + i),
919 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700920
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = recv_bytes;
922out:
923 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300924 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100925
Jani Nikula884f19e2014-03-14 16:51:14 +0200926 if (vdd)
927 edp_panel_vdd_off(intel_dp, false);
928
Ville Syrjälä773538e82014-09-04 14:54:56 +0300929 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300930
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100931 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932}
933
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300934#define BARE_ADDRESS_SIZE 3
935#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200936static ssize_t
937intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200939 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
940 uint8_t txbuf[20], rxbuf[20];
941 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200944 txbuf[0] = (msg->request << 4) |
945 ((msg->address >> 16) & 0xf);
946 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200954 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200965 if (ret > 1) {
966 /* Number of bytes written in a short write. */
967 ret = clamp_t(int, rxbuf[1], 0, msg->size);
968 } else {
969 /* Return payload size. */
970 ret = msg->size;
971 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 break;
974
975 case DP_AUX_NATIVE_READ:
976 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978 rxsize = msg->size + 1;
979
980 if (WARN_ON(rxsize > 20))
981 return -E2BIG;
982
983 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
984 if (ret > 0) {
985 msg->reply = rxbuf[0] >> 4;
986 /*
987 * Assume happy day, and copy the data. The caller is
988 * expected to check msg->reply before touching it.
989 *
990 * Return payload size.
991 */
992 ret--;
993 memcpy(msg->buffer, rxbuf + 1, ret);
994 }
995 break;
996
997 default:
998 ret = -EINVAL;
999 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001000 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001001
Jani Nikula9d1a1032014-03-14 16:51:15 +02001002 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003}
1004
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005static void
1006intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001007{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1010 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001011 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001012 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 switch (port) {
1015 case PORT_A:
1016 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001017 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001018 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001019 case PORT_B:
1020 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001021 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001022 break;
1023 case PORT_C:
1024 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001026 break;
1027 case PORT_D:
1028 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001029 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001030 break;
1031 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001032 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001033 }
1034
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001035 /*
1036 * The AUX_CTL register is usually DP_CTL + 0x10.
1037 *
1038 * On Haswell and Broadwell though:
1039 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1040 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1041 *
1042 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1043 */
1044 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001045 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001046
Jani Nikula0b998362014-03-14 16:51:17 +02001047 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001048 intel_dp->aux.dev = dev->dev;
1049 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001050
Jani Nikula0b998362014-03-14 16:51:17 +02001051 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1052 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001054 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001055 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001056 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001057 name, ret);
1058 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001059 }
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 ret = sysfs_create_link(&connector->base.kdev->kobj,
1062 &intel_dp->aux.ddc.dev.kobj,
1063 intel_dp->aux.ddc.dev.kobj.name);
1064 if (ret < 0) {
1065 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001066 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067 }
1068}
1069
Imre Deak80f65de2014-02-11 17:12:49 +02001070static void
1071intel_dp_connector_unregister(struct intel_connector *intel_connector)
1072{
1073 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1074
Dave Airlie0e32b392014-05-02 14:02:48 +10001075 if (!intel_connector->mst_port)
1076 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001078 intel_connector_unregister(intel_connector);
1079}
1080
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001081static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301082skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001083{
1084 u32 ctrl1;
1085
1086 pipe_config->ddi_pll_sel = SKL_DPLL0;
1087 pipe_config->dpll_hw_state.cfgcr1 = 0;
1088 pipe_config->dpll_hw_state.cfgcr2 = 0;
1089
1090 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301091 switch (link_clock / 2) {
1092 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001093 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1094 SKL_DPLL0);
1095 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001097 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1098 SKL_DPLL0);
1099 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301100 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001101 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1102 SKL_DPLL0);
1103 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301104 case 162000:
1105 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1106 SKL_DPLL0);
1107 break;
1108 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1109 results in CDCLK change. Need to handle the change of CDCLK by
1110 disabling pipes and re-enabling them */
1111 case 108000:
1112 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1113 SKL_DPLL0);
1114 break;
1115 case 216000:
1116 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1117 SKL_DPLL0);
1118 break;
1119
Damien Lespiau5416d872014-11-14 17:24:33 +00001120 }
1121 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1122}
1123
1124static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001125hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001126{
1127 switch (link_bw) {
1128 case DP_LINK_BW_1_62:
1129 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1130 break;
1131 case DP_LINK_BW_2_7:
1132 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1133 break;
1134 case DP_LINK_BW_5_4:
1135 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1136 break;
1137 }
1138}
1139
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301140static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001141intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301142{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001143 if (intel_dp->num_sink_rates) {
1144 *sink_rates = intel_dp->sink_rates;
1145 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301146 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001147
1148 *sink_rates = default_rates;
1149
1150 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301151}
1152
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301153static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001154intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301155{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001156 if (INTEL_INFO(dev)->gen >= 9) {
1157 *source_rates = gen9_rates;
1158 return ARRAY_SIZE(gen9_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001159 } else if (IS_CHERRYVIEW(dev)) {
1160 *source_rates = chv_rates;
1161 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301162 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001163
1164 *source_rates = default_rates;
1165
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001166 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1167 /* WaDisableHBR2:skl */
1168 return (DP_LINK_BW_2_7 >> 3) + 1;
1169 else if (INTEL_INFO(dev)->gen >= 8 ||
1170 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1171 return (DP_LINK_BW_5_4 >> 3) + 1;
1172 else
1173 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301174}
1175
Daniel Vetter0e503382014-07-04 11:26:04 -03001176static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001177intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001178 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001179{
1180 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001181 const struct dp_link_dpll *divisor = NULL;
1182 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001183
1184 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001185 divisor = gen4_dpll;
1186 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001187 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001188 divisor = pch_dpll;
1189 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001190 } else if (IS_CHERRYVIEW(dev)) {
1191 divisor = chv_dpll;
1192 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001193 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001194 divisor = vlv_dpll;
1195 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001196 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001197
1198 if (divisor && count) {
1199 for (i = 0; i < count; i++) {
1200 if (link_bw == divisor[i].link_bw) {
1201 pipe_config->dpll = divisor[i].dpll;
1202 pipe_config->clock_set = true;
1203 break;
1204 }
1205 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206 }
1207}
1208
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001209static int intersect_rates(const int *source_rates, int source_len,
1210 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001211 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301212{
1213 int i = 0, j = 0, k = 0;
1214
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301215 while (i < source_len && j < sink_len) {
1216 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001217 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1218 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001219 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301220 ++k;
1221 ++i;
1222 ++j;
1223 } else if (source_rates[i] < sink_rates[j]) {
1224 ++i;
1225 } else {
1226 ++j;
1227 }
1228 }
1229 return k;
1230}
1231
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001232static int intel_dp_common_rates(struct intel_dp *intel_dp,
1233 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001234{
1235 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1236 const int *source_rates, *sink_rates;
1237 int source_len, sink_len;
1238
1239 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1240 source_len = intel_dp_source_rates(dev, &source_rates);
1241
1242 return intersect_rates(source_rates, source_len,
1243 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001244 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001245}
1246
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001247static void snprintf_int_array(char *str, size_t len,
1248 const int *array, int nelem)
1249{
1250 int i;
1251
1252 str[0] = '\0';
1253
1254 for (i = 0; i < nelem; i++) {
1255 int r = snprintf(str, len, "%d,", array[i]);
1256 if (r >= len)
1257 return;
1258 str += r;
1259 len -= r;
1260 }
1261}
1262
1263static void intel_dp_print_rates(struct intel_dp *intel_dp)
1264{
1265 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1266 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001267 int source_len, sink_len, common_len;
1268 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001269 char str[128]; /* FIXME: too big for stack? */
1270
1271 if ((drm_debug & DRM_UT_KMS) == 0)
1272 return;
1273
1274 source_len = intel_dp_source_rates(dev, &source_rates);
1275 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1276 DRM_DEBUG_KMS("source rates: %s\n", str);
1277
1278 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1279 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1280 DRM_DEBUG_KMS("sink rates: %s\n", str);
1281
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001282 common_len = intel_dp_common_rates(intel_dp, common_rates);
1283 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1284 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001285}
1286
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001287static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288{
1289 int i = 0;
1290
1291 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1292 if (find == rates[i])
1293 break;
1294
1295 return i;
1296}
1297
Ville Syrjälä50fec212015-03-12 17:10:34 +02001298int
1299intel_dp_max_link_rate(struct intel_dp *intel_dp)
1300{
1301 int rates[DP_MAX_SUPPORTED_RATES] = {};
1302 int len;
1303
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001304 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001305 if (WARN_ON(len <= 0))
1306 return 162000;
1307
1308 return rates[rate_to_index(0, rates) - 1];
1309}
1310
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001311int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1312{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001314}
1315
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001316bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001317intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001318 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001319{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001320 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001321 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001322 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001323 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001324 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001325 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001326 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001327 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001328 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001329 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001330 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001331 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301332 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001333 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001334 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001335 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1336 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301337
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001338 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339
1340 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001341 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301342
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001343 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001344
Imre Deakbc7d38a2013-05-16 14:40:36 +03001345 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001346 pipe_config->has_pch_encoder = true;
1347
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001348 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001349 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001350 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001351
Jani Nikuladd06f902012-10-19 14:51:50 +03001352 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1353 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1354 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001355 if (!HAS_PCH_SPLIT(dev))
1356 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1357 intel_connector->panel.fitting_mode);
1358 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001359 intel_pch_panel_fitting(intel_crtc, pipe_config,
1360 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001361 }
1362
Daniel Vettercb1793c2012-06-04 18:39:21 +02001363 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001364 return false;
1365
Daniel Vetter083f9562012-04-20 20:23:49 +02001366 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301367 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001368 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001369 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001370
Daniel Vetter36008362013-03-27 00:44:59 +01001371 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1372 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001373 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001374 if (is_edp(intel_dp)) {
1375 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1376 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1377 dev_priv->vbt.edp_bpp);
1378 bpp = dev_priv->vbt.edp_bpp;
1379 }
1380
Jani Nikula344c5bb2014-09-09 11:25:13 +03001381 /*
1382 * Use the maximum clock and number of lanes the eDP panel
1383 * advertizes being capable of. The panels are generally
1384 * designed to support only a single clock and lane
1385 * configuration, and typically these values correspond to the
1386 * native resolution of the panel.
1387 */
1388 min_lane_count = max_lane_count;
1389 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001390 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001391
Daniel Vetter36008362013-03-27 00:44:59 +01001392 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001393 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1394 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001395
Dave Airliec6930992014-07-14 11:04:39 +10001396 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301397 for (lane_count = min_lane_count;
1398 lane_count <= max_lane_count;
1399 lane_count <<= 1) {
1400
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001401 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001402 link_avail = intel_dp_max_data_rate(link_clock,
1403 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001404
Daniel Vetter36008362013-03-27 00:44:59 +01001405 if (mode_rate <= link_avail) {
1406 goto found;
1407 }
1408 }
1409 }
1410 }
1411
1412 return false;
1413
1414found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001415 if (intel_dp->color_range_auto) {
1416 /*
1417 * See:
1418 * CEA-861-E - 5.1 Default Encoding Parameters
1419 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1420 */
Thierry Reding18316c82012-12-20 15:41:44 +01001421 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001422 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1423 else
1424 intel_dp->color_range = 0;
1425 }
1426
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001427 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001428 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001429
Daniel Vetter36008362013-03-27 00:44:59 +01001430 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301431
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001432 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001433 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301434 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001435 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001436 } else {
1437 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001438 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001439 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301440 }
1441
Daniel Vetter657445f2013-05-04 10:09:18 +02001442 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001443 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001444
Daniel Vetter36008362013-03-27 00:44:59 +01001445 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1446 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001447 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001448 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1449 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001450
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001451 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001452 adjusted_mode->crtc_clock,
1453 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001454 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001455
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301456 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301457 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001458 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301459 intel_link_compute_m_n(bpp, lane_count,
1460 intel_connector->panel.downclock_mode->clock,
1461 pipe_config->port_clock,
1462 &pipe_config->dp_m2_n2);
1463 }
1464
Damien Lespiau5416d872014-11-14 17:24:33 +00001465 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001466 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Damien Lespiau5416d872014-11-14 17:24:33 +00001467 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001468 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1469 else
1470 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001471
Daniel Vetter36008362013-03-27 00:44:59 +01001472 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001473}
1474
Daniel Vetter7c62a162013-06-01 17:16:20 +02001475static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001476{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001477 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1478 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1479 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 u32 dpa_ctl;
1482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001483 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1484 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001485 dpa_ctl = I915_READ(DP_A);
1486 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1487
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001488 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001489 /* For a long time we've carried around a ILK-DevA w/a for the
1490 * 160MHz clock. If we're really unlucky, it's still required.
1491 */
1492 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001493 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001494 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001495 } else {
1496 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001497 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001498 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001499
Daniel Vetterea9b6002012-11-29 15:59:31 +01001500 I915_WRITE(DP_A, dpa_ctl);
1501
1502 POSTING_READ(DP_A);
1503 udelay(500);
1504}
1505
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001506static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001508 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001509 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001510 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001511 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001512 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001513 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514
Keith Packard417e8222011-11-01 19:54:11 -07001515 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001516 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001517 *
1518 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001519 * SNB CPU
1520 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001521 * CPT PCH
1522 *
1523 * IBX PCH and CPU are the same for almost everything,
1524 * except that the CPU DP PLL is configured in this
1525 * register
1526 *
1527 * CPT PCH is quite different, having many bits moved
1528 * to the TRANS_DP_CTL register instead. That
1529 * configuration happens (oddly) in ironlake_pch_enable
1530 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001531
Keith Packard417e8222011-11-01 19:54:11 -07001532 /* Preserve the BIOS-computed detected bit. This is
1533 * supposed to be read-only.
1534 */
1535 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536
Keith Packard417e8222011-11-01 19:54:11 -07001537 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001538 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001539 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001541 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001542 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001543
Keith Packard417e8222011-11-01 19:54:11 -07001544 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001545
Imre Deakbc7d38a2013-05-16 14:40:36 +03001546 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001547 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1548 intel_dp->DP |= DP_SYNC_HS_HIGH;
1549 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1550 intel_dp->DP |= DP_SYNC_VS_HIGH;
1551 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1552
Jani Nikula6aba5b62013-10-04 15:08:10 +03001553 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001554 intel_dp->DP |= DP_ENHANCED_FRAMING;
1555
Daniel Vetter7c62a162013-06-01 17:16:20 +02001556 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001557 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001558 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001559 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001560
1561 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1562 intel_dp->DP |= DP_SYNC_HS_HIGH;
1563 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1564 intel_dp->DP |= DP_SYNC_VS_HIGH;
1565 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1566
Jani Nikula6aba5b62013-10-04 15:08:10 +03001567 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001568 intel_dp->DP |= DP_ENHANCED_FRAMING;
1569
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001570 if (!IS_CHERRYVIEW(dev)) {
1571 if (crtc->pipe == 1)
1572 intel_dp->DP |= DP_PIPEB_SELECT;
1573 } else {
1574 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1575 }
Keith Packard417e8222011-11-01 19:54:11 -07001576 } else {
1577 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001578 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001579}
1580
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001581#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1582#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001583
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001584#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1585#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001586
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001587#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1588#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001589
Daniel Vetter4be73782014-01-17 14:39:48 +01001590static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001591 u32 mask,
1592 u32 value)
1593{
Paulo Zanoni30add222012-10-26 19:05:45 -02001594 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001595 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001596 u32 pp_stat_reg, pp_ctrl_reg;
1597
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001598 lockdep_assert_held(&dev_priv->pps_mutex);
1599
Jani Nikulabf13e812013-09-06 07:40:05 +03001600 pp_stat_reg = _pp_stat_reg(intel_dp);
1601 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001602
1603 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001604 mask, value,
1605 I915_READ(pp_stat_reg),
1606 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001607
Jesse Barnes453c5422013-03-28 09:55:41 -07001608 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001609 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001610 I915_READ(pp_stat_reg),
1611 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001612 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001613
1614 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001615}
1616
Daniel Vetter4be73782014-01-17 14:39:48 +01001617static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001618{
1619 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001620 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001621}
1622
Daniel Vetter4be73782014-01-17 14:39:48 +01001623static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001624{
Keith Packardbd943152011-09-18 23:09:52 -07001625 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001626 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001627}
Keith Packardbd943152011-09-18 23:09:52 -07001628
Daniel Vetter4be73782014-01-17 14:39:48 +01001629static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001630{
1631 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001632
1633 /* When we disable the VDD override bit last we have to do the manual
1634 * wait. */
1635 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1636 intel_dp->panel_power_cycle_delay);
1637
Daniel Vetter4be73782014-01-17 14:39:48 +01001638 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001639}
Keith Packardbd943152011-09-18 23:09:52 -07001640
Daniel Vetter4be73782014-01-17 14:39:48 +01001641static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001642{
1643 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1644 intel_dp->backlight_on_delay);
1645}
1646
Daniel Vetter4be73782014-01-17 14:39:48 +01001647static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001648{
1649 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1650 intel_dp->backlight_off_delay);
1651}
Keith Packard99ea7122011-11-01 19:57:50 -07001652
Keith Packard832dd3c2011-11-01 19:34:06 -07001653/* Read the current pp_control value, unlocking the register if it
1654 * is locked
1655 */
1656
Jesse Barnes453c5422013-03-28 09:55:41 -07001657static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001658{
Jesse Barnes453c5422013-03-28 09:55:41 -07001659 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001662
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001663 lockdep_assert_held(&dev_priv->pps_mutex);
1664
Jani Nikulabf13e812013-09-06 07:40:05 +03001665 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001666 control &= ~PANEL_UNLOCK_MASK;
1667 control |= PANEL_UNLOCK_REGS;
1668 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001669}
1670
Ville Syrjälä951468f2014-09-04 14:55:31 +03001671/*
1672 * Must be paired with edp_panel_vdd_off().
1673 * Must hold pps_mutex around the whole on/off sequence.
1674 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1675 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001676static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001677{
Paulo Zanoni30add222012-10-26 19:05:45 -02001678 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001679 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1680 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001681 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001682 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001683 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001684 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001685 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001686
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001687 lockdep_assert_held(&dev_priv->pps_mutex);
1688
Keith Packard97af61f572011-09-28 16:23:51 -07001689 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001690 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001691
Egbert Eich2c623c12014-11-25 12:54:57 +01001692 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001693 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001694
Daniel Vetter4be73782014-01-17 14:39:48 +01001695 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001696 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001697
Imre Deak4e6e1a52014-03-27 17:45:11 +02001698 power_domain = intel_display_port_power_domain(intel_encoder);
1699 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001700
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001701 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1702 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001703
Daniel Vetter4be73782014-01-17 14:39:48 +01001704 if (!edp_have_panel_power(intel_dp))
1705 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001706
Jesse Barnes453c5422013-03-28 09:55:41 -07001707 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001708 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001709
Jani Nikulabf13e812013-09-06 07:40:05 +03001710 pp_stat_reg = _pp_stat_reg(intel_dp);
1711 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001712
1713 I915_WRITE(pp_ctrl_reg, pp);
1714 POSTING_READ(pp_ctrl_reg);
1715 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1716 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001717 /*
1718 * If the panel wasn't on, delay before accessing aux channel
1719 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001720 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001721 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1722 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001723 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001724 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001725
1726 return need_to_disable;
1727}
1728
Ville Syrjälä951468f2014-09-04 14:55:31 +03001729/*
1730 * Must be paired with intel_edp_panel_vdd_off() or
1731 * intel_edp_panel_off().
1732 * Nested calls to these functions are not allowed since
1733 * we drop the lock. Caller must use some higher level
1734 * locking to prevent nested calls from other threads.
1735 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001736void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001737{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001738 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001739
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001740 if (!is_edp(intel_dp))
1741 return;
1742
Ville Syrjälä773538e82014-09-04 14:54:56 +03001743 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001744 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001745 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001746
Rob Clarke2c719b2014-12-15 13:56:32 -05001747 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001748 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001749}
1750
Daniel Vetter4be73782014-01-17 14:39:48 +01001751static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001752{
Paulo Zanoni30add222012-10-26 19:05:45 -02001753 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001754 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001755 struct intel_digital_port *intel_dig_port =
1756 dp_to_dig_port(intel_dp);
1757 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1758 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001759 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001760 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001761
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001762 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001763
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001764 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001765
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001766 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001767 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001768
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001769 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1770 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001771
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001772 pp = ironlake_get_pp_control(intel_dp);
1773 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001774
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001775 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1776 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001777
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001778 I915_WRITE(pp_ctrl_reg, pp);
1779 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001780
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001781 /* Make sure sequencer is idle before allowing subsequent activity */
1782 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1783 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001784
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001785 if ((pp & POWER_TARGET_ON) == 0)
1786 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001787
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001788 power_domain = intel_display_port_power_domain(intel_encoder);
1789 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001790}
1791
Daniel Vetter4be73782014-01-17 14:39:48 +01001792static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001793{
1794 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1795 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001796
Ville Syrjälä773538e82014-09-04 14:54:56 +03001797 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001798 if (!intel_dp->want_panel_vdd)
1799 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001800 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001801}
1802
Imre Deakaba86892014-07-30 15:57:31 +03001803static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1804{
1805 unsigned long delay;
1806
1807 /*
1808 * Queue the timer to fire a long time from now (relative to the power
1809 * down delay) to keep the panel power up across a sequence of
1810 * operations.
1811 */
1812 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1813 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1814}
1815
Ville Syrjälä951468f2014-09-04 14:55:31 +03001816/*
1817 * Must be paired with edp_panel_vdd_on().
1818 * Must hold pps_mutex around the whole on/off sequence.
1819 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1820 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001821static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001822{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001823 struct drm_i915_private *dev_priv =
1824 intel_dp_to_dev(intel_dp)->dev_private;
1825
1826 lockdep_assert_held(&dev_priv->pps_mutex);
1827
Keith Packard97af61f572011-09-28 16:23:51 -07001828 if (!is_edp(intel_dp))
1829 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001830
Rob Clarke2c719b2014-12-15 13:56:32 -05001831 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001832 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001833
Keith Packardbd943152011-09-18 23:09:52 -07001834 intel_dp->want_panel_vdd = false;
1835
Imre Deakaba86892014-07-30 15:57:31 +03001836 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001837 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001838 else
1839 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001840}
1841
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001842static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001843{
Paulo Zanoni30add222012-10-26 19:05:45 -02001844 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001845 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001846 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001847 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001848
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001849 lockdep_assert_held(&dev_priv->pps_mutex);
1850
Keith Packard97af61f572011-09-28 16:23:51 -07001851 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001852 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001853
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001854 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1855 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001856
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001857 if (WARN(edp_have_panel_power(intel_dp),
1858 "eDP port %c panel power already on\n",
1859 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001860 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001861
Daniel Vetter4be73782014-01-17 14:39:48 +01001862 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001863
Jani Nikulabf13e812013-09-06 07:40:05 +03001864 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001865 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001866 if (IS_GEN5(dev)) {
1867 /* ILK workaround: disable reset around power sequence */
1868 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001869 I915_WRITE(pp_ctrl_reg, pp);
1870 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001871 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001872
Keith Packard1c0ae802011-09-19 13:59:29 -07001873 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001874 if (!IS_GEN5(dev))
1875 pp |= PANEL_POWER_RESET;
1876
Jesse Barnes453c5422013-03-28 09:55:41 -07001877 I915_WRITE(pp_ctrl_reg, pp);
1878 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001879
Daniel Vetter4be73782014-01-17 14:39:48 +01001880 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001881 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001882
Keith Packard05ce1a42011-09-29 16:33:01 -07001883 if (IS_GEN5(dev)) {
1884 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001885 I915_WRITE(pp_ctrl_reg, pp);
1886 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001887 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001888}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001889
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001890void intel_edp_panel_on(struct intel_dp *intel_dp)
1891{
1892 if (!is_edp(intel_dp))
1893 return;
1894
1895 pps_lock(intel_dp);
1896 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001897 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001898}
1899
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001900
1901static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001902{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001903 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1904 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001906 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001907 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001908 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001909 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001910
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001911 lockdep_assert_held(&dev_priv->pps_mutex);
1912
Keith Packard97af61f572011-09-28 16:23:51 -07001913 if (!is_edp(intel_dp))
1914 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001915
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001916 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1917 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001918
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001919 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1920 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001921
Jesse Barnes453c5422013-03-28 09:55:41 -07001922 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001923 /* We need to switch off panel power _and_ force vdd, for otherwise some
1924 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001925 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1926 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001927
Jani Nikulabf13e812013-09-06 07:40:05 +03001928 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001929
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001930 intel_dp->want_panel_vdd = false;
1931
Jesse Barnes453c5422013-03-28 09:55:41 -07001932 I915_WRITE(pp_ctrl_reg, pp);
1933 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001934
Paulo Zanonidce56b32013-12-19 14:29:40 -02001935 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001936 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001937
1938 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001939 power_domain = intel_display_port_power_domain(intel_encoder);
1940 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001941}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001942
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001943void intel_edp_panel_off(struct intel_dp *intel_dp)
1944{
1945 if (!is_edp(intel_dp))
1946 return;
1947
1948 pps_lock(intel_dp);
1949 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001950 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001951}
1952
Jani Nikula1250d102014-08-12 17:11:39 +03001953/* Enable backlight in the panel power control. */
1954static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001955{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001956 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1957 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001958 struct drm_i915_private *dev_priv = dev->dev_private;
1959 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001960 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001961
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001962 /*
1963 * If we enable the backlight right away following a panel power
1964 * on, we may see slight flicker as the panel syncs with the eDP
1965 * link. So delay a bit to make sure the image is solid before
1966 * allowing it to appear.
1967 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001968 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001969
Ville Syrjälä773538e82014-09-04 14:54:56 +03001970 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001971
Jesse Barnes453c5422013-03-28 09:55:41 -07001972 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001973 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001974
Jani Nikulabf13e812013-09-06 07:40:05 +03001975 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001976
1977 I915_WRITE(pp_ctrl_reg, pp);
1978 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001979
Ville Syrjälä773538e82014-09-04 14:54:56 +03001980 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001981}
1982
Jani Nikula1250d102014-08-12 17:11:39 +03001983/* Enable backlight PWM and backlight PP control. */
1984void intel_edp_backlight_on(struct intel_dp *intel_dp)
1985{
1986 if (!is_edp(intel_dp))
1987 return;
1988
1989 DRM_DEBUG_KMS("\n");
1990
1991 intel_panel_enable_backlight(intel_dp->attached_connector);
1992 _intel_edp_backlight_on(intel_dp);
1993}
1994
1995/* Disable backlight in the panel power control. */
1996static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997{
Paulo Zanoni30add222012-10-26 19:05:45 -02001998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002001 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002002
Keith Packardf01eca22011-09-28 16:48:10 -07002003 if (!is_edp(intel_dp))
2004 return;
2005
Ville Syrjälä773538e82014-09-04 14:54:56 +03002006 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002007
Jesse Barnes453c5422013-03-28 09:55:41 -07002008 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002009 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002010
Jani Nikulabf13e812013-09-06 07:40:05 +03002011 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002012
2013 I915_WRITE(pp_ctrl_reg, pp);
2014 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002015
Ville Syrjälä773538e82014-09-04 14:54:56 +03002016 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002017
Paulo Zanonidce56b32013-12-19 14:29:40 -02002018 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002019 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002020}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002021
Jani Nikula1250d102014-08-12 17:11:39 +03002022/* Disable backlight PP control and backlight PWM. */
2023void intel_edp_backlight_off(struct intel_dp *intel_dp)
2024{
2025 if (!is_edp(intel_dp))
2026 return;
2027
2028 DRM_DEBUG_KMS("\n");
2029
2030 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002031 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002032}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002033
Jani Nikula73580fb72014-08-12 17:11:41 +03002034/*
2035 * Hook for controlling the panel power control backlight through the bl_power
2036 * sysfs attribute. Take care to handle multiple calls.
2037 */
2038static void intel_edp_backlight_power(struct intel_connector *connector,
2039 bool enable)
2040{
2041 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002042 bool is_enabled;
2043
Ville Syrjälä773538e82014-09-04 14:54:56 +03002044 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002045 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002046 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002047
2048 if (is_enabled == enable)
2049 return;
2050
Jani Nikula23ba9372014-08-27 14:08:43 +03002051 DRM_DEBUG_KMS("panel power control backlight %s\n",
2052 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002053
2054 if (enable)
2055 _intel_edp_backlight_on(intel_dp);
2056 else
2057 _intel_edp_backlight_off(intel_dp);
2058}
2059
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002060static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002061{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002062 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2063 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2064 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002065 struct drm_i915_private *dev_priv = dev->dev_private;
2066 u32 dpa_ctl;
2067
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002068 assert_pipe_disabled(dev_priv,
2069 to_intel_crtc(crtc)->pipe);
2070
Jesse Barnesd240f202010-08-13 15:43:26 -07002071 DRM_DEBUG_KMS("\n");
2072 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002073 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2074 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2075
2076 /* We don't adjust intel_dp->DP while tearing down the link, to
2077 * facilitate link retraining (e.g. after hotplug). Hence clear all
2078 * enable bits here to ensure that we don't enable too much. */
2079 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2080 intel_dp->DP |= DP_PLL_ENABLE;
2081 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002082 POSTING_READ(DP_A);
2083 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002084}
2085
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002086static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002087{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002088 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2089 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2090 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 u32 dpa_ctl;
2093
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002094 assert_pipe_disabled(dev_priv,
2095 to_intel_crtc(crtc)->pipe);
2096
Jesse Barnesd240f202010-08-13 15:43:26 -07002097 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002098 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2099 "dp pll off, should be on\n");
2100 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2101
2102 /* We can't rely on the value tracked for the DP register in
2103 * intel_dp->DP because link_down must not change that (otherwise link
2104 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002105 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002106 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002107 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002108 udelay(200);
2109}
2110
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002111/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002112void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002113{
2114 int ret, i;
2115
2116 /* Should have a valid DPCD by this point */
2117 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2118 return;
2119
2120 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002121 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2122 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002123 } else {
2124 /*
2125 * When turning on, we need to retry for 1ms to give the sink
2126 * time to wake up.
2127 */
2128 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002129 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2130 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002131 if (ret == 1)
2132 break;
2133 msleep(1);
2134 }
2135 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002136
2137 if (ret != 1)
2138 DRM_DEBUG_KMS("failed to %s sink power state\n",
2139 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002140}
2141
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002142static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2143 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002144{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002145 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002146 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002147 struct drm_device *dev = encoder->base.dev;
2148 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002149 enum intel_display_power_domain power_domain;
2150 u32 tmp;
2151
2152 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002153 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002154 return false;
2155
2156 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002157
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002158 if (!(tmp & DP_PORT_EN))
2159 return false;
2160
Imre Deakbc7d38a2013-05-16 14:40:36 +03002161 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002162 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002163 } else if (IS_CHERRYVIEW(dev)) {
2164 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002165 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002166 *pipe = PORT_TO_PIPE(tmp);
2167 } else {
2168 u32 trans_sel;
2169 u32 trans_dp;
2170 int i;
2171
2172 switch (intel_dp->output_reg) {
2173 case PCH_DP_B:
2174 trans_sel = TRANS_DP_PORT_SEL_B;
2175 break;
2176 case PCH_DP_C:
2177 trans_sel = TRANS_DP_PORT_SEL_C;
2178 break;
2179 case PCH_DP_D:
2180 trans_sel = TRANS_DP_PORT_SEL_D;
2181 break;
2182 default:
2183 return true;
2184 }
2185
Damien Lespiau055e3932014-08-18 13:49:10 +01002186 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002187 trans_dp = I915_READ(TRANS_DP_CTL(i));
2188 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2189 *pipe = i;
2190 return true;
2191 }
2192 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002194 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2195 intel_dp->output_reg);
2196 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002197
2198 return true;
2199}
2200
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002201static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002202 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002203{
2204 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002205 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002206 struct drm_device *dev = encoder->base.dev;
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 enum port port = dp_to_dig_port(intel_dp)->port;
2209 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002210 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002211
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002212 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002213
2214 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002215
Xiong Zhang63000ef2013-06-28 12:59:06 +08002216 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002217 if (tmp & DP_SYNC_HS_HIGH)
2218 flags |= DRM_MODE_FLAG_PHSYNC;
2219 else
2220 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002221
Xiong Zhang63000ef2013-06-28 12:59:06 +08002222 if (tmp & DP_SYNC_VS_HIGH)
2223 flags |= DRM_MODE_FLAG_PVSYNC;
2224 else
2225 flags |= DRM_MODE_FLAG_NVSYNC;
2226 } else {
2227 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2228 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2229 flags |= DRM_MODE_FLAG_PHSYNC;
2230 else
2231 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002232
Xiong Zhang63000ef2013-06-28 12:59:06 +08002233 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2234 flags |= DRM_MODE_FLAG_PVSYNC;
2235 else
2236 flags |= DRM_MODE_FLAG_NVSYNC;
2237 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002238
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002239 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002240
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002241 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2242 tmp & DP_COLOR_RANGE_16_235)
2243 pipe_config->limited_color_range = true;
2244
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002245 pipe_config->has_dp_encoder = true;
2246
2247 intel_dp_get_m_n(crtc, pipe_config);
2248
Ville Syrjälä18442d02013-09-13 16:00:08 +03002249 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002250 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2251 pipe_config->port_clock = 162000;
2252 else
2253 pipe_config->port_clock = 270000;
2254 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002255
2256 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2257 &pipe_config->dp_m_n);
2258
2259 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2260 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2261
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002262 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002263
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002264 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2265 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2266 /*
2267 * This is a big fat ugly hack.
2268 *
2269 * Some machines in UEFI boot mode provide us a VBT that has 18
2270 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2271 * unknown we fail to light up. Yet the same BIOS boots up with
2272 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2273 * max, not what it tells us to use.
2274 *
2275 * Note: This will still be broken if the eDP panel is not lit
2276 * up by the BIOS, and thus we can't get the mode at module
2277 * load.
2278 */
2279 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2280 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2281 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2282 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002283}
2284
Daniel Vettere8cb4552012-07-01 13:05:48 +02002285static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002286{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002287 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002288 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002289 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002291 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002292 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002293
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002294 if (HAS_PSR(dev) && !HAS_DDI(dev))
2295 intel_psr_disable(intel_dp);
2296
Daniel Vetter6cb49832012-05-20 17:14:50 +02002297 /* Make sure the panel is off before trying to change the mode. But also
2298 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002299 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002300 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002301 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002302 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002303
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002304 /* disable the port before the pipe on g4x */
2305 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002306 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002307}
2308
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002309static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002310{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002311 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002312 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002313
Ville Syrjälä49277c32014-03-31 18:21:26 +03002314 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002315 if (port == PORT_A)
2316 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002317}
2318
2319static void vlv_post_disable_dp(struct intel_encoder *encoder)
2320{
2321 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2322
2323 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002324}
2325
Ville Syrjälä580d3812014-04-09 13:29:00 +03002326static void chv_post_disable_dp(struct intel_encoder *encoder)
2327{
2328 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2329 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2330 struct drm_device *dev = encoder->base.dev;
2331 struct drm_i915_private *dev_priv = dev->dev_private;
2332 struct intel_crtc *intel_crtc =
2333 to_intel_crtc(encoder->base.crtc);
2334 enum dpio_channel ch = vlv_dport_to_channel(dport);
2335 enum pipe pipe = intel_crtc->pipe;
2336 u32 val;
2337
2338 intel_dp_link_down(intel_dp);
2339
2340 mutex_lock(&dev_priv->dpio_lock);
2341
2342 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002343 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002344 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002345 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002346
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002347 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2348 val |= CHV_PCS_REQ_SOFTRESET_EN;
2349 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2350
2351 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002352 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002353 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2354
2355 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2356 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2357 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002358
2359 mutex_unlock(&dev_priv->dpio_lock);
2360}
2361
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002362static void
2363_intel_dp_set_link_train(struct intel_dp *intel_dp,
2364 uint32_t *DP,
2365 uint8_t dp_train_pat)
2366{
2367 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2368 struct drm_device *dev = intel_dig_port->base.base.dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 enum port port = intel_dig_port->port;
2371
2372 if (HAS_DDI(dev)) {
2373 uint32_t temp = I915_READ(DP_TP_CTL(port));
2374
2375 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2376 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2377 else
2378 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2379
2380 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2381 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2382 case DP_TRAINING_PATTERN_DISABLE:
2383 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2384
2385 break;
2386 case DP_TRAINING_PATTERN_1:
2387 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2388 break;
2389 case DP_TRAINING_PATTERN_2:
2390 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2391 break;
2392 case DP_TRAINING_PATTERN_3:
2393 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2394 break;
2395 }
2396 I915_WRITE(DP_TP_CTL(port), temp);
2397
2398 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2399 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2400
2401 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2402 case DP_TRAINING_PATTERN_DISABLE:
2403 *DP |= DP_LINK_TRAIN_OFF_CPT;
2404 break;
2405 case DP_TRAINING_PATTERN_1:
2406 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2407 break;
2408 case DP_TRAINING_PATTERN_2:
2409 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2410 break;
2411 case DP_TRAINING_PATTERN_3:
2412 DRM_ERROR("DP training pattern 3 not supported\n");
2413 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2414 break;
2415 }
2416
2417 } else {
2418 if (IS_CHERRYVIEW(dev))
2419 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2420 else
2421 *DP &= ~DP_LINK_TRAIN_MASK;
2422
2423 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2424 case DP_TRAINING_PATTERN_DISABLE:
2425 *DP |= DP_LINK_TRAIN_OFF;
2426 break;
2427 case DP_TRAINING_PATTERN_1:
2428 *DP |= DP_LINK_TRAIN_PAT_1;
2429 break;
2430 case DP_TRAINING_PATTERN_2:
2431 *DP |= DP_LINK_TRAIN_PAT_2;
2432 break;
2433 case DP_TRAINING_PATTERN_3:
2434 if (IS_CHERRYVIEW(dev)) {
2435 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2436 } else {
2437 DRM_ERROR("DP training pattern 3 not supported\n");
2438 *DP |= DP_LINK_TRAIN_PAT_2;
2439 }
2440 break;
2441 }
2442 }
2443}
2444
2445static void intel_dp_enable_port(struct intel_dp *intel_dp)
2446{
2447 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2448 struct drm_i915_private *dev_priv = dev->dev_private;
2449
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002450 /* enable with pattern 1 (as per spec) */
2451 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2452 DP_TRAINING_PATTERN_1);
2453
2454 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2455 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002456
2457 /*
2458 * Magic for VLV/CHV. We _must_ first set up the register
2459 * without actually enabling the port, and then do another
2460 * write to enable the port. Otherwise link training will
2461 * fail when the power sequencer is freshly used for this port.
2462 */
2463 intel_dp->DP |= DP_PORT_EN;
2464
2465 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2466 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002467}
2468
Daniel Vettere8cb4552012-07-01 13:05:48 +02002469static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002470{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002471 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2472 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002473 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002474 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002476
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002477 if (WARN_ON(dp_reg & DP_PORT_EN))
2478 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002479
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002480 pps_lock(intel_dp);
2481
2482 if (IS_VALLEYVIEW(dev))
2483 vlv_init_panel_power_sequencer(intel_dp);
2484
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002485 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002486
2487 edp_panel_vdd_on(intel_dp);
2488 edp_panel_on(intel_dp);
2489 edp_panel_vdd_off(intel_dp, true);
2490
2491 pps_unlock(intel_dp);
2492
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002493 if (IS_VALLEYVIEW(dev))
2494 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2495
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002496 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2497 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002498 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002499 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002501 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002502 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2503 pipe_name(crtc->pipe));
2504 intel_audio_codec_enable(encoder);
2505 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002506}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002507
Jani Nikulaecff4f32013-09-06 07:38:29 +03002508static void g4x_enable_dp(struct intel_encoder *encoder)
2509{
Jani Nikula828f5c62013-09-05 16:44:45 +03002510 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2511
Jani Nikulaecff4f32013-09-06 07:38:29 +03002512 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002513 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002515
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002516static void vlv_enable_dp(struct intel_encoder *encoder)
2517{
Jani Nikula828f5c62013-09-05 16:44:45 +03002518 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2519
Daniel Vetter4be73782014-01-17 14:39:48 +01002520 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002521 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522}
2523
Jani Nikulaecff4f32013-09-06 07:38:29 +03002524static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002526 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002527 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002528
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002529 intel_dp_prepare(encoder);
2530
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002531 /* Only ilk+ has port A */
2532 if (dport->port == PORT_A) {
2533 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002534 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002535 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002536}
2537
Ville Syrjälä83b84592014-10-16 21:29:51 +03002538static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2539{
2540 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2541 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2542 enum pipe pipe = intel_dp->pps_pipe;
2543 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2544
2545 edp_panel_vdd_off_sync(intel_dp);
2546
2547 /*
2548 * VLV seems to get confused when multiple power seqeuencers
2549 * have the same port selected (even if only one has power/vdd
2550 * enabled). The failure manifests as vlv_wait_port_ready() failing
2551 * CHV on the other hand doesn't seem to mind having the same port
2552 * selected in multiple power seqeuencers, but let's clear the
2553 * port select always when logically disconnecting a power sequencer
2554 * from a port.
2555 */
2556 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2557 pipe_name(pipe), port_name(intel_dig_port->port));
2558 I915_WRITE(pp_on_reg, 0);
2559 POSTING_READ(pp_on_reg);
2560
2561 intel_dp->pps_pipe = INVALID_PIPE;
2562}
2563
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002564static void vlv_steal_power_sequencer(struct drm_device *dev,
2565 enum pipe pipe)
2566{
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568 struct intel_encoder *encoder;
2569
2570 lockdep_assert_held(&dev_priv->pps_mutex);
2571
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002572 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2573 return;
2574
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002575 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2576 base.head) {
2577 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002578 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002579
2580 if (encoder->type != INTEL_OUTPUT_EDP)
2581 continue;
2582
2583 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002584 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002585
2586 if (intel_dp->pps_pipe != pipe)
2587 continue;
2588
2589 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002590 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002591
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002592 WARN(encoder->connectors_active,
2593 "stealing pipe %c power sequencer from active eDP port %c\n",
2594 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002595
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002596 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002597 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002598 }
2599}
2600
2601static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2602{
2603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2604 struct intel_encoder *encoder = &intel_dig_port->base;
2605 struct drm_device *dev = encoder->base.dev;
2606 struct drm_i915_private *dev_priv = dev->dev_private;
2607 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002608
2609 lockdep_assert_held(&dev_priv->pps_mutex);
2610
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002611 if (!is_edp(intel_dp))
2612 return;
2613
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614 if (intel_dp->pps_pipe == crtc->pipe)
2615 return;
2616
2617 /*
2618 * If another power sequencer was being used on this
2619 * port previously make sure to turn off vdd there while
2620 * we still have control of it.
2621 */
2622 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002623 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002624
2625 /*
2626 * We may be stealing the power
2627 * sequencer from another port.
2628 */
2629 vlv_steal_power_sequencer(dev, crtc->pipe);
2630
2631 /* now it's all ours */
2632 intel_dp->pps_pipe = crtc->pipe;
2633
2634 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2635 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2636
2637 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002638 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2639 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002640}
2641
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002642static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2643{
2644 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2645 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002646 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002647 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002648 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002649 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002650 int pipe = intel_crtc->pipe;
2651 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002652
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002653 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002654
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002655 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002656 val = 0;
2657 if (pipe)
2658 val |= (1<<21);
2659 else
2660 val &= ~(1<<21);
2661 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002662 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2663 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2664 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002665
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002667
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002668 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002669}
2670
Jani Nikulaecff4f32013-09-06 07:38:29 +03002671static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002672{
2673 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2674 struct drm_device *dev = encoder->base.dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002676 struct intel_crtc *intel_crtc =
2677 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002678 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002679 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002680
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002681 intel_dp_prepare(encoder);
2682
Jesse Barnes89b667f2013-04-18 14:51:36 -07002683 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002684 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002685 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002686 DPIO_PCS_TX_LANE2_RESET |
2687 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002688 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002689 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2690 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2691 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2692 DPIO_PCS_CLK_SOFT_RESET);
2693
2694 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002695 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2696 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2697 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002698 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002699}
2700
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002701static void chv_pre_enable_dp(struct intel_encoder *encoder)
2702{
2703 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2704 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2705 struct drm_device *dev = encoder->base.dev;
2706 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002707 struct intel_crtc *intel_crtc =
2708 to_intel_crtc(encoder->base.crtc);
2709 enum dpio_channel ch = vlv_dport_to_channel(dport);
2710 int pipe = intel_crtc->pipe;
2711 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002712 u32 val;
2713
2714 mutex_lock(&dev_priv->dpio_lock);
2715
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002716 /* allow hardware to manage TX FIFO reset source */
2717 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2718 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2719 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2720
2721 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2722 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2723 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2724
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002725 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002726 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002727 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002728 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002729
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002730 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2731 val |= CHV_PCS_REQ_SOFTRESET_EN;
2732 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2733
2734 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002735 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002736 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2737
2738 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2739 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2740 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002741
2742 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002743 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002744 /* Set the upar bit */
2745 data = (i == 1) ? 0x0 : 0x1;
2746 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2747 data << DPIO_UPAR_SHIFT);
2748 }
2749
2750 /* Data lane stagger programming */
2751 /* FIXME: Fix up value only after power analysis */
2752
2753 mutex_unlock(&dev_priv->dpio_lock);
2754
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002755 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002756}
2757
Ville Syrjälä9197c882014-04-09 13:29:05 +03002758static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2759{
2760 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2761 struct drm_device *dev = encoder->base.dev;
2762 struct drm_i915_private *dev_priv = dev->dev_private;
2763 struct intel_crtc *intel_crtc =
2764 to_intel_crtc(encoder->base.crtc);
2765 enum dpio_channel ch = vlv_dport_to_channel(dport);
2766 enum pipe pipe = intel_crtc->pipe;
2767 u32 val;
2768
Ville Syrjälä625695f2014-06-28 02:04:02 +03002769 intel_dp_prepare(encoder);
2770
Ville Syrjälä9197c882014-04-09 13:29:05 +03002771 mutex_lock(&dev_priv->dpio_lock);
2772
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002773 /* program left/right clock distribution */
2774 if (pipe != PIPE_B) {
2775 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2776 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2777 if (ch == DPIO_CH0)
2778 val |= CHV_BUFLEFTENA1_FORCE;
2779 if (ch == DPIO_CH1)
2780 val |= CHV_BUFRIGHTENA1_FORCE;
2781 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2782 } else {
2783 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2784 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2785 if (ch == DPIO_CH0)
2786 val |= CHV_BUFLEFTENA2_FORCE;
2787 if (ch == DPIO_CH1)
2788 val |= CHV_BUFRIGHTENA2_FORCE;
2789 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2790 }
2791
Ville Syrjälä9197c882014-04-09 13:29:05 +03002792 /* program clock channel usage */
2793 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2794 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2795 if (pipe != PIPE_B)
2796 val &= ~CHV_PCS_USEDCLKCHANNEL;
2797 else
2798 val |= CHV_PCS_USEDCLKCHANNEL;
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2800
2801 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2802 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2803 if (pipe != PIPE_B)
2804 val &= ~CHV_PCS_USEDCLKCHANNEL;
2805 else
2806 val |= CHV_PCS_USEDCLKCHANNEL;
2807 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2808
2809 /*
2810 * This a a bit weird since generally CL
2811 * matches the pipe, but here we need to
2812 * pick the CL based on the port.
2813 */
2814 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2815 if (pipe != PIPE_B)
2816 val &= ~CHV_CMN_USEDCLKCHANNEL;
2817 else
2818 val |= CHV_CMN_USEDCLKCHANNEL;
2819 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2820
2821 mutex_unlock(&dev_priv->dpio_lock);
2822}
2823
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002825 * Native read with retry for link status and receiver capability reads for
2826 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002827 *
2828 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2829 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002830 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002831static ssize_t
2832intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2833 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002834{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002835 ssize_t ret;
2836 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002837
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002838 /*
2839 * Sometime we just get the same incorrect byte repeated
2840 * over the entire buffer. Doing just one throw away read
2841 * initially seems to "solve" it.
2842 */
2843 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2844
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002845 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002846 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2847 if (ret == size)
2848 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002849 msleep(1);
2850 }
2851
Jani Nikula9d1a1032014-03-14 16:51:15 +02002852 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002853}
2854
2855/*
2856 * Fetch AUX CH registers 0x202 - 0x207 which contain
2857 * link status information
2858 */
2859static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002860intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002861{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002862 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2863 DP_LANE0_1_STATUS,
2864 link_status,
2865 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002866}
2867
Paulo Zanoni11002442014-06-13 18:45:41 -03002868/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002870intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871{
Paulo Zanoni30add222012-10-26 19:05:45 -02002872 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302873 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002874 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002875
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302876 if (INTEL_INFO(dev)->gen >= 9) {
2877 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2878 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002879 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302880 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302881 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002882 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002884 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002886 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002888}
2889
2890static uint8_t
2891intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2892{
Paulo Zanoni30add222012-10-26 19:05:45 -02002893 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002894 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002895
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002896 if (INTEL_INFO(dev)->gen >= 9) {
2897 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2898 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2899 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2901 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002906 default:
2907 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2908 }
2909 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002910 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2914 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002918 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302919 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002920 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002921 } else if (IS_VALLEYVIEW(dev)) {
2922 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302923 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2924 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2926 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302931 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002932 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002933 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002934 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2939 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002940 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002942 }
2943 } else {
2944 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2946 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2948 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002952 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302953 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002955 }
2956}
2957
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002958static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2959{
2960 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002963 struct intel_crtc *intel_crtc =
2964 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 unsigned long demph_reg_value, preemph_reg_value,
2966 uniqtranscale_reg_value;
2967 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002968 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002969 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002970
2971 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302972 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002973 preemph_reg_value = 0x0004000;
2974 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002976 demph_reg_value = 0x2B405555;
2977 uniqtranscale_reg_value = 0x552AB83A;
2978 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 demph_reg_value = 0x2B404040;
2981 uniqtranscale_reg_value = 0x5548B83A;
2982 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 demph_reg_value = 0x2B245555;
2985 uniqtranscale_reg_value = 0x5560B83A;
2986 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 demph_reg_value = 0x2B405555;
2989 uniqtranscale_reg_value = 0x5598DA3A;
2990 break;
2991 default:
2992 return 0;
2993 }
2994 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 preemph_reg_value = 0x0002000;
2997 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999 demph_reg_value = 0x2B404040;
3000 uniqtranscale_reg_value = 0x5552B83A;
3001 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 demph_reg_value = 0x2B404848;
3004 uniqtranscale_reg_value = 0x5580B83A;
3005 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 demph_reg_value = 0x2B404040;
3008 uniqtranscale_reg_value = 0x55ADDA3A;
3009 break;
3010 default:
3011 return 0;
3012 }
3013 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303014 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003015 preemph_reg_value = 0x0000000;
3016 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018 demph_reg_value = 0x2B305555;
3019 uniqtranscale_reg_value = 0x5570B83A;
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B2B4040;
3023 uniqtranscale_reg_value = 0x55ADDA3A;
3024 break;
3025 default:
3026 return 0;
3027 }
3028 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 preemph_reg_value = 0x0006000;
3031 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x1B405555;
3034 uniqtranscale_reg_value = 0x55ADDA3A;
3035 break;
3036 default:
3037 return 0;
3038 }
3039 break;
3040 default:
3041 return 0;
3042 }
3043
Chris Wilson0980a602013-07-26 19:57:35 +01003044 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003045 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3046 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3047 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003049 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3050 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3051 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3052 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003053 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003054
3055 return 0;
3056}
3057
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3059{
3060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3061 struct drm_i915_private *dev_priv = dev->dev_private;
3062 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3063 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003064 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003065 uint8_t train_set = intel_dp->train_set[0];
3066 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003067 enum pipe pipe = intel_crtc->pipe;
3068 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069
3070 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003072 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074 deemph_reg_value = 128;
3075 margin_reg_value = 52;
3076 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003078 deemph_reg_value = 128;
3079 margin_reg_value = 77;
3080 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003082 deemph_reg_value = 128;
3083 margin_reg_value = 102;
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 deemph_reg_value = 128;
3087 margin_reg_value = 154;
3088 /* FIXME extra to set for 1200 */
3089 break;
3090 default:
3091 return 0;
3092 }
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003095 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303096 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003097 deemph_reg_value = 85;
3098 margin_reg_value = 78;
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 85;
3102 margin_reg_value = 116;
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 deemph_reg_value = 85;
3106 margin_reg_value = 154;
3107 break;
3108 default:
3109 return 0;
3110 }
3111 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115 deemph_reg_value = 64;
3116 margin_reg_value = 104;
3117 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119 deemph_reg_value = 64;
3120 margin_reg_value = 154;
3121 break;
3122 default:
3123 return 0;
3124 }
3125 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 deemph_reg_value = 43;
3130 margin_reg_value = 154;
3131 break;
3132 default:
3133 return 0;
3134 }
3135 break;
3136 default:
3137 return 0;
3138 }
3139
3140 mutex_lock(&dev_priv->dpio_lock);
3141
3142 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003143 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3144 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003145 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3146 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003147 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3148
3149 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3150 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003151 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3152 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003153 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003155 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3156 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3157 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3158 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3159
3160 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3161 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3162 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3163 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3164
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003165 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003166 for (i = 0; i < 4; i++) {
3167 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3168 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3169 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3170 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3171 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172
3173 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003174 for (i = 0; i < 4; i++) {
3175 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003176 val &= ~DPIO_SWING_MARGIN000_MASK;
3177 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003178 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3179 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180
3181 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003182 for (i = 0; i < 4; i++) {
3183 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3184 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3185 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3186 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187
3188 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003190 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003192
3193 /*
3194 * The document said it needs to set bit 27 for ch0 and bit 26
3195 * for ch1. Might be a typo in the doc.
3196 * For now, for this unique transition scale selection, set bit
3197 * 27 for ch0 and ch1.
3198 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003199 for (i = 0; i < 4; i++) {
3200 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3201 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3202 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3203 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003204
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003205 for (i = 0; i < 4; i++) {
3206 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3207 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3208 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3209 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3210 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003211 }
3212
3213 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3215 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3216 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3217
3218 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3219 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3220 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221
3222 /* LRC Bypass */
3223 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3224 val |= DPIO_LRC_BYPASS;
3225 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3226
3227 mutex_unlock(&dev_priv->dpio_lock);
3228
3229 return 0;
3230}
3231
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003233intel_get_adjust_train(struct intel_dp *intel_dp,
3234 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003235{
3236 uint8_t v = 0;
3237 uint8_t p = 0;
3238 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003239 uint8_t voltage_max;
3240 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241
Jesse Barnes33a34e42010-09-08 12:42:02 -07003242 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003243 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3244 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245
3246 if (this_v > v)
3247 v = this_v;
3248 if (this_p > p)
3249 p = this_p;
3250 }
3251
Keith Packard1a2eb462011-11-16 16:26:07 -08003252 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003253 if (v >= voltage_max)
3254 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255
Keith Packard1a2eb462011-11-16 16:26:07 -08003256 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3257 if (p >= preemph_max)
3258 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003259
3260 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003261 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003262}
3263
3264static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003265intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003266{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003267 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003268
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003269 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003271 default:
3272 signal_levels |= DP_VOLTAGE_0_4;
3273 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275 signal_levels |= DP_VOLTAGE_0_6;
3276 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003278 signal_levels |= DP_VOLTAGE_0_8;
3279 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281 signal_levels |= DP_VOLTAGE_1_2;
3282 break;
3283 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003284 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286 default:
3287 signal_levels |= DP_PRE_EMPHASIS_0;
3288 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290 signal_levels |= DP_PRE_EMPHASIS_3_5;
3291 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293 signal_levels |= DP_PRE_EMPHASIS_6;
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296 signal_levels |= DP_PRE_EMPHASIS_9_5;
3297 break;
3298 }
3299 return signal_levels;
3300}
3301
Zhenyu Wange3421a12010-04-08 09:43:27 +08003302/* Gen6's DP voltage swing and pre-emphasis control */
3303static uint32_t
3304intel_gen6_edp_signal_levels(uint8_t train_set)
3305{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003306 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3307 DP_TRAIN_PRE_EMPHASIS_MASK);
3308 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003311 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003313 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003316 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003319 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303320 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003322 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003323 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003324 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3325 "0x%x\n", signal_levels);
3326 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003327 }
3328}
3329
Keith Packard1a2eb462011-11-16 16:26:07 -08003330/* Gen7's DP voltage swing and pre-emphasis control */
3331static uint32_t
3332intel_gen7_edp_signal_levels(uint8_t train_set)
3333{
3334 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3335 DP_TRAIN_PRE_EMPHASIS_MASK);
3336 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003338 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003340 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003342 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3343
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003345 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003347 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3348
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003350 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003352 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3353
3354 default:
3355 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3356 "0x%x\n", signal_levels);
3357 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3358 }
3359}
3360
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003361/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3362static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003363intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003365 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3366 DP_TRAIN_PRE_EMPHASIS_MASK);
3367 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303369 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303371 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303373 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303375 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003376
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303378 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303380 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303382 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303385 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303387 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303388
3389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3390 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003391 default:
3392 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3393 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303394 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396}
3397
Paulo Zanonif0a34242012-12-06 16:51:50 -02003398/* Properly updates "DP" with the correct signal levels. */
3399static void
3400intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3401{
3402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003403 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003404 struct drm_device *dev = intel_dig_port->base.base.dev;
3405 uint32_t signal_levels, mask;
3406 uint8_t train_set = intel_dp->train_set[0];
3407
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003408 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003409 signal_levels = intel_hsw_signal_levels(train_set);
3410 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 } else if (IS_CHERRYVIEW(dev)) {
3412 signal_levels = intel_chv_signal_levels(intel_dp);
3413 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003414 } else if (IS_VALLEYVIEW(dev)) {
3415 signal_levels = intel_vlv_signal_levels(intel_dp);
3416 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003417 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003418 signal_levels = intel_gen7_edp_signal_levels(train_set);
3419 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003420 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003421 signal_levels = intel_gen6_edp_signal_levels(train_set);
3422 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3423 } else {
3424 signal_levels = intel_gen4_signal_levels(train_set);
3425 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3426 }
3427
3428 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3429
3430 *DP = (*DP & ~mask) | signal_levels;
3431}
3432
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003434intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003435 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003436 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003438 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3439 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003441 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3442 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003444 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003445
Jani Nikula70aff662013-09-27 15:10:44 +03003446 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003447 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003449 buf[0] = dp_train_pat;
3450 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003451 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003452 /* don't write DP_TRAINING_LANEx_SET on disable */
3453 len = 1;
3454 } else {
3455 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3456 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3457 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003458 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459
Jani Nikula9d1a1032014-03-14 16:51:15 +02003460 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3461 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003462
3463 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464}
3465
Jani Nikula70aff662013-09-27 15:10:44 +03003466static bool
3467intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3468 uint8_t dp_train_pat)
3469{
Jani Nikula953d22e2013-10-04 15:08:47 +03003470 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003471 intel_dp_set_signal_levels(intel_dp, DP);
3472 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3473}
3474
3475static bool
3476intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003477 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003478{
3479 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3480 struct drm_device *dev = intel_dig_port->base.base.dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 int ret;
3483
3484 intel_get_adjust_train(intel_dp, link_status);
3485 intel_dp_set_signal_levels(intel_dp, DP);
3486
3487 I915_WRITE(intel_dp->output_reg, *DP);
3488 POSTING_READ(intel_dp->output_reg);
3489
Jani Nikula9d1a1032014-03-14 16:51:15 +02003490 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3491 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003492
3493 return ret == intel_dp->lane_count;
3494}
3495
Imre Deak3ab9c632013-05-03 12:57:41 +03003496static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3497{
3498 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3499 struct drm_device *dev = intel_dig_port->base.base.dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 enum port port = intel_dig_port->port;
3502 uint32_t val;
3503
3504 if (!HAS_DDI(dev))
3505 return;
3506
3507 val = I915_READ(DP_TP_CTL(port));
3508 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3509 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3510 I915_WRITE(DP_TP_CTL(port), val);
3511
3512 /*
3513 * On PORT_A we can have only eDP in SST mode. There the only reason
3514 * we need to set idle transmission mode is to work around a HW issue
3515 * where we enable the pipe while not in idle link-training mode.
3516 * In this case there is requirement to wait for a minimum number of
3517 * idle patterns to be sent.
3518 */
3519 if (port == PORT_A)
3520 return;
3521
3522 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3523 1))
3524 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3525}
3526
Jesse Barnes33a34e42010-09-08 12:42:02 -07003527/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003528void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003529intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003530{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003531 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003532 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533 int i;
3534 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003535 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003536 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003537 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003538
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003539 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003540 intel_ddi_prepare_link_retrain(encoder);
3541
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003542 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003543 link_config[0] = intel_dp->link_bw;
3544 link_config[1] = intel_dp->lane_count;
3545 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3546 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003547 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003548 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303549 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3550 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003551
3552 link_config[0] = 0;
3553 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003554 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555
3556 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003557
Jani Nikula70aff662013-09-27 15:10:44 +03003558 /* clock recovery */
3559 if (!intel_dp_reset_link_train(intel_dp, &DP,
3560 DP_TRAINING_PATTERN_1 |
3561 DP_LINK_SCRAMBLING_DISABLE)) {
3562 DRM_ERROR("failed to enable link training\n");
3563 return;
3564 }
3565
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003567 voltage_tries = 0;
3568 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003569 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003570 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571
Daniel Vettera7c96552012-10-18 10:15:30 +02003572 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003573 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3574 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003576 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577
Daniel Vetter01916272012-10-18 10:15:25 +02003578 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003579 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003580 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003582
3583 /* Check to see if we've tried the max voltage */
3584 for (i = 0; i < intel_dp->lane_count; i++)
3585 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3586 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003587 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003588 ++loop_tries;
3589 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003590 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003591 break;
3592 }
Jani Nikula70aff662013-09-27 15:10:44 +03003593 intel_dp_reset_link_train(intel_dp, &DP,
3594 DP_TRAINING_PATTERN_1 |
3595 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003596 voltage_tries = 0;
3597 continue;
3598 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003599
3600 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003601 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003602 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003603 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003604 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003605 break;
3606 }
3607 } else
3608 voltage_tries = 0;
3609 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003610
Jani Nikula70aff662013-09-27 15:10:44 +03003611 /* Update training set as requested by target */
3612 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3613 DRM_ERROR("failed to update link training\n");
3614 break;
3615 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 }
3617
Jesse Barnes33a34e42010-09-08 12:42:02 -07003618 intel_dp->DP = DP;
3619}
3620
Paulo Zanonic19b0662012-10-15 15:51:41 -03003621void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003622intel_dp_complete_link_train(struct intel_dp *intel_dp)
3623{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003624 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003625 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003626 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003627 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3628
3629 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3630 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3631 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003632
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003634 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003635 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003636 DP_LINK_SCRAMBLING_DISABLE)) {
3637 DRM_ERROR("failed to start channel equalization\n");
3638 return;
3639 }
3640
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003641 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003642 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643 channel_eq = false;
3644 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003645 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003646
Jesse Barnes37f80972011-01-05 14:45:24 -08003647 if (cr_tries > 5) {
3648 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003649 break;
3650 }
3651
Daniel Vettera7c96552012-10-18 10:15:30 +02003652 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003653 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3654 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003656 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003657
Jesse Barnes37f80972011-01-05 14:45:24 -08003658 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003659 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003660 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003661 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003662 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003663 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003664 cr_tries++;
3665 continue;
3666 }
3667
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003668 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669 channel_eq = true;
3670 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003671 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003672
Jesse Barnes37f80972011-01-05 14:45:24 -08003673 /* Try 5 times, then try clock recovery if that fails */
3674 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003675 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003676 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003677 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003678 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003679 tries = 0;
3680 cr_tries++;
3681 continue;
3682 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003683
Jani Nikula70aff662013-09-27 15:10:44 +03003684 /* Update training set as requested by target */
3685 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3686 DRM_ERROR("failed to update link training\n");
3687 break;
3688 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003689 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003690 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003691
Imre Deak3ab9c632013-05-03 12:57:41 +03003692 intel_dp_set_idle_link_train(intel_dp);
3693
3694 intel_dp->DP = DP;
3695
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003696 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003697 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003698
Imre Deak3ab9c632013-05-03 12:57:41 +03003699}
3700
3701void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3702{
Jani Nikula70aff662013-09-27 15:10:44 +03003703 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003704 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705}
3706
3707static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003708intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003710 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003711 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003712 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003714 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003716 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003717 return;
3718
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003719 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003720 return;
3721
Zhao Yakui28c97732009-10-09 11:39:41 +08003722 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003723
Imre Deakbc7d38a2013-05-16 14:40:36 +03003724 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003725 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003726 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003727 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003728 if (IS_CHERRYVIEW(dev))
3729 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3730 else
3731 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003732 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003733 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003734 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003735
Daniel Vetter493a7082012-05-30 12:31:56 +02003736 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003737 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003738 /* Hardware workaround: leaving our transcoder select
3739 * set to transcoder B while it's off will prevent the
3740 * corresponding HDMI output on transcoder A.
3741 *
3742 * Combine this with another hardware workaround:
3743 * transcoder select bit can only be cleared while the
3744 * port is enabled.
3745 */
3746 DP &= ~DP_PIPEB_SELECT;
3747 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003748 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003749 }
3750
Wu Fengguang832afda2011-12-09 20:42:21 +08003751 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003752 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3753 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003754 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755}
3756
Keith Packard26d61aa2011-07-25 20:01:09 -07003757static bool
3758intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003759{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003760 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3761 struct drm_device *dev = dig_port->base.base.dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303763 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003764
Jani Nikula9d1a1032014-03-14 16:51:15 +02003765 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3766 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003767 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003768
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003769 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003770
Adam Jacksonedb39242012-09-18 10:58:49 -04003771 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3772 return false; /* DPCD not present */
3773
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003774 /* Check if the panel supports PSR */
3775 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003776 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003777 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3778 intel_dp->psr_dpcd,
3779 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003780 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3781 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003782 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003783 }
Jani Nikula50003932013-09-20 16:42:17 +03003784 }
3785
Jani Nikula7809a612014-10-29 11:03:26 +02003786 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003787 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003788 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3789 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003790 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003791 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003792 } else
3793 intel_dp->use_tps3 = false;
3794
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303795 /* Intermediate frequency support */
3796 if (is_edp(intel_dp) &&
3797 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3798 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3799 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003800 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003801 int i;
3802
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303803 intel_dp_dpcd_read_wake(&intel_dp->aux,
3804 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003805 sink_rates,
3806 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003807
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003808 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3809 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003810
3811 if (val == 0)
3812 break;
3813
Sonika Jindalaf77b972015-05-07 13:59:28 +05303814 /* Value read is in kHz while drm clock is saved in deca-kHz */
3815 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003816 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003817 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303818 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003819
3820 intel_dp_print_rates(intel_dp);
3821
Adam Jacksonedb39242012-09-18 10:58:49 -04003822 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3823 DP_DWN_STRM_PORT_PRESENT))
3824 return true; /* native DP sink */
3825
3826 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3827 return true; /* no per-port downstream info */
3828
Jani Nikula9d1a1032014-03-14 16:51:15 +02003829 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3830 intel_dp->downstream_ports,
3831 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003832 return false; /* downstream port status fetch failed */
3833
3834 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003835}
3836
Adam Jackson0d198322012-05-14 16:05:47 -04003837static void
3838intel_dp_probe_oui(struct intel_dp *intel_dp)
3839{
3840 u8 buf[3];
3841
3842 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3843 return;
3844
Jani Nikula9d1a1032014-03-14 16:51:15 +02003845 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003846 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3847 buf[0], buf[1], buf[2]);
3848
Jani Nikula9d1a1032014-03-14 16:51:15 +02003849 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003850 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3851 buf[0], buf[1], buf[2]);
3852}
3853
Dave Airlie0e32b392014-05-02 14:02:48 +10003854static bool
3855intel_dp_probe_mst(struct intel_dp *intel_dp)
3856{
3857 u8 buf[1];
3858
3859 if (!intel_dp->can_mst)
3860 return false;
3861
3862 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3863 return false;
3864
Dave Airlie0e32b392014-05-02 14:02:48 +10003865 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3866 if (buf[0] & DP_MST_CAP) {
3867 DRM_DEBUG_KMS("Sink is MST capable\n");
3868 intel_dp->is_mst = true;
3869 } else {
3870 DRM_DEBUG_KMS("Sink is not MST capable\n");
3871 intel_dp->is_mst = false;
3872 }
3873 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003874
3875 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3876 return intel_dp->is_mst;
3877}
3878
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003879int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3880{
3881 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3882 struct drm_device *dev = intel_dig_port->base.base.dev;
3883 struct intel_crtc *intel_crtc =
3884 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003885 u8 buf;
3886 int test_crc_count;
3887 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003888
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003889 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003890 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003891
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003892 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003893 return -ENOTTY;
3894
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003895 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003896 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003897
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003898 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003899 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003900 return -EIO;
3901
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003902 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3903 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003904 test_crc_count = buf & DP_TEST_COUNT_MASK;
3905
3906 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003907 if (drm_dp_dpcd_readb(&intel_dp->aux,
3908 DP_TEST_SINK_MISC, &buf) < 0)
3909 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003910 intel_wait_for_vblank(dev, intel_crtc->pipe);
3911 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3912
3913 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003914 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3915 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003916 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003917
Jani Nikula9d1a1032014-03-14 16:51:15 +02003918 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003919 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003920
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003921 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3922 return -EIO;
3923 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3924 buf & ~DP_TEST_SINK_START) < 0)
3925 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003926
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003927 return 0;
3928}
3929
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003930static bool
3931intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3932{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003933 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3934 DP_DEVICE_SERVICE_IRQ_VECTOR,
3935 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003936}
3937
Dave Airlie0e32b392014-05-02 14:02:48 +10003938static bool
3939intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3940{
3941 int ret;
3942
3943 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3944 DP_SINK_COUNT_ESI,
3945 sink_irq_vector, 14);
3946 if (ret != 14)
3947 return false;
3948
3949 return true;
3950}
3951
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003952static void
3953intel_dp_handle_test_request(struct intel_dp *intel_dp)
3954{
3955 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003956 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003957}
3958
Dave Airlie0e32b392014-05-02 14:02:48 +10003959static int
3960intel_dp_check_mst_status(struct intel_dp *intel_dp)
3961{
3962 bool bret;
3963
3964 if (intel_dp->is_mst) {
3965 u8 esi[16] = { 0 };
3966 int ret = 0;
3967 int retry;
3968 bool handled;
3969 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3970go_again:
3971 if (bret == true) {
3972
3973 /* check link status - esi[10] = 0x200c */
3974 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3975 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3976 intel_dp_start_link_train(intel_dp);
3977 intel_dp_complete_link_train(intel_dp);
3978 intel_dp_stop_link_train(intel_dp);
3979 }
3980
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003981 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003982 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3983
3984 if (handled) {
3985 for (retry = 0; retry < 3; retry++) {
3986 int wret;
3987 wret = drm_dp_dpcd_write(&intel_dp->aux,
3988 DP_SINK_COUNT_ESI+1,
3989 &esi[1], 3);
3990 if (wret == 3) {
3991 break;
3992 }
3993 }
3994
3995 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3996 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003997 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003998 goto go_again;
3999 }
4000 } else
4001 ret = 0;
4002
4003 return ret;
4004 } else {
4005 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4006 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4007 intel_dp->is_mst = false;
4008 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4009 /* send a hotplug event */
4010 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4011 }
4012 }
4013 return -EINVAL;
4014}
4015
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004016/*
4017 * According to DP spec
4018 * 5.1.2:
4019 * 1. Read DPCD
4020 * 2. Configure link according to Receiver Capabilities
4021 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4022 * 4. Check link status on receipt of hot-plug interrupt
4023 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004024static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004025intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004026{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004028 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004029 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004030 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004031
Dave Airlie5b215bc2014-08-05 10:40:20 +10004032 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4033
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004034 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004035 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004036
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004037 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004038 return;
4039
Imre Deak1a125d82014-08-18 14:42:46 +03004040 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4041 return;
4042
Keith Packard92fd8fd2011-07-25 19:50:10 -07004043 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004044 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004045 return;
4046 }
4047
Keith Packard92fd8fd2011-07-25 19:50:10 -07004048 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004049 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004050 return;
4051 }
4052
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004053 /* Try to read the source of the interrupt */
4054 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4055 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4056 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004057 drm_dp_dpcd_writeb(&intel_dp->aux,
4058 DP_DEVICE_SERVICE_IRQ_VECTOR,
4059 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004060
4061 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4062 intel_dp_handle_test_request(intel_dp);
4063 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4064 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4065 }
4066
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004067 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004068 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004069 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004070 intel_dp_start_link_train(intel_dp);
4071 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004072 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004073 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004074}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004076/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004077static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004078intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004079{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004080 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004081 uint8_t type;
4082
4083 if (!intel_dp_get_dpcd(intel_dp))
4084 return connector_status_disconnected;
4085
4086 /* if there's no downstream port, we're done */
4087 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004088 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004089
4090 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004091 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4092 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004093 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004094
4095 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4096 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004097 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004098
Adam Jackson23235172012-09-20 16:42:45 -04004099 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4100 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004101 }
4102
4103 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004104 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004105 return connector_status_connected;
4106
4107 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004108 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4109 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4110 if (type == DP_DS_PORT_TYPE_VGA ||
4111 type == DP_DS_PORT_TYPE_NON_EDID)
4112 return connector_status_unknown;
4113 } else {
4114 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4115 DP_DWN_STRM_PORT_TYPE_MASK;
4116 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4117 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4118 return connector_status_unknown;
4119 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004120
4121 /* Anything else is out of spec, warn and ignore */
4122 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004123 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004124}
4125
4126static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004127edp_detect(struct intel_dp *intel_dp)
4128{
4129 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4130 enum drm_connector_status status;
4131
4132 status = intel_panel_detect(dev);
4133 if (status == connector_status_unknown)
4134 status = connector_status_connected;
4135
4136 return status;
4137}
4138
4139static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004140ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004141{
Paulo Zanoni30add222012-10-26 19:05:45 -02004142 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004145
Damien Lespiau1b469632012-12-13 16:09:01 +00004146 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4147 return connector_status_disconnected;
4148
Keith Packard26d61aa2011-07-25 20:01:09 -07004149 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004150}
4151
Dave Airlie2a592be2014-09-01 16:58:12 +10004152static int g4x_digital_port_connected(struct drm_device *dev,
4153 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004154{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004156 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004157
Todd Previte232a6ee2014-01-23 00:13:41 -07004158 if (IS_VALLEYVIEW(dev)) {
4159 switch (intel_dig_port->port) {
4160 case PORT_B:
4161 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4162 break;
4163 case PORT_C:
4164 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4165 break;
4166 case PORT_D:
4167 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4168 break;
4169 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004170 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004171 }
4172 } else {
4173 switch (intel_dig_port->port) {
4174 case PORT_B:
4175 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4176 break;
4177 case PORT_C:
4178 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4179 break;
4180 case PORT_D:
4181 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4182 break;
4183 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004184 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004185 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004186 }
4187
Chris Wilson10f76a32012-05-11 18:01:32 +01004188 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004189 return 0;
4190 return 1;
4191}
4192
4193static enum drm_connector_status
4194g4x_dp_detect(struct intel_dp *intel_dp)
4195{
4196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4197 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4198 int ret;
4199
4200 /* Can't disconnect eDP, but you can close the lid... */
4201 if (is_edp(intel_dp)) {
4202 enum drm_connector_status status;
4203
4204 status = intel_panel_detect(dev);
4205 if (status == connector_status_unknown)
4206 status = connector_status_connected;
4207 return status;
4208 }
4209
4210 ret = g4x_digital_port_connected(dev, intel_dig_port);
4211 if (ret == -EINVAL)
4212 return connector_status_unknown;
4213 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004214 return connector_status_disconnected;
4215
Keith Packard26d61aa2011-07-25 20:01:09 -07004216 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004217}
4218
Keith Packard8c241fe2011-09-28 16:38:44 -07004219static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004220intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004221{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004223
Jani Nikula9cd300e2012-10-19 14:51:52 +03004224 /* use cached edid if we have one */
4225 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004226 /* invalid edid */
4227 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004228 return NULL;
4229
Jani Nikula55e9ede2013-10-01 10:38:54 +03004230 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004231 } else
4232 return drm_get_edid(&intel_connector->base,
4233 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004234}
4235
Chris Wilsonbeb60602014-09-02 20:04:00 +01004236static void
4237intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004238{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004239 struct intel_connector *intel_connector = intel_dp->attached_connector;
4240 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004241
Chris Wilsonbeb60602014-09-02 20:04:00 +01004242 edid = intel_dp_get_edid(intel_dp);
4243 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004244
Chris Wilsonbeb60602014-09-02 20:04:00 +01004245 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4246 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4247 else
4248 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4249}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004250
Chris Wilsonbeb60602014-09-02 20:04:00 +01004251static void
4252intel_dp_unset_edid(struct intel_dp *intel_dp)
4253{
4254 struct intel_connector *intel_connector = intel_dp->attached_connector;
4255
4256 kfree(intel_connector->detect_edid);
4257 intel_connector->detect_edid = NULL;
4258
4259 intel_dp->has_audio = false;
4260}
4261
4262static enum intel_display_power_domain
4263intel_dp_power_get(struct intel_dp *dp)
4264{
4265 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4266 enum intel_display_power_domain power_domain;
4267
4268 power_domain = intel_display_port_power_domain(encoder);
4269 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4270
4271 return power_domain;
4272}
4273
4274static void
4275intel_dp_power_put(struct intel_dp *dp,
4276 enum intel_display_power_domain power_domain)
4277{
4278 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4279 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004280}
4281
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004282static enum drm_connector_status
4283intel_dp_detect(struct drm_connector *connector, bool force)
4284{
4285 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004286 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4287 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004288 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004289 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004290 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004291 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004292
Chris Wilson164c8592013-07-20 20:27:08 +01004293 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004294 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004295 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004296
Dave Airlie0e32b392014-05-02 14:02:48 +10004297 if (intel_dp->is_mst) {
4298 /* MST devices are disconnected from a monitor POV */
4299 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4300 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004301 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004302 }
4303
Chris Wilsonbeb60602014-09-02 20:04:00 +01004304 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004305
Chris Wilsond410b562014-09-02 20:03:59 +01004306 /* Can't disconnect eDP, but you can close the lid... */
4307 if (is_edp(intel_dp))
4308 status = edp_detect(intel_dp);
4309 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004310 status = ironlake_dp_detect(intel_dp);
4311 else
4312 status = g4x_dp_detect(intel_dp);
4313 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004314 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004315
Adam Jackson0d198322012-05-14 16:05:47 -04004316 intel_dp_probe_oui(intel_dp);
4317
Dave Airlie0e32b392014-05-02 14:02:48 +10004318 ret = intel_dp_probe_mst(intel_dp);
4319 if (ret) {
4320 /* if we are in MST mode then this connector
4321 won't appear connected or have anything with EDID on it */
4322 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4323 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4324 status = connector_status_disconnected;
4325 goto out;
4326 }
4327
Chris Wilsonbeb60602014-09-02 20:04:00 +01004328 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004329
Paulo Zanonid63885d2012-10-26 19:05:49 -02004330 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4331 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004332 status = connector_status_connected;
4333
4334out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004335 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004336 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004337}
4338
Chris Wilsonbeb60602014-09-02 20:04:00 +01004339static void
4340intel_dp_force(struct drm_connector *connector)
4341{
4342 struct intel_dp *intel_dp = intel_attached_dp(connector);
4343 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4344 enum intel_display_power_domain power_domain;
4345
4346 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4347 connector->base.id, connector->name);
4348 intel_dp_unset_edid(intel_dp);
4349
4350 if (connector->status != connector_status_connected)
4351 return;
4352
4353 power_domain = intel_dp_power_get(intel_dp);
4354
4355 intel_dp_set_edid(intel_dp);
4356
4357 intel_dp_power_put(intel_dp, power_domain);
4358
4359 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4360 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4361}
4362
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363static int intel_dp_get_modes(struct drm_connector *connector)
4364{
Jani Nikuladd06f902012-10-19 14:51:50 +03004365 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004366 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004367
Chris Wilsonbeb60602014-09-02 20:04:00 +01004368 edid = intel_connector->detect_edid;
4369 if (edid) {
4370 int ret = intel_connector_update_modes(connector, edid);
4371 if (ret)
4372 return ret;
4373 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004374
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004375 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004376 if (is_edp(intel_attached_dp(connector)) &&
4377 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004378 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004379
4380 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004381 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004382 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004383 drm_mode_probed_add(connector, mode);
4384 return 1;
4385 }
4386 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004387
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004388 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004389}
4390
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004391static bool
4392intel_dp_detect_audio(struct drm_connector *connector)
4393{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004394 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004395 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004396
Chris Wilsonbeb60602014-09-02 20:04:00 +01004397 edid = to_intel_connector(connector)->detect_edid;
4398 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004399 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004400
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004401 return has_audio;
4402}
4403
Chris Wilsonf6849602010-09-19 09:29:33 +01004404static int
4405intel_dp_set_property(struct drm_connector *connector,
4406 struct drm_property *property,
4407 uint64_t val)
4408{
Chris Wilsone953fd72011-02-21 22:23:52 +00004409 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004410 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004411 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4412 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004413 int ret;
4414
Rob Clark662595d2012-10-11 20:36:04 -05004415 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004416 if (ret)
4417 return ret;
4418
Chris Wilson3f43c482011-05-12 22:17:24 +01004419 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004420 int i = val;
4421 bool has_audio;
4422
4423 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004424 return 0;
4425
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004426 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004427
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004428 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004429 has_audio = intel_dp_detect_audio(connector);
4430 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004431 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432
4433 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004434 return 0;
4435
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004436 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004437 goto done;
4438 }
4439
Chris Wilsone953fd72011-02-21 22:23:52 +00004440 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004441 bool old_auto = intel_dp->color_range_auto;
4442 uint32_t old_range = intel_dp->color_range;
4443
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004444 switch (val) {
4445 case INTEL_BROADCAST_RGB_AUTO:
4446 intel_dp->color_range_auto = true;
4447 break;
4448 case INTEL_BROADCAST_RGB_FULL:
4449 intel_dp->color_range_auto = false;
4450 intel_dp->color_range = 0;
4451 break;
4452 case INTEL_BROADCAST_RGB_LIMITED:
4453 intel_dp->color_range_auto = false;
4454 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4455 break;
4456 default:
4457 return -EINVAL;
4458 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004459
4460 if (old_auto == intel_dp->color_range_auto &&
4461 old_range == intel_dp->color_range)
4462 return 0;
4463
Chris Wilsone953fd72011-02-21 22:23:52 +00004464 goto done;
4465 }
4466
Yuly Novikov53b41832012-10-26 12:04:00 +03004467 if (is_edp(intel_dp) &&
4468 property == connector->dev->mode_config.scaling_mode_property) {
4469 if (val == DRM_MODE_SCALE_NONE) {
4470 DRM_DEBUG_KMS("no scaling not supported\n");
4471 return -EINVAL;
4472 }
4473
4474 if (intel_connector->panel.fitting_mode == val) {
4475 /* the eDP scaling property is not changed */
4476 return 0;
4477 }
4478 intel_connector->panel.fitting_mode = val;
4479
4480 goto done;
4481 }
4482
Chris Wilsonf6849602010-09-19 09:29:33 +01004483 return -EINVAL;
4484
4485done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004486 if (intel_encoder->base.crtc)
4487 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004488
4489 return 0;
4490}
4491
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004492static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004493intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004494{
Jani Nikula1d508702012-10-19 14:51:49 +03004495 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004496
Chris Wilson10e972d2014-09-04 21:43:45 +01004497 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498
Jani Nikula9cd300e2012-10-19 14:51:52 +03004499 if (!IS_ERR_OR_NULL(intel_connector->edid))
4500 kfree(intel_connector->edid);
4501
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004502 /* Can't call is_edp() since the encoder may have been destroyed
4503 * already. */
4504 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004505 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004506
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004507 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004508 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004509}
4510
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004511void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004512{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004513 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4514 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004515
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004516 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004517 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004518 if (is_edp(intel_dp)) {
4519 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004520 /*
4521 * vdd might still be enabled do to the delayed vdd off.
4522 * Make sure vdd is actually turned off here.
4523 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004524 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004525 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004526 pps_unlock(intel_dp);
4527
Clint Taylor01527b32014-07-07 13:01:46 -07004528 if (intel_dp->edp_notifier.notifier_call) {
4529 unregister_reboot_notifier(&intel_dp->edp_notifier);
4530 intel_dp->edp_notifier.notifier_call = NULL;
4531 }
Keith Packardbd943152011-09-18 23:09:52 -07004532 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004533 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004534 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004535}
4536
Imre Deak07f9cd02014-08-18 14:42:45 +03004537static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4538{
4539 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4540
4541 if (!is_edp(intel_dp))
4542 return;
4543
Ville Syrjälä951468f2014-09-04 14:55:31 +03004544 /*
4545 * vdd might still be enabled do to the delayed vdd off.
4546 * Make sure vdd is actually turned off here.
4547 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004548 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004549 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004550 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004551 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004552}
4553
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004554static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4555{
4556 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4557 struct drm_device *dev = intel_dig_port->base.base.dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559 enum intel_display_power_domain power_domain;
4560
4561 lockdep_assert_held(&dev_priv->pps_mutex);
4562
4563 if (!edp_have_panel_vdd(intel_dp))
4564 return;
4565
4566 /*
4567 * The VDD bit needs a power domain reference, so if the bit is
4568 * already enabled when we boot or resume, grab this reference and
4569 * schedule a vdd off, so we don't hold on to the reference
4570 * indefinitely.
4571 */
4572 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4573 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4574 intel_display_power_get(dev_priv, power_domain);
4575
4576 edp_panel_vdd_schedule_off(intel_dp);
4577}
4578
Imre Deak6d93c0c2014-07-31 14:03:36 +03004579static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4580{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004581 struct intel_dp *intel_dp;
4582
4583 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4584 return;
4585
4586 intel_dp = enc_to_intel_dp(encoder);
4587
4588 pps_lock(intel_dp);
4589
4590 /*
4591 * Read out the current power sequencer assignment,
4592 * in case the BIOS did something with it.
4593 */
4594 if (IS_VALLEYVIEW(encoder->dev))
4595 vlv_initial_power_sequencer_setup(intel_dp);
4596
4597 intel_edp_panel_vdd_sanitize(intel_dp);
4598
4599 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004600}
4601
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004603 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004604 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004605 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004606 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004607 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004608 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004609 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004610 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004611 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004612};
4613
4614static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4615 .get_modes = intel_dp_get_modes,
4616 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004617 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004618};
4619
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004620static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004621 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004622 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004623};
4624
Dave Airlie0e32b392014-05-02 14:02:48 +10004625void
Eric Anholt21d40d32010-03-25 11:11:14 -07004626intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004627{
Dave Airlie0e32b392014-05-02 14:02:48 +10004628 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004629}
4630
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004631enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004632intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4633{
4634 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004635 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004636 struct drm_device *dev = intel_dig_port->base.base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004638 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004639 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004640
Dave Airlie0e32b392014-05-02 14:02:48 +10004641 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4642 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004643
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004644 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4645 /*
4646 * vdd off can generate a long pulse on eDP which
4647 * would require vdd on to handle it, and thus we
4648 * would end up in an endless cycle of
4649 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4650 */
4651 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4652 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004653 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004654 }
4655
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004656 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4657 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004658 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004659
Imre Deak1c767b32014-08-18 14:42:42 +03004660 power_domain = intel_display_port_power_domain(intel_encoder);
4661 intel_display_power_get(dev_priv, power_domain);
4662
Dave Airlie0e32b392014-05-02 14:02:48 +10004663 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004664
4665 if (HAS_PCH_SPLIT(dev)) {
4666 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4667 goto mst_fail;
4668 } else {
4669 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4670 goto mst_fail;
4671 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004672
4673 if (!intel_dp_get_dpcd(intel_dp)) {
4674 goto mst_fail;
4675 }
4676
4677 intel_dp_probe_oui(intel_dp);
4678
4679 if (!intel_dp_probe_mst(intel_dp))
4680 goto mst_fail;
4681
4682 } else {
4683 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004684 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004685 goto mst_fail;
4686 }
4687
4688 if (!intel_dp->is_mst) {
4689 /*
4690 * we'll check the link status via the normal hot plug path later -
4691 * but for short hpds we should check it now
4692 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004693 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004695 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004696 }
4697 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004698
4699 ret = IRQ_HANDLED;
4700
Imre Deak1c767b32014-08-18 14:42:42 +03004701 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004702mst_fail:
4703 /* if we were in MST mode, and device is not there get out of MST mode */
4704 if (intel_dp->is_mst) {
4705 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4706 intel_dp->is_mst = false;
4707 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4708 }
Imre Deak1c767b32014-08-18 14:42:42 +03004709put_power:
4710 intel_display_power_put(dev_priv, power_domain);
4711
4712 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004713}
4714
Zhenyu Wange3421a12010-04-08 09:43:27 +08004715/* Return which DP Port should be selected for Transcoder DP control */
4716int
Akshay Joshi0206e352011-08-16 15:34:10 -04004717intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004718{
4719 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004720 struct intel_encoder *intel_encoder;
4721 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004722
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004723 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4724 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004725
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004726 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4727 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004728 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004729 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004730
Zhenyu Wange3421a12010-04-08 09:43:27 +08004731 return -1;
4732}
4733
Zhao Yakui36e83a12010-06-12 14:32:21 +08004734/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004735bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004736{
4737 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004738 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004739 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004740 static const short port_mapping[] = {
4741 [PORT_B] = PORT_IDPB,
4742 [PORT_C] = PORT_IDPC,
4743 [PORT_D] = PORT_IDPD,
4744 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004745
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004746 if (port == PORT_A)
4747 return true;
4748
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004749 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004750 return false;
4751
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004752 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4753 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004754
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004755 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004756 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4757 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004758 return true;
4759 }
4760 return false;
4761}
4762
Dave Airlie0e32b392014-05-02 14:02:48 +10004763void
Chris Wilsonf6849602010-09-19 09:29:33 +01004764intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4765{
Yuly Novikov53b41832012-10-26 12:04:00 +03004766 struct intel_connector *intel_connector = to_intel_connector(connector);
4767
Chris Wilson3f43c482011-05-12 22:17:24 +01004768 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004769 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004770 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004771
4772 if (is_edp(intel_dp)) {
4773 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004774 drm_object_attach_property(
4775 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004776 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004777 DRM_MODE_SCALE_ASPECT);
4778 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004779 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004780}
4781
Imre Deakdada1a92014-01-29 13:25:41 +02004782static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4783{
4784 intel_dp->last_power_cycle = jiffies;
4785 intel_dp->last_power_on = jiffies;
4786 intel_dp->last_backlight_off = jiffies;
4787}
4788
Daniel Vetter67a54562012-10-20 20:57:45 +02004789static void
4790intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004791 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004792{
4793 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004794 struct edp_power_seq cur, vbt, spec,
4795 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004796 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004797 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004798
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004799 lockdep_assert_held(&dev_priv->pps_mutex);
4800
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004801 /* already initialized? */
4802 if (final->t11_t12 != 0)
4803 return;
4804
Jesse Barnes453c5422013-03-28 09:55:41 -07004805 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004806 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004807 pp_on_reg = PCH_PP_ON_DELAYS;
4808 pp_off_reg = PCH_PP_OFF_DELAYS;
4809 pp_div_reg = PCH_PP_DIVISOR;
4810 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004811 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4812
4813 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4814 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4815 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4816 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004817 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004818
4819 /* Workaround: Need to write PP_CONTROL with the unlock key as
4820 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004821 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004822 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004823
Jesse Barnes453c5422013-03-28 09:55:41 -07004824 pp_on = I915_READ(pp_on_reg);
4825 pp_off = I915_READ(pp_off_reg);
4826 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004827
4828 /* Pull timing values out of registers */
4829 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4830 PANEL_POWER_UP_DELAY_SHIFT;
4831
4832 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4833 PANEL_LIGHT_ON_DELAY_SHIFT;
4834
4835 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4836 PANEL_LIGHT_OFF_DELAY_SHIFT;
4837
4838 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4839 PANEL_POWER_DOWN_DELAY_SHIFT;
4840
4841 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4842 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4843
4844 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4845 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4846
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004847 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004848
4849 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4850 * our hw here, which are all in 100usec. */
4851 spec.t1_t3 = 210 * 10;
4852 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4853 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4854 spec.t10 = 500 * 10;
4855 /* This one is special and actually in units of 100ms, but zero
4856 * based in the hw (so we need to add 100 ms). But the sw vbt
4857 * table multiplies it with 1000 to make it in units of 100usec,
4858 * too. */
4859 spec.t11_t12 = (510 + 100) * 10;
4860
4861 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4862 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4863
4864 /* Use the max of the register settings and vbt. If both are
4865 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004866#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004867 spec.field : \
4868 max(cur.field, vbt.field))
4869 assign_final(t1_t3);
4870 assign_final(t8);
4871 assign_final(t9);
4872 assign_final(t10);
4873 assign_final(t11_t12);
4874#undef assign_final
4875
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004876#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004877 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4878 intel_dp->backlight_on_delay = get_delay(t8);
4879 intel_dp->backlight_off_delay = get_delay(t9);
4880 intel_dp->panel_power_down_delay = get_delay(t10);
4881 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4882#undef get_delay
4883
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004884 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4885 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4886 intel_dp->panel_power_cycle_delay);
4887
4888 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4889 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004890}
4891
4892static void
4893intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004894 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004895{
4896 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004897 u32 pp_on, pp_off, pp_div, port_sel = 0;
4898 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4899 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004900 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004901 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004902
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004903 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004904
4905 if (HAS_PCH_SPLIT(dev)) {
4906 pp_on_reg = PCH_PP_ON_DELAYS;
4907 pp_off_reg = PCH_PP_OFF_DELAYS;
4908 pp_div_reg = PCH_PP_DIVISOR;
4909 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004910 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4911
4912 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4913 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4914 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004915 }
4916
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004917 /*
4918 * And finally store the new values in the power sequencer. The
4919 * backlight delays are set to 1 because we do manual waits on them. For
4920 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4921 * we'll end up waiting for the backlight off delay twice: once when we
4922 * do the manual sleep, and once when we disable the panel and wait for
4923 * the PP_STATUS bit to become zero.
4924 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004925 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004926 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4927 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004928 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004929 /* Compute the divisor for the pp clock, simply match the Bspec
4930 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004931 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004932 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004933 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4934
4935 /* Haswell doesn't have any port selection bits for the panel
4936 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004937 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004938 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004939 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004940 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004941 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004942 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004943 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004944 }
4945
Jesse Barnes453c5422013-03-28 09:55:41 -07004946 pp_on |= port_sel;
4947
4948 I915_WRITE(pp_on_reg, pp_on);
4949 I915_WRITE(pp_off_reg, pp_off);
4950 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004951
Daniel Vetter67a54562012-10-20 20:57:45 +02004952 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004953 I915_READ(pp_on_reg),
4954 I915_READ(pp_off_reg),
4955 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004956}
4957
Vandana Kannanb33a2812015-02-13 15:33:03 +05304958/**
4959 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4960 * @dev: DRM device
4961 * @refresh_rate: RR to be programmed
4962 *
4963 * This function gets called when refresh rate (RR) has to be changed from
4964 * one frequency to another. Switches can be between high and low RR
4965 * supported by the panel or to any other RR based on media playback (in
4966 * this case, RR value needs to be passed from user space).
4967 *
4968 * The caller of this function needs to take a lock on dev_priv->drrs.
4969 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304970static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304971{
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304974 struct intel_digital_port *dig_port = NULL;
4975 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004976 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304977 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304978 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304979 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304980
4981 if (refresh_rate <= 0) {
4982 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4983 return;
4984 }
4985
Vandana Kannan96178ee2015-01-10 02:25:56 +05304986 if (intel_dp == NULL) {
4987 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304988 return;
4989 }
4990
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004991 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004992 * FIXME: This needs proper synchronization with psr state for some
4993 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004994 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304995
Vandana Kannan96178ee2015-01-10 02:25:56 +05304996 dig_port = dp_to_dig_port(intel_dp);
4997 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004998 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304999
5000 if (!intel_crtc) {
5001 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5002 return;
5003 }
5004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005005 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305006
Vandana Kannan96178ee2015-01-10 02:25:56 +05305007 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305008 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5009 return;
5010 }
5011
Vandana Kannan96178ee2015-01-10 02:25:56 +05305012 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5013 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305014 index = DRRS_LOW_RR;
5015
Vandana Kannan96178ee2015-01-10 02:25:56 +05305016 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305017 DRM_DEBUG_KMS(
5018 "DRRS requested for previously set RR...ignoring\n");
5019 return;
5020 }
5021
5022 if (!intel_crtc->active) {
5023 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5024 return;
5025 }
5026
Durgadoss R44395bf2015-02-13 15:33:02 +05305027 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305028 switch (index) {
5029 case DRRS_HIGH_RR:
5030 intel_dp_set_m_n(intel_crtc, M1_N1);
5031 break;
5032 case DRRS_LOW_RR:
5033 intel_dp_set_m_n(intel_crtc, M2_N2);
5034 break;
5035 case DRRS_MAX_RR:
5036 default:
5037 DRM_ERROR("Unsupported refreshrate type\n");
5038 }
5039 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005040 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305041 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305042
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305043 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305044 if (IS_VALLEYVIEW(dev))
5045 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5046 else
5047 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305048 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305049 if (IS_VALLEYVIEW(dev))
5050 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5051 else
5052 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305053 }
5054 I915_WRITE(reg, val);
5055 }
5056
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305057 dev_priv->drrs.refresh_rate_type = index;
5058
5059 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5060}
5061
Vandana Kannanb33a2812015-02-13 15:33:03 +05305062/**
5063 * intel_edp_drrs_enable - init drrs struct if supported
5064 * @intel_dp: DP struct
5065 *
5066 * Initializes frontbuffer_bits and drrs.dp
5067 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305068void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5069{
5070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5071 struct drm_i915_private *dev_priv = dev->dev_private;
5072 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5073 struct drm_crtc *crtc = dig_port->base.base.crtc;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5075
5076 if (!intel_crtc->config->has_drrs) {
5077 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5078 return;
5079 }
5080
5081 mutex_lock(&dev_priv->drrs.mutex);
5082 if (WARN_ON(dev_priv->drrs.dp)) {
5083 DRM_ERROR("DRRS already enabled\n");
5084 goto unlock;
5085 }
5086
5087 dev_priv->drrs.busy_frontbuffer_bits = 0;
5088
5089 dev_priv->drrs.dp = intel_dp;
5090
5091unlock:
5092 mutex_unlock(&dev_priv->drrs.mutex);
5093}
5094
Vandana Kannanb33a2812015-02-13 15:33:03 +05305095/**
5096 * intel_edp_drrs_disable - Disable DRRS
5097 * @intel_dp: DP struct
5098 *
5099 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305100void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5101{
5102 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5103 struct drm_i915_private *dev_priv = dev->dev_private;
5104 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5105 struct drm_crtc *crtc = dig_port->base.base.crtc;
5106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5107
5108 if (!intel_crtc->config->has_drrs)
5109 return;
5110
5111 mutex_lock(&dev_priv->drrs.mutex);
5112 if (!dev_priv->drrs.dp) {
5113 mutex_unlock(&dev_priv->drrs.mutex);
5114 return;
5115 }
5116
5117 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5118 intel_dp_set_drrs_state(dev_priv->dev,
5119 intel_dp->attached_connector->panel.
5120 fixed_mode->vrefresh);
5121
5122 dev_priv->drrs.dp = NULL;
5123 mutex_unlock(&dev_priv->drrs.mutex);
5124
5125 cancel_delayed_work_sync(&dev_priv->drrs.work);
5126}
5127
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305128static void intel_edp_drrs_downclock_work(struct work_struct *work)
5129{
5130 struct drm_i915_private *dev_priv =
5131 container_of(work, typeof(*dev_priv), drrs.work.work);
5132 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305133
Vandana Kannan96178ee2015-01-10 02:25:56 +05305134 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305135
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305136 intel_dp = dev_priv->drrs.dp;
5137
5138 if (!intel_dp)
5139 goto unlock;
5140
5141 /*
5142 * The delayed work can race with an invalidate hence we need to
5143 * recheck.
5144 */
5145
5146 if (dev_priv->drrs.busy_frontbuffer_bits)
5147 goto unlock;
5148
5149 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5150 intel_dp_set_drrs_state(dev_priv->dev,
5151 intel_dp->attached_connector->panel.
5152 downclock_mode->vrefresh);
5153
5154unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305155 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305156}
5157
Vandana Kannanb33a2812015-02-13 15:33:03 +05305158/**
5159 * intel_edp_drrs_invalidate - Invalidate DRRS
5160 * @dev: DRM device
5161 * @frontbuffer_bits: frontbuffer plane tracking bits
5162 *
5163 * When there is a disturbance on screen (due to cursor movement/time
5164 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5165 * high RR.
5166 *
5167 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5168 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305169void intel_edp_drrs_invalidate(struct drm_device *dev,
5170 unsigned frontbuffer_bits)
5171{
5172 struct drm_i915_private *dev_priv = dev->dev_private;
5173 struct drm_crtc *crtc;
5174 enum pipe pipe;
5175
Daniel Vetter9da7d692015-04-09 16:44:15 +02005176 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305177 return;
5178
Daniel Vetter88f933a2015-04-09 16:44:16 +02005179 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305180
Vandana Kannana93fad02015-01-10 02:25:59 +05305181 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005182 if (!dev_priv->drrs.dp) {
5183 mutex_unlock(&dev_priv->drrs.mutex);
5184 return;
5185 }
5186
Vandana Kannana93fad02015-01-10 02:25:59 +05305187 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5188 pipe = to_intel_crtc(crtc)->pipe;
5189
5190 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305191 intel_dp_set_drrs_state(dev_priv->dev,
5192 dev_priv->drrs.dp->attached_connector->panel.
5193 fixed_mode->vrefresh);
5194 }
5195
5196 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5197
5198 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5199 mutex_unlock(&dev_priv->drrs.mutex);
5200}
5201
Vandana Kannanb33a2812015-02-13 15:33:03 +05305202/**
5203 * intel_edp_drrs_flush - Flush DRRS
5204 * @dev: DRM device
5205 * @frontbuffer_bits: frontbuffer plane tracking bits
5206 *
5207 * When there is no movement on screen, DRRS work can be scheduled.
5208 * This DRRS work is responsible for setting relevant registers after a
5209 * timeout of 1 second.
5210 *
5211 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5212 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305213void intel_edp_drrs_flush(struct drm_device *dev,
5214 unsigned frontbuffer_bits)
5215{
5216 struct drm_i915_private *dev_priv = dev->dev_private;
5217 struct drm_crtc *crtc;
5218 enum pipe pipe;
5219
Daniel Vetter9da7d692015-04-09 16:44:15 +02005220 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305221 return;
5222
Daniel Vetter88f933a2015-04-09 16:44:16 +02005223 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305224
Vandana Kannana93fad02015-01-10 02:25:59 +05305225 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005226 if (!dev_priv->drrs.dp) {
5227 mutex_unlock(&dev_priv->drrs.mutex);
5228 return;
5229 }
5230
Vandana Kannana93fad02015-01-10 02:25:59 +05305231 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5232 pipe = to_intel_crtc(crtc)->pipe;
5233 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5234
Vandana Kannana93fad02015-01-10 02:25:59 +05305235 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5236 !dev_priv->drrs.busy_frontbuffer_bits)
5237 schedule_delayed_work(&dev_priv->drrs.work,
5238 msecs_to_jiffies(1000));
5239 mutex_unlock(&dev_priv->drrs.mutex);
5240}
5241
Vandana Kannanb33a2812015-02-13 15:33:03 +05305242/**
5243 * DOC: Display Refresh Rate Switching (DRRS)
5244 *
5245 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5246 * which enables swtching between low and high refresh rates,
5247 * dynamically, based on the usage scenario. This feature is applicable
5248 * for internal panels.
5249 *
5250 * Indication that the panel supports DRRS is given by the panel EDID, which
5251 * would list multiple refresh rates for one resolution.
5252 *
5253 * DRRS is of 2 types - static and seamless.
5254 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5255 * (may appear as a blink on screen) and is used in dock-undock scenario.
5256 * Seamless DRRS involves changing RR without any visual effect to the user
5257 * and can be used during normal system usage. This is done by programming
5258 * certain registers.
5259 *
5260 * Support for static/seamless DRRS may be indicated in the VBT based on
5261 * inputs from the panel spec.
5262 *
5263 * DRRS saves power by switching to low RR based on usage scenarios.
5264 *
5265 * eDP DRRS:-
5266 * The implementation is based on frontbuffer tracking implementation.
5267 * When there is a disturbance on the screen triggered by user activity or a
5268 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5269 * When there is no movement on screen, after a timeout of 1 second, a switch
5270 * to low RR is made.
5271 * For integration with frontbuffer tracking code,
5272 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5273 *
5274 * DRRS can be further extended to support other internal panels and also
5275 * the scenario of video playback wherein RR is set based on the rate
5276 * requested by userspace.
5277 */
5278
5279/**
5280 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5281 * @intel_connector: eDP connector
5282 * @fixed_mode: preferred mode of panel
5283 *
5284 * This function is called only once at driver load to initialize basic
5285 * DRRS stuff.
5286 *
5287 * Returns:
5288 * Downclock mode if panel supports it, else return NULL.
5289 * DRRS support is determined by the presence of downclock mode (apart
5290 * from VBT setting).
5291 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305292static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305293intel_dp_drrs_init(struct intel_connector *intel_connector,
5294 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305295{
5296 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305297 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305298 struct drm_i915_private *dev_priv = dev->dev_private;
5299 struct drm_display_mode *downclock_mode = NULL;
5300
Daniel Vetter9da7d692015-04-09 16:44:15 +02005301 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5302 mutex_init(&dev_priv->drrs.mutex);
5303
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305304 if (INTEL_INFO(dev)->gen <= 6) {
5305 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5306 return NULL;
5307 }
5308
5309 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005310 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305311 return NULL;
5312 }
5313
5314 downclock_mode = intel_find_panel_downclock
5315 (dev, fixed_mode, connector);
5316
5317 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305318 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305319 return NULL;
5320 }
5321
Vandana Kannan96178ee2015-01-10 02:25:56 +05305322 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305323
Vandana Kannan96178ee2015-01-10 02:25:56 +05305324 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005325 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305326 return downclock_mode;
5327}
5328
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005329static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005330 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005331{
5332 struct drm_connector *connector = &intel_connector->base;
5333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005334 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5335 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005336 struct drm_i915_private *dev_priv = dev->dev_private;
5337 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305338 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005339 bool has_dpcd;
5340 struct drm_display_mode *scan;
5341 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005342 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005343
5344 if (!is_edp(intel_dp))
5345 return true;
5346
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005347 pps_lock(intel_dp);
5348 intel_edp_panel_vdd_sanitize(intel_dp);
5349 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005350
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005351 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005352 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005353
5354 if (has_dpcd) {
5355 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5356 dev_priv->no_aux_handshake =
5357 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5358 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5359 } else {
5360 /* if this fails, presume the device is a ghost */
5361 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005362 return false;
5363 }
5364
5365 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005366 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005367 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005368 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005369
Daniel Vetter060c8772014-03-21 23:22:35 +01005370 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005371 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005372 if (edid) {
5373 if (drm_add_edid_modes(connector, edid)) {
5374 drm_mode_connector_update_edid_property(connector,
5375 edid);
5376 drm_edid_to_eld(connector, edid);
5377 } else {
5378 kfree(edid);
5379 edid = ERR_PTR(-EINVAL);
5380 }
5381 } else {
5382 edid = ERR_PTR(-ENOENT);
5383 }
5384 intel_connector->edid = edid;
5385
5386 /* prefer fixed mode from EDID if available */
5387 list_for_each_entry(scan, &connector->probed_modes, head) {
5388 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5389 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305390 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305391 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005392 break;
5393 }
5394 }
5395
5396 /* fallback to VBT if available for eDP */
5397 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5398 fixed_mode = drm_mode_duplicate(dev,
5399 dev_priv->vbt.lfp_lvds_vbt_mode);
5400 if (fixed_mode)
5401 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5402 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005403 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005404
Clint Taylor01527b32014-07-07 13:01:46 -07005405 if (IS_VALLEYVIEW(dev)) {
5406 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5407 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005408
5409 /*
5410 * Figure out the current pipe for the initial backlight setup.
5411 * If the current pipe isn't valid, try the PPS pipe, and if that
5412 * fails just assume pipe A.
5413 */
5414 if (IS_CHERRYVIEW(dev))
5415 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5416 else
5417 pipe = PORT_TO_PIPE(intel_dp->DP);
5418
5419 if (pipe != PIPE_A && pipe != PIPE_B)
5420 pipe = intel_dp->pps_pipe;
5421
5422 if (pipe != PIPE_A && pipe != PIPE_B)
5423 pipe = PIPE_A;
5424
5425 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5426 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005427 }
5428
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305429 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005430 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005431 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005432
5433 return true;
5434}
5435
Paulo Zanoni16c25532013-06-12 17:27:25 -03005436bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005437intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5438 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005439{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005440 struct drm_connector *connector = &intel_connector->base;
5441 struct intel_dp *intel_dp = &intel_dig_port->dp;
5442 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5443 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005444 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005445 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005446 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005447
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005448 intel_dp->pps_pipe = INVALID_PIPE;
5449
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005450 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005451 if (INTEL_INFO(dev)->gen >= 9)
5452 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5453 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005454 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5455 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5456 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5457 else if (HAS_PCH_SPLIT(dev))
5458 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5459 else
5460 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5461
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005462 if (INTEL_INFO(dev)->gen >= 9)
5463 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5464 else
5465 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005466
Daniel Vetter07679352012-09-06 22:15:42 +02005467 /* Preserve the current hw state. */
5468 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005469 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005470
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005471 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305472 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005473 else
5474 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005475
Imre Deakf7d24902013-05-08 13:14:05 +03005476 /*
5477 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5478 * for DP the encoder type can be set by the caller to
5479 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5480 */
5481 if (type == DRM_MODE_CONNECTOR_eDP)
5482 intel_encoder->type = INTEL_OUTPUT_EDP;
5483
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005484 /* eDP only on port B and/or C on vlv/chv */
5485 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5486 port != PORT_B && port != PORT_C))
5487 return false;
5488
Imre Deake7281ea2013-05-08 13:14:08 +03005489 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5490 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5491 port_name(port));
5492
Adam Jacksonb3295302010-07-16 14:46:28 -04005493 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005494 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5495
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005496 connector->interlace_allowed = true;
5497 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005498
Daniel Vetter66a92782012-07-12 20:08:18 +02005499 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005500 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005501
Chris Wilsondf0e9242010-09-09 16:20:55 +01005502 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005503 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005504
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005505 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005506 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5507 else
5508 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005509 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005510
Jani Nikula0b998362014-03-14 16:51:17 +02005511 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005512 switch (port) {
5513 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005514 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005515 break;
5516 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005517 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005518 break;
5519 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005520 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005521 break;
5522 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005523 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005524 break;
5525 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005526 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005527 }
5528
Imre Deakdada1a92014-01-29 13:25:41 +02005529 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005530 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005531 intel_dp_init_panel_power_timestamps(intel_dp);
5532 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005533 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005534 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005535 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005536 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005537 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005538
Jani Nikula9d1a1032014-03-14 16:51:15 +02005539 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005540
Dave Airlie0e32b392014-05-02 14:02:48 +10005541 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005542 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005543 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005544 intel_dp_mst_encoder_init(intel_dig_port,
5545 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005546 }
5547 }
5548
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005549 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005550 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005551 if (is_edp(intel_dp)) {
5552 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005553 /*
5554 * vdd might still be enabled do to the delayed vdd off.
5555 * Make sure vdd is actually turned off here.
5556 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005557 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005558 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005559 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005560 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005561 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005562 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005563 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005564 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005565
Chris Wilsonf6849602010-09-19 09:29:33 +01005566 intel_dp_add_properties(intel_dp, connector);
5567
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005568 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5569 * 0xd. Failure to do so will result in spurious interrupts being
5570 * generated on the port when a cable is not attached.
5571 */
5572 if (IS_G4X(dev) && !IS_GM45(dev)) {
5573 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5574 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5575 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005576
5577 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005578}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005579
5580void
5581intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5582{
Dave Airlie13cf5502014-06-18 11:29:35 +10005583 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005584 struct intel_digital_port *intel_dig_port;
5585 struct intel_encoder *intel_encoder;
5586 struct drm_encoder *encoder;
5587 struct intel_connector *intel_connector;
5588
Daniel Vetterb14c5672013-09-19 12:18:32 +02005589 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005590 if (!intel_dig_port)
5591 return;
5592
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005593 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005594 if (!intel_connector) {
5595 kfree(intel_dig_port);
5596 return;
5597 }
5598
5599 intel_encoder = &intel_dig_port->base;
5600 encoder = &intel_encoder->base;
5601
5602 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5603 DRM_MODE_ENCODER_TMDS);
5604
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005605 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005606 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005607 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005608 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005609 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005610 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005611 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005612 intel_encoder->pre_enable = chv_pre_enable_dp;
5613 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005614 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005615 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005616 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005617 intel_encoder->pre_enable = vlv_pre_enable_dp;
5618 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005619 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005620 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005621 intel_encoder->pre_enable = g4x_pre_enable_dp;
5622 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005623 if (INTEL_INFO(dev)->gen >= 5)
5624 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005625 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005626
Paulo Zanoni174edf12012-10-26 19:05:50 -02005627 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005628 intel_dig_port->dp.output_reg = output_reg;
5629
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005630 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005631 if (IS_CHERRYVIEW(dev)) {
5632 if (port == PORT_D)
5633 intel_encoder->crtc_mask = 1 << 2;
5634 else
5635 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5636 } else {
5637 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5638 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005639 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005640 intel_encoder->hot_plug = intel_dp_hot_plug;
5641
Dave Airlie13cf5502014-06-18 11:29:35 +10005642 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5643 dev_priv->hpd_irq_port[port] = intel_dig_port;
5644
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005645 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5646 drm_encoder_cleanup(encoder);
5647 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005648 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005649 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005650}
Dave Airlie0e32b392014-05-02 14:02:48 +10005651
5652void intel_dp_mst_suspend(struct drm_device *dev)
5653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 int i;
5656
5657 /* disable MST */
5658 for (i = 0; i < I915_MAX_PORTS; i++) {
5659 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5660 if (!intel_dig_port)
5661 continue;
5662
5663 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5664 if (!intel_dig_port->dp.can_mst)
5665 continue;
5666 if (intel_dig_port->dp.is_mst)
5667 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5668 }
5669 }
5670}
5671
5672void intel_dp_mst_resume(struct drm_device *dev)
5673{
5674 struct drm_i915_private *dev_priv = dev->dev_private;
5675 int i;
5676
5677 for (i = 0; i < I915_MAX_PORTS; i++) {
5678 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5679 if (!intel_dig_port)
5680 continue;
5681 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5682 int ret;
5683
5684 if (!intel_dig_port->dp.can_mst)
5685 continue;
5686
5687 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5688 if (ret != 0) {
5689 intel_dp_check_mst_status(&intel_dig_port->dp);
5690 }
5691 }
5692 }
5693}