blob: 811101372069861bf34e67371fae443e7472dacf [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020086 int x, int y, struct drm_framebuffer *old_fb,
87 struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080088static int intel_framebuffer_init(struct drm_device *dev,
89 struct intel_framebuffer *ifb,
90 struct drm_mode_fb_cmd2 *mode_cmd,
91 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
93static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070095 struct intel_link_m_n *m_n,
96 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020098static void haswell_set_pipeconf(struct drm_crtc *crtc);
99static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800104static void intel_begin_crtc_commit(struct drm_crtc *crtc);
105static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100106
Dave Airlie0e32b392014-05-02 14:02:48 +1000107static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
108{
109 if (!connector->mst_port)
110 return connector->encoder;
111 else
112 return &connector->mst_port->mst_encoders[pipe]->base;
113}
114
Jesse Barnes79e53942008-11-07 14:24:08 -0800115typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400116 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_range_t;
118
119typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 int dot_limit;
121 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_p2_t;
123
Ma Lingd4906092009-03-18 20:13:27 +0800124typedef struct intel_limit intel_limit_t;
125struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 intel_range_t dot, vco, n, m, m1, m2, p, p1;
127 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800128};
Jesse Barnes79e53942008-11-07 14:24:08 -0800129
Daniel Vetterd2acd212012-10-20 20:57:43 +0200130int
131intel_pch_rawclk(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134
135 WARN_ON(!HAS_PCH_SPLIT(dev));
136
137 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
138}
139
Chris Wilson021357a2010-09-07 20:54:59 +0100140static inline u32 /* units of 100MHz */
141intel_fdi_link_freq(struct drm_device *dev)
142{
Chris Wilson8b99e682010-10-13 09:59:17 +0100143 if (IS_GEN5(dev)) {
144 struct drm_i915_private *dev_priv = dev->dev_private;
145 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
146 } else
147 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100148}
149
Daniel Vetter5d536e22013-07-06 12:52:06 +0200150static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200152 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200153 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .m = { .min = 96, .max = 140 },
155 .m1 = { .min = 18, .max = 26 },
156 .m2 = { .min = 6, .max = 16 },
157 .p = { .min = 4, .max = 128 },
158 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 165000,
160 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700161};
162
Daniel Vetter5d536e22013-07-06 12:52:06 +0200163static const intel_limit_t intel_limits_i8xx_dvo = {
164 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200165 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200166 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200167 .m = { .min = 96, .max = 140 },
168 .m1 = { .min = 18, .max = 26 },
169 .m2 = { .min = 6, .max = 16 },
170 .p = { .min = 4, .max = 128 },
171 .p1 = { .min = 2, .max = 33 },
172 .p2 = { .dot_limit = 165000,
173 .p2_slow = 4, .p2_fast = 4 },
174};
175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200178 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200179 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 .m = { .min = 96, .max = 140 },
181 .m1 = { .min = 18, .max = 26 },
182 .m2 = { .min = 6, .max = 16 },
183 .p = { .min = 4, .max = 128 },
184 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700185 .p2 = { .dot_limit = 165000,
186 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
Eric Anholt273e27c2011-03-30 13:01:10 -0700188
Keith Packarde4b36692009-06-05 19:22:17 -0700189static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 .dot = { .min = 20000, .max = 400000 },
191 .vco = { .min = 1400000, .max = 2800000 },
192 .n = { .min = 1, .max = 6 },
193 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100194 .m1 = { .min = 8, .max = 18 },
195 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .p2 = { .dot_limit = 200000,
199 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .dot = { .min = 20000, .max = 400000 },
204 .vco = { .min = 1400000, .max = 2800000 },
205 .n = { .min = 1, .max = 6 },
206 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100207 .m1 = { .min = 8, .max = 18 },
208 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .p = { .min = 7, .max = 98 },
210 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .p2 = { .dot_limit = 112000,
212 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700213};
214
Eric Anholt273e27c2011-03-30 13:01:10 -0700215
Keith Packarde4b36692009-06-05 19:22:17 -0700216static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .dot = { .min = 25000, .max = 270000 },
218 .vco = { .min = 1750000, .max = 3500000},
219 .n = { .min = 1, .max = 4 },
220 .m = { .min = 104, .max = 138 },
221 .m1 = { .min = 17, .max = 23 },
222 .m2 = { .min = 5, .max = 11 },
223 .p = { .min = 10, .max = 30 },
224 .p1 = { .min = 1, .max = 3},
225 .p2 = { .dot_limit = 270000,
226 .p2_slow = 10,
227 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800228 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
231static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700232 .dot = { .min = 22000, .max = 400000 },
233 .vco = { .min = 1750000, .max = 3500000},
234 .n = { .min = 1, .max = 4 },
235 .m = { .min = 104, .max = 138 },
236 .m1 = { .min = 16, .max = 23 },
237 .m2 = { .min = 5, .max = 11 },
238 .p = { .min = 5, .max = 80 },
239 .p1 = { .min = 1, .max = 8},
240 .p2 = { .dot_limit = 165000,
241 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
244static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .dot = { .min = 20000, .max = 115000 },
246 .vco = { .min = 1750000, .max = 3500000 },
247 .n = { .min = 1, .max = 3 },
248 .m = { .min = 104, .max = 138 },
249 .m1 = { .min = 17, .max = 23 },
250 .m2 = { .min = 5, .max = 11 },
251 .p = { .min = 28, .max = 112 },
252 .p1 = { .min = 2, .max = 8 },
253 .p2 = { .dot_limit = 0,
254 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800255 },
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
258static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700259 .dot = { .min = 80000, .max = 224000 },
260 .vco = { .min = 1750000, .max = 3500000 },
261 .n = { .min = 1, .max = 3 },
262 .m = { .min = 104, .max = 138 },
263 .m1 = { .min = 17, .max = 23 },
264 .m2 = { .min = 5, .max = 11 },
265 .p = { .min = 14, .max = 42 },
266 .p1 = { .min = 2, .max = 6 },
267 .p2 = { .dot_limit = 0,
268 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800269 },
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500272static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .dot = { .min = 20000, .max = 400000},
274 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .m1 = { .min = 0, .max = 0 },
280 .m2 = { .min = 0, .max = 254 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500287static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1700000, .max = 3500000 },
290 .n = { .min = 3, .max = 6 },
291 .m = { .min = 2, .max = 256 },
292 .m1 = { .min = 0, .max = 0 },
293 .m2 = { .min = 0, .max = 254 },
294 .p = { .min = 7, .max = 112 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300/* Ironlake / Sandybridge
301 *
302 * We calculate clock using (register_value + 2) for N/M1/M2, so here
303 * the range value for them is (actual_value - 2).
304 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800305static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 5 },
309 .m = { .min = 79, .max = 127 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 5, .max = 80 },
313 .p1 = { .min = 1, .max = 8 },
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 118 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 28, .max = 112 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 127 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 56 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342};
343
Eric Anholt273e27c2011-03-30 13:01:10 -0700344/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000 },
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 79, .max = 126 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400353 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .p2 = { .dot_limit = 225000,
355 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356};
357
358static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 3 },
362 .m = { .min = 79, .max = 126 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800369};
370
Ville Syrjälädc730512013-09-24 21:26:30 +0300371static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300372 /*
373 * These are the data rate limits (measured in fast clocks)
374 * since those are the strictest limits we have. The fast
375 * clock and actual rate limits are more relaxed, so checking
376 * them would make no difference.
377 */
378 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200379 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700381 .m1 = { .min = 2, .max = 3 },
382 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300383 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300384 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700385};
386
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300387static const intel_limit_t intel_limits_chv = {
388 /*
389 * These are the data rate limits (measured in fast clocks)
390 * since those are the strictest limits we have. The fast
391 * clock and actual rate limits are more relaxed, so checking
392 * them would make no difference.
393 */
394 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200395 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300396 .n = { .min = 1, .max = 1 },
397 .m1 = { .min = 2, .max = 2 },
398 .m2 = { .min = 24 << 22, .max = 175 << 22 },
399 .p1 = { .min = 2, .max = 4 },
400 .p2 = { .p2_slow = 1, .p2_fast = 14 },
401};
402
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300403static void vlv_clock(int refclk, intel_clock_t *clock)
404{
405 clock->m = clock->m1 * clock->m2;
406 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200407 if (WARN_ON(clock->n == 0 || clock->p == 0))
408 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300409 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
410 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300411}
412
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300413/**
414 * Returns whether any output on the specified pipe is of the specified type
415 */
Damien Lespiau40935612014-10-29 11:16:59 +0000416bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 struct intel_encoder *encoder;
420
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300421 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300422 if (encoder->type == type)
423 return true;
424
425 return false;
426}
427
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200428/**
429 * Returns whether any output on the specified pipe will have the specified
430 * type after a staged modeset is complete, i.e., the same as
431 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
432 * encoder->crtc.
433 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200434static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
435 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200436{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200437 struct drm_atomic_state *state = crtc_state->base.state;
438 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200439 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200441
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200442 for (i = 0; i < state->num_connector; i++) {
443 if (!state->connectors[i])
444 continue;
445
446 connector_state = state->connector_states[i];
447 if (connector_state->crtc != crtc_state->base.crtc)
448 continue;
449
450 num_connectors++;
451
452 encoder = to_intel_encoder(connector_state->best_encoder);
453 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 }
456
457 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200458
459 return false;
460}
461
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200462static const intel_limit_t *
463intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800466 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800467
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100469 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000470 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800471 limit = &intel_limits_ironlake_dual_lvds_100m;
472 else
473 limit = &intel_limits_ironlake_dual_lvds;
474 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 limit = &intel_limits_ironlake_single_lvds_100m;
477 else
478 limit = &intel_limits_ironlake_single_lvds;
479 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200480 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200486static const intel_limit_t *
487intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800488{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800490 const intel_limit_t *limit;
491
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100493 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
498 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700501 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800502 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700503 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800504
505 return limit;
506}
507
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508static const intel_limit_t *
509intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800510{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 const intel_limit_t *limit;
513
Eric Anholtbad720f2009-10-22 16:11:14 -0700514 if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200515 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800516 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200517 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800521 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300523 } else if (IS_CHERRYVIEW(dev)) {
524 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700525 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300526 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100527 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100529 limit = &intel_limits_i9xx_lvds;
530 else
531 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700534 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700536 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200537 else
538 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 }
540 return limit;
541}
542
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500543/* m1 is reserved as 0 in Pineview, n is a ring counter */
544static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
Shaohua Li21778322009-02-23 15:19:16 +0800546 clock->m = clock->m2 + 2;
547 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200548 if (WARN_ON(clock->n == 0 || clock->p == 0))
549 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300550 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
551 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800552}
553
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200554static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
555{
556 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
557}
558
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200559static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800560{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200561 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200563 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
564 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300565 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
566 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800567}
568
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300569static void chv_clock(int refclk, intel_clock_t *clock)
570{
571 clock->m = clock->m1 * clock->m2;
572 clock->p = clock->p1 * clock->p2;
573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
575 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
576 clock->n << 22);
577 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
578}
579
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800580#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800581/**
582 * Returns whether the given set of divisors are valid for a given refclk with
583 * the given connectors.
584 */
585
Chris Wilson1b894b52010-12-14 20:04:54 +0000586static bool intel_PLL_is_valid(struct drm_device *dev,
587 const intel_limit_t *limit,
588 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300590 if (clock->n < limit->n.min || limit->n.max < clock->n)
591 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300598
599 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
600 if (clock->m1 <= clock->m2)
601 INTELPllInvalid("m1 <= m2\n");
602
603 if (!IS_VALLEYVIEW(dev)) {
604 if (clock->p < limit->p.min || limit->p.max < clock->p)
605 INTELPllInvalid("p out of range\n");
606 if (clock->m < limit->m.min || limit->m.max < clock->m)
607 INTELPllInvalid("m out of range\n");
608 }
609
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
613 * connector, etc., rather than just a single range.
614 */
615 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400616 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800617
618 return true;
619}
620
Ma Lingd4906092009-03-18 20:13:27 +0800621static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622i9xx_find_best_dpll(const intel_limit_t *limit,
623 struct intel_crtc_state *crtc_state,
Sean Paulcec2f352012-01-10 15:09:36 -0800624 int target, int refclk, intel_clock_t *match_clock,
625 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800626{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300628 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630 int err = target;
631
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200632 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100634 * For LVDS just rely on its current settings for dual-channel.
635 * We haven't figured out how to reliably set up different
636 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800637 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100638 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 clock.p2 = limit->p2.p2_fast;
640 else
641 clock.p2 = limit->p2.p2_slow;
642 } else {
643 if (target < limit->p2.dot_limit)
644 clock.p2 = limit->p2.p2_slow;
645 else
646 clock.p2 = limit->p2.p2_fast;
647 }
648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
Zhao Yakui42158662009-11-20 11:24:18 +0800651 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
652 clock.m1++) {
653 for (clock.m2 = limit->m2.min;
654 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200655 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800656 break;
657 for (clock.n = limit->n.min;
658 clock.n <= limit->n.max; clock.n++) {
659 for (clock.p1 = limit->p1.min;
660 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 int this_err;
662
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000664 if (!intel_PLL_is_valid(dev, limit,
665 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800667 if (match_clock &&
668 clock.p != match_clock->p)
669 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 this_err = abs(clock.dot - target);
672 if (this_err < err) {
673 *best_clock = clock;
674 err = this_err;
675 }
676 }
677 }
678 }
679 }
680
681 return (err != target);
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200685pnv_find_best_dpll(const intel_limit_t *limit,
686 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200687 int target, int refclk, intel_clock_t *match_clock,
688 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200689{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200690 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300691 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200692 intel_clock_t clock;
693 int err = target;
694
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200695 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200696 /*
697 * For LVDS just rely on its current settings for dual-channel.
698 * We haven't figured out how to reliably set up different
699 * single/dual channel state, if we even can.
700 */
701 if (intel_is_dual_link_lvds(dev))
702 clock.p2 = limit->p2.p2_fast;
703 else
704 clock.p2 = limit->p2.p2_slow;
705 } else {
706 if (target < limit->p2.dot_limit)
707 clock.p2 = limit->p2.p2_slow;
708 else
709 clock.p2 = limit->p2.p2_fast;
710 }
711
712 memset(best_clock, 0, sizeof(*best_clock));
713
714 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
715 clock.m1++) {
716 for (clock.m2 = limit->m2.min;
717 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200718 for (clock.n = limit->n.min;
719 clock.n <= limit->n.max; clock.n++) {
720 for (clock.p1 = limit->p1.min;
721 clock.p1 <= limit->p1.max; clock.p1++) {
722 int this_err;
723
724 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 if (!intel_PLL_is_valid(dev, limit,
726 &clock))
727 continue;
728 if (match_clock &&
729 clock.p != match_clock->p)
730 continue;
731
732 this_err = abs(clock.dot - target);
733 if (this_err < err) {
734 *best_clock = clock;
735 err = this_err;
736 }
737 }
738 }
739 }
740 }
741
742 return (err != target);
743}
744
Ma Lingd4906092009-03-18 20:13:27 +0800745static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746g4x_find_best_dpll(const intel_limit_t *limit,
747 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200748 int target, int refclk, intel_clock_t *match_clock,
749 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800750{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200751 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300752 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800753 intel_clock_t clock;
754 int max_n;
755 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400756 /* approximately equals target * 0.00585 */
757 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800758 found = false;
759
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200760 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100761 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800762 clock.p2 = limit->p2.p2_fast;
763 else
764 clock.p2 = limit->p2.p2_slow;
765 } else {
766 if (target < limit->p2.dot_limit)
767 clock.p2 = limit->p2.p2_slow;
768 else
769 clock.p2 = limit->p2.p2_fast;
770 }
771
772 memset(best_clock, 0, sizeof(*best_clock));
773 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200774 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800775 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200776 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800777 for (clock.m1 = limit->m1.max;
778 clock.m1 >= limit->m1.min; clock.m1--) {
779 for (clock.m2 = limit->m2.max;
780 clock.m2 >= limit->m2.min; clock.m2--) {
781 for (clock.p1 = limit->p1.max;
782 clock.p1 >= limit->p1.min; clock.p1--) {
783 int this_err;
784
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200785 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000786 if (!intel_PLL_is_valid(dev, limit,
787 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800788 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000789
790 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800791 if (this_err < err_most) {
792 *best_clock = clock;
793 err_most = this_err;
794 max_n = clock.n;
795 found = true;
796 }
797 }
798 }
799 }
800 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800801 return found;
802}
Ma Lingd4906092009-03-18 20:13:27 +0800803
Imre Deakd5dd62b2015-03-17 11:40:03 +0200804/*
805 * Check if the calculated PLL configuration is more optimal compared to the
806 * best configuration and error found so far. Return the calculated error.
807 */
808static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
809 const intel_clock_t *calculated_clock,
810 const intel_clock_t *best_clock,
811 unsigned int best_error_ppm,
812 unsigned int *error_ppm)
813{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200814 /*
815 * For CHV ignore the error and consider only the P value.
816 * Prefer a bigger P value based on HW requirements.
817 */
818 if (IS_CHERRYVIEW(dev)) {
819 *error_ppm = 0;
820
821 return calculated_clock->p > best_clock->p;
822 }
823
Imre Deak24be4e42015-03-17 11:40:04 +0200824 if (WARN_ON_ONCE(!target_freq))
825 return false;
826
Imre Deakd5dd62b2015-03-17 11:40:03 +0200827 *error_ppm = div_u64(1000000ULL *
828 abs(target_freq - calculated_clock->dot),
829 target_freq);
830 /*
831 * Prefer a better P value over a better (smaller) error if the error
832 * is small. Ensure this preference for future configurations too by
833 * setting the error to 0.
834 */
835 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
836 *error_ppm = 0;
837
838 return true;
839 }
840
841 return *error_ppm + 10 < best_error_ppm;
842}
843
Zhenyu Wang2c072452009-06-05 15:38:42 +0800844static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200845vlv_find_best_dpll(const intel_limit_t *limit,
846 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700849{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200850 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300851 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300852 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300853 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300854 /* min update 19.2 MHz */
855 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300856 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700857
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300858 target *= 5; /* fast clock */
859
860 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861
862 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300863 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300864 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300865 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300866 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300867 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700868 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300869 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200870 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300871
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300872 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
873 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300874
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300875 vlv_clock(refclk, &clock);
876
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300877 if (!intel_PLL_is_valid(dev, limit,
878 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300879 continue;
880
Imre Deakd5dd62b2015-03-17 11:40:03 +0200881 if (!vlv_PLL_is_optimal(dev, target,
882 &clock,
883 best_clock,
884 bestppm, &ppm))
885 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300886
Imre Deakd5dd62b2015-03-17 11:40:03 +0200887 *best_clock = clock;
888 bestppm = ppm;
889 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700890 }
891 }
892 }
893 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700894
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300895 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700896}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200899chv_find_best_dpll(const intel_limit_t *limit,
900 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300901 int target, int refclk, intel_clock_t *match_clock,
902 intel_clock_t *best_clock)
903{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200904 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300905 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200906 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300907 intel_clock_t clock;
908 uint64_t m2;
909 int found = false;
910
911 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200912 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300913
914 /*
915 * Based on hardware doc, the n always set to 1, and m1 always
916 * set to 2. If requires to support 200Mhz refclk, we need to
917 * revisit this because n may not 1 anymore.
918 */
919 clock.n = 1, clock.m1 = 2;
920 target *= 5; /* fast clock */
921
922 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
923 for (clock.p2 = limit->p2.p2_fast;
924 clock.p2 >= limit->p2.p2_slow;
925 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200926 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300927
928 clock.p = clock.p1 * clock.p2;
929
930 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
931 clock.n) << 22, refclk * clock.m1);
932
933 if (m2 > INT_MAX/clock.m1)
934 continue;
935
936 clock.m2 = m2;
937
938 chv_clock(refclk, &clock);
939
940 if (!intel_PLL_is_valid(dev, limit, &clock))
941 continue;
942
Imre Deak9ca3ba02015-03-17 11:40:05 +0200943 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
944 best_error_ppm, &error_ppm))
945 continue;
946
947 *best_clock = clock;
948 best_error_ppm = error_ppm;
949 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300950 }
951 }
952
953 return found;
954}
955
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300956bool intel_crtc_active(struct drm_crtc *crtc)
957{
958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
959
960 /* Be paranoid as we can arrive here with only partial
961 * state retrieved from the hardware during setup.
962 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100963 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300964 * as Haswell has gained clock readout/fastboot support.
965 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000966 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300967 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700968 *
969 * FIXME: The intel_crtc->active here should be switched to
970 * crtc->state->active once we have proper CRTC states wired up
971 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300972 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700973 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200974 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300975}
976
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200977enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
978 enum pipe pipe)
979{
980 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200983 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200984}
985
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300986static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
987{
988 struct drm_i915_private *dev_priv = dev->dev_private;
989 u32 reg = PIPEDSL(pipe);
990 u32 line1, line2;
991 u32 line_mask;
992
993 if (IS_GEN2(dev))
994 line_mask = DSL_LINEMASK_GEN2;
995 else
996 line_mask = DSL_LINEMASK_GEN3;
997
998 line1 = I915_READ(reg) & line_mask;
999 mdelay(5);
1000 line2 = I915_READ(reg) & line_mask;
1001
1002 return line1 == line2;
1003}
1004
Keith Packardab7ad7f2010-10-03 00:33:06 -07001005/*
1006 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001007 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001008 *
1009 * After disabling a pipe, we can't wait for vblank in the usual way,
1010 * spinning on the vblank interrupt status bit, since we won't actually
1011 * see an interrupt when the pipe is disabled.
1012 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 * On Gen4 and above:
1014 * wait for the pipe register state bit to turn off
1015 *
1016 * Otherwise:
1017 * wait for the display line value to settle (it usually
1018 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001019 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001021static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001023 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001024 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001025 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001026 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001027
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001029 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1033 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001034 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001036 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001037 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001038 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001039 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001040}
1041
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001042/*
1043 * ibx_digital_port_connected - is the specified port connected?
1044 * @dev_priv: i915 private structure
1045 * @port: the port to test
1046 *
1047 * Returns true if @port is connected, false otherwise.
1048 */
1049bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1050 struct intel_digital_port *port)
1051{
1052 u32 bit;
1053
Damien Lespiauc36346e2012-12-13 16:09:03 +00001054 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001055 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001056 case PORT_B:
1057 bit = SDE_PORTB_HOTPLUG;
1058 break;
1059 case PORT_C:
1060 bit = SDE_PORTC_HOTPLUG;
1061 break;
1062 case PORT_D:
1063 bit = SDE_PORTD_HOTPLUG;
1064 break;
1065 default:
1066 return true;
1067 }
1068 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001069 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001070 case PORT_B:
1071 bit = SDE_PORTB_HOTPLUG_CPT;
1072 break;
1073 case PORT_C:
1074 bit = SDE_PORTC_HOTPLUG_CPT;
1075 break;
1076 case PORT_D:
1077 bit = SDE_PORTD_HOTPLUG_CPT;
1078 break;
1079 default:
1080 return true;
1081 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001082 }
1083
1084 return I915_READ(SDEISR) & bit;
1085}
1086
Jesse Barnesb24e7172011-01-04 15:09:30 -08001087static const char *state_string(bool enabled)
1088{
1089 return enabled ? "on" : "off";
1090}
1091
1092/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001093void assert_pll(struct drm_i915_private *dev_priv,
1094 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001095{
1096 int reg;
1097 u32 val;
1098 bool cur_state;
1099
1100 reg = DPLL(pipe);
1101 val = I915_READ(reg);
1102 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001103 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104 "PLL state assertion failure (expected %s, current %s)\n",
1105 state_string(state), state_string(cur_state));
1106}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107
Jani Nikula23538ef2013-08-27 15:12:22 +03001108/* XXX: the dsi pll is shared between MIPI DSI ports */
1109static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1110{
1111 u32 val;
1112 bool cur_state;
1113
1114 mutex_lock(&dev_priv->dpio_lock);
1115 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1116 mutex_unlock(&dev_priv->dpio_lock);
1117
1118 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001119 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001120 "DSI PLL state assertion failure (expected %s, current %s)\n",
1121 state_string(state), state_string(cur_state));
1122}
1123#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1124#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1125
Daniel Vetter55607e82013-06-16 21:42:39 +02001126struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001127intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001128{
Daniel Vettere2b78262013-06-07 23:10:03 +02001129 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1130
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001131 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001132 return NULL;
1133
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001135}
1136
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001138void assert_shared_dpll(struct drm_i915_private *dev_priv,
1139 struct intel_shared_dpll *pll,
1140 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001141{
Jesse Barnes040484a2011-01-03 12:14:26 -08001142 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001143 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001144
Chris Wilson92b27b02012-05-20 18:10:50 +01001145 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001146 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001147 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001148
Daniel Vetter53589012013-06-05 13:34:16 +02001149 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001150 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001151 "%s assertion failure (expected %s, current %s)\n",
1152 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001153}
Jesse Barnes040484a2011-01-03 12:14:26 -08001154
1155static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1156 enum pipe pipe, bool state)
1157{
1158 int reg;
1159 u32 val;
1160 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001161 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1162 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001163
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001164 if (HAS_DDI(dev_priv->dev)) {
1165 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001166 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001168 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 } else {
1170 reg = FDI_TX_CTL(pipe);
1171 val = I915_READ(reg);
1172 cur_state = !!(val & FDI_TX_ENABLE);
1173 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001174 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 "FDI TX state assertion failure (expected %s, current %s)\n",
1176 state_string(state), state_string(cur_state));
1177}
1178#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1179#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1180
1181static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, bool state)
1183{
1184 int reg;
1185 u32 val;
1186 bool cur_state;
1187
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001188 reg = FDI_RX_CTL(pipe);
1189 val = I915_READ(reg);
1190 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 "FDI RX state assertion failure (expected %s, current %s)\n",
1193 state_string(state), state_string(cur_state));
1194}
1195#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1196#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1197
1198static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1199 enum pipe pipe)
1200{
1201 int reg;
1202 u32 val;
1203
1204 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001205 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 return;
1207
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001208 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001209 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 return;
1211
Jesse Barnes040484a2011-01-03 12:14:26 -08001212 reg = FDI_TX_CTL(pipe);
1213 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
1216
Daniel Vetter55607e82013-06-16 21:42:39 +02001217void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001219{
1220 int reg;
1221 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001222 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
1224 reg = FDI_RX_CTL(pipe);
1225 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001226 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001227 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001228 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1229 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001230}
1231
Daniel Vetterb680c372014-09-19 18:27:27 +02001232void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001234{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001235 struct drm_device *dev = dev_priv->dev;
1236 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237 u32 val;
1238 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001239 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001240
Jani Nikulabedd4db2014-08-22 15:04:13 +03001241 if (WARN_ON(HAS_DDI(dev)))
1242 return;
1243
1244 if (HAS_PCH_SPLIT(dev)) {
1245 u32 port_sel;
1246
Jesse Barnesea0760c2011-01-04 15:09:32 -08001247 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001248 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1249
1250 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1251 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1252 panel_pipe = PIPE_B;
1253 /* XXX: else fix for eDP */
1254 } else if (IS_VALLEYVIEW(dev)) {
1255 /* presumably write lock depends on pipe, not port select */
1256 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1257 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001258 } else {
1259 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1261 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 }
1263
1264 val = I915_READ(pp_reg);
1265 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001266 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 locked = false;
1268
Rob Clarke2c719b2014-12-15 13:56:32 -05001269 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001271 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272}
1273
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001274static void assert_cursor(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, bool state)
1276{
1277 struct drm_device *dev = dev_priv->dev;
1278 bool cur_state;
1279
Paulo Zanonid9d82082014-02-27 16:30:56 -03001280 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001281 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001282 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001283 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001284
Rob Clarke2c719b2014-12-15 13:56:32 -05001285 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001286 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1287 pipe_name(pipe), state_string(state), state_string(cur_state));
1288}
1289#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1290#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1291
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001292void assert_pipe(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001294{
1295 int reg;
1296 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001297 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001298 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1299 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001300
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001301 /* if we need the pipe quirk it must be always on */
1302 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1303 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001304 state = true;
1305
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001306 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001307 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001308 cur_state = false;
1309 } else {
1310 reg = PIPECONF(cpu_transcoder);
1311 val = I915_READ(reg);
1312 cur_state = !!(val & PIPECONF_ENABLE);
1313 }
1314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001317 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001318}
1319
Chris Wilson931872f2012-01-16 23:01:13 +00001320static void assert_plane(struct drm_i915_private *dev_priv,
1321 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322{
1323 int reg;
1324 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001325 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326
1327 reg = DSPCNTR(plane);
1328 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001329 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001330 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001331 "plane %c assertion failure (expected %s, current %s)\n",
1332 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001333}
1334
Chris Wilson931872f2012-01-16 23:01:13 +00001335#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1336#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1337
Jesse Barnesb24e7172011-01-04 15:09:30 -08001338static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe)
1340{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001341 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342 int reg, i;
1343 u32 val;
1344 int cur_pipe;
1345
Ville Syrjälä653e1022013-06-04 13:49:05 +03001346 /* Primary planes are fixed to pipes on gen4+ */
1347 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001348 reg = DSPCNTR(pipe);
1349 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001351 "plane %c assertion failure, should be disabled but not\n",
1352 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001353 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001354 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001355
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001357 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 reg = DSPCNTR(i);
1359 val = I915_READ(reg);
1360 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1361 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001362 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001363 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1364 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001365 }
1366}
1367
Jesse Barnes19332d72013-03-28 09:55:38 -07001368static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001371 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001372 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001373 u32 val;
1374
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001375 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001376 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001377 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001379 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1380 sprite, pipe_name(pipe));
1381 }
1382 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001383 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001384 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001386 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001388 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 }
1390 } else if (INTEL_INFO(dev)->gen >= 7) {
1391 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001392 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001394 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001395 plane_name(pipe), pipe_name(pipe));
1396 } else if (INTEL_INFO(dev)->gen >= 5) {
1397 reg = DVSCNTR(pipe);
1398 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001399 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1401 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001402 }
1403}
1404
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001405static void assert_vblank_disabled(struct drm_crtc *crtc)
1406{
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001408 drm_crtc_vblank_put(crtc);
1409}
1410
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001411static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001412{
1413 u32 val;
1414 bool enabled;
1415
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001417
Jesse Barnes92f25842011-01-04 15:09:34 -08001418 val = I915_READ(PCH_DREF_CONTROL);
1419 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1420 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001422}
1423
Daniel Vetterab9412b2013-05-03 11:49:46 +02001424static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1425 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001426{
1427 int reg;
1428 u32 val;
1429 bool enabled;
1430
Daniel Vetterab9412b2013-05-03 11:49:46 +02001431 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001432 val = I915_READ(reg);
1433 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001435 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1436 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001437}
1438
Keith Packard4e634382011-08-06 10:39:45 -07001439static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1440 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001441{
1442 if ((val & DP_PORT_EN) == 0)
1443 return false;
1444
1445 if (HAS_PCH_CPT(dev_priv->dev)) {
1446 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1447 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1448 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1449 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001450 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1451 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1452 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001453 } else {
1454 if ((val & DP_PIPE_MASK) != (pipe << 30))
1455 return false;
1456 }
1457 return true;
1458}
1459
Keith Packard1519b992011-08-06 10:35:34 -07001460static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe, u32 val)
1462{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001463 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001464 return false;
1465
1466 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001467 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001468 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001469 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1470 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1471 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001472 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001473 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001474 return false;
1475 }
1476 return true;
1477}
1478
1479static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1480 enum pipe pipe, u32 val)
1481{
1482 if ((val & LVDS_PORT_EN) == 0)
1483 return false;
1484
1485 if (HAS_PCH_CPT(dev_priv->dev)) {
1486 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1487 return false;
1488 } else {
1489 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1490 return false;
1491 }
1492 return true;
1493}
1494
1495static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
1498 if ((val & ADPA_DAC_ENABLE) == 0)
1499 return false;
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
1501 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1502 return false;
1503 } else {
1504 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1505 return false;
1506 }
1507 return true;
1508}
1509
Jesse Barnes291906f2011-02-02 12:28:03 -08001510static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001511 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001512{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001513 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001514 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001515 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001516 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001517
Rob Clarke2c719b2014-12-15 13:56:32 -05001518 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001519 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001520 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001521}
1522
1523static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1524 enum pipe pipe, int reg)
1525{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001526 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001527 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001528 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001529 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001530
Rob Clarke2c719b2014-12-15 13:56:32 -05001531 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001532 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001533 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001534}
1535
1536static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1537 enum pipe pipe)
1538{
1539 int reg;
1540 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001541
Keith Packardf0575e92011-07-25 22:12:43 -07001542 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1543 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1544 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001545
1546 reg = PCH_ADPA;
1547 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001550 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001551
1552 reg = PCH_LVDS;
1553 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001554 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001555 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001556 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001557
Paulo Zanonie2debe92013-02-18 19:00:27 -03001558 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1559 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1560 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001561}
1562
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001563static void intel_init_dpio(struct drm_device *dev)
1564{
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566
1567 if (!IS_VALLEYVIEW(dev))
1568 return;
1569
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001570 /*
1571 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1572 * CHV x1 PHY (DP/HDMI D)
1573 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1574 */
1575 if (IS_CHERRYVIEW(dev)) {
1576 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1577 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1578 } else {
1579 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1580 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001581}
1582
Ville Syrjäläd288f652014-10-28 13:20:22 +02001583static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001584 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001585{
Daniel Vetter426115c2013-07-11 22:13:42 +02001586 struct drm_device *dev = crtc->base.dev;
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001589 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590
Daniel Vetter426115c2013-07-11 22:13:42 +02001591 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001592
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001593 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001594 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1595
1596 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001597 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001598 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001599
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 I915_WRITE(reg, dpll);
1601 POSTING_READ(reg);
1602 udelay(150);
1603
1604 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1605 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1606
Ville Syrjäläd288f652014-10-28 13:20:22 +02001607 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
1610 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612 POSTING_READ(reg);
1613 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615 POSTING_READ(reg);
1616 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001617 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001618 POSTING_READ(reg);
1619 udelay(150); /* wait for warmup */
1620}
1621
Ville Syrjäläd288f652014-10-28 13:20:22 +02001622static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001623 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001624{
1625 struct drm_device *dev = crtc->base.dev;
1626 struct drm_i915_private *dev_priv = dev->dev_private;
1627 int pipe = crtc->pipe;
1628 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629 u32 tmp;
1630
1631 assert_pipe_disabled(dev_priv, crtc->pipe);
1632
1633 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1634
1635 mutex_lock(&dev_priv->dpio_lock);
1636
1637 /* Enable back the 10bit clock to display controller */
1638 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1639 tmp |= DPIO_DCLKP_EN;
1640 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1641
1642 /*
1643 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1644 */
1645 udelay(1);
1646
1647 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001648 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649
1650 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001651 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652 DRM_ERROR("PLL %d failed to lock\n", pipe);
1653
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001654 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001656 POSTING_READ(DPLL_MD(pipe));
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 mutex_unlock(&dev_priv->dpio_lock);
1659}
1660
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001661static int intel_num_dvo_pipes(struct drm_device *dev)
1662{
1663 struct intel_crtc *crtc;
1664 int count = 0;
1665
1666 for_each_intel_crtc(dev, crtc)
1667 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001668 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669
1670 return count;
1671}
1672
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001673static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001674{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675 struct drm_device *dev = crtc->base.dev;
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001678 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001679
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001681
1682 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001683 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684
1685 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 if (IS_MOBILE(dev) && !IS_I830(dev))
1687 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001689 /* Enable DVO 2x clock on both PLLs if necessary */
1690 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1691 /*
1692 * It appears to be important that we don't enable this
1693 * for the current pipe before otherwise configuring the
1694 * PLL. No idea how this should be handled if multiple
1695 * DVO outputs are enabled simultaneosly.
1696 */
1697 dpll |= DPLL_DVO_2X_MODE;
1698 I915_WRITE(DPLL(!crtc->pipe),
1699 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1700 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701
1702 /* Wait for the clocks to stabilize. */
1703 POSTING_READ(reg);
1704 udelay(150);
1705
1706 if (INTEL_INFO(dev)->gen >= 4) {
1707 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709 } else {
1710 /* The pixel multiplier can only be updated once the
1711 * DPLL is enabled and the clocks are stable.
1712 *
1713 * So write it again.
1714 */
1715 I915_WRITE(reg, dpll);
1716 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717
1718 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720 POSTING_READ(reg);
1721 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 POSTING_READ(reg);
1724 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001725 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001726 POSTING_READ(reg);
1727 udelay(150); /* wait for warmup */
1728}
1729
1730/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001731 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001732 * @dev_priv: i915 private structure
1733 * @pipe: pipe PLL to disable
1734 *
1735 * Disable the PLL for @pipe, making sure the pipe is off first.
1736 *
1737 * Note! This is for pre-ILK only.
1738 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001739static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001741 struct drm_device *dev = crtc->base.dev;
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 enum pipe pipe = crtc->pipe;
1744
1745 /* Disable DVO 2x clock on both PLLs if necessary */
1746 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001747 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001748 intel_num_dvo_pipes(dev) == 1) {
1749 I915_WRITE(DPLL(PIPE_B),
1750 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1751 I915_WRITE(DPLL(PIPE_A),
1752 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1753 }
1754
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001755 /* Don't disable pipe or pipe PLLs if needed */
1756 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1757 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001758 return;
1759
1760 /* Make sure the pipe isn't still relying on us */
1761 assert_pipe_disabled(dev_priv, pipe);
1762
Daniel Vetter50b44a42013-06-05 13:34:33 +02001763 I915_WRITE(DPLL(pipe), 0);
1764 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765}
1766
Jesse Barnesf6071162013-10-01 10:41:38 -07001767static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1768{
1769 u32 val = 0;
1770
1771 /* Make sure the pipe isn't still relying on us */
1772 assert_pipe_disabled(dev_priv, pipe);
1773
Imre Deake5cbfbf2014-01-09 17:08:16 +02001774 /*
1775 * Leave integrated clock source and reference clock enabled for pipe B.
1776 * The latter is needed for VGA hotplug / manual detection.
1777 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001778 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001779 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001780 I915_WRITE(DPLL(pipe), val);
1781 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001782
1783}
1784
1785static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1786{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001787 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001788 u32 val;
1789
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001792
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001793 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001794 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001795 if (pipe != PIPE_A)
1796 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1797 I915_WRITE(DPLL(pipe), val);
1798 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001799
1800 mutex_lock(&dev_priv->dpio_lock);
1801
1802 /* Disable 10bit clock to display controller */
1803 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1804 val &= ~DPIO_DCLKP_EN;
1805 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1806
Ville Syrjälä61407f62014-05-27 16:32:55 +03001807 /* disable left/right clock distribution */
1808 if (pipe != PIPE_B) {
1809 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1810 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1811 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1812 } else {
1813 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1814 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1815 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1816 }
1817
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001819}
1820
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001821void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1822 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001823{
1824 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001825 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001826
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001827 switch (dport->port) {
1828 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001830 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001831 break;
1832 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001833 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001834 dpll_reg = DPLL(0);
1835 break;
1836 case PORT_D:
1837 port_mask = DPLL_PORTD_READY_MASK;
1838 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001839 break;
1840 default:
1841 BUG();
1842 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001844 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001847}
1848
Daniel Vetterb14b1052014-04-24 23:55:13 +02001849static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1850{
1851 struct drm_device *dev = crtc->base.dev;
1852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1854
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001855 if (WARN_ON(pll == NULL))
1856 return;
1857
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001858 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001859 if (pll->active == 0) {
1860 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1861 WARN_ON(pll->on);
1862 assert_shared_dpll_disabled(dev_priv, pll);
1863
1864 pll->mode_set(dev_priv, pll);
1865 }
1866}
1867
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001868/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001869 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001870 * @dev_priv: i915 private structure
1871 * @pipe: pipe PLL to enable
1872 *
1873 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1874 * drives the transcoder clock.
1875 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001876static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001877{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001878 struct drm_device *dev = crtc->base.dev;
1879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001880 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001881
Daniel Vetter87a875b2013-06-05 13:34:19 +02001882 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001883 return;
1884
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001885 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001886 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887
Damien Lespiau74dd6922014-07-29 18:06:17 +01001888 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001889 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001890 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001891
Daniel Vettercdbd2312013-06-05 13:34:03 +02001892 if (pll->active++) {
1893 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001894 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001895 return;
1896 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001897 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001898
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001899 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1900
Daniel Vetter46edb022013-06-05 13:34:12 +02001901 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001902 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001904}
1905
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001906static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001907{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001908 struct drm_device *dev = crtc->base.dev;
1909 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001910 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001911
Jesse Barnes92f25842011-01-04 15:09:34 -08001912 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001913 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001914 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001915 return;
1916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001917 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1921 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001922 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001923
Chris Wilson48da64a2012-05-13 20:16:12 +01001924 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001926 return;
1927 }
1928
Daniel Vettere9d69442013-06-05 13:34:15 +02001929 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001930 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001931 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001933
Daniel Vetter46edb022013-06-05 13:34:12 +02001934 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001935 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001937
1938 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001939}
1940
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001941static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1942 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001943{
Daniel Vetter23670b322012-11-01 09:15:30 +01001944 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001945 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001948
1949 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001950 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001951
1952 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001953 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001954 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001955
1956 /* FDI must be feeding us bits for PCH ports */
1957 assert_fdi_tx_enabled(dev_priv, pipe);
1958 assert_fdi_rx_enabled(dev_priv, pipe);
1959
Daniel Vetter23670b322012-11-01 09:15:30 +01001960 if (HAS_PCH_CPT(dev)) {
1961 /* Workaround: Set the timing override bit before enabling the
1962 * pch transcoder. */
1963 reg = TRANS_CHICKEN2(pipe);
1964 val = I915_READ(reg);
1965 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1966 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001967 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001968
Daniel Vetterab9412b2013-05-03 11:49:46 +02001969 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001970 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001971 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001972
1973 if (HAS_PCH_IBX(dev_priv->dev)) {
1974 /*
1975 * make the BPC in transcoder be consistent with
1976 * that in pipeconf reg.
1977 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001978 val &= ~PIPECONF_BPC_MASK;
1979 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001980 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981
1982 val &= ~TRANS_INTERLACE_MASK;
1983 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001984 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001985 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001986 val |= TRANS_LEGACY_INTERLACED_ILK;
1987 else
1988 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001989 else
1990 val |= TRANS_PROGRESSIVE;
1991
Jesse Barnes040484a2011-01-03 12:14:26 -08001992 I915_WRITE(reg, val | TRANS_ENABLE);
1993 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001994 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001995}
1996
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001998 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001999{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002001
2002 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002003 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002004
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002005 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002006 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002007 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002008
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002009 /* Workaround: set timing override bit. */
2010 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002011 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002012 I915_WRITE(_TRANSA_CHICKEN2, val);
2013
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002014 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002015 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002017 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2018 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002019 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 else
2021 val |= TRANS_PROGRESSIVE;
2022
Daniel Vetterab9412b2013-05-03 11:49:46 +02002023 I915_WRITE(LPT_TRANSCONF, val);
2024 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002025 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026}
2027
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002028static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2029 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002030{
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 struct drm_device *dev = dev_priv->dev;
2032 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002033
2034 /* FDI relies on the transcoder */
2035 assert_fdi_tx_disabled(dev_priv, pipe);
2036 assert_fdi_rx_disabled(dev_priv, pipe);
2037
Jesse Barnes291906f2011-02-02 12:28:03 -08002038 /* Ports must be off as well */
2039 assert_pch_ports_disabled(dev_priv, pipe);
2040
Daniel Vetterab9412b2013-05-03 11:49:46 +02002041 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 val = I915_READ(reg);
2043 val &= ~TRANS_ENABLE;
2044 I915_WRITE(reg, val);
2045 /* wait for PCH transcoder off, transcoder state */
2046 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002047 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002048
2049 if (!HAS_PCH_IBX(dev)) {
2050 /* Workaround: Clear the timing override chicken bit again. */
2051 reg = TRANS_CHICKEN2(pipe);
2052 val = I915_READ(reg);
2053 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2054 I915_WRITE(reg, val);
2055 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002056}
2057
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002058static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002059{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002060 u32 val;
2061
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002063 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002064 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002065 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002066 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002067 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002068
2069 /* Workaround: clear timing override bit. */
2070 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002072 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002073}
2074
2075/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002076 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002077 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002078 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002079 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002080 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002082static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083{
Paulo Zanoni03722642014-01-17 13:51:09 -02002084 struct drm_device *dev = crtc->base.dev;
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2088 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002089 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002090 int reg;
2091 u32 val;
2092
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002093 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002094 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002095 assert_sprites_disabled(dev_priv, pipe);
2096
Paulo Zanoni681e5812012-12-06 11:12:38 -02002097 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002098 pch_transcoder = TRANSCODER_A;
2099 else
2100 pch_transcoder = pipe;
2101
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 /*
2103 * A pipe without a PLL won't actually be able to drive bits from
2104 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2105 * need the check.
2106 */
2107 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002108 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002109 assert_dsi_pll_enabled(dev_priv);
2110 else
2111 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002112 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002113 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002114 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002115 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002116 assert_fdi_tx_pll_enabled(dev_priv,
2117 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002118 }
2119 /* FIXME: assert CPU port conditions for SNB+ */
2120 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002122 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002124 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002125 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2126 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002127 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002128 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002129
2130 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002131 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132}
2133
2134/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002135 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002136 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002138 * Disable the pipe of @crtc, making sure that various hardware
2139 * specific requirements are met, if applicable, e.g. plane
2140 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141 *
2142 * Will wait until the pipe has shut down before returning.
2143 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002144static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002146 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002147 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002148 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002149 int reg;
2150 u32 val;
2151
2152 /*
2153 * Make sure planes won't keep trying to pump pixels to us,
2154 * or we might hang the display.
2155 */
2156 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002157 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002158 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002162 if ((val & PIPECONF_ENABLE) == 0)
2163 return;
2164
Ville Syrjälä67adc642014-08-15 01:21:57 +03002165 /*
2166 * Double wide has implications for planes
2167 * so best keep it disabled when not needed.
2168 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002170 val &= ~PIPECONF_DOUBLE_WIDE;
2171
2172 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002173 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2174 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002175 val &= ~PIPECONF_ENABLE;
2176
2177 I915_WRITE(reg, val);
2178 if ((val & PIPECONF_ENABLE) == 0)
2179 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Keith Packardd74362c2011-07-28 14:47:14 -07002182/*
2183 * Plane regs are double buffered, going from enabled->disabled needs a
2184 * trigger in order to latch. The display address reg provides this.
2185 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002186void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2187 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002188{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002189 struct drm_device *dev = dev_priv->dev;
2190 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002191
2192 I915_WRITE(reg, I915_READ(reg));
2193 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002194}
2195
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002197 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002198 * @plane: plane to be enabled
2199 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002200 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002201 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002202 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002203static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2204 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002205{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002206 struct drm_device *dev = plane->dev;
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209
2210 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002211 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002212
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002213 if (intel_crtc->primary_enabled)
2214 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002215
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002216 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002217
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002218 dev_priv->display.update_primary_plane(crtc, plane->fb,
2219 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002220
2221 /*
2222 * BDW signals flip done immediately if the plane
2223 * is disabled, even if the plane enable is already
2224 * armed to occur at the next vblank :(
2225 */
2226 if (IS_BROADWELL(dev))
2227 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002228}
2229
Jesse Barnesb24e7172011-01-04 15:09:30 -08002230/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002231 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002232 * @plane: plane to be disabled
2233 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002234 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002235 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002236 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002237static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2238 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002239{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002240 struct drm_device *dev = plane->dev;
2241 struct drm_i915_private *dev_priv = dev->dev_private;
2242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2243
Matt Roper32b7eee2014-12-24 07:59:06 -08002244 if (WARN_ON(!intel_crtc->active))
2245 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002246
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002247 if (!intel_crtc->primary_enabled)
2248 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002249
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002250 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002251
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002252 dev_priv->display.update_primary_plane(crtc, plane->fb,
2253 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002254}
2255
Chris Wilson693db182013-03-05 14:52:39 +00002256static bool need_vtd_wa(struct drm_device *dev)
2257{
2258#ifdef CONFIG_INTEL_IOMMU
2259 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2260 return true;
2261#endif
2262 return false;
2263}
2264
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002265unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002266intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2267 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002268{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002269 unsigned int tile_height;
2270 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002271
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002272 switch (fb_format_modifier) {
2273 case DRM_FORMAT_MOD_NONE:
2274 tile_height = 1;
2275 break;
2276 case I915_FORMAT_MOD_X_TILED:
2277 tile_height = IS_GEN2(dev) ? 16 : 8;
2278 break;
2279 case I915_FORMAT_MOD_Y_TILED:
2280 tile_height = 32;
2281 break;
2282 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002283 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2284 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002285 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002286 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002287 tile_height = 64;
2288 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002289 case 2:
2290 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002291 tile_height = 32;
2292 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002293 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002294 tile_height = 16;
2295 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002296 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002297 WARN_ONCE(1,
2298 "128-bit pixels are not supported for display!");
2299 tile_height = 16;
2300 break;
2301 }
2302 break;
2303 default:
2304 MISSING_CASE(fb_format_modifier);
2305 tile_height = 1;
2306 break;
2307 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002308
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002309 return tile_height;
2310}
2311
2312unsigned int
2313intel_fb_align_height(struct drm_device *dev, unsigned int height,
2314 uint32_t pixel_format, uint64_t fb_format_modifier)
2315{
2316 return ALIGN(height, intel_tile_height(dev, pixel_format,
2317 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002318}
2319
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002320static int
2321intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2322 const struct drm_plane_state *plane_state)
2323{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002324 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002325
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002326 *view = i915_ggtt_view_normal;
2327
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002328 if (!plane_state)
2329 return 0;
2330
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002331 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002332 return 0;
2333
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002334 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002335
2336 info->height = fb->height;
2337 info->pixel_format = fb->pixel_format;
2338 info->pitch = fb->pitches[0];
2339 info->fb_modifier = fb->modifier[0];
2340
2341 if (!(info->fb_modifier == I915_FORMAT_MOD_Y_TILED ||
2342 info->fb_modifier == I915_FORMAT_MOD_Yf_TILED)) {
2343 DRM_DEBUG_KMS(
2344 "Y or Yf tiling is needed for 90/270 rotation!\n");
2345 return -EINVAL;
2346 }
2347
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002348 return 0;
2349}
2350
Chris Wilson127bd2a2010-07-23 23:32:05 +01002351int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002352intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2353 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002354 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002355 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002356{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002357 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002358 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002359 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 u32 alignment;
2362 int ret;
2363
Matt Roperebcdd392014-07-09 16:22:11 -07002364 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2365
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002366 switch (fb->modifier[0]) {
2367 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002368 if (INTEL_INFO(dev)->gen >= 9)
2369 alignment = 256 * 1024;
2370 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002371 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002372 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002373 alignment = 4 * 1024;
2374 else
2375 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002376 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002377 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002378 if (INTEL_INFO(dev)->gen >= 9)
2379 alignment = 256 * 1024;
2380 else {
2381 /* pin() will align the object as required by fence */
2382 alignment = 0;
2383 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002384 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002385 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002386 case I915_FORMAT_MOD_Yf_TILED:
2387 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2388 "Y tiling bo slipped through, driver bug!\n"))
2389 return -EINVAL;
2390 alignment = 1 * 1024 * 1024;
2391 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002392 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002393 MISSING_CASE(fb->modifier[0]);
2394 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002395 }
2396
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002397 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2398 if (ret)
2399 return ret;
2400
Chris Wilson693db182013-03-05 14:52:39 +00002401 /* Note that the w/a also requires 64 PTE of padding following the
2402 * bo. We currently fill all unused PTE with the shadow page and so
2403 * we should always have valid PTE following the scanout preventing
2404 * the VT-d warning.
2405 */
2406 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2407 alignment = 256 * 1024;
2408
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002409 /*
2410 * Global gtt pte registers are special registers which actually forward
2411 * writes to a chunk of system memory. Which means that there is no risk
2412 * that the register values disappear as soon as we call
2413 * intel_runtime_pm_put(), so it is correct to wrap only the
2414 * pin/unpin/fence and not more.
2415 */
2416 intel_runtime_pm_get(dev_priv);
2417
Chris Wilsonce453d82011-02-21 14:43:56 +00002418 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002419 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002421 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002422 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423
2424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2425 * fence, whereas 965+ only requires a fence if using
2426 * framebuffer compression. For simplicity, we always install
2427 * a fence as the cost is not that onerous.
2428 */
Chris Wilson06d98132012-04-17 15:31:24 +01002429 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002430 if (ret)
2431 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002432
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002433 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002434
Chris Wilsonce453d82011-02-21 14:43:56 +00002435 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002436 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002437 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002438
2439err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002440 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002441err_interruptible:
2442 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002443 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002444 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002445}
2446
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002447static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2448 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002449{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002450 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002451 struct i915_ggtt_view view;
2452 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002453
Matt Roperebcdd392014-07-09 16:22:11 -07002454 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2455
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002456 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2457 WARN_ONCE(ret, "Couldn't get view from plane state!");
2458
Chris Wilson1690e1e2011-12-14 13:57:08 +01002459 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002460 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002461}
2462
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2464 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002465unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2466 unsigned int tiling_mode,
2467 unsigned int cpp,
2468 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469{
Chris Wilsonbc752862013-02-21 20:04:31 +00002470 if (tiling_mode != I915_TILING_NONE) {
2471 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002472
Chris Wilsonbc752862013-02-21 20:04:31 +00002473 tile_rows = *y / 8;
2474 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002475
Chris Wilsonbc752862013-02-21 20:04:31 +00002476 tiles = *x / (512/cpp);
2477 *x %= 512/cpp;
2478
2479 return tile_rows * pitch * 8 + tiles * 4096;
2480 } else {
2481 unsigned int offset;
2482
2483 offset = *y * pitch + *x * cpp;
2484 *y = 0;
2485 *x = (offset & 4095) / cpp;
2486 return offset & -4096;
2487 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002488}
2489
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002490static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002491{
2492 switch (format) {
2493 case DISPPLANE_8BPP:
2494 return DRM_FORMAT_C8;
2495 case DISPPLANE_BGRX555:
2496 return DRM_FORMAT_XRGB1555;
2497 case DISPPLANE_BGRX565:
2498 return DRM_FORMAT_RGB565;
2499 default:
2500 case DISPPLANE_BGRX888:
2501 return DRM_FORMAT_XRGB8888;
2502 case DISPPLANE_RGBX888:
2503 return DRM_FORMAT_XBGR8888;
2504 case DISPPLANE_BGRX101010:
2505 return DRM_FORMAT_XRGB2101010;
2506 case DISPPLANE_RGBX101010:
2507 return DRM_FORMAT_XBGR2101010;
2508 }
2509}
2510
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002511static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2512{
2513 switch (format) {
2514 case PLANE_CTL_FORMAT_RGB_565:
2515 return DRM_FORMAT_RGB565;
2516 default:
2517 case PLANE_CTL_FORMAT_XRGB_8888:
2518 if (rgb_order) {
2519 if (alpha)
2520 return DRM_FORMAT_ABGR8888;
2521 else
2522 return DRM_FORMAT_XBGR8888;
2523 } else {
2524 if (alpha)
2525 return DRM_FORMAT_ARGB8888;
2526 else
2527 return DRM_FORMAT_XRGB8888;
2528 }
2529 case PLANE_CTL_FORMAT_XRGB_2101010:
2530 if (rgb_order)
2531 return DRM_FORMAT_XBGR2101010;
2532 else
2533 return DRM_FORMAT_XRGB2101010;
2534 }
2535}
2536
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002537static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002538intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2539 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540{
2541 struct drm_device *dev = crtc->base.dev;
2542 struct drm_i915_gem_object *obj = NULL;
2543 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002544 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002545 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2546 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2547 PAGE_SIZE);
2548
2549 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Chris Wilsonff2652e2014-03-10 08:07:02 +00002551 if (plane_config->size == 0)
2552 return false;
2553
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
Damien Lespiau49af4492015-01-20 12:51:44 +00002561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002563 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
2572 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 return false;
2587}
2588
Matt Roperafd65eb2015-02-03 13:10:04 -08002589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002603static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606{
2607 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 struct drm_crtc *c;
2610 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612 struct drm_plane *primary = intel_crtc->base.primary;
2613 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614
Damien Lespiau2d140302015-02-05 17:22:18 +00002615 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 return;
2617
Daniel Vetterf6936e22015-03-26 12:17:05 +01002618 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 fb = &plane_config->fb->base;
2620 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002621 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622
Damien Lespiau2d140302015-02-05 17:22:18 +00002623 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624
2625 /*
2626 * Failed to alloc the obj, check to see if we should share
2627 * an fb with another CRTC instead
2628 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002629 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002630 i = to_intel_crtc(c);
2631
2632 if (c == &intel_crtc->base)
2633 continue;
2634
Matt Roper2ff8fde2014-07-08 07:50:07 -07002635 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002636 continue;
2637
Daniel Vetter88595ac2015-03-26 12:42:24 +01002638 fb = c->primary->fb;
2639 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002640 continue;
2641
Daniel Vetter88595ac2015-03-26 12:42:24 +01002642 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002643 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002644 drm_framebuffer_reference(fb);
2645 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002646 }
2647 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002648
2649 return;
2650
2651valid_fb:
2652 obj = intel_fb_obj(fb);
2653 if (obj->tiling_mode != I915_TILING_NONE)
2654 dev_priv->preserve_bios_swizzle = true;
2655
2656 primary->fb = fb;
2657 primary->state->crtc = &intel_crtc->base;
2658 primary->crtc = &intel_crtc->base;
2659 update_state_fb(primary);
2660 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002661}
2662
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002663static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2664 struct drm_framebuffer *fb,
2665 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002666{
2667 struct drm_device *dev = crtc->dev;
2668 struct drm_i915_private *dev_priv = dev->dev_private;
2669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002670 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002672 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002673 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302675 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002676
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002677 if (!intel_crtc->primary_enabled) {
2678 I915_WRITE(reg, 0);
2679 if (INTEL_INFO(dev)->gen >= 4)
2680 I915_WRITE(DSPSURF(plane), 0);
2681 else
2682 I915_WRITE(DSPADDR(plane), 0);
2683 POSTING_READ(reg);
2684 return;
2685 }
2686
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002687 obj = intel_fb_obj(fb);
2688 if (WARN_ON(obj == NULL))
2689 return;
2690
2691 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2692
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002693 dspcntr = DISPPLANE_GAMMA_ENABLE;
2694
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002695 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002696
2697 if (INTEL_INFO(dev)->gen < 4) {
2698 if (intel_crtc->pipe == PIPE_B)
2699 dspcntr |= DISPPLANE_SEL_PIPE_B;
2700
2701 /* pipesrc and dspsize control the size that is scaled from,
2702 * which should always be the user's requested size.
2703 */
2704 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002705 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2706 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002707 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002708 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2709 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002710 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2711 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002712 I915_WRITE(PRIMPOS(plane), 0);
2713 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002714 }
2715
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 switch (fb->pixel_format) {
2717 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002718 dspcntr |= DISPPLANE_8BPP;
2719 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 case DRM_FORMAT_XRGB1555:
2721 case DRM_FORMAT_ARGB1555:
2722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
2728 case DRM_FORMAT_ARGB8888:
2729 dspcntr |= DISPPLANE_BGRX888;
2730 break;
2731 case DRM_FORMAT_XBGR8888:
2732 case DRM_FORMAT_ABGR8888:
2733 dspcntr |= DISPPLANE_RGBX888;
2734 break;
2735 case DRM_FORMAT_XRGB2101010:
2736 case DRM_FORMAT_ARGB2101010:
2737 dspcntr |= DISPPLANE_BGRX101010;
2738 break;
2739 case DRM_FORMAT_XBGR2101010:
2740 case DRM_FORMAT_ABGR2101010:
2741 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002742 break;
2743 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002744 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002745 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002747 if (INTEL_INFO(dev)->gen >= 4 &&
2748 obj->tiling_mode != I915_TILING_NONE)
2749 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002750
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002751 if (IS_G4X(dev))
2752 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2753
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002755
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 if (INTEL_INFO(dev)->gen >= 4) {
2757 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002758 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002759 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002760 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 linear_offset -= intel_crtc->dspaddr_offset;
2762 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002763 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002764 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002765
Matt Roper8e7d6882015-01-21 16:35:41 -08002766 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302767 dspcntr |= DISPPLANE_ROTATE_180;
2768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002769 x += (intel_crtc->config->pipe_src_w - 1);
2770 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302771
2772 /* Finding the last pixel of the last line of the display
2773 data and adding to linear_offset*/
2774 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002775 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2776 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302777 }
2778
2779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002799 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002800 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002801 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002803 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002805
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002806 if (!intel_crtc->primary_enabled) {
2807 I915_WRITE(reg, 0);
2808 I915_WRITE(DSPSURF(plane), 0);
2809 POSTING_READ(reg);
2810 return;
2811 }
2812
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002813 obj = intel_fb_obj(fb);
2814 if (WARN_ON(obj == NULL))
2815 return;
2816
2817 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2818
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002819 dspcntr = DISPPLANE_GAMMA_ENABLE;
2820
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002821 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002822
2823 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2824 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2825
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 switch (fb->pixel_format) {
2827 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 dspcntr |= DISPPLANE_8BPP;
2829 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 case DRM_FORMAT_RGB565:
2831 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002833 case DRM_FORMAT_XRGB8888:
2834 case DRM_FORMAT_ARGB8888:
2835 dspcntr |= DISPPLANE_BGRX888;
2836 break;
2837 case DRM_FORMAT_XBGR8888:
2838 case DRM_FORMAT_ABGR8888:
2839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
2842 case DRM_FORMAT_ARGB2101010:
2843 dspcntr |= DISPPLANE_BGRX101010;
2844 break;
2845 case DRM_FORMAT_XBGR2101010:
2846 case DRM_FORMAT_ABGR2101010:
2847 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848 break;
2849 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002850 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851 }
2852
2853 if (obj->tiling_mode != I915_TILING_NONE)
2854 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002855
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002856 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002857 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858
Ville Syrjäläb98971272014-08-27 16:51:22 +03002859 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002860 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002861 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002862 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002863 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002864 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002865 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 dspcntr |= DISPPLANE_ROTATE_180;
2867
2868 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002869 x += (intel_crtc->config->pipe_src_w - 1);
2870 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302871
2872 /* Finding the last pixel of the last line of the display
2873 data and adding to linear_offset*/
2874 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002875 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2876 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302877 }
2878 }
2879
2880 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002882 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002883 I915_WRITE(DSPSURF(plane),
2884 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002885 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002886 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2887 } else {
2888 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2889 I915_WRITE(DSPLINOFF(plane), linear_offset);
2890 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892}
2893
Damien Lespiaub3218032015-02-27 11:15:18 +00002894u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2895 uint32_t pixel_format)
2896{
2897 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2898
2899 /*
2900 * The stride is either expressed as a multiple of 64 bytes
2901 * chunks for linear buffers or in number of tiles for tiled
2902 * buffers.
2903 */
2904 switch (fb_modifier) {
2905 case DRM_FORMAT_MOD_NONE:
2906 return 64;
2907 case I915_FORMAT_MOD_X_TILED:
2908 if (INTEL_INFO(dev)->gen == 2)
2909 return 128;
2910 return 512;
2911 case I915_FORMAT_MOD_Y_TILED:
2912 /* No need to check for old gens and Y tiling since this is
2913 * about the display engine and those will be blocked before
2914 * we get here.
2915 */
2916 return 128;
2917 case I915_FORMAT_MOD_Yf_TILED:
2918 if (bits_per_pixel == 8)
2919 return 64;
2920 else
2921 return 128;
2922 default:
2923 MISSING_CASE(fb_modifier);
2924 return 64;
2925 }
2926}
2927
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002928unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2929 struct drm_i915_gem_object *obj)
2930{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002931 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002932
2933 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002934 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002935
2936 return i915_gem_obj_ggtt_offset_view(obj, view);
2937}
2938
Damien Lespiau70d21f02013-07-03 21:06:04 +01002939static void skylake_update_primary_plane(struct drm_crtc *crtc,
2940 struct drm_framebuffer *fb,
2941 int x, int y)
2942{
2943 struct drm_device *dev = crtc->dev;
2944 struct drm_i915_private *dev_priv = dev->dev_private;
2945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002946 struct drm_i915_gem_object *obj;
2947 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002948 u32 plane_ctl, stride_div;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002949 unsigned long surf_addr;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002950
2951 if (!intel_crtc->primary_enabled) {
2952 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2953 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2954 POSTING_READ(PLANE_CTL(pipe, 0));
2955 return;
2956 }
2957
2958 plane_ctl = PLANE_CTL_ENABLE |
2959 PLANE_CTL_PIPE_GAMMA_ENABLE |
2960 PLANE_CTL_PIPE_CSC_ENABLE;
2961
2962 switch (fb->pixel_format) {
2963 case DRM_FORMAT_RGB565:
2964 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2965 break;
2966 case DRM_FORMAT_XRGB8888:
2967 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2968 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002969 case DRM_FORMAT_ARGB8888:
2970 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2971 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2972 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002973 case DRM_FORMAT_XBGR8888:
2974 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2975 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2976 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002977 case DRM_FORMAT_ABGR8888:
2978 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2979 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2980 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2981 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002982 case DRM_FORMAT_XRGB2101010:
2983 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2984 break;
2985 case DRM_FORMAT_XBGR2101010:
2986 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2987 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2988 break;
2989 default:
2990 BUG();
2991 }
2992
Daniel Vetter30af77c2015-02-10 17:16:11 +00002993 switch (fb->modifier[0]) {
2994 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002995 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002996 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002997 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002998 break;
2999 case I915_FORMAT_MOD_Y_TILED:
3000 plane_ctl |= PLANE_CTL_TILED_Y;
3001 break;
3002 case I915_FORMAT_MOD_Yf_TILED:
3003 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003004 break;
3005 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00003006 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003007 }
3008
3009 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08003010 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01003011 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003012
Damien Lespiaub3218032015-02-27 11:15:18 +00003013 obj = intel_fb_obj(fb);
3014 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3015 fb->pixel_format);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003016 surf_addr = intel_plane_obj_offset(to_intel_plane(crtc->primary), obj);
Damien Lespiaub3218032015-02-27 11:15:18 +00003017
Damien Lespiau70d21f02013-07-03 21:06:04 +01003018 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003019 I915_WRITE(PLANE_POS(pipe, 0), 0);
3020 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
3021 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003022 (intel_crtc->config->pipe_src_h - 1) << 16 |
3023 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00003024 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003025 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003026
3027 POSTING_READ(PLANE_SURF(pipe, 0));
3028}
3029
Jesse Barnes17638cd2011-06-24 12:19:23 -07003030/* Assume fb object is pinned & idle & fenced and just update base pointers */
3031static int
3032intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3033 int x, int y, enum mode_set_atomic state)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003037
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003038 if (dev_priv->display.disable_fbc)
3039 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003040
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003041 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3042
3043 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003044}
3045
Ville Syrjälä75147472014-11-24 18:28:11 +02003046static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003047{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003048 struct drm_crtc *crtc;
3049
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003050 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3052 enum plane plane = intel_crtc->plane;
3053
3054 intel_prepare_page_flip(dev, plane);
3055 intel_finish_page_flip_plane(dev, plane);
3056 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003057}
3058
3059static void intel_update_primary_planes(struct drm_device *dev)
3060{
3061 struct drm_i915_private *dev_priv = dev->dev_private;
3062 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003063
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003064 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3066
Rob Clark51fd3712013-11-19 12:10:12 -05003067 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003068 /*
3069 * FIXME: Once we have proper support for primary planes (and
3070 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003071 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003072 */
Matt Roperf4510a22014-04-01 15:22:40 -07003073 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003074 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003075 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003076 crtc->x,
3077 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003078 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003079 }
3080}
3081
Ville Syrjälä75147472014-11-24 18:28:11 +02003082void intel_prepare_reset(struct drm_device *dev)
3083{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003084 struct drm_i915_private *dev_priv = to_i915(dev);
3085 struct intel_crtc *crtc;
3086
Ville Syrjälä75147472014-11-24 18:28:11 +02003087 /* no reset support for gen2 */
3088 if (IS_GEN2(dev))
3089 return;
3090
3091 /* reset doesn't touch the display */
3092 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3093 return;
3094
3095 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003096
3097 /*
3098 * Disabling the crtcs gracefully seems nicer. Also the
3099 * g33 docs say we should at least disable all the planes.
3100 */
3101 for_each_intel_crtc(dev, crtc) {
3102 if (crtc->active)
3103 dev_priv->display.crtc_disable(&crtc->base);
3104 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003105}
3106
3107void intel_finish_reset(struct drm_device *dev)
3108{
3109 struct drm_i915_private *dev_priv = to_i915(dev);
3110
3111 /*
3112 * Flips in the rings will be nuked by the reset,
3113 * so complete all pending flips so that user space
3114 * will get its events and not get stuck.
3115 */
3116 intel_complete_page_flips(dev);
3117
3118 /* no reset support for gen2 */
3119 if (IS_GEN2(dev))
3120 return;
3121
3122 /* reset doesn't touch the display */
3123 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3124 /*
3125 * Flips in the rings have been nuked by the reset,
3126 * so update the base address of all primary
3127 * planes to the the last fb to make sure we're
3128 * showing the correct fb after a reset.
3129 */
3130 intel_update_primary_planes(dev);
3131 return;
3132 }
3133
3134 /*
3135 * The display has been reset as well,
3136 * so need a full re-initialization.
3137 */
3138 intel_runtime_pm_disable_interrupts(dev_priv);
3139 intel_runtime_pm_enable_interrupts(dev_priv);
3140
3141 intel_modeset_init_hw(dev);
3142
3143 spin_lock_irq(&dev_priv->irq_lock);
3144 if (dev_priv->display.hpd_irq_setup)
3145 dev_priv->display.hpd_irq_setup(dev);
3146 spin_unlock_irq(&dev_priv->irq_lock);
3147
3148 intel_modeset_setup_hw_state(dev, true);
3149
3150 intel_hpd_init(dev_priv);
3151
3152 drm_modeset_unlock_all(dev);
3153}
3154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003155static int
Chris Wilson14667a42012-04-03 17:58:35 +01003156intel_finish_fb(struct drm_framebuffer *old_fb)
3157{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003158 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003159 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3160 bool was_interruptible = dev_priv->mm.interruptible;
3161 int ret;
3162
Chris Wilson14667a42012-04-03 17:58:35 +01003163 /* Big Hammer, we also need to ensure that any pending
3164 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3165 * current scanout is retired before unpinning the old
3166 * framebuffer.
3167 *
3168 * This should only fail upon a hung GPU, in which case we
3169 * can safely continue.
3170 */
3171 dev_priv->mm.interruptible = false;
3172 ret = i915_gem_object_finish_gpu(obj);
3173 dev_priv->mm.interruptible = was_interruptible;
3174
3175 return ret;
3176}
3177
Chris Wilson7d5e3792014-03-04 13:15:08 +00003178static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3179{
3180 struct drm_device *dev = crtc->dev;
3181 struct drm_i915_private *dev_priv = dev->dev_private;
3182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003183 bool pending;
3184
3185 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3186 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3187 return false;
3188
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003189 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003190 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003191 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003192
3193 return pending;
3194}
3195
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003196static void intel_update_pipe_size(struct intel_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->base.dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 const struct drm_display_mode *adjusted_mode;
3201
3202 if (!i915.fastboot)
3203 return;
3204
3205 /*
3206 * Update pipe size and adjust fitter if needed: the reason for this is
3207 * that in compute_mode_changes we check the native mode (not the pfit
3208 * mode) to see if we can flip rather than do a full mode set. In the
3209 * fastboot case, we'll flip, but if we don't update the pipesrc and
3210 * pfit state, we'll end up with a big fb scanned out into the wrong
3211 * sized surface.
3212 *
3213 * To fix this properly, we need to hoist the checks up into
3214 * compute_mode_changes (or above), check the actual pfit state and
3215 * whether the platform allows pfit disable with pipe active, and only
3216 * then update the pipesrc and pfit state, even on the flip path.
3217 */
3218
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003219 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003220
3221 I915_WRITE(PIPESRC(crtc->pipe),
3222 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3223 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003224 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003225 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3226 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003227 I915_WRITE(PF_CTL(crtc->pipe), 0);
3228 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3229 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3230 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003231 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3232 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003233}
3234
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003235static void intel_fdi_normal_train(struct drm_crtc *crtc)
3236{
3237 struct drm_device *dev = crtc->dev;
3238 struct drm_i915_private *dev_priv = dev->dev_private;
3239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3240 int pipe = intel_crtc->pipe;
3241 u32 reg, temp;
3242
3243 /* enable normal train */
3244 reg = FDI_TX_CTL(pipe);
3245 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003246 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003247 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3248 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003249 } else {
3250 temp &= ~FDI_LINK_TRAIN_NONE;
3251 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003252 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003253 I915_WRITE(reg, temp);
3254
3255 reg = FDI_RX_CTL(pipe);
3256 temp = I915_READ(reg);
3257 if (HAS_PCH_CPT(dev)) {
3258 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3259 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3260 } else {
3261 temp &= ~FDI_LINK_TRAIN_NONE;
3262 temp |= FDI_LINK_TRAIN_NONE;
3263 }
3264 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3265
3266 /* wait one idle pattern time */
3267 POSTING_READ(reg);
3268 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003269
3270 /* IVB wants error correction enabled */
3271 if (IS_IVYBRIDGE(dev))
3272 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3273 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003274}
3275
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003276/* The FDI link training functions for ILK/Ibexpeak. */
3277static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3282 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003284
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003285 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003286 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003287
Adam Jacksone1a44742010-06-25 15:32:14 -04003288 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3289 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 reg = FDI_RX_IMR(pipe);
3291 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003292 temp &= ~FDI_RX_SYMBOL_LOCK;
3293 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003294 I915_WRITE(reg, temp);
3295 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003296 udelay(150);
3297
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 reg = FDI_TX_CTL(pipe);
3300 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003301 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003302 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 temp &= ~FDI_LINK_TRAIN_NONE;
3304 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003305 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003306
Chris Wilson5eddb702010-09-11 13:48:45 +01003307 reg = FDI_RX_CTL(pipe);
3308 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003309 temp &= ~FDI_LINK_TRAIN_NONE;
3310 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003311 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3312
3313 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003314 udelay(150);
3315
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003316 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003317 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3318 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3319 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003320
Chris Wilson5eddb702010-09-11 13:48:45 +01003321 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003322 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003324 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3325
3326 if ((temp & FDI_RX_BIT_LOCK)) {
3327 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003329 break;
3330 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003331 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003332 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334
3335 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 reg = FDI_TX_CTL(pipe);
3337 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003338 temp &= ~FDI_LINK_TRAIN_NONE;
3339 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003340 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341
Chris Wilson5eddb702010-09-11 13:48:45 +01003342 reg = FDI_RX_CTL(pipe);
3343 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344 temp &= ~FDI_LINK_TRAIN_NONE;
3345 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 I915_WRITE(reg, temp);
3347
3348 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003349 udelay(150);
3350
Chris Wilson5eddb702010-09-11 13:48:45 +01003351 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003352 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003353 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003354 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3355
3356 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003358 DRM_DEBUG_KMS("FDI train 2 done.\n");
3359 break;
3360 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003362 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364
3365 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003366
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367}
3368
Akshay Joshi0206e352011-08-16 15:34:10 -04003369static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3371 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3372 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3373 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3374};
3375
3376/* The FDI link training functions for SNB/Cougarpoint. */
3377static void gen6_fdi_link_train(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3382 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003383 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003384
Adam Jacksone1a44742010-06-25 15:32:14 -04003385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 I915_WRITE(reg, temp);
3392
3393 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003394 udelay(150);
3395
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 reg = FDI_TX_CTL(pipe);
3398 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003399 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003400 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 temp &= ~FDI_LINK_TRAIN_NONE;
3402 temp |= FDI_LINK_TRAIN_PATTERN_1;
3403 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3404 /* SNB-B */
3405 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Daniel Vetterd74cf322012-10-26 10:58:13 +02003408 I915_WRITE(FDI_RX_MISC(pipe),
3409 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3410
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 reg = FDI_RX_CTL(pipe);
3412 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413 if (HAS_PCH_CPT(dev)) {
3414 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3415 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3416 } else {
3417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
3419 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3421
3422 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 udelay(150);
3424
Akshay Joshi0206e352011-08-16 15:34:10 -04003425 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 reg = FDI_TX_CTL(pipe);
3427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3429 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp);
3431
3432 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 udelay(500);
3434
Sean Paulfa37d392012-03-02 12:53:39 -05003435 for (retry = 0; retry < 5; retry++) {
3436 reg = FDI_RX_IIR(pipe);
3437 temp = I915_READ(reg);
3438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439 if (temp & FDI_RX_BIT_LOCK) {
3440 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
3442 break;
3443 }
3444 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Sean Paulfa37d392012-03-02 12:53:39 -05003446 if (retry < 5)
3447 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
3449 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
3457 if (IS_GEN6(dev)) {
3458 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3459 /* SNB-B */
3460 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3461 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 if (HAS_PCH_CPT(dev)) {
3467 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3469 } else {
3470 temp &= ~FDI_LINK_TRAIN_NONE;
3471 temp |= FDI_LINK_TRAIN_PATTERN_2;
3472 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 I915_WRITE(reg, temp);
3474
3475 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003476 udelay(150);
3477
Akshay Joshi0206e352011-08-16 15:34:10 -04003478 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 reg = FDI_TX_CTL(pipe);
3480 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3482 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp);
3484
3485 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 udelay(500);
3487
Sean Paulfa37d392012-03-02 12:53:39 -05003488 for (retry = 0; retry < 5; retry++) {
3489 reg = FDI_RX_IIR(pipe);
3490 temp = I915_READ(reg);
3491 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3492 if (temp & FDI_RX_SYMBOL_LOCK) {
3493 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3494 DRM_DEBUG_KMS("FDI train 2 done.\n");
3495 break;
3496 }
3497 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 }
Sean Paulfa37d392012-03-02 12:53:39 -05003499 if (retry < 5)
3500 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501 }
3502 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504
3505 DRM_DEBUG_KMS("FDI train done.\n");
3506}
3507
Jesse Barnes357555c2011-04-28 15:09:55 -07003508/* Manual link training for Ivy Bridge A0 parts */
3509static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3510{
3511 struct drm_device *dev = crtc->dev;
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3514 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003515 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003516
3517 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3518 for train result */
3519 reg = FDI_RX_IMR(pipe);
3520 temp = I915_READ(reg);
3521 temp &= ~FDI_RX_SYMBOL_LOCK;
3522 temp &= ~FDI_RX_BIT_LOCK;
3523 I915_WRITE(reg, temp);
3524
3525 POSTING_READ(reg);
3526 udelay(150);
3527
Daniel Vetter01a415f2012-10-27 15:58:40 +02003528 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3529 I915_READ(FDI_RX_IIR(pipe)));
3530
Jesse Barnes139ccd32013-08-19 11:04:55 -07003531 /* Try each vswing and preemphasis setting twice before moving on */
3532 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3533 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003536 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3537 temp &= ~FDI_TX_ENABLE;
3538 I915_WRITE(reg, temp);
3539
3540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
3542 temp &= ~FDI_LINK_TRAIN_AUTO;
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp &= ~FDI_RX_ENABLE;
3545 I915_WRITE(reg, temp);
3546
3547 /* enable CPU FDI TX and PCH FDI RX */
3548 reg = FDI_TX_CTL(pipe);
3549 temp = I915_READ(reg);
3550 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003551 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003552 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003554 temp |= snb_b_fdi_train_param[j/2];
3555 temp |= FDI_COMPOSITE_SYNC;
3556 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3557
3558 I915_WRITE(FDI_RX_MISC(pipe),
3559 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3560
3561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
3563 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3564 temp |= FDI_COMPOSITE_SYNC;
3565 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3566
3567 POSTING_READ(reg);
3568 udelay(1); /* should be 0.5us */
3569
3570 for (i = 0; i < 4; i++) {
3571 reg = FDI_RX_IIR(pipe);
3572 temp = I915_READ(reg);
3573 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3574
3575 if (temp & FDI_RX_BIT_LOCK ||
3576 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3577 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3578 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3579 i);
3580 break;
3581 }
3582 udelay(1); /* should be 0.5us */
3583 }
3584 if (i == 4) {
3585 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3586 continue;
3587 }
3588
3589 /* Train 2 */
3590 reg = FDI_TX_CTL(pipe);
3591 temp = I915_READ(reg);
3592 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3593 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3594 I915_WRITE(reg, temp);
3595
3596 reg = FDI_RX_CTL(pipe);
3597 temp = I915_READ(reg);
3598 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3599 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003600 I915_WRITE(reg, temp);
3601
3602 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003603 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003604
Jesse Barnes139ccd32013-08-19 11:04:55 -07003605 for (i = 0; i < 4; i++) {
3606 reg = FDI_RX_IIR(pipe);
3607 temp = I915_READ(reg);
3608 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003609
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 if (temp & FDI_RX_SYMBOL_LOCK ||
3611 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3612 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3613 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3614 i);
3615 goto train_done;
3616 }
3617 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003618 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003619 if (i == 4)
3620 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003621 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003622
Jesse Barnes139ccd32013-08-19 11:04:55 -07003623train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003624 DRM_DEBUG_KMS("FDI train done.\n");
3625}
3626
Daniel Vetter88cefb62012-08-12 19:27:14 +02003627static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003628{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003629 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003631 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003632 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003633
Jesse Barnesc64e3112010-09-10 11:27:03 -07003634
Jesse Barnes0e23b992010-09-10 11:10:00 -07003635 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003636 reg = FDI_RX_CTL(pipe);
3637 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003638 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003639 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003640 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003641 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3642
3643 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003644 udelay(200);
3645
3646 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003647 temp = I915_READ(reg);
3648 I915_WRITE(reg, temp | FDI_PCDCLK);
3649
3650 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003651 udelay(200);
3652
Paulo Zanoni20749732012-11-23 15:30:38 -02003653 /* Enable CPU FDI TX PLL, always on for Ironlake */
3654 reg = FDI_TX_CTL(pipe);
3655 temp = I915_READ(reg);
3656 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3657 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003658
Paulo Zanoni20749732012-11-23 15:30:38 -02003659 POSTING_READ(reg);
3660 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003661 }
3662}
3663
Daniel Vetter88cefb62012-08-12 19:27:14 +02003664static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3665{
3666 struct drm_device *dev = intel_crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668 int pipe = intel_crtc->pipe;
3669 u32 reg, temp;
3670
3671 /* Switch from PCDclk to Rawclk */
3672 reg = FDI_RX_CTL(pipe);
3673 temp = I915_READ(reg);
3674 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3675
3676 /* Disable CPU FDI TX PLL */
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3680
3681 POSTING_READ(reg);
3682 udelay(100);
3683
3684 reg = FDI_RX_CTL(pipe);
3685 temp = I915_READ(reg);
3686 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3687
3688 /* Wait for the clocks to turn off. */
3689 POSTING_READ(reg);
3690 udelay(100);
3691}
3692
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003693static void ironlake_fdi_disable(struct drm_crtc *crtc)
3694{
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698 int pipe = intel_crtc->pipe;
3699 u32 reg, temp;
3700
3701 /* disable CPU FDI tx and PCH FDI rx */
3702 reg = FDI_TX_CTL(pipe);
3703 temp = I915_READ(reg);
3704 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3705 POSTING_READ(reg);
3706
3707 reg = FDI_RX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003710 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003711 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3712
3713 POSTING_READ(reg);
3714 udelay(100);
3715
3716 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003717 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003718 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003719
3720 /* still set train pattern 1 */
3721 reg = FDI_TX_CTL(pipe);
3722 temp = I915_READ(reg);
3723 temp &= ~FDI_LINK_TRAIN_NONE;
3724 temp |= FDI_LINK_TRAIN_PATTERN_1;
3725 I915_WRITE(reg, temp);
3726
3727 reg = FDI_RX_CTL(pipe);
3728 temp = I915_READ(reg);
3729 if (HAS_PCH_CPT(dev)) {
3730 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3731 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3732 } else {
3733 temp &= ~FDI_LINK_TRAIN_NONE;
3734 temp |= FDI_LINK_TRAIN_PATTERN_1;
3735 }
3736 /* BPC in FDI rx is consistent with that in PIPECONF */
3737 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003738 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003739 I915_WRITE(reg, temp);
3740
3741 POSTING_READ(reg);
3742 udelay(100);
3743}
3744
Chris Wilson5dce5b932014-01-20 10:17:36 +00003745bool intel_has_pending_fb_unpin(struct drm_device *dev)
3746{
3747 struct intel_crtc *crtc;
3748
3749 /* Note that we don't need to be called with mode_config.lock here
3750 * as our list of CRTC objects is static for the lifetime of the
3751 * device and so cannot disappear as we iterate. Similarly, we can
3752 * happily treat the predicates as racy, atomic checks as userspace
3753 * cannot claim and pin a new fb without at least acquring the
3754 * struct_mutex and so serialising with us.
3755 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003756 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003757 if (atomic_read(&crtc->unpin_work_count) == 0)
3758 continue;
3759
3760 if (crtc->unpin_work)
3761 intel_wait_for_vblank(dev, crtc->pipe);
3762
3763 return true;
3764 }
3765
3766 return false;
3767}
3768
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003769static void page_flip_completed(struct intel_crtc *intel_crtc)
3770{
3771 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3772 struct intel_unpin_work *work = intel_crtc->unpin_work;
3773
3774 /* ensure that the unpin work is consistent wrt ->pending. */
3775 smp_rmb();
3776 intel_crtc->unpin_work = NULL;
3777
3778 if (work->event)
3779 drm_send_vblank_event(intel_crtc->base.dev,
3780 intel_crtc->pipe,
3781 work->event);
3782
3783 drm_crtc_vblank_put(&intel_crtc->base);
3784
3785 wake_up_all(&dev_priv->pending_flip_queue);
3786 queue_work(dev_priv->wq, &work->work);
3787
3788 trace_i915_flip_complete(intel_crtc->plane,
3789 work->pending_flip_obj);
3790}
3791
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003792void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003793{
Chris Wilson0f911282012-04-17 10:05:38 +01003794 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003796
Daniel Vetter2c10d572012-12-20 21:24:07 +01003797 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003798 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3799 !intel_crtc_has_pending_flip(crtc),
3800 60*HZ) == 0)) {
3801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003802
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003803 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003804 if (intel_crtc->unpin_work) {
3805 WARN_ONCE(1, "Removing stuck page flip\n");
3806 page_flip_completed(intel_crtc);
3807 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003808 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003809 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003810
Chris Wilson975d5682014-08-20 13:13:34 +01003811 if (crtc->primary->fb) {
3812 mutex_lock(&dev->struct_mutex);
3813 intel_finish_fb(crtc->primary->fb);
3814 mutex_unlock(&dev->struct_mutex);
3815 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003816}
3817
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003818/* Program iCLKIP clock to the desired frequency */
3819static void lpt_program_iclkip(struct drm_crtc *crtc)
3820{
3821 struct drm_device *dev = crtc->dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003823 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003824 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3825 u32 temp;
3826
Daniel Vetter09153002012-12-12 14:06:44 +01003827 mutex_lock(&dev_priv->dpio_lock);
3828
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003829 /* It is necessary to ungate the pixclk gate prior to programming
3830 * the divisors, and gate it back when it is done.
3831 */
3832 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3833
3834 /* Disable SSCCTL */
3835 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003836 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3837 SBI_SSCCTL_DISABLE,
3838 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003839
3840 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003841 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003842 auxdiv = 1;
3843 divsel = 0x41;
3844 phaseinc = 0x20;
3845 } else {
3846 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003847 * but the adjusted_mode->crtc_clock in in KHz. To get the
3848 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003849 * convert the virtual clock precision to KHz here for higher
3850 * precision.
3851 */
3852 u32 iclk_virtual_root_freq = 172800 * 1000;
3853 u32 iclk_pi_range = 64;
3854 u32 desired_divisor, msb_divisor_value, pi_value;
3855
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003856 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003857 msb_divisor_value = desired_divisor / iclk_pi_range;
3858 pi_value = desired_divisor % iclk_pi_range;
3859
3860 auxdiv = 0;
3861 divsel = msb_divisor_value - 2;
3862 phaseinc = pi_value;
3863 }
3864
3865 /* This should not happen with any sane values */
3866 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3867 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3868 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3869 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3870
3871 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003872 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003873 auxdiv,
3874 divsel,
3875 phasedir,
3876 phaseinc);
3877
3878 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003879 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003880 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3881 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3882 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3883 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3884 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3885 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003886 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003887
3888 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003889 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003890 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3891 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003892 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003893
3894 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003895 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003896 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003897 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003898
3899 /* Wait for initialization time */
3900 udelay(24);
3901
3902 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003903
3904 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003905}
3906
Daniel Vetter275f01b22013-05-03 11:49:47 +02003907static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3908 enum pipe pch_transcoder)
3909{
3910 struct drm_device *dev = crtc->base.dev;
3911 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003912 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003913
3914 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3915 I915_READ(HTOTAL(cpu_transcoder)));
3916 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3917 I915_READ(HBLANK(cpu_transcoder)));
3918 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3919 I915_READ(HSYNC(cpu_transcoder)));
3920
3921 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3922 I915_READ(VTOTAL(cpu_transcoder)));
3923 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3924 I915_READ(VBLANK(cpu_transcoder)));
3925 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3926 I915_READ(VSYNC(cpu_transcoder)));
3927 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3928 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3929}
3930
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003931static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003932{
3933 struct drm_i915_private *dev_priv = dev->dev_private;
3934 uint32_t temp;
3935
3936 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003937 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003938 return;
3939
3940 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3941 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3942
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003943 temp &= ~FDI_BC_BIFURCATION_SELECT;
3944 if (enable)
3945 temp |= FDI_BC_BIFURCATION_SELECT;
3946
3947 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003948 I915_WRITE(SOUTH_CHICKEN1, temp);
3949 POSTING_READ(SOUTH_CHICKEN1);
3950}
3951
3952static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3953{
3954 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003955
3956 switch (intel_crtc->pipe) {
3957 case PIPE_A:
3958 break;
3959 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003961 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003962 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003963 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003964
3965 break;
3966 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003967 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003968
3969 break;
3970 default:
3971 BUG();
3972 }
3973}
3974
Jesse Barnesf67a5592011-01-05 10:31:48 -08003975/*
3976 * Enable PCH resources required for PCH ports:
3977 * - PCH PLLs
3978 * - FDI training & RX/TX
3979 * - update transcoder timings
3980 * - DP transcoding bits
3981 * - transcoder
3982 */
3983static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003984{
3985 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003986 struct drm_i915_private *dev_priv = dev->dev_private;
3987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3988 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003989 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003990
Daniel Vetterab9412b2013-05-03 11:49:46 +02003991 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003992
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003993 if (IS_IVYBRIDGE(dev))
3994 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3995
Daniel Vettercd986ab2012-10-26 10:58:12 +02003996 /* Write the TU size bits before fdi link training, so that error
3997 * detection works. */
3998 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3999 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4000
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004001 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004002 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004003
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004004 /* We need to program the right clock selection before writing the pixel
4005 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004006 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004007 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004008
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004009 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004010 temp |= TRANS_DPLL_ENABLE(pipe);
4011 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004012 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004013 temp |= sel;
4014 else
4015 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004016 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004017 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004018
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004019 /* XXX: pch pll's can be enabled any time before we enable the PCH
4020 * transcoder, and we actually should do this to not upset any PCH
4021 * transcoder that already use the clock when we share it.
4022 *
4023 * Note that enable_shared_dpll tries to do the right thing, but
4024 * get_shared_dpll unconditionally resets the pll - we need that to have
4025 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004026 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004027
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004028 /* set transcoder timing, panel must allow it */
4029 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004031
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004032 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004033
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004034 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004035 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004036 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004037 reg = TRANS_DP_CTL(pipe);
4038 temp = I915_READ(reg);
4039 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004040 TRANS_DP_SYNC_MASK |
4041 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 temp |= (TRANS_DP_OUTPUT_ENABLE |
4043 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004044 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004045
4046 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004047 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004048 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004049 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004050
4051 switch (intel_trans_dp_port_sel(crtc)) {
4052 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004053 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004054 break;
4055 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004056 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004057 break;
4058 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004059 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004060 break;
4061 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004062 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004063 }
4064
Chris Wilson5eddb702010-09-11 13:48:45 +01004065 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004066 }
4067
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004068 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004069}
4070
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004071static void lpt_pch_enable(struct drm_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004076 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004077
Daniel Vetterab9412b2013-05-03 11:49:46 +02004078 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004079
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004080 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004081
Paulo Zanoni0540e482012-10-31 18:12:40 -02004082 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004083 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004084
Paulo Zanoni937bb612012-10-31 18:12:47 -02004085 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004086}
4087
Daniel Vetter716c2e52014-06-25 22:02:02 +03004088void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004089{
Daniel Vettere2b78262013-06-07 23:10:03 +02004090 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004091
4092 if (pll == NULL)
4093 return;
4094
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004095 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004096 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004097 return;
4098 }
4099
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004100 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4101 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004102 WARN_ON(pll->on);
4103 WARN_ON(pll->active);
4104 }
4105
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004106 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004107}
4108
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004109struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4110 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004111{
Daniel Vettere2b78262013-06-07 23:10:03 +02004112 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004113 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004114 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004115
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004116 if (HAS_PCH_IBX(dev_priv->dev)) {
4117 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004118 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004119 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004120
Daniel Vetter46edb022013-06-05 13:34:12 +02004121 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4122 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004123
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004124 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004125
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004126 goto found;
4127 }
4128
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004129 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4130 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004131
4132 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004133 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004134 continue;
4135
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004136 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004137 &pll->new_config->hw_state,
4138 sizeof(pll->new_config->hw_state)) == 0) {
4139 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004140 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004141 pll->new_config->crtc_mask,
4142 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004143 goto found;
4144 }
4145 }
4146
4147 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004148 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4149 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004150 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004151 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4152 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004153 goto found;
4154 }
4155 }
4156
4157 return NULL;
4158
4159found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004160 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004161 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004162
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004163 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004164 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4165 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004166
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004167 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004168
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004169 return pll;
4170}
4171
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004172/**
4173 * intel_shared_dpll_start_config - start a new PLL staged config
4174 * @dev_priv: DRM device
4175 * @clear_pipes: mask of pipes that will have their PLLs freed
4176 *
4177 * Starts a new PLL staged config, copying the current config but
4178 * releasing the references of pipes specified in clear_pipes.
4179 */
4180static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4181 unsigned clear_pipes)
4182{
4183 struct intel_shared_dpll *pll;
4184 enum intel_dpll_id i;
4185
4186 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4187 pll = &dev_priv->shared_dplls[i];
4188
4189 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4190 GFP_KERNEL);
4191 if (!pll->new_config)
4192 goto cleanup;
4193
4194 pll->new_config->crtc_mask &= ~clear_pipes;
4195 }
4196
4197 return 0;
4198
4199cleanup:
4200 while (--i >= 0) {
4201 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004202 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004203 pll->new_config = NULL;
4204 }
4205
4206 return -ENOMEM;
4207}
4208
4209static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4210{
4211 struct intel_shared_dpll *pll;
4212 enum intel_dpll_id i;
4213
4214 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4215 pll = &dev_priv->shared_dplls[i];
4216
4217 WARN_ON(pll->new_config == &pll->config);
4218
4219 pll->config = *pll->new_config;
4220 kfree(pll->new_config);
4221 pll->new_config = NULL;
4222 }
4223}
4224
4225static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4226{
4227 struct intel_shared_dpll *pll;
4228 enum intel_dpll_id i;
4229
4230 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4231 pll = &dev_priv->shared_dplls[i];
4232
4233 WARN_ON(pll->new_config == &pll->config);
4234
4235 kfree(pll->new_config);
4236 pll->new_config = NULL;
4237 }
4238}
4239
Daniel Vettera1520312013-05-03 11:49:50 +02004240static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004241{
4242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004243 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004244 u32 temp;
4245
4246 temp = I915_READ(dslreg);
4247 udelay(500);
4248 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004249 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004250 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004251 }
4252}
4253
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004254static void skylake_pfit_enable(struct intel_crtc *crtc)
4255{
4256 struct drm_device *dev = crtc->base.dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258 int pipe = crtc->pipe;
4259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004260 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004261 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004262 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4263 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004264 }
4265}
4266
Jesse Barnesb074cec2013-04-25 12:55:02 -07004267static void ironlake_pfit_enable(struct intel_crtc *crtc)
4268{
4269 struct drm_device *dev = crtc->base.dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 int pipe = crtc->pipe;
4272
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004273 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004274 /* Force use of hard-coded filter coefficients
4275 * as some pre-programmed values are broken,
4276 * e.g. x201.
4277 */
4278 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4279 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4280 PF_PIPE_SEL_IVB(pipe));
4281 else
4282 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004283 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4284 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004285 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004286}
4287
Matt Roper4a3b8762014-12-23 10:41:51 -08004288static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004289{
4290 struct drm_device *dev = crtc->dev;
4291 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004292 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004293 struct intel_plane *intel_plane;
4294
Matt Roperaf2b6532014-04-01 15:22:32 -07004295 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4296 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004297 if (intel_plane->pipe == pipe)
4298 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004299 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004300}
4301
Matt Roper0d703d42015-03-04 10:49:04 -08004302/*
4303 * Disable a plane internally without actually modifying the plane's state.
4304 * This will allow us to easily restore the plane later by just reprogramming
4305 * its state.
4306 */
4307static void disable_plane_internal(struct drm_plane *plane)
4308{
4309 struct intel_plane *intel_plane = to_intel_plane(plane);
4310 struct drm_plane_state *state =
4311 plane->funcs->atomic_duplicate_state(plane);
4312 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4313
4314 intel_state->visible = false;
4315 intel_plane->commit_plane(plane, intel_state);
4316
4317 intel_plane_destroy_state(plane, state);
4318}
4319
Matt Roper4a3b8762014-12-23 10:41:51 -08004320static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004321{
4322 struct drm_device *dev = crtc->dev;
4323 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004324 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004325 struct intel_plane *intel_plane;
4326
Matt Roperaf2b6532014-04-01 15:22:32 -07004327 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4328 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004329 if (plane->fb && intel_plane->pipe == pipe)
4330 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004331 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004332}
4333
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004334void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004335{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004336 struct drm_device *dev = crtc->base.dev;
4337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004338
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004339 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004340 return;
4341
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004342 /* We can only enable IPS after we enable a plane and wait for a vblank */
4343 intel_wait_for_vblank(dev, crtc->pipe);
4344
Paulo Zanonid77e4532013-09-24 13:52:55 -03004345 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004346 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004347 mutex_lock(&dev_priv->rps.hw_lock);
4348 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4349 mutex_unlock(&dev_priv->rps.hw_lock);
4350 /* Quoting Art Runyan: "its not safe to expect any particular
4351 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004352 * mailbox." Moreover, the mailbox may return a bogus state,
4353 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004354 */
4355 } else {
4356 I915_WRITE(IPS_CTL, IPS_ENABLE);
4357 /* The bit only becomes 1 in the next vblank, so this wait here
4358 * is essentially intel_wait_for_vblank. If we don't have this
4359 * and don't wait for vblanks until the end of crtc_enable, then
4360 * the HW state readout code will complain that the expected
4361 * IPS_CTL value is not the one we read. */
4362 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4363 DRM_ERROR("Timed out waiting for IPS enable\n");
4364 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004365}
4366
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004367void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004368{
4369 struct drm_device *dev = crtc->base.dev;
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004372 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004373 return;
4374
4375 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004376 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004377 mutex_lock(&dev_priv->rps.hw_lock);
4378 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4379 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004380 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4381 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4382 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004383 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004384 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004385 POSTING_READ(IPS_CTL);
4386 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004387
4388 /* We need to wait for a vblank before we can disable the plane. */
4389 intel_wait_for_vblank(dev, crtc->pipe);
4390}
4391
4392/** Loads the palette/gamma unit for the CRTC with the prepared values */
4393static void intel_crtc_load_lut(struct drm_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->dev;
4396 struct drm_i915_private *dev_priv = dev->dev_private;
4397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4398 enum pipe pipe = intel_crtc->pipe;
4399 int palreg = PALETTE(pipe);
4400 int i;
4401 bool reenable_ips = false;
4402
4403 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004404 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004405 return;
4406
4407 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004408 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004409 assert_dsi_pll_enabled(dev_priv);
4410 else
4411 assert_pll_enabled(dev_priv, pipe);
4412 }
4413
4414 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304415 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004416 palreg = LGC_PALETTE(pipe);
4417
4418 /* Workaround : Do not read or write the pipe palette/gamma data while
4419 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4420 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004421 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004422 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4423 GAMMA_MODE_MODE_SPLIT)) {
4424 hsw_disable_ips(intel_crtc);
4425 reenable_ips = true;
4426 }
4427
4428 for (i = 0; i < 256; i++) {
4429 I915_WRITE(palreg + 4 * i,
4430 (intel_crtc->lut_r[i] << 16) |
4431 (intel_crtc->lut_g[i] << 8) |
4432 intel_crtc->lut_b[i]);
4433 }
4434
4435 if (reenable_ips)
4436 hsw_enable_ips(intel_crtc);
4437}
4438
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004439static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4440{
4441 if (!enable && intel_crtc->overlay) {
4442 struct drm_device *dev = intel_crtc->base.dev;
4443 struct drm_i915_private *dev_priv = dev->dev_private;
4444
4445 mutex_lock(&dev->struct_mutex);
4446 dev_priv->mm.interruptible = false;
4447 (void) intel_overlay_switch_off(intel_crtc->overlay);
4448 dev_priv->mm.interruptible = true;
4449 mutex_unlock(&dev->struct_mutex);
4450 }
4451
4452 /* Let userspace switch the overlay on again. In most cases userspace
4453 * has to recompute where to put it anyway.
4454 */
4455}
4456
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004457static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004458{
4459 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4461 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004462
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004463 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004464 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004465 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004466 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004467
4468 hsw_enable_ips(intel_crtc);
4469
4470 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004471 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004472 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004473
4474 /*
4475 * FIXME: Once we grow proper nuclear flip support out of this we need
4476 * to compute the mask of flip planes precisely. For the time being
4477 * consider this a flip from a NULL plane.
4478 */
4479 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004480}
4481
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004482static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004483{
4484 struct drm_device *dev = crtc->dev;
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4487 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004488
4489 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004490
Paulo Zanonie35fef22015-02-09 14:46:29 -02004491 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004492 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004493
4494 hsw_disable_ips(intel_crtc);
4495
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004496 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004497 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004498 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004499 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004500
Daniel Vetterf99d7062014-06-19 16:01:59 +02004501 /*
4502 * FIXME: Once we grow proper nuclear flip support out of this we need
4503 * to compute the mask of flip planes precisely. For the time being
4504 * consider this a flip to a NULL plane.
4505 */
4506 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004507}
4508
Jesse Barnesf67a5592011-01-05 10:31:48 -08004509static void ironlake_crtc_enable(struct drm_crtc *crtc)
4510{
4511 struct drm_device *dev = crtc->dev;
4512 struct drm_i915_private *dev_priv = dev->dev_private;
4513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004514 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004515 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004516
Matt Roper83d65732015-02-25 13:12:16 -08004517 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004518
Jesse Barnesf67a5592011-01-05 10:31:48 -08004519 if (intel_crtc->active)
4520 return;
4521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004522 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004523 intel_prepare_shared_dpll(intel_crtc);
4524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004525 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304526 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004527
4528 intel_set_pipe_timings(intel_crtc);
4529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004530 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004531 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004533 }
4534
4535 ironlake_set_pipeconf(crtc);
4536
Jesse Barnesf67a5592011-01-05 10:31:48 -08004537 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004538
Daniel Vettera72e4c92014-09-30 10:56:47 +02004539 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4540 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004541
Daniel Vetterf6736a12013-06-05 13:34:30 +02004542 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004543 if (encoder->pre_enable)
4544 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004545
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004546 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004547 /* Note: FDI PLL enabling _must_ be done before we enable the
4548 * cpu pipes, hence this is separate from all the other fdi/pch
4549 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004550 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004551 } else {
4552 assert_fdi_tx_disabled(dev_priv, pipe);
4553 assert_fdi_rx_disabled(dev_priv, pipe);
4554 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004555
Jesse Barnesb074cec2013-04-25 12:55:02 -07004556 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004557
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004558 /*
4559 * On ILK+ LUT must be loaded before the pipe is running but with
4560 * clocks enabled
4561 */
4562 intel_crtc_load_lut(crtc);
4563
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004564 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004565 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004567 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004568 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004569
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004570 assert_vblank_disabled(crtc);
4571 drm_crtc_vblank_on(crtc);
4572
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004573 for_each_encoder_on_crtc(dev, crtc, encoder)
4574 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004575
4576 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004577 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004578
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004579 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004580}
4581
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004582/* IPS only exists on ULT machines and is tied to pipe A. */
4583static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4584{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004585 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004586}
4587
Paulo Zanonie4916942013-09-20 16:21:19 -03004588/*
4589 * This implements the workaround described in the "notes" section of the mode
4590 * set sequence documentation. When going from no pipes or single pipe to
4591 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4592 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4593 */
4594static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4595{
4596 struct drm_device *dev = crtc->base.dev;
4597 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4598
4599 /* We want to get the other_active_crtc only if there's only 1 other
4600 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004601 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004602 if (!crtc_it->active || crtc_it == crtc)
4603 continue;
4604
4605 if (other_active_crtc)
4606 return;
4607
4608 other_active_crtc = crtc_it;
4609 }
4610 if (!other_active_crtc)
4611 return;
4612
4613 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4614 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4615}
4616
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004617static void haswell_crtc_enable(struct drm_crtc *crtc)
4618{
4619 struct drm_device *dev = crtc->dev;
4620 struct drm_i915_private *dev_priv = dev->dev_private;
4621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4622 struct intel_encoder *encoder;
4623 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004624
Matt Roper83d65732015-02-25 13:12:16 -08004625 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004626
4627 if (intel_crtc->active)
4628 return;
4629
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004630 if (intel_crtc_to_shared_dpll(intel_crtc))
4631 intel_enable_shared_dpll(intel_crtc);
4632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004633 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304634 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004635
4636 intel_set_pipe_timings(intel_crtc);
4637
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004638 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4639 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4640 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004641 }
4642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004643 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004644 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004645 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004646 }
4647
4648 haswell_set_pipeconf(crtc);
4649
4650 intel_set_pipe_csc(crtc);
4651
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004652 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004653
Daniel Vettera72e4c92014-09-30 10:56:47 +02004654 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004655 for_each_encoder_on_crtc(dev, crtc, encoder)
4656 if (encoder->pre_enable)
4657 encoder->pre_enable(encoder);
4658
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004659 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004660 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4661 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004662 dev_priv->display.fdi_link_train(crtc);
4663 }
4664
Paulo Zanoni1f544382012-10-24 11:32:00 -02004665 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004666
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004667 if (IS_SKYLAKE(dev))
4668 skylake_pfit_enable(intel_crtc);
4669 else
4670 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004671
4672 /*
4673 * On ILK+ LUT must be loaded before the pipe is running but with
4674 * clocks enabled
4675 */
4676 intel_crtc_load_lut(crtc);
4677
Paulo Zanoni1f544382012-10-24 11:32:00 -02004678 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004679 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004680
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004681 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004682 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004684 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004685 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004686
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004687 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004688 intel_ddi_set_vc_payload_alloc(crtc, true);
4689
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004690 assert_vblank_disabled(crtc);
4691 drm_crtc_vblank_on(crtc);
4692
Jani Nikula8807e552013-08-30 19:40:32 +03004693 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004694 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004695 intel_opregion_notify_encoder(encoder, true);
4696 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004697
Paulo Zanonie4916942013-09-20 16:21:19 -03004698 /* If we change the relative order between pipe/planes enabling, we need
4699 * to change the workaround. */
4700 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004701 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004702}
4703
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004704static void skylake_pfit_disable(struct intel_crtc *crtc)
4705{
4706 struct drm_device *dev = crtc->base.dev;
4707 struct drm_i915_private *dev_priv = dev->dev_private;
4708 int pipe = crtc->pipe;
4709
4710 /* To avoid upsetting the power well on haswell only disable the pfit if
4711 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004712 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004713 I915_WRITE(PS_CTL(pipe), 0);
4714 I915_WRITE(PS_WIN_POS(pipe), 0);
4715 I915_WRITE(PS_WIN_SZ(pipe), 0);
4716 }
4717}
4718
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004719static void ironlake_pfit_disable(struct intel_crtc *crtc)
4720{
4721 struct drm_device *dev = crtc->base.dev;
4722 struct drm_i915_private *dev_priv = dev->dev_private;
4723 int pipe = crtc->pipe;
4724
4725 /* To avoid upsetting the power well on haswell only disable the pfit if
4726 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004727 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004728 I915_WRITE(PF_CTL(pipe), 0);
4729 I915_WRITE(PF_WIN_POS(pipe), 0);
4730 I915_WRITE(PF_WIN_SZ(pipe), 0);
4731 }
4732}
4733
Jesse Barnes6be4a602010-09-10 10:26:01 -07004734static void ironlake_crtc_disable(struct drm_crtc *crtc)
4735{
4736 struct drm_device *dev = crtc->dev;
4737 struct drm_i915_private *dev_priv = dev->dev_private;
4738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004739 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004740 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004741 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004742
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004743 if (!intel_crtc->active)
4744 return;
4745
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004746 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004747
Daniel Vetterea9d7582012-07-10 10:42:52 +02004748 for_each_encoder_on_crtc(dev, crtc, encoder)
4749 encoder->disable(encoder);
4750
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004751 drm_crtc_vblank_off(crtc);
4752 assert_vblank_disabled(crtc);
4753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004754 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004755 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004756
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004757 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004758
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004759 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004760
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004761 for_each_encoder_on_crtc(dev, crtc, encoder)
4762 if (encoder->post_disable)
4763 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004764
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004765 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004766 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004767
Daniel Vetterd925c592013-06-05 13:34:04 +02004768 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004769
Daniel Vetterd925c592013-06-05 13:34:04 +02004770 if (HAS_PCH_CPT(dev)) {
4771 /* disable TRANS_DP_CTL */
4772 reg = TRANS_DP_CTL(pipe);
4773 temp = I915_READ(reg);
4774 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4775 TRANS_DP_PORT_SEL_MASK);
4776 temp |= TRANS_DP_PORT_SEL_NONE;
4777 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004778
Daniel Vetterd925c592013-06-05 13:34:04 +02004779 /* disable DPLL_SEL */
4780 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004781 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004782 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004783 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004784
4785 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004786 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004787
4788 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004789 }
4790
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004791 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004792 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004793
4794 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004795 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004796 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004797}
4798
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004799static void haswell_crtc_disable(struct drm_crtc *crtc)
4800{
4801 struct drm_device *dev = crtc->dev;
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4804 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004805 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004806
4807 if (!intel_crtc->active)
4808 return;
4809
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004810 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004811
Jani Nikula8807e552013-08-30 19:40:32 +03004812 for_each_encoder_on_crtc(dev, crtc, encoder) {
4813 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004814 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004815 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004816
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004817 drm_crtc_vblank_off(crtc);
4818 assert_vblank_disabled(crtc);
4819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004821 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4822 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004823 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004826 intel_ddi_set_vc_payload_alloc(crtc, false);
4827
Paulo Zanoniad80a812012-10-24 16:06:19 -02004828 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004829
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004830 if (IS_SKYLAKE(dev))
4831 skylake_pfit_disable(intel_crtc);
4832 else
4833 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004834
Paulo Zanoni1f544382012-10-24 11:32:00 -02004835 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004838 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004839 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004840 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004841
Imre Deak97b040a2014-06-25 22:01:50 +03004842 for_each_encoder_on_crtc(dev, crtc, encoder)
4843 if (encoder->post_disable)
4844 encoder->post_disable(encoder);
4845
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004846 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004847 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004848
4849 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004850 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004851 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004852
4853 if (intel_crtc_to_shared_dpll(intel_crtc))
4854 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004855}
4856
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004857static void ironlake_crtc_off(struct drm_crtc *crtc)
4858{
4859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004860 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004861}
4862
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004863
Jesse Barnes2dd24552013-04-25 12:55:01 -07004864static void i9xx_pfit_enable(struct intel_crtc *crtc)
4865{
4866 struct drm_device *dev = crtc->base.dev;
4867 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004869
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004870 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004871 return;
4872
Daniel Vetterc0b03412013-05-28 12:05:54 +02004873 /*
4874 * The panel fitter should only be adjusted whilst the pipe is disabled,
4875 * according to register description and PRM.
4876 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004877 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4878 assert_pipe_disabled(dev_priv, crtc->pipe);
4879
Jesse Barnesb074cec2013-04-25 12:55:02 -07004880 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4881 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004882
4883 /* Border color in case we don't scale up to the full screen. Black by
4884 * default, change to something else for debugging. */
4885 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004886}
4887
Dave Airlied05410f2014-06-05 13:22:59 +10004888static enum intel_display_power_domain port_to_power_domain(enum port port)
4889{
4890 switch (port) {
4891 case PORT_A:
4892 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4893 case PORT_B:
4894 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4895 case PORT_C:
4896 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4897 case PORT_D:
4898 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4899 default:
4900 WARN_ON_ONCE(1);
4901 return POWER_DOMAIN_PORT_OTHER;
4902 }
4903}
4904
Imre Deak77d22dc2014-03-05 16:20:52 +02004905#define for_each_power_domain(domain, mask) \
4906 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4907 if ((1 << (domain)) & (mask))
4908
Imre Deak319be8a2014-03-04 19:22:57 +02004909enum intel_display_power_domain
4910intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004911{
Imre Deak319be8a2014-03-04 19:22:57 +02004912 struct drm_device *dev = intel_encoder->base.dev;
4913 struct intel_digital_port *intel_dig_port;
4914
4915 switch (intel_encoder->type) {
4916 case INTEL_OUTPUT_UNKNOWN:
4917 /* Only DDI platforms should ever use this output type */
4918 WARN_ON_ONCE(!HAS_DDI(dev));
4919 case INTEL_OUTPUT_DISPLAYPORT:
4920 case INTEL_OUTPUT_HDMI:
4921 case INTEL_OUTPUT_EDP:
4922 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004923 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004924 case INTEL_OUTPUT_DP_MST:
4925 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4926 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004927 case INTEL_OUTPUT_ANALOG:
4928 return POWER_DOMAIN_PORT_CRT;
4929 case INTEL_OUTPUT_DSI:
4930 return POWER_DOMAIN_PORT_DSI;
4931 default:
4932 return POWER_DOMAIN_PORT_OTHER;
4933 }
4934}
4935
4936static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4937{
4938 struct drm_device *dev = crtc->dev;
4939 struct intel_encoder *intel_encoder;
4940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4941 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004942 unsigned long mask;
4943 enum transcoder transcoder;
4944
4945 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4946
4947 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4948 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004949 if (intel_crtc->config->pch_pfit.enabled ||
4950 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004951 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4952
Imre Deak319be8a2014-03-04 19:22:57 +02004953 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4954 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4955
Imre Deak77d22dc2014-03-05 16:20:52 +02004956 return mask;
4957}
4958
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02004959static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02004960{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02004961 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02004962 struct drm_i915_private *dev_priv = dev->dev_private;
4963 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4964 struct intel_crtc *crtc;
4965
4966 /*
4967 * First get all needed power domains, then put all unneeded, to avoid
4968 * any unnecessary toggling of the power wells.
4969 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004970 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004971 enum intel_display_power_domain domain;
4972
Matt Roper83d65732015-02-25 13:12:16 -08004973 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004974 continue;
4975
Imre Deak319be8a2014-03-04 19:22:57 +02004976 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004977
4978 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4979 intel_display_power_get(dev_priv, domain);
4980 }
4981
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004982 if (dev_priv->display.modeset_global_resources)
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02004983 dev_priv->display.modeset_global_resources(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004984
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004985 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004986 enum intel_display_power_domain domain;
4987
4988 for_each_power_domain(domain, crtc->enabled_power_domains)
4989 intel_display_power_put(dev_priv, domain);
4990
4991 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4992 }
4993
4994 intel_display_set_init_power(dev_priv, false);
4995}
4996
Ville Syrjälädfcab172014-06-13 13:37:47 +03004997/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004998static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004999{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005000 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005001
Jesse Barnes586f49d2013-11-04 16:06:59 -08005002 /* Obtain SKU information */
5003 mutex_lock(&dev_priv->dpio_lock);
5004 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5005 CCK_FUSE_HPLL_FREQ_MASK;
5006 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005007
Ville Syrjälädfcab172014-06-13 13:37:47 +03005008 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005009}
5010
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005011static void vlv_update_cdclk(struct drm_device *dev)
5012{
5013 struct drm_i915_private *dev_priv = dev->dev_private;
5014
5015 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03005016 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005017 dev_priv->vlv_cdclk_freq);
5018
5019 /*
5020 * Program the gmbus_freq based on the cdclk frequency.
5021 * BSpec erroneously claims we should aim for 4MHz, but
5022 * in fact 1MHz is the correct frequency.
5023 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03005024 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005025}
5026
Jesse Barnes30a970c2013-11-04 13:48:12 -08005027/* Adjust CDclk dividers to allow high res or save power if possible */
5028static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5029{
5030 struct drm_i915_private *dev_priv = dev->dev_private;
5031 u32 val, cmd;
5032
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005033 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005034
Ville Syrjälädfcab172014-06-13 13:37:47 +03005035 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005036 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005037 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005038 cmd = 1;
5039 else
5040 cmd = 0;
5041
5042 mutex_lock(&dev_priv->rps.hw_lock);
5043 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5044 val &= ~DSPFREQGUAR_MASK;
5045 val |= (cmd << DSPFREQGUAR_SHIFT);
5046 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5047 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5048 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5049 50)) {
5050 DRM_ERROR("timed out waiting for CDclk change\n");
5051 }
5052 mutex_unlock(&dev_priv->rps.hw_lock);
5053
Ville Syrjälädfcab172014-06-13 13:37:47 +03005054 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005055 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005056
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005057 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005058
5059 mutex_lock(&dev_priv->dpio_lock);
5060 /* adjust cdclk divider */
5061 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005062 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005063 val |= divider;
5064 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005065
5066 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5067 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5068 50))
5069 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005070 mutex_unlock(&dev_priv->dpio_lock);
5071 }
5072
5073 mutex_lock(&dev_priv->dpio_lock);
5074 /* adjust self-refresh exit latency value */
5075 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5076 val &= ~0x7f;
5077
5078 /*
5079 * For high bandwidth configs, we set a higher latency in the bunit
5080 * so that the core display fetch happens in time to avoid underruns.
5081 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005082 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005083 val |= 4500 / 250; /* 4.5 usec */
5084 else
5085 val |= 3000 / 250; /* 3.0 usec */
5086 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5087 mutex_unlock(&dev_priv->dpio_lock);
5088
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005089 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005090}
5091
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005092static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5093{
5094 struct drm_i915_private *dev_priv = dev->dev_private;
5095 u32 val, cmd;
5096
5097 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5098
5099 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005100 case 333333:
5101 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005102 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005103 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005104 break;
5105 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005106 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005107 return;
5108 }
5109
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005110 /*
5111 * Specs are full of misinformation, but testing on actual
5112 * hardware has shown that we just need to write the desired
5113 * CCK divider into the Punit register.
5114 */
5115 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5116
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005117 mutex_lock(&dev_priv->rps.hw_lock);
5118 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5119 val &= ~DSPFREQGUAR_MASK_CHV;
5120 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5121 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5122 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5123 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5124 50)) {
5125 DRM_ERROR("timed out waiting for CDclk change\n");
5126 }
5127 mutex_unlock(&dev_priv->rps.hw_lock);
5128
5129 vlv_update_cdclk(dev);
5130}
5131
Jesse Barnes30a970c2013-11-04 13:48:12 -08005132static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5133 int max_pixclk)
5134{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005135 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005136 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005137
Jesse Barnes30a970c2013-11-04 13:48:12 -08005138 /*
5139 * Really only a few cases to deal with, as only 4 CDclks are supported:
5140 * 200MHz
5141 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005142 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005143 * 400MHz (VLV only)
5144 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5145 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005146 *
5147 * We seem to get an unstable or solid color picture at 200MHz.
5148 * Not sure what's wrong. For now use 200MHz only when all pipes
5149 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005150 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005151 if (!IS_CHERRYVIEW(dev_priv) &&
5152 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005153 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005154 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005155 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005156 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005157 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005158 else
5159 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005160}
5161
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005162/* compute the max pixel clock for new configuration */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005163static int intel_mode_max_pixclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005164{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005165 struct drm_device *dev = state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005166 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005167 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005168 int max_pixclk = 0;
5169
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005170 for_each_intel_crtc(dev, intel_crtc) {
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005171 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5172 if (IS_ERR(crtc_state))
5173 return PTR_ERR(crtc_state);
5174
5175 if (!crtc_state->base.enable)
5176 continue;
5177
5178 max_pixclk = max(max_pixclk,
5179 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005180 }
5181
5182 return max_pixclk;
5183}
5184
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005185static int valleyview_modeset_global_pipes(struct drm_atomic_state *state,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005186 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005187{
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005188 struct drm_i915_private *dev_priv = to_i915(state->dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005189 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005190 int max_pixclk = intel_mode_max_pixclk(state);
5191
5192 if (max_pixclk < 0)
5193 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005194
Imre Deakd60c4472014-03-27 17:45:10 +02005195 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5196 dev_priv->vlv_cdclk_freq)
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005197 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005198
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005199 /* disable/enable all currently active pipes while we change cdclk */
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005200 for_each_intel_crtc(state->dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005201 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005202 *prepare_pipes |= (1 << intel_crtc->pipe);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005203
5204 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005205}
5206
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005207static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5208{
5209 unsigned int credits, default_credits;
5210
5211 if (IS_CHERRYVIEW(dev_priv))
5212 default_credits = PFI_CREDIT(12);
5213 else
5214 default_credits = PFI_CREDIT(8);
5215
5216 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5217 /* CHV suggested value is 31 or 63 */
5218 if (IS_CHERRYVIEW(dev_priv))
5219 credits = PFI_CREDIT_31;
5220 else
5221 credits = PFI_CREDIT(15);
5222 } else {
5223 credits = default_credits;
5224 }
5225
5226 /*
5227 * WA - write default credits before re-programming
5228 * FIXME: should we also set the resend bit here?
5229 */
5230 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5231 default_credits);
5232
5233 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5234 credits | PFI_CREDIT_RESEND);
5235
5236 /*
5237 * FIXME is this guaranteed to clear
5238 * immediately or should we poll for it?
5239 */
5240 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5241}
5242
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005243static void valleyview_modeset_global_resources(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005244{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005245 struct drm_device *dev = state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005246 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005247 int max_pixclk = intel_mode_max_pixclk(state);
5248 int req_cdclk;
5249
5250 /* The only reason this can fail is if we fail to add the crtc_state
5251 * to the atomic state. But that can't happen since the call to
5252 * intel_mode_max_pixclk() in valleyview_modeset_global_pipes() (which
5253 * can't have failed otherwise the mode set would be aborted) added all
5254 * the states already. */
5255 if (WARN_ON(max_pixclk < 0))
5256 return;
5257
5258 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005259
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005260 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005261 /*
5262 * FIXME: We can end up here with all power domains off, yet
5263 * with a CDCLK frequency other than the minimum. To account
5264 * for this take the PIPE-A power domain, which covers the HW
5265 * blocks needed for the following programming. This can be
5266 * removed once it's guaranteed that we get here either with
5267 * the minimum CDCLK set, or the required power domains
5268 * enabled.
5269 */
5270 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5271
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005272 if (IS_CHERRYVIEW(dev))
5273 cherryview_set_cdclk(dev, req_cdclk);
5274 else
5275 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005276
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005277 vlv_program_pfi_credits(dev_priv);
5278
Imre Deak738c05c2014-11-19 16:25:37 +02005279 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005280 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005281}
5282
Jesse Barnes89b667f2013-04-18 14:51:36 -07005283static void valleyview_crtc_enable(struct drm_crtc *crtc)
5284{
5285 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005286 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5288 struct intel_encoder *encoder;
5289 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005290 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005291
Matt Roper83d65732015-02-25 13:12:16 -08005292 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005293
5294 if (intel_crtc->active)
5295 return;
5296
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005297 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305298
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005299 if (!is_dsi) {
5300 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005301 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005302 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005304 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005305
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005306 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305307 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005308
5309 intel_set_pipe_timings(intel_crtc);
5310
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005311 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313
5314 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5315 I915_WRITE(CHV_CANVAS(pipe), 0);
5316 }
5317
Daniel Vetter5b18e572014-04-24 23:55:06 +02005318 i9xx_set_pipeconf(intel_crtc);
5319
Jesse Barnes89b667f2013-04-18 14:51:36 -07005320 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321
Daniel Vettera72e4c92014-09-30 10:56:47 +02005322 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005323
Jesse Barnes89b667f2013-04-18 14:51:36 -07005324 for_each_encoder_on_crtc(dev, crtc, encoder)
5325 if (encoder->pre_pll_enable)
5326 encoder->pre_pll_enable(encoder);
5327
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005328 if (!is_dsi) {
5329 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005330 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005331 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005332 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005333 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005334
5335 for_each_encoder_on_crtc(dev, crtc, encoder)
5336 if (encoder->pre_enable)
5337 encoder->pre_enable(encoder);
5338
Jesse Barnes2dd24552013-04-25 12:55:01 -07005339 i9xx_pfit_enable(intel_crtc);
5340
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005341 intel_crtc_load_lut(crtc);
5342
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005343 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005344 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005345
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005346 assert_vblank_disabled(crtc);
5347 drm_crtc_vblank_on(crtc);
5348
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005349 for_each_encoder_on_crtc(dev, crtc, encoder)
5350 encoder->enable(encoder);
5351
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005352 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005353
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005354 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005355 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005356}
5357
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005358static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5359{
5360 struct drm_device *dev = crtc->base.dev;
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005363 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5364 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005365}
5366
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005367static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005368{
5369 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005370 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005372 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005373 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005374
Matt Roper83d65732015-02-25 13:12:16 -08005375 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005376
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005377 if (intel_crtc->active)
5378 return;
5379
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005380 i9xx_set_pll_dividers(intel_crtc);
5381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005382 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305383 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005384
5385 intel_set_pipe_timings(intel_crtc);
5386
Daniel Vetter5b18e572014-04-24 23:55:06 +02005387 i9xx_set_pipeconf(intel_crtc);
5388
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005389 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005390
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005391 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005392 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005393
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005394 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005395 if (encoder->pre_enable)
5396 encoder->pre_enable(encoder);
5397
Daniel Vetterf6736a12013-06-05 13:34:30 +02005398 i9xx_enable_pll(intel_crtc);
5399
Jesse Barnes2dd24552013-04-25 12:55:01 -07005400 i9xx_pfit_enable(intel_crtc);
5401
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005402 intel_crtc_load_lut(crtc);
5403
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005404 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005405 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005406
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005407 assert_vblank_disabled(crtc);
5408 drm_crtc_vblank_on(crtc);
5409
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005410 for_each_encoder_on_crtc(dev, crtc, encoder)
5411 encoder->enable(encoder);
5412
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005413 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005414
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005415 /*
5416 * Gen2 reports pipe underruns whenever all planes are disabled.
5417 * So don't enable underrun reporting before at least some planes
5418 * are enabled.
5419 * FIXME: Need to fix the logic to work when we turn off all planes
5420 * but leave the pipe running.
5421 */
5422 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005423 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005424
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005425 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005426 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005427}
5428
Daniel Vetter87476d62013-04-11 16:29:06 +02005429static void i9xx_pfit_disable(struct intel_crtc *crtc)
5430{
5431 struct drm_device *dev = crtc->base.dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005433
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005434 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005435 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005436
5437 assert_pipe_disabled(dev_priv, crtc->pipe);
5438
Daniel Vetter328d8e82013-05-08 10:36:31 +02005439 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5440 I915_READ(PFIT_CONTROL));
5441 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005442}
5443
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005444static void i9xx_crtc_disable(struct drm_crtc *crtc)
5445{
5446 struct drm_device *dev = crtc->dev;
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005449 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005450 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005451
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005452 if (!intel_crtc->active)
5453 return;
5454
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005455 /*
5456 * Gen2 reports pipe underruns whenever all planes are disabled.
5457 * So diasble underrun reporting before all the planes get disabled.
5458 * FIXME: Need to fix the logic to work when we turn off all planes
5459 * but leave the pipe running.
5460 */
5461 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005462 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005463
Imre Deak564ed192014-06-13 14:54:21 +03005464 /*
5465 * Vblank time updates from the shadow to live plane control register
5466 * are blocked if the memory self-refresh mode is active at that
5467 * moment. So to make sure the plane gets truly disabled, disable
5468 * first the self-refresh mode. The self-refresh enable bit in turn
5469 * will be checked/applied by the HW only at the next frame start
5470 * event which is after the vblank start event, so we need to have a
5471 * wait-for-vblank between disabling the plane and the pipe.
5472 */
5473 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005474 intel_crtc_disable_planes(crtc);
5475
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005476 /*
5477 * On gen2 planes are double buffered but the pipe isn't, so we must
5478 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005479 * We also need to wait on all gmch platforms because of the
5480 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005481 */
Imre Deak564ed192014-06-13 14:54:21 +03005482 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005483
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005484 for_each_encoder_on_crtc(dev, crtc, encoder)
5485 encoder->disable(encoder);
5486
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005487 drm_crtc_vblank_off(crtc);
5488 assert_vblank_disabled(crtc);
5489
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005490 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005491
Daniel Vetter87476d62013-04-11 16:29:06 +02005492 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005493
Jesse Barnes89b667f2013-04-18 14:51:36 -07005494 for_each_encoder_on_crtc(dev, crtc, encoder)
5495 if (encoder->post_disable)
5496 encoder->post_disable(encoder);
5497
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005498 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005499 if (IS_CHERRYVIEW(dev))
5500 chv_disable_pll(dev_priv, pipe);
5501 else if (IS_VALLEYVIEW(dev))
5502 vlv_disable_pll(dev_priv, pipe);
5503 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005504 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005505 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005506
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005507 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005508 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005509
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005510 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005511 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005512
Daniel Vetterefa96242014-04-24 23:55:02 +02005513 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005514 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005515 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005516}
5517
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005518static void i9xx_crtc_off(struct drm_crtc *crtc)
5519{
5520}
5521
Borun Fub04c5bd2014-07-12 10:02:27 +05305522/* Master function to enable/disable CRTC and corresponding power wells */
5523void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005524{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005525 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005528 enum intel_display_power_domain domain;
5529 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005530
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005531 if (enable) {
5532 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005533 domains = get_crtc_power_domains(crtc);
5534 for_each_power_domain(domain, domains)
5535 intel_display_power_get(dev_priv, domain);
5536 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005537
5538 dev_priv->display.crtc_enable(crtc);
5539 }
5540 } else {
5541 if (intel_crtc->active) {
5542 dev_priv->display.crtc_disable(crtc);
5543
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005544 domains = intel_crtc->enabled_power_domains;
5545 for_each_power_domain(domain, domains)
5546 intel_display_power_put(dev_priv, domain);
5547 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005548 }
5549 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305550}
5551
5552/**
5553 * Sets the power management mode of the pipe and plane.
5554 */
5555void intel_crtc_update_dpms(struct drm_crtc *crtc)
5556{
5557 struct drm_device *dev = crtc->dev;
5558 struct intel_encoder *intel_encoder;
5559 bool enable = false;
5560
5561 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5562 enable |= intel_encoder->connectors_active;
5563
5564 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005565}
5566
Daniel Vetter976f8a22012-07-08 22:34:21 +02005567static void intel_crtc_disable(struct drm_crtc *crtc)
5568{
5569 struct drm_device *dev = crtc->dev;
5570 struct drm_connector *connector;
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572
5573 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005574 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005575
5576 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005577 dev_priv->display.off(crtc);
5578
Matt Roper70a101f2015-04-08 18:56:53 -07005579 drm_plane_helper_disable(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005580
5581 /* Update computed state. */
5582 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5583 if (!connector->encoder || !connector->encoder->crtc)
5584 continue;
5585
5586 if (connector->encoder->crtc != crtc)
5587 continue;
5588
5589 connector->dpms = DRM_MODE_DPMS_OFF;
5590 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005591 }
5592}
5593
Chris Wilsonea5b2132010-08-04 13:50:23 +01005594void intel_encoder_destroy(struct drm_encoder *encoder)
5595{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005596 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005597
Chris Wilsonea5b2132010-08-04 13:50:23 +01005598 drm_encoder_cleanup(encoder);
5599 kfree(intel_encoder);
5600}
5601
Damien Lespiau92373292013-08-08 22:28:57 +01005602/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005603 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5604 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005605static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005606{
5607 if (mode == DRM_MODE_DPMS_ON) {
5608 encoder->connectors_active = true;
5609
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005610 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005611 } else {
5612 encoder->connectors_active = false;
5613
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005614 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005615 }
5616}
5617
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005618/* Cross check the actual hw state with our own modeset state tracking (and it's
5619 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005620static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005621{
5622 if (connector->get_hw_state(connector)) {
5623 struct intel_encoder *encoder = connector->encoder;
5624 struct drm_crtc *crtc;
5625 bool encoder_enabled;
5626 enum pipe pipe;
5627
5628 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5629 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005630 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005631
Dave Airlie0e32b392014-05-02 14:02:48 +10005632 /* there is no real hw state for MST connectors */
5633 if (connector->mst_port)
5634 return;
5635
Rob Clarke2c719b2014-12-15 13:56:32 -05005636 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005637 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005638 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005639 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005640
Dave Airlie36cd7442014-05-02 13:44:18 +10005641 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005642 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005643 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005644
Dave Airlie36cd7442014-05-02 13:44:18 +10005645 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005646 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5647 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005648 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005649
Dave Airlie36cd7442014-05-02 13:44:18 +10005650 crtc = encoder->base.crtc;
5651
Matt Roper83d65732015-02-25 13:12:16 -08005652 I915_STATE_WARN(!crtc->state->enable,
5653 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005654 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5655 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005656 "encoder active on the wrong pipe\n");
5657 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005658 }
5659}
5660
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005661/* Even simpler default implementation, if there's really no special case to
5662 * consider. */
5663void intel_connector_dpms(struct drm_connector *connector, int mode)
5664{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005665 /* All the simple cases only support two dpms states. */
5666 if (mode != DRM_MODE_DPMS_ON)
5667 mode = DRM_MODE_DPMS_OFF;
5668
5669 if (mode == connector->dpms)
5670 return;
5671
5672 connector->dpms = mode;
5673
5674 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005675 if (connector->encoder)
5676 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005677
Daniel Vetterb9805142012-08-31 17:37:33 +02005678 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005679}
5680
Daniel Vetterf0947c32012-07-02 13:10:34 +02005681/* Simple connector->get_hw_state implementation for encoders that support only
5682 * one connector and no cloning and hence the encoder state determines the state
5683 * of the connector. */
5684bool intel_connector_get_hw_state(struct intel_connector *connector)
5685{
Daniel Vetter24929352012-07-02 20:28:59 +02005686 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005687 struct intel_encoder *encoder = connector->encoder;
5688
5689 return encoder->get_hw_state(encoder, &pipe);
5690}
5691
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005692static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005693{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005694 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
5695 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005696
5697 return 0;
5698}
5699
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005700static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005701 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005702{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005703 struct drm_atomic_state *state = pipe_config->base.state;
5704 struct intel_crtc *other_crtc;
5705 struct intel_crtc_state *other_crtc_state;
5706
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005707 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5708 pipe_name(pipe), pipe_config->fdi_lanes);
5709 if (pipe_config->fdi_lanes > 4) {
5710 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5711 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005712 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005713 }
5714
Paulo Zanonibafb6552013-11-02 21:07:44 -07005715 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005716 if (pipe_config->fdi_lanes > 2) {
5717 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5718 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005719 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005720 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005721 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005722 }
5723 }
5724
5725 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005726 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005727
5728 /* Ivybridge 3 pipe is really complicated */
5729 switch (pipe) {
5730 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005731 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005732 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005733 if (pipe_config->fdi_lanes <= 2)
5734 return 0;
5735
5736 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
5737 other_crtc_state =
5738 intel_atomic_get_crtc_state(state, other_crtc);
5739 if (IS_ERR(other_crtc_state))
5740 return PTR_ERR(other_crtc_state);
5741
5742 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005743 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5744 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005745 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005746 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005747 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005748 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005749 if (pipe_config->fdi_lanes > 2) {
5750 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5751 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005752 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02005753 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005754
5755 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
5756 other_crtc_state =
5757 intel_atomic_get_crtc_state(state, other_crtc);
5758 if (IS_ERR(other_crtc_state))
5759 return PTR_ERR(other_crtc_state);
5760
5761 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005762 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005763 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005764 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005765 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005766 default:
5767 BUG();
5768 }
5769}
5770
Daniel Vettere29c22c2013-02-21 00:00:16 +01005771#define RETRY 1
5772static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005773 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005774{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005775 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005776 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005777 int lane, link_bw, fdi_dotclock, ret;
5778 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005779
Daniel Vettere29c22c2013-02-21 00:00:16 +01005780retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005781 /* FDI is a binary signal running at ~2.7GHz, encoding
5782 * each output octet as 10 bits. The actual frequency
5783 * is stored as a divider into a 100MHz clock, and the
5784 * mode pixel clock is stored in units of 1KHz.
5785 * Hence the bw of each lane in terms of the mode signal
5786 * is:
5787 */
5788 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5789
Damien Lespiau241bfc32013-09-25 16:45:37 +01005790 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005791
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005792 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005793 pipe_config->pipe_bpp);
5794
5795 pipe_config->fdi_lanes = lane;
5796
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005797 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005798 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005799
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005800 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5801 intel_crtc->pipe, pipe_config);
5802 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01005803 pipe_config->pipe_bpp -= 2*3;
5804 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5805 pipe_config->pipe_bpp);
5806 needs_recompute = true;
5807 pipe_config->bw_constrained = true;
5808
5809 goto retry;
5810 }
5811
5812 if (needs_recompute)
5813 return RETRY;
5814
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005815 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005816}
5817
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005818static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005819 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005820{
Jani Nikulad330a952014-01-21 11:24:25 +02005821 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005822 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005823 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005824}
5825
Daniel Vettera43f6e02013-06-07 23:10:32 +02005826static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005827 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005828{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005829 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005830 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005831 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005832
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005833 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005834 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005835 int clock_limit =
5836 dev_priv->display.get_display_clock_speed(dev);
5837
5838 /*
5839 * Enable pixel doubling when the dot clock
5840 * is > 90% of the (display) core speed.
5841 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005842 * GDG double wide on either pipe,
5843 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005844 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005845 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005846 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005847 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005848 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005849 }
5850
Damien Lespiau241bfc32013-09-25 16:45:37 +01005851 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005852 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005853 }
Chris Wilson89749352010-09-12 18:25:19 +01005854
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005855 /*
5856 * Pipe horizontal size must be even in:
5857 * - DVO ganged mode
5858 * - LVDS dual channel mode
5859 * - Double wide pipe
5860 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02005861 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005862 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5863 pipe_config->pipe_src_w &= ~1;
5864
Damien Lespiau8693a822013-05-03 18:48:11 +01005865 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5866 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005867 */
5868 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5869 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005870 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005871
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005872 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005873 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005874 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005875 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5876 * for lvds. */
5877 pipe_config->pipe_bpp = 8*3;
5878 }
5879
Damien Lespiauf5adf942013-06-24 18:29:34 +01005880 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005881 hsw_compute_ips_config(crtc, pipe_config);
5882
Daniel Vetter877d48d2013-04-19 11:24:43 +02005883 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005884 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005885
Daniel Vettere29c22c2013-02-21 00:00:16 +01005886 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005887}
5888
Ville Syrjälä1652d192015-03-31 14:12:01 +03005889static int skylake_get_display_clock_speed(struct drm_device *dev)
5890{
5891 struct drm_i915_private *dev_priv = to_i915(dev);
5892 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5893 uint32_t cdctl = I915_READ(CDCLK_CTL);
5894 uint32_t linkrate;
5895
5896 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
5897 WARN(1, "LCPLL1 not enabled\n");
5898 return 24000; /* 24MHz is the cd freq with NSSC ref */
5899 }
5900
5901 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
5902 return 540000;
5903
5904 linkrate = (I915_READ(DPLL_CTRL1) &
5905 DPLL_CRTL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
5906
5907 if (linkrate == DPLL_CRTL1_LINK_RATE_2160 ||
5908 linkrate == DPLL_CRTL1_LINK_RATE_1080) {
5909 /* vco 8640 */
5910 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
5911 case CDCLK_FREQ_450_432:
5912 return 432000;
5913 case CDCLK_FREQ_337_308:
5914 return 308570;
5915 case CDCLK_FREQ_675_617:
5916 return 617140;
5917 default:
5918 WARN(1, "Unknown cd freq selection\n");
5919 }
5920 } else {
5921 /* vco 8100 */
5922 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
5923 case CDCLK_FREQ_450_432:
5924 return 450000;
5925 case CDCLK_FREQ_337_308:
5926 return 337500;
5927 case CDCLK_FREQ_675_617:
5928 return 675000;
5929 default:
5930 WARN(1, "Unknown cd freq selection\n");
5931 }
5932 }
5933
5934 /* error case, do as if DPLL0 isn't enabled */
5935 return 24000;
5936}
5937
5938static int broadwell_get_display_clock_speed(struct drm_device *dev)
5939{
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941 uint32_t lcpll = I915_READ(LCPLL_CTL);
5942 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
5943
5944 if (lcpll & LCPLL_CD_SOURCE_FCLK)
5945 return 800000;
5946 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5947 return 450000;
5948 else if (freq == LCPLL_CLK_FREQ_450)
5949 return 450000;
5950 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
5951 return 540000;
5952 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
5953 return 337500;
5954 else
5955 return 675000;
5956}
5957
5958static int haswell_get_display_clock_speed(struct drm_device *dev)
5959{
5960 struct drm_i915_private *dev_priv = dev->dev_private;
5961 uint32_t lcpll = I915_READ(LCPLL_CTL);
5962 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
5963
5964 if (lcpll & LCPLL_CD_SOURCE_FCLK)
5965 return 800000;
5966 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5967 return 450000;
5968 else if (freq == LCPLL_CLK_FREQ_450)
5969 return 450000;
5970 else if (IS_HSW_ULT(dev))
5971 return 337500;
5972 else
5973 return 540000;
5974}
5975
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005976static int valleyview_get_display_clock_speed(struct drm_device *dev)
5977{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005978 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005979 u32 val;
5980 int divider;
5981
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005982 if (dev_priv->hpll_freq == 0)
5983 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5984
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005985 mutex_lock(&dev_priv->dpio_lock);
5986 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5987 mutex_unlock(&dev_priv->dpio_lock);
5988
5989 divider = val & DISPLAY_FREQUENCY_VALUES;
5990
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005991 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5992 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5993 "cdclk change in progress\n");
5994
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005995 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005996}
5997
Ville Syrjäläb37a6432015-03-31 14:11:54 +03005998static int ilk_get_display_clock_speed(struct drm_device *dev)
5999{
6000 return 450000;
6001}
6002
Jesse Barnese70236a2009-09-21 10:42:27 -07006003static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006004{
Jesse Barnese70236a2009-09-21 10:42:27 -07006005 return 400000;
6006}
Jesse Barnes79e53942008-11-07 14:24:08 -08006007
Jesse Barnese70236a2009-09-21 10:42:27 -07006008static int i915_get_display_clock_speed(struct drm_device *dev)
6009{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006010 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006011}
Jesse Barnes79e53942008-11-07 14:24:08 -08006012
Jesse Barnese70236a2009-09-21 10:42:27 -07006013static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6014{
6015 return 200000;
6016}
Jesse Barnes79e53942008-11-07 14:24:08 -08006017
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006018static int pnv_get_display_clock_speed(struct drm_device *dev)
6019{
6020 u16 gcfgc = 0;
6021
6022 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6023
6024 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6025 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006026 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006027 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006028 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006029 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006030 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006031 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6032 return 200000;
6033 default:
6034 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6035 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006036 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006037 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006038 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006039 }
6040}
6041
Jesse Barnese70236a2009-09-21 10:42:27 -07006042static int i915gm_get_display_clock_speed(struct drm_device *dev)
6043{
6044 u16 gcfgc = 0;
6045
6046 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6047
6048 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006049 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006050 else {
6051 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6052 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006053 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006054 default:
6055 case GC_DISPLAY_CLOCK_190_200_MHZ:
6056 return 190000;
6057 }
6058 }
6059}
Jesse Barnes79e53942008-11-07 14:24:08 -08006060
Jesse Barnese70236a2009-09-21 10:42:27 -07006061static int i865_get_display_clock_speed(struct drm_device *dev)
6062{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006063 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006064}
6065
6066static int i855_get_display_clock_speed(struct drm_device *dev)
6067{
6068 u16 hpllcc = 0;
6069 /* Assume that the hardware is in the high speed state. This
6070 * should be the default.
6071 */
6072 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6073 case GC_CLOCK_133_200:
6074 case GC_CLOCK_100_200:
6075 return 200000;
6076 case GC_CLOCK_166_250:
6077 return 250000;
6078 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006079 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006080 }
6081
6082 /* Shouldn't happen */
6083 return 0;
6084}
6085
6086static int i830_get_display_clock_speed(struct drm_device *dev)
6087{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006088 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006089}
6090
Zhenyu Wang2c072452009-06-05 15:38:42 +08006091static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006092intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006093{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006094 while (*num > DATA_LINK_M_N_MASK ||
6095 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006096 *num >>= 1;
6097 *den >>= 1;
6098 }
6099}
6100
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006101static void compute_m_n(unsigned int m, unsigned int n,
6102 uint32_t *ret_m, uint32_t *ret_n)
6103{
6104 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6105 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6106 intel_reduce_m_n_ratio(ret_m, ret_n);
6107}
6108
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006109void
6110intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6111 int pixel_clock, int link_clock,
6112 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006113{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006114 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006115
6116 compute_m_n(bits_per_pixel * pixel_clock,
6117 link_clock * nlanes * 8,
6118 &m_n->gmch_m, &m_n->gmch_n);
6119
6120 compute_m_n(pixel_clock, link_clock,
6121 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006122}
6123
Chris Wilsona7615032011-01-12 17:04:08 +00006124static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6125{
Jani Nikulad330a952014-01-21 11:24:25 +02006126 if (i915.panel_use_ssc >= 0)
6127 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006128 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006129 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006130}
6131
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006132static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6133 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006134{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006135 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006136 struct drm_i915_private *dev_priv = dev->dev_private;
6137 int refclk;
6138
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006139 WARN_ON(!crtc_state->base.state);
6140
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006141 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02006142 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006143 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006144 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006145 refclk = dev_priv->vbt.lvds_ssc_freq;
6146 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006147 } else if (!IS_GEN2(dev)) {
6148 refclk = 96000;
6149 } else {
6150 refclk = 48000;
6151 }
6152
6153 return refclk;
6154}
6155
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006156static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006157{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006158 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006159}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006160
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006161static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6162{
6163 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006164}
6165
Daniel Vetterf47709a2013-03-28 10:42:02 +01006166static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006167 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08006168 intel_clock_t *reduced_clock)
6169{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006170 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006171 u32 fp, fp2 = 0;
6172
6173 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006174 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006175 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006176 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006177 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006178 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006179 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006180 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006181 }
6182
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006183 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006184
Daniel Vetterf47709a2013-03-28 10:42:02 +01006185 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006186 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006187 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006188 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006189 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006190 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006191 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006192 }
6193}
6194
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006195static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6196 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006197{
6198 u32 reg_val;
6199
6200 /*
6201 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6202 * and set it to a reasonable value instead.
6203 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006204 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205 reg_val &= 0xffffff00;
6206 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006207 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006208
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006209 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006210 reg_val &= 0x8cffffff;
6211 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006212 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006213
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006214 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006215 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006216 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006217
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006218 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006219 reg_val &= 0x00ffffff;
6220 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006221 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222}
6223
Daniel Vetterb5518422013-05-03 11:49:48 +02006224static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6225 struct intel_link_m_n *m_n)
6226{
6227 struct drm_device *dev = crtc->base.dev;
6228 struct drm_i915_private *dev_priv = dev->dev_private;
6229 int pipe = crtc->pipe;
6230
Daniel Vettere3b95f12013-05-03 11:49:49 +02006231 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6232 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6233 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6234 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006235}
6236
6237static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006238 struct intel_link_m_n *m_n,
6239 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006240{
6241 struct drm_device *dev = crtc->base.dev;
6242 struct drm_i915_private *dev_priv = dev->dev_private;
6243 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006244 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006245
6246 if (INTEL_INFO(dev)->gen >= 5) {
6247 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6248 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6249 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6250 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006251 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6252 * for gen < 8) and if DRRS is supported (to make sure the
6253 * registers are not unnecessarily accessed).
6254 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306255 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006256 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006257 I915_WRITE(PIPE_DATA_M2(transcoder),
6258 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6259 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6260 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6261 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6262 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006263 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006264 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6265 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6266 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6267 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006268 }
6269}
6270
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306271void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006272{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306273 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6274
6275 if (m_n == M1_N1) {
6276 dp_m_n = &crtc->config->dp_m_n;
6277 dp_m2_n2 = &crtc->config->dp_m2_n2;
6278 } else if (m_n == M2_N2) {
6279
6280 /*
6281 * M2_N2 registers are not supported. Hence m2_n2 divider value
6282 * needs to be programmed into M1_N1.
6283 */
6284 dp_m_n = &crtc->config->dp_m2_n2;
6285 } else {
6286 DRM_ERROR("Unsupported divider value\n");
6287 return;
6288 }
6289
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006290 if (crtc->config->has_pch_encoder)
6291 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006292 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306293 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006294}
6295
Ville Syrjäläd288f652014-10-28 13:20:22 +02006296static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006297 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006298{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006299 u32 dpll, dpll_md;
6300
6301 /*
6302 * Enable DPIO clock input. We should never disable the reference
6303 * clock for pipe B, since VGA hotplug / manual detection depends
6304 * on it.
6305 */
6306 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6307 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6308 /* We should never disable this, set it here for state tracking */
6309 if (crtc->pipe == PIPE_B)
6310 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6311 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006312 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006313
Ville Syrjäläd288f652014-10-28 13:20:22 +02006314 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006315 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006316 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006317}
6318
Ville Syrjäläd288f652014-10-28 13:20:22 +02006319static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006320 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006321{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006322 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006323 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006324 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006325 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006326 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006327 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006328
Daniel Vetter09153002012-12-12 14:06:44 +01006329 mutex_lock(&dev_priv->dpio_lock);
6330
Ville Syrjäläd288f652014-10-28 13:20:22 +02006331 bestn = pipe_config->dpll.n;
6332 bestm1 = pipe_config->dpll.m1;
6333 bestm2 = pipe_config->dpll.m2;
6334 bestp1 = pipe_config->dpll.p1;
6335 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006336
Jesse Barnes89b667f2013-04-18 14:51:36 -07006337 /* See eDP HDMI DPIO driver vbios notes doc */
6338
6339 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006340 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006341 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006342
6343 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006344 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006345
6346 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006347 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006348 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006350
6351 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006352 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006353
6354 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006355 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6356 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6357 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006358 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006359
6360 /*
6361 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6362 * but we don't support that).
6363 * Note: don't use the DAC post divider as it seems unstable.
6364 */
6365 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006366 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006367
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006368 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006370
Jesse Barnes89b667f2013-04-18 14:51:36 -07006371 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006372 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006373 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6374 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006376 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006377 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006379 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006380
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006381 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006382 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006383 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006384 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006385 0x0df40000);
6386 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006388 0x0df70000);
6389 } else { /* HDMI or VGA */
6390 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006391 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006393 0x0df70000);
6394 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006396 0x0df40000);
6397 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006398
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006399 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006400 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6402 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006403 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006404 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006405
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006407 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006408}
6409
Ville Syrjäläd288f652014-10-28 13:20:22 +02006410static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006411 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006412{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006413 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006414 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6415 DPLL_VCO_ENABLE;
6416 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006417 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006418
Ville Syrjäläd288f652014-10-28 13:20:22 +02006419 pipe_config->dpll_hw_state.dpll_md =
6420 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006421}
6422
Ville Syrjäläd288f652014-10-28 13:20:22 +02006423static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006424 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006425{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006426 struct drm_device *dev = crtc->base.dev;
6427 struct drm_i915_private *dev_priv = dev->dev_private;
6428 int pipe = crtc->pipe;
6429 int dpll_reg = DPLL(crtc->pipe);
6430 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306431 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006432 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306433 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306434 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006435
Ville Syrjäläd288f652014-10-28 13:20:22 +02006436 bestn = pipe_config->dpll.n;
6437 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6438 bestm1 = pipe_config->dpll.m1;
6439 bestm2 = pipe_config->dpll.m2 >> 22;
6440 bestp1 = pipe_config->dpll.p1;
6441 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306442 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306443 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306444 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006445
6446 /*
6447 * Enable Refclk and SSC
6448 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006449 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006450 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006451
6452 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006453
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006454 /* p1 and p2 divider */
6455 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6456 5 << DPIO_CHV_S1_DIV_SHIFT |
6457 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6458 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6459 1 << DPIO_CHV_K_DIV_SHIFT);
6460
6461 /* Feedback post-divider - m2 */
6462 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6463
6464 /* Feedback refclk divider - n and m1 */
6465 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6466 DPIO_CHV_M1_DIV_BY_2 |
6467 1 << DPIO_CHV_N_DIV_SHIFT);
6468
6469 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306470 if (bestm2_frac)
6471 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006472
6473 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306474 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6475 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6476 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6477 if (bestm2_frac)
6478 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6479 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006480
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306481 /* Program digital lock detect threshold */
6482 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6483 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6484 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6485 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6486 if (!bestm2_frac)
6487 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6488 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6489
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006490 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306491 if (vco == 5400000) {
6492 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6493 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6494 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6495 tribuf_calcntr = 0x9;
6496 } else if (vco <= 6200000) {
6497 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6498 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6499 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6500 tribuf_calcntr = 0x9;
6501 } else if (vco <= 6480000) {
6502 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6503 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6504 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6505 tribuf_calcntr = 0x8;
6506 } else {
6507 /* Not supported. Apply the same limits as in the max case */
6508 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6509 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6510 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6511 tribuf_calcntr = 0;
6512 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6514
Ville Syrjälä968040b2015-03-11 22:52:08 +02006515 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306516 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6517 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6518 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6519
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006520 /* AFC Recal */
6521 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6522 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6523 DPIO_AFC_RECAL);
6524
6525 mutex_unlock(&dev_priv->dpio_lock);
6526}
6527
Ville Syrjäläd288f652014-10-28 13:20:22 +02006528/**
6529 * vlv_force_pll_on - forcibly enable just the PLL
6530 * @dev_priv: i915 private structure
6531 * @pipe: pipe PLL to enable
6532 * @dpll: PLL configuration
6533 *
6534 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6535 * in cases where we need the PLL enabled even when @pipe is not going to
6536 * be enabled.
6537 */
6538void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6539 const struct dpll *dpll)
6540{
6541 struct intel_crtc *crtc =
6542 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006543 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006544 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006545 .pixel_multiplier = 1,
6546 .dpll = *dpll,
6547 };
6548
6549 if (IS_CHERRYVIEW(dev)) {
6550 chv_update_pll(crtc, &pipe_config);
6551 chv_prepare_pll(crtc, &pipe_config);
6552 chv_enable_pll(crtc, &pipe_config);
6553 } else {
6554 vlv_update_pll(crtc, &pipe_config);
6555 vlv_prepare_pll(crtc, &pipe_config);
6556 vlv_enable_pll(crtc, &pipe_config);
6557 }
6558}
6559
6560/**
6561 * vlv_force_pll_off - forcibly disable just the PLL
6562 * @dev_priv: i915 private structure
6563 * @pipe: pipe PLL to disable
6564 *
6565 * Disable the PLL for @pipe. To be used in cases where we need
6566 * the PLL enabled even when @pipe is not going to be enabled.
6567 */
6568void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6569{
6570 if (IS_CHERRYVIEW(dev))
6571 chv_disable_pll(to_i915(dev), pipe);
6572 else
6573 vlv_disable_pll(to_i915(dev), pipe);
6574}
6575
Daniel Vetterf47709a2013-03-28 10:42:02 +01006576static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006577 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006578 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006579 int num_connectors)
6580{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006581 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006582 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006583 u32 dpll;
6584 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006585 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006586
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006587 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306588
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006589 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006591
6592 dpll = DPLL_VGA_MODE_DIS;
6593
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006594 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006595 dpll |= DPLLB_MODE_LVDS;
6596 else
6597 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006598
Daniel Vetteref1b4602013-06-01 17:17:04 +02006599 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006600 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006601 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006602 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006603
6604 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006605 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006606
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006607 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006608 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006609
6610 /* compute bitmask from p1 value */
6611 if (IS_PINEVIEW(dev))
6612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6613 else {
6614 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6615 if (IS_G4X(dev) && reduced_clock)
6616 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6617 }
6618 switch (clock->p2) {
6619 case 5:
6620 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6621 break;
6622 case 7:
6623 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6624 break;
6625 case 10:
6626 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6627 break;
6628 case 14:
6629 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6630 break;
6631 }
6632 if (INTEL_INFO(dev)->gen >= 4)
6633 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6634
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006635 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006636 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006637 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006638 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6640 else
6641 dpll |= PLL_REF_INPUT_DREFCLK;
6642
6643 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006644 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006645
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006646 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006647 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006648 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006649 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006650 }
6651}
6652
Daniel Vetterf47709a2013-03-28 10:42:02 +01006653static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006654 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006655 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006656 int num_connectors)
6657{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006658 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006660 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006661 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006662
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006663 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306664
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006665 dpll = DPLL_VGA_MODE_DIS;
6666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6669 } else {
6670 if (clock->p1 == 2)
6671 dpll |= PLL_P1_DIVIDE_BY_TWO;
6672 else
6673 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6674 if (clock->p2 == 4)
6675 dpll |= PLL_P2_DIVIDE_BY_4;
6676 }
6677
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006678 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006679 dpll |= DPLL_DVO_2X_MODE;
6680
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006681 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006682 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6683 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6684 else
6685 dpll |= PLL_REF_INPUT_DREFCLK;
6686
6687 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006688 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006689}
6690
Daniel Vetter8a654f32013-06-01 17:16:22 +02006691static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006692{
6693 struct drm_device *dev = intel_crtc->base.dev;
6694 struct drm_i915_private *dev_priv = dev->dev_private;
6695 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006696 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006697 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006698 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006699 uint32_t crtc_vtotal, crtc_vblank_end;
6700 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006701
6702 /* We need to be careful not to changed the adjusted mode, for otherwise
6703 * the hw state checker will get angry at the mismatch. */
6704 crtc_vtotal = adjusted_mode->crtc_vtotal;
6705 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006706
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006707 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006708 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006709 crtc_vtotal -= 1;
6710 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006711
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006712 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006713 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6714 else
6715 vsyncshift = adjusted_mode->crtc_hsync_start -
6716 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006717 if (vsyncshift < 0)
6718 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006719 }
6720
6721 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006722 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006723
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006724 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006725 (adjusted_mode->crtc_hdisplay - 1) |
6726 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006727 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006728 (adjusted_mode->crtc_hblank_start - 1) |
6729 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006730 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006731 (adjusted_mode->crtc_hsync_start - 1) |
6732 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6733
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006734 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006735 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006736 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006737 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006738 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006739 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006740 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006741 (adjusted_mode->crtc_vsync_start - 1) |
6742 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6743
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006744 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6745 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6746 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6747 * bits. */
6748 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6749 (pipe == PIPE_B || pipe == PIPE_C))
6750 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6751
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006752 /* pipesrc controls the size that is scaled from, which should
6753 * always be the user's requested size.
6754 */
6755 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006756 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6757 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006758}
6759
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006760static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006761 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006762{
6763 struct drm_device *dev = crtc->base.dev;
6764 struct drm_i915_private *dev_priv = dev->dev_private;
6765 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6766 uint32_t tmp;
6767
6768 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006769 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6770 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006771 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006772 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6773 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006774 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006775 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6776 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006777
6778 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006779 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6780 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006781 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006782 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6783 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006784 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006785 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6786 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006787
6788 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006789 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6790 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6791 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006792 }
6793
6794 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006795 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6796 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6797
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006798 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6799 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006800}
6801
Daniel Vetterf6a83282014-02-11 15:28:57 -08006802void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006803 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006804{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006805 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6806 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6807 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6808 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006809
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006810 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6811 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6812 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6813 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006814
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006815 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006816
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006817 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6818 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006819}
6820
Daniel Vetter84b046f2013-02-19 18:48:54 +01006821static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6822{
6823 struct drm_device *dev = intel_crtc->base.dev;
6824 struct drm_i915_private *dev_priv = dev->dev_private;
6825 uint32_t pipeconf;
6826
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006827 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006828
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006829 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6830 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6831 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006833 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006834 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006835
Daniel Vetterff9ce462013-04-24 14:57:17 +02006836 /* only g4x and later have fancy bpc/dither controls */
6837 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006838 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006839 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006840 pipeconf |= PIPECONF_DITHER_EN |
6841 PIPECONF_DITHER_TYPE_SP;
6842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006843 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006844 case 18:
6845 pipeconf |= PIPECONF_6BPC;
6846 break;
6847 case 24:
6848 pipeconf |= PIPECONF_8BPC;
6849 break;
6850 case 30:
6851 pipeconf |= PIPECONF_10BPC;
6852 break;
6853 default:
6854 /* Case prevented by intel_choose_pipe_bpp_dither. */
6855 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006856 }
6857 }
6858
6859 if (HAS_PIPE_CXSR(dev)) {
6860 if (intel_crtc->lowfreq_avail) {
6861 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6862 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6863 } else {
6864 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006865 }
6866 }
6867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006868 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006869 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006870 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006871 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6872 else
6873 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6874 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006875 pipeconf |= PIPECONF_PROGRESSIVE;
6876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006877 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006878 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006879
Daniel Vetter84b046f2013-02-19 18:48:54 +01006880 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6881 POSTING_READ(PIPECONF(intel_crtc->pipe));
6882}
6883
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006884static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6885 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006886{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006887 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006889 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006890 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006891 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006892 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006893 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006894 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02006895 struct drm_atomic_state *state = crtc_state->base.state;
6896 struct drm_connector_state *connector_state;
6897 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006898
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02006899 for (i = 0; i < state->num_connector; i++) {
6900 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006901 continue;
6902
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02006903 connector_state = state->connector_states[i];
6904 if (connector_state->crtc != &crtc->base)
6905 continue;
6906
6907 encoder = to_intel_encoder(connector_state->best_encoder);
6908
Chris Wilson5eddb702010-09-11 13:48:45 +01006909 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006910 case INTEL_OUTPUT_LVDS:
6911 is_lvds = true;
6912 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006913 case INTEL_OUTPUT_DSI:
6914 is_dsi = true;
6915 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006916 default:
6917 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006918 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006919
Eric Anholtc751ce42010-03-25 11:48:48 -07006920 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006921 }
6922
Jani Nikulaf2335332013-09-13 11:03:09 +03006923 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006924 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006925
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006926 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006927 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006928
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006929 /*
6930 * Returns a set of divisors for the desired target clock with
6931 * the given refclk, or FALSE. The returned values represent
6932 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6933 * 2) / p1 / p2.
6934 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006935 limit = intel_limit(crtc_state, refclk);
6936 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006937 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006938 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006939 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006940 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6941 return -EINVAL;
6942 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006943
Jani Nikulaf2335332013-09-13 11:03:09 +03006944 if (is_lvds && dev_priv->lvds_downclock_avail) {
6945 /*
6946 * Ensure we match the reduced clock's P to the target
6947 * clock. If the clocks don't match, we can't switch
6948 * the display clock by using the FP0/FP1. In such case
6949 * we will disable the LVDS downclock feature.
6950 */
6951 has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006952 dev_priv->display.find_dpll(limit, crtc_state,
Jani Nikulaf2335332013-09-13 11:03:09 +03006953 dev_priv->lvds_downclock,
6954 refclk, &clock,
6955 &reduced_clock);
6956 }
6957 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006958 crtc_state->dpll.n = clock.n;
6959 crtc_state->dpll.m1 = clock.m1;
6960 crtc_state->dpll.m2 = clock.m2;
6961 crtc_state->dpll.p1 = clock.p1;
6962 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006963 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006964
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006965 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006966 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306967 has_reduced_clock ? &reduced_clock : NULL,
6968 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006969 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006970 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006971 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006972 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006973 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006974 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006975 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006976 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006977 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006978
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006979 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006980}
6981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006982static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006983 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006984{
6985 struct drm_device *dev = crtc->base.dev;
6986 struct drm_i915_private *dev_priv = dev->dev_private;
6987 uint32_t tmp;
6988
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006989 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6990 return;
6991
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006992 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006993 if (!(tmp & PFIT_ENABLE))
6994 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006995
Daniel Vetter06922822013-07-11 13:35:40 +02006996 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006997 if (INTEL_INFO(dev)->gen < 4) {
6998 if (crtc->pipe != PIPE_B)
6999 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007000 } else {
7001 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7002 return;
7003 }
7004
Daniel Vetter06922822013-07-11 13:35:40 +02007005 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007006 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7007 if (INTEL_INFO(dev)->gen < 5)
7008 pipe_config->gmch_pfit.lvds_border_bits =
7009 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7010}
7011
Jesse Barnesacbec812013-09-20 11:29:32 -07007012static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007013 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007014{
7015 struct drm_device *dev = crtc->base.dev;
7016 struct drm_i915_private *dev_priv = dev->dev_private;
7017 int pipe = pipe_config->cpu_transcoder;
7018 intel_clock_t clock;
7019 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007020 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007021
Shobhit Kumarf573de52014-07-30 20:32:37 +05307022 /* In case of MIPI DPLL will not even be used */
7023 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7024 return;
7025
Jesse Barnesacbec812013-09-20 11:29:32 -07007026 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007027 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07007028 mutex_unlock(&dev_priv->dpio_lock);
7029
7030 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7031 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7032 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7033 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7034 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7035
Ville Syrjäläf6466282013-10-14 14:50:31 +03007036 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007037
Ville Syrjäläf6466282013-10-14 14:50:31 +03007038 /* clock.dot is the fast clock */
7039 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07007040}
7041
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007042static void
7043i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7044 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007045{
7046 struct drm_device *dev = crtc->base.dev;
7047 struct drm_i915_private *dev_priv = dev->dev_private;
7048 u32 val, base, offset;
7049 int pipe = crtc->pipe, plane = crtc->plane;
7050 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007051 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007052 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007053 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007054
Damien Lespiau42a7b082015-02-05 19:35:13 +00007055 val = I915_READ(DSPCNTR(plane));
7056 if (!(val & DISPLAY_PLANE_ENABLE))
7057 return;
7058
Damien Lespiaud9806c92015-01-21 14:07:19 +00007059 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007060 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007061 DRM_DEBUG_KMS("failed to alloc fb\n");
7062 return;
7063 }
7064
Damien Lespiau1b842c82015-01-21 13:50:54 +00007065 fb = &intel_fb->base;
7066
Daniel Vetter18c52472015-02-10 17:16:09 +00007067 if (INTEL_INFO(dev)->gen >= 4) {
7068 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007069 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007070 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7071 }
7072 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007073
7074 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007075 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007076 fb->pixel_format = fourcc;
7077 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007078
7079 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007080 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007081 offset = I915_READ(DSPTILEOFF(plane));
7082 else
7083 offset = I915_READ(DSPLINOFF(plane));
7084 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7085 } else {
7086 base = I915_READ(DSPADDR(plane));
7087 }
7088 plane_config->base = base;
7089
7090 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007091 fb->width = ((val >> 16) & 0xfff) + 1;
7092 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007093
7094 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007095 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007096
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007097 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007098 fb->pixel_format,
7099 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007100
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007101 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007102
Damien Lespiau2844a922015-01-20 12:51:48 +00007103 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7104 pipe_name(pipe), plane, fb->width, fb->height,
7105 fb->bits_per_pixel, base, fb->pitches[0],
7106 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007107
Damien Lespiau2d140302015-02-05 17:22:18 +00007108 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007109}
7110
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007111static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007112 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007113{
7114 struct drm_device *dev = crtc->base.dev;
7115 struct drm_i915_private *dev_priv = dev->dev_private;
7116 int pipe = pipe_config->cpu_transcoder;
7117 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7118 intel_clock_t clock;
7119 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7120 int refclk = 100000;
7121
7122 mutex_lock(&dev_priv->dpio_lock);
7123 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7124 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7125 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7126 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7127 mutex_unlock(&dev_priv->dpio_lock);
7128
7129 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7130 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7131 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7132 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7133 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7134
7135 chv_clock(refclk, &clock);
7136
7137 /* clock.dot is the fast clock */
7138 pipe_config->port_clock = clock.dot / 5;
7139}
7140
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007141static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007142 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007143{
7144 struct drm_device *dev = crtc->base.dev;
7145 struct drm_i915_private *dev_priv = dev->dev_private;
7146 uint32_t tmp;
7147
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007148 if (!intel_display_power_is_enabled(dev_priv,
7149 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02007150 return false;
7151
Daniel Vettere143a212013-07-04 12:01:15 +02007152 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007153 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007154
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007155 tmp = I915_READ(PIPECONF(crtc->pipe));
7156 if (!(tmp & PIPECONF_ENABLE))
7157 return false;
7158
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007159 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7160 switch (tmp & PIPECONF_BPC_MASK) {
7161 case PIPECONF_6BPC:
7162 pipe_config->pipe_bpp = 18;
7163 break;
7164 case PIPECONF_8BPC:
7165 pipe_config->pipe_bpp = 24;
7166 break;
7167 case PIPECONF_10BPC:
7168 pipe_config->pipe_bpp = 30;
7169 break;
7170 default:
7171 break;
7172 }
7173 }
7174
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007175 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7176 pipe_config->limited_color_range = true;
7177
Ville Syrjälä282740f2013-09-04 18:30:03 +03007178 if (INTEL_INFO(dev)->gen < 4)
7179 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7180
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007181 intel_get_pipe_timings(crtc, pipe_config);
7182
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007183 i9xx_get_pfit_config(crtc, pipe_config);
7184
Daniel Vetter6c49f242013-06-06 12:45:25 +02007185 if (INTEL_INFO(dev)->gen >= 4) {
7186 tmp = I915_READ(DPLL_MD(crtc->pipe));
7187 pipe_config->pixel_multiplier =
7188 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7189 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007190 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02007191 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7192 tmp = I915_READ(DPLL(crtc->pipe));
7193 pipe_config->pixel_multiplier =
7194 ((tmp & SDVO_MULTIPLIER_MASK)
7195 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7196 } else {
7197 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7198 * port and will be fixed up in the encoder->get_config
7199 * function. */
7200 pipe_config->pixel_multiplier = 1;
7201 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007202 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7203 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007204 /*
7205 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7206 * on 830. Filter it out here so that we don't
7207 * report errors due to that.
7208 */
7209 if (IS_I830(dev))
7210 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7211
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007212 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7213 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007214 } else {
7215 /* Mask out read-only status bits. */
7216 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7217 DPLL_PORTC_READY_MASK |
7218 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007219 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007220
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007221 if (IS_CHERRYVIEW(dev))
7222 chv_crtc_clock_get(crtc, pipe_config);
7223 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007224 vlv_crtc_clock_get(crtc, pipe_config);
7225 else
7226 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007227
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007228 return true;
7229}
7230
Paulo Zanonidde86e22012-12-01 12:04:25 -02007231static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007232{
7233 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007234 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007235 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007236 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007237 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007238 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007239 bool has_ck505 = false;
7240 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007241
7242 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007243 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007244 switch (encoder->type) {
7245 case INTEL_OUTPUT_LVDS:
7246 has_panel = true;
7247 has_lvds = true;
7248 break;
7249 case INTEL_OUTPUT_EDP:
7250 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007251 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007252 has_cpu_edp = true;
7253 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007254 default:
7255 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007256 }
7257 }
7258
Keith Packard99eb6a02011-09-26 14:29:12 -07007259 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007260 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007261 can_ssc = has_ck505;
7262 } else {
7263 has_ck505 = false;
7264 can_ssc = true;
7265 }
7266
Imre Deak2de69052013-05-08 13:14:04 +03007267 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7268 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007269
7270 /* Ironlake: try to setup display ref clock before DPLL
7271 * enabling. This is only under driver's control after
7272 * PCH B stepping, previous chipset stepping should be
7273 * ignoring this setting.
7274 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007275 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007276
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007277 /* As we must carefully and slowly disable/enable each source in turn,
7278 * compute the final state we want first and check if we need to
7279 * make any changes at all.
7280 */
7281 final = val;
7282 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007283 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007284 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007285 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007286 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7287
7288 final &= ~DREF_SSC_SOURCE_MASK;
7289 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7290 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007291
Keith Packard199e5d72011-09-22 12:01:57 -07007292 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007293 final |= DREF_SSC_SOURCE_ENABLE;
7294
7295 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7296 final |= DREF_SSC1_ENABLE;
7297
7298 if (has_cpu_edp) {
7299 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7300 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7301 else
7302 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7303 } else
7304 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7305 } else {
7306 final |= DREF_SSC_SOURCE_DISABLE;
7307 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7308 }
7309
7310 if (final == val)
7311 return;
7312
7313 /* Always enable nonspread source */
7314 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7315
7316 if (has_ck505)
7317 val |= DREF_NONSPREAD_CK505_ENABLE;
7318 else
7319 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7320
7321 if (has_panel) {
7322 val &= ~DREF_SSC_SOURCE_MASK;
7323 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007324
Keith Packard199e5d72011-09-22 12:01:57 -07007325 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007326 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007327 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007328 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007329 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007330 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007331
7332 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007333 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007334 POSTING_READ(PCH_DREF_CONTROL);
7335 udelay(200);
7336
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007337 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007338
7339 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007340 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007341 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007342 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007343 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007344 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007345 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007346 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007347 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007348
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007349 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007350 POSTING_READ(PCH_DREF_CONTROL);
7351 udelay(200);
7352 } else {
7353 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7354
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007355 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007356
7357 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007358 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007359
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007360 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007361 POSTING_READ(PCH_DREF_CONTROL);
7362 udelay(200);
7363
7364 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007365 val &= ~DREF_SSC_SOURCE_MASK;
7366 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007367
7368 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007369 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007370
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007371 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007372 POSTING_READ(PCH_DREF_CONTROL);
7373 udelay(200);
7374 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007375
7376 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007377}
7378
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007379static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007380{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007381 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007382
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007383 tmp = I915_READ(SOUTH_CHICKEN2);
7384 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7385 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007387 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7388 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7389 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007390
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007391 tmp = I915_READ(SOUTH_CHICKEN2);
7392 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7393 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007394
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007395 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7396 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7397 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007398}
7399
7400/* WaMPhyProgramming:hsw */
7401static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7402{
7403 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007404
7405 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7406 tmp &= ~(0xFF << 24);
7407 tmp |= (0x12 << 24);
7408 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7409
Paulo Zanonidde86e22012-12-01 12:04:25 -02007410 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7411 tmp |= (1 << 11);
7412 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7413
7414 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7415 tmp |= (1 << 11);
7416 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7417
Paulo Zanonidde86e22012-12-01 12:04:25 -02007418 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7419 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7420 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7421
7422 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7423 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7424 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7425
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007426 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7427 tmp &= ~(7 << 13);
7428 tmp |= (5 << 13);
7429 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007430
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007431 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7432 tmp &= ~(7 << 13);
7433 tmp |= (5 << 13);
7434 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007435
7436 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7437 tmp &= ~0xFF;
7438 tmp |= 0x1C;
7439 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7440
7441 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7442 tmp &= ~0xFF;
7443 tmp |= 0x1C;
7444 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7445
7446 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7447 tmp &= ~(0xFF << 16);
7448 tmp |= (0x1C << 16);
7449 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7450
7451 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7452 tmp &= ~(0xFF << 16);
7453 tmp |= (0x1C << 16);
7454 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7455
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007456 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7457 tmp |= (1 << 27);
7458 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007459
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007460 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7461 tmp |= (1 << 27);
7462 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007463
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007464 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7465 tmp &= ~(0xF << 28);
7466 tmp |= (4 << 28);
7467 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007468
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007469 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7470 tmp &= ~(0xF << 28);
7471 tmp |= (4 << 28);
7472 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007473}
7474
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007475/* Implements 3 different sequences from BSpec chapter "Display iCLK
7476 * Programming" based on the parameters passed:
7477 * - Sequence to enable CLKOUT_DP
7478 * - Sequence to enable CLKOUT_DP without spread
7479 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7480 */
7481static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7482 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007483{
7484 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007485 uint32_t reg, tmp;
7486
7487 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7488 with_spread = true;
7489 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7490 with_fdi, "LP PCH doesn't have FDI\n"))
7491 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007492
7493 mutex_lock(&dev_priv->dpio_lock);
7494
7495 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7496 tmp &= ~SBI_SSCCTL_DISABLE;
7497 tmp |= SBI_SSCCTL_PATHALT;
7498 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7499
7500 udelay(24);
7501
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007502 if (with_spread) {
7503 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7504 tmp &= ~SBI_SSCCTL_PATHALT;
7505 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007506
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007507 if (with_fdi) {
7508 lpt_reset_fdi_mphy(dev_priv);
7509 lpt_program_fdi_mphy(dev_priv);
7510 }
7511 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007512
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007513 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7514 SBI_GEN0 : SBI_DBUFF0;
7515 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7516 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7517 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007518
7519 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007520}
7521
Paulo Zanoni47701c32013-07-23 11:19:25 -03007522/* Sequence to disable CLKOUT_DP */
7523static void lpt_disable_clkout_dp(struct drm_device *dev)
7524{
7525 struct drm_i915_private *dev_priv = dev->dev_private;
7526 uint32_t reg, tmp;
7527
7528 mutex_lock(&dev_priv->dpio_lock);
7529
7530 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7531 SBI_GEN0 : SBI_DBUFF0;
7532 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7533 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7534 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7535
7536 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7537 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7538 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7539 tmp |= SBI_SSCCTL_PATHALT;
7540 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7541 udelay(32);
7542 }
7543 tmp |= SBI_SSCCTL_DISABLE;
7544 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7545 }
7546
7547 mutex_unlock(&dev_priv->dpio_lock);
7548}
7549
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007550static void lpt_init_pch_refclk(struct drm_device *dev)
7551{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007552 struct intel_encoder *encoder;
7553 bool has_vga = false;
7554
Damien Lespiaub2784e12014-08-05 11:29:37 +01007555 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007556 switch (encoder->type) {
7557 case INTEL_OUTPUT_ANALOG:
7558 has_vga = true;
7559 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007560 default:
7561 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007562 }
7563 }
7564
Paulo Zanoni47701c32013-07-23 11:19:25 -03007565 if (has_vga)
7566 lpt_enable_clkout_dp(dev, true, true);
7567 else
7568 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007569}
7570
Paulo Zanonidde86e22012-12-01 12:04:25 -02007571/*
7572 * Initialize reference clocks when the driver loads
7573 */
7574void intel_init_pch_refclk(struct drm_device *dev)
7575{
7576 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7577 ironlake_init_pch_refclk(dev);
7578 else if (HAS_PCH_LPT(dev))
7579 lpt_init_pch_refclk(dev);
7580}
7581
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007582static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007583{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007584 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007585 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007586 struct drm_atomic_state *state = crtc_state->base.state;
7587 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007588 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007589 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007590 bool is_lvds = false;
7591
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007592 for (i = 0; i < state->num_connector; i++) {
7593 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007594 continue;
7595
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007596 connector_state = state->connector_states[i];
7597 if (connector_state->crtc != crtc_state->base.crtc)
7598 continue;
7599
7600 encoder = to_intel_encoder(connector_state->best_encoder);
7601
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007602 switch (encoder->type) {
7603 case INTEL_OUTPUT_LVDS:
7604 is_lvds = true;
7605 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007606 default:
7607 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007608 }
7609 num_connectors++;
7610 }
7611
7612 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007613 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007614 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007615 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007616 }
7617
7618 return 120000;
7619}
7620
Daniel Vetter6ff93602013-04-19 11:24:36 +02007621static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007622{
7623 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7625 int pipe = intel_crtc->pipe;
7626 uint32_t val;
7627
Daniel Vetter78114072013-06-13 00:54:57 +02007628 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007630 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007631 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007632 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007633 break;
7634 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007635 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007636 break;
7637 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007638 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007639 break;
7640 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007641 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007642 break;
7643 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007644 /* Case prevented by intel_choose_pipe_bpp_dither. */
7645 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007646 }
7647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007648 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007649 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7650
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007651 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007652 val |= PIPECONF_INTERLACED_ILK;
7653 else
7654 val |= PIPECONF_PROGRESSIVE;
7655
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007656 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007657 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007658
Paulo Zanonic8203562012-09-12 10:06:29 -03007659 I915_WRITE(PIPECONF(pipe), val);
7660 POSTING_READ(PIPECONF(pipe));
7661}
7662
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007663/*
7664 * Set up the pipe CSC unit.
7665 *
7666 * Currently only full range RGB to limited range RGB conversion
7667 * is supported, but eventually this should handle various
7668 * RGB<->YCbCr scenarios as well.
7669 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007670static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007671{
7672 struct drm_device *dev = crtc->dev;
7673 struct drm_i915_private *dev_priv = dev->dev_private;
7674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7675 int pipe = intel_crtc->pipe;
7676 uint16_t coeff = 0x7800; /* 1.0 */
7677
7678 /*
7679 * TODO: Check what kind of values actually come out of the pipe
7680 * with these coeff/postoff values and adjust to get the best
7681 * accuracy. Perhaps we even need to take the bpc value into
7682 * consideration.
7683 */
7684
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007685 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007686 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7687
7688 /*
7689 * GY/GU and RY/RU should be the other way around according
7690 * to BSpec, but reality doesn't agree. Just set them up in
7691 * a way that results in the correct picture.
7692 */
7693 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7694 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7695
7696 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7697 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7698
7699 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7700 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7701
7702 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7703 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7704 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7705
7706 if (INTEL_INFO(dev)->gen > 6) {
7707 uint16_t postoff = 0;
7708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007709 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007710 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007711
7712 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7713 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7714 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7715
7716 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7717 } else {
7718 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007720 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007721 mode |= CSC_BLACK_SCREEN_OFFSET;
7722
7723 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7724 }
7725}
7726
Daniel Vetter6ff93602013-04-19 11:24:36 +02007727static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007728{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007729 struct drm_device *dev = crtc->dev;
7730 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007732 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007733 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007734 uint32_t val;
7735
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007736 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007737
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007738 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007739 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7740
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007741 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007742 val |= PIPECONF_INTERLACED_ILK;
7743 else
7744 val |= PIPECONF_PROGRESSIVE;
7745
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007746 I915_WRITE(PIPECONF(cpu_transcoder), val);
7747 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007748
7749 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7750 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007751
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307752 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007753 val = 0;
7754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007755 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007756 case 18:
7757 val |= PIPEMISC_DITHER_6_BPC;
7758 break;
7759 case 24:
7760 val |= PIPEMISC_DITHER_8_BPC;
7761 break;
7762 case 30:
7763 val |= PIPEMISC_DITHER_10_BPC;
7764 break;
7765 case 36:
7766 val |= PIPEMISC_DITHER_12_BPC;
7767 break;
7768 default:
7769 /* Case prevented by pipe_config_set_bpp. */
7770 BUG();
7771 }
7772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007773 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007774 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7775
7776 I915_WRITE(PIPEMISC(pipe), val);
7777 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007778}
7779
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007780static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007781 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007782 intel_clock_t *clock,
7783 bool *has_reduced_clock,
7784 intel_clock_t *reduced_clock)
7785{
7786 struct drm_device *dev = crtc->dev;
7787 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007788 int refclk;
7789 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007790 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007791
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007792 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007793
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007794 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007795
7796 /*
7797 * Returns a set of divisors for the desired target clock with the given
7798 * refclk, or FALSE. The returned values represent the clock equation:
7799 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7800 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007801 limit = intel_limit(crtc_state, refclk);
7802 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007803 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007804 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007805 if (!ret)
7806 return false;
7807
7808 if (is_lvds && dev_priv->lvds_downclock_avail) {
7809 /*
7810 * Ensure we match the reduced clock's P to the target clock.
7811 * If the clocks don't match, we can't switch the display clock
7812 * by using the FP0/FP1. In such case we will disable the LVDS
7813 * downclock feature.
7814 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007815 *has_reduced_clock =
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007816 dev_priv->display.find_dpll(limit, crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007817 dev_priv->lvds_downclock,
7818 refclk, clock,
7819 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007820 }
7821
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007822 return true;
7823}
7824
Paulo Zanonid4b19312012-11-29 11:29:32 -02007825int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7826{
7827 /*
7828 * Account for spread spectrum to avoid
7829 * oversubscribing the link. Max center spread
7830 * is 2.5%; use 5% for safety's sake.
7831 */
7832 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007833 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007834}
7835
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007836static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007837{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007838 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007839}
7840
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007841static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007842 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007843 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007844 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007845{
7846 struct drm_crtc *crtc = &intel_crtc->base;
7847 struct drm_device *dev = crtc->dev;
7848 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007849 struct drm_atomic_state *state = crtc_state->base.state;
7850 struct drm_connector_state *connector_state;
7851 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007852 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007853 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02007854 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007855
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007856 for (i = 0; i < state->num_connector; i++) {
7857 if (!state->connectors[i])
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007858 continue;
7859
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007860 connector_state = state->connector_states[i];
7861 if (connector_state->crtc != crtc_state->base.crtc)
7862 continue;
7863
7864 encoder = to_intel_encoder(connector_state->best_encoder);
7865
7866 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007867 case INTEL_OUTPUT_LVDS:
7868 is_lvds = true;
7869 break;
7870 case INTEL_OUTPUT_SDVO:
7871 case INTEL_OUTPUT_HDMI:
7872 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007873 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007874 default:
7875 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007876 }
7877
7878 num_connectors++;
7879 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007880
Chris Wilsonc1858122010-12-03 21:35:48 +00007881 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007882 factor = 21;
7883 if (is_lvds) {
7884 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007885 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007886 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007887 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007888 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007889 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007890
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007891 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007892 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007893
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007894 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7895 *fp2 |= FP_CB_TUNE;
7896
Chris Wilson5eddb702010-09-11 13:48:45 +01007897 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007898
Eric Anholta07d6782011-03-30 13:01:08 -07007899 if (is_lvds)
7900 dpll |= DPLLB_MODE_LVDS;
7901 else
7902 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007903
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007904 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007905 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007906
7907 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007908 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007909 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007910 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007911
Eric Anholta07d6782011-03-30 13:01:08 -07007912 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007913 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007914 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007915 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007917 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007918 case 5:
7919 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7920 break;
7921 case 7:
7922 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7923 break;
7924 case 10:
7925 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7926 break;
7927 case 14:
7928 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7929 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007930 }
7931
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007932 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007933 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007934 else
7935 dpll |= PLL_REF_INPUT_DREFCLK;
7936
Daniel Vetter959e16d2013-06-05 13:34:21 +02007937 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007938}
7939
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007940static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7941 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007942{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007943 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007944 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007945 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007946 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007947 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007948 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007949
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007950 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007951
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007952 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7953 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7954
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007955 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007956 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007957 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007958 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7959 return -EINVAL;
7960 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007961 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007962 if (!crtc_state->clock_set) {
7963 crtc_state->dpll.n = clock.n;
7964 crtc_state->dpll.m1 = clock.m1;
7965 crtc_state->dpll.m2 = clock.m2;
7966 crtc_state->dpll.p1 = clock.p1;
7967 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007968 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007969
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007970 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007971 if (crtc_state->has_pch_encoder) {
7972 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007973 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007974 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007975
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007976 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007977 &fp, &reduced_clock,
7978 has_reduced_clock ? &fp2 : NULL);
7979
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007980 crtc_state->dpll_hw_state.dpll = dpll;
7981 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007982 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007983 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007984 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007985 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007986
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007987 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007988 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007989 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007990 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007991 return -EINVAL;
7992 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007993 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007994
Rodrigo Viviab585de2015-03-24 12:40:09 -07007995 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007996 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007997 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007998 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007999
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008000 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008001}
8002
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008003static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8004 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008005{
8006 struct drm_device *dev = crtc->base.dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008008 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008009
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008010 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8011 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8012 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8013 & ~TU_SIZE_MASK;
8014 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8015 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8016 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8017}
8018
8019static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8020 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008021 struct intel_link_m_n *m_n,
8022 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008023{
8024 struct drm_device *dev = crtc->base.dev;
8025 struct drm_i915_private *dev_priv = dev->dev_private;
8026 enum pipe pipe = crtc->pipe;
8027
8028 if (INTEL_INFO(dev)->gen >= 5) {
8029 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8030 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8031 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8032 & ~TU_SIZE_MASK;
8033 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8034 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8035 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008036 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8037 * gen < 8) and if DRRS is supported (to make sure the
8038 * registers are not unnecessarily read).
8039 */
8040 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008041 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008042 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8043 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8044 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8045 & ~TU_SIZE_MASK;
8046 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8047 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8048 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8049 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008050 } else {
8051 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8052 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8053 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8054 & ~TU_SIZE_MASK;
8055 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8056 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8057 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8058 }
8059}
8060
8061void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008062 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008063{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008064 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008065 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8066 else
8067 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008068 &pipe_config->dp_m_n,
8069 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008070}
8071
Daniel Vetter72419202013-04-04 13:28:53 +02008072static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008073 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008074{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008075 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008076 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008077}
8078
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008079static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008080 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008081{
8082 struct drm_device *dev = crtc->base.dev;
8083 struct drm_i915_private *dev_priv = dev->dev_private;
8084 uint32_t tmp;
8085
8086 tmp = I915_READ(PS_CTL(crtc->pipe));
8087
8088 if (tmp & PS_ENABLE) {
8089 pipe_config->pch_pfit.enabled = true;
8090 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
8091 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
8092 }
8093}
8094
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008095static void
8096skylake_get_initial_plane_config(struct intel_crtc *crtc,
8097 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008098{
8099 struct drm_device *dev = crtc->base.dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008101 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008102 int pipe = crtc->pipe;
8103 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008104 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008105 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008106 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008107
Damien Lespiaud9806c92015-01-21 14:07:19 +00008108 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008109 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008110 DRM_DEBUG_KMS("failed to alloc fb\n");
8111 return;
8112 }
8113
Damien Lespiau1b842c82015-01-21 13:50:54 +00008114 fb = &intel_fb->base;
8115
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008116 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008117 if (!(val & PLANE_CTL_ENABLE))
8118 goto error;
8119
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008120 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8121 fourcc = skl_format_to_fourcc(pixel_format,
8122 val & PLANE_CTL_ORDER_RGBX,
8123 val & PLANE_CTL_ALPHA_MASK);
8124 fb->pixel_format = fourcc;
8125 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8126
Damien Lespiau40f46282015-02-27 11:15:21 +00008127 tiling = val & PLANE_CTL_TILED_MASK;
8128 switch (tiling) {
8129 case PLANE_CTL_TILED_LINEAR:
8130 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8131 break;
8132 case PLANE_CTL_TILED_X:
8133 plane_config->tiling = I915_TILING_X;
8134 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8135 break;
8136 case PLANE_CTL_TILED_Y:
8137 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8138 break;
8139 case PLANE_CTL_TILED_YF:
8140 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8141 break;
8142 default:
8143 MISSING_CASE(tiling);
8144 goto error;
8145 }
8146
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008147 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8148 plane_config->base = base;
8149
8150 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8151
8152 val = I915_READ(PLANE_SIZE(pipe, 0));
8153 fb->height = ((val >> 16) & 0xfff) + 1;
8154 fb->width = ((val >> 0) & 0x1fff) + 1;
8155
8156 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00008157 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8158 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008159 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8160
8161 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008162 fb->pixel_format,
8163 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008164
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008165 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008166
8167 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8168 pipe_name(pipe), fb->width, fb->height,
8169 fb->bits_per_pixel, base, fb->pitches[0],
8170 plane_config->size);
8171
Damien Lespiau2d140302015-02-05 17:22:18 +00008172 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008173 return;
8174
8175error:
8176 kfree(fb);
8177}
8178
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008179static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008180 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008181{
8182 struct drm_device *dev = crtc->base.dev;
8183 struct drm_i915_private *dev_priv = dev->dev_private;
8184 uint32_t tmp;
8185
8186 tmp = I915_READ(PF_CTL(crtc->pipe));
8187
8188 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008189 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008190 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8191 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008192
8193 /* We currently do not free assignements of panel fitters on
8194 * ivb/hsw (since we don't use the higher upscaling modes which
8195 * differentiates them) so just WARN about this case for now. */
8196 if (IS_GEN7(dev)) {
8197 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8198 PF_PIPE_SEL_IVB(crtc->pipe));
8199 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008200 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008201}
8202
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008203static void
8204ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8205 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008206{
8207 struct drm_device *dev = crtc->base.dev;
8208 struct drm_i915_private *dev_priv = dev->dev_private;
8209 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008210 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008211 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008212 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008213 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008214 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008215
Damien Lespiau42a7b082015-02-05 19:35:13 +00008216 val = I915_READ(DSPCNTR(pipe));
8217 if (!(val & DISPLAY_PLANE_ENABLE))
8218 return;
8219
Damien Lespiaud9806c92015-01-21 14:07:19 +00008220 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008221 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008222 DRM_DEBUG_KMS("failed to alloc fb\n");
8223 return;
8224 }
8225
Damien Lespiau1b842c82015-01-21 13:50:54 +00008226 fb = &intel_fb->base;
8227
Daniel Vetter18c52472015-02-10 17:16:09 +00008228 if (INTEL_INFO(dev)->gen >= 4) {
8229 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008230 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008231 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8232 }
8233 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008234
8235 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008236 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008237 fb->pixel_format = fourcc;
8238 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008239
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008240 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008241 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008242 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008243 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008244 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008245 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008246 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008247 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008248 }
8249 plane_config->base = base;
8250
8251 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008252 fb->width = ((val >> 16) & 0xfff) + 1;
8253 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008254
8255 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008256 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008257
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008258 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008259 fb->pixel_format,
8260 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008261
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008262 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008263
Damien Lespiau2844a922015-01-20 12:51:48 +00008264 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8265 pipe_name(pipe), fb->width, fb->height,
8266 fb->bits_per_pixel, base, fb->pitches[0],
8267 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008268
Damien Lespiau2d140302015-02-05 17:22:18 +00008269 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008270}
8271
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008272static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008273 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008274{
8275 struct drm_device *dev = crtc->base.dev;
8276 struct drm_i915_private *dev_priv = dev->dev_private;
8277 uint32_t tmp;
8278
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008279 if (!intel_display_power_is_enabled(dev_priv,
8280 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008281 return false;
8282
Daniel Vettere143a212013-07-04 12:01:15 +02008283 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008284 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008285
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008286 tmp = I915_READ(PIPECONF(crtc->pipe));
8287 if (!(tmp & PIPECONF_ENABLE))
8288 return false;
8289
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008290 switch (tmp & PIPECONF_BPC_MASK) {
8291 case PIPECONF_6BPC:
8292 pipe_config->pipe_bpp = 18;
8293 break;
8294 case PIPECONF_8BPC:
8295 pipe_config->pipe_bpp = 24;
8296 break;
8297 case PIPECONF_10BPC:
8298 pipe_config->pipe_bpp = 30;
8299 break;
8300 case PIPECONF_12BPC:
8301 pipe_config->pipe_bpp = 36;
8302 break;
8303 default:
8304 break;
8305 }
8306
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008307 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8308 pipe_config->limited_color_range = true;
8309
Daniel Vetterab9412b2013-05-03 11:49:46 +02008310 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008311 struct intel_shared_dpll *pll;
8312
Daniel Vetter88adfff2013-03-28 10:42:01 +01008313 pipe_config->has_pch_encoder = true;
8314
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008315 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8316 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8317 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008318
8319 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008320
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008321 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008322 pipe_config->shared_dpll =
8323 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008324 } else {
8325 tmp = I915_READ(PCH_DPLL_SEL);
8326 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8327 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8328 else
8329 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8330 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008331
8332 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8333
8334 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8335 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008336
8337 tmp = pipe_config->dpll_hw_state.dpll;
8338 pipe_config->pixel_multiplier =
8339 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8340 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008341
8342 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008343 } else {
8344 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008345 }
8346
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008347 intel_get_pipe_timings(crtc, pipe_config);
8348
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008349 ironlake_get_pfit_config(crtc, pipe_config);
8350
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008351 return true;
8352}
8353
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008354static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8355{
8356 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008357 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008358
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008359 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008360 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008361 pipe_name(crtc->pipe));
8362
Rob Clarke2c719b2014-12-15 13:56:32 -05008363 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8364 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8365 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8366 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8367 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8368 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008369 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008370 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008371 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008372 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008373 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008374 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008375 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008376 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008377 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008378
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008379 /*
8380 * In theory we can still leave IRQs enabled, as long as only the HPD
8381 * interrupts remain enabled. We used to check for that, but since it's
8382 * gen-specific and since we only disable LCPLL after we fully disable
8383 * the interrupts, the check below should be enough.
8384 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008385 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008386}
8387
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008388static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8389{
8390 struct drm_device *dev = dev_priv->dev;
8391
8392 if (IS_HASWELL(dev))
8393 return I915_READ(D_COMP_HSW);
8394 else
8395 return I915_READ(D_COMP_BDW);
8396}
8397
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008398static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8399{
8400 struct drm_device *dev = dev_priv->dev;
8401
8402 if (IS_HASWELL(dev)) {
8403 mutex_lock(&dev_priv->rps.hw_lock);
8404 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8405 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008406 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008407 mutex_unlock(&dev_priv->rps.hw_lock);
8408 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008409 I915_WRITE(D_COMP_BDW, val);
8410 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008411 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008412}
8413
8414/*
8415 * This function implements pieces of two sequences from BSpec:
8416 * - Sequence for display software to disable LCPLL
8417 * - Sequence for display software to allow package C8+
8418 * The steps implemented here are just the steps that actually touch the LCPLL
8419 * register. Callers should take care of disabling all the display engine
8420 * functions, doing the mode unset, fixing interrupts, etc.
8421 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008422static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8423 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008424{
8425 uint32_t val;
8426
8427 assert_can_disable_lcpll(dev_priv);
8428
8429 val = I915_READ(LCPLL_CTL);
8430
8431 if (switch_to_fclk) {
8432 val |= LCPLL_CD_SOURCE_FCLK;
8433 I915_WRITE(LCPLL_CTL, val);
8434
8435 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8436 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8437 DRM_ERROR("Switching to FCLK failed\n");
8438
8439 val = I915_READ(LCPLL_CTL);
8440 }
8441
8442 val |= LCPLL_PLL_DISABLE;
8443 I915_WRITE(LCPLL_CTL, val);
8444 POSTING_READ(LCPLL_CTL);
8445
8446 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8447 DRM_ERROR("LCPLL still locked\n");
8448
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008449 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008450 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008451 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008452 ndelay(100);
8453
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008454 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8455 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008456 DRM_ERROR("D_COMP RCOMP still in progress\n");
8457
8458 if (allow_power_down) {
8459 val = I915_READ(LCPLL_CTL);
8460 val |= LCPLL_POWER_DOWN_ALLOW;
8461 I915_WRITE(LCPLL_CTL, val);
8462 POSTING_READ(LCPLL_CTL);
8463 }
8464}
8465
8466/*
8467 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8468 * source.
8469 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008470static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008471{
8472 uint32_t val;
8473
8474 val = I915_READ(LCPLL_CTL);
8475
8476 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8477 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8478 return;
8479
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008480 /*
8481 * Make sure we're not on PC8 state before disabling PC8, otherwise
8482 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008483 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008484 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008485
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008486 if (val & LCPLL_POWER_DOWN_ALLOW) {
8487 val &= ~LCPLL_POWER_DOWN_ALLOW;
8488 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008489 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008490 }
8491
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008492 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008493 val |= D_COMP_COMP_FORCE;
8494 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008495 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008496
8497 val = I915_READ(LCPLL_CTL);
8498 val &= ~LCPLL_PLL_DISABLE;
8499 I915_WRITE(LCPLL_CTL, val);
8500
8501 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8502 DRM_ERROR("LCPLL not locked yet\n");
8503
8504 if (val & LCPLL_CD_SOURCE_FCLK) {
8505 val = I915_READ(LCPLL_CTL);
8506 val &= ~LCPLL_CD_SOURCE_FCLK;
8507 I915_WRITE(LCPLL_CTL, val);
8508
8509 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8510 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8511 DRM_ERROR("Switching back to LCPLL failed\n");
8512 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008513
Mika Kuoppala59bad942015-01-16 11:34:40 +02008514 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008515}
8516
Paulo Zanoni765dab672014-03-07 20:08:18 -03008517/*
8518 * Package states C8 and deeper are really deep PC states that can only be
8519 * reached when all the devices on the system allow it, so even if the graphics
8520 * device allows PC8+, it doesn't mean the system will actually get to these
8521 * states. Our driver only allows PC8+ when going into runtime PM.
8522 *
8523 * The requirements for PC8+ are that all the outputs are disabled, the power
8524 * well is disabled and most interrupts are disabled, and these are also
8525 * requirements for runtime PM. When these conditions are met, we manually do
8526 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8527 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8528 * hang the machine.
8529 *
8530 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8531 * the state of some registers, so when we come back from PC8+ we need to
8532 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8533 * need to take care of the registers kept by RC6. Notice that this happens even
8534 * if we don't put the device in PCI D3 state (which is what currently happens
8535 * because of the runtime PM support).
8536 *
8537 * For more, read "Display Sequences for Package C8" on the hardware
8538 * documentation.
8539 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008540void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008541{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008542 struct drm_device *dev = dev_priv->dev;
8543 uint32_t val;
8544
Paulo Zanonic67a4702013-08-19 13:18:09 -03008545 DRM_DEBUG_KMS("Enabling package C8+\n");
8546
Paulo Zanonic67a4702013-08-19 13:18:09 -03008547 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8548 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8549 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8550 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8551 }
8552
8553 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008554 hsw_disable_lcpll(dev_priv, true, true);
8555}
8556
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008557void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008558{
8559 struct drm_device *dev = dev_priv->dev;
8560 uint32_t val;
8561
Paulo Zanonic67a4702013-08-19 13:18:09 -03008562 DRM_DEBUG_KMS("Disabling package C8+\n");
8563
8564 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008565 lpt_init_pch_refclk(dev);
8566
8567 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8568 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8569 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8570 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8571 }
8572
8573 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008574}
8575
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008576static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8577 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008578{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008579 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008580 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008581
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008582 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008583
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585}
8586
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008587static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8588 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008589 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008590{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008591 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008592
8593 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8594 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8595
8596 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008597 case SKL_DPLL0:
8598 /*
8599 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8600 * of the shared DPLL framework and thus needs to be read out
8601 * separately
8602 */
8603 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8604 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8605 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008606 case SKL_DPLL1:
8607 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8608 break;
8609 case SKL_DPLL2:
8610 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8611 break;
8612 case SKL_DPLL3:
8613 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8614 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008615 }
8616}
8617
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008618static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8619 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008620 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008621{
8622 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8623
8624 switch (pipe_config->ddi_pll_sel) {
8625 case PORT_CLK_SEL_WRPLL1:
8626 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8627 break;
8628 case PORT_CLK_SEL_WRPLL2:
8629 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8630 break;
8631 }
8632}
8633
Daniel Vetter26804af2014-06-25 22:01:55 +03008634static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008635 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008636{
8637 struct drm_device *dev = crtc->base.dev;
8638 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008639 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008640 enum port port;
8641 uint32_t tmp;
8642
8643 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8644
8645 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8646
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008647 if (IS_SKYLAKE(dev))
8648 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8649 else
8650 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008651
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008652 if (pipe_config->shared_dpll >= 0) {
8653 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8654
8655 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8656 &pipe_config->dpll_hw_state));
8657 }
8658
Daniel Vetter26804af2014-06-25 22:01:55 +03008659 /*
8660 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8661 * DDI E. So just check whether this pipe is wired to DDI E and whether
8662 * the PCH transcoder is on.
8663 */
Damien Lespiauca370452013-12-03 13:56:24 +00008664 if (INTEL_INFO(dev)->gen < 9 &&
8665 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008666 pipe_config->has_pch_encoder = true;
8667
8668 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8669 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8670 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8671
8672 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8673 }
8674}
8675
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008676static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008677 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008678{
8679 struct drm_device *dev = crtc->base.dev;
8680 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008681 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008682 uint32_t tmp;
8683
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008684 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008685 POWER_DOMAIN_PIPE(crtc->pipe)))
8686 return false;
8687
Daniel Vettere143a212013-07-04 12:01:15 +02008688 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008689 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8690
Daniel Vettereccb1402013-05-22 00:50:22 +02008691 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8692 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8693 enum pipe trans_edp_pipe;
8694 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8695 default:
8696 WARN(1, "unknown pipe linked to edp transcoder\n");
8697 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8698 case TRANS_DDI_EDP_INPUT_A_ON:
8699 trans_edp_pipe = PIPE_A;
8700 break;
8701 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8702 trans_edp_pipe = PIPE_B;
8703 break;
8704 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8705 trans_edp_pipe = PIPE_C;
8706 break;
8707 }
8708
8709 if (trans_edp_pipe == crtc->pipe)
8710 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8711 }
8712
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008713 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008714 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008715 return false;
8716
Daniel Vettereccb1402013-05-22 00:50:22 +02008717 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008718 if (!(tmp & PIPECONF_ENABLE))
8719 return false;
8720
Daniel Vetter26804af2014-06-25 22:01:55 +03008721 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008722
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008723 intel_get_pipe_timings(crtc, pipe_config);
8724
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008725 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008726 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8727 if (IS_SKYLAKE(dev))
8728 skylake_get_pfit_config(crtc, pipe_config);
8729 else
8730 ironlake_get_pfit_config(crtc, pipe_config);
8731 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008732
Jesse Barnese59150d2014-01-07 13:30:45 -08008733 if (IS_HASWELL(dev))
8734 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8735 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008736
Clint Taylorebb69c92014-09-30 10:30:22 -07008737 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8738 pipe_config->pixel_multiplier =
8739 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8740 } else {
8741 pipe_config->pixel_multiplier = 1;
8742 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008743
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008744 return true;
8745}
8746
Chris Wilson560b85b2010-08-07 11:01:38 +01008747static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8748{
8749 struct drm_device *dev = crtc->dev;
8750 struct drm_i915_private *dev_priv = dev->dev_private;
8751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008752 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008753
Ville Syrjälädc41c152014-08-13 11:57:05 +03008754 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008755 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8756 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008757 unsigned int stride = roundup_pow_of_two(width) * 4;
8758
8759 switch (stride) {
8760 default:
8761 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8762 width, stride);
8763 stride = 256;
8764 /* fallthrough */
8765 case 256:
8766 case 512:
8767 case 1024:
8768 case 2048:
8769 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008770 }
8771
Ville Syrjälädc41c152014-08-13 11:57:05 +03008772 cntl |= CURSOR_ENABLE |
8773 CURSOR_GAMMA_ENABLE |
8774 CURSOR_FORMAT_ARGB |
8775 CURSOR_STRIDE(stride);
8776
8777 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008778 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008779
Ville Syrjälädc41c152014-08-13 11:57:05 +03008780 if (intel_crtc->cursor_cntl != 0 &&
8781 (intel_crtc->cursor_base != base ||
8782 intel_crtc->cursor_size != size ||
8783 intel_crtc->cursor_cntl != cntl)) {
8784 /* On these chipsets we can only modify the base/size/stride
8785 * whilst the cursor is disabled.
8786 */
8787 I915_WRITE(_CURACNTR, 0);
8788 POSTING_READ(_CURACNTR);
8789 intel_crtc->cursor_cntl = 0;
8790 }
8791
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008792 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008793 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008794 intel_crtc->cursor_base = base;
8795 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008796
8797 if (intel_crtc->cursor_size != size) {
8798 I915_WRITE(CURSIZE, size);
8799 intel_crtc->cursor_size = size;
8800 }
8801
Chris Wilson4b0e3332014-05-30 16:35:26 +03008802 if (intel_crtc->cursor_cntl != cntl) {
8803 I915_WRITE(_CURACNTR, cntl);
8804 POSTING_READ(_CURACNTR);
8805 intel_crtc->cursor_cntl = cntl;
8806 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008807}
8808
8809static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8810{
8811 struct drm_device *dev = crtc->dev;
8812 struct drm_i915_private *dev_priv = dev->dev_private;
8813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8814 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008815 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008816
Chris Wilson4b0e3332014-05-30 16:35:26 +03008817 cntl = 0;
8818 if (base) {
8819 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008820 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308821 case 64:
8822 cntl |= CURSOR_MODE_64_ARGB_AX;
8823 break;
8824 case 128:
8825 cntl |= CURSOR_MODE_128_ARGB_AX;
8826 break;
8827 case 256:
8828 cntl |= CURSOR_MODE_256_ARGB_AX;
8829 break;
8830 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008831 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308832 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008833 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008834 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008835
8836 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8837 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008838 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008839
Matt Roper8e7d6882015-01-21 16:35:41 -08008840 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008841 cntl |= CURSOR_ROTATE_180;
8842
Chris Wilson4b0e3332014-05-30 16:35:26 +03008843 if (intel_crtc->cursor_cntl != cntl) {
8844 I915_WRITE(CURCNTR(pipe), cntl);
8845 POSTING_READ(CURCNTR(pipe));
8846 intel_crtc->cursor_cntl = cntl;
8847 }
8848
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008849 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008850 I915_WRITE(CURBASE(pipe), base);
8851 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008852
8853 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008854}
8855
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008856/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008857static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8858 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008859{
8860 struct drm_device *dev = crtc->dev;
8861 struct drm_i915_private *dev_priv = dev->dev_private;
8862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8863 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008864 int x = crtc->cursor_x;
8865 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008866 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008867
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008868 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008869 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008870
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008871 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008872 base = 0;
8873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008874 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008875 base = 0;
8876
8877 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008878 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008879 base = 0;
8880
8881 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8882 x = -x;
8883 }
8884 pos |= x << CURSOR_X_SHIFT;
8885
8886 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008887 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008888 base = 0;
8889
8890 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8891 y = -y;
8892 }
8893 pos |= y << CURSOR_Y_SHIFT;
8894
Chris Wilson4b0e3332014-05-30 16:35:26 +03008895 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008896 return;
8897
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008898 I915_WRITE(CURPOS(pipe), pos);
8899
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008900 /* ILK+ do this automagically */
8901 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008902 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008903 base += (intel_crtc->base.cursor->state->crtc_h *
8904 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008905 }
8906
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008907 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008908 i845_update_cursor(crtc, base);
8909 else
8910 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008911}
8912
Ville Syrjälädc41c152014-08-13 11:57:05 +03008913static bool cursor_size_ok(struct drm_device *dev,
8914 uint32_t width, uint32_t height)
8915{
8916 if (width == 0 || height == 0)
8917 return false;
8918
8919 /*
8920 * 845g/865g are special in that they are only limited by
8921 * the width of their cursors, the height is arbitrary up to
8922 * the precision of the register. Everything else requires
8923 * square cursors, limited to a few power-of-two sizes.
8924 */
8925 if (IS_845G(dev) || IS_I865G(dev)) {
8926 if ((width & 63) != 0)
8927 return false;
8928
8929 if (width > (IS_845G(dev) ? 64 : 512))
8930 return false;
8931
8932 if (height > 1023)
8933 return false;
8934 } else {
8935 switch (width | height) {
8936 case 256:
8937 case 128:
8938 if (IS_GEN2(dev))
8939 return false;
8940 case 64:
8941 break;
8942 default:
8943 return false;
8944 }
8945 }
8946
8947 return true;
8948}
8949
Jesse Barnes79e53942008-11-07 14:24:08 -08008950static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008951 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008952{
James Simmons72034252010-08-03 01:33:19 +01008953 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008955
James Simmons72034252010-08-03 01:33:19 +01008956 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008957 intel_crtc->lut_r[i] = red[i] >> 8;
8958 intel_crtc->lut_g[i] = green[i] >> 8;
8959 intel_crtc->lut_b[i] = blue[i] >> 8;
8960 }
8961
8962 intel_crtc_load_lut(crtc);
8963}
8964
Jesse Barnes79e53942008-11-07 14:24:08 -08008965/* VESA 640x480x72Hz mode to set on the pipe */
8966static struct drm_display_mode load_detect_mode = {
8967 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8968 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8969};
8970
Daniel Vettera8bb6812014-02-10 18:00:39 +01008971struct drm_framebuffer *
8972__intel_framebuffer_create(struct drm_device *dev,
8973 struct drm_mode_fb_cmd2 *mode_cmd,
8974 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008975{
8976 struct intel_framebuffer *intel_fb;
8977 int ret;
8978
8979 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8980 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008981 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008982 return ERR_PTR(-ENOMEM);
8983 }
8984
8985 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008986 if (ret)
8987 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008988
8989 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008990err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008991 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008992 kfree(intel_fb);
8993
8994 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008995}
8996
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008997static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008998intel_framebuffer_create(struct drm_device *dev,
8999 struct drm_mode_fb_cmd2 *mode_cmd,
9000 struct drm_i915_gem_object *obj)
9001{
9002 struct drm_framebuffer *fb;
9003 int ret;
9004
9005 ret = i915_mutex_lock_interruptible(dev);
9006 if (ret)
9007 return ERR_PTR(ret);
9008 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9009 mutex_unlock(&dev->struct_mutex);
9010
9011 return fb;
9012}
9013
Chris Wilsond2dff872011-04-19 08:36:26 +01009014static u32
9015intel_framebuffer_pitch_for_width(int width, int bpp)
9016{
9017 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9018 return ALIGN(pitch, 64);
9019}
9020
9021static u32
9022intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9023{
9024 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009025 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009026}
9027
9028static struct drm_framebuffer *
9029intel_framebuffer_create_for_mode(struct drm_device *dev,
9030 struct drm_display_mode *mode,
9031 int depth, int bpp)
9032{
9033 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009034 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009035
9036 obj = i915_gem_alloc_object(dev,
9037 intel_framebuffer_size_for_mode(mode, bpp));
9038 if (obj == NULL)
9039 return ERR_PTR(-ENOMEM);
9040
9041 mode_cmd.width = mode->hdisplay;
9042 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009043 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9044 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009045 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009046
9047 return intel_framebuffer_create(dev, &mode_cmd, obj);
9048}
9049
9050static struct drm_framebuffer *
9051mode_fits_in_fbdev(struct drm_device *dev,
9052 struct drm_display_mode *mode)
9053{
Daniel Vetter4520f532013-10-09 09:18:51 +02009054#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01009055 struct drm_i915_private *dev_priv = dev->dev_private;
9056 struct drm_i915_gem_object *obj;
9057 struct drm_framebuffer *fb;
9058
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009059 if (!dev_priv->fbdev)
9060 return NULL;
9061
9062 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009063 return NULL;
9064
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009065 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009066 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009067
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009068 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009069 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9070 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01009071 return NULL;
9072
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009073 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009074 return NULL;
9075
9076 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009077#else
9078 return NULL;
9079#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009080}
9081
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009082bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01009083 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05009084 struct intel_load_detect_pipe *old,
9085 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009086{
9087 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009088 struct intel_encoder *intel_encoder =
9089 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009090 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009091 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009092 struct drm_crtc *crtc = NULL;
9093 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02009094 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009095 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009096 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009097 struct drm_connector_state *connector_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009098 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009099
Chris Wilsond2dff872011-04-19 08:36:26 +01009100 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009101 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009102 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009103
Rob Clark51fd3712013-11-19 12:10:12 -05009104retry:
9105 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9106 if (ret)
9107 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009108
Jesse Barnes79e53942008-11-07 14:24:08 -08009109 /*
9110 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009111 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009112 * - if the connector already has an assigned crtc, use it (but make
9113 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009114 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009115 * - try to find the first unused crtc that can drive this connector,
9116 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009117 */
9118
9119 /* See if we already have a CRTC for this connector */
9120 if (encoder->crtc) {
9121 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009122
Rob Clark51fd3712013-11-19 12:10:12 -05009123 ret = drm_modeset_lock(&crtc->mutex, ctx);
9124 if (ret)
9125 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009126 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9127 if (ret)
9128 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01009129
Daniel Vetter24218aa2012-08-12 19:27:11 +02009130 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009131 old->load_detect_temp = false;
9132
9133 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009134 if (connector->dpms != DRM_MODE_DPMS_ON)
9135 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01009136
Chris Wilson71731882011-04-19 23:10:58 +01009137 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08009138 }
9139
9140 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009141 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009142 i++;
9143 if (!(encoder->possible_crtcs & (1 << i)))
9144 continue;
Matt Roper83d65732015-02-25 13:12:16 -08009145 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03009146 continue;
9147 /* This can occur when applying the pipe A quirk on resume. */
9148 if (to_intel_crtc(possible_crtc)->new_enabled)
9149 continue;
9150
9151 crtc = possible_crtc;
9152 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009153 }
9154
9155 /*
9156 * If we didn't find an unused CRTC, don't use any.
9157 */
9158 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009159 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05009160 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08009161 }
9162
Rob Clark51fd3712013-11-19 12:10:12 -05009163 ret = drm_modeset_lock(&crtc->mutex, ctx);
9164 if (ret)
9165 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009166 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9167 if (ret)
9168 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02009169 intel_encoder->new_crtc = to_intel_crtc(crtc);
9170 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009171
9172 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009173 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02009174 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01009175 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01009176 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08009177
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009178 state = drm_atomic_state_alloc(dev);
9179 if (!state)
9180 return false;
9181
9182 state->acquire_ctx = ctx;
9183
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009184 connector_state = drm_atomic_get_connector_state(state, connector);
9185 if (IS_ERR(connector_state)) {
9186 ret = PTR_ERR(connector_state);
9187 goto fail;
9188 }
9189
9190 connector_state->crtc = crtc;
9191 connector_state->best_encoder = &intel_encoder->base;
9192
Chris Wilson64927112011-04-20 07:25:26 +01009193 if (!mode)
9194 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009195
Chris Wilsond2dff872011-04-19 08:36:26 +01009196 /* We need a framebuffer large enough to accommodate all accesses
9197 * that the plane may generate whilst we perform load detection.
9198 * We can not rely on the fbcon either being present (we get called
9199 * during its initialisation to detect all boot displays, or it may
9200 * not even exist) or that it is large enough to satisfy the
9201 * requested mode.
9202 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009203 fb = mode_fits_in_fbdev(dev, mode);
9204 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009205 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009206 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9207 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009208 } else
9209 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009210 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009211 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009212 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009213 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009214
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009215 if (intel_set_mode(crtc, mode, 0, 0, fb, state)) {
Chris Wilson64927112011-04-20 07:25:26 +01009216 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01009217 if (old->release_fb)
9218 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009219 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009220 }
Daniel Vetter9128b042015-03-03 17:31:21 +01009221 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01009222
Jesse Barnes79e53942008-11-07 14:24:08 -08009223 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009224 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009225 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009226
9227 fail:
Matt Roper83d65732015-02-25 13:12:16 -08009228 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -05009229fail_unlock:
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009230 if (state) {
9231 drm_atomic_state_free(state);
9232 state = NULL;
9233 }
9234
Rob Clark51fd3712013-11-19 12:10:12 -05009235 if (ret == -EDEADLK) {
9236 drm_modeset_backoff(ctx);
9237 goto retry;
9238 }
9239
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009240 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009241}
9242
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009243void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009244 struct intel_load_detect_pipe *old,
9245 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009246{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009247 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009248 struct intel_encoder *intel_encoder =
9249 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009250 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009251 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009253 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009254 struct drm_connector_state *connector_state;
Jesse Barnes79e53942008-11-07 14:24:08 -08009255
Chris Wilsond2dff872011-04-19 08:36:26 +01009256 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009257 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009258 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009259
Chris Wilson8261b192011-04-19 23:18:09 +01009260 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009261 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009262 if (!state)
9263 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009264
9265 state->acquire_ctx = ctx;
9266
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009267 connector_state = drm_atomic_get_connector_state(state, connector);
9268 if (IS_ERR(connector_state))
9269 goto fail;
9270
Daniel Vetterfc303102012-07-09 10:40:58 +02009271 to_intel_connector(connector)->new_encoder = NULL;
9272 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009273 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009274
9275 connector_state->best_encoder = NULL;
9276 connector_state->crtc = NULL;
9277
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009278 intel_set_mode(crtc, NULL, 0, 0, NULL, state);
9279
9280 drm_atomic_state_free(state);
Chris Wilsond2dff872011-04-19 08:36:26 +01009281
Daniel Vetter36206362012-12-10 20:42:17 +01009282 if (old->release_fb) {
9283 drm_framebuffer_unregister_private(old->release_fb);
9284 drm_framebuffer_unreference(old->release_fb);
9285 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009286
Chris Wilson0622a532011-04-21 09:32:11 +01009287 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009288 }
9289
Eric Anholtc751ce42010-03-25 11:48:48 -07009290 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009291 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9292 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009293
9294 return;
9295fail:
9296 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9297 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009298}
9299
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009300static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009301 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009302{
9303 struct drm_i915_private *dev_priv = dev->dev_private;
9304 u32 dpll = pipe_config->dpll_hw_state.dpll;
9305
9306 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009307 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009308 else if (HAS_PCH_SPLIT(dev))
9309 return 120000;
9310 else if (!IS_GEN2(dev))
9311 return 96000;
9312 else
9313 return 48000;
9314}
9315
Jesse Barnes79e53942008-11-07 14:24:08 -08009316/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009317static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009318 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009319{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009320 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009321 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009322 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009323 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009324 u32 fp;
9325 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009326 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009327
9328 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009329 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009330 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009331 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009332
9333 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009334 if (IS_PINEVIEW(dev)) {
9335 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9336 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009337 } else {
9338 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9339 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9340 }
9341
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009342 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009343 if (IS_PINEVIEW(dev))
9344 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9345 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009346 else
9347 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009348 DPLL_FPA01_P1_POST_DIV_SHIFT);
9349
9350 switch (dpll & DPLL_MODE_MASK) {
9351 case DPLLB_MODE_DAC_SERIAL:
9352 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9353 5 : 10;
9354 break;
9355 case DPLLB_MODE_LVDS:
9356 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9357 7 : 14;
9358 break;
9359 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009360 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009361 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009362 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009363 }
9364
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009365 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009366 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009367 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009368 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009369 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009370 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009371 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009372
9373 if (is_lvds) {
9374 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9375 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009376
9377 if (lvds & LVDS_CLKB_POWER_UP)
9378 clock.p2 = 7;
9379 else
9380 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009381 } else {
9382 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9383 clock.p1 = 2;
9384 else {
9385 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9386 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9387 }
9388 if (dpll & PLL_P2_DIVIDE_BY_4)
9389 clock.p2 = 4;
9390 else
9391 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009392 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009393
9394 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009395 }
9396
Ville Syrjälä18442d02013-09-13 16:00:08 +03009397 /*
9398 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009399 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009400 * encoder's get_config() function.
9401 */
9402 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009403}
9404
Ville Syrjälä6878da02013-09-13 15:59:11 +03009405int intel_dotclock_calculate(int link_freq,
9406 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009407{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009408 /*
9409 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009410 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009411 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009412 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009413 *
9414 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009415 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009416 */
9417
Ville Syrjälä6878da02013-09-13 15:59:11 +03009418 if (!m_n->link_n)
9419 return 0;
9420
9421 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9422}
9423
Ville Syrjälä18442d02013-09-13 16:00:08 +03009424static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009425 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009426{
9427 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009428
9429 /* read out port_clock from the DPLL */
9430 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009431
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009432 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009433 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009434 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009435 * agree once we know their relationship in the encoder's
9436 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009437 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009438 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009439 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9440 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009441}
9442
9443/** Returns the currently programmed mode of the given pipe. */
9444struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9445 struct drm_crtc *crtc)
9446{
Jesse Barnes548f2452011-02-17 10:40:53 -08009447 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009449 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009450 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009451 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009452 int htot = I915_READ(HTOTAL(cpu_transcoder));
9453 int hsync = I915_READ(HSYNC(cpu_transcoder));
9454 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9455 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009456 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009457
9458 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9459 if (!mode)
9460 return NULL;
9461
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009462 /*
9463 * Construct a pipe_config sufficient for getting the clock info
9464 * back out of crtc_clock_get.
9465 *
9466 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9467 * to use a real value here instead.
9468 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009469 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009470 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009471 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9472 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9473 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009474 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9475
Ville Syrjälä773ae032013-09-23 17:48:20 +03009476 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009477 mode->hdisplay = (htot & 0xffff) + 1;
9478 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9479 mode->hsync_start = (hsync & 0xffff) + 1;
9480 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9481 mode->vdisplay = (vtot & 0xffff) + 1;
9482 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9483 mode->vsync_start = (vsync & 0xffff) + 1;
9484 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9485
9486 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009487
9488 return mode;
9489}
9490
Jesse Barnes652c3932009-08-17 13:31:43 -07009491static void intel_decrease_pllclock(struct drm_crtc *crtc)
9492{
9493 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009494 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009496
Sonika Jindalbaff2962014-07-22 11:16:35 +05309497 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009498 return;
9499
9500 if (!dev_priv->lvds_downclock_avail)
9501 return;
9502
9503 /*
9504 * Since this is called by a timer, we should never get here in
9505 * the manual case.
9506 */
9507 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009508 int pipe = intel_crtc->pipe;
9509 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009510 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009511
Zhao Yakui44d98a62009-10-09 11:39:40 +08009512 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009513
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009514 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009515
Chris Wilson074b5e12012-05-02 12:07:06 +01009516 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009517 dpll |= DISPLAY_RATE_SELECT_FPA1;
9518 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009519 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009520 dpll = I915_READ(dpll_reg);
9521 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009522 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009523 }
9524
9525}
9526
Chris Wilsonf047e392012-07-21 12:31:41 +01009527void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009528{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009529 struct drm_i915_private *dev_priv = dev->dev_private;
9530
Chris Wilsonf62a0072014-02-21 17:55:39 +00009531 if (dev_priv->mm.busy)
9532 return;
9533
Paulo Zanoni43694d62014-03-07 20:08:08 -03009534 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009535 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009536 if (INTEL_INFO(dev)->gen >= 6)
9537 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009538 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009539}
9540
9541void intel_mark_idle(struct drm_device *dev)
9542{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009544 struct drm_crtc *crtc;
9545
Chris Wilsonf62a0072014-02-21 17:55:39 +00009546 if (!dev_priv->mm.busy)
9547 return;
9548
9549 dev_priv->mm.busy = false;
9550
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009551 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009552 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009553 continue;
9554
9555 intel_decrease_pllclock(crtc);
9556 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009557
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009558 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009559 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009560
Paulo Zanoni43694d62014-03-07 20:08:08 -03009561 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009562}
9563
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009564static void intel_crtc_set_state(struct intel_crtc *crtc,
9565 struct intel_crtc_state *crtc_state)
9566{
9567 kfree(crtc->config);
9568 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009569 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009570}
9571
Jesse Barnes79e53942008-11-07 14:24:08 -08009572static void intel_crtc_destroy(struct drm_crtc *crtc)
9573{
9574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009575 struct drm_device *dev = crtc->dev;
9576 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009577
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009578 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009579 work = intel_crtc->unpin_work;
9580 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009581 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009582
9583 if (work) {
9584 cancel_work_sync(&work->work);
9585 kfree(work);
9586 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009587
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009588 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009589 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009590
Jesse Barnes79e53942008-11-07 14:24:08 -08009591 kfree(intel_crtc);
9592}
9593
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009594static void intel_unpin_work_fn(struct work_struct *__work)
9595{
9596 struct intel_unpin_work *work =
9597 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009598 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009599 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009600
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009601 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009602 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009603 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009604
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009605 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009606
9607 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009608 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009609 mutex_unlock(&dev->struct_mutex);
9610
Daniel Vetterf99d7062014-06-19 16:01:59 +02009611 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009612 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009613
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009614 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9615 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9616
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009617 kfree(work);
9618}
9619
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009620static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009621 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009622{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9624 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009625 unsigned long flags;
9626
9627 /* Ignore early vblank irqs */
9628 if (intel_crtc == NULL)
9629 return;
9630
Daniel Vetterf3260382014-09-15 14:55:23 +02009631 /*
9632 * This is called both by irq handlers and the reset code (to complete
9633 * lost pageflips) so needs the full irqsave spinlocks.
9634 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009635 spin_lock_irqsave(&dev->event_lock, flags);
9636 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009637
9638 /* Ensure we don't miss a work->pending update ... */
9639 smp_rmb();
9640
9641 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009642 spin_unlock_irqrestore(&dev->event_lock, flags);
9643 return;
9644 }
9645
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009646 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009647
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009648 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009649}
9650
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009651void intel_finish_page_flip(struct drm_device *dev, int pipe)
9652{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009654 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9655
Mario Kleiner49b14a52010-12-09 07:00:07 +01009656 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009657}
9658
9659void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9660{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009661 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009662 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9663
Mario Kleiner49b14a52010-12-09 07:00:07 +01009664 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009665}
9666
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009667/* Is 'a' after or equal to 'b'? */
9668static bool g4x_flip_count_after_eq(u32 a, u32 b)
9669{
9670 return !((a - b) & 0x80000000);
9671}
9672
9673static bool page_flip_finished(struct intel_crtc *crtc)
9674{
9675 struct drm_device *dev = crtc->base.dev;
9676 struct drm_i915_private *dev_priv = dev->dev_private;
9677
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009678 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9679 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9680 return true;
9681
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009682 /*
9683 * The relevant registers doen't exist on pre-ctg.
9684 * As the flip done interrupt doesn't trigger for mmio
9685 * flips on gmch platforms, a flip count check isn't
9686 * really needed there. But since ctg has the registers,
9687 * include it in the check anyway.
9688 */
9689 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9690 return true;
9691
9692 /*
9693 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9694 * used the same base address. In that case the mmio flip might
9695 * have completed, but the CS hasn't even executed the flip yet.
9696 *
9697 * A flip count check isn't enough as the CS might have updated
9698 * the base address just after start of vblank, but before we
9699 * managed to process the interrupt. This means we'd complete the
9700 * CS flip too soon.
9701 *
9702 * Combining both checks should get us a good enough result. It may
9703 * still happen that the CS flip has been executed, but has not
9704 * yet actually completed. But in case the base address is the same
9705 * anyway, we don't really care.
9706 */
9707 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9708 crtc->unpin_work->gtt_offset &&
9709 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9710 crtc->unpin_work->flip_count);
9711}
9712
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009713void intel_prepare_page_flip(struct drm_device *dev, int plane)
9714{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009715 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009716 struct intel_crtc *intel_crtc =
9717 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9718 unsigned long flags;
9719
Daniel Vetterf3260382014-09-15 14:55:23 +02009720
9721 /*
9722 * This is called both by irq handlers and the reset code (to complete
9723 * lost pageflips) so needs the full irqsave spinlocks.
9724 *
9725 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009726 * generate a page-flip completion irq, i.e. every modeset
9727 * is also accompanied by a spurious intel_prepare_page_flip().
9728 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009729 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009730 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009731 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009732 spin_unlock_irqrestore(&dev->event_lock, flags);
9733}
9734
Robin Schroereba905b2014-05-18 02:24:50 +02009735static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009736{
9737 /* Ensure that the work item is consistent when activating it ... */
9738 smp_wmb();
9739 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9740 /* and that it is marked active as soon as the irq could fire. */
9741 smp_wmb();
9742}
9743
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009744static int intel_gen2_queue_flip(struct drm_device *dev,
9745 struct drm_crtc *crtc,
9746 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009747 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009748 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009749 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009750{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009752 u32 flip_mask;
9753 int ret;
9754
Daniel Vetter6d90c952012-04-26 23:28:05 +02009755 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009756 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009757 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009758
9759 /* Can't queue multiple flips, so wait for the previous
9760 * one to finish before executing the next.
9761 */
9762 if (intel_crtc->plane)
9763 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9764 else
9765 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009766 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9767 intel_ring_emit(ring, MI_NOOP);
9768 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9769 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9770 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009771 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009772 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009773
9774 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009775 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009776 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009777}
9778
9779static int intel_gen3_queue_flip(struct drm_device *dev,
9780 struct drm_crtc *crtc,
9781 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009782 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009783 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009784 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009785{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009787 u32 flip_mask;
9788 int ret;
9789
Daniel Vetter6d90c952012-04-26 23:28:05 +02009790 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009791 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009792 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009793
9794 if (intel_crtc->plane)
9795 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9796 else
9797 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009798 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9799 intel_ring_emit(ring, MI_NOOP);
9800 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9801 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9802 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009803 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009804 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009805
Chris Wilsone7d841c2012-12-03 11:36:30 +00009806 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009807 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009808 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009809}
9810
9811static int intel_gen4_queue_flip(struct drm_device *dev,
9812 struct drm_crtc *crtc,
9813 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009814 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009815 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009816 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009817{
9818 struct drm_i915_private *dev_priv = dev->dev_private;
9819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9820 uint32_t pf, pipesrc;
9821 int ret;
9822
Daniel Vetter6d90c952012-04-26 23:28:05 +02009823 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009824 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009825 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009826
9827 /* i965+ uses the linear or tiled offsets from the
9828 * Display Registers (which do not change across a page-flip)
9829 * so we need only reprogram the base address.
9830 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009831 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9832 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9833 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009834 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009835 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009836
9837 /* XXX Enabling the panel-fitter across page-flip is so far
9838 * untested on non-native modes, so ignore it for now.
9839 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9840 */
9841 pf = 0;
9842 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009843 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009844
9845 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009846 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009847 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009848}
9849
9850static int intel_gen6_queue_flip(struct drm_device *dev,
9851 struct drm_crtc *crtc,
9852 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009853 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009854 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009855 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009856{
9857 struct drm_i915_private *dev_priv = dev->dev_private;
9858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9859 uint32_t pf, pipesrc;
9860 int ret;
9861
Daniel Vetter6d90c952012-04-26 23:28:05 +02009862 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009863 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009864 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009865
Daniel Vetter6d90c952012-04-26 23:28:05 +02009866 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9867 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9868 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009869 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009870
Chris Wilson99d9acd2012-04-17 20:37:00 +01009871 /* Contrary to the suggestions in the documentation,
9872 * "Enable Panel Fitter" does not seem to be required when page
9873 * flipping with a non-native mode, and worse causes a normal
9874 * modeset to fail.
9875 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9876 */
9877 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009878 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009879 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009880
9881 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009882 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009883 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009884}
9885
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009886static int intel_gen7_queue_flip(struct drm_device *dev,
9887 struct drm_crtc *crtc,
9888 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009889 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009890 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009891 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009892{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009894 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009895 int len, ret;
9896
Robin Schroereba905b2014-05-18 02:24:50 +02009897 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009898 case PLANE_A:
9899 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9900 break;
9901 case PLANE_B:
9902 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9903 break;
9904 case PLANE_C:
9905 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9906 break;
9907 default:
9908 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009909 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009910 }
9911
Chris Wilsonffe74d72013-08-26 20:58:12 +01009912 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009913 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009914 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009915 /*
9916 * On Gen 8, SRM is now taking an extra dword to accommodate
9917 * 48bits addresses, and we need a NOOP for the batch size to
9918 * stay even.
9919 */
9920 if (IS_GEN8(dev))
9921 len += 2;
9922 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009923
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009924 /*
9925 * BSpec MI_DISPLAY_FLIP for IVB:
9926 * "The full packet must be contained within the same cache line."
9927 *
9928 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9929 * cacheline, if we ever start emitting more commands before
9930 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9931 * then do the cacheline alignment, and finally emit the
9932 * MI_DISPLAY_FLIP.
9933 */
9934 ret = intel_ring_cacheline_align(ring);
9935 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009936 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009937
Chris Wilsonffe74d72013-08-26 20:58:12 +01009938 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009939 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009940 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009941
Chris Wilsonffe74d72013-08-26 20:58:12 +01009942 /* Unmask the flip-done completion message. Note that the bspec says that
9943 * we should do this for both the BCS and RCS, and that we must not unmask
9944 * more than one flip event at any time (or ensure that one flip message
9945 * can be sent by waiting for flip-done prior to queueing new flips).
9946 * Experimentation says that BCS works despite DERRMR masking all
9947 * flip-done completion events and that unmasking all planes at once
9948 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9949 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9950 */
9951 if (ring->id == RCS) {
9952 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9953 intel_ring_emit(ring, DERRMR);
9954 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9955 DERRMR_PIPEB_PRI_FLIP_DONE |
9956 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009957 if (IS_GEN8(dev))
9958 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9959 MI_SRM_LRM_GLOBAL_GTT);
9960 else
9961 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9962 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009963 intel_ring_emit(ring, DERRMR);
9964 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009965 if (IS_GEN8(dev)) {
9966 intel_ring_emit(ring, 0);
9967 intel_ring_emit(ring, MI_NOOP);
9968 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009969 }
9970
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009971 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009972 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009974 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009975
9976 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009977 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009978 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009979}
9980
Sourab Gupta84c33a62014-06-02 16:47:17 +05309981static bool use_mmio_flip(struct intel_engine_cs *ring,
9982 struct drm_i915_gem_object *obj)
9983{
9984 /*
9985 * This is not being used for older platforms, because
9986 * non-availability of flip done interrupt forces us to use
9987 * CS flips. Older platforms derive flip done using some clever
9988 * tricks involving the flip_pending status bits and vblank irqs.
9989 * So using MMIO flips there would disrupt this mechanism.
9990 */
9991
Chris Wilson8e09bf82014-07-08 10:40:30 +01009992 if (ring == NULL)
9993 return true;
9994
Sourab Gupta84c33a62014-06-02 16:47:17 +05309995 if (INTEL_INFO(ring->dev)->gen < 5)
9996 return false;
9997
9998 if (i915.use_mmio_flip < 0)
9999 return false;
10000 else if (i915.use_mmio_flip > 0)
10001 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010010002 else if (i915.enable_execlists)
10003 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010004 else
John Harrison41c52412014-11-24 18:49:43 +000010005 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010006}
10007
Damien Lespiauff944562014-11-20 14:58:16 +000010008static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10009{
10010 struct drm_device *dev = intel_crtc->base.dev;
10011 struct drm_i915_private *dev_priv = dev->dev_private;
10012 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10013 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
10014 struct drm_i915_gem_object *obj = intel_fb->obj;
10015 const enum pipe pipe = intel_crtc->pipe;
10016 u32 ctl, stride;
10017
10018 ctl = I915_READ(PLANE_CTL(pipe, 0));
10019 ctl &= ~PLANE_CTL_TILED_MASK;
10020 if (obj->tiling_mode == I915_TILING_X)
10021 ctl |= PLANE_CTL_TILED_X;
10022
10023 /*
10024 * The stride is either expressed as a multiple of 64 bytes chunks for
10025 * linear buffers or in number of tiles for tiled buffers.
10026 */
10027 stride = fb->pitches[0] >> 6;
10028 if (obj->tiling_mode == I915_TILING_X)
10029 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
10030
10031 /*
10032 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10033 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10034 */
10035 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10036 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10037
10038 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10039 POSTING_READ(PLANE_SURF(pipe, 0));
10040}
10041
10042static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010043{
10044 struct drm_device *dev = intel_crtc->base.dev;
10045 struct drm_i915_private *dev_priv = dev->dev_private;
10046 struct intel_framebuffer *intel_fb =
10047 to_intel_framebuffer(intel_crtc->base.primary->fb);
10048 struct drm_i915_gem_object *obj = intel_fb->obj;
10049 u32 dspcntr;
10050 u32 reg;
10051
Sourab Gupta84c33a62014-06-02 16:47:17 +053010052 reg = DSPCNTR(intel_crtc->plane);
10053 dspcntr = I915_READ(reg);
10054
Damien Lespiauc5d97472014-10-25 00:11:11 +010010055 if (obj->tiling_mode != I915_TILING_NONE)
10056 dspcntr |= DISPPLANE_TILED;
10057 else
10058 dspcntr &= ~DISPPLANE_TILED;
10059
Sourab Gupta84c33a62014-06-02 16:47:17 +053010060 I915_WRITE(reg, dspcntr);
10061
10062 I915_WRITE(DSPSURF(intel_crtc->plane),
10063 intel_crtc->unpin_work->gtt_offset);
10064 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010065
Damien Lespiauff944562014-11-20 14:58:16 +000010066}
10067
10068/*
10069 * XXX: This is the temporary way to update the plane registers until we get
10070 * around to using the usual plane update functions for MMIO flips
10071 */
10072static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10073{
10074 struct drm_device *dev = intel_crtc->base.dev;
10075 bool atomic_update;
10076 u32 start_vbl_count;
10077
10078 intel_mark_page_flip_active(intel_crtc);
10079
10080 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10081
10082 if (INTEL_INFO(dev)->gen >= 9)
10083 skl_do_mmio_flip(intel_crtc);
10084 else
10085 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10086 ilk_do_mmio_flip(intel_crtc);
10087
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010088 if (atomic_update)
10089 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010090}
10091
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010092static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053010093{
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010094 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020010095 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010096 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010097
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010098 mmio_flip = &crtc->mmio_flip;
10099 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +000010100 WARN_ON(__i915_wait_request(mmio_flip->req,
10101 crtc->reset_counter,
10102 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010103
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010104 intel_do_mmio_flip(crtc);
10105 if (mmio_flip->req) {
10106 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +000010107 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010108 mutex_unlock(&crtc->base.dev->struct_mutex);
10109 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053010110}
10111
10112static int intel_queue_mmio_flip(struct drm_device *dev,
10113 struct drm_crtc *crtc,
10114 struct drm_framebuffer *fb,
10115 struct drm_i915_gem_object *obj,
10116 struct intel_engine_cs *ring,
10117 uint32_t flags)
10118{
Sourab Gupta84c33a62014-06-02 16:47:17 +053010119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010120
John Harrisoncc8c4cc2014-11-24 18:49:34 +000010121 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
10122 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010123
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020010124 schedule_work(&intel_crtc->mmio_flip.work);
10125
Sourab Gupta84c33a62014-06-02 16:47:17 +053010126 return 0;
10127}
10128
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010129static int intel_default_queue_flip(struct drm_device *dev,
10130 struct drm_crtc *crtc,
10131 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010132 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010133 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -070010134 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010135{
10136 return -ENODEV;
10137}
10138
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010139static bool __intel_pageflip_stall_check(struct drm_device *dev,
10140 struct drm_crtc *crtc)
10141{
10142 struct drm_i915_private *dev_priv = dev->dev_private;
10143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10144 struct intel_unpin_work *work = intel_crtc->unpin_work;
10145 u32 addr;
10146
10147 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10148 return true;
10149
10150 if (!work->enable_stall_check)
10151 return false;
10152
10153 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010010154 if (work->flip_queued_req &&
10155 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010156 return false;
10157
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010158 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010159 }
10160
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010161 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010162 return false;
10163
10164 /* Potential stall - if we see that the flip has happened,
10165 * assume a missed interrupt. */
10166 if (INTEL_INFO(dev)->gen >= 4)
10167 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10168 else
10169 addr = I915_READ(DSPADDR(intel_crtc->plane));
10170
10171 /* There is a potential issue here with a false positive after a flip
10172 * to the same address. We could address this by checking for a
10173 * non-incrementing frame counter.
10174 */
10175 return addr == work->gtt_offset;
10176}
10177
10178void intel_check_page_flip(struct drm_device *dev, int pipe)
10179{
10180 struct drm_i915_private *dev_priv = dev->dev_private;
10181 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010183 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020010184
Dave Gordon6c51d462015-03-06 15:34:26 +000010185 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010186
10187 if (crtc == NULL)
10188 return;
10189
Daniel Vetterf3260382014-09-15 14:55:23 +020010190 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010191 work = intel_crtc->unpin_work;
10192 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010193 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010010194 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010195 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010010196 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010197 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010010198 if (work != NULL &&
10199 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10200 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020010201 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010202}
10203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010204static int intel_crtc_page_flip(struct drm_crtc *crtc,
10205 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010206 struct drm_pending_vblank_event *event,
10207 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010208{
10209 struct drm_device *dev = crtc->dev;
10210 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070010211 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070010212 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080010214 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020010215 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010216 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010010217 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010218 bool mmio_flip;
Chris Wilson52e68632010-08-08 10:15:59 +010010219 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010220
Matt Roper2ff8fde2014-07-08 07:50:07 -070010221 /*
10222 * drm_mode_page_flip_ioctl() should already catch this, but double
10223 * check to be safe. In the future we may enable pageflipping from
10224 * a disabled primary plane.
10225 */
10226 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10227 return -EBUSY;
10228
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010229 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070010230 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010231 return -EINVAL;
10232
10233 /*
10234 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10235 * Note that pitch changes could also affect these register.
10236 */
10237 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070010238 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10239 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030010240 return -EINVAL;
10241
Chris Wilsonf900db42014-02-20 09:26:13 +000010242 if (i915_terminally_wedged(&dev_priv->gpu_error))
10243 goto out_hang;
10244
Daniel Vetterb14c5672013-09-19 12:18:32 +020010245 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010246 if (work == NULL)
10247 return -ENOMEM;
10248
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010249 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010250 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010251 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010252 INIT_WORK(&work->work, intel_unpin_work_fn);
10253
Daniel Vetter87b6b102014-05-15 15:33:46 +020010254 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010255 if (ret)
10256 goto free_work;
10257
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010258 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010259 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010260 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010261 /* Before declaring the flip queue wedged, check if
10262 * the hardware completed the operation behind our backs.
10263 */
10264 if (__intel_pageflip_stall_check(dev, crtc)) {
10265 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10266 page_flip_completed(intel_crtc);
10267 } else {
10268 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010269 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010270
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010271 drm_crtc_vblank_put(crtc);
10272 kfree(work);
10273 return -EBUSY;
10274 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010275 }
10276 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010277 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010278
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010279 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10280 flush_workqueue(dev_priv->wq);
10281
Jesse Barnes75dfca82010-02-10 15:09:44 -080010282 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010283 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010284 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010285
Matt Roperf4510a22014-04-01 15:22:40 -070010286 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010287 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010288
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010289 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010290
Chris Wilson89ed88b2015-02-16 14:31:49 +000010291 ret = i915_mutex_lock_interruptible(dev);
10292 if (ret)
10293 goto cleanup;
10294
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010295 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010296 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010297
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010298 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010299 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010300
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010301 if (IS_VALLEYVIEW(dev)) {
10302 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010303 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010304 /* vlv: DISPLAY_FLIP fails to change tiling */
10305 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010306 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010307 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010308 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010309 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010310 if (ring == NULL || ring->id != RCS)
10311 ring = &dev_priv->ring[BCS];
10312 } else {
10313 ring = &dev_priv->ring[RCS];
10314 }
10315
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010316 mmio_flip = use_mmio_flip(ring, obj);
10317
10318 /* When using CS flips, we want to emit semaphores between rings.
10319 * However, when using mmio flips we will create a task to do the
10320 * synchronisation, so all we want here is to pin the framebuffer
10321 * into the display plane and skip any waits.
10322 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010323 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010324 crtc->primary->state,
10325 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010326 if (ret)
10327 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010328
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000010329 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
10330 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010331
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010010332 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010333 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10334 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010335 if (ret)
10336 goto cleanup_unpin;
10337
John Harrisonf06cc1b2014-11-24 18:49:37 +000010338 i915_gem_request_assign(&work->flip_queued_req,
10339 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010340 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010341 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010342 page_flip_flags);
10343 if (ret)
10344 goto cleanup_unpin;
10345
John Harrisonf06cc1b2014-11-24 18:49:37 +000010346 i915_gem_request_assign(&work->flip_queued_req,
10347 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010348 }
10349
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010350 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010351 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010352
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010353 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010354 INTEL_FRONTBUFFER_PRIMARY(pipe));
10355
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010356 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010357 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010358 mutex_unlock(&dev->struct_mutex);
10359
Jesse Barnese5510fa2010-07-01 16:48:37 -070010360 trace_i915_flip_request(intel_crtc->plane, obj);
10361
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010362 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010363
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010364cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010365 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010366cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010367 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010368 mutex_unlock(&dev->struct_mutex);
10369cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010370 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010371 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010372
Chris Wilson89ed88b2015-02-16 14:31:49 +000010373 drm_gem_object_unreference_unlocked(&obj->base);
10374 drm_framebuffer_unreference(work->old_fb);
10375
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010376 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010377 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010378 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010379
Daniel Vetter87b6b102014-05-15 15:33:46 +020010380 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010381free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010382 kfree(work);
10383
Chris Wilsonf900db42014-02-20 09:26:13 +000010384 if (ret == -EIO) {
10385out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010386 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010387 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010388 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010389 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010390 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010391 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010392 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010393 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010394}
10395
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010396static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010397 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10398 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010399 .atomic_begin = intel_begin_crtc_commit,
10400 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010401};
10402
Daniel Vetter9a935852012-07-05 22:34:27 +020010403/**
10404 * intel_modeset_update_staged_output_state
10405 *
10406 * Updates the staged output configuration state, e.g. after we've read out the
10407 * current hw state.
10408 */
10409static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10410{
Ville Syrjälä76688512014-01-10 11:28:06 +020010411 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010412 struct intel_encoder *encoder;
10413 struct intel_connector *connector;
10414
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010415 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010416 connector->new_encoder =
10417 to_intel_encoder(connector->base.encoder);
10418 }
10419
Damien Lespiaub2784e12014-08-05 11:29:37 +010010420 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010421 encoder->new_crtc =
10422 to_intel_crtc(encoder->base.crtc);
10423 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010424
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010425 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010426 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020010427 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010428}
10429
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010430/* Transitional helper to copy current connector/encoder state to
10431 * connector->state. This is needed so that code that is partially
10432 * converted to atomic does the right thing.
10433 */
10434static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10435{
10436 struct intel_connector *connector;
10437
10438 for_each_intel_connector(dev, connector) {
10439 if (connector->base.encoder) {
10440 connector->base.state->best_encoder =
10441 connector->base.encoder;
10442 connector->base.state->crtc =
10443 connector->base.encoder->crtc;
10444 } else {
10445 connector->base.state->best_encoder = NULL;
10446 connector->base.state->crtc = NULL;
10447 }
10448 }
10449}
10450
Daniel Vetter9a935852012-07-05 22:34:27 +020010451/**
10452 * intel_modeset_commit_output_state
10453 *
10454 * This function copies the stage display pipe configuration to the real one.
10455 */
10456static void intel_modeset_commit_output_state(struct drm_device *dev)
10457{
Ville Syrjälä76688512014-01-10 11:28:06 +020010458 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010459 struct intel_encoder *encoder;
10460 struct intel_connector *connector;
10461
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010462 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010463 connector->base.encoder = &connector->new_encoder->base;
10464 }
10465
Damien Lespiaub2784e12014-08-05 11:29:37 +010010466 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010467 encoder->base.crtc = &encoder->new_crtc->base;
10468 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010469
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010470 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010471 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010472 crtc->base.enabled = crtc->new_enabled;
10473 }
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020010474
10475 intel_modeset_update_connector_atomic_state(dev);
Daniel Vetter9a935852012-07-05 22:34:27 +020010476}
10477
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010478static void
Robin Schroereba905b2014-05-18 02:24:50 +020010479connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010480 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010481{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010482 int bpp = pipe_config->pipe_bpp;
10483
10484 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10485 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010486 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010487
10488 /* Don't use an invalid EDID bpc value */
10489 if (connector->base.display_info.bpc &&
10490 connector->base.display_info.bpc * 3 < bpp) {
10491 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10492 bpp, connector->base.display_info.bpc*3);
10493 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10494 }
10495
10496 /* Clamp bpp to 8 on screens without EDID 1.4 */
10497 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10498 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10499 bpp);
10500 pipe_config->pipe_bpp = 24;
10501 }
10502}
10503
10504static int
10505compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10506 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010507 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010508{
10509 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010510 struct drm_atomic_state *state;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010511 struct intel_connector *connector;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010512 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010513
Daniel Vetterd42264b2013-03-28 16:38:08 +010010514 switch (fb->pixel_format) {
10515 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010516 bpp = 8*3; /* since we go through a colormap */
10517 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010518 case DRM_FORMAT_XRGB1555:
10519 case DRM_FORMAT_ARGB1555:
10520 /* checked in intel_framebuffer_init already */
10521 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10522 return -EINVAL;
10523 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010524 bpp = 6*3; /* min is 18bpp */
10525 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010526 case DRM_FORMAT_XBGR8888:
10527 case DRM_FORMAT_ABGR8888:
10528 /* checked in intel_framebuffer_init already */
10529 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10530 return -EINVAL;
10531 case DRM_FORMAT_XRGB8888:
10532 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010533 bpp = 8*3;
10534 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010535 case DRM_FORMAT_XRGB2101010:
10536 case DRM_FORMAT_ARGB2101010:
10537 case DRM_FORMAT_XBGR2101010:
10538 case DRM_FORMAT_ABGR2101010:
10539 /* checked in intel_framebuffer_init already */
10540 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010541 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010542 bpp = 10*3;
10543 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010544 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010545 default:
10546 DRM_DEBUG_KMS("unsupported depth\n");
10547 return -EINVAL;
10548 }
10549
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010550 pipe_config->pipe_bpp = bpp;
10551
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010552 state = pipe_config->base.state;
10553
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010554 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020010555 for (i = 0; i < state->num_connector; i++) {
10556 if (!state->connectors[i])
10557 continue;
10558
10559 connector = to_intel_connector(state->connectors[i]);
10560 if (state->connector_states[i]->crtc != &crtc->base)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010561 continue;
10562
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010563 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010564 }
10565
10566 return bpp;
10567}
10568
Daniel Vetter644db712013-09-19 14:53:58 +020010569static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10570{
10571 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10572 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010573 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010574 mode->crtc_hdisplay, mode->crtc_hsync_start,
10575 mode->crtc_hsync_end, mode->crtc_htotal,
10576 mode->crtc_vdisplay, mode->crtc_vsync_start,
10577 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10578}
10579
Daniel Vetterc0b03412013-05-28 12:05:54 +020010580static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010581 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010582 const char *context)
10583{
10584 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10585 context, pipe_name(crtc->pipe));
10586
10587 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10588 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10589 pipe_config->pipe_bpp, pipe_config->dither);
10590 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10591 pipe_config->has_pch_encoder,
10592 pipe_config->fdi_lanes,
10593 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10594 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10595 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010596 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10597 pipe_config->has_dp_encoder,
10598 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10599 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10600 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010601
10602 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10603 pipe_config->has_dp_encoder,
10604 pipe_config->dp_m2_n2.gmch_m,
10605 pipe_config->dp_m2_n2.gmch_n,
10606 pipe_config->dp_m2_n2.link_m,
10607 pipe_config->dp_m2_n2.link_n,
10608 pipe_config->dp_m2_n2.tu);
10609
Daniel Vetter55072d12014-11-20 16:10:28 +010010610 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10611 pipe_config->has_audio,
10612 pipe_config->has_infoframe);
10613
Daniel Vetterc0b03412013-05-28 12:05:54 +020010614 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010615 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010616 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010617 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10618 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010619 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010620 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10621 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010622 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10623 pipe_config->gmch_pfit.control,
10624 pipe_config->gmch_pfit.pgm_ratios,
10625 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010626 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010627 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010628 pipe_config->pch_pfit.size,
10629 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010630 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010631 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010632}
10633
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010634static bool encoders_cloneable(const struct intel_encoder *a,
10635 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010636{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010637 /* masks could be asymmetric, so check both ways */
10638 return a == b || (a->cloneable & (1 << b->type) &&
10639 b->cloneable & (1 << a->type));
10640}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010641
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010642static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10643 struct intel_crtc *crtc,
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010644 struct intel_encoder *encoder)
10645{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010646 struct intel_encoder *source_encoder;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010647 struct drm_connector_state *connector_state;
10648 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010649
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010650 for (i = 0; i < state->num_connector; i++) {
10651 if (!state->connectors[i])
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010652 continue;
10653
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010654 connector_state = state->connector_states[i];
10655 if (connector_state->crtc != &crtc->base)
10656 continue;
10657
10658 source_encoder =
10659 to_intel_encoder(connector_state->best_encoder);
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010660 if (!encoders_cloneable(encoder, source_encoder))
10661 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010662 }
10663
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010664 return true;
10665}
10666
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010667static bool check_encoder_cloning(struct drm_atomic_state *state,
10668 struct intel_crtc *crtc)
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010669{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010670 struct intel_encoder *encoder;
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010671 struct drm_connector_state *connector_state;
10672 int i;
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010673
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010674 for (i = 0; i < state->num_connector; i++) {
10675 if (!state->connectors[i])
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010676 continue;
10677
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010678 connector_state = state->connector_states[i];
10679 if (connector_state->crtc != &crtc->base)
10680 continue;
10681
10682 encoder = to_intel_encoder(connector_state->best_encoder);
10683 if (!check_single_encoder_cloning(state, crtc, encoder))
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010684 return false;
10685 }
10686
10687 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010688}
10689
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010690static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010691{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010692 struct drm_device *dev = state->dev;
10693 struct intel_encoder *encoder;
10694 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010695 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010696 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010697
10698 /*
10699 * Walk the connector list instead of the encoder
10700 * list to detect the problem on ddi platforms
10701 * where there's just one encoder per digital port.
10702 */
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010703 for (i = 0; i < state->num_connector; i++) {
10704 if (!state->connectors[i])
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010705 continue;
10706
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010707 connector_state = state->connector_states[i];
10708 if (!connector_state->best_encoder)
10709 continue;
10710
10711 encoder = to_intel_encoder(connector_state->best_encoder);
10712
10713 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010714
10715 switch (encoder->type) {
10716 unsigned int port_mask;
10717 case INTEL_OUTPUT_UNKNOWN:
10718 if (WARN_ON(!HAS_DDI(dev)))
10719 break;
10720 case INTEL_OUTPUT_DISPLAYPORT:
10721 case INTEL_OUTPUT_HDMI:
10722 case INTEL_OUTPUT_EDP:
10723 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10724
10725 /* the same port mustn't appear more than once */
10726 if (used_ports & port_mask)
10727 return false;
10728
10729 used_ports |= port_mask;
10730 default:
10731 break;
10732 }
10733 }
10734
10735 return true;
10736}
10737
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010738static void
10739clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10740{
10741 struct drm_crtc_state tmp_state;
10742
10743 /* Clear only the intel specific part of the crtc state */
10744 tmp_state = crtc_state->base;
10745 memset(crtc_state, 0, sizeof *crtc_state);
10746 crtc_state->base = tmp_state;
10747}
10748
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010749static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010750intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010751 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010752 struct drm_display_mode *mode,
10753 struct drm_atomic_state *state)
Daniel Vetter7758a112012-07-08 19:40:39 +020010754{
Daniel Vetter7758a112012-07-08 19:40:39 +020010755 struct intel_encoder *encoder;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010756 struct intel_connector *connector;
10757 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010758 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010759 int plane_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010760 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010761 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010762
Ander Conselvan de Oliveira98a221d2015-04-02 14:48:00 +030010763 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010764 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10765 return ERR_PTR(-EINVAL);
10766 }
10767
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030010768 if (!check_digital_port_conflicts(state)) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010769 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10770 return ERR_PTR(-EINVAL);
10771 }
10772
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010773 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
10774 if (IS_ERR(pipe_config))
10775 return pipe_config;
10776
10777 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020010778
Matt Roper07878242015-02-25 11:43:26 -080010779 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010780 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10781 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010782
Daniel Vettere143a212013-07-04 12:01:15 +020010783 pipe_config->cpu_transcoder =
10784 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010785 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010786
Imre Deak2960bc92013-07-30 13:36:32 +030010787 /*
10788 * Sanitize sync polarity flags based on requested ones. If neither
10789 * positive or negative polarity is requested, treat this as meaning
10790 * negative polarity.
10791 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010792 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010793 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010794 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010795
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010796 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010797 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010798 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010799
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010800 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10801 * plane pixel format and any sink constraints into account. Returns the
10802 * source plane bpp so that dithering can be selected on mismatches
10803 * after encoders and crtc also have had their say. */
10804 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10805 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010806 if (plane_bpp < 0)
10807 goto fail;
10808
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010809 /*
10810 * Determine the real pipe dimensions. Note that stereo modes can
10811 * increase the actual pipe size due to the frame doubling and
10812 * insertion of additional space for blanks between the frame. This
10813 * is stored in the crtc timings. We use the requested mode to do this
10814 * computation to clearly distinguish it from the adjusted mode, which
10815 * can be changed by the connectors in the below retry loop.
10816 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010817 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010818 &pipe_config->pipe_src_w,
10819 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010820
Daniel Vettere29c22c2013-02-21 00:00:16 +010010821encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010822 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010823 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010824 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010825
Daniel Vetter135c81b2013-07-21 21:37:09 +020010826 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010827 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10828 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010829
Daniel Vetter7758a112012-07-08 19:40:39 +020010830 /* Pass our mode to the connectors and the CRTC to give them a chance to
10831 * adjust it according to limitations or connector properties, and also
10832 * a chance to reject the mode entirely.
10833 */
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010834 for (i = 0; i < state->num_connector; i++) {
10835 connector = to_intel_connector(state->connectors[i]);
10836 if (!connector)
Daniel Vetter7758a112012-07-08 19:40:39 +020010837 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010838
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020010839 connector_state = state->connector_states[i];
10840 if (connector_state->crtc != crtc)
10841 continue;
10842
10843 encoder = to_intel_encoder(connector_state->best_encoder);
10844
Daniel Vetterefea6e82013-07-21 21:36:59 +020010845 if (!(encoder->compute_config(encoder, pipe_config))) {
10846 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010847 goto fail;
10848 }
10849 }
10850
Daniel Vetterff9a6752013-06-01 17:16:21 +020010851 /* Set default port clock if not overwritten by the encoder. Needs to be
10852 * done afterwards in case the encoder adjusts the mode. */
10853 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010854 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010855 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010856
Daniel Vettera43f6e02013-06-07 23:10:32 +020010857 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010858 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010859 DRM_DEBUG_KMS("CRTC fixup failed\n");
10860 goto fail;
10861 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010862
10863 if (ret == RETRY) {
10864 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10865 ret = -EINVAL;
10866 goto fail;
10867 }
10868
10869 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10870 retry = false;
10871 goto encoder_retry;
10872 }
10873
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010874 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10875 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10876 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10877
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010878 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010879fail:
Daniel Vettere29c22c2013-02-21 00:00:16 +010010880 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010881}
10882
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010883/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10884 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10885static void
10886intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10887 unsigned *prepare_pipes, unsigned *disable_pipes)
10888{
10889 struct intel_crtc *intel_crtc;
10890 struct drm_device *dev = crtc->dev;
10891 struct intel_encoder *encoder;
10892 struct intel_connector *connector;
10893 struct drm_crtc *tmp_crtc;
10894
10895 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10896
10897 /* Check which crtcs have changed outputs connected to them, these need
10898 * to be part of the prepare_pipes mask. We don't (yet) support global
10899 * modeset across multiple crtcs, so modeset_pipes will only have one
10900 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010901 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010902 if (connector->base.encoder == &connector->new_encoder->base)
10903 continue;
10904
10905 if (connector->base.encoder) {
10906 tmp_crtc = connector->base.encoder->crtc;
10907
10908 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10909 }
10910
10911 if (connector->new_encoder)
10912 *prepare_pipes |=
10913 1 << connector->new_encoder->new_crtc->pipe;
10914 }
10915
Damien Lespiaub2784e12014-08-05 11:29:37 +010010916 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010917 if (encoder->base.crtc == &encoder->new_crtc->base)
10918 continue;
10919
10920 if (encoder->base.crtc) {
10921 tmp_crtc = encoder->base.crtc;
10922
10923 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10924 }
10925
10926 if (encoder->new_crtc)
10927 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10928 }
10929
Ville Syrjälä76688512014-01-10 11:28:06 +020010930 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010931 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010932 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010933 continue;
10934
Ville Syrjälä76688512014-01-10 11:28:06 +020010935 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010936 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010937 else
10938 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010939 }
10940
10941
10942 /* set_mode is also used to update properties on life display pipes. */
10943 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010944 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010945 *prepare_pipes |= 1 << intel_crtc->pipe;
10946
Daniel Vetterb6c51642013-04-12 18:48:43 +020010947 /*
10948 * For simplicity do a full modeset on any pipe where the output routing
10949 * changed. We could be more clever, but that would require us to be
10950 * more careful with calling the relevant encoder->mode_set functions.
10951 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010952 if (*prepare_pipes)
10953 *modeset_pipes = *prepare_pipes;
10954
10955 /* ... and mask these out. */
10956 *modeset_pipes &= ~(*disable_pipes);
10957 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010958
10959 /*
10960 * HACK: We don't (yet) fully support global modesets. intel_set_config
10961 * obies this rule, but the modeset restore mode of
10962 * intel_modeset_setup_hw_state does not.
10963 */
10964 *modeset_pipes &= 1 << intel_crtc->pipe;
10965 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010966
10967 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10968 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010969}
10970
Daniel Vetterea9d7582012-07-10 10:42:52 +020010971static bool intel_crtc_in_use(struct drm_crtc *crtc)
10972{
10973 struct drm_encoder *encoder;
10974 struct drm_device *dev = crtc->dev;
10975
10976 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10977 if (encoder->crtc == crtc)
10978 return true;
10979
10980 return false;
10981}
10982
10983static void
10984intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10985{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010986 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010987 struct intel_encoder *intel_encoder;
10988 struct intel_crtc *intel_crtc;
10989 struct drm_connector *connector;
10990
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010991 intel_shared_dpll_commit(dev_priv);
10992
Damien Lespiaub2784e12014-08-05 11:29:37 +010010993 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010994 if (!intel_encoder->base.crtc)
10995 continue;
10996
10997 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10998
10999 if (prepare_pipes & (1 << intel_crtc->pipe))
11000 intel_encoder->connectors_active = false;
11001 }
11002
11003 intel_modeset_commit_output_state(dev);
11004
Ville Syrjälä76688512014-01-10 11:28:06 +020011005 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011006 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011007 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Daniel Vetterea9d7582012-07-10 10:42:52 +020011008 }
11009
11010 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11011 if (!connector->encoder || !connector->encoder->crtc)
11012 continue;
11013
11014 intel_crtc = to_intel_crtc(connector->encoder->crtc);
11015
11016 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020011017 struct drm_property *dpms_property =
11018 dev->mode_config.dpms_property;
11019
Daniel Vetterea9d7582012-07-10 10:42:52 +020011020 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050011021 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020011022 dpms_property,
11023 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020011024
11025 intel_encoder = to_intel_encoder(connector->encoder);
11026 intel_encoder->connectors_active = true;
11027 }
11028 }
11029
11030}
11031
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011032static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011033{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011034 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011035
11036 if (clock1 == clock2)
11037 return true;
11038
11039 if (!clock1 || !clock2)
11040 return false;
11041
11042 diff = abs(clock1 - clock2);
11043
11044 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11045 return true;
11046
11047 return false;
11048}
11049
Daniel Vetter25c5b262012-07-08 22:08:04 +020011050#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11051 list_for_each_entry((intel_crtc), \
11052 &(dev)->mode_config.crtc_list, \
11053 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020011054 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011055
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011056static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011057intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011058 struct intel_crtc_state *current_config,
11059 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011060{
Daniel Vetter66e985c2013-06-05 13:34:20 +020011061#define PIPE_CONF_CHECK_X(name) \
11062 if (current_config->name != pipe_config->name) { \
11063 DRM_ERROR("mismatch in " #name " " \
11064 "(expected 0x%08x, found 0x%08x)\n", \
11065 current_config->name, \
11066 pipe_config->name); \
11067 return false; \
11068 }
11069
Daniel Vetter08a24032013-04-19 11:25:34 +020011070#define PIPE_CONF_CHECK_I(name) \
11071 if (current_config->name != pipe_config->name) { \
11072 DRM_ERROR("mismatch in " #name " " \
11073 "(expected %i, found %i)\n", \
11074 current_config->name, \
11075 pipe_config->name); \
11076 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011077 }
11078
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011079/* This is required for BDW+ where there is only one set of registers for
11080 * switching between high and low RR.
11081 * This macro can be used whenever a comparison has to be made between one
11082 * hw state and multiple sw state variables.
11083 */
11084#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11085 if ((current_config->name != pipe_config->name) && \
11086 (current_config->alt_name != pipe_config->name)) { \
11087 DRM_ERROR("mismatch in " #name " " \
11088 "(expected %i or %i, found %i)\n", \
11089 current_config->name, \
11090 current_config->alt_name, \
11091 pipe_config->name); \
11092 return false; \
11093 }
11094
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011095#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11096 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070011097 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011098 "(expected %i, found %i)\n", \
11099 current_config->name & (mask), \
11100 pipe_config->name & (mask)); \
11101 return false; \
11102 }
11103
Ville Syrjälä5e550652013-09-06 23:29:07 +030011104#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11105 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11106 DRM_ERROR("mismatch in " #name " " \
11107 "(expected %i, found %i)\n", \
11108 current_config->name, \
11109 pipe_config->name); \
11110 return false; \
11111 }
11112
Daniel Vetterbb760062013-06-06 14:55:52 +020011113#define PIPE_CONF_QUIRK(quirk) \
11114 ((current_config->quirks | pipe_config->quirks) & (quirk))
11115
Daniel Vettereccb1402013-05-22 00:50:22 +020011116 PIPE_CONF_CHECK_I(cpu_transcoder);
11117
Daniel Vetter08a24032013-04-19 11:25:34 +020011118 PIPE_CONF_CHECK_I(has_pch_encoder);
11119 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020011120 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11121 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11122 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11123 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11124 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020011125
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011126 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011127
11128 if (INTEL_INFO(dev)->gen < 8) {
11129 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11130 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11131 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11132 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11133 PIPE_CONF_CHECK_I(dp_m_n.tu);
11134
11135 if (current_config->has_drrs) {
11136 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11137 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11138 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11139 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11140 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11141 }
11142 } else {
11143 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11144 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11145 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11146 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11147 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11148 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011149
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011150 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11151 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11152 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11153 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11154 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11155 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011156
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011157 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11158 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11159 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11160 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11161 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11162 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011163
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011164 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011165 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011166 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11167 IS_VALLEYVIEW(dev))
11168 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080011169 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011170
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011171 PIPE_CONF_CHECK_I(has_audio);
11172
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011173 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011174 DRM_MODE_FLAG_INTERLACE);
11175
Daniel Vetterbb760062013-06-06 14:55:52 +020011176 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011177 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011178 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011179 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011180 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011181 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011182 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011183 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011184 DRM_MODE_FLAG_NVSYNC);
11185 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011186
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011187 PIPE_CONF_CHECK_I(pipe_src_w);
11188 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011189
Daniel Vetter99535992014-04-13 12:00:33 +020011190 /*
11191 * FIXME: BIOS likes to set up a cloned config with lvds+external
11192 * screen. Since we don't yet re-compute the pipe config when moving
11193 * just the lvds port away to another pipe the sw tracking won't match.
11194 *
11195 * Proper atomic modesets with recomputed global state will fix this.
11196 * Until then just don't check gmch state for inherited modes.
11197 */
11198 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11199 PIPE_CONF_CHECK_I(gmch_pfit.control);
11200 /* pfit ratios are autocomputed by the hw on gen4+ */
11201 if (INTEL_INFO(dev)->gen < 4)
11202 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11203 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11204 }
11205
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011206 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11207 if (current_config->pch_pfit.enabled) {
11208 PIPE_CONF_CHECK_I(pch_pfit.pos);
11209 PIPE_CONF_CHECK_I(pch_pfit.size);
11210 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011211
Jesse Barnese59150d2014-01-07 13:30:45 -080011212 /* BDW+ don't expose a synchronous way to read the state */
11213 if (IS_HASWELL(dev))
11214 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011215
Ville Syrjälä282740f2013-09-04 18:30:03 +030011216 PIPE_CONF_CHECK_I(double_wide);
11217
Daniel Vetter26804af2014-06-25 22:01:55 +030011218 PIPE_CONF_CHECK_X(ddi_pll_sel);
11219
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011220 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011221 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011222 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011223 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11224 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011225 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011226 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11227 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11228 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011229
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011230 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11231 PIPE_CONF_CHECK_I(pipe_bpp);
11232
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011233 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011234 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011235
Daniel Vetter66e985c2013-06-05 13:34:20 +020011236#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011237#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011238#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011239#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011240#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011241#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011243 return true;
11244}
11245
Damien Lespiau08db6652014-11-04 17:06:52 +000011246static void check_wm_state(struct drm_device *dev)
11247{
11248 struct drm_i915_private *dev_priv = dev->dev_private;
11249 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11250 struct intel_crtc *intel_crtc;
11251 int plane;
11252
11253 if (INTEL_INFO(dev)->gen < 9)
11254 return;
11255
11256 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11257 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11258
11259 for_each_intel_crtc(dev, intel_crtc) {
11260 struct skl_ddb_entry *hw_entry, *sw_entry;
11261 const enum pipe pipe = intel_crtc->pipe;
11262
11263 if (!intel_crtc->active)
11264 continue;
11265
11266 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000011267 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000011268 hw_entry = &hw_ddb.plane[pipe][plane];
11269 sw_entry = &sw_ddb->plane[pipe][plane];
11270
11271 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11272 continue;
11273
11274 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11275 "(expected (%u,%u), found (%u,%u))\n",
11276 pipe_name(pipe), plane + 1,
11277 sw_entry->start, sw_entry->end,
11278 hw_entry->start, hw_entry->end);
11279 }
11280
11281 /* cursor */
11282 hw_entry = &hw_ddb.cursor[pipe];
11283 sw_entry = &sw_ddb->cursor[pipe];
11284
11285 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11286 continue;
11287
11288 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11289 "(expected (%u,%u), found (%u,%u))\n",
11290 pipe_name(pipe),
11291 sw_entry->start, sw_entry->end,
11292 hw_entry->start, hw_entry->end);
11293 }
11294}
11295
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011296static void
11297check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011298{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011299 struct intel_connector *connector;
11300
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011301 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011302 /* This also checks the encoder/connector hw state with the
11303 * ->get_hw_state callbacks. */
11304 intel_connector_check_state(connector);
11305
Rob Clarke2c719b2014-12-15 13:56:32 -050011306 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011307 "connector's staged encoder doesn't match current encoder\n");
11308 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011309}
11310
11311static void
11312check_encoder_state(struct drm_device *dev)
11313{
11314 struct intel_encoder *encoder;
11315 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011316
Damien Lespiaub2784e12014-08-05 11:29:37 +010011317 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011318 bool enabled = false;
11319 bool active = false;
11320 enum pipe pipe, tracked_pipe;
11321
11322 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11323 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011324 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011325
Rob Clarke2c719b2014-12-15 13:56:32 -050011326 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011327 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011328 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011329 "encoder's active_connectors set, but no crtc\n");
11330
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011331 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011332 if (connector->base.encoder != &encoder->base)
11333 continue;
11334 enabled = true;
11335 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11336 active = true;
11337 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011338 /*
11339 * for MST connectors if we unplug the connector is gone
11340 * away but the encoder is still connected to a crtc
11341 * until a modeset happens in response to the hotplug.
11342 */
11343 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11344 continue;
11345
Rob Clarke2c719b2014-12-15 13:56:32 -050011346 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011347 "encoder's enabled state mismatch "
11348 "(expected %i, found %i)\n",
11349 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011350 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011351 "active encoder with no crtc\n");
11352
Rob Clarke2c719b2014-12-15 13:56:32 -050011353 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011354 "encoder's computed active state doesn't match tracked active state "
11355 "(expected %i, found %i)\n", active, encoder->connectors_active);
11356
11357 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011358 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011359 "encoder's hw state doesn't match sw tracking "
11360 "(expected %i, found %i)\n",
11361 encoder->connectors_active, active);
11362
11363 if (!encoder->base.crtc)
11364 continue;
11365
11366 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011367 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011368 "active encoder's pipe doesn't match"
11369 "(expected %i, found %i)\n",
11370 tracked_pipe, pipe);
11371
11372 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011373}
11374
11375static void
11376check_crtc_state(struct drm_device *dev)
11377{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011378 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011379 struct intel_crtc *crtc;
11380 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011381 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011382
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011383 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011384 bool enabled = false;
11385 bool active = false;
11386
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011387 memset(&pipe_config, 0, sizeof(pipe_config));
11388
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011389 DRM_DEBUG_KMS("[CRTC:%d]\n",
11390 crtc->base.base.id);
11391
Matt Roper83d65732015-02-25 13:12:16 -080011392 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011393 "active crtc, but not enabled in sw tracking\n");
11394
Damien Lespiaub2784e12014-08-05 11:29:37 +010011395 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011396 if (encoder->base.crtc != &crtc->base)
11397 continue;
11398 enabled = true;
11399 if (encoder->connectors_active)
11400 active = true;
11401 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011402
Rob Clarke2c719b2014-12-15 13:56:32 -050011403 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011404 "crtc's computed active state doesn't match tracked active state "
11405 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011406 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011407 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011408 "(expected %i, found %i)\n", enabled,
11409 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011410
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011411 active = dev_priv->display.get_pipe_config(crtc,
11412 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011413
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011414 /* hw state is inconsistent with the pipe quirk */
11415 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11416 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011417 active = crtc->active;
11418
Damien Lespiaub2784e12014-08-05 11:29:37 +010011419 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011420 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011421 if (encoder->base.crtc != &crtc->base)
11422 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011423 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011424 encoder->get_config(encoder, &pipe_config);
11425 }
11426
Rob Clarke2c719b2014-12-15 13:56:32 -050011427 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011428 "crtc active state doesn't match with hw state "
11429 "(expected %i, found %i)\n", crtc->active, active);
11430
Daniel Vetterc0b03412013-05-28 12:05:54 +020011431 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011432 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011433 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011434 intel_dump_pipe_config(crtc, &pipe_config,
11435 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011436 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011437 "[sw state]");
11438 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011439 }
11440}
11441
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011442static void
11443check_shared_dpll_state(struct drm_device *dev)
11444{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011445 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011446 struct intel_crtc *crtc;
11447 struct intel_dpll_hw_state dpll_hw_state;
11448 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011449
11450 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11451 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11452 int enabled_crtcs = 0, active_crtcs = 0;
11453 bool active;
11454
11455 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11456
11457 DRM_DEBUG_KMS("%s\n", pll->name);
11458
11459 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11460
Rob Clarke2c719b2014-12-15 13:56:32 -050011461 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011462 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011463 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011464 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011465 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011466 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011467 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011468 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011469 "pll on state mismatch (expected %i, found %i)\n",
11470 pll->on, active);
11471
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011472 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011473 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011474 enabled_crtcs++;
11475 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11476 active_crtcs++;
11477 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011478 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011479 "pll active crtcs mismatch (expected %i, found %i)\n",
11480 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011481 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011482 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011483 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011484
Rob Clarke2c719b2014-12-15 13:56:32 -050011485 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011486 sizeof(dpll_hw_state)),
11487 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011488 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011489}
11490
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011491void
11492intel_modeset_check_state(struct drm_device *dev)
11493{
Damien Lespiau08db6652014-11-04 17:06:52 +000011494 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011495 check_connector_state(dev);
11496 check_encoder_state(dev);
11497 check_crtc_state(dev);
11498 check_shared_dpll_state(dev);
11499}
11500
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011501void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011502 int dotclock)
11503{
11504 /*
11505 * FDI already provided one idea for the dotclock.
11506 * Yell if the encoder disagrees.
11507 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011508 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011509 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011510 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011511}
11512
Ville Syrjälä80715b22014-05-15 20:23:23 +030011513static void update_scanline_offset(struct intel_crtc *crtc)
11514{
11515 struct drm_device *dev = crtc->base.dev;
11516
11517 /*
11518 * The scanline counter increments at the leading edge of hsync.
11519 *
11520 * On most platforms it starts counting from vtotal-1 on the
11521 * first active line. That means the scanline counter value is
11522 * always one less than what we would expect. Ie. just after
11523 * start of vblank, which also occurs at start of hsync (on the
11524 * last active line), the scanline counter will read vblank_start-1.
11525 *
11526 * On gen2 the scanline counter starts counting from 1 instead
11527 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11528 * to keep the value positive), instead of adding one.
11529 *
11530 * On HSW+ the behaviour of the scanline counter depends on the output
11531 * type. For DP ports it behaves like most other platforms, but on HDMI
11532 * there's an extra 1 line difference. So we need to add two instead of
11533 * one to the value.
11534 */
11535 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011536 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011537 int vtotal;
11538
11539 vtotal = mode->crtc_vtotal;
11540 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11541 vtotal /= 2;
11542
11543 crtc->scanline_offset = vtotal - 1;
11544 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011545 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011546 crtc->scanline_offset = 2;
11547 } else
11548 crtc->scanline_offset = 1;
11549}
11550
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011551static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011552intel_modeset_compute_config(struct drm_crtc *crtc,
11553 struct drm_display_mode *mode,
11554 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011555 struct drm_atomic_state *state,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011556 unsigned *modeset_pipes,
11557 unsigned *prepare_pipes,
11558 unsigned *disable_pipes)
11559{
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011560 struct drm_device *dev = crtc->dev;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011561 struct intel_crtc_state *pipe_config = NULL;
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011562 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011563 int ret = 0;
11564
11565 ret = drm_atomic_add_affected_connectors(state, crtc);
11566 if (ret)
11567 return ERR_PTR(ret);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011568
11569 intel_modeset_affected_pipes(crtc, modeset_pipes,
11570 prepare_pipes, disable_pipes);
11571
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011572 for_each_intel_crtc_masked(dev, *disable_pipes, intel_crtc) {
11573 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11574 if (IS_ERR(pipe_config))
11575 return pipe_config;
11576
11577 pipe_config->base.enable = false;
11578 }
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011579
11580 /*
11581 * Note this needs changes when we start tracking multiple modes
11582 * and crtcs. At that point we'll need to compute the whole config
11583 * (i.e. one pipe_config for each crtc) rather than just the one
11584 * for this crtc.
11585 */
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011586 for_each_intel_crtc_masked(dev, *modeset_pipes, intel_crtc) {
11587 /* FIXME: For now we still expect modeset_pipes has at most
11588 * one bit set. */
11589 if (WARN_ON(&intel_crtc->base != crtc))
11590 continue;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011591
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011592 pipe_config = intel_modeset_pipe_config(crtc, fb, mode, state);
11593 if (IS_ERR(pipe_config))
11594 return pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011595
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011596 pipe_config->base.enable = true;
11597
Ander Conselvan de Oliveiradb7542d2015-03-20 16:18:04 +020011598 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11599 "[modeset]");
11600 }
11601
11602 return intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011603}
11604
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011605static int __intel_set_mode_setup_plls(struct drm_atomic_state *state,
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011606 unsigned modeset_pipes,
11607 unsigned disable_pipes)
11608{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011609 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011610 struct drm_i915_private *dev_priv = to_i915(dev);
11611 unsigned clear_pipes = modeset_pipes | disable_pipes;
11612 struct intel_crtc *intel_crtc;
11613 int ret = 0;
11614
11615 if (!dev_priv->display.crtc_compute_clock)
11616 return 0;
11617
11618 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11619 if (ret)
11620 goto done;
11621
11622 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011623 struct intel_crtc_state *crtc_state =
11624 intel_atomic_get_crtc_state(state, intel_crtc);
11625
11626 /* Modeset pipes should have a new state by now */
11627 if (WARN_ON(IS_ERR(crtc_state)))
11628 continue;
11629
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011630 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011631 crtc_state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011632 if (ret) {
11633 intel_shared_dpll_abort_config(dev_priv);
11634 goto done;
11635 }
11636 }
11637
11638done:
11639 return ret;
11640}
11641
Daniel Vetterf30da182013-04-11 20:22:50 +020011642static int __intel_set_mode(struct drm_crtc *crtc,
11643 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011644 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011645 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011646 unsigned modeset_pipes,
11647 unsigned prepare_pipes,
11648 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011649{
11650 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011652 struct drm_display_mode *saved_mode;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011653 struct drm_atomic_state *state = pipe_config->base.state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011654 struct intel_crtc_state *crtc_state_copy = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011655 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011656 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011657
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011658 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011659 if (!saved_mode)
11660 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011661
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011662 crtc_state_copy = kmalloc(sizeof(*crtc_state_copy), GFP_KERNEL);
11663 if (!crtc_state_copy) {
11664 ret = -ENOMEM;
11665 goto done;
11666 }
11667
Tim Gardner3ac18232012-12-07 07:54:26 -070011668 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011669
Jesse Barnes30a970c2013-11-04 13:48:12 -080011670 /*
11671 * See if the config requires any additional preparation, e.g.
11672 * to adjust global state with pipes off. We need to do this
11673 * here so we can get the modeset_pipe updated config for the new
11674 * mode set on this crtc. For other crtcs we need to use the
11675 * adjusted_mode bits in the crtc directly.
11676 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011677 if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011678 ret = valleyview_modeset_global_pipes(state, &prepare_pipes);
11679 if (ret)
11680 goto done;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011681
Ville Syrjäläc164f832013-11-05 22:34:12 +020011682 /* may have added more to prepare_pipes than we should */
11683 prepare_pipes &= ~disable_pipes;
11684 }
11685
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030011686 ret = __intel_set_mode_setup_plls(state, modeset_pipes, disable_pipes);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011687 if (ret)
11688 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011689
Daniel Vetter460da9162013-03-27 00:44:51 +010011690 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11691 intel_crtc_disable(&intel_crtc->base);
11692
Daniel Vetterea9d7582012-07-10 10:42:52 +020011693 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011694 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011695 dev_priv->display.crtc_disable(&intel_crtc->base);
11696 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011697
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011698 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11699 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011700 *
11701 * Note we'll need to fix this up when we start tracking multiple
11702 * pipes; here we assume a single modeset_pipe and only track the
11703 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011704 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011705 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011706 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011707 /* mode_set/enable/disable functions rely on a correct pipe
11708 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011709 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011710
11711 /*
11712 * Calculate and store various constants which
11713 * are later needed by vblank and swap-completion
11714 * timestamping. They are derived from true hwmode.
11715 */
11716 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011717 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011718 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011719
Daniel Vetterea9d7582012-07-10 10:42:52 +020011720 /* Only after disabling all output pipelines that will be changed can we
11721 * update the the output configuration. */
11722 intel_modeset_update_state(dev, prepare_pipes);
11723
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +030011724 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020011725
Daniel Vetter25c5b262012-07-08 22:08:04 +020011726 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011727 struct drm_plane *primary = intel_crtc->base.primary;
11728 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011729
Gustavo Padovan455a6802014-12-01 15:40:11 -080011730 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
Matt Roper70a101f2015-04-08 18:56:53 -070011731 ret = drm_plane_helper_update(primary, &intel_crtc->base,
11732 fb, 0, 0,
11733 hdisplay, vdisplay,
11734 x << 16, y << 16,
11735 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011736 }
11737
11738 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011739 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11740 update_scanline_offset(intel_crtc);
11741
Daniel Vetter25c5b262012-07-08 22:08:04 +020011742 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011743 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011744
Daniel Vettera6778b32012-07-02 09:56:42 +020011745 /* FIXME: add subpixel order */
11746done:
Matt Roper83d65732015-02-25 13:12:16 -080011747 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011748 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011749
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011750 if (ret == 0 && pipe_config) {
11751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11752
11753 /* The pipe_config will be freed with the atomic state, so
11754 * make a copy. */
11755 memcpy(crtc_state_copy, intel_crtc->config,
11756 sizeof *crtc_state_copy);
11757 intel_crtc->config = crtc_state_copy;
11758 intel_crtc->base.state = &crtc_state_copy->base;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011759 } else {
11760 kfree(crtc_state_copy);
11761 }
11762
Tim Gardner3ac18232012-12-07 07:54:26 -070011763 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011764 return ret;
11765}
11766
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011767static int intel_set_mode_pipes(struct drm_crtc *crtc,
11768 struct drm_display_mode *mode,
11769 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011770 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011771 unsigned modeset_pipes,
11772 unsigned prepare_pipes,
11773 unsigned disable_pipes)
11774{
11775 int ret;
11776
11777 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11778 prepare_pipes, disable_pipes);
11779
11780 if (ret == 0)
11781 intel_modeset_check_state(crtc->dev);
11782
11783 return ret;
11784}
11785
Damien Lespiaue7457a92013-08-08 22:28:59 +010011786static int intel_set_mode(struct drm_crtc *crtc,
11787 struct drm_display_mode *mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011788 int x, int y, struct drm_framebuffer *fb,
11789 struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020011790{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011791 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011792 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011793 int ret = 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020011794
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011795 pipe_config = intel_modeset_compute_config(crtc, mode, fb, state,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011796 &modeset_pipes,
11797 &prepare_pipes,
11798 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011799
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011800 if (IS_ERR(pipe_config)) {
11801 ret = PTR_ERR(pipe_config);
11802 goto out;
11803 }
Daniel Vetterf30da182013-04-11 20:22:50 +020011804
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011805 ret = intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11806 modeset_pipes, prepare_pipes,
11807 disable_pipes);
11808 if (ret)
11809 goto out;
11810
11811out:
11812 return ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020011813}
11814
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011815void intel_crtc_restore_mode(struct drm_crtc *crtc)
11816{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011817 struct drm_device *dev = crtc->dev;
11818 struct drm_atomic_state *state;
11819 struct intel_encoder *encoder;
11820 struct intel_connector *connector;
11821 struct drm_connector_state *connector_state;
11822
11823 state = drm_atomic_state_alloc(dev);
11824 if (!state) {
11825 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
11826 crtc->base.id);
11827 return;
11828 }
11829
11830 state->acquire_ctx = dev->mode_config.acquire_ctx;
11831
11832 /* The force restore path in the HW readout code relies on the staged
11833 * config still keeping the user requested config while the actual
11834 * state has been overwritten by the configuration read from HW. We
11835 * need to copy the staged config to the atomic state, otherwise the
11836 * mode set will just reapply the state the HW is already in. */
11837 for_each_intel_encoder(dev, encoder) {
11838 if (&encoder->new_crtc->base != crtc)
11839 continue;
11840
11841 for_each_intel_connector(dev, connector) {
11842 if (connector->new_encoder != encoder)
11843 continue;
11844
11845 connector_state = drm_atomic_get_connector_state(state, &connector->base);
11846 if (IS_ERR(connector_state)) {
11847 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
11848 connector->base.base.id,
11849 connector->base.name,
11850 PTR_ERR(connector_state));
11851 continue;
11852 }
11853
11854 connector_state->crtc = crtc;
11855 connector_state->best_encoder = &encoder->base;
11856 }
11857 }
11858
11859 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb,
11860 state);
11861
11862 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011863}
11864
Daniel Vetter25c5b262012-07-08 22:08:04 +020011865#undef for_each_intel_crtc_masked
11866
Daniel Vetterd9e55602012-07-04 22:16:09 +020011867static void intel_set_config_free(struct intel_set_config *config)
11868{
11869 if (!config)
11870 return;
11871
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011872 kfree(config->save_connector_encoders);
11873 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011874 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011875 kfree(config);
11876}
11877
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011878static int intel_set_config_save_state(struct drm_device *dev,
11879 struct intel_set_config *config)
11880{
Ville Syrjälä76688512014-01-10 11:28:06 +020011881 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011882 struct drm_encoder *encoder;
11883 struct drm_connector *connector;
11884 int count;
11885
Ville Syrjälä76688512014-01-10 11:28:06 +020011886 config->save_crtc_enabled =
11887 kcalloc(dev->mode_config.num_crtc,
11888 sizeof(bool), GFP_KERNEL);
11889 if (!config->save_crtc_enabled)
11890 return -ENOMEM;
11891
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011892 config->save_encoder_crtcs =
11893 kcalloc(dev->mode_config.num_encoder,
11894 sizeof(struct drm_crtc *), GFP_KERNEL);
11895 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011896 return -ENOMEM;
11897
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011898 config->save_connector_encoders =
11899 kcalloc(dev->mode_config.num_connector,
11900 sizeof(struct drm_encoder *), GFP_KERNEL);
11901 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011902 return -ENOMEM;
11903
11904 /* Copy data. Note that driver private data is not affected.
11905 * Should anything bad happen only the expected state is
11906 * restored, not the drivers personal bookkeeping.
11907 */
11908 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011909 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011910 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011911 }
11912
11913 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011914 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011915 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011916 }
11917
11918 count = 0;
11919 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011920 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011921 }
11922
11923 return 0;
11924}
11925
11926static void intel_set_config_restore_state(struct drm_device *dev,
11927 struct intel_set_config *config)
11928{
Ville Syrjälä76688512014-01-10 11:28:06 +020011929 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011930 struct intel_encoder *encoder;
11931 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011932 int count;
11933
11934 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011935 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011936 crtc->new_enabled = config->save_crtc_enabled[count++];
11937 }
11938
11939 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011940 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011941 encoder->new_crtc =
11942 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011943 }
11944
11945 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011946 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011947 connector->new_encoder =
11948 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011949 }
11950}
11951
Imre Deake3de42b2013-05-03 19:44:07 +020011952static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011953is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011954{
11955 int i;
11956
Chris Wilson2e57f472013-07-17 12:14:40 +010011957 if (set->num_connectors == 0)
11958 return false;
11959
11960 if (WARN_ON(set->connectors == NULL))
11961 return false;
11962
11963 for (i = 0; i < set->num_connectors; i++)
11964 if (set->connectors[i]->encoder &&
11965 set->connectors[i]->encoder->crtc == set->crtc &&
11966 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011967 return true;
11968
11969 return false;
11970}
11971
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011972static void
11973intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11974 struct intel_set_config *config)
11975{
11976
11977 /* We should be able to check here if the fb has the same properties
11978 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011979 if (is_crtc_connector_off(set)) {
11980 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011981 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011982 /*
11983 * If we have no fb, we can only flip as long as the crtc is
11984 * active, otherwise we need a full mode set. The crtc may
11985 * be active if we've only disabled the primary plane, or
11986 * in fastboot situations.
11987 */
Matt Roperf4510a22014-04-01 15:22:40 -070011988 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011989 struct intel_crtc *intel_crtc =
11990 to_intel_crtc(set->crtc);
11991
Matt Roper3b150f02014-05-29 08:06:53 -070011992 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011993 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11994 config->fb_changed = true;
11995 } else {
11996 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11997 config->mode_changed = true;
11998 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011999 } else if (set->fb == NULL) {
12000 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010012001 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070012002 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012003 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020012004 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012005 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020012006 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012007 }
12008
Daniel Vetter835c5872012-07-10 18:11:08 +020012009 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012010 config->fb_changed = true;
12011
12012 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
12013 DRM_DEBUG_KMS("modes are different, full mode set\n");
12014 drm_mode_debug_printmodeline(&set->crtc->mode);
12015 drm_mode_debug_printmodeline(set->mode);
12016 config->mode_changed = true;
12017 }
Chris Wilsona1d95702013-08-13 18:48:47 +010012018
12019 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
12020 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012021}
12022
Daniel Vetter2e431052012-07-04 22:42:15 +020012023static int
Daniel Vetter9a935852012-07-05 22:34:27 +020012024intel_modeset_stage_output_state(struct drm_device *dev,
12025 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012026 struct intel_set_config *config,
12027 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020012028{
Daniel Vetter9a935852012-07-05 22:34:27 +020012029 struct intel_connector *connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012030 struct drm_connector_state *connector_state;
Daniel Vetter9a935852012-07-05 22:34:27 +020012031 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020012032 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030012033 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020012034
Damien Lespiau9abdda72013-02-13 13:29:23 +000012035 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020012036 * of connectors. For paranoia, double-check this. */
12037 WARN_ON(!set->fb && (set->num_connectors != 0));
12038 WARN_ON(set->fb && (set->num_connectors == 0));
12039
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012040 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012041 /* Otherwise traverse passed in connector list and get encoders
12042 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020012043 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012044 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100012045 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020012046 break;
12047 }
12048 }
12049
Daniel Vetter9a935852012-07-05 22:34:27 +020012050 /* If we disable the crtc, disable all its connectors. Also, if
12051 * the connector is on the changing crtc but not on the new
12052 * connector list, disable it. */
12053 if ((!set->fb || ro == set->num_connectors) &&
12054 connector->base.encoder &&
12055 connector->base.encoder->crtc == set->crtc) {
12056 connector->new_encoder = NULL;
12057
12058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12059 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012060 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020012061 }
12062
12063
12064 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012065 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
12066 connector->base.base.id,
12067 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012068 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020012069 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012070 }
12071 /* connector->new_encoder is now updated for all connectors. */
12072
12073 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012074 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012075 struct drm_crtc *new_crtc;
12076
Daniel Vetter9a935852012-07-05 22:34:27 +020012077 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020012078 continue;
12079
Daniel Vetter9a935852012-07-05 22:34:27 +020012080 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020012081
12082 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012083 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020012084 new_crtc = set->crtc;
12085 }
12086
12087 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010012088 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
12089 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012090 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020012091 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012092 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020012093
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012094 connector_state =
12095 drm_atomic_get_connector_state(state, &connector->base);
12096 if (IS_ERR(connector_state))
12097 return PTR_ERR(connector_state);
12098
12099 connector_state->crtc = new_crtc;
12100 connector_state->best_encoder = &connector->new_encoder->base;
12101
Daniel Vetter9a935852012-07-05 22:34:27 +020012102 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12103 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012104 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020012105 new_crtc->base.id);
12106 }
12107
12108 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010012109 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012110 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012111 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020012112 if (connector->new_encoder == encoder) {
12113 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012114 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020012115 }
12116 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020012117
12118 if (num_connectors == 0)
12119 encoder->new_crtc = NULL;
12120 else if (num_connectors > 1)
12121 return -EINVAL;
12122
Daniel Vetter9a935852012-07-05 22:34:27 +020012123 /* Only now check for crtc changes so we don't miss encoders
12124 * that will be disabled. */
12125 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012126 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
12127 encoder->base.base.id,
12128 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012129 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020012130 }
12131 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012132 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012133 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012134 connector_state =
12135 drm_atomic_get_connector_state(state, &connector->base);
Ander Conselvan de Oliveira9d918c12015-03-27 15:33:51 +020012136 if (IS_ERR(connector_state))
12137 return PTR_ERR(connector_state);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012138
12139 if (connector->new_encoder) {
Dave Airlie0e32b392014-05-02 14:02:48 +100012140 if (connector->new_encoder != connector->encoder)
12141 connector->encoder = connector->new_encoder;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012142 } else {
12143 connector_state->crtc = NULL;
Ander Conselvan de Oliveiraf61cccf2015-03-31 11:35:00 +030012144 connector_state->best_encoder = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012145 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012146 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012147 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012148 crtc->new_enabled = false;
12149
Damien Lespiaub2784e12014-08-05 11:29:37 +010012150 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020012151 if (encoder->new_crtc == crtc) {
12152 crtc->new_enabled = true;
12153 break;
12154 }
12155 }
12156
Matt Roper83d65732015-02-25 13:12:16 -080012157 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020012158 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
12159 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020012160 crtc->new_enabled ? "en" : "dis");
12161 config->mode_changed = true;
12162 }
12163 }
12164
Daniel Vetter2e431052012-07-04 22:42:15 +020012165 return 0;
12166}
12167
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012168static void disable_crtc_nofb(struct intel_crtc *crtc)
12169{
12170 struct drm_device *dev = crtc->base.dev;
12171 struct intel_encoder *encoder;
12172 struct intel_connector *connector;
12173
12174 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
12175 pipe_name(crtc->pipe));
12176
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012177 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012178 if (connector->new_encoder &&
12179 connector->new_encoder->new_crtc == crtc)
12180 connector->new_encoder = NULL;
12181 }
12182
Damien Lespiaub2784e12014-08-05 11:29:37 +010012183 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012184 if (encoder->new_crtc == crtc)
12185 encoder->new_crtc = NULL;
12186 }
12187
12188 crtc->new_enabled = false;
12189}
12190
Daniel Vetter2e431052012-07-04 22:42:15 +020012191static int intel_crtc_set_config(struct drm_mode_set *set)
12192{
12193 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020012194 struct drm_mode_set save_set;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012195 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020012196 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012197 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080012198 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020012199 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020012200
Daniel Vetter8d3e3752012-07-05 16:09:09 +020012201 BUG_ON(!set);
12202 BUG_ON(!set->crtc);
12203 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020012204
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010012205 /* Enforce sane interface api - has been abused by the fb helper. */
12206 BUG_ON(!set->mode && set->fb);
12207 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020012208
Daniel Vetter2e431052012-07-04 22:42:15 +020012209 if (set->fb) {
12210 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12211 set->crtc->base.id, set->fb->base.id,
12212 (int)set->num_connectors, set->x, set->y);
12213 } else {
12214 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020012215 }
12216
12217 dev = set->crtc->dev;
12218
12219 ret = -ENOMEM;
12220 config = kzalloc(sizeof(*config), GFP_KERNEL);
12221 if (!config)
12222 goto out_config;
12223
12224 ret = intel_set_config_save_state(dev, config);
12225 if (ret)
12226 goto out_config;
12227
12228 save_set.crtc = set->crtc;
12229 save_set.mode = &set->crtc->mode;
12230 save_set.x = set->crtc->x;
12231 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070012232 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020012233
12234 /* Compute whether we need a full modeset, only an fb base update or no
12235 * change at all. In the future we might also check whether only the
12236 * mode changed, e.g. for LVDS where we only change the panel fitter in
12237 * such cases. */
12238 intel_set_config_compute_mode_changes(set, config);
12239
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012240 state = drm_atomic_state_alloc(dev);
12241 if (!state) {
12242 ret = -ENOMEM;
12243 goto out_config;
12244 }
12245
12246 state->acquire_ctx = dev->mode_config.acquire_ctx;
12247
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020012248 ret = intel_modeset_stage_output_state(dev, set, config, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020012249 if (ret)
12250 goto fail;
12251
Jesse Barnes50f52752014-11-07 13:11:00 -080012252 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012253 set->fb, state,
Jesse Barnes50f52752014-11-07 13:11:00 -080012254 &modeset_pipes,
12255 &prepare_pipes,
12256 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080012257 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080012258 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080012259 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080012260 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020012261 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012262 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080012263 config->mode_changed = true;
12264
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080012265 /*
12266 * Note we have an issue here with infoframes: current code
12267 * only updates them on the full mode set path per hw
12268 * requirements. So here we should be checking for any
12269 * required changes and forcing a mode set.
12270 */
Jesse Barnes20664592014-11-05 14:26:09 -080012271 }
Jesse Barnes50f52752014-11-07 13:11:00 -080012272
Jesse Barnes1f9954d2014-11-05 14:26:10 -080012273 intel_update_pipe_size(to_intel_crtc(set->crtc));
12274
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012275 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080012276 ret = intel_set_mode_pipes(set->crtc, set->mode,
12277 set->x, set->y, set->fb, pipe_config,
12278 modeset_pipes, prepare_pipes,
12279 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020012280 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070012281 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080012282 struct drm_plane *primary = set->crtc->primary;
12283 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070012284
Gustavo Padovan455a6802014-12-01 15:40:11 -080012285 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
Matt Roper70a101f2015-04-08 18:56:53 -070012286 ret = drm_plane_helper_update(primary, set->crtc, set->fb,
12287 0, 0, hdisplay, vdisplay,
12288 set->x << 16, set->y << 16,
12289 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070012290
12291 /*
12292 * We need to make sure the primary plane is re-enabled if it
12293 * has previously been turned off.
12294 */
12295 if (!intel_crtc->primary_enabled && ret == 0) {
12296 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030012297 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070012298 }
12299
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012300 /*
12301 * In the fastboot case this may be our only check of the
12302 * state after boot. It would be better to only do it on
12303 * the first update, but we don't have a nice way of doing that
12304 * (and really, set_config isn't used much for high freq page
12305 * flipping, so increasing its cost here shouldn't be a big
12306 * deal).
12307 */
Jani Nikulad330a952014-01-21 11:24:25 +020012308 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080012309 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020012310 }
12311
Chris Wilson2d05eae2013-05-03 17:36:25 +010012312 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020012313 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12314 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020012315fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010012316 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020012317
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012318 drm_atomic_state_clear(state);
12319
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020012320 /*
12321 * HACK: if the pipe was on, but we didn't have a framebuffer,
12322 * force the pipe off to avoid oopsing in the modeset code
12323 * due to fb==NULL. This should only happen during boot since
12324 * we don't yet reconstruct the FB from the hardware state.
12325 */
12326 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
12327 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
12328
Chris Wilson2d05eae2013-05-03 17:36:25 +010012329 /* Try to restore the config */
12330 if (config->mode_changed &&
12331 intel_set_mode(save_set.crtc, save_set.mode,
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012332 save_set.x, save_set.y, save_set.fb,
12333 state))
Chris Wilson2d05eae2013-05-03 17:36:25 +010012334 DRM_ERROR("failed to restore config after modeset failure\n");
12335 }
Daniel Vetter50f56112012-07-02 09:35:43 +020012336
Daniel Vetterd9e55602012-07-04 22:16:09 +020012337out_config:
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012338 if (state)
12339 drm_atomic_state_free(state);
12340
Daniel Vetterd9e55602012-07-04 22:16:09 +020012341 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020012342 return ret;
12343}
12344
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012345static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012346 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020012347 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012348 .destroy = intel_crtc_destroy,
12349 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080012350 .atomic_duplicate_state = intel_crtc_duplicate_state,
12351 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012352};
12353
Daniel Vetter53589012013-06-05 13:34:16 +020012354static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12355 struct intel_shared_dpll *pll,
12356 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012357{
Daniel Vetter53589012013-06-05 13:34:16 +020012358 uint32_t val;
12359
Daniel Vetterf458ebb2014-09-30 10:56:39 +020012360 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012361 return false;
12362
Daniel Vetter53589012013-06-05 13:34:16 +020012363 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020012364 hw_state->dpll = val;
12365 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12366 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020012367
12368 return val & DPLL_VCO_ENABLE;
12369}
12370
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012371static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12372 struct intel_shared_dpll *pll)
12373{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012374 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12375 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012376}
12377
Daniel Vettere7b903d2013-06-05 13:34:14 +020012378static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12379 struct intel_shared_dpll *pll)
12380{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012381 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020012382 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020012383
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012384 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012385
12386 /* Wait for the clocks to stabilize. */
12387 POSTING_READ(PCH_DPLL(pll->id));
12388 udelay(150);
12389
12390 /* The pixel multiplier can only be updated once the
12391 * DPLL is enabled and the clocks are stable.
12392 *
12393 * So write it again.
12394 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012395 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012396 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012397 udelay(200);
12398}
12399
12400static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12401 struct intel_shared_dpll *pll)
12402{
12403 struct drm_device *dev = dev_priv->dev;
12404 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012405
12406 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012407 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020012408 if (intel_crtc_to_shared_dpll(crtc) == pll)
12409 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
12410 }
12411
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012412 I915_WRITE(PCH_DPLL(pll->id), 0);
12413 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020012414 udelay(200);
12415}
12416
Daniel Vetter46edb022013-06-05 13:34:12 +020012417static char *ibx_pch_dpll_names[] = {
12418 "PCH DPLL A",
12419 "PCH DPLL B",
12420};
12421
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012422static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012423{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012424 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012425 int i;
12426
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012427 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012428
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012429 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020012430 dev_priv->shared_dplls[i].id = i;
12431 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020012432 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020012433 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12434 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020012435 dev_priv->shared_dplls[i].get_hw_state =
12436 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012437 }
12438}
12439
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012440static void intel_shared_dpll_init(struct drm_device *dev)
12441{
Daniel Vettere7b903d2013-06-05 13:34:14 +020012442 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012443
Daniel Vetter9cd86932014-06-25 22:01:57 +030012444 if (HAS_DDI(dev))
12445 intel_ddi_pll_init(dev);
12446 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012447 ibx_pch_dpll_init(dev);
12448 else
12449 dev_priv->num_shared_dpll = 0;
12450
12451 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020012452}
12453
Matt Roper6beb8c232014-12-01 15:40:14 -080012454/**
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012455 * intel_wm_need_update - Check whether watermarks need updating
12456 * @plane: drm plane
12457 * @state: new plane state
12458 *
12459 * Check current plane state versus the new one to determine whether
12460 * watermarks need to be recalculated.
12461 *
12462 * Returns true or false.
12463 */
12464bool intel_wm_need_update(struct drm_plane *plane,
12465 struct drm_plane_state *state)
12466{
12467 /* Update watermarks on tiling changes. */
12468 if (!plane->state->fb || !state->fb ||
12469 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
12470 plane->state->rotation != state->rotation)
12471 return true;
12472
12473 return false;
12474}
12475
12476/**
Matt Roper6beb8c232014-12-01 15:40:14 -080012477 * intel_prepare_plane_fb - Prepare fb for usage on plane
12478 * @plane: drm plane to prepare for
12479 * @fb: framebuffer to prepare for presentation
12480 *
12481 * Prepares a framebuffer for usage on a display plane. Generally this
12482 * involves pinning the underlying object and updating the frontbuffer tracking
12483 * bits. Some older platforms need special physical address handling for
12484 * cursor planes.
12485 *
12486 * Returns 0 on success, negative error code on failure.
12487 */
12488int
12489intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012490 struct drm_framebuffer *fb,
12491 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012492{
12493 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012494 struct intel_plane *intel_plane = to_intel_plane(plane);
12495 enum pipe pipe = intel_plane->pipe;
12496 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12497 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12498 unsigned frontbuffer_bits = 0;
12499 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012500
Matt Roperea2c67b2014-12-23 10:41:52 -080012501 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012502 return 0;
12503
Matt Roper6beb8c232014-12-01 15:40:14 -080012504 switch (plane->type) {
12505 case DRM_PLANE_TYPE_PRIMARY:
12506 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12507 break;
12508 case DRM_PLANE_TYPE_CURSOR:
12509 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12510 break;
12511 case DRM_PLANE_TYPE_OVERLAY:
12512 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12513 break;
12514 }
Matt Roper465c1202014-05-29 08:06:54 -070012515
Matt Roper4c345742014-07-09 16:22:10 -070012516 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012517
Matt Roper6beb8c232014-12-01 15:40:14 -080012518 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12519 INTEL_INFO(dev)->cursor_needs_physical) {
12520 int align = IS_I830(dev) ? 16 * 1024 : 256;
12521 ret = i915_gem_object_attach_phys(obj, align);
12522 if (ret)
12523 DRM_DEBUG_KMS("failed to attach phys object\n");
12524 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012525 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012526 }
12527
12528 if (ret == 0)
12529 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12530
12531 mutex_unlock(&dev->struct_mutex);
12532
12533 return ret;
12534}
12535
Matt Roper38f3ce32014-12-02 07:45:25 -080012536/**
12537 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12538 * @plane: drm plane to clean up for
12539 * @fb: old framebuffer that was on plane
12540 *
12541 * Cleans up a framebuffer that has just been removed from a plane.
12542 */
12543void
12544intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012545 struct drm_framebuffer *fb,
12546 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012547{
12548 struct drm_device *dev = plane->dev;
12549 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12550
12551 if (WARN_ON(!obj))
12552 return;
12553
12554 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12555 !INTEL_INFO(dev)->cursor_needs_physical) {
12556 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012557 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012558 mutex_unlock(&dev->struct_mutex);
12559 }
Matt Roper465c1202014-05-29 08:06:54 -070012560}
12561
12562static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012563intel_check_primary_plane(struct drm_plane *plane,
12564 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012565{
Matt Roper32b7eee2014-12-24 07:59:06 -080012566 struct drm_device *dev = plane->dev;
12567 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012568 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012569 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012570 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012571 struct drm_rect *dest = &state->dst;
12572 struct drm_rect *src = &state->src;
12573 const struct drm_rect *clip = &state->clip;
Sonika Jindald8106362015-04-10 14:37:28 +053012574 bool can_position = false;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012575 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012576
Matt Roperea2c67b2014-12-23 10:41:52 -080012577 crtc = crtc ? crtc : plane->crtc;
12578 intel_crtc = to_intel_crtc(crtc);
12579
Sonika Jindald8106362015-04-10 14:37:28 +053012580 if (INTEL_INFO(dev)->gen >= 9)
12581 can_position = true;
12582
Matt Roperc59cb172014-12-01 15:40:16 -080012583 ret = drm_plane_helper_check_update(plane, crtc, fb,
12584 src, dest, clip,
12585 DRM_PLANE_HELPER_NO_SCALING,
12586 DRM_PLANE_HELPER_NO_SCALING,
Sonika Jindald8106362015-04-10 14:37:28 +053012587 can_position, true,
12588 &state->visible);
Matt Roperc59cb172014-12-01 15:40:16 -080012589 if (ret)
12590 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012591
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012592 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012593 intel_crtc->atomic.wait_for_flips = true;
12594
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012595 /*
12596 * FBC does not work on some platforms for rotated
12597 * planes, so disable it when rotation is not 0 and
12598 * update it when rotation is set back to 0.
12599 *
12600 * FIXME: This is redundant with the fbc update done in
12601 * the primary plane enable function except that that
12602 * one is done too late. We eventually need to unify
12603 * this.
12604 */
12605 if (intel_crtc->primary_enabled &&
12606 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012607 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012608 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012609 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012610 }
12611
12612 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012613 /*
12614 * BDW signals flip done immediately if the plane
12615 * is disabled, even if the plane enable is already
12616 * armed to occur at the next vblank :(
12617 */
12618 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12619 intel_crtc->atomic.wait_vblank = true;
12620 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012621
Matt Roper32b7eee2014-12-24 07:59:06 -080012622 intel_crtc->atomic.fb_bits |=
12623 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12624
12625 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012626
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +000012627 if (intel_wm_need_update(plane, &state->base))
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012628 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012629 }
12630
12631 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012632}
12633
Sonika Jindal48404c12014-08-22 14:06:04 +053012634static void
12635intel_commit_primary_plane(struct drm_plane *plane,
12636 struct intel_plane_state *state)
12637{
Matt Roper2b875c22014-12-01 15:40:13 -080012638 struct drm_crtc *crtc = state->base.crtc;
12639 struct drm_framebuffer *fb = state->base.fb;
12640 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012641 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012642 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012643 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012644
Matt Roperea2c67b2014-12-23 10:41:52 -080012645 crtc = crtc ? crtc : plane->crtc;
12646 intel_crtc = to_intel_crtc(crtc);
12647
Matt Ropercf4c7c12014-12-04 10:27:42 -080012648 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012649 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012650 crtc->y = src->y1 >> 16;
12651
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012652 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012653 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012654 /* FIXME: kill this fastboot hack */
12655 intel_update_pipe_size(intel_crtc);
12656
12657 intel_crtc->primary_enabled = true;
12658
12659 dev_priv->display.update_primary_plane(crtc, plane->fb,
12660 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012661 } else {
12662 /*
12663 * If clipping results in a non-visible primary plane,
12664 * we'll disable the primary plane. Note that this is
12665 * a bit different than what happens if userspace
12666 * explicitly disables the plane by passing fb=0
12667 * because plane->fb still gets set and pinned.
12668 */
12669 intel_disable_primary_hw_plane(plane, crtc);
12670 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012671 }
12672}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012673
Matt Roper32b7eee2014-12-24 07:59:06 -080012674static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12675{
12676 struct drm_device *dev = crtc->dev;
12677 struct drm_i915_private *dev_priv = dev->dev_private;
12678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012679 struct intel_plane *intel_plane;
12680 struct drm_plane *p;
12681 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012682
Matt Roperea2c67b2014-12-23 10:41:52 -080012683 /* Track fb's for any planes being disabled */
12684 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12685 intel_plane = to_intel_plane(p);
12686
12687 if (intel_crtc->atomic.disabled_planes &
12688 (1 << drm_plane_index(p))) {
12689 switch (p->type) {
12690 case DRM_PLANE_TYPE_PRIMARY:
12691 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12692 break;
12693 case DRM_PLANE_TYPE_CURSOR:
12694 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12695 break;
12696 case DRM_PLANE_TYPE_OVERLAY:
12697 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12698 break;
12699 }
12700
12701 mutex_lock(&dev->struct_mutex);
12702 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12703 mutex_unlock(&dev->struct_mutex);
12704 }
12705 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012706
Matt Roper32b7eee2014-12-24 07:59:06 -080012707 if (intel_crtc->atomic.wait_for_flips)
12708 intel_crtc_wait_for_pending_flips(crtc);
12709
12710 if (intel_crtc->atomic.disable_fbc)
12711 intel_fbc_disable(dev);
12712
12713 if (intel_crtc->atomic.pre_disable_primary)
12714 intel_pre_disable_primary(crtc);
12715
12716 if (intel_crtc->atomic.update_wm)
12717 intel_update_watermarks(crtc);
12718
12719 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012720
12721 /* Perform vblank evasion around commit operation */
12722 if (intel_crtc->active)
12723 intel_crtc->atomic.evade =
12724 intel_pipe_update_start(intel_crtc,
12725 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012726}
12727
12728static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12729{
12730 struct drm_device *dev = crtc->dev;
12731 struct drm_i915_private *dev_priv = dev->dev_private;
12732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12733 struct drm_plane *p;
12734
Matt Roperc34c9ee2014-12-23 10:41:50 -080012735 if (intel_crtc->atomic.evade)
12736 intel_pipe_update_end(intel_crtc,
12737 intel_crtc->atomic.start_vbl_count);
12738
Matt Roper32b7eee2014-12-24 07:59:06 -080012739 intel_runtime_pm_put(dev_priv);
12740
12741 if (intel_crtc->atomic.wait_vblank)
12742 intel_wait_for_vblank(dev, intel_crtc->pipe);
12743
12744 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12745
12746 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012747 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012748 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012749 mutex_unlock(&dev->struct_mutex);
12750 }
Matt Roper465c1202014-05-29 08:06:54 -070012751
Matt Roper32b7eee2014-12-24 07:59:06 -080012752 if (intel_crtc->atomic.post_enable_primary)
12753 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012754
Matt Roper32b7eee2014-12-24 07:59:06 -080012755 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12756 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12757 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12758 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012759
Matt Roper32b7eee2014-12-24 07:59:06 -080012760 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012761}
12762
Matt Ropercf4c7c12014-12-04 10:27:42 -080012763/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012764 * intel_plane_destroy - destroy a plane
12765 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012766 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012767 * Common destruction function for all types of planes (primary, cursor,
12768 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012769 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012770void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012771{
12772 struct intel_plane *intel_plane = to_intel_plane(plane);
12773 drm_plane_cleanup(plane);
12774 kfree(intel_plane);
12775}
12776
Matt Roper65a3fea2015-01-21 16:35:42 -080012777const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070012778 .update_plane = drm_atomic_helper_update_plane,
12779 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012780 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012781 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012782 .atomic_get_property = intel_plane_atomic_get_property,
12783 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012784 .atomic_duplicate_state = intel_plane_duplicate_state,
12785 .atomic_destroy_state = intel_plane_destroy_state,
12786
Matt Roper465c1202014-05-29 08:06:54 -070012787};
12788
12789static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12790 int pipe)
12791{
12792 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012793 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012794 const uint32_t *intel_primary_formats;
12795 int num_formats;
12796
12797 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12798 if (primary == NULL)
12799 return NULL;
12800
Matt Roper8e7d6882015-01-21 16:35:41 -080012801 state = intel_create_plane_state(&primary->base);
12802 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012803 kfree(primary);
12804 return NULL;
12805 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012806 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012807
Matt Roper465c1202014-05-29 08:06:54 -070012808 primary->can_scale = false;
12809 primary->max_downscale = 1;
12810 primary->pipe = pipe;
12811 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012812 primary->check_plane = intel_check_primary_plane;
12813 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012814 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12815 primary->plane = !pipe;
12816
12817 if (INTEL_INFO(dev)->gen <= 3) {
12818 intel_primary_formats = intel_primary_formats_gen2;
12819 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12820 } else {
12821 intel_primary_formats = intel_primary_formats_gen4;
12822 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12823 }
12824
12825 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012826 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012827 intel_primary_formats, num_formats,
12828 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012829
12830 if (INTEL_INFO(dev)->gen >= 4) {
12831 if (!dev->mode_config.rotation_property)
12832 dev->mode_config.rotation_property =
12833 drm_mode_create_rotation_property(dev,
12834 BIT(DRM_ROTATE_0) |
12835 BIT(DRM_ROTATE_180));
12836 if (dev->mode_config.rotation_property)
12837 drm_object_attach_property(&primary->base.base,
12838 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012839 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012840 }
12841
Matt Roperea2c67b2014-12-23 10:41:52 -080012842 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12843
Matt Roper465c1202014-05-29 08:06:54 -070012844 return &primary->base;
12845}
12846
Matt Roper3d7d6512014-06-10 08:28:13 -070012847static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012848intel_check_cursor_plane(struct drm_plane *plane,
12849 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012850{
Matt Roper2b875c22014-12-01 15:40:13 -080012851 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012852 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012853 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012854 struct drm_rect *dest = &state->dst;
12855 struct drm_rect *src = &state->src;
12856 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012857 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012858 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012859 unsigned stride;
12860 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012861
Matt Roperea2c67b2014-12-23 10:41:52 -080012862 crtc = crtc ? crtc : plane->crtc;
12863 intel_crtc = to_intel_crtc(crtc);
12864
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012865 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012866 src, dest, clip,
12867 DRM_PLANE_HELPER_NO_SCALING,
12868 DRM_PLANE_HELPER_NO_SCALING,
12869 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012870 if (ret)
12871 return ret;
12872
12873
12874 /* if we want to turn off the cursor ignore width and height */
12875 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012876 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012877
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012878 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012879 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12880 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12881 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012882 return -EINVAL;
12883 }
12884
Matt Roperea2c67b2014-12-23 10:41:52 -080012885 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12886 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012887 DRM_DEBUG_KMS("buffer is too small\n");
12888 return -ENOMEM;
12889 }
12890
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012891 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012892 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12893 ret = -EINVAL;
12894 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012895
Matt Roper32b7eee2014-12-24 07:59:06 -080012896finish:
12897 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012898 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012899 intel_crtc->atomic.update_wm = true;
12900
12901 intel_crtc->atomic.fb_bits |=
12902 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12903 }
12904
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012905 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012906}
12907
Matt Roperf4a2cf22014-12-01 15:40:12 -080012908static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012909intel_commit_cursor_plane(struct drm_plane *plane,
12910 struct intel_plane_state *state)
12911{
Matt Roper2b875c22014-12-01 15:40:13 -080012912 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012913 struct drm_device *dev = plane->dev;
12914 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012915 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012916 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012917
Matt Roperea2c67b2014-12-23 10:41:52 -080012918 crtc = crtc ? crtc : plane->crtc;
12919 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012920
Matt Roperea2c67b2014-12-23 10:41:52 -080012921 plane->fb = state->base.fb;
12922 crtc->cursor_x = state->base.crtc_x;
12923 crtc->cursor_y = state->base.crtc_y;
12924
Gustavo Padovana912f122014-12-01 15:40:10 -080012925 if (intel_crtc->cursor_bo == obj)
12926 goto update;
12927
Matt Roperf4a2cf22014-12-01 15:40:12 -080012928 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012929 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012930 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012931 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012932 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012933 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012934
Gustavo Padovana912f122014-12-01 15:40:10 -080012935 intel_crtc->cursor_addr = addr;
12936 intel_crtc->cursor_bo = obj;
12937update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012938
Matt Roper32b7eee2014-12-24 07:59:06 -080012939 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012940 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012941}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012942
Matt Roper3d7d6512014-06-10 08:28:13 -070012943static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12944 int pipe)
12945{
12946 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012947 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012948
12949 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12950 if (cursor == NULL)
12951 return NULL;
12952
Matt Roper8e7d6882015-01-21 16:35:41 -080012953 state = intel_create_plane_state(&cursor->base);
12954 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012955 kfree(cursor);
12956 return NULL;
12957 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012958 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012959
Matt Roper3d7d6512014-06-10 08:28:13 -070012960 cursor->can_scale = false;
12961 cursor->max_downscale = 1;
12962 cursor->pipe = pipe;
12963 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012964 cursor->check_plane = intel_check_cursor_plane;
12965 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012966
12967 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012968 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012969 intel_cursor_formats,
12970 ARRAY_SIZE(intel_cursor_formats),
12971 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012972
12973 if (INTEL_INFO(dev)->gen >= 4) {
12974 if (!dev->mode_config.rotation_property)
12975 dev->mode_config.rotation_property =
12976 drm_mode_create_rotation_property(dev,
12977 BIT(DRM_ROTATE_0) |
12978 BIT(DRM_ROTATE_180));
12979 if (dev->mode_config.rotation_property)
12980 drm_object_attach_property(&cursor->base.base,
12981 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012982 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012983 }
12984
Matt Roperea2c67b2014-12-23 10:41:52 -080012985 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12986
Matt Roper3d7d6512014-06-10 08:28:13 -070012987 return &cursor->base;
12988}
12989
Hannes Ederb358d0a2008-12-18 21:18:47 +010012990static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012991{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012992 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012993 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012994 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012995 struct drm_plane *primary = NULL;
12996 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012997 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012998
Daniel Vetter955382f2013-09-19 14:05:45 +020012999 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013000 if (intel_crtc == NULL)
13001 return;
13002
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013003 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13004 if (!crtc_state)
13005 goto fail;
13006 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080013007 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013008
Matt Roper465c1202014-05-29 08:06:54 -070013009 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013010 if (!primary)
13011 goto fail;
13012
13013 cursor = intel_cursor_plane_create(dev, pipe);
13014 if (!cursor)
13015 goto fail;
13016
Matt Roper465c1202014-05-29 08:06:54 -070013017 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013018 cursor, &intel_crtc_funcs);
13019 if (ret)
13020 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013021
13022 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013023 for (i = 0; i < 256; i++) {
13024 intel_crtc->lut_r[i] = i;
13025 intel_crtc->lut_g[i] = i;
13026 intel_crtc->lut_b[i] = i;
13027 }
13028
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013029 /*
13030 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013031 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013032 */
Jesse Barnes80824002009-09-10 15:28:06 -070013033 intel_crtc->pipe = pipe;
13034 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013035 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013036 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013037 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013038 }
13039
Chris Wilson4b0e3332014-05-30 16:35:26 +030013040 intel_crtc->cursor_base = ~0;
13041 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013042 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013043
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013044 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13045 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13046 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13047 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13048
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020013049 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
13050
Jesse Barnes79e53942008-11-07 14:24:08 -080013051 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013052
13053 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013054 return;
13055
13056fail:
13057 if (primary)
13058 drm_plane_cleanup(primary);
13059 if (cursor)
13060 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013061 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013062 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013063}
13064
Jesse Barnes752aa882013-10-31 18:55:49 +020013065enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13066{
13067 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013068 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013069
Rob Clark51fd3712013-11-19 12:10:12 -050013070 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013071
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013072 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013073 return INVALID_PIPE;
13074
13075 return to_intel_crtc(encoder->crtc)->pipe;
13076}
13077
Carl Worth08d7b3d2009-04-29 14:43:54 -070013078int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013079 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013080{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013081 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013082 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013083 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013084
Rob Clark7707e652014-07-17 23:30:04 -040013085 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013086
Rob Clark7707e652014-07-17 23:30:04 -040013087 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013088 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013089 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013090 }
13091
Rob Clark7707e652014-07-17 23:30:04 -040013092 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013093 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013094
Daniel Vetterc05422d2009-08-11 16:05:30 +020013095 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013096}
13097
Daniel Vetter66a92782012-07-12 20:08:18 +020013098static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013099{
Daniel Vetter66a92782012-07-12 20:08:18 +020013100 struct drm_device *dev = encoder->base.dev;
13101 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013102 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013103 int entry = 0;
13104
Damien Lespiaub2784e12014-08-05 11:29:37 +010013105 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013106 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013107 index_mask |= (1 << entry);
13108
Jesse Barnes79e53942008-11-07 14:24:08 -080013109 entry++;
13110 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013111
Jesse Barnes79e53942008-11-07 14:24:08 -080013112 return index_mask;
13113}
13114
Chris Wilson4d302442010-12-14 19:21:29 +000013115static bool has_edp_a(struct drm_device *dev)
13116{
13117 struct drm_i915_private *dev_priv = dev->dev_private;
13118
13119 if (!IS_MOBILE(dev))
13120 return false;
13121
13122 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13123 return false;
13124
Damien Lespiaue3589902014-02-07 19:12:50 +000013125 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013126 return false;
13127
13128 return true;
13129}
13130
Jesse Barnes84b4e042014-06-25 08:24:29 -070013131static bool intel_crt_present(struct drm_device *dev)
13132{
13133 struct drm_i915_private *dev_priv = dev->dev_private;
13134
Damien Lespiau884497e2013-12-03 13:56:23 +000013135 if (INTEL_INFO(dev)->gen >= 9)
13136 return false;
13137
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013138 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013139 return false;
13140
13141 if (IS_CHERRYVIEW(dev))
13142 return false;
13143
13144 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13145 return false;
13146
13147 return true;
13148}
13149
Jesse Barnes79e53942008-11-07 14:24:08 -080013150static void intel_setup_outputs(struct drm_device *dev)
13151{
Eric Anholt725e30a2009-01-22 13:01:02 -080013152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013153 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080013154 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013155 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013156
Daniel Vetterc9093352013-06-06 22:22:47 +020013157 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013158
Jesse Barnes84b4e042014-06-25 08:24:29 -070013159 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013160 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013161
Paulo Zanoniaffa9352012-11-23 15:30:39 -020013162 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013163 int found;
13164
Jesse Barnesde31fac2015-03-06 15:53:32 -080013165 /*
13166 * Haswell uses DDI functions to detect digital outputs.
13167 * On SKL pre-D0 the strap isn't connected, so we assume
13168 * it's there.
13169 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013170 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013171 /* WaIgnoreDDIAStrap: skl */
13172 if (found ||
13173 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013174 intel_ddi_init(dev, PORT_A);
13175
13176 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13177 * register */
13178 found = I915_READ(SFUSE_STRAP);
13179
13180 if (found & SFUSE_STRAP_DDIB_DETECTED)
13181 intel_ddi_init(dev, PORT_B);
13182 if (found & SFUSE_STRAP_DDIC_DETECTED)
13183 intel_ddi_init(dev, PORT_C);
13184 if (found & SFUSE_STRAP_DDID_DETECTED)
13185 intel_ddi_init(dev, PORT_D);
13186 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013187 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013188 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013189
13190 if (has_edp_a(dev))
13191 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013192
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013193 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013194 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013195 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013196 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013197 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013198 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013199 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013200 }
13201
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013202 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013203 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013204
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013205 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013206 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013207
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013208 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013209 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013210
Daniel Vetter270b3042012-10-27 15:52:05 +020013211 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013212 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070013213 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013214 /*
13215 * The DP_DETECTED bit is the latched state of the DDC
13216 * SDA pin at boot. However since eDP doesn't require DDC
13217 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13218 * eDP ports may have been muxed to an alternate function.
13219 * Thus we can't rely on the DP_DETECTED bit alone to detect
13220 * eDP ports. Consult the VBT as well as DP_DETECTED to
13221 * detect eDP ports.
13222 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013223 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13224 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013225 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13226 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013227 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13228 intel_dp_is_edp(dev, PORT_B))
13229 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013230
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013231 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13232 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070013233 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13234 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013235 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13236 intel_dp_is_edp(dev, PORT_C))
13237 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013238
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013239 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013240 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013241 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13242 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013243 /* eDP not supported on port D, so don't check VBT */
13244 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13245 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013246 }
13247
Jani Nikula3cfca972013-08-27 15:12:26 +030013248 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080013249 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013250 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013251
Paulo Zanonie2debe92013-02-18 19:00:27 -030013252 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013253 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013254 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013255 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13256 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013257 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013258 }
Ma Ling27185ae2009-08-24 13:50:23 +080013259
Imre Deake7281ea2013-05-08 13:14:08 +030013260 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013261 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013262 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013263
13264 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013265
Paulo Zanonie2debe92013-02-18 19:00:27 -030013266 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013267 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013268 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013269 }
Ma Ling27185ae2009-08-24 13:50:23 +080013270
Paulo Zanonie2debe92013-02-18 19:00:27 -030013271 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013272
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013273 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13274 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013275 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013276 }
Imre Deake7281ea2013-05-08 13:14:08 +030013277 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013278 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080013279 }
Ma Ling27185ae2009-08-24 13:50:23 +080013280
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013281 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030013282 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013283 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070013284 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013285 intel_dvo_init(dev);
13286
Zhenyu Wang103a1962009-11-27 11:44:36 +080013287 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080013288 intel_tv_init(dev);
13289
Matt Roperc6f95f22015-01-22 16:50:32 -080013290 /*
13291 * FIXME: We don't have full atomic support yet, but we want to be
13292 * able to enable/test plane updates via the atomic interface in the
13293 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
13294 * will take some atomic codepaths to lookup properties during
13295 * drmModeGetConnector() that unconditionally dereference
13296 * connector->state.
13297 *
13298 * We create a dummy connector state here for each connector to ensure
13299 * the DRM core doesn't try to dereference a NULL connector->state.
13300 * The actual connector properties will never be updated or contain
13301 * useful information, but since we're doing this specifically for
13302 * testing/debug of the plane operations (and only when a specific
13303 * kernel module option is given), that shouldn't really matter.
13304 *
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020013305 * We are also relying on these states to convert the legacy mode set
13306 * to use a drm_atomic_state struct. The states are kept consistent
13307 * with actual state, so that it is safe to rely on that instead of
13308 * the staged config.
13309 *
Matt Roperc6f95f22015-01-22 16:50:32 -080013310 * Once atomic support for crtc's + connectors lands, this loop should
13311 * be removed since we'll be setting up real connector state, which
13312 * will contain Intel-specific properties.
13313 */
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020013314 list_for_each_entry(connector,
13315 &dev->mode_config.connector_list,
13316 head) {
13317 if (!WARN_ON(connector->state)) {
13318 connector->state = kzalloc(sizeof(*connector->state),
13319 GFP_KERNEL);
Matt Roperc6f95f22015-01-22 16:50:32 -080013320 }
13321 }
13322
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080013323 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070013324
Damien Lespiaub2784e12014-08-05 11:29:37 +010013325 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010013326 encoder->base.possible_crtcs = encoder->crtc_mask;
13327 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020013328 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080013329 }
Chris Wilson47356eb2011-01-11 17:06:04 +000013330
Paulo Zanonidde86e22012-12-01 12:04:25 -020013331 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020013332
13333 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013334}
13335
13336static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13337{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013338 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080013339 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080013340
Daniel Vetteref2d6332014-02-10 18:00:38 +010013341 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013342 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010013343 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030013344 drm_gem_object_unreference(&intel_fb->obj->base);
13345 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013346 kfree(intel_fb);
13347}
13348
13349static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000013350 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080013351 unsigned int *handle)
13352{
13353 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000013354 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013355
Chris Wilson05394f32010-11-08 19:18:58 +000013356 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080013357}
13358
13359static const struct drm_framebuffer_funcs intel_fb_funcs = {
13360 .destroy = intel_user_framebuffer_destroy,
13361 .create_handle = intel_user_framebuffer_create_handle,
13362};
13363
Damien Lespiaub3218032015-02-27 11:15:18 +000013364static
13365u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13366 uint32_t pixel_format)
13367{
13368 u32 gen = INTEL_INFO(dev)->gen;
13369
13370 if (gen >= 9) {
13371 /* "The stride in bytes must not exceed the of the size of 8K
13372 * pixels and 32K bytes."
13373 */
13374 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
13375 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
13376 return 32*1024;
13377 } else if (gen >= 4) {
13378 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13379 return 16*1024;
13380 else
13381 return 32*1024;
13382 } else if (gen >= 3) {
13383 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13384 return 8*1024;
13385 else
13386 return 16*1024;
13387 } else {
13388 /* XXX DSPC is limited to 4k tiled */
13389 return 8*1024;
13390 }
13391}
13392
Daniel Vetterb5ea6422014-03-02 21:18:00 +010013393static int intel_framebuffer_init(struct drm_device *dev,
13394 struct intel_framebuffer *intel_fb,
13395 struct drm_mode_fb_cmd2 *mode_cmd,
13396 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080013397{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000013398 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080013399 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000013400 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080013401
Daniel Vetterdd4916c2013-10-09 21:23:51 +020013402 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
13403
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013404 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13405 /* Enforce that fb modifier and tiling mode match, but only for
13406 * X-tiled. This is needed for FBC. */
13407 if (!!(obj->tiling_mode == I915_TILING_X) !=
13408 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
13409 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
13410 return -EINVAL;
13411 }
13412 } else {
13413 if (obj->tiling_mode == I915_TILING_X)
13414 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13415 else if (obj->tiling_mode == I915_TILING_Y) {
13416 DRM_DEBUG("No Y tiling for legacy addfb\n");
13417 return -EINVAL;
13418 }
13419 }
13420
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000013421 /* Passed in modifier sanity checking. */
13422 switch (mode_cmd->modifier[0]) {
13423 case I915_FORMAT_MOD_Y_TILED:
13424 case I915_FORMAT_MOD_Yf_TILED:
13425 if (INTEL_INFO(dev)->gen < 9) {
13426 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
13427 mode_cmd->modifier[0]);
13428 return -EINVAL;
13429 }
13430 case DRM_FORMAT_MOD_NONE:
13431 case I915_FORMAT_MOD_X_TILED:
13432 break;
13433 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070013434 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
13435 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010013436 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013437 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013438
Damien Lespiaub3218032015-02-27 11:15:18 +000013439 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
13440 mode_cmd->pixel_format);
13441 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
13442 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
13443 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010013444 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013445 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013446
Damien Lespiaub3218032015-02-27 11:15:18 +000013447 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
13448 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013449 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000013450 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
13451 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013452 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010013453 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013454 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013455 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013456
Daniel Vetter2a80ead2015-02-10 17:16:06 +000013457 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013458 mode_cmd->pitches[0] != obj->stride) {
13459 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
13460 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013461 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013462 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020013463
Ville Syrjälä57779d02012-10-31 17:50:14 +020013464 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013465 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020013466 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013467 case DRM_FORMAT_RGB565:
13468 case DRM_FORMAT_XRGB8888:
13469 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013470 break;
13471 case DRM_FORMAT_XRGB1555:
13472 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013473 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013474 DRM_DEBUG("unsupported pixel format: %s\n",
13475 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013476 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013477 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020013478 break;
13479 case DRM_FORMAT_XBGR8888:
13480 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013481 case DRM_FORMAT_XRGB2101010:
13482 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013483 case DRM_FORMAT_XBGR2101010:
13484 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013485 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013486 DRM_DEBUG("unsupported pixel format: %s\n",
13487 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013488 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013489 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013490 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013491 case DRM_FORMAT_YUYV:
13492 case DRM_FORMAT_UYVY:
13493 case DRM_FORMAT_YVYU:
13494 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013495 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013496 DRM_DEBUG("unsupported pixel format: %s\n",
13497 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013498 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013499 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013500 break;
13501 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013502 DRM_DEBUG("unsupported pixel format: %s\n",
13503 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013504 return -EINVAL;
13505 }
13506
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013507 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13508 if (mode_cmd->offsets[0] != 0)
13509 return -EINVAL;
13510
Damien Lespiauec2c9812015-01-20 12:51:45 +000013511 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013512 mode_cmd->pixel_format,
13513 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013514 /* FIXME drm helper for size checks (especially planar formats)? */
13515 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13516 return -EINVAL;
13517
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013518 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13519 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013520 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013521
Jesse Barnes79e53942008-11-07 14:24:08 -080013522 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13523 if (ret) {
13524 DRM_ERROR("framebuffer init failed %d\n", ret);
13525 return ret;
13526 }
13527
Jesse Barnes79e53942008-11-07 14:24:08 -080013528 return 0;
13529}
13530
Jesse Barnes79e53942008-11-07 14:24:08 -080013531static struct drm_framebuffer *
13532intel_user_framebuffer_create(struct drm_device *dev,
13533 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013534 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013535{
Chris Wilson05394f32010-11-08 19:18:58 +000013536 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013537
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013538 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13539 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013540 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013541 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013542
Chris Wilsond2dff872011-04-19 08:36:26 +010013543 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013544}
13545
Daniel Vetter4520f532013-10-09 09:18:51 +020013546#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013547static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013548{
13549}
13550#endif
13551
Jesse Barnes79e53942008-11-07 14:24:08 -080013552static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013553 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013554 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013555 .atomic_check = intel_atomic_check,
13556 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013557};
13558
Jesse Barnese70236a2009-09-21 10:42:27 -070013559/* Set up chip specific display functions */
13560static void intel_init_display(struct drm_device *dev)
13561{
13562 struct drm_i915_private *dev_priv = dev->dev_private;
13563
Daniel Vetteree9300b2013-06-03 22:40:22 +020013564 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13565 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013566 else if (IS_CHERRYVIEW(dev))
13567 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013568 else if (IS_VALLEYVIEW(dev))
13569 dev_priv->display.find_dpll = vlv_find_best_dpll;
13570 else if (IS_PINEVIEW(dev))
13571 dev_priv->display.find_dpll = pnv_find_best_dpll;
13572 else
13573 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13574
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013575 if (INTEL_INFO(dev)->gen >= 9) {
13576 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013577 dev_priv->display.get_initial_plane_config =
13578 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013579 dev_priv->display.crtc_compute_clock =
13580 haswell_crtc_compute_clock;
13581 dev_priv->display.crtc_enable = haswell_crtc_enable;
13582 dev_priv->display.crtc_disable = haswell_crtc_disable;
13583 dev_priv->display.off = ironlake_crtc_off;
13584 dev_priv->display.update_primary_plane =
13585 skylake_update_primary_plane;
13586 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013587 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013588 dev_priv->display.get_initial_plane_config =
13589 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013590 dev_priv->display.crtc_compute_clock =
13591 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013592 dev_priv->display.crtc_enable = haswell_crtc_enable;
13593 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013594 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013595 dev_priv->display.update_primary_plane =
13596 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013597 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013598 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013599 dev_priv->display.get_initial_plane_config =
13600 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013601 dev_priv->display.crtc_compute_clock =
13602 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013603 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13604 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013605 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013606 dev_priv->display.update_primary_plane =
13607 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013608 } else if (IS_VALLEYVIEW(dev)) {
13609 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013610 dev_priv->display.get_initial_plane_config =
13611 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013612 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013613 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13614 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13615 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013616 dev_priv->display.update_primary_plane =
13617 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013618 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013619 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013620 dev_priv->display.get_initial_plane_config =
13621 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013622 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013623 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13624 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013625 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013626 dev_priv->display.update_primary_plane =
13627 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013628 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013629
Jesse Barnese70236a2009-09-21 10:42:27 -070013630 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030013631 if (IS_SKYLAKE(dev))
13632 dev_priv->display.get_display_clock_speed =
13633 skylake_get_display_clock_speed;
13634 else if (IS_BROADWELL(dev))
13635 dev_priv->display.get_display_clock_speed =
13636 broadwell_get_display_clock_speed;
13637 else if (IS_HASWELL(dev))
13638 dev_priv->display.get_display_clock_speed =
13639 haswell_get_display_clock_speed;
13640 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013641 dev_priv->display.get_display_clock_speed =
13642 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030013643 else if (IS_GEN5(dev))
13644 dev_priv->display.get_display_clock_speed =
13645 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030013646 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
13647 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013648 dev_priv->display.get_display_clock_speed =
13649 i945_get_display_clock_speed;
13650 else if (IS_I915G(dev))
13651 dev_priv->display.get_display_clock_speed =
13652 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013653 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013654 dev_priv->display.get_display_clock_speed =
13655 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013656 else if (IS_PINEVIEW(dev))
13657 dev_priv->display.get_display_clock_speed =
13658 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013659 else if (IS_I915GM(dev))
13660 dev_priv->display.get_display_clock_speed =
13661 i915gm_get_display_clock_speed;
13662 else if (IS_I865G(dev))
13663 dev_priv->display.get_display_clock_speed =
13664 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013665 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013666 dev_priv->display.get_display_clock_speed =
13667 i855_get_display_clock_speed;
13668 else /* 852, 830 */
13669 dev_priv->display.get_display_clock_speed =
13670 i830_get_display_clock_speed;
13671
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013672 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013673 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013674 } else if (IS_GEN6(dev)) {
13675 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013676 } else if (IS_IVYBRIDGE(dev)) {
13677 /* FIXME: detect B0+ stepping and use auto training */
13678 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013679 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013680 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013681 } else if (IS_VALLEYVIEW(dev)) {
13682 dev_priv->display.modeset_global_resources =
13683 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013684 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013685
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013686 switch (INTEL_INFO(dev)->gen) {
13687 case 2:
13688 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13689 break;
13690
13691 case 3:
13692 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13693 break;
13694
13695 case 4:
13696 case 5:
13697 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13698 break;
13699
13700 case 6:
13701 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13702 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013703 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013704 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013705 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13706 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013707 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013708 /* Drop through - unsupported since execlist only. */
13709 default:
13710 /* Default just returns -ENODEV to indicate unsupported */
13711 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013712 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013713
13714 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013715
13716 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013717}
13718
Jesse Barnesb690e962010-07-19 13:53:12 -070013719/*
13720 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13721 * resume, or other times. This quirk makes sure that's the case for
13722 * affected systems.
13723 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013724static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013725{
13726 struct drm_i915_private *dev_priv = dev->dev_private;
13727
13728 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013729 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013730}
13731
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013732static void quirk_pipeb_force(struct drm_device *dev)
13733{
13734 struct drm_i915_private *dev_priv = dev->dev_private;
13735
13736 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13737 DRM_INFO("applying pipe b force quirk\n");
13738}
13739
Keith Packard435793d2011-07-12 14:56:22 -070013740/*
13741 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13742 */
13743static void quirk_ssc_force_disable(struct drm_device *dev)
13744{
13745 struct drm_i915_private *dev_priv = dev->dev_private;
13746 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013747 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013748}
13749
Carsten Emde4dca20e2012-03-15 15:56:26 +010013750/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013751 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13752 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013753 */
13754static void quirk_invert_brightness(struct drm_device *dev)
13755{
13756 struct drm_i915_private *dev_priv = dev->dev_private;
13757 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013758 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013759}
13760
Scot Doyle9c72cc62014-07-03 23:27:50 +000013761/* Some VBT's incorrectly indicate no backlight is present */
13762static void quirk_backlight_present(struct drm_device *dev)
13763{
13764 struct drm_i915_private *dev_priv = dev->dev_private;
13765 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13766 DRM_INFO("applying backlight present quirk\n");
13767}
13768
Jesse Barnesb690e962010-07-19 13:53:12 -070013769struct intel_quirk {
13770 int device;
13771 int subsystem_vendor;
13772 int subsystem_device;
13773 void (*hook)(struct drm_device *dev);
13774};
13775
Egbert Eich5f85f172012-10-14 15:46:38 +020013776/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13777struct intel_dmi_quirk {
13778 void (*hook)(struct drm_device *dev);
13779 const struct dmi_system_id (*dmi_id_list)[];
13780};
13781
13782static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13783{
13784 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13785 return 1;
13786}
13787
13788static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13789 {
13790 .dmi_id_list = &(const struct dmi_system_id[]) {
13791 {
13792 .callback = intel_dmi_reverse_brightness,
13793 .ident = "NCR Corporation",
13794 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13795 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13796 },
13797 },
13798 { } /* terminating entry */
13799 },
13800 .hook = quirk_invert_brightness,
13801 },
13802};
13803
Ben Widawskyc43b5632012-04-16 14:07:40 -070013804static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013805 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013806 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013807
Jesse Barnesb690e962010-07-19 13:53:12 -070013808 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13809 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13810
Jesse Barnesb690e962010-07-19 13:53:12 -070013811 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13812 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13813
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013814 /* 830 needs to leave pipe A & dpll A up */
13815 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13816
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013817 /* 830 needs to leave pipe B & dpll B up */
13818 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13819
Keith Packard435793d2011-07-12 14:56:22 -070013820 /* Lenovo U160 cannot use SSC on LVDS */
13821 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013822
13823 /* Sony Vaio Y cannot use SSC on LVDS */
13824 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013825
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013826 /* Acer Aspire 5734Z must invert backlight brightness */
13827 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13828
13829 /* Acer/eMachines G725 */
13830 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13831
13832 /* Acer/eMachines e725 */
13833 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13834
13835 /* Acer/Packard Bell NCL20 */
13836 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13837
13838 /* Acer Aspire 4736Z */
13839 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013840
13841 /* Acer Aspire 5336 */
13842 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013843
13844 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13845 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013846
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013847 /* Acer C720 Chromebook (Core i3 4005U) */
13848 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13849
jens steinb2a96012014-10-28 20:25:53 +010013850 /* Apple Macbook 2,1 (Core 2 T7400) */
13851 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13852
Scot Doyled4967d82014-07-03 23:27:52 +000013853 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13854 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013855
13856 /* HP Chromebook 14 (Celeron 2955U) */
13857 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013858
13859 /* Dell Chromebook 11 */
13860 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013861};
13862
13863static void intel_init_quirks(struct drm_device *dev)
13864{
13865 struct pci_dev *d = dev->pdev;
13866 int i;
13867
13868 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13869 struct intel_quirk *q = &intel_quirks[i];
13870
13871 if (d->device == q->device &&
13872 (d->subsystem_vendor == q->subsystem_vendor ||
13873 q->subsystem_vendor == PCI_ANY_ID) &&
13874 (d->subsystem_device == q->subsystem_device ||
13875 q->subsystem_device == PCI_ANY_ID))
13876 q->hook(dev);
13877 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013878 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13879 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13880 intel_dmi_quirks[i].hook(dev);
13881 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013882}
13883
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013884/* Disable the VGA plane that we never use */
13885static void i915_disable_vga(struct drm_device *dev)
13886{
13887 struct drm_i915_private *dev_priv = dev->dev_private;
13888 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013889 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013890
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013891 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013892 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013893 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013894 sr1 = inb(VGA_SR_DATA);
13895 outb(sr1 | 1<<5, VGA_SR_DATA);
13896 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13897 udelay(300);
13898
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013899 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013900 POSTING_READ(vga_reg);
13901}
13902
Daniel Vetterf8175862012-04-10 15:50:11 +020013903void intel_modeset_init_hw(struct drm_device *dev)
13904{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013905 intel_prepare_ddi(dev);
13906
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013907 if (IS_VALLEYVIEW(dev))
13908 vlv_update_cdclk(dev);
13909
Daniel Vetterf8175862012-04-10 15:50:11 +020013910 intel_init_clock_gating(dev);
13911
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013912 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013913}
13914
Jesse Barnes79e53942008-11-07 14:24:08 -080013915void intel_modeset_init(struct drm_device *dev)
13916{
Jesse Barnes652c3932009-08-17 13:31:43 -070013917 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013918 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013919 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013920 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013921
13922 drm_mode_config_init(dev);
13923
13924 dev->mode_config.min_width = 0;
13925 dev->mode_config.min_height = 0;
13926
Dave Airlie019d96c2011-09-29 16:20:42 +010013927 dev->mode_config.preferred_depth = 24;
13928 dev->mode_config.prefer_shadow = 1;
13929
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013930 dev->mode_config.allow_fb_modifiers = true;
13931
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013932 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013933
Jesse Barnesb690e962010-07-19 13:53:12 -070013934 intel_init_quirks(dev);
13935
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013936 intel_init_pm(dev);
13937
Ben Widawskye3c74752013-04-05 13:12:39 -070013938 if (INTEL_INFO(dev)->num_pipes == 0)
13939 return;
13940
Jesse Barnese70236a2009-09-21 10:42:27 -070013941 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013942 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013943
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013944 if (IS_GEN2(dev)) {
13945 dev->mode_config.max_width = 2048;
13946 dev->mode_config.max_height = 2048;
13947 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013948 dev->mode_config.max_width = 4096;
13949 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013950 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013951 dev->mode_config.max_width = 8192;
13952 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013953 }
Damien Lespiau068be562014-03-28 14:17:49 +000013954
Ville Syrjälädc41c152014-08-13 11:57:05 +030013955 if (IS_845G(dev) || IS_I865G(dev)) {
13956 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13957 dev->mode_config.cursor_height = 1023;
13958 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013959 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13960 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13961 } else {
13962 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13963 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13964 }
13965
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013966 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013967
Zhao Yakui28c97732009-10-09 11:39:41 +080013968 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013969 INTEL_INFO(dev)->num_pipes,
13970 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013971
Damien Lespiau055e3932014-08-18 13:49:10 +010013972 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013973 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013974 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013975 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013976 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013977 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013978 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013979 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013980 }
13981
Jesse Barnesf42bb702013-12-16 16:34:23 -080013982 intel_init_dpio(dev);
13983
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013984 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013985
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013986 /* Just disable it once at startup */
13987 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013988 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013989
13990 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013991 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013992
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013993 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013994 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013995 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013996
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013997 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013998 if (!crtc->active)
13999 continue;
14000
Jesse Barnes46f297f2014-03-07 08:57:48 -080014001 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014002 * Note that reserving the BIOS fb up front prevents us
14003 * from stuffing other stolen allocations like the ring
14004 * on top. This prevents some ugliness at boot time, and
14005 * can even allow for smooth boot transitions if the BIOS
14006 * fb is large enough for the active pipe configuration.
14007 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014008 if (dev_priv->display.get_initial_plane_config) {
14009 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080014010 &crtc->plane_config);
14011 /*
14012 * If the fb is shared between multiple heads, we'll
14013 * just get the first one.
14014 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010014015 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014016 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080014017 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014018}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014019
Daniel Vetter7fad7982012-07-04 17:51:47 +020014020static void intel_enable_pipe_a(struct drm_device *dev)
14021{
14022 struct intel_connector *connector;
14023 struct drm_connector *crt = NULL;
14024 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014025 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014026
14027 /* We can't just switch on the pipe A, we need to set things up with a
14028 * proper mode and output configuration. As a gross hack, enable pipe A
14029 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014030 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014031 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14032 crt = &connector->base;
14033 break;
14034 }
14035 }
14036
14037 if (!crt)
14038 return;
14039
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014040 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014041 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014042}
14043
Daniel Vetterfa555832012-10-10 23:14:00 +020014044static bool
14045intel_check_plane_mapping(struct intel_crtc *crtc)
14046{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014047 struct drm_device *dev = crtc->base.dev;
14048 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014049 u32 reg, val;
14050
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014051 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014052 return true;
14053
14054 reg = DSPCNTR(!crtc->plane);
14055 val = I915_READ(reg);
14056
14057 if ((val & DISPLAY_PLANE_ENABLE) &&
14058 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14059 return false;
14060
14061 return true;
14062}
14063
Daniel Vetter24929352012-07-02 20:28:59 +020014064static void intel_sanitize_crtc(struct intel_crtc *crtc)
14065{
14066 struct drm_device *dev = crtc->base.dev;
14067 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014068 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014069
Daniel Vetter24929352012-07-02 20:28:59 +020014070 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014071 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014072 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14073
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014074 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014075 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014076 if (crtc->active) {
14077 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014078 drm_crtc_vblank_on(&crtc->base);
14079 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014080
Daniel Vetter24929352012-07-02 20:28:59 +020014081 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014082 * disable the crtc (and hence change the state) if it is wrong. Note
14083 * that gen4+ has a fixed plane -> pipe mapping. */
14084 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014085 struct intel_connector *connector;
14086 bool plane;
14087
Daniel Vetter24929352012-07-02 20:28:59 +020014088 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14089 crtc->base.base.id);
14090
14091 /* Pipe has the wrong plane attached and the plane is active.
14092 * Temporarily change the plane mapping and disable everything
14093 * ... */
14094 plane = crtc->plane;
14095 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020014096 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014097 dev_priv->display.crtc_disable(&crtc->base);
14098 crtc->plane = plane;
14099
14100 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014101 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014102 if (connector->encoder->base.crtc != &crtc->base)
14103 continue;
14104
Egbert Eich7f1950f2014-04-25 10:56:22 +020014105 connector->base.dpms = DRM_MODE_DPMS_OFF;
14106 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014107 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014108 /* multiple connectors may have the same encoder:
14109 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014110 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020014111 if (connector->encoder->base.crtc == &crtc->base) {
14112 connector->encoder->base.crtc = NULL;
14113 connector->encoder->connectors_active = false;
14114 }
Daniel Vetter24929352012-07-02 20:28:59 +020014115
14116 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080014117 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014118 crtc->base.enabled = false;
14119 }
Daniel Vetter24929352012-07-02 20:28:59 +020014120
Daniel Vetter7fad7982012-07-04 17:51:47 +020014121 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14122 crtc->pipe == PIPE_A && !crtc->active) {
14123 /* BIOS forgot to enable pipe A, this mostly happens after
14124 * resume. Force-enable the pipe to fix this, the update_dpms
14125 * call below we restore the pipe to the right state, but leave
14126 * the required bits on. */
14127 intel_enable_pipe_a(dev);
14128 }
14129
Daniel Vetter24929352012-07-02 20:28:59 +020014130 /* Adjust the state of the output pipe according to whether we
14131 * have active connectors/encoders. */
14132 intel_crtc_update_dpms(&crtc->base);
14133
Matt Roper83d65732015-02-25 13:12:16 -080014134 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020014135 struct intel_encoder *encoder;
14136
14137 /* This can happen either due to bugs in the get_hw_state
14138 * functions or because the pipe is force-enabled due to the
14139 * pipe A quirk. */
14140 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14141 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014142 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014143 crtc->active ? "enabled" : "disabled");
14144
Matt Roper83d65732015-02-25 13:12:16 -080014145 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014146 crtc->base.enabled = crtc->active;
14147
14148 /* Because we only establish the connector -> encoder ->
14149 * crtc links if something is active, this means the
14150 * crtc is now deactivated. Break the links. connector
14151 * -> encoder links are only establish when things are
14152 * actually up, hence no need to break them. */
14153 WARN_ON(crtc->active);
14154
14155 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14156 WARN_ON(encoder->connectors_active);
14157 encoder->base.crtc = NULL;
14158 }
14159 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014160
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014161 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014162 /*
14163 * We start out with underrun reporting disabled to avoid races.
14164 * For correct bookkeeping mark this on active crtcs.
14165 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014166 * Also on gmch platforms we dont have any hardware bits to
14167 * disable the underrun reporting. Which means we need to start
14168 * out with underrun reporting disabled also on inactive pipes,
14169 * since otherwise we'll complain about the garbage we read when
14170 * e.g. coming up after runtime pm.
14171 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014172 * No protection against concurrent access is required - at
14173 * worst a fifo underrun happens which also sets this to false.
14174 */
14175 crtc->cpu_fifo_underrun_disabled = true;
14176 crtc->pch_fifo_underrun_disabled = true;
14177 }
Daniel Vetter24929352012-07-02 20:28:59 +020014178}
14179
14180static void intel_sanitize_encoder(struct intel_encoder *encoder)
14181{
14182 struct intel_connector *connector;
14183 struct drm_device *dev = encoder->base.dev;
14184
14185 /* We need to check both for a crtc link (meaning that the
14186 * encoder is active and trying to read from a pipe) and the
14187 * pipe itself being active. */
14188 bool has_active_crtc = encoder->base.crtc &&
14189 to_intel_crtc(encoder->base.crtc)->active;
14190
14191 if (encoder->connectors_active && !has_active_crtc) {
14192 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14193 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014194 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014195
14196 /* Connector is active, but has no active pipe. This is
14197 * fallout from our resume register restoring. Disable
14198 * the encoder manually again. */
14199 if (encoder->base.crtc) {
14200 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14201 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014202 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020014203 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030014204 if (encoder->post_disable)
14205 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014206 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020014207 encoder->base.crtc = NULL;
14208 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014209
14210 /* Inconsistent output/port/pipe state happens presumably due to
14211 * a bug in one of the get_hw_state functions. Or someplace else
14212 * in our code, like the register restore mess on resume. Clamp
14213 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014214 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014215 if (connector->encoder != encoder)
14216 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020014217 connector->base.dpms = DRM_MODE_DPMS_OFF;
14218 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014219 }
14220 }
14221 /* Enabled encoders without active connectors will be fixed in
14222 * the crtc fixup. */
14223}
14224
Imre Deak04098752014-02-18 00:02:16 +020014225void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014226{
14227 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014228 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014229
Imre Deak04098752014-02-18 00:02:16 +020014230 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14231 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14232 i915_disable_vga(dev);
14233 }
14234}
14235
14236void i915_redisable_vga(struct drm_device *dev)
14237{
14238 struct drm_i915_private *dev_priv = dev->dev_private;
14239
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014240 /* This function can be called both from intel_modeset_setup_hw_state or
14241 * at a very early point in our resume sequence, where the power well
14242 * structures are not yet restored. Since this function is at a very
14243 * paranoid "someone might have enabled VGA while we were not looking"
14244 * level, just check if the power well is enabled instead of trying to
14245 * follow the "don't touch the power well if we don't need it" policy
14246 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014247 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030014248 return;
14249
Imre Deak04098752014-02-18 00:02:16 +020014250 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010014251}
14252
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014253static bool primary_get_hw_state(struct intel_crtc *crtc)
14254{
14255 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14256
14257 if (!crtc->active)
14258 return false;
14259
14260 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14261}
14262
Daniel Vetter30e984d2013-06-05 13:34:17 +020014263static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020014264{
14265 struct drm_i915_private *dev_priv = dev->dev_private;
14266 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020014267 struct intel_crtc *crtc;
14268 struct intel_encoder *encoder;
14269 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020014270 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020014271
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014272 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014273 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020014274
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014275 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020014276
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014277 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014278 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014279
Matt Roper83d65732015-02-25 13:12:16 -080014280 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014281 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030014282 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020014283
14284 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14285 crtc->base.base.id,
14286 crtc->active ? "enabled" : "disabled");
14287 }
14288
Daniel Vetter53589012013-06-05 13:34:16 +020014289 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14290 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14291
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014292 pll->on = pll->get_hw_state(dev_priv, pll,
14293 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020014294 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014295 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014296 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014297 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020014298 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014299 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014300 }
Daniel Vetter53589012013-06-05 13:34:16 +020014301 }
Daniel Vetter53589012013-06-05 13:34:16 +020014302
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020014303 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014304 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014305
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020014306 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030014307 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020014308 }
14309
Damien Lespiaub2784e12014-08-05 11:29:37 +010014310 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014311 pipe = 0;
14312
14313 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070014314 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14315 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014316 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020014317 } else {
14318 encoder->base.crtc = NULL;
14319 }
14320
14321 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014322 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020014323 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030014324 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014325 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010014326 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020014327 }
14328
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014329 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020014330 if (connector->get_hw_state(connector)) {
14331 connector->base.dpms = DRM_MODE_DPMS_ON;
14332 connector->encoder->connectors_active = true;
14333 connector->base.encoder = &connector->encoder->base;
14334 } else {
14335 connector->base.dpms = DRM_MODE_DPMS_OFF;
14336 connector->base.encoder = NULL;
14337 }
14338 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14339 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030014340 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020014341 connector->base.encoder ? "enabled" : "disabled");
14342 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020014343}
14344
14345/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14346 * and i915 state tracking structures. */
14347void intel_modeset_setup_hw_state(struct drm_device *dev,
14348 bool force_restore)
14349{
14350 struct drm_i915_private *dev_priv = dev->dev_private;
14351 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014352 struct intel_crtc *crtc;
14353 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020014354 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020014355
14356 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020014357
Jesse Barnesbabea612013-06-26 18:57:38 +030014358 /*
14359 * Now that we have the config, copy it to each CRTC struct
14360 * Note that this could go away if we move to using crtc_config
14361 * checking everywhere.
14362 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014363 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020014364 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014365 intel_mode_from_pipe_config(&crtc->base.mode,
14366 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030014367 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
14368 crtc->base.base.id);
14369 drm_mode_debug_printmodeline(&crtc->base.mode);
14370 }
14371 }
14372
Daniel Vetter24929352012-07-02 20:28:59 +020014373 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010014374 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020014375 intel_sanitize_encoder(encoder);
14376 }
14377
Damien Lespiau055e3932014-08-18 13:49:10 +010014378 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020014379 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14380 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014381 intel_dump_pipe_config(crtc, crtc->config,
14382 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020014383 }
Daniel Vetter9a935852012-07-05 22:34:27 +020014384
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020014385 intel_modeset_update_connector_atomic_state(dev);
14386
Daniel Vetter35c95372013-07-17 06:55:04 +020014387 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14388 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14389
14390 if (!pll->on || pll->active)
14391 continue;
14392
14393 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
14394
14395 pll->disable(dev_priv, pll);
14396 pll->on = false;
14397 }
14398
Pradeep Bhat30789992014-11-04 17:06:45 +000014399 if (IS_GEN9(dev))
14400 skl_wm_get_hw_state(dev);
14401 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030014402 ilk_wm_get_hw_state(dev);
14403
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014404 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030014405 i915_redisable_vga(dev);
14406
Daniel Vetterf30da182013-04-11 20:22:50 +020014407 /*
14408 * We need to use raw interfaces for restoring state to avoid
14409 * checking (bogus) intermediate states.
14410 */
Damien Lespiau055e3932014-08-18 13:49:10 +010014411 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070014412 struct drm_crtc *crtc =
14413 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020014414
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014415 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010014416 }
14417 } else {
14418 intel_modeset_update_staged_output_state(dev);
14419 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020014420
14421 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014422}
14423
14424void intel_modeset_gem_init(struct drm_device *dev)
14425{
Jesse Barnes92122782014-10-09 12:57:42 -070014426 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014427 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070014428 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080014429
Imre Deakae484342014-03-31 15:10:44 +030014430 mutex_lock(&dev->struct_mutex);
14431 intel_init_gt_powersave(dev);
14432 mutex_unlock(&dev->struct_mutex);
14433
Jesse Barnes92122782014-10-09 12:57:42 -070014434 /*
14435 * There may be no VBT; and if the BIOS enabled SSC we can
14436 * just keep using it to avoid unnecessary flicker. Whereas if the
14437 * BIOS isn't using it, don't assume it will work even if the VBT
14438 * indicates as much.
14439 */
14440 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
14441 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14442 DREF_SSC1_ENABLE);
14443
Chris Wilson1833b132012-05-09 11:56:28 +010014444 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020014445
14446 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014447
14448 /*
14449 * Make sure any fbs we allocated at startup are properly
14450 * pinned & fenced. When we do the allocation it's too early
14451 * for this.
14452 */
14453 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010014454 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070014455 obj = intel_fb_obj(c->primary->fb);
14456 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080014457 continue;
14458
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014459 if (intel_pin_and_fence_fb_obj(c->primary,
14460 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000014461 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000014462 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080014463 DRM_ERROR("failed to pin boot fb on pipe %d\n",
14464 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100014465 drm_framebuffer_unreference(c->primary->fb);
14466 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080014467 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080014468 }
14469 }
14470 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014471
14472 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014473}
14474
Imre Deak4932e2c2014-02-11 17:12:48 +020014475void intel_connector_unregister(struct intel_connector *intel_connector)
14476{
14477 struct drm_connector *connector = &intel_connector->base;
14478
14479 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010014480 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020014481}
14482
Jesse Barnes79e53942008-11-07 14:24:08 -080014483void intel_modeset_cleanup(struct drm_device *dev)
14484{
Jesse Barnes652c3932009-08-17 13:31:43 -070014485 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030014486 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070014487
Imre Deak2eb52522014-11-19 15:30:05 +020014488 intel_disable_gt_powersave(dev);
14489
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020014490 intel_backlight_unregister(dev);
14491
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014492 /*
14493 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014494 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014495 * experience fancy races otherwise.
14496 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014497 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014498
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014499 /*
14500 * Due to the hpd irq storm handling the hotplug work can re-arm the
14501 * poll handlers. Hence disable polling after hpd handling is shut down.
14502 */
Keith Packardf87ea762010-10-03 19:36:26 -070014503 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014504
Jesse Barnes652c3932009-08-17 13:31:43 -070014505 mutex_lock(&dev->struct_mutex);
14506
Jesse Barnes723bfd72010-10-07 16:01:13 -070014507 intel_unregister_dsm_handler();
14508
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014509 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014510
Kristian Høgsberg69341a52009-11-11 12:19:17 -050014511 mutex_unlock(&dev->struct_mutex);
14512
Chris Wilson1630fe72011-07-08 12:22:42 +010014513 /* flush any delayed tasks or pending work */
14514 flush_scheduled_work();
14515
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014516 /* destroy the backlight and sysfs files before encoders/connectors */
14517 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014518 struct intel_connector *intel_connector;
14519
14520 intel_connector = to_intel_connector(connector);
14521 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014522 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014523
Jesse Barnes79e53942008-11-07 14:24:08 -080014524 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014525
14526 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014527
14528 mutex_lock(&dev->struct_mutex);
14529 intel_cleanup_gt_powersave(dev);
14530 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014531}
14532
Dave Airlie28d52042009-09-21 14:33:58 +100014533/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014534 * Return which encoder is currently attached for connector.
14535 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014536struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014537{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014538 return &intel_attached_encoder(connector)->base;
14539}
Jesse Barnes79e53942008-11-07 14:24:08 -080014540
Chris Wilsondf0e9242010-09-09 16:20:55 +010014541void intel_connector_attach_encoder(struct intel_connector *connector,
14542 struct intel_encoder *encoder)
14543{
14544 connector->encoder = encoder;
14545 drm_mode_connector_attach_encoder(&connector->base,
14546 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014547}
Dave Airlie28d52042009-09-21 14:33:58 +100014548
14549/*
14550 * set vga decode state - true == enable VGA decode
14551 */
14552int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14553{
14554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014555 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014556 u16 gmch_ctrl;
14557
Chris Wilson75fa0412014-02-07 18:37:02 -020014558 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14559 DRM_ERROR("failed to read control word\n");
14560 return -EIO;
14561 }
14562
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014563 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14564 return 0;
14565
Dave Airlie28d52042009-09-21 14:33:58 +100014566 if (state)
14567 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14568 else
14569 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014570
14571 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14572 DRM_ERROR("failed to write control word\n");
14573 return -EIO;
14574 }
14575
Dave Airlie28d52042009-09-21 14:33:58 +100014576 return 0;
14577}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014578
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014579struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014580
14581 u32 power_well_driver;
14582
Chris Wilson63b66e52013-08-08 15:12:06 +020014583 int num_transcoders;
14584
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014585 struct intel_cursor_error_state {
14586 u32 control;
14587 u32 position;
14588 u32 base;
14589 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014590 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014591
14592 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014593 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014594 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014595 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014596 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014597
14598 struct intel_plane_error_state {
14599 u32 control;
14600 u32 stride;
14601 u32 size;
14602 u32 pos;
14603 u32 addr;
14604 u32 surface;
14605 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014606 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014607
14608 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014609 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014610 enum transcoder cpu_transcoder;
14611
14612 u32 conf;
14613
14614 u32 htotal;
14615 u32 hblank;
14616 u32 hsync;
14617 u32 vtotal;
14618 u32 vblank;
14619 u32 vsync;
14620 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014621};
14622
14623struct intel_display_error_state *
14624intel_display_capture_error_state(struct drm_device *dev)
14625{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014627 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014628 int transcoders[] = {
14629 TRANSCODER_A,
14630 TRANSCODER_B,
14631 TRANSCODER_C,
14632 TRANSCODER_EDP,
14633 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014634 int i;
14635
Chris Wilson63b66e52013-08-08 15:12:06 +020014636 if (INTEL_INFO(dev)->num_pipes == 0)
14637 return NULL;
14638
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014639 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014640 if (error == NULL)
14641 return NULL;
14642
Imre Deak190be112013-11-25 17:15:31 +020014643 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014644 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14645
Damien Lespiau055e3932014-08-18 13:49:10 +010014646 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014647 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014648 __intel_display_power_is_enabled(dev_priv,
14649 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014650 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014651 continue;
14652
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014653 error->cursor[i].control = I915_READ(CURCNTR(i));
14654 error->cursor[i].position = I915_READ(CURPOS(i));
14655 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014656
14657 error->plane[i].control = I915_READ(DSPCNTR(i));
14658 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014659 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014660 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014661 error->plane[i].pos = I915_READ(DSPPOS(i));
14662 }
Paulo Zanonica291362013-03-06 20:03:14 -030014663 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14664 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014665 if (INTEL_INFO(dev)->gen >= 4) {
14666 error->plane[i].surface = I915_READ(DSPSURF(i));
14667 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14668 }
14669
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014670 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014671
Sonika Jindal3abfce72014-07-21 15:23:43 +053014672 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014673 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014674 }
14675
14676 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14677 if (HAS_DDI(dev_priv->dev))
14678 error->num_transcoders++; /* Account for eDP. */
14679
14680 for (i = 0; i < error->num_transcoders; i++) {
14681 enum transcoder cpu_transcoder = transcoders[i];
14682
Imre Deakddf9c532013-11-27 22:02:02 +020014683 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014684 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014685 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014686 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014687 continue;
14688
Chris Wilson63b66e52013-08-08 15:12:06 +020014689 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14690
14691 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14692 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14693 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14694 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14695 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14696 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14697 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014698 }
14699
14700 return error;
14701}
14702
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014703#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14704
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014705void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014706intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014707 struct drm_device *dev,
14708 struct intel_display_error_state *error)
14709{
Damien Lespiau055e3932014-08-18 13:49:10 +010014710 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014711 int i;
14712
Chris Wilson63b66e52013-08-08 15:12:06 +020014713 if (!error)
14714 return;
14715
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014716 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014717 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014718 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014719 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014720 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014721 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014722 err_printf(m, " Power: %s\n",
14723 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014724 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014725 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014726
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014727 err_printf(m, "Plane [%d]:\n", i);
14728 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14729 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014730 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014731 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14732 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014733 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014734 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014735 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014736 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014737 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14738 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014739 }
14740
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014741 err_printf(m, "Cursor [%d]:\n", i);
14742 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14743 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14744 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014745 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014746
14747 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014748 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014749 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014750 err_printf(m, " Power: %s\n",
14751 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014752 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14753 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14754 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14755 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14756 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14757 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14758 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14759 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014760}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014761
14762void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14763{
14764 struct intel_crtc *crtc;
14765
14766 for_each_intel_crtc(dev, crtc) {
14767 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014768
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014769 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014770
14771 work = crtc->unpin_work;
14772
14773 if (work && work->event &&
14774 work->event->base.file_priv == file) {
14775 kfree(work->event);
14776 work->event = NULL;
14777 }
14778
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014779 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014780 }
14781}