blob: d3fa09bd3e0723672d1caef178a8f2912bea99c0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
793 if (IS_CHERRYVIEW(dev)) {
794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
Imre Deak24be4e42015-03-17 11:40:04 +0200799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
Imre Deakd5dd62b2015-03-17 11:40:03 +0200802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
Zhenyu Wang2c072452009-06-05 15:38:42 +0800819static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300820vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300824 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300825 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300826 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300827 /* min update 19.2 MHz */
828 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300831 target *= 5; /* fast clock */
832
833 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700834
835 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300836 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300838 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300840 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700841 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300844
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300845 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
846 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300847
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 vlv_clock(refclk, &clock);
849
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300852 continue;
853
Imre Deakd5dd62b2015-03-17 11:40:03 +0200854 if (!vlv_PLL_is_optimal(dev, target,
855 &clock,
856 best_clock,
857 bestppm, &ppm))
858 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Imre Deakd5dd62b2015-03-17 11:40:03 +0200860 *best_clock = clock;
861 bestppm = ppm;
862 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863 }
864 }
865 }
866 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700867
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300868 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300871static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200877 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300878 intel_clock_t clock;
879 uint64_t m2;
880 int found = false;
881
882 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200883 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300884
885 /*
886 * Based on hardware doc, the n always set to 1, and m1 always
887 * set to 2. If requires to support 200Mhz refclk, we need to
888 * revisit this because n may not 1 anymore.
889 */
890 clock.n = 1, clock.m1 = 2;
891 target *= 5; /* fast clock */
892
893 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
894 for (clock.p2 = limit->p2.p2_fast;
895 clock.p2 >= limit->p2.p2_slow;
896 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 clock.p = clock.p1 * clock.p2;
900
901 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
902 clock.n) << 22, refclk * clock.m1);
903
904 if (m2 > INT_MAX/clock.m1)
905 continue;
906
907 clock.m2 = m2;
908
909 chv_clock(refclk, &clock);
910
911 if (!intel_PLL_is_valid(dev, limit, &clock))
912 continue;
913
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
915 best_error_ppm, &error_ppm))
916 continue;
917
918 *best_clock = clock;
919 best_error_ppm = error_ppm;
920 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 }
922 }
923
924 return found;
925}
926
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300927bool intel_crtc_active(struct drm_crtc *crtc)
928{
929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
930
931 /* Be paranoid as we can arrive here with only partial
932 * state retrieved from the hardware during setup.
933 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100934 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300935 * as Haswell has gained clock readout/fastboot support.
936 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000937 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300938 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700939 *
940 * FIXME: The intel_crtc->active here should be switched to
941 * crtc->state->active once we have proper CRTC states wired up
942 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300943 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700944 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200945 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300946}
947
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200948enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200954 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200955}
956
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300957static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
958{
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 u32 reg = PIPEDSL(pipe);
961 u32 line1, line2;
962 u32 line_mask;
963
964 if (IS_GEN2(dev))
965 line_mask = DSL_LINEMASK_GEN2;
966 else
967 line_mask = DSL_LINEMASK_GEN3;
968
969 line1 = I915_READ(reg) & line_mask;
970 mdelay(5);
971 line2 = I915_READ(reg) & line_mask;
972
973 return line1 == line2;
974}
975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976/*
977 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300978 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 *
980 * After disabling a pipe, we can't wait for vblank in the usual way,
981 * spinning on the vblank interrupt status bit, since we won't actually
982 * see an interrupt when the pipe is disabled.
983 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700984 * On Gen4 and above:
985 * wait for the pipe register state bit to turn off
986 *
987 * Otherwise:
988 * wait for the display line value to settle (it usually
989 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100990 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300992static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300994 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300997 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001000 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001003 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1004 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001005 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001007 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001011}
1012
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001013/*
1014 * ibx_digital_port_connected - is the specified port connected?
1015 * @dev_priv: i915 private structure
1016 * @port: the port to test
1017 *
1018 * Returns true if @port is connected, false otherwise.
1019 */
1020bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1021 struct intel_digital_port *port)
1022{
1023 u32 bit;
1024
Damien Lespiauc36346e2012-12-13 16:09:03 +00001025 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001026 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG;
1035 break;
1036 default:
1037 return true;
1038 }
1039 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001040 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001041 case PORT_B:
1042 bit = SDE_PORTB_HOTPLUG_CPT;
1043 break;
1044 case PORT_C:
1045 bit = SDE_PORTC_HOTPLUG_CPT;
1046 break;
1047 case PORT_D:
1048 bit = SDE_PORTD_HOTPLUG_CPT;
1049 break;
1050 default:
1051 return true;
1052 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001053 }
1054
1055 return I915_READ(SDEISR) & bit;
1056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058static const char *state_string(bool enabled)
1059{
1060 return enabled ? "on" : "off";
1061}
1062
1063/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_pll(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066{
1067 int reg;
1068 u32 val;
1069 bool cur_state;
1070
1071 reg = DPLL(pipe);
1072 val = I915_READ(reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001074 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075 "PLL state assertion failure (expected %s, current %s)\n",
1076 state_string(state), state_string(cur_state));
1077}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001078
Jani Nikula23538ef2013-08-27 15:12:22 +03001079/* XXX: the dsi pll is shared between MIPI DSI ports */
1080static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1081{
1082 u32 val;
1083 bool cur_state;
1084
1085 mutex_lock(&dev_priv->dpio_lock);
1086 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1087 mutex_unlock(&dev_priv->dpio_lock);
1088
1089 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001090 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001091 "DSI PLL state assertion failure (expected %s, current %s)\n",
1092 state_string(state), state_string(cur_state));
1093}
1094#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1095#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1096
Daniel Vetter55607e82013-06-16 21:42:39 +02001097struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001098intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099{
Daniel Vettere2b78262013-06-07 23:10:03 +02001100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001102 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001103 return NULL;
1104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001105 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001106}
1107
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001109void assert_shared_dpll(struct drm_i915_private *dev_priv,
1110 struct intel_shared_dpll *pll,
1111 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001114 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
Chris Wilson92b27b02012-05-20 18:10:50 +01001116 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001117 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001118 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001119
Daniel Vetter53589012013-06-05 13:34:16 +02001120 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001122 "%s assertion failure (expected %s, current %s)\n",
1123 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
Jesse Barnes040484a2011-01-03 12:14:26 -08001125
1126static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
1128{
1129 int reg;
1130 u32 val;
1131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev)) {
1136 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001137 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001139 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001140 } else {
1141 reg = FDI_TX_CTL(pipe);
1142 val = I915_READ(reg);
1143 cur_state = !!(val & FDI_TX_ENABLE);
1144 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001146 "FDI TX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1150#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1151
1152static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1153 enum pipe pipe, bool state)
1154{
1155 int reg;
1156 u32 val;
1157 bool cur_state;
1158
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001159 reg = FDI_RX_CTL(pipe);
1160 val = I915_READ(reg);
1161 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001176 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001180 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
1191 int reg;
1192 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001193 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001194
1195 reg = FDI_RX_CTL(pipe);
1196 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001199 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1200 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202
Daniel Vetterb680c372014-09-19 18:27:27 +02001203void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001205{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 struct drm_device *dev = dev_priv->dev;
1207 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001208 u32 val;
1209 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001210 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001211
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 if (WARN_ON(HAS_DDI(dev)))
1213 return;
1214
1215 if (HAS_PCH_SPLIT(dev)) {
1216 u32 port_sel;
1217
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001219 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1220
1221 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1222 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1223 panel_pipe = PIPE_B;
1224 /* XXX: else fix for eDP */
1225 } else if (IS_VALLEYVIEW(dev)) {
1226 /* presumably write lock depends on pipe, not port select */
1227 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1228 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229 } else {
1230 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001231 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1232 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233 }
1234
1235 val = I915_READ(pp_reg);
1236 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001237 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 locked = false;
1239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001241 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243}
1244
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245static void assert_cursor(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 struct drm_device *dev = dev_priv->dev;
1249 bool cur_state;
1250
Paulo Zanonid9d82082014-02-27 16:30:56 -03001251 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001252 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001253 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001254 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001255
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001257 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1258 pipe_name(pipe), state_string(state), state_string(cur_state));
1259}
1260#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1261#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1262
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001263void assert_pipe(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001268 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001269 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1270 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001272 /* if we need the pipe quirk it must be always on */
1273 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1274 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001275 state = true;
1276
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001277 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001278 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001279 cur_state = false;
1280 } else {
1281 reg = PIPECONF(cpu_transcoder);
1282 val = I915_READ(reg);
1283 cur_state = !!(val & PIPECONF_ENABLE);
1284 }
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001287 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291static void assert_plane(struct drm_i915_private *dev_priv,
1292 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
1294 int reg;
1295 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001296 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297
1298 reg = DSPCNTR(plane);
1299 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001300 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001302 "plane %c assertion failure (expected %s, current %s)\n",
1303 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304}
1305
Chris Wilson931872f2012-01-16 23:01:13 +00001306#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1307#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe)
1311{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001312 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 int reg, i;
1314 u32 val;
1315 int cur_pipe;
1316
Ville Syrjälä653e1022013-06-04 13:49:05 +03001317 /* Primary planes are fixed to pipes on gen4+ */
1318 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001319 reg = DSPCNTR(pipe);
1320 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001322 "plane %c assertion failure, should be disabled but not\n",
1323 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001324 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001325 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001326
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001328 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 reg = DSPCNTR(i);
1330 val = I915_READ(reg);
1331 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1332 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1335 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 }
1337}
1338
Jesse Barnes19332d72013-03-28 09:55:38 -07001339static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001343 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001344 u32 val;
1345
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001346 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001347 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001348 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001350 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1351 sprite, pipe_name(pipe));
1352 }
1353 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001354 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001355 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001358 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001359 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001360 }
1361 } else if (INTEL_INFO(dev)->gen >= 7) {
1362 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001365 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001366 plane_name(pipe), pipe_name(pipe));
1367 } else if (INTEL_INFO(dev)->gen >= 5) {
1368 reg = DVSCNTR(pipe);
1369 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001371 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1372 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001373 }
1374}
1375
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001376static void assert_vblank_disabled(struct drm_crtc *crtc)
1377{
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001379 drm_crtc_vblank_put(crtc);
1380}
1381
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001382static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001383{
1384 u32 val;
1385 bool enabled;
1386
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001388
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 val = I915_READ(PCH_DREF_CONTROL);
1390 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1391 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Daniel Vetterab9412b2013-05-03 11:49:46 +02001395static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001397{
1398 int reg;
1399 u32 val;
1400 bool enabled;
1401
Daniel Vetterab9412b2013-05-03 11:49:46 +02001402 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 val = I915_READ(reg);
1404 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001408}
1409
Keith Packard4e634382011-08-06 10:39:45 -07001410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1418 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001421 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
1437 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001440 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
1471 if (HAS_PCH_CPT(dev_priv->dev)) {
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001482 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001483{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001488
Rob Clarke2c719b2014-12-15 13:56:32 -05001489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001490 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, int reg)
1496{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001497 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001500 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001501
Rob Clarke2c719b2014-12-15 13:56:32 -05001502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001503 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
1510 int reg;
1511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
1517 reg = PCH_ADPA;
1518 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001520 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001521 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
1523 reg = PCH_LVDS;
1524 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001534static void intel_init_dpio(struct drm_device *dev)
1535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537
1538 if (!IS_VALLEYVIEW(dev))
1539 return;
1540
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001541 /*
1542 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1543 * CHV x1 PHY (DP/HDMI D)
1544 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1545 */
1546 if (IS_CHERRYVIEW(dev)) {
1547 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1548 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1549 } else {
1550 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1551 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001552}
1553
Ville Syrjäläd288f652014-10-28 13:20:22 +02001554static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001555 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556{
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001560 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001564 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001565 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1566
1567 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001568 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
1572 POSTING_READ(reg);
1573 udelay(150);
1574
1575 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1576 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1577
Ville Syrjäläd288f652014-10-28 13:20:22 +02001578 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001579 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001580
1581 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583 POSTING_READ(reg);
1584 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001585 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586 POSTING_READ(reg);
1587 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001589 POSTING_READ(reg);
1590 udelay(150); /* wait for warmup */
1591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001595{
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 int pipe = crtc->pipe;
1599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600 u32 tmp;
1601
1602 assert_pipe_disabled(dev_priv, crtc->pipe);
1603
1604 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1605
1606 mutex_lock(&dev_priv->dpio_lock);
1607
1608 /* Enable back the 10bit clock to display controller */
1609 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1610 tmp |= DPIO_DCLKP_EN;
1611 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1612
1613 /*
1614 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1615 */
1616 udelay(1);
1617
1618 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
1621 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001623 DRM_ERROR("PLL %d failed to lock\n", pipe);
1624
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001625 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 POSTING_READ(DPLL_MD(pipe));
1628
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629 mutex_unlock(&dev_priv->dpio_lock);
1630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
1638 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
1653 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001654 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
1656 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 if (IS_MOBILE(dev) && !IS_I830(dev))
1658 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001660 /* Enable DVO 2x clock on both PLLs if necessary */
1661 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1662 /*
1663 * It appears to be important that we don't enable this
1664 * for the current pipe before otherwise configuring the
1665 * PLL. No idea how this should be handled if multiple
1666 * DVO outputs are enabled simultaneosly.
1667 */
1668 dpll |= DPLL_DVO_2X_MODE;
1669 I915_WRITE(DPLL(!crtc->pipe),
1670 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1671 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672
1673 /* Wait for the clocks to stabilize. */
1674 POSTING_READ(reg);
1675 udelay(150);
1676
1677 if (INTEL_INFO(dev)->gen >= 4) {
1678 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001679 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 } else {
1681 /* The pixel multiplier can only be updated once the
1682 * DPLL is enabled and the clocks are stable.
1683 *
1684 * So write it again.
1685 */
1686 I915_WRITE(reg, dpll);
1687 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688
1689 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001690 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691 POSTING_READ(reg);
1692 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694 POSTING_READ(reg);
1695 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
1699}
1700
1701/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 * @dev_priv: i915 private structure
1704 * @pipe: pipe PLL to disable
1705 *
1706 * Disable the PLL for @pipe, making sure the pipe is off first.
1707 *
1708 * Note! This is for pre-ILK only.
1709 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001710static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001712 struct drm_device *dev = crtc->base.dev;
1713 struct drm_i915_private *dev_priv = dev->dev_private;
1714 enum pipe pipe = crtc->pipe;
1715
1716 /* Disable DVO 2x clock on both PLLs if necessary */
1717 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001718 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 intel_num_dvo_pipes(dev) == 1) {
1720 I915_WRITE(DPLL(PIPE_B),
1721 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1722 I915_WRITE(DPLL(PIPE_A),
1723 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1724 }
1725
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001726 /* Don't disable pipe or pipe PLLs if needed */
1727 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1728 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 return;
1730
1731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
1733
Daniel Vetter50b44a42013-06-05 13:34:33 +02001734 I915_WRITE(DPLL(pipe), 0);
1735 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001736}
1737
Jesse Barnesf6071162013-10-01 10:41:38 -07001738static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1739{
1740 u32 val = 0;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
Imre Deake5cbfbf2014-01-09 17:08:16 +02001745 /*
1746 * Leave integrated clock source and reference clock enabled for pipe B.
1747 * The latter is needed for VGA hotplug / manual detection.
1748 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001749 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001750 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001753
1754}
1755
1756static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001759 u32 val;
1760
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001761 /* Make sure the pipe isn't still relying on us */
1762 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001764 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001765 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001766 if (pipe != PIPE_A)
1767 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001770
1771 mutex_lock(&dev_priv->dpio_lock);
1772
1773 /* Disable 10bit clock to display controller */
1774 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1775 val &= ~DPIO_DCLKP_EN;
1776 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1777
Ville Syrjälä61407f62014-05-27 16:32:55 +03001778 /* disable left/right clock distribution */
1779 if (pipe != PIPE_B) {
1780 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1781 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1783 } else {
1784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1786 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1787 }
1788
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001790}
1791
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001792void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1793 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794{
1795 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798 switch (dport->port) {
1799 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001802 break;
1803 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001805 dpll_reg = DPLL(0);
1806 break;
1807 case PORT_D:
1808 port_mask = DPLL_PORTD_READY_MASK;
1809 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 break;
1811 default:
1812 BUG();
1813 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001815 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818}
1819
Daniel Vetterb14b1052014-04-24 23:55:13 +02001820static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1821{
1822 struct drm_device *dev = crtc->base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1825
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001826 if (WARN_ON(pll == NULL))
1827 return;
1828
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001829 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001830 if (pll->active == 0) {
1831 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1832 WARN_ON(pll->on);
1833 assert_shared_dpll_disabled(dev_priv, pll);
1834
1835 pll->mode_set(dev_priv, pll);
1836 }
1837}
1838
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001839/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001840 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001841 * @dev_priv: i915 private structure
1842 * @pipe: pipe PLL to enable
1843 *
1844 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1845 * drives the transcoder clock.
1846 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001847static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001848{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001849 struct drm_device *dev = crtc->base.dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001852
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001854 return;
1855
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001856 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Damien Lespiau74dd6922014-07-29 18:06:17 +01001859 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001862
Daniel Vettercdbd2312013-06-05 13:34:03 +02001863 if (pll->active++) {
1864 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001865 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001866 return;
1867 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001868 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001870 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1871
Daniel Vetter46edb022013-06-05 13:34:12 +02001872 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001873 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001874 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001875}
1876
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001877static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001878{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001879 struct drm_device *dev = crtc->base.dev;
1880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001881 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001882
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001884 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001885 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
1887
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001888 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001889 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1892 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Chris Wilson48da64a2012-05-13 20:16:12 +01001895 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001896 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001897 return;
1898 }
1899
Daniel Vettere9d69442013-06-05 13:34:15 +02001900 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001901 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001904
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001906 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001907 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001908
1909 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001910}
1911
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001912static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1913 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001914{
Daniel Vetter23670b322012-11-01 09:15:30 +01001915 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001918 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001919
1920 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001921 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922
1923 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001924 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001926
1927 /* FDI must be feeding us bits for PCH ports */
1928 assert_fdi_tx_enabled(dev_priv, pipe);
1929 assert_fdi_rx_enabled(dev_priv, pipe);
1930
Daniel Vetter23670b322012-11-01 09:15:30 +01001931 if (HAS_PCH_CPT(dev)) {
1932 /* Workaround: Set the timing override bit before enabling the
1933 * pch transcoder. */
1934 reg = TRANS_CHICKEN2(pipe);
1935 val = I915_READ(reg);
1936 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1937 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001938 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001939
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001941 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001942 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001943
1944 if (HAS_PCH_IBX(dev_priv->dev)) {
1945 /*
1946 * make the BPC in transcoder be consistent with
1947 * that in pipeconf reg.
1948 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001949 val &= ~PIPECONF_BPC_MASK;
1950 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001951 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001952
1953 val &= ~TRANS_INTERLACE_MASK;
1954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001955 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001956 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 val |= TRANS_LEGACY_INTERLACED_ILK;
1958 else
1959 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001960 else
1961 val |= TRANS_PROGRESSIVE;
1962
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 I915_WRITE(reg, val | TRANS_ENABLE);
1964 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001965 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001966}
1967
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001971 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001972
1973 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001974 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001975
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001977 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001978 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001980 /* Workaround: set timing override bit. */
1981 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001983 I915_WRITE(_TRANSA_CHICKEN2, val);
1984
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001985 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001986 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001988 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1989 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001990 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 else
1992 val |= TRANS_PROGRESSIVE;
1993
Daniel Vetterab9412b2013-05-03 11:49:46 +02001994 I915_WRITE(LPT_TRANSCONF, val);
1995 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001996 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997}
1998
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001999static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2000 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002001{
Daniel Vetter23670b322012-11-01 09:15:30 +01002002 struct drm_device *dev = dev_priv->dev;
2003 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002004
2005 /* FDI relies on the transcoder */
2006 assert_fdi_tx_disabled(dev_priv, pipe);
2007 assert_fdi_rx_disabled(dev_priv, pipe);
2008
Jesse Barnes291906f2011-02-02 12:28:03 -08002009 /* Ports must be off as well */
2010 assert_pch_ports_disabled(dev_priv, pipe);
2011
Daniel Vetterab9412b2013-05-03 11:49:46 +02002012 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 val = I915_READ(reg);
2014 val &= ~TRANS_ENABLE;
2015 I915_WRITE(reg, val);
2016 /* wait for PCH transcoder off, transcoder state */
2017 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002018 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002019
2020 if (!HAS_PCH_IBX(dev)) {
2021 /* Workaround: Clear the timing override chicken bit again. */
2022 reg = TRANS_CHICKEN2(pipe);
2023 val = I915_READ(reg);
2024 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2025 I915_WRITE(reg, val);
2026 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002029static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val;
2032
Daniel Vetterab9412b2013-05-03 11:49:46 +02002033 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002035 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002038 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039
2040 /* Workaround: clear timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002044}
2045
2046/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002047 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002048 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002050 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002053static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Paulo Zanoni03722642014-01-17 13:51:09 -02002055 struct drm_device *dev = crtc->base.dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002058 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2059 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002060 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 int reg;
2062 u32 val;
2063
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002064 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002065 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002066 assert_sprites_disabled(dev_priv, pipe);
2067
Paulo Zanoni681e5812012-12-06 11:12:38 -02002068 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 pch_transcoder = TRANSCODER_A;
2070 else
2071 pch_transcoder = pipe;
2072
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 /*
2074 * A pipe without a PLL won't actually be able to drive bits from
2075 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2076 * need the check.
2077 */
2078 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002079 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002080 assert_dsi_pll_enabled(dev_priv);
2081 else
2082 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002083 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002084 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002085 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002086 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002087 assert_fdi_tx_pll_enabled(dev_priv,
2088 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002089 }
2090 /* FIXME: assert CPU port conditions for SNB+ */
2091 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002093 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002095 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002096 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2097 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002098 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002099 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002100
2101 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002102 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103}
2104
2105/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002106 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002107 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002109 * Disable the pipe of @crtc, making sure that various hardware
2110 * specific requirements are met, if applicable, e.g. plane
2111 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 *
2113 * Will wait until the pipe has shut down before returning.
2114 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002115static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002117 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002118 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002119 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 int reg;
2121 u32 val;
2122
2123 /*
2124 * Make sure planes won't keep trying to pump pixels to us,
2125 * or we might hang the display.
2126 */
2127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002129 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002131 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002133 if ((val & PIPECONF_ENABLE) == 0)
2134 return;
2135
Ville Syrjälä67adc642014-08-15 01:21:57 +03002136 /*
2137 * Double wide has implications for planes
2138 * so best keep it disabled when not needed.
2139 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002141 val &= ~PIPECONF_DOUBLE_WIDE;
2142
2143 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2145 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002146 val &= ~PIPECONF_ENABLE;
2147
2148 I915_WRITE(reg, val);
2149 if ((val & PIPECONF_ENABLE) == 0)
2150 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Keith Packardd74362c2011-07-28 14:47:14 -07002153/*
2154 * Plane regs are double buffered, going from enabled->disabled needs a
2155 * trigger in order to latch. The display address reg provides this.
2156 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002157void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2158 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002160 struct drm_device *dev = dev_priv->dev;
2161 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002162
2163 I915_WRITE(reg, I915_READ(reg));
2164 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002169 * @plane: plane to be enabled
2170 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002172 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002174static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2175 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002177 struct drm_device *dev = plane->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180
2181 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002182 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002184 if (intel_crtc->primary_enabled)
2185 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002186
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002187 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002188
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 dev_priv->display.update_primary_plane(crtc, plane->fb,
2190 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002191
2192 /*
2193 * BDW signals flip done immediately if the plane
2194 * is disabled, even if the plane enable is already
2195 * armed to occur at the next vblank :(
2196 */
2197 if (IS_BROADWELL(dev))
2198 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199}
2200
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002202 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002203 * @plane: plane to be disabled
2204 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002205 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002206 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002208static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2209 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002210{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002211 struct drm_device *dev = plane->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2214
Matt Roper32b7eee2014-12-24 07:59:06 -08002215 if (WARN_ON(!intel_crtc->active))
2216 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002218 if (!intel_crtc->primary_enabled)
2219 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002220
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002221 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002222
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002223 dev_priv->display.update_primary_plane(crtc, plane->fb,
2224 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002225}
2226
Chris Wilson693db182013-03-05 14:52:39 +00002227static bool need_vtd_wa(struct drm_device *dev)
2228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2231 return true;
2232#endif
2233 return false;
2234}
2235
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236static unsigned int
2237intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2238 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240 unsigned int tile_height;
2241 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002242
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002243 switch (fb_format_modifier) {
2244 case DRM_FORMAT_MOD_NONE:
2245 tile_height = 1;
2246 break;
2247 case I915_FORMAT_MOD_X_TILED:
2248 tile_height = IS_GEN2(dev) ? 16 : 8;
2249 break;
2250 case I915_FORMAT_MOD_Y_TILED:
2251 tile_height = 32;
2252 break;
2253 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2255 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 64;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 2:
2261 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 32;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 tile_height = 16;
2266 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002268 WARN_ONCE(1,
2269 "128-bit pixels are not supported for display!");
2270 tile_height = 16;
2271 break;
2272 }
2273 break;
2274 default:
2275 MISSING_CASE(fb_format_modifier);
2276 tile_height = 1;
2277 break;
2278 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002279
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 return tile_height;
2281}
2282
2283unsigned int
2284intel_fb_align_height(struct drm_device *dev, unsigned int height,
2285 uint32_t pixel_format, uint64_t fb_format_modifier)
2286{
2287 return ALIGN(height, intel_tile_height(dev, pixel_format,
2288 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002289}
2290
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002291static int
2292intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2293 const struct drm_plane_state *plane_state)
2294{
2295 *view = i915_ggtt_view_normal;
2296
2297 return 0;
2298}
2299
Chris Wilson127bd2a2010-07-23 23:32:05 +01002300int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002301intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2302 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002303 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002304 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002305{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002306 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002307 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002308 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002309 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002310 u32 alignment;
2311 int ret;
2312
Matt Roperebcdd392014-07-09 16:22:11 -07002313 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2314
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002315 switch (fb->modifier[0]) {
2316 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002317 if (INTEL_INFO(dev)->gen >= 9)
2318 alignment = 256 * 1024;
2319 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002320 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002321 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002322 alignment = 4 * 1024;
2323 else
2324 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002325 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002326 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002327 if (INTEL_INFO(dev)->gen >= 9)
2328 alignment = 256 * 1024;
2329 else {
2330 /* pin() will align the object as required by fence */
2331 alignment = 0;
2332 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002334 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002335 case I915_FORMAT_MOD_Yf_TILED:
2336 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2337 "Y tiling bo slipped through, driver bug!\n"))
2338 return -EINVAL;
2339 alignment = 1 * 1024 * 1024;
2340 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002341 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002342 MISSING_CASE(fb->modifier[0]);
2343 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 }
2345
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2347 if (ret)
2348 return ret;
2349
Chris Wilson693db182013-03-05 14:52:39 +00002350 /* Note that the w/a also requires 64 PTE of padding following the
2351 * bo. We currently fill all unused PTE with the shadow page and so
2352 * we should always have valid PTE following the scanout preventing
2353 * the VT-d warning.
2354 */
2355 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2356 alignment = 256 * 1024;
2357
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002358 /*
2359 * Global gtt pte registers are special registers which actually forward
2360 * writes to a chunk of system memory. Which means that there is no risk
2361 * that the register values disappear as soon as we call
2362 * intel_runtime_pm_put(), so it is correct to wrap only the
2363 * pin/unpin/fence and not more.
2364 */
2365 intel_runtime_pm_get(dev_priv);
2366
Chris Wilsonce453d82011-02-21 14:43:56 +00002367 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002368 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002370 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002371 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002372
2373 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2374 * fence, whereas 965+ only requires a fence if using
2375 * framebuffer compression. For simplicity, we always install
2376 * a fence as the cost is not that onerous.
2377 */
Chris Wilson06d98132012-04-17 15:31:24 +01002378 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002379 if (ret)
2380 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002381
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002382 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002383
Chris Wilsonce453d82011-02-21 14:43:56 +00002384 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002386 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002387
2388err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002389 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002390err_interruptible:
2391 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002392 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002393 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002394}
2395
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002396static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2397 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002398{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002399 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002400 struct i915_ggtt_view view;
2401 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002402
Matt Roperebcdd392014-07-09 16:22:11 -07002403 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2404
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002405 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2406 WARN_ONCE(ret, "Couldn't get view from plane state!");
2407
Chris Wilson1690e1e2011-12-14 13:57:08 +01002408 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002410}
2411
Daniel Vetterc2c75132012-07-05 12:17:30 +02002412/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2413 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002414unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2415 unsigned int tiling_mode,
2416 unsigned int cpp,
2417 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418{
Chris Wilsonbc752862013-02-21 20:04:31 +00002419 if (tiling_mode != I915_TILING_NONE) {
2420 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002421
Chris Wilsonbc752862013-02-21 20:04:31 +00002422 tile_rows = *y / 8;
2423 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002424
Chris Wilsonbc752862013-02-21 20:04:31 +00002425 tiles = *x / (512/cpp);
2426 *x %= 512/cpp;
2427
2428 return tile_rows * pitch * 8 + tiles * 4096;
2429 } else {
2430 unsigned int offset;
2431
2432 offset = *y * pitch + *x * cpp;
2433 *y = 0;
2434 *x = (offset & 4095) / cpp;
2435 return offset & -4096;
2436 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437}
2438
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002439static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002440{
2441 switch (format) {
2442 case DISPPLANE_8BPP:
2443 return DRM_FORMAT_C8;
2444 case DISPPLANE_BGRX555:
2445 return DRM_FORMAT_XRGB1555;
2446 case DISPPLANE_BGRX565:
2447 return DRM_FORMAT_RGB565;
2448 default:
2449 case DISPPLANE_BGRX888:
2450 return DRM_FORMAT_XRGB8888;
2451 case DISPPLANE_RGBX888:
2452 return DRM_FORMAT_XBGR8888;
2453 case DISPPLANE_BGRX101010:
2454 return DRM_FORMAT_XRGB2101010;
2455 case DISPPLANE_RGBX101010:
2456 return DRM_FORMAT_XBGR2101010;
2457 }
2458}
2459
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002460static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2461{
2462 switch (format) {
2463 case PLANE_CTL_FORMAT_RGB_565:
2464 return DRM_FORMAT_RGB565;
2465 default:
2466 case PLANE_CTL_FORMAT_XRGB_8888:
2467 if (rgb_order) {
2468 if (alpha)
2469 return DRM_FORMAT_ABGR8888;
2470 else
2471 return DRM_FORMAT_XBGR8888;
2472 } else {
2473 if (alpha)
2474 return DRM_FORMAT_ARGB8888;
2475 else
2476 return DRM_FORMAT_XRGB8888;
2477 }
2478 case PLANE_CTL_FORMAT_XRGB_2101010:
2479 if (rgb_order)
2480 return DRM_FORMAT_XBGR2101010;
2481 else
2482 return DRM_FORMAT_XRGB2101010;
2483 }
2484}
2485
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002486static bool
2487intel_alloc_plane_obj(struct intel_crtc *crtc,
2488 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002489{
2490 struct drm_device *dev = crtc->base.dev;
2491 struct drm_i915_gem_object *obj = NULL;
2492 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002493 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002494 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2495 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2496 PAGE_SIZE);
2497
2498 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Chris Wilsonff2652e2014-03-10 08:07:02 +00002500 if (plane_config->size == 0)
2501 return false;
2502
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002503 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2504 base_aligned,
2505 base_aligned,
2506 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002507 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002508 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002509
Damien Lespiau49af4492015-01-20 12:51:44 +00002510 obj->tiling_mode = plane_config->tiling;
2511 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002512 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002514 mode_cmd.pixel_format = fb->pixel_format;
2515 mode_cmd.width = fb->width;
2516 mode_cmd.height = fb->height;
2517 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002518 mode_cmd.modifier[0] = fb->modifier[0];
2519 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520
2521 mutex_lock(&dev->struct_mutex);
2522
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002523 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002524 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525 DRM_DEBUG_KMS("intel fb init failed\n");
2526 goto out_unref_obj;
2527 }
2528
Daniel Vettera071fa02014-06-18 23:28:09 +02002529 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531
2532 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2533 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534
2535out_unref_obj:
2536 drm_gem_object_unreference(&obj->base);
2537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538 return false;
2539}
2540
Matt Roperafd65eb2015-02-03 13:10:04 -08002541/* Update plane->state->fb to match plane->fb after driver-internal updates */
2542static void
2543update_state_fb(struct drm_plane *plane)
2544{
2545 if (plane->fb == plane->state->fb)
2546 return;
2547
2548 if (plane->state->fb)
2549 drm_framebuffer_unreference(plane->state->fb);
2550 plane->state->fb = plane->fb;
2551 if (plane->state->fb)
2552 drm_framebuffer_reference(plane->state->fb);
2553}
2554
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002555static void
2556intel_find_plane_obj(struct intel_crtc *intel_crtc,
2557 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558{
2559 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002560 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 struct drm_crtc *c;
2562 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002563 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564
Damien Lespiau2d140302015-02-05 17:22:18 +00002565 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 return;
2567
Damien Lespiauf55548b2015-02-05 18:30:20 +00002568 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002569 struct drm_plane *primary = intel_crtc->base.primary;
2570
2571 primary->fb = &plane_config->fb->base;
2572 primary->state->crtc = &intel_crtc->base;
2573 update_state_fb(primary);
2574
Jesse Barnes484b41d2014-03-07 08:57:55 -08002575 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002576 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002577
Damien Lespiau2d140302015-02-05 17:22:18 +00002578 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002579
2580 /*
2581 * Failed to alloc the obj, check to see if we should share
2582 * an fb with another CRTC instead
2583 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002584 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 i = to_intel_crtc(c);
2586
2587 if (c == &intel_crtc->base)
2588 continue;
2589
Matt Roper2ff8fde2014-07-08 07:50:07 -07002590 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002591 continue;
2592
Matt Roper2ff8fde2014-07-08 07:50:07 -07002593 obj = intel_fb_obj(c->primary->fb);
2594 if (obj == NULL)
2595 continue;
2596
2597 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002598 struct drm_plane *primary = intel_crtc->base.primary;
2599
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002600 if (obj->tiling_mode != I915_TILING_NONE)
2601 dev_priv->preserve_bios_swizzle = true;
2602
Dave Airlie66e514c2014-04-03 07:51:54 +10002603 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002604 primary->fb = c->primary->fb;
2605 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002606 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 break;
2609 }
2610 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611}
2612
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002613static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2614 struct drm_framebuffer *fb,
2615 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002616{
2617 struct drm_device *dev = crtc->dev;
2618 struct drm_i915_private *dev_priv = dev->dev_private;
2619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002620 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002621 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002622 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002623 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002624 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302625 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002626
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002627 if (!intel_crtc->primary_enabled) {
2628 I915_WRITE(reg, 0);
2629 if (INTEL_INFO(dev)->gen >= 4)
2630 I915_WRITE(DSPSURF(plane), 0);
2631 else
2632 I915_WRITE(DSPADDR(plane), 0);
2633 POSTING_READ(reg);
2634 return;
2635 }
2636
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002637 obj = intel_fb_obj(fb);
2638 if (WARN_ON(obj == NULL))
2639 return;
2640
2641 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2642
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002643 dspcntr = DISPPLANE_GAMMA_ENABLE;
2644
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002645 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002646
2647 if (INTEL_INFO(dev)->gen < 4) {
2648 if (intel_crtc->pipe == PIPE_B)
2649 dspcntr |= DISPPLANE_SEL_PIPE_B;
2650
2651 /* pipesrc and dspsize control the size that is scaled from,
2652 * which should always be the user's requested size.
2653 */
2654 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002655 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2656 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002657 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002658 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2659 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002660 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2661 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002662 I915_WRITE(PRIMPOS(plane), 0);
2663 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002664 }
2665
Ville Syrjälä57779d02012-10-31 17:50:14 +02002666 switch (fb->pixel_format) {
2667 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002668 dspcntr |= DISPPLANE_8BPP;
2669 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002670 case DRM_FORMAT_XRGB1555:
2671 case DRM_FORMAT_ARGB1555:
2672 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002673 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002674 case DRM_FORMAT_RGB565:
2675 dspcntr |= DISPPLANE_BGRX565;
2676 break;
2677 case DRM_FORMAT_XRGB8888:
2678 case DRM_FORMAT_ARGB8888:
2679 dspcntr |= DISPPLANE_BGRX888;
2680 break;
2681 case DRM_FORMAT_XBGR8888:
2682 case DRM_FORMAT_ABGR8888:
2683 dspcntr |= DISPPLANE_RGBX888;
2684 break;
2685 case DRM_FORMAT_XRGB2101010:
2686 case DRM_FORMAT_ARGB2101010:
2687 dspcntr |= DISPPLANE_BGRX101010;
2688 break;
2689 case DRM_FORMAT_XBGR2101010:
2690 case DRM_FORMAT_ABGR2101010:
2691 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002692 break;
2693 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002694 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002695 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 if (INTEL_INFO(dev)->gen >= 4 &&
2698 obj->tiling_mode != I915_TILING_NONE)
2699 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002700
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002701 if (IS_G4X(dev))
2702 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2703
Ville Syrjäläb98971272014-08-27 16:51:22 +03002704 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002705
Daniel Vetterc2c75132012-07-05 12:17:30 +02002706 if (INTEL_INFO(dev)->gen >= 4) {
2707 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002708 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002709 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002710 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002711 linear_offset -= intel_crtc->dspaddr_offset;
2712 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002713 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002714 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002715
Matt Roper8e7d6882015-01-21 16:35:41 -08002716 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302717 dspcntr |= DISPPLANE_ROTATE_180;
2718
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002719 x += (intel_crtc->config->pipe_src_w - 1);
2720 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302721
2722 /* Finding the last pixel of the last line of the display
2723 data and adding to linear_offset*/
2724 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002725 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2726 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302727 }
2728
2729 I915_WRITE(reg, dspcntr);
2730
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002731 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002732 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002733 I915_WRITE(DSPSURF(plane),
2734 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002736 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002738 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002740}
2741
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002742static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2743 struct drm_framebuffer *fb,
2744 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002745{
2746 struct drm_device *dev = crtc->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002749 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002751 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002752 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002753 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002755
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002756 if (!intel_crtc->primary_enabled) {
2757 I915_WRITE(reg, 0);
2758 I915_WRITE(DSPSURF(plane), 0);
2759 POSTING_READ(reg);
2760 return;
2761 }
2762
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002763 obj = intel_fb_obj(fb);
2764 if (WARN_ON(obj == NULL))
2765 return;
2766
2767 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2768
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002769 dspcntr = DISPPLANE_GAMMA_ENABLE;
2770
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002771 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772
2773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2774 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2775
Ville Syrjälä57779d02012-10-31 17:50:14 +02002776 switch (fb->pixel_format) {
2777 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 dspcntr |= DISPPLANE_8BPP;
2779 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002780 case DRM_FORMAT_RGB565:
2781 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002783 case DRM_FORMAT_XRGB8888:
2784 case DRM_FORMAT_ARGB8888:
2785 dspcntr |= DISPPLANE_BGRX888;
2786 break;
2787 case DRM_FORMAT_XBGR8888:
2788 case DRM_FORMAT_ABGR8888:
2789 dspcntr |= DISPPLANE_RGBX888;
2790 break;
2791 case DRM_FORMAT_XRGB2101010:
2792 case DRM_FORMAT_ARGB2101010:
2793 dspcntr |= DISPPLANE_BGRX101010;
2794 break;
2795 case DRM_FORMAT_XBGR2101010:
2796 case DRM_FORMAT_ABGR2101010:
2797 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002798 break;
2799 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002800 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 }
2802
2803 if (obj->tiling_mode != I915_TILING_NONE)
2804 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002805
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002806 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002807 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808
Ville Syrjäläb98971272014-08-27 16:51:22 +03002809 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002810 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002811 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002812 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002813 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002814 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002815 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302816 dspcntr |= DISPPLANE_ROTATE_180;
2817
2818 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002819 x += (intel_crtc->config->pipe_src_w - 1);
2820 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302821
2822 /* Finding the last pixel of the last line of the display
2823 data and adding to linear_offset*/
2824 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002825 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2826 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302827 }
2828 }
2829
2830 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002831
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002832 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002833 I915_WRITE(DSPSURF(plane),
2834 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002835 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002836 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2837 } else {
2838 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2839 I915_WRITE(DSPLINOFF(plane), linear_offset);
2840 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842}
2843
Damien Lespiaub3218032015-02-27 11:15:18 +00002844u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2845 uint32_t pixel_format)
2846{
2847 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2848
2849 /*
2850 * The stride is either expressed as a multiple of 64 bytes
2851 * chunks for linear buffers or in number of tiles for tiled
2852 * buffers.
2853 */
2854 switch (fb_modifier) {
2855 case DRM_FORMAT_MOD_NONE:
2856 return 64;
2857 case I915_FORMAT_MOD_X_TILED:
2858 if (INTEL_INFO(dev)->gen == 2)
2859 return 128;
2860 return 512;
2861 case I915_FORMAT_MOD_Y_TILED:
2862 /* No need to check for old gens and Y tiling since this is
2863 * about the display engine and those will be blocked before
2864 * we get here.
2865 */
2866 return 128;
2867 case I915_FORMAT_MOD_Yf_TILED:
2868 if (bits_per_pixel == 8)
2869 return 64;
2870 else
2871 return 128;
2872 default:
2873 MISSING_CASE(fb_modifier);
2874 return 64;
2875 }
2876}
2877
Damien Lespiau70d21f02013-07-03 21:06:04 +01002878static void skylake_update_primary_plane(struct drm_crtc *crtc,
2879 struct drm_framebuffer *fb,
2880 int x, int y)
2881{
2882 struct drm_device *dev = crtc->dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002885 struct drm_i915_gem_object *obj;
2886 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002887 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002888
2889 if (!intel_crtc->primary_enabled) {
2890 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2891 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2892 POSTING_READ(PLANE_CTL(pipe, 0));
2893 return;
2894 }
2895
2896 plane_ctl = PLANE_CTL_ENABLE |
2897 PLANE_CTL_PIPE_GAMMA_ENABLE |
2898 PLANE_CTL_PIPE_CSC_ENABLE;
2899
2900 switch (fb->pixel_format) {
2901 case DRM_FORMAT_RGB565:
2902 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2903 break;
2904 case DRM_FORMAT_XRGB8888:
2905 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2906 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002907 case DRM_FORMAT_ARGB8888:
2908 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2909 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2910 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002911 case DRM_FORMAT_XBGR8888:
2912 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2913 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2914 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002915 case DRM_FORMAT_ABGR8888:
2916 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2917 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2918 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2919 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002920 case DRM_FORMAT_XRGB2101010:
2921 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2922 break;
2923 case DRM_FORMAT_XBGR2101010:
2924 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2925 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2926 break;
2927 default:
2928 BUG();
2929 }
2930
Daniel Vetter30af77c2015-02-10 17:16:11 +00002931 switch (fb->modifier[0]) {
2932 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002933 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002934 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002935 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002936 break;
2937 case I915_FORMAT_MOD_Y_TILED:
2938 plane_ctl |= PLANE_CTL_TILED_Y;
2939 break;
2940 case I915_FORMAT_MOD_Yf_TILED:
2941 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002942 break;
2943 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002944 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002945 }
2946
2947 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002948 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002949 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002950
Damien Lespiaub3218032015-02-27 11:15:18 +00002951 obj = intel_fb_obj(fb);
2952 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2953 fb->pixel_format);
2954
Damien Lespiau70d21f02013-07-03 21:06:04 +01002955 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2956
Damien Lespiau70d21f02013-07-03 21:06:04 +01002957 I915_WRITE(PLANE_POS(pipe, 0), 0);
2958 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2959 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002960 (intel_crtc->config->pipe_src_h - 1) << 16 |
2961 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002962 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002963 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2964
2965 POSTING_READ(PLANE_SURF(pipe, 0));
2966}
2967
Jesse Barnes17638cd2011-06-24 12:19:23 -07002968/* Assume fb object is pinned & idle & fenced and just update base pointers */
2969static int
2970intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2971 int x, int y, enum mode_set_atomic state)
2972{
2973 struct drm_device *dev = crtc->dev;
2974 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002975
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002976 if (dev_priv->display.disable_fbc)
2977 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002978
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002979 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2980
2981 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002982}
2983
Ville Syrjälä75147472014-11-24 18:28:11 +02002984static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002985{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002986 struct drm_crtc *crtc;
2987
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002988 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2990 enum plane plane = intel_crtc->plane;
2991
2992 intel_prepare_page_flip(dev, plane);
2993 intel_finish_page_flip_plane(dev, plane);
2994 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002995}
2996
2997static void intel_update_primary_planes(struct drm_device *dev)
2998{
2999 struct drm_i915_private *dev_priv = dev->dev_private;
3000 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003001
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003002 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3004
Rob Clark51fd3712013-11-19 12:10:12 -05003005 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003006 /*
3007 * FIXME: Once we have proper support for primary planes (and
3008 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003009 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003010 */
Matt Roperf4510a22014-04-01 15:22:40 -07003011 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003012 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003013 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003014 crtc->x,
3015 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003016 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003017 }
3018}
3019
Ville Syrjälä75147472014-11-24 18:28:11 +02003020void intel_prepare_reset(struct drm_device *dev)
3021{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003022 struct drm_i915_private *dev_priv = to_i915(dev);
3023 struct intel_crtc *crtc;
3024
Ville Syrjälä75147472014-11-24 18:28:11 +02003025 /* no reset support for gen2 */
3026 if (IS_GEN2(dev))
3027 return;
3028
3029 /* reset doesn't touch the display */
3030 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3031 return;
3032
3033 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003034
3035 /*
3036 * Disabling the crtcs gracefully seems nicer. Also the
3037 * g33 docs say we should at least disable all the planes.
3038 */
3039 for_each_intel_crtc(dev, crtc) {
3040 if (crtc->active)
3041 dev_priv->display.crtc_disable(&crtc->base);
3042 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003043}
3044
3045void intel_finish_reset(struct drm_device *dev)
3046{
3047 struct drm_i915_private *dev_priv = to_i915(dev);
3048
3049 /*
3050 * Flips in the rings will be nuked by the reset,
3051 * so complete all pending flips so that user space
3052 * will get its events and not get stuck.
3053 */
3054 intel_complete_page_flips(dev);
3055
3056 /* no reset support for gen2 */
3057 if (IS_GEN2(dev))
3058 return;
3059
3060 /* reset doesn't touch the display */
3061 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3062 /*
3063 * Flips in the rings have been nuked by the reset,
3064 * so update the base address of all primary
3065 * planes to the the last fb to make sure we're
3066 * showing the correct fb after a reset.
3067 */
3068 intel_update_primary_planes(dev);
3069 return;
3070 }
3071
3072 /*
3073 * The display has been reset as well,
3074 * so need a full re-initialization.
3075 */
3076 intel_runtime_pm_disable_interrupts(dev_priv);
3077 intel_runtime_pm_enable_interrupts(dev_priv);
3078
3079 intel_modeset_init_hw(dev);
3080
3081 spin_lock_irq(&dev_priv->irq_lock);
3082 if (dev_priv->display.hpd_irq_setup)
3083 dev_priv->display.hpd_irq_setup(dev);
3084 spin_unlock_irq(&dev_priv->irq_lock);
3085
3086 intel_modeset_setup_hw_state(dev, true);
3087
3088 intel_hpd_init(dev_priv);
3089
3090 drm_modeset_unlock_all(dev);
3091}
3092
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003093static int
Chris Wilson14667a42012-04-03 17:58:35 +01003094intel_finish_fb(struct drm_framebuffer *old_fb)
3095{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003096 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003097 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3098 bool was_interruptible = dev_priv->mm.interruptible;
3099 int ret;
3100
Chris Wilson14667a42012-04-03 17:58:35 +01003101 /* Big Hammer, we also need to ensure that any pending
3102 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3103 * current scanout is retired before unpinning the old
3104 * framebuffer.
3105 *
3106 * This should only fail upon a hung GPU, in which case we
3107 * can safely continue.
3108 */
3109 dev_priv->mm.interruptible = false;
3110 ret = i915_gem_object_finish_gpu(obj);
3111 dev_priv->mm.interruptible = was_interruptible;
3112
3113 return ret;
3114}
3115
Chris Wilson7d5e3792014-03-04 13:15:08 +00003116static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3117{
3118 struct drm_device *dev = crtc->dev;
3119 struct drm_i915_private *dev_priv = dev->dev_private;
3120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003121 bool pending;
3122
3123 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3124 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3125 return false;
3126
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003127 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003128 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003129 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003130
3131 return pending;
3132}
3133
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003134static void intel_update_pipe_size(struct intel_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->base.dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 const struct drm_display_mode *adjusted_mode;
3139
3140 if (!i915.fastboot)
3141 return;
3142
3143 /*
3144 * Update pipe size and adjust fitter if needed: the reason for this is
3145 * that in compute_mode_changes we check the native mode (not the pfit
3146 * mode) to see if we can flip rather than do a full mode set. In the
3147 * fastboot case, we'll flip, but if we don't update the pipesrc and
3148 * pfit state, we'll end up with a big fb scanned out into the wrong
3149 * sized surface.
3150 *
3151 * To fix this properly, we need to hoist the checks up into
3152 * compute_mode_changes (or above), check the actual pfit state and
3153 * whether the platform allows pfit disable with pipe active, and only
3154 * then update the pipesrc and pfit state, even on the flip path.
3155 */
3156
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003157 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003158
3159 I915_WRITE(PIPESRC(crtc->pipe),
3160 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3161 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003162 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003163 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3164 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003165 I915_WRITE(PF_CTL(crtc->pipe), 0);
3166 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3167 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3168 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003169 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3170 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003171}
3172
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003173static void intel_fdi_normal_train(struct drm_crtc *crtc)
3174{
3175 struct drm_device *dev = crtc->dev;
3176 struct drm_i915_private *dev_priv = dev->dev_private;
3177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3178 int pipe = intel_crtc->pipe;
3179 u32 reg, temp;
3180
3181 /* enable normal train */
3182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003184 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003185 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3186 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003187 } else {
3188 temp &= ~FDI_LINK_TRAIN_NONE;
3189 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003190 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003191 I915_WRITE(reg, temp);
3192
3193 reg = FDI_RX_CTL(pipe);
3194 temp = I915_READ(reg);
3195 if (HAS_PCH_CPT(dev)) {
3196 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3197 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3198 } else {
3199 temp &= ~FDI_LINK_TRAIN_NONE;
3200 temp |= FDI_LINK_TRAIN_NONE;
3201 }
3202 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3203
3204 /* wait one idle pattern time */
3205 POSTING_READ(reg);
3206 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003207
3208 /* IVB wants error correction enabled */
3209 if (IS_IVYBRIDGE(dev))
3210 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3211 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003212}
3213
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003214/* The FDI link training functions for ILK/Ibexpeak. */
3215static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3216{
3217 struct drm_device *dev = crtc->dev;
3218 struct drm_i915_private *dev_priv = dev->dev_private;
3219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3220 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003223 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003224 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003225
Adam Jacksone1a44742010-06-25 15:32:14 -04003226 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3227 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 reg = FDI_RX_IMR(pipe);
3229 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003230 temp &= ~FDI_RX_SYMBOL_LOCK;
3231 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003232 I915_WRITE(reg, temp);
3233 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003234 udelay(150);
3235
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003236 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003237 reg = FDI_TX_CTL(pipe);
3238 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003239 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003240 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003243 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003244
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 reg = FDI_RX_CTL(pipe);
3246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 temp &= ~FDI_LINK_TRAIN_NONE;
3248 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3250
3251 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252 udelay(150);
3253
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003254 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003255 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3256 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3257 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003258
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003260 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003261 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003262 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3263
3264 if ((temp & FDI_RX_BIT_LOCK)) {
3265 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003266 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267 break;
3268 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003269 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003270 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003271 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003272
3273 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 reg = FDI_TX_CTL(pipe);
3275 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003276 temp &= ~FDI_LINK_TRAIN_NONE;
3277 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003278 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003279
Chris Wilson5eddb702010-09-11 13:48:45 +01003280 reg = FDI_RX_CTL(pipe);
3281 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003282 temp &= ~FDI_LINK_TRAIN_NONE;
3283 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 I915_WRITE(reg, temp);
3285
3286 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003287 udelay(150);
3288
Chris Wilson5eddb702010-09-11 13:48:45 +01003289 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003290 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003291 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003292 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3293
3294 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003295 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003296 DRM_DEBUG_KMS("FDI train 2 done.\n");
3297 break;
3298 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003299 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003300 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003301 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003302
3303 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003304
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305}
3306
Akshay Joshi0206e352011-08-16 15:34:10 -04003307static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003308 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3309 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3310 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3311 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3312};
3313
3314/* The FDI link training functions for SNB/Cougarpoint. */
3315static void gen6_fdi_link_train(struct drm_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3320 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003321 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003322
Adam Jacksone1a44742010-06-25 15:32:14 -04003323 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3324 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 reg = FDI_RX_IMR(pipe);
3326 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003327 temp &= ~FDI_RX_SYMBOL_LOCK;
3328 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003329 I915_WRITE(reg, temp);
3330
3331 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003332 udelay(150);
3333
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003334 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003335 reg = FDI_TX_CTL(pipe);
3336 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003337 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003338 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003339 temp &= ~FDI_LINK_TRAIN_NONE;
3340 temp |= FDI_LINK_TRAIN_PATTERN_1;
3341 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3342 /* SNB-B */
3343 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003344 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003345
Daniel Vetterd74cf322012-10-26 10:58:13 +02003346 I915_WRITE(FDI_RX_MISC(pipe),
3347 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3348
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 reg = FDI_RX_CTL(pipe);
3350 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003351 if (HAS_PCH_CPT(dev)) {
3352 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3353 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3354 } else {
3355 temp &= ~FDI_LINK_TRAIN_NONE;
3356 temp |= FDI_LINK_TRAIN_PATTERN_1;
3357 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3359
3360 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 udelay(150);
3362
Akshay Joshi0206e352011-08-16 15:34:10 -04003363 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 reg = FDI_TX_CTL(pipe);
3365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003366 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3367 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003368 I915_WRITE(reg, temp);
3369
3370 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371 udelay(500);
3372
Sean Paulfa37d392012-03-02 12:53:39 -05003373 for (retry = 0; retry < 5; retry++) {
3374 reg = FDI_RX_IIR(pipe);
3375 temp = I915_READ(reg);
3376 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3377 if (temp & FDI_RX_BIT_LOCK) {
3378 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3379 DRM_DEBUG_KMS("FDI train 1 done.\n");
3380 break;
3381 }
3382 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003383 }
Sean Paulfa37d392012-03-02 12:53:39 -05003384 if (retry < 5)
3385 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386 }
3387 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389
3390 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_TX_CTL(pipe);
3392 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 temp &= ~FDI_LINK_TRAIN_NONE;
3394 temp |= FDI_LINK_TRAIN_PATTERN_2;
3395 if (IS_GEN6(dev)) {
3396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3397 /* SNB-B */
3398 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3399 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_RX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 if (HAS_PCH_CPT(dev)) {
3405 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3406 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3407 } else {
3408 temp &= ~FDI_LINK_TRAIN_NONE;
3409 temp |= FDI_LINK_TRAIN_PATTERN_2;
3410 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412
3413 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003414 udelay(150);
3415
Akshay Joshi0206e352011-08-16 15:34:10 -04003416 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_TX_CTL(pipe);
3418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3420 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 I915_WRITE(reg, temp);
3422
3423 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 udelay(500);
3425
Sean Paulfa37d392012-03-02 12:53:39 -05003426 for (retry = 0; retry < 5; retry++) {
3427 reg = FDI_RX_IIR(pipe);
3428 temp = I915_READ(reg);
3429 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3430 if (temp & FDI_RX_SYMBOL_LOCK) {
3431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3432 DRM_DEBUG_KMS("FDI train 2 done.\n");
3433 break;
3434 }
3435 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 }
Sean Paulfa37d392012-03-02 12:53:39 -05003437 if (retry < 5)
3438 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 }
3440 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442
3443 DRM_DEBUG_KMS("FDI train done.\n");
3444}
3445
Jesse Barnes357555c2011-04-28 15:09:55 -07003446/* Manual link training for Ivy Bridge A0 parts */
3447static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3448{
3449 struct drm_device *dev = crtc->dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3452 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003453 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003454
3455 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3456 for train result */
3457 reg = FDI_RX_IMR(pipe);
3458 temp = I915_READ(reg);
3459 temp &= ~FDI_RX_SYMBOL_LOCK;
3460 temp &= ~FDI_RX_BIT_LOCK;
3461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
3464 udelay(150);
3465
Daniel Vetter01a415f2012-10-27 15:58:40 +02003466 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3467 I915_READ(FDI_RX_IIR(pipe)));
3468
Jesse Barnes139ccd32013-08-19 11:04:55 -07003469 /* Try each vswing and preemphasis setting twice before moving on */
3470 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3471 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003472 reg = FDI_TX_CTL(pipe);
3473 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003474 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3475 temp &= ~FDI_TX_ENABLE;
3476 I915_WRITE(reg, temp);
3477
3478 reg = FDI_RX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_AUTO;
3481 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3482 temp &= ~FDI_RX_ENABLE;
3483 I915_WRITE(reg, temp);
3484
3485 /* enable CPU FDI TX and PCH FDI RX */
3486 reg = FDI_TX_CTL(pipe);
3487 temp = I915_READ(reg);
3488 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003489 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003490 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003491 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003492 temp |= snb_b_fdi_train_param[j/2];
3493 temp |= FDI_COMPOSITE_SYNC;
3494 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3495
3496 I915_WRITE(FDI_RX_MISC(pipe),
3497 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3498
3499 reg = FDI_RX_CTL(pipe);
3500 temp = I915_READ(reg);
3501 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3502 temp |= FDI_COMPOSITE_SYNC;
3503 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3504
3505 POSTING_READ(reg);
3506 udelay(1); /* should be 0.5us */
3507
3508 for (i = 0; i < 4; i++) {
3509 reg = FDI_RX_IIR(pipe);
3510 temp = I915_READ(reg);
3511 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3512
3513 if (temp & FDI_RX_BIT_LOCK ||
3514 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3515 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3516 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3517 i);
3518 break;
3519 }
3520 udelay(1); /* should be 0.5us */
3521 }
3522 if (i == 4) {
3523 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3524 continue;
3525 }
3526
3527 /* Train 2 */
3528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
3530 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3531 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3532 I915_WRITE(reg, temp);
3533
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3537 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003538 I915_WRITE(reg, temp);
3539
3540 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003541 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003542
Jesse Barnes139ccd32013-08-19 11:04:55 -07003543 for (i = 0; i < 4; i++) {
3544 reg = FDI_RX_IIR(pipe);
3545 temp = I915_READ(reg);
3546 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003547
Jesse Barnes139ccd32013-08-19 11:04:55 -07003548 if (temp & FDI_RX_SYMBOL_LOCK ||
3549 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3550 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3551 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3552 i);
3553 goto train_done;
3554 }
3555 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003556 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003557 if (i == 4)
3558 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003559 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003560
Jesse Barnes139ccd32013-08-19 11:04:55 -07003561train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003562 DRM_DEBUG_KMS("FDI train done.\n");
3563}
3564
Daniel Vetter88cefb62012-08-12 19:27:14 +02003565static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003566{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003567 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003569 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003571
Jesse Barnesc64e3112010-09-10 11:27:03 -07003572
Jesse Barnes0e23b992010-09-10 11:10:00 -07003573 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_RX_CTL(pipe);
3575 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003576 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003577 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003578 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3580
3581 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003582 udelay(200);
3583
3584 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 temp = I915_READ(reg);
3586 I915_WRITE(reg, temp | FDI_PCDCLK);
3587
3588 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003589 udelay(200);
3590
Paulo Zanoni20749732012-11-23 15:30:38 -02003591 /* Enable CPU FDI TX PLL, always on for Ironlake */
3592 reg = FDI_TX_CTL(pipe);
3593 temp = I915_READ(reg);
3594 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3595 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003596
Paulo Zanoni20749732012-11-23 15:30:38 -02003597 POSTING_READ(reg);
3598 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003599 }
3600}
3601
Daniel Vetter88cefb62012-08-12 19:27:14 +02003602static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3603{
3604 struct drm_device *dev = intel_crtc->base.dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 int pipe = intel_crtc->pipe;
3607 u32 reg, temp;
3608
3609 /* Switch from PCDclk to Rawclk */
3610 reg = FDI_RX_CTL(pipe);
3611 temp = I915_READ(reg);
3612 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3613
3614 /* Disable CPU FDI TX PLL */
3615 reg = FDI_TX_CTL(pipe);
3616 temp = I915_READ(reg);
3617 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3618
3619 POSTING_READ(reg);
3620 udelay(100);
3621
3622 reg = FDI_RX_CTL(pipe);
3623 temp = I915_READ(reg);
3624 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3625
3626 /* Wait for the clocks to turn off. */
3627 POSTING_READ(reg);
3628 udelay(100);
3629}
3630
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003631static void ironlake_fdi_disable(struct drm_crtc *crtc)
3632{
3633 struct drm_device *dev = crtc->dev;
3634 struct drm_i915_private *dev_priv = dev->dev_private;
3635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3636 int pipe = intel_crtc->pipe;
3637 u32 reg, temp;
3638
3639 /* disable CPU FDI tx and PCH FDI rx */
3640 reg = FDI_TX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3643 POSTING_READ(reg);
3644
3645 reg = FDI_RX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003648 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003649 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3650
3651 POSTING_READ(reg);
3652 udelay(100);
3653
3654 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003655 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003656 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003657
3658 /* still set train pattern 1 */
3659 reg = FDI_TX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_NONE;
3662 temp |= FDI_LINK_TRAIN_PATTERN_1;
3663 I915_WRITE(reg, temp);
3664
3665 reg = FDI_RX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 if (HAS_PCH_CPT(dev)) {
3668 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3669 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3670 } else {
3671 temp &= ~FDI_LINK_TRAIN_NONE;
3672 temp |= FDI_LINK_TRAIN_PATTERN_1;
3673 }
3674 /* BPC in FDI rx is consistent with that in PIPECONF */
3675 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003676 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003677 I915_WRITE(reg, temp);
3678
3679 POSTING_READ(reg);
3680 udelay(100);
3681}
3682
Chris Wilson5dce5b932014-01-20 10:17:36 +00003683bool intel_has_pending_fb_unpin(struct drm_device *dev)
3684{
3685 struct intel_crtc *crtc;
3686
3687 /* Note that we don't need to be called with mode_config.lock here
3688 * as our list of CRTC objects is static for the lifetime of the
3689 * device and so cannot disappear as we iterate. Similarly, we can
3690 * happily treat the predicates as racy, atomic checks as userspace
3691 * cannot claim and pin a new fb without at least acquring the
3692 * struct_mutex and so serialising with us.
3693 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003694 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003695 if (atomic_read(&crtc->unpin_work_count) == 0)
3696 continue;
3697
3698 if (crtc->unpin_work)
3699 intel_wait_for_vblank(dev, crtc->pipe);
3700
3701 return true;
3702 }
3703
3704 return false;
3705}
3706
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003707static void page_flip_completed(struct intel_crtc *intel_crtc)
3708{
3709 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3710 struct intel_unpin_work *work = intel_crtc->unpin_work;
3711
3712 /* ensure that the unpin work is consistent wrt ->pending. */
3713 smp_rmb();
3714 intel_crtc->unpin_work = NULL;
3715
3716 if (work->event)
3717 drm_send_vblank_event(intel_crtc->base.dev,
3718 intel_crtc->pipe,
3719 work->event);
3720
3721 drm_crtc_vblank_put(&intel_crtc->base);
3722
3723 wake_up_all(&dev_priv->pending_flip_queue);
3724 queue_work(dev_priv->wq, &work->work);
3725
3726 trace_i915_flip_complete(intel_crtc->plane,
3727 work->pending_flip_obj);
3728}
3729
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003730void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003731{
Chris Wilson0f911282012-04-17 10:05:38 +01003732 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003734
Daniel Vetter2c10d572012-12-20 21:24:07 +01003735 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003736 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3737 !intel_crtc_has_pending_flip(crtc),
3738 60*HZ) == 0)) {
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003740
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003741 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003742 if (intel_crtc->unpin_work) {
3743 WARN_ONCE(1, "Removing stuck page flip\n");
3744 page_flip_completed(intel_crtc);
3745 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003746 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003747 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003748
Chris Wilson975d5682014-08-20 13:13:34 +01003749 if (crtc->primary->fb) {
3750 mutex_lock(&dev->struct_mutex);
3751 intel_finish_fb(crtc->primary->fb);
3752 mutex_unlock(&dev->struct_mutex);
3753 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003754}
3755
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003756/* Program iCLKIP clock to the desired frequency */
3757static void lpt_program_iclkip(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003761 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003762 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3763 u32 temp;
3764
Daniel Vetter09153002012-12-12 14:06:44 +01003765 mutex_lock(&dev_priv->dpio_lock);
3766
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003767 /* It is necessary to ungate the pixclk gate prior to programming
3768 * the divisors, and gate it back when it is done.
3769 */
3770 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3771
3772 /* Disable SSCCTL */
3773 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003774 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3775 SBI_SSCCTL_DISABLE,
3776 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003777
3778 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003779 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003780 auxdiv = 1;
3781 divsel = 0x41;
3782 phaseinc = 0x20;
3783 } else {
3784 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003785 * but the adjusted_mode->crtc_clock in in KHz. To get the
3786 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003787 * convert the virtual clock precision to KHz here for higher
3788 * precision.
3789 */
3790 u32 iclk_virtual_root_freq = 172800 * 1000;
3791 u32 iclk_pi_range = 64;
3792 u32 desired_divisor, msb_divisor_value, pi_value;
3793
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003794 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003795 msb_divisor_value = desired_divisor / iclk_pi_range;
3796 pi_value = desired_divisor % iclk_pi_range;
3797
3798 auxdiv = 0;
3799 divsel = msb_divisor_value - 2;
3800 phaseinc = pi_value;
3801 }
3802
3803 /* This should not happen with any sane values */
3804 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3805 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3806 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3807 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3808
3809 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003810 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003811 auxdiv,
3812 divsel,
3813 phasedir,
3814 phaseinc);
3815
3816 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003817 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003818 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3819 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3820 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3821 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3822 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3823 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003824 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003825
3826 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003827 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003828 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3829 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003830 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003831
3832 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003833 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003834 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003835 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003836
3837 /* Wait for initialization time */
3838 udelay(24);
3839
3840 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003841
3842 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003843}
3844
Daniel Vetter275f01b22013-05-03 11:49:47 +02003845static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3846 enum pipe pch_transcoder)
3847{
3848 struct drm_device *dev = crtc->base.dev;
3849 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003850 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003851
3852 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3853 I915_READ(HTOTAL(cpu_transcoder)));
3854 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3855 I915_READ(HBLANK(cpu_transcoder)));
3856 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3857 I915_READ(HSYNC(cpu_transcoder)));
3858
3859 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3860 I915_READ(VTOTAL(cpu_transcoder)));
3861 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3862 I915_READ(VBLANK(cpu_transcoder)));
3863 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3864 I915_READ(VSYNC(cpu_transcoder)));
3865 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3866 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3867}
3868
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003869static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003870{
3871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 uint32_t temp;
3873
3874 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003875 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003876 return;
3877
3878 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3879 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3880
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003881 temp &= ~FDI_BC_BIFURCATION_SELECT;
3882 if (enable)
3883 temp |= FDI_BC_BIFURCATION_SELECT;
3884
3885 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003886 I915_WRITE(SOUTH_CHICKEN1, temp);
3887 POSTING_READ(SOUTH_CHICKEN1);
3888}
3889
3890static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003893
3894 switch (intel_crtc->pipe) {
3895 case PIPE_A:
3896 break;
3897 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003898 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003899 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003900 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003901 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003902
3903 break;
3904 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003905 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003906
3907 break;
3908 default:
3909 BUG();
3910 }
3911}
3912
Jesse Barnesf67a5592011-01-05 10:31:48 -08003913/*
3914 * Enable PCH resources required for PCH ports:
3915 * - PCH PLLs
3916 * - FDI training & RX/TX
3917 * - update transcoder timings
3918 * - DP transcoding bits
3919 * - transcoder
3920 */
3921static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003922{
3923 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003924 struct drm_i915_private *dev_priv = dev->dev_private;
3925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3926 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003927 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003928
Daniel Vetterab9412b2013-05-03 11:49:46 +02003929 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003930
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003931 if (IS_IVYBRIDGE(dev))
3932 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3933
Daniel Vettercd986ab2012-10-26 10:58:12 +02003934 /* Write the TU size bits before fdi link training, so that error
3935 * detection works. */
3936 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3937 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3938
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003939 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003940 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003941
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003942 /* We need to program the right clock selection before writing the pixel
3943 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003944 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003945 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003946
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003947 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003948 temp |= TRANS_DPLL_ENABLE(pipe);
3949 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003950 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003951 temp |= sel;
3952 else
3953 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003954 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003955 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003956
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003957 /* XXX: pch pll's can be enabled any time before we enable the PCH
3958 * transcoder, and we actually should do this to not upset any PCH
3959 * transcoder that already use the clock when we share it.
3960 *
3961 * Note that enable_shared_dpll tries to do the right thing, but
3962 * get_shared_dpll unconditionally resets the pll - we need that to have
3963 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003964 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003965
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003966 /* set transcoder timing, panel must allow it */
3967 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003968 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003969
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003970 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003971
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003972 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003973 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003974 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 reg = TRANS_DP_CTL(pipe);
3976 temp = I915_READ(reg);
3977 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003978 TRANS_DP_SYNC_MASK |
3979 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003980 temp |= (TRANS_DP_OUTPUT_ENABLE |
3981 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003982 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003983
3984 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003985 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003986 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003987 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003988
3989 switch (intel_trans_dp_port_sel(crtc)) {
3990 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003991 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003992 break;
3993 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003994 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003995 break;
3996 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003998 break;
3999 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004000 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004001 }
4002
Chris Wilson5eddb702010-09-11 13:48:45 +01004003 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004004 }
4005
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004006 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004007}
4008
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004009static void lpt_pch_enable(struct drm_crtc *crtc)
4010{
4011 struct drm_device *dev = crtc->dev;
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004014 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004015
Daniel Vetterab9412b2013-05-03 11:49:46 +02004016 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004017
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004018 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004019
Paulo Zanoni0540e482012-10-31 18:12:40 -02004020 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004021 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004022
Paulo Zanoni937bb612012-10-31 18:12:47 -02004023 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004024}
4025
Daniel Vetter716c2e52014-06-25 22:02:02 +03004026void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004027{
Daniel Vettere2b78262013-06-07 23:10:03 +02004028 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004029
4030 if (pll == NULL)
4031 return;
4032
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004033 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004034 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004035 return;
4036 }
4037
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004038 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4039 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004040 WARN_ON(pll->on);
4041 WARN_ON(pll->active);
4042 }
4043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004044 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004045}
4046
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004047struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4048 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004049{
Daniel Vettere2b78262013-06-07 23:10:03 +02004050 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004051 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004052 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004053
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004054 if (HAS_PCH_IBX(dev_priv->dev)) {
4055 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004056 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004057 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004058
Daniel Vetter46edb022013-06-05 13:34:12 +02004059 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4060 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004061
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004062 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004063
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004064 goto found;
4065 }
4066
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004067 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4068 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004069
4070 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004071 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004072 continue;
4073
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004074 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004075 &pll->new_config->hw_state,
4076 sizeof(pll->new_config->hw_state)) == 0) {
4077 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004078 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004079 pll->new_config->crtc_mask,
4080 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004081 goto found;
4082 }
4083 }
4084
4085 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004086 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4087 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004088 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004089 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4090 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004091 goto found;
4092 }
4093 }
4094
4095 return NULL;
4096
4097found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004098 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004099 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004100
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004101 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004102 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4103 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004104
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004105 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004106
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004107 return pll;
4108}
4109
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004110/**
4111 * intel_shared_dpll_start_config - start a new PLL staged config
4112 * @dev_priv: DRM device
4113 * @clear_pipes: mask of pipes that will have their PLLs freed
4114 *
4115 * Starts a new PLL staged config, copying the current config but
4116 * releasing the references of pipes specified in clear_pipes.
4117 */
4118static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4119 unsigned clear_pipes)
4120{
4121 struct intel_shared_dpll *pll;
4122 enum intel_dpll_id i;
4123
4124 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4125 pll = &dev_priv->shared_dplls[i];
4126
4127 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4128 GFP_KERNEL);
4129 if (!pll->new_config)
4130 goto cleanup;
4131
4132 pll->new_config->crtc_mask &= ~clear_pipes;
4133 }
4134
4135 return 0;
4136
4137cleanup:
4138 while (--i >= 0) {
4139 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004140 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004141 pll->new_config = NULL;
4142 }
4143
4144 return -ENOMEM;
4145}
4146
4147static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4148{
4149 struct intel_shared_dpll *pll;
4150 enum intel_dpll_id i;
4151
4152 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4153 pll = &dev_priv->shared_dplls[i];
4154
4155 WARN_ON(pll->new_config == &pll->config);
4156
4157 pll->config = *pll->new_config;
4158 kfree(pll->new_config);
4159 pll->new_config = NULL;
4160 }
4161}
4162
4163static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4164{
4165 struct intel_shared_dpll *pll;
4166 enum intel_dpll_id i;
4167
4168 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4169 pll = &dev_priv->shared_dplls[i];
4170
4171 WARN_ON(pll->new_config == &pll->config);
4172
4173 kfree(pll->new_config);
4174 pll->new_config = NULL;
4175 }
4176}
4177
Daniel Vettera1520312013-05-03 11:49:50 +02004178static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004179{
4180 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004181 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004182 u32 temp;
4183
4184 temp = I915_READ(dslreg);
4185 udelay(500);
4186 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004187 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004188 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004189 }
4190}
4191
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004192static void skylake_pfit_enable(struct intel_crtc *crtc)
4193{
4194 struct drm_device *dev = crtc->base.dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 int pipe = crtc->pipe;
4197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004198 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004199 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004200 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4201 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004202 }
4203}
4204
Jesse Barnesb074cec2013-04-25 12:55:02 -07004205static void ironlake_pfit_enable(struct intel_crtc *crtc)
4206{
4207 struct drm_device *dev = crtc->base.dev;
4208 struct drm_i915_private *dev_priv = dev->dev_private;
4209 int pipe = crtc->pipe;
4210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004211 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004212 /* Force use of hard-coded filter coefficients
4213 * as some pre-programmed values are broken,
4214 * e.g. x201.
4215 */
4216 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4217 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4218 PF_PIPE_SEL_IVB(pipe));
4219 else
4220 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004221 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4222 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004223 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004224}
4225
Matt Roper4a3b8762014-12-23 10:41:51 -08004226static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004227{
4228 struct drm_device *dev = crtc->dev;
4229 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004230 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004231 struct intel_plane *intel_plane;
4232
Matt Roperaf2b6532014-04-01 15:22:32 -07004233 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4234 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004235 if (intel_plane->pipe == pipe)
4236 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004237 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004238}
4239
Matt Roper0d703d42015-03-04 10:49:04 -08004240/*
4241 * Disable a plane internally without actually modifying the plane's state.
4242 * This will allow us to easily restore the plane later by just reprogramming
4243 * its state.
4244 */
4245static void disable_plane_internal(struct drm_plane *plane)
4246{
4247 struct intel_plane *intel_plane = to_intel_plane(plane);
4248 struct drm_plane_state *state =
4249 plane->funcs->atomic_duplicate_state(plane);
4250 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4251
4252 intel_state->visible = false;
4253 intel_plane->commit_plane(plane, intel_state);
4254
4255 intel_plane_destroy_state(plane, state);
4256}
4257
Matt Roper4a3b8762014-12-23 10:41:51 -08004258static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004259{
4260 struct drm_device *dev = crtc->dev;
4261 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004262 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004263 struct intel_plane *intel_plane;
4264
Matt Roperaf2b6532014-04-01 15:22:32 -07004265 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4266 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004267 if (plane->fb && intel_plane->pipe == pipe)
4268 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004269 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004270}
4271
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004272void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004273{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004274 struct drm_device *dev = crtc->base.dev;
4275 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004277 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004278 return;
4279
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004280 /* We can only enable IPS after we enable a plane and wait for a vblank */
4281 intel_wait_for_vblank(dev, crtc->pipe);
4282
Paulo Zanonid77e4532013-09-24 13:52:55 -03004283 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004284 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004285 mutex_lock(&dev_priv->rps.hw_lock);
4286 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4287 mutex_unlock(&dev_priv->rps.hw_lock);
4288 /* Quoting Art Runyan: "its not safe to expect any particular
4289 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004290 * mailbox." Moreover, the mailbox may return a bogus state,
4291 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004292 */
4293 } else {
4294 I915_WRITE(IPS_CTL, IPS_ENABLE);
4295 /* The bit only becomes 1 in the next vblank, so this wait here
4296 * is essentially intel_wait_for_vblank. If we don't have this
4297 * and don't wait for vblanks until the end of crtc_enable, then
4298 * the HW state readout code will complain that the expected
4299 * IPS_CTL value is not the one we read. */
4300 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4301 DRM_ERROR("Timed out waiting for IPS enable\n");
4302 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004303}
4304
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004305void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004306{
4307 struct drm_device *dev = crtc->base.dev;
4308 struct drm_i915_private *dev_priv = dev->dev_private;
4309
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004310 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004311 return;
4312
4313 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004314 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004315 mutex_lock(&dev_priv->rps.hw_lock);
4316 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4317 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004318 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4319 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4320 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004321 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004322 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004323 POSTING_READ(IPS_CTL);
4324 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004325
4326 /* We need to wait for a vblank before we can disable the plane. */
4327 intel_wait_for_vblank(dev, crtc->pipe);
4328}
4329
4330/** Loads the palette/gamma unit for the CRTC with the prepared values */
4331static void intel_crtc_load_lut(struct drm_crtc *crtc)
4332{
4333 struct drm_device *dev = crtc->dev;
4334 struct drm_i915_private *dev_priv = dev->dev_private;
4335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4336 enum pipe pipe = intel_crtc->pipe;
4337 int palreg = PALETTE(pipe);
4338 int i;
4339 bool reenable_ips = false;
4340
4341 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004342 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004343 return;
4344
4345 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004346 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004347 assert_dsi_pll_enabled(dev_priv);
4348 else
4349 assert_pll_enabled(dev_priv, pipe);
4350 }
4351
4352 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304353 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004354 palreg = LGC_PALETTE(pipe);
4355
4356 /* Workaround : Do not read or write the pipe palette/gamma data while
4357 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4358 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004359 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004360 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4361 GAMMA_MODE_MODE_SPLIT)) {
4362 hsw_disable_ips(intel_crtc);
4363 reenable_ips = true;
4364 }
4365
4366 for (i = 0; i < 256; i++) {
4367 I915_WRITE(palreg + 4 * i,
4368 (intel_crtc->lut_r[i] << 16) |
4369 (intel_crtc->lut_g[i] << 8) |
4370 intel_crtc->lut_b[i]);
4371 }
4372
4373 if (reenable_ips)
4374 hsw_enable_ips(intel_crtc);
4375}
4376
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004377static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4378{
4379 if (!enable && intel_crtc->overlay) {
4380 struct drm_device *dev = intel_crtc->base.dev;
4381 struct drm_i915_private *dev_priv = dev->dev_private;
4382
4383 mutex_lock(&dev->struct_mutex);
4384 dev_priv->mm.interruptible = false;
4385 (void) intel_overlay_switch_off(intel_crtc->overlay);
4386 dev_priv->mm.interruptible = true;
4387 mutex_unlock(&dev->struct_mutex);
4388 }
4389
4390 /* Let userspace switch the overlay on again. In most cases userspace
4391 * has to recompute where to put it anyway.
4392 */
4393}
4394
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004395static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004396{
4397 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4399 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004400
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004401 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004402 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004403 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004404 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004405
4406 hsw_enable_ips(intel_crtc);
4407
4408 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004409 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004410 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004411
4412 /*
4413 * FIXME: Once we grow proper nuclear flip support out of this we need
4414 * to compute the mask of flip planes precisely. For the time being
4415 * consider this a flip from a NULL plane.
4416 */
4417 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004418}
4419
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004420static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004421{
4422 struct drm_device *dev = crtc->dev;
4423 struct drm_i915_private *dev_priv = dev->dev_private;
4424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4425 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004426
4427 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004428
Paulo Zanonie35fef22015-02-09 14:46:29 -02004429 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004430 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004431
4432 hsw_disable_ips(intel_crtc);
4433
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004434 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004435 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004436 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004437 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004438
Daniel Vetterf99d7062014-06-19 16:01:59 +02004439 /*
4440 * FIXME: Once we grow proper nuclear flip support out of this we need
4441 * to compute the mask of flip planes precisely. For the time being
4442 * consider this a flip to a NULL plane.
4443 */
4444 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004445}
4446
Jesse Barnesf67a5592011-01-05 10:31:48 -08004447static void ironlake_crtc_enable(struct drm_crtc *crtc)
4448{
4449 struct drm_device *dev = crtc->dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004452 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004453 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004454
Matt Roper83d65732015-02-25 13:12:16 -08004455 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004456
Jesse Barnesf67a5592011-01-05 10:31:48 -08004457 if (intel_crtc->active)
4458 return;
4459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004460 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004461 intel_prepare_shared_dpll(intel_crtc);
4462
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004463 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304464 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004465
4466 intel_set_pipe_timings(intel_crtc);
4467
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004468 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004469 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004470 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004471 }
4472
4473 ironlake_set_pipeconf(crtc);
4474
Jesse Barnesf67a5592011-01-05 10:31:48 -08004475 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004476
Daniel Vettera72e4c92014-09-30 10:56:47 +02004477 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4478 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004479
Daniel Vetterf6736a12013-06-05 13:34:30 +02004480 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004481 if (encoder->pre_enable)
4482 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004483
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004484 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004485 /* Note: FDI PLL enabling _must_ be done before we enable the
4486 * cpu pipes, hence this is separate from all the other fdi/pch
4487 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004488 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004489 } else {
4490 assert_fdi_tx_disabled(dev_priv, pipe);
4491 assert_fdi_rx_disabled(dev_priv, pipe);
4492 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004493
Jesse Barnesb074cec2013-04-25 12:55:02 -07004494 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004495
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004496 /*
4497 * On ILK+ LUT must be loaded before the pipe is running but with
4498 * clocks enabled
4499 */
4500 intel_crtc_load_lut(crtc);
4501
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004502 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004503 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004506 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004507
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004508 assert_vblank_disabled(crtc);
4509 drm_crtc_vblank_on(crtc);
4510
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004511 for_each_encoder_on_crtc(dev, crtc, encoder)
4512 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004513
4514 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004515 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004516
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004517 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004518}
4519
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004520/* IPS only exists on ULT machines and is tied to pipe A. */
4521static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4522{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004523 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004524}
4525
Paulo Zanonie4916942013-09-20 16:21:19 -03004526/*
4527 * This implements the workaround described in the "notes" section of the mode
4528 * set sequence documentation. When going from no pipes or single pipe to
4529 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4530 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4531 */
4532static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4533{
4534 struct drm_device *dev = crtc->base.dev;
4535 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4536
4537 /* We want to get the other_active_crtc only if there's only 1 other
4538 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004539 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004540 if (!crtc_it->active || crtc_it == crtc)
4541 continue;
4542
4543 if (other_active_crtc)
4544 return;
4545
4546 other_active_crtc = crtc_it;
4547 }
4548 if (!other_active_crtc)
4549 return;
4550
4551 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4552 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4553}
4554
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004555static void haswell_crtc_enable(struct drm_crtc *crtc)
4556{
4557 struct drm_device *dev = crtc->dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4560 struct intel_encoder *encoder;
4561 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004562
Matt Roper83d65732015-02-25 13:12:16 -08004563 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004564
4565 if (intel_crtc->active)
4566 return;
4567
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004568 if (intel_crtc_to_shared_dpll(intel_crtc))
4569 intel_enable_shared_dpll(intel_crtc);
4570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004571 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304572 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004573
4574 intel_set_pipe_timings(intel_crtc);
4575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4577 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4578 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004579 }
4580
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004581 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004582 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004583 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004584 }
4585
4586 haswell_set_pipeconf(crtc);
4587
4588 intel_set_pipe_csc(crtc);
4589
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004590 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004591
Daniel Vettera72e4c92014-09-30 10:56:47 +02004592 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004593 for_each_encoder_on_crtc(dev, crtc, encoder)
4594 if (encoder->pre_enable)
4595 encoder->pre_enable(encoder);
4596
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004597 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004598 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4599 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004600 dev_priv->display.fdi_link_train(crtc);
4601 }
4602
Paulo Zanoni1f544382012-10-24 11:32:00 -02004603 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004604
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004605 if (IS_SKYLAKE(dev))
4606 skylake_pfit_enable(intel_crtc);
4607 else
4608 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004609
4610 /*
4611 * On ILK+ LUT must be loaded before the pipe is running but with
4612 * clocks enabled
4613 */
4614 intel_crtc_load_lut(crtc);
4615
Paulo Zanoni1f544382012-10-24 11:32:00 -02004616 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004617 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004618
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004619 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004620 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004621
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004622 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004623 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004624
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004625 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 intel_ddi_set_vc_payload_alloc(crtc, true);
4627
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004628 assert_vblank_disabled(crtc);
4629 drm_crtc_vblank_on(crtc);
4630
Jani Nikula8807e552013-08-30 19:40:32 +03004631 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004632 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004633 intel_opregion_notify_encoder(encoder, true);
4634 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004635
Paulo Zanonie4916942013-09-20 16:21:19 -03004636 /* If we change the relative order between pipe/planes enabling, we need
4637 * to change the workaround. */
4638 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004639 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004640}
4641
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004642static void skylake_pfit_disable(struct intel_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->base.dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646 int pipe = crtc->pipe;
4647
4648 /* To avoid upsetting the power well on haswell only disable the pfit if
4649 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004651 I915_WRITE(PS_CTL(pipe), 0);
4652 I915_WRITE(PS_WIN_POS(pipe), 0);
4653 I915_WRITE(PS_WIN_SZ(pipe), 0);
4654 }
4655}
4656
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004657static void ironlake_pfit_disable(struct intel_crtc *crtc)
4658{
4659 struct drm_device *dev = crtc->base.dev;
4660 struct drm_i915_private *dev_priv = dev->dev_private;
4661 int pipe = crtc->pipe;
4662
4663 /* To avoid upsetting the power well on haswell only disable the pfit if
4664 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004665 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004666 I915_WRITE(PF_CTL(pipe), 0);
4667 I915_WRITE(PF_WIN_POS(pipe), 0);
4668 I915_WRITE(PF_WIN_SZ(pipe), 0);
4669 }
4670}
4671
Jesse Barnes6be4a602010-09-10 10:26:01 -07004672static void ironlake_crtc_disable(struct drm_crtc *crtc)
4673{
4674 struct drm_device *dev = crtc->dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004677 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004678 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004679 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004680
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004681 if (!intel_crtc->active)
4682 return;
4683
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004684 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004685
Daniel Vetterea9d7582012-07-10 10:42:52 +02004686 for_each_encoder_on_crtc(dev, crtc, encoder)
4687 encoder->disable(encoder);
4688
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004689 drm_crtc_vblank_off(crtc);
4690 assert_vblank_disabled(crtc);
4691
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004692 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004693 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004694
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004695 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004696
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004697 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004698
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004699 for_each_encoder_on_crtc(dev, crtc, encoder)
4700 if (encoder->post_disable)
4701 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004702
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004703 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004704 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004705
Daniel Vetterd925c592013-06-05 13:34:04 +02004706 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004707
Daniel Vetterd925c592013-06-05 13:34:04 +02004708 if (HAS_PCH_CPT(dev)) {
4709 /* disable TRANS_DP_CTL */
4710 reg = TRANS_DP_CTL(pipe);
4711 temp = I915_READ(reg);
4712 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4713 TRANS_DP_PORT_SEL_MASK);
4714 temp |= TRANS_DP_PORT_SEL_NONE;
4715 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716
Daniel Vetterd925c592013-06-05 13:34:04 +02004717 /* disable DPLL_SEL */
4718 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004719 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004720 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004721 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004722
4723 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004724 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004725
4726 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004727 }
4728
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004729 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004730 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004731
4732 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004733 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004734 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004735}
4736
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004737static void haswell_crtc_disable(struct drm_crtc *crtc)
4738{
4739 struct drm_device *dev = crtc->dev;
4740 struct drm_i915_private *dev_priv = dev->dev_private;
4741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4742 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004743 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004744
4745 if (!intel_crtc->active)
4746 return;
4747
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004748 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004749
Jani Nikula8807e552013-08-30 19:40:32 +03004750 for_each_encoder_on_crtc(dev, crtc, encoder) {
4751 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004752 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004753 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004754
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004755 drm_crtc_vblank_off(crtc);
4756 assert_vblank_disabled(crtc);
4757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004758 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004759 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4760 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004761 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004763 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004764 intel_ddi_set_vc_payload_alloc(crtc, false);
4765
Paulo Zanoniad80a812012-10-24 16:06:19 -02004766 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004767
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004768 if (IS_SKYLAKE(dev))
4769 skylake_pfit_disable(intel_crtc);
4770 else
4771 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004772
Paulo Zanoni1f544382012-10-24 11:32:00 -02004773 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004774
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004775 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004776 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004777 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004778 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004779
Imre Deak97b040a2014-06-25 22:01:50 +03004780 for_each_encoder_on_crtc(dev, crtc, encoder)
4781 if (encoder->post_disable)
4782 encoder->post_disable(encoder);
4783
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004784 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004785 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004786
4787 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004788 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004789 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004790
4791 if (intel_crtc_to_shared_dpll(intel_crtc))
4792 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004793}
4794
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004795static void ironlake_crtc_off(struct drm_crtc *crtc)
4796{
4797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004798 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004799}
4800
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004801
Jesse Barnes2dd24552013-04-25 12:55:01 -07004802static void i9xx_pfit_enable(struct intel_crtc *crtc)
4803{
4804 struct drm_device *dev = crtc->base.dev;
4805 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004806 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004807
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004808 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004809 return;
4810
Daniel Vetterc0b03412013-05-28 12:05:54 +02004811 /*
4812 * The panel fitter should only be adjusted whilst the pipe is disabled,
4813 * according to register description and PRM.
4814 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004815 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4816 assert_pipe_disabled(dev_priv, crtc->pipe);
4817
Jesse Barnesb074cec2013-04-25 12:55:02 -07004818 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4819 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004820
4821 /* Border color in case we don't scale up to the full screen. Black by
4822 * default, change to something else for debugging. */
4823 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004824}
4825
Dave Airlied05410f2014-06-05 13:22:59 +10004826static enum intel_display_power_domain port_to_power_domain(enum port port)
4827{
4828 switch (port) {
4829 case PORT_A:
4830 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4831 case PORT_B:
4832 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4833 case PORT_C:
4834 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4835 case PORT_D:
4836 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4837 default:
4838 WARN_ON_ONCE(1);
4839 return POWER_DOMAIN_PORT_OTHER;
4840 }
4841}
4842
Imre Deak77d22dc2014-03-05 16:20:52 +02004843#define for_each_power_domain(domain, mask) \
4844 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4845 if ((1 << (domain)) & (mask))
4846
Imre Deak319be8a2014-03-04 19:22:57 +02004847enum intel_display_power_domain
4848intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004849{
Imre Deak319be8a2014-03-04 19:22:57 +02004850 struct drm_device *dev = intel_encoder->base.dev;
4851 struct intel_digital_port *intel_dig_port;
4852
4853 switch (intel_encoder->type) {
4854 case INTEL_OUTPUT_UNKNOWN:
4855 /* Only DDI platforms should ever use this output type */
4856 WARN_ON_ONCE(!HAS_DDI(dev));
4857 case INTEL_OUTPUT_DISPLAYPORT:
4858 case INTEL_OUTPUT_HDMI:
4859 case INTEL_OUTPUT_EDP:
4860 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004861 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004862 case INTEL_OUTPUT_DP_MST:
4863 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4864 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004865 case INTEL_OUTPUT_ANALOG:
4866 return POWER_DOMAIN_PORT_CRT;
4867 case INTEL_OUTPUT_DSI:
4868 return POWER_DOMAIN_PORT_DSI;
4869 default:
4870 return POWER_DOMAIN_PORT_OTHER;
4871 }
4872}
4873
4874static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct intel_encoder *intel_encoder;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4879 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004880 unsigned long mask;
4881 enum transcoder transcoder;
4882
4883 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4884
4885 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4886 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->pch_pfit.enabled ||
4888 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004889 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4890
Imre Deak319be8a2014-03-04 19:22:57 +02004891 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4892 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4893
Imre Deak77d22dc2014-03-05 16:20:52 +02004894 return mask;
4895}
4896
Imre Deak77d22dc2014-03-05 16:20:52 +02004897static void modeset_update_crtc_power_domains(struct drm_device *dev)
4898{
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4901 struct intel_crtc *crtc;
4902
4903 /*
4904 * First get all needed power domains, then put all unneeded, to avoid
4905 * any unnecessary toggling of the power wells.
4906 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004907 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004908 enum intel_display_power_domain domain;
4909
Matt Roper83d65732015-02-25 13:12:16 -08004910 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004911 continue;
4912
Imre Deak319be8a2014-03-04 19:22:57 +02004913 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004914
4915 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4916 intel_display_power_get(dev_priv, domain);
4917 }
4918
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004919 if (dev_priv->display.modeset_global_resources)
4920 dev_priv->display.modeset_global_resources(dev);
4921
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004922 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004923 enum intel_display_power_domain domain;
4924
4925 for_each_power_domain(domain, crtc->enabled_power_domains)
4926 intel_display_power_put(dev_priv, domain);
4927
4928 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4929 }
4930
4931 intel_display_set_init_power(dev_priv, false);
4932}
4933
Ville Syrjälädfcab172014-06-13 13:37:47 +03004934/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004935static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004936{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004937 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004938
Jesse Barnes586f49d2013-11-04 16:06:59 -08004939 /* Obtain SKU information */
4940 mutex_lock(&dev_priv->dpio_lock);
4941 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4942 CCK_FUSE_HPLL_FREQ_MASK;
4943 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004944
Ville Syrjälädfcab172014-06-13 13:37:47 +03004945 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004946}
4947
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004948static void vlv_update_cdclk(struct drm_device *dev)
4949{
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951
4952 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004953 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004954 dev_priv->vlv_cdclk_freq);
4955
4956 /*
4957 * Program the gmbus_freq based on the cdclk frequency.
4958 * BSpec erroneously claims we should aim for 4MHz, but
4959 * in fact 1MHz is the correct frequency.
4960 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004961 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004962}
4963
Jesse Barnes30a970c2013-11-04 13:48:12 -08004964/* Adjust CDclk dividers to allow high res or save power if possible */
4965static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4966{
4967 struct drm_i915_private *dev_priv = dev->dev_private;
4968 u32 val, cmd;
4969
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004970 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004971
Ville Syrjälädfcab172014-06-13 13:37:47 +03004972 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004973 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004974 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004975 cmd = 1;
4976 else
4977 cmd = 0;
4978
4979 mutex_lock(&dev_priv->rps.hw_lock);
4980 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4981 val &= ~DSPFREQGUAR_MASK;
4982 val |= (cmd << DSPFREQGUAR_SHIFT);
4983 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4984 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4985 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4986 50)) {
4987 DRM_ERROR("timed out waiting for CDclk change\n");
4988 }
4989 mutex_unlock(&dev_priv->rps.hw_lock);
4990
Ville Syrjälädfcab172014-06-13 13:37:47 +03004991 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004992 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004993
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004994 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004995
4996 mutex_lock(&dev_priv->dpio_lock);
4997 /* adjust cdclk divider */
4998 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004999 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005000 val |= divider;
5001 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005002
5003 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5004 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5005 50))
5006 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005007 mutex_unlock(&dev_priv->dpio_lock);
5008 }
5009
5010 mutex_lock(&dev_priv->dpio_lock);
5011 /* adjust self-refresh exit latency value */
5012 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5013 val &= ~0x7f;
5014
5015 /*
5016 * For high bandwidth configs, we set a higher latency in the bunit
5017 * so that the core display fetch happens in time to avoid underruns.
5018 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005019 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005020 val |= 4500 / 250; /* 4.5 usec */
5021 else
5022 val |= 3000 / 250; /* 3.0 usec */
5023 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5024 mutex_unlock(&dev_priv->dpio_lock);
5025
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005026 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005027}
5028
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005029static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5030{
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032 u32 val, cmd;
5033
5034 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5035
5036 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005037 case 333333:
5038 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005039 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005040 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005041 break;
5042 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005043 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005044 return;
5045 }
5046
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005047 /*
5048 * Specs are full of misinformation, but testing on actual
5049 * hardware has shown that we just need to write the desired
5050 * CCK divider into the Punit register.
5051 */
5052 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5053
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005054 mutex_lock(&dev_priv->rps.hw_lock);
5055 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5056 val &= ~DSPFREQGUAR_MASK_CHV;
5057 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5058 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5059 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5060 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5061 50)) {
5062 DRM_ERROR("timed out waiting for CDclk change\n");
5063 }
5064 mutex_unlock(&dev_priv->rps.hw_lock);
5065
5066 vlv_update_cdclk(dev);
5067}
5068
Jesse Barnes30a970c2013-11-04 13:48:12 -08005069static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5070 int max_pixclk)
5071{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005072 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005073 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005074
Jesse Barnes30a970c2013-11-04 13:48:12 -08005075 /*
5076 * Really only a few cases to deal with, as only 4 CDclks are supported:
5077 * 200MHz
5078 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005079 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005080 * 400MHz (VLV only)
5081 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5082 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005083 *
5084 * We seem to get an unstable or solid color picture at 200MHz.
5085 * Not sure what's wrong. For now use 200MHz only when all pipes
5086 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005087 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005088 if (!IS_CHERRYVIEW(dev_priv) &&
5089 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005090 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005091 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005092 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005093 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005094 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005095 else
5096 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005097}
5098
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005099/* compute the max pixel clock for new configuration */
5100static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005101{
5102 struct drm_device *dev = dev_priv->dev;
5103 struct intel_crtc *intel_crtc;
5104 int max_pixclk = 0;
5105
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005106 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005107 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005108 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005109 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005110 }
5111
5112 return max_pixclk;
5113}
5114
5115static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005116 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005117{
5118 struct drm_i915_private *dev_priv = dev->dev_private;
5119 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005120 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005121
Imre Deakd60c4472014-03-27 17:45:10 +02005122 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5123 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005124 return;
5125
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005126 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005127 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005128 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005129 *prepare_pipes |= (1 << intel_crtc->pipe);
5130}
5131
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005132static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5133{
5134 unsigned int credits, default_credits;
5135
5136 if (IS_CHERRYVIEW(dev_priv))
5137 default_credits = PFI_CREDIT(12);
5138 else
5139 default_credits = PFI_CREDIT(8);
5140
5141 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5142 /* CHV suggested value is 31 or 63 */
5143 if (IS_CHERRYVIEW(dev_priv))
5144 credits = PFI_CREDIT_31;
5145 else
5146 credits = PFI_CREDIT(15);
5147 } else {
5148 credits = default_credits;
5149 }
5150
5151 /*
5152 * WA - write default credits before re-programming
5153 * FIXME: should we also set the resend bit here?
5154 */
5155 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5156 default_credits);
5157
5158 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5159 credits | PFI_CREDIT_RESEND);
5160
5161 /*
5162 * FIXME is this guaranteed to clear
5163 * immediately or should we poll for it?
5164 */
5165 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5166}
5167
Jesse Barnes30a970c2013-11-04 13:48:12 -08005168static void valleyview_modeset_global_resources(struct drm_device *dev)
5169{
5170 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005171 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005172 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5173
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005174 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005175 /*
5176 * FIXME: We can end up here with all power domains off, yet
5177 * with a CDCLK frequency other than the minimum. To account
5178 * for this take the PIPE-A power domain, which covers the HW
5179 * blocks needed for the following programming. This can be
5180 * removed once it's guaranteed that we get here either with
5181 * the minimum CDCLK set, or the required power domains
5182 * enabled.
5183 */
5184 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5185
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005186 if (IS_CHERRYVIEW(dev))
5187 cherryview_set_cdclk(dev, req_cdclk);
5188 else
5189 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005190
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005191 vlv_program_pfi_credits(dev_priv);
5192
Imre Deak738c05c2014-11-19 16:25:37 +02005193 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005194 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005195}
5196
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197static void valleyview_crtc_enable(struct drm_crtc *crtc)
5198{
5199 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005200 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 struct intel_encoder *encoder;
5203 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005204 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005205
Matt Roper83d65732015-02-25 13:12:16 -08005206 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005207
5208 if (intel_crtc->active)
5209 return;
5210
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005211 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305212
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005213 if (!is_dsi) {
5214 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005215 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005216 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005217 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005218 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005219
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005220 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305221 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005222
5223 intel_set_pipe_timings(intel_crtc);
5224
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005225 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5226 struct drm_i915_private *dev_priv = dev->dev_private;
5227
5228 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5229 I915_WRITE(CHV_CANVAS(pipe), 0);
5230 }
5231
Daniel Vetter5b18e572014-04-24 23:55:06 +02005232 i9xx_set_pipeconf(intel_crtc);
5233
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005235
Daniel Vettera72e4c92014-09-30 10:56:47 +02005236 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005237
Jesse Barnes89b667f2013-04-18 14:51:36 -07005238 for_each_encoder_on_crtc(dev, crtc, encoder)
5239 if (encoder->pre_pll_enable)
5240 encoder->pre_pll_enable(encoder);
5241
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005242 if (!is_dsi) {
5243 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005244 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005245 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005246 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005247 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005248
5249 for_each_encoder_on_crtc(dev, crtc, encoder)
5250 if (encoder->pre_enable)
5251 encoder->pre_enable(encoder);
5252
Jesse Barnes2dd24552013-04-25 12:55:01 -07005253 i9xx_pfit_enable(intel_crtc);
5254
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005255 intel_crtc_load_lut(crtc);
5256
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005257 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005258 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005259
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005260 assert_vblank_disabled(crtc);
5261 drm_crtc_vblank_on(crtc);
5262
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005263 for_each_encoder_on_crtc(dev, crtc, encoder)
5264 encoder->enable(encoder);
5265
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005266 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005267
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005268 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005269 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005270}
5271
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005272static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5273{
5274 struct drm_device *dev = crtc->base.dev;
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005277 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5278 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005279}
5280
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005281static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005282{
5283 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005284 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005286 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005287 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005288
Matt Roper83d65732015-02-25 13:12:16 -08005289 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005290
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005291 if (intel_crtc->active)
5292 return;
5293
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005294 i9xx_set_pll_dividers(intel_crtc);
5295
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005296 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305297 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005298
5299 intel_set_pipe_timings(intel_crtc);
5300
Daniel Vetter5b18e572014-04-24 23:55:06 +02005301 i9xx_set_pipeconf(intel_crtc);
5302
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005303 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005304
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005305 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005306 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005307
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005308 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005309 if (encoder->pre_enable)
5310 encoder->pre_enable(encoder);
5311
Daniel Vetterf6736a12013-06-05 13:34:30 +02005312 i9xx_enable_pll(intel_crtc);
5313
Jesse Barnes2dd24552013-04-25 12:55:01 -07005314 i9xx_pfit_enable(intel_crtc);
5315
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005316 intel_crtc_load_lut(crtc);
5317
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005318 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005319 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005320
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005321 assert_vblank_disabled(crtc);
5322 drm_crtc_vblank_on(crtc);
5323
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005324 for_each_encoder_on_crtc(dev, crtc, encoder)
5325 encoder->enable(encoder);
5326
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005327 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005328
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005329 /*
5330 * Gen2 reports pipe underruns whenever all planes are disabled.
5331 * So don't enable underrun reporting before at least some planes
5332 * are enabled.
5333 * FIXME: Need to fix the logic to work when we turn off all planes
5334 * but leave the pipe running.
5335 */
5336 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005337 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005338
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005339 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005340 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005341}
5342
Daniel Vetter87476d62013-04-11 16:29:06 +02005343static void i9xx_pfit_disable(struct intel_crtc *crtc)
5344{
5345 struct drm_device *dev = crtc->base.dev;
5346 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005347
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005349 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005350
5351 assert_pipe_disabled(dev_priv, crtc->pipe);
5352
Daniel Vetter328d8e82013-05-08 10:36:31 +02005353 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5354 I915_READ(PFIT_CONTROL));
5355 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005356}
5357
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005358static void i9xx_crtc_disable(struct drm_crtc *crtc)
5359{
5360 struct drm_device *dev = crtc->dev;
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005363 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005364 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005365
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005366 if (!intel_crtc->active)
5367 return;
5368
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005369 /*
5370 * Gen2 reports pipe underruns whenever all planes are disabled.
5371 * So diasble underrun reporting before all the planes get disabled.
5372 * FIXME: Need to fix the logic to work when we turn off all planes
5373 * but leave the pipe running.
5374 */
5375 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005376 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005377
Imre Deak564ed192014-06-13 14:54:21 +03005378 /*
5379 * Vblank time updates from the shadow to live plane control register
5380 * are blocked if the memory self-refresh mode is active at that
5381 * moment. So to make sure the plane gets truly disabled, disable
5382 * first the self-refresh mode. The self-refresh enable bit in turn
5383 * will be checked/applied by the HW only at the next frame start
5384 * event which is after the vblank start event, so we need to have a
5385 * wait-for-vblank between disabling the plane and the pipe.
5386 */
5387 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005388 intel_crtc_disable_planes(crtc);
5389
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005390 /*
5391 * On gen2 planes are double buffered but the pipe isn't, so we must
5392 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005393 * We also need to wait on all gmch platforms because of the
5394 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005395 */
Imre Deak564ed192014-06-13 14:54:21 +03005396 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005397
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005398 for_each_encoder_on_crtc(dev, crtc, encoder)
5399 encoder->disable(encoder);
5400
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005401 drm_crtc_vblank_off(crtc);
5402 assert_vblank_disabled(crtc);
5403
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005404 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005405
Daniel Vetter87476d62013-04-11 16:29:06 +02005406 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005407
Jesse Barnes89b667f2013-04-18 14:51:36 -07005408 for_each_encoder_on_crtc(dev, crtc, encoder)
5409 if (encoder->post_disable)
5410 encoder->post_disable(encoder);
5411
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005412 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005413 if (IS_CHERRYVIEW(dev))
5414 chv_disable_pll(dev_priv, pipe);
5415 else if (IS_VALLEYVIEW(dev))
5416 vlv_disable_pll(dev_priv, pipe);
5417 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005418 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005419 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005420
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005421 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005422 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005423
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005424 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005425 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005426
Daniel Vetterefa96242014-04-24 23:55:02 +02005427 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005428 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005429 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005430}
5431
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005432static void i9xx_crtc_off(struct drm_crtc *crtc)
5433{
5434}
5435
Borun Fub04c5bd2014-07-12 10:02:27 +05305436/* Master function to enable/disable CRTC and corresponding power wells */
5437void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005438{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005439 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005440 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005442 enum intel_display_power_domain domain;
5443 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005444
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005445 if (enable) {
5446 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005447 domains = get_crtc_power_domains(crtc);
5448 for_each_power_domain(domain, domains)
5449 intel_display_power_get(dev_priv, domain);
5450 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005451
5452 dev_priv->display.crtc_enable(crtc);
5453 }
5454 } else {
5455 if (intel_crtc->active) {
5456 dev_priv->display.crtc_disable(crtc);
5457
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005458 domains = intel_crtc->enabled_power_domains;
5459 for_each_power_domain(domain, domains)
5460 intel_display_power_put(dev_priv, domain);
5461 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005462 }
5463 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305464}
5465
5466/**
5467 * Sets the power management mode of the pipe and plane.
5468 */
5469void intel_crtc_update_dpms(struct drm_crtc *crtc)
5470{
5471 struct drm_device *dev = crtc->dev;
5472 struct intel_encoder *intel_encoder;
5473 bool enable = false;
5474
5475 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5476 enable |= intel_encoder->connectors_active;
5477
5478 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005479}
5480
Daniel Vetter976f8a22012-07-08 22:34:21 +02005481static void intel_crtc_disable(struct drm_crtc *crtc)
5482{
5483 struct drm_device *dev = crtc->dev;
5484 struct drm_connector *connector;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486
5487 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005488 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005489
5490 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005491 dev_priv->display.off(crtc);
5492
Gustavo Padovan455a6802014-12-01 15:40:11 -08005493 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005494
5495 /* Update computed state. */
5496 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5497 if (!connector->encoder || !connector->encoder->crtc)
5498 continue;
5499
5500 if (connector->encoder->crtc != crtc)
5501 continue;
5502
5503 connector->dpms = DRM_MODE_DPMS_OFF;
5504 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005505 }
5506}
5507
Chris Wilsonea5b2132010-08-04 13:50:23 +01005508void intel_encoder_destroy(struct drm_encoder *encoder)
5509{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005510 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005511
Chris Wilsonea5b2132010-08-04 13:50:23 +01005512 drm_encoder_cleanup(encoder);
5513 kfree(intel_encoder);
5514}
5515
Damien Lespiau92373292013-08-08 22:28:57 +01005516/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005517 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5518 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005519static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005520{
5521 if (mode == DRM_MODE_DPMS_ON) {
5522 encoder->connectors_active = true;
5523
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005524 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005525 } else {
5526 encoder->connectors_active = false;
5527
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005528 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005529 }
5530}
5531
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005532/* Cross check the actual hw state with our own modeset state tracking (and it's
5533 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005534static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005535{
5536 if (connector->get_hw_state(connector)) {
5537 struct intel_encoder *encoder = connector->encoder;
5538 struct drm_crtc *crtc;
5539 bool encoder_enabled;
5540 enum pipe pipe;
5541
5542 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5543 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005544 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005545
Dave Airlie0e32b392014-05-02 14:02:48 +10005546 /* there is no real hw state for MST connectors */
5547 if (connector->mst_port)
5548 return;
5549
Rob Clarke2c719b2014-12-15 13:56:32 -05005550 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005551 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005552 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005553 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005554
Dave Airlie36cd7442014-05-02 13:44:18 +10005555 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005556 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005557 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005558
Dave Airlie36cd7442014-05-02 13:44:18 +10005559 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005560 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5561 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005562 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005563
Dave Airlie36cd7442014-05-02 13:44:18 +10005564 crtc = encoder->base.crtc;
5565
Matt Roper83d65732015-02-25 13:12:16 -08005566 I915_STATE_WARN(!crtc->state->enable,
5567 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005568 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5569 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005570 "encoder active on the wrong pipe\n");
5571 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005572 }
5573}
5574
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005575/* Even simpler default implementation, if there's really no special case to
5576 * consider. */
5577void intel_connector_dpms(struct drm_connector *connector, int mode)
5578{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005579 /* All the simple cases only support two dpms states. */
5580 if (mode != DRM_MODE_DPMS_ON)
5581 mode = DRM_MODE_DPMS_OFF;
5582
5583 if (mode == connector->dpms)
5584 return;
5585
5586 connector->dpms = mode;
5587
5588 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005589 if (connector->encoder)
5590 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005591
Daniel Vetterb9805142012-08-31 17:37:33 +02005592 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005593}
5594
Daniel Vetterf0947c32012-07-02 13:10:34 +02005595/* Simple connector->get_hw_state implementation for encoders that support only
5596 * one connector and no cloning and hence the encoder state determines the state
5597 * of the connector. */
5598bool intel_connector_get_hw_state(struct intel_connector *connector)
5599{
Daniel Vetter24929352012-07-02 20:28:59 +02005600 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005601 struct intel_encoder *encoder = connector->encoder;
5602
5603 return encoder->get_hw_state(encoder, &pipe);
5604}
5605
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005606static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5607{
5608 struct intel_crtc *crtc =
5609 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5610
5611 if (crtc->base.state->enable &&
5612 crtc->config->has_pch_encoder)
5613 return crtc->config->fdi_lanes;
5614
5615 return 0;
5616}
5617
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005618static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005619 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005620{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005621 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5622 pipe_name(pipe), pipe_config->fdi_lanes);
5623 if (pipe_config->fdi_lanes > 4) {
5624 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5625 pipe_name(pipe), pipe_config->fdi_lanes);
5626 return false;
5627 }
5628
Paulo Zanonibafb6552013-11-02 21:07:44 -07005629 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005630 if (pipe_config->fdi_lanes > 2) {
5631 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5632 pipe_config->fdi_lanes);
5633 return false;
5634 } else {
5635 return true;
5636 }
5637 }
5638
5639 if (INTEL_INFO(dev)->num_pipes == 2)
5640 return true;
5641
5642 /* Ivybridge 3 pipe is really complicated */
5643 switch (pipe) {
5644 case PIPE_A:
5645 return true;
5646 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005647 if (pipe_config->fdi_lanes > 2 &&
5648 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005649 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5650 pipe_name(pipe), pipe_config->fdi_lanes);
5651 return false;
5652 }
5653 return true;
5654 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005655 if (pipe_config->fdi_lanes > 2) {
5656 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5657 pipe_name(pipe), pipe_config->fdi_lanes);
5658 return false;
5659 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005660 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005661 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5662 return false;
5663 }
5664 return true;
5665 default:
5666 BUG();
5667 }
5668}
5669
Daniel Vettere29c22c2013-02-21 00:00:16 +01005670#define RETRY 1
5671static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005672 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005673{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005674 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005675 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005676 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005677 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005678
Daniel Vettere29c22c2013-02-21 00:00:16 +01005679retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005680 /* FDI is a binary signal running at ~2.7GHz, encoding
5681 * each output octet as 10 bits. The actual frequency
5682 * is stored as a divider into a 100MHz clock, and the
5683 * mode pixel clock is stored in units of 1KHz.
5684 * Hence the bw of each lane in terms of the mode signal
5685 * is:
5686 */
5687 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5688
Damien Lespiau241bfc32013-09-25 16:45:37 +01005689 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005690
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005691 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005692 pipe_config->pipe_bpp);
5693
5694 pipe_config->fdi_lanes = lane;
5695
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005696 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005697 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005698
Daniel Vettere29c22c2013-02-21 00:00:16 +01005699 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5700 intel_crtc->pipe, pipe_config);
5701 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5702 pipe_config->pipe_bpp -= 2*3;
5703 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5704 pipe_config->pipe_bpp);
5705 needs_recompute = true;
5706 pipe_config->bw_constrained = true;
5707
5708 goto retry;
5709 }
5710
5711 if (needs_recompute)
5712 return RETRY;
5713
5714 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005715}
5716
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005717static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005718 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005719{
Jani Nikulad330a952014-01-21 11:24:25 +02005720 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005721 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005722 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005723}
5724
Daniel Vettera43f6e02013-06-07 23:10:32 +02005725static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005726 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005727{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005728 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005729 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005730 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005731
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005732 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005733 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005734 int clock_limit =
5735 dev_priv->display.get_display_clock_speed(dev);
5736
5737 /*
5738 * Enable pixel doubling when the dot clock
5739 * is > 90% of the (display) core speed.
5740 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005741 * GDG double wide on either pipe,
5742 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005743 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005744 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005745 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005746 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005747 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005748 }
5749
Damien Lespiau241bfc32013-09-25 16:45:37 +01005750 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005751 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005752 }
Chris Wilson89749352010-09-12 18:25:19 +01005753
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005754 /*
5755 * Pipe horizontal size must be even in:
5756 * - DVO ganged mode
5757 * - LVDS dual channel mode
5758 * - Double wide pipe
5759 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005760 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005761 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5762 pipe_config->pipe_src_w &= ~1;
5763
Damien Lespiau8693a822013-05-03 18:48:11 +01005764 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5765 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005766 */
5767 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5768 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005769 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005770
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005771 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005772 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005773 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005774 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5775 * for lvds. */
5776 pipe_config->pipe_bpp = 8*3;
5777 }
5778
Damien Lespiauf5adf942013-06-24 18:29:34 +01005779 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005780 hsw_compute_ips_config(crtc, pipe_config);
5781
Daniel Vetter877d48d2013-04-19 11:24:43 +02005782 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005783 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005784
Daniel Vettere29c22c2013-02-21 00:00:16 +01005785 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005786}
5787
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005788static int valleyview_get_display_clock_speed(struct drm_device *dev)
5789{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005790 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005791 u32 val;
5792 int divider;
5793
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005794 if (dev_priv->hpll_freq == 0)
5795 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5796
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005797 mutex_lock(&dev_priv->dpio_lock);
5798 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5799 mutex_unlock(&dev_priv->dpio_lock);
5800
5801 divider = val & DISPLAY_FREQUENCY_VALUES;
5802
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005803 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5804 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5805 "cdclk change in progress\n");
5806
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005807 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005808}
5809
Jesse Barnese70236a2009-09-21 10:42:27 -07005810static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005811{
Jesse Barnese70236a2009-09-21 10:42:27 -07005812 return 400000;
5813}
Jesse Barnes79e53942008-11-07 14:24:08 -08005814
Jesse Barnese70236a2009-09-21 10:42:27 -07005815static int i915_get_display_clock_speed(struct drm_device *dev)
5816{
5817 return 333000;
5818}
Jesse Barnes79e53942008-11-07 14:24:08 -08005819
Jesse Barnese70236a2009-09-21 10:42:27 -07005820static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5821{
5822 return 200000;
5823}
Jesse Barnes79e53942008-11-07 14:24:08 -08005824
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005825static int pnv_get_display_clock_speed(struct drm_device *dev)
5826{
5827 u16 gcfgc = 0;
5828
5829 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5830
5831 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5832 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5833 return 267000;
5834 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5835 return 333000;
5836 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5837 return 444000;
5838 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5839 return 200000;
5840 default:
5841 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5842 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5843 return 133000;
5844 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5845 return 167000;
5846 }
5847}
5848
Jesse Barnese70236a2009-09-21 10:42:27 -07005849static int i915gm_get_display_clock_speed(struct drm_device *dev)
5850{
5851 u16 gcfgc = 0;
5852
5853 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5854
5855 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005856 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005857 else {
5858 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5859 case GC_DISPLAY_CLOCK_333_MHZ:
5860 return 333000;
5861 default:
5862 case GC_DISPLAY_CLOCK_190_200_MHZ:
5863 return 190000;
5864 }
5865 }
5866}
Jesse Barnes79e53942008-11-07 14:24:08 -08005867
Jesse Barnese70236a2009-09-21 10:42:27 -07005868static int i865_get_display_clock_speed(struct drm_device *dev)
5869{
5870 return 266000;
5871}
5872
5873static int i855_get_display_clock_speed(struct drm_device *dev)
5874{
5875 u16 hpllcc = 0;
5876 /* Assume that the hardware is in the high speed state. This
5877 * should be the default.
5878 */
5879 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5880 case GC_CLOCK_133_200:
5881 case GC_CLOCK_100_200:
5882 return 200000;
5883 case GC_CLOCK_166_250:
5884 return 250000;
5885 case GC_CLOCK_100_133:
5886 return 133000;
5887 }
5888
5889 /* Shouldn't happen */
5890 return 0;
5891}
5892
5893static int i830_get_display_clock_speed(struct drm_device *dev)
5894{
5895 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005896}
5897
Zhenyu Wang2c072452009-06-05 15:38:42 +08005898static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005899intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005900{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005901 while (*num > DATA_LINK_M_N_MASK ||
5902 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005903 *num >>= 1;
5904 *den >>= 1;
5905 }
5906}
5907
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005908static void compute_m_n(unsigned int m, unsigned int n,
5909 uint32_t *ret_m, uint32_t *ret_n)
5910{
5911 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5912 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5913 intel_reduce_m_n_ratio(ret_m, ret_n);
5914}
5915
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005916void
5917intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5918 int pixel_clock, int link_clock,
5919 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005920{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005921 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005922
5923 compute_m_n(bits_per_pixel * pixel_clock,
5924 link_clock * nlanes * 8,
5925 &m_n->gmch_m, &m_n->gmch_n);
5926
5927 compute_m_n(pixel_clock, link_clock,
5928 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005929}
5930
Chris Wilsona7615032011-01-12 17:04:08 +00005931static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5932{
Jani Nikulad330a952014-01-21 11:24:25 +02005933 if (i915.panel_use_ssc >= 0)
5934 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005935 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005936 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005937}
5938
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005939static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005940{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005941 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005942 struct drm_i915_private *dev_priv = dev->dev_private;
5943 int refclk;
5944
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005945 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005946 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005947 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005948 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005949 refclk = dev_priv->vbt.lvds_ssc_freq;
5950 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005951 } else if (!IS_GEN2(dev)) {
5952 refclk = 96000;
5953 } else {
5954 refclk = 48000;
5955 }
5956
5957 return refclk;
5958}
5959
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005960static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005961{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005962 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005963}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005964
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005965static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5966{
5967 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005968}
5969
Daniel Vetterf47709a2013-03-28 10:42:02 +01005970static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005971 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005972 intel_clock_t *reduced_clock)
5973{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005974 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005975 u32 fp, fp2 = 0;
5976
5977 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005978 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005979 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005980 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005981 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005982 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005983 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005984 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005985 }
5986
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005987 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005988
Daniel Vetterf47709a2013-03-28 10:42:02 +01005989 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005990 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005991 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005992 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005993 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005994 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005995 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005996 }
5997}
5998
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005999static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6000 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001{
6002 u32 reg_val;
6003
6004 /*
6005 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6006 * and set it to a reasonable value instead.
6007 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006008 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006009 reg_val &= 0xffffff00;
6010 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006012
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006013 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006014 reg_val &= 0x8cffffff;
6015 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006016 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006017
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006018 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006019 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006020 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006021
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006022 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023 reg_val &= 0x00ffffff;
6024 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006025 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006026}
6027
Daniel Vetterb5518422013-05-03 11:49:48 +02006028static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6029 struct intel_link_m_n *m_n)
6030{
6031 struct drm_device *dev = crtc->base.dev;
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033 int pipe = crtc->pipe;
6034
Daniel Vettere3b95f12013-05-03 11:49:49 +02006035 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6036 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6037 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6038 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006039}
6040
6041static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006042 struct intel_link_m_n *m_n,
6043 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006044{
6045 struct drm_device *dev = crtc->base.dev;
6046 struct drm_i915_private *dev_priv = dev->dev_private;
6047 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006048 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006049
6050 if (INTEL_INFO(dev)->gen >= 5) {
6051 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6052 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6053 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6054 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006055 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6056 * for gen < 8) and if DRRS is supported (to make sure the
6057 * registers are not unnecessarily accessed).
6058 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306059 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006060 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006061 I915_WRITE(PIPE_DATA_M2(transcoder),
6062 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6063 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6064 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6065 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6066 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006067 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006068 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6069 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6070 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6071 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006072 }
6073}
6074
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306075void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006076{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306077 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6078
6079 if (m_n == M1_N1) {
6080 dp_m_n = &crtc->config->dp_m_n;
6081 dp_m2_n2 = &crtc->config->dp_m2_n2;
6082 } else if (m_n == M2_N2) {
6083
6084 /*
6085 * M2_N2 registers are not supported. Hence m2_n2 divider value
6086 * needs to be programmed into M1_N1.
6087 */
6088 dp_m_n = &crtc->config->dp_m2_n2;
6089 } else {
6090 DRM_ERROR("Unsupported divider value\n");
6091 return;
6092 }
6093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006094 if (crtc->config->has_pch_encoder)
6095 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006096 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306097 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006098}
6099
Ville Syrjäläd288f652014-10-28 13:20:22 +02006100static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006101 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006102{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006103 u32 dpll, dpll_md;
6104
6105 /*
6106 * Enable DPIO clock input. We should never disable the reference
6107 * clock for pipe B, since VGA hotplug / manual detection depends
6108 * on it.
6109 */
6110 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6111 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6112 /* We should never disable this, set it here for state tracking */
6113 if (crtc->pipe == PIPE_B)
6114 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6115 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006116 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006117
Ville Syrjäläd288f652014-10-28 13:20:22 +02006118 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006119 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006120 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006121}
6122
Ville Syrjäläd288f652014-10-28 13:20:22 +02006123static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006124 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006125{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006126 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006127 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006128 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006129 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006130 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006131 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006132
Daniel Vetter09153002012-12-12 14:06:44 +01006133 mutex_lock(&dev_priv->dpio_lock);
6134
Ville Syrjäläd288f652014-10-28 13:20:22 +02006135 bestn = pipe_config->dpll.n;
6136 bestm1 = pipe_config->dpll.m1;
6137 bestm2 = pipe_config->dpll.m2;
6138 bestp1 = pipe_config->dpll.p1;
6139 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006140
Jesse Barnes89b667f2013-04-18 14:51:36 -07006141 /* See eDP HDMI DPIO driver vbios notes doc */
6142
6143 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006144 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006145 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006146
6147 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006148 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006149
6150 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006154
6155 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006156 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006157
6158 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006159 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6160 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6161 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006162 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006163
6164 /*
6165 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6166 * but we don't support that).
6167 * Note: don't use the DAC post divider as it seems unstable.
6168 */
6169 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006170 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006172 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006173 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006174
Jesse Barnes89b667f2013-04-18 14:51:36 -07006175 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006176 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006177 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6178 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006179 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006180 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006181 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006182 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006183 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006184
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006185 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006187 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006188 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 0x0df40000);
6190 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192 0x0df70000);
6193 } else { /* HDMI or VGA */
6194 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006195 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006196 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006197 0x0df70000);
6198 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006199 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006200 0x0df40000);
6201 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006202
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006203 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006204 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006205 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6206 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006207 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006210 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006211 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006212}
6213
Ville Syrjäläd288f652014-10-28 13:20:22 +02006214static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006215 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006216{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006217 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006218 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6219 DPLL_VCO_ENABLE;
6220 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006221 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006222
Ville Syrjäläd288f652014-10-28 13:20:22 +02006223 pipe_config->dpll_hw_state.dpll_md =
6224 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006225}
6226
Ville Syrjäläd288f652014-10-28 13:20:22 +02006227static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006228 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006229{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006230 struct drm_device *dev = crtc->base.dev;
6231 struct drm_i915_private *dev_priv = dev->dev_private;
6232 int pipe = crtc->pipe;
6233 int dpll_reg = DPLL(crtc->pipe);
6234 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306235 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006236 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306237 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306238 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006239
Ville Syrjäläd288f652014-10-28 13:20:22 +02006240 bestn = pipe_config->dpll.n;
6241 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6242 bestm1 = pipe_config->dpll.m1;
6243 bestm2 = pipe_config->dpll.m2 >> 22;
6244 bestp1 = pipe_config->dpll.p1;
6245 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306246 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306247 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306248 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006249
6250 /*
6251 * Enable Refclk and SSC
6252 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006253 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006254 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006255
6256 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006257
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006258 /* p1 and p2 divider */
6259 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6260 5 << DPIO_CHV_S1_DIV_SHIFT |
6261 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6262 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6263 1 << DPIO_CHV_K_DIV_SHIFT);
6264
6265 /* Feedback post-divider - m2 */
6266 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6267
6268 /* Feedback refclk divider - n and m1 */
6269 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6270 DPIO_CHV_M1_DIV_BY_2 |
6271 1 << DPIO_CHV_N_DIV_SHIFT);
6272
6273 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306274 if (bestm2_frac)
6275 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006276
6277 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306278 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6279 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6280 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6281 if (bestm2_frac)
6282 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6283 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006284
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306285 /* Program digital lock detect threshold */
6286 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6287 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6288 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6289 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6290 if (!bestm2_frac)
6291 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6292 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6293
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006294 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306295 if (vco == 5400000) {
6296 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6297 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6298 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6299 tribuf_calcntr = 0x9;
6300 } else if (vco <= 6200000) {
6301 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6302 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6303 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6304 tribuf_calcntr = 0x9;
6305 } else if (vco <= 6480000) {
6306 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6307 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6308 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6309 tribuf_calcntr = 0x8;
6310 } else {
6311 /* Not supported. Apply the same limits as in the max case */
6312 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6313 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6314 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6315 tribuf_calcntr = 0;
6316 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006317 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6318
Ville Syrjälä968040b2015-03-11 22:52:08 +02006319 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306320 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6321 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6322 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6323
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006324 /* AFC Recal */
6325 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6326 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6327 DPIO_AFC_RECAL);
6328
6329 mutex_unlock(&dev_priv->dpio_lock);
6330}
6331
Ville Syrjäläd288f652014-10-28 13:20:22 +02006332/**
6333 * vlv_force_pll_on - forcibly enable just the PLL
6334 * @dev_priv: i915 private structure
6335 * @pipe: pipe PLL to enable
6336 * @dpll: PLL configuration
6337 *
6338 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6339 * in cases where we need the PLL enabled even when @pipe is not going to
6340 * be enabled.
6341 */
6342void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6343 const struct dpll *dpll)
6344{
6345 struct intel_crtc *crtc =
6346 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006347 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006348 .pixel_multiplier = 1,
6349 .dpll = *dpll,
6350 };
6351
6352 if (IS_CHERRYVIEW(dev)) {
6353 chv_update_pll(crtc, &pipe_config);
6354 chv_prepare_pll(crtc, &pipe_config);
6355 chv_enable_pll(crtc, &pipe_config);
6356 } else {
6357 vlv_update_pll(crtc, &pipe_config);
6358 vlv_prepare_pll(crtc, &pipe_config);
6359 vlv_enable_pll(crtc, &pipe_config);
6360 }
6361}
6362
6363/**
6364 * vlv_force_pll_off - forcibly disable just the PLL
6365 * @dev_priv: i915 private structure
6366 * @pipe: pipe PLL to disable
6367 *
6368 * Disable the PLL for @pipe. To be used in cases where we need
6369 * the PLL enabled even when @pipe is not going to be enabled.
6370 */
6371void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6372{
6373 if (IS_CHERRYVIEW(dev))
6374 chv_disable_pll(to_i915(dev), pipe);
6375 else
6376 vlv_disable_pll(to_i915(dev), pipe);
6377}
6378
Daniel Vetterf47709a2013-03-28 10:42:02 +01006379static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006380 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006381 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006382 int num_connectors)
6383{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006384 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006385 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006386 u32 dpll;
6387 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006388 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006389
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006390 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306391
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006392 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6393 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006394
6395 dpll = DPLL_VGA_MODE_DIS;
6396
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006397 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006398 dpll |= DPLLB_MODE_LVDS;
6399 else
6400 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006401
Daniel Vetteref1b4602013-06-01 17:17:04 +02006402 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006403 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006404 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006405 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006406
6407 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006408 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006409
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006410 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006411 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006412
6413 /* compute bitmask from p1 value */
6414 if (IS_PINEVIEW(dev))
6415 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6416 else {
6417 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6418 if (IS_G4X(dev) && reduced_clock)
6419 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6420 }
6421 switch (clock->p2) {
6422 case 5:
6423 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6424 break;
6425 case 7:
6426 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6427 break;
6428 case 10:
6429 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6430 break;
6431 case 14:
6432 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6433 break;
6434 }
6435 if (INTEL_INFO(dev)->gen >= 4)
6436 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6437
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006438 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006439 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006440 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006441 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6442 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6443 else
6444 dpll |= PLL_REF_INPUT_DREFCLK;
6445
6446 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006447 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006448
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006449 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006450 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006451 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006452 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006453 }
6454}
6455
Daniel Vetterf47709a2013-03-28 10:42:02 +01006456static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006457 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006458 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006459 int num_connectors)
6460{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006461 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006463 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006464 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006465
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006466 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306467
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006468 dpll = DPLL_VGA_MODE_DIS;
6469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006471 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6472 } else {
6473 if (clock->p1 == 2)
6474 dpll |= PLL_P1_DIVIDE_BY_TWO;
6475 else
6476 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6477 if (clock->p2 == 4)
6478 dpll |= PLL_P2_DIVIDE_BY_4;
6479 }
6480
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006481 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006482 dpll |= DPLL_DVO_2X_MODE;
6483
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006484 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006485 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6486 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6487 else
6488 dpll |= PLL_REF_INPUT_DREFCLK;
6489
6490 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006491 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006492}
6493
Daniel Vetter8a654f32013-06-01 17:16:22 +02006494static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006495{
6496 struct drm_device *dev = intel_crtc->base.dev;
6497 struct drm_i915_private *dev_priv = dev->dev_private;
6498 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006499 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006500 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006501 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006502 uint32_t crtc_vtotal, crtc_vblank_end;
6503 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006504
6505 /* We need to be careful not to changed the adjusted mode, for otherwise
6506 * the hw state checker will get angry at the mismatch. */
6507 crtc_vtotal = adjusted_mode->crtc_vtotal;
6508 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006509
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006510 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006511 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006512 crtc_vtotal -= 1;
6513 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006515 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006516 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6517 else
6518 vsyncshift = adjusted_mode->crtc_hsync_start -
6519 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006520 if (vsyncshift < 0)
6521 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006522 }
6523
6524 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006525 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006526
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006527 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006528 (adjusted_mode->crtc_hdisplay - 1) |
6529 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006530 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006531 (adjusted_mode->crtc_hblank_start - 1) |
6532 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006533 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006534 (adjusted_mode->crtc_hsync_start - 1) |
6535 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6536
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006537 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006538 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006539 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006540 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006541 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006542 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006543 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006544 (adjusted_mode->crtc_vsync_start - 1) |
6545 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6546
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006547 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6548 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6549 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6550 * bits. */
6551 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6552 (pipe == PIPE_B || pipe == PIPE_C))
6553 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6554
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006555 /* pipesrc controls the size that is scaled from, which should
6556 * always be the user's requested size.
6557 */
6558 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006559 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6560 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006561}
6562
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006563static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006564 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006565{
6566 struct drm_device *dev = crtc->base.dev;
6567 struct drm_i915_private *dev_priv = dev->dev_private;
6568 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6569 uint32_t tmp;
6570
6571 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006572 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6573 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006574 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006575 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6576 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006577 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006578 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6579 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006580
6581 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006582 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6583 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006584 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006585 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6586 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006587 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006588 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6589 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006590
6591 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006592 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6593 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6594 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006595 }
6596
6597 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006598 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6599 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6600
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006601 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6602 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006603}
6604
Daniel Vetterf6a83282014-02-11 15:28:57 -08006605void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006606 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006607{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006608 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6609 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6610 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6611 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006612
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006613 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6614 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6615 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6616 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006617
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006618 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006619
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006620 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6621 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006622}
6623
Daniel Vetter84b046f2013-02-19 18:48:54 +01006624static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6625{
6626 struct drm_device *dev = intel_crtc->base.dev;
6627 struct drm_i915_private *dev_priv = dev->dev_private;
6628 uint32_t pipeconf;
6629
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006630 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006631
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006632 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6633 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6634 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006635
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006636 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006637 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006638
Daniel Vetterff9ce462013-04-24 14:57:17 +02006639 /* only g4x and later have fancy bpc/dither controls */
6640 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006641 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006642 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006643 pipeconf |= PIPECONF_DITHER_EN |
6644 PIPECONF_DITHER_TYPE_SP;
6645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006646 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006647 case 18:
6648 pipeconf |= PIPECONF_6BPC;
6649 break;
6650 case 24:
6651 pipeconf |= PIPECONF_8BPC;
6652 break;
6653 case 30:
6654 pipeconf |= PIPECONF_10BPC;
6655 break;
6656 default:
6657 /* Case prevented by intel_choose_pipe_bpp_dither. */
6658 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006659 }
6660 }
6661
6662 if (HAS_PIPE_CXSR(dev)) {
6663 if (intel_crtc->lowfreq_avail) {
6664 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6665 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6666 } else {
6667 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006668 }
6669 }
6670
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006671 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006672 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006673 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006674 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6675 else
6676 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6677 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006678 pipeconf |= PIPECONF_PROGRESSIVE;
6679
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006680 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006681 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006682
Daniel Vetter84b046f2013-02-19 18:48:54 +01006683 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6684 POSTING_READ(PIPECONF(intel_crtc->pipe));
6685}
6686
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006687static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6688 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006689{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006690 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006691 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006692 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006693 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006694 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006695 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006696 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006697 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006698
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006699 for_each_intel_encoder(dev, encoder) {
6700 if (encoder->new_crtc != crtc)
6701 continue;
6702
Chris Wilson5eddb702010-09-11 13:48:45 +01006703 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006704 case INTEL_OUTPUT_LVDS:
6705 is_lvds = true;
6706 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006707 case INTEL_OUTPUT_DSI:
6708 is_dsi = true;
6709 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006710 default:
6711 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006712 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006713
Eric Anholtc751ce42010-03-25 11:48:48 -07006714 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 }
6716
Jani Nikulaf2335332013-09-13 11:03:09 +03006717 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006718 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006719
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006720 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006721 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006722
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006723 /*
6724 * Returns a set of divisors for the desired target clock with
6725 * the given refclk, or FALSE. The returned values represent
6726 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6727 * 2) / p1 / p2.
6728 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006729 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006730 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006731 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006732 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006733 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006734 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6735 return -EINVAL;
6736 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006737
Jani Nikulaf2335332013-09-13 11:03:09 +03006738 if (is_lvds && dev_priv->lvds_downclock_avail) {
6739 /*
6740 * Ensure we match the reduced clock's P to the target
6741 * clock. If the clocks don't match, we can't switch
6742 * the display clock by using the FP0/FP1. In such case
6743 * we will disable the LVDS downclock feature.
6744 */
6745 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006746 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006747 dev_priv->lvds_downclock,
6748 refclk, &clock,
6749 &reduced_clock);
6750 }
6751 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006752 crtc_state->dpll.n = clock.n;
6753 crtc_state->dpll.m1 = clock.m1;
6754 crtc_state->dpll.m2 = clock.m2;
6755 crtc_state->dpll.p1 = clock.p1;
6756 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006757 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006758
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006759 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006760 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306761 has_reduced_clock ? &reduced_clock : NULL,
6762 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006763 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006764 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006765 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006766 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006767 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006768 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006769 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006770 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006771 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006772
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006773 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006774}
6775
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006776static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006777 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006778{
6779 struct drm_device *dev = crtc->base.dev;
6780 struct drm_i915_private *dev_priv = dev->dev_private;
6781 uint32_t tmp;
6782
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006783 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6784 return;
6785
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006786 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006787 if (!(tmp & PFIT_ENABLE))
6788 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006789
Daniel Vetter06922822013-07-11 13:35:40 +02006790 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006791 if (INTEL_INFO(dev)->gen < 4) {
6792 if (crtc->pipe != PIPE_B)
6793 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006794 } else {
6795 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6796 return;
6797 }
6798
Daniel Vetter06922822013-07-11 13:35:40 +02006799 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006800 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6801 if (INTEL_INFO(dev)->gen < 5)
6802 pipe_config->gmch_pfit.lvds_border_bits =
6803 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6804}
6805
Jesse Barnesacbec812013-09-20 11:29:32 -07006806static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006807 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006808{
6809 struct drm_device *dev = crtc->base.dev;
6810 struct drm_i915_private *dev_priv = dev->dev_private;
6811 int pipe = pipe_config->cpu_transcoder;
6812 intel_clock_t clock;
6813 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006814 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006815
Shobhit Kumarf573de52014-07-30 20:32:37 +05306816 /* In case of MIPI DPLL will not even be used */
6817 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6818 return;
6819
Jesse Barnesacbec812013-09-20 11:29:32 -07006820 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006821 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006822 mutex_unlock(&dev_priv->dpio_lock);
6823
6824 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6825 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6826 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6827 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6828 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6829
Ville Syrjäläf6466282013-10-14 14:50:31 +03006830 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006831
Ville Syrjäläf6466282013-10-14 14:50:31 +03006832 /* clock.dot is the fast clock */
6833 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006834}
6835
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006836static void
6837i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6838 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006839{
6840 struct drm_device *dev = crtc->base.dev;
6841 struct drm_i915_private *dev_priv = dev->dev_private;
6842 u32 val, base, offset;
6843 int pipe = crtc->pipe, plane = crtc->plane;
6844 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00006845 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006846 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006847 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006848
Damien Lespiau42a7b082015-02-05 19:35:13 +00006849 val = I915_READ(DSPCNTR(plane));
6850 if (!(val & DISPLAY_PLANE_ENABLE))
6851 return;
6852
Damien Lespiaud9806c92015-01-21 14:07:19 +00006853 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006854 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006855 DRM_DEBUG_KMS("failed to alloc fb\n");
6856 return;
6857 }
6858
Damien Lespiau1b842c82015-01-21 13:50:54 +00006859 fb = &intel_fb->base;
6860
Daniel Vetter18c52472015-02-10 17:16:09 +00006861 if (INTEL_INFO(dev)->gen >= 4) {
6862 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006863 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006864 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6865 }
6866 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006867
6868 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006869 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006870 fb->pixel_format = fourcc;
6871 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006872
6873 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006874 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006875 offset = I915_READ(DSPTILEOFF(plane));
6876 else
6877 offset = I915_READ(DSPLINOFF(plane));
6878 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6879 } else {
6880 base = I915_READ(DSPADDR(plane));
6881 }
6882 plane_config->base = base;
6883
6884 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006885 fb->width = ((val >> 16) & 0xfff) + 1;
6886 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006887
6888 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006889 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006890
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006891 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006892 fb->pixel_format,
6893 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006894
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006895 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006896
Damien Lespiau2844a922015-01-20 12:51:48 +00006897 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6898 pipe_name(pipe), plane, fb->width, fb->height,
6899 fb->bits_per_pixel, base, fb->pitches[0],
6900 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006901
Damien Lespiau2d140302015-02-05 17:22:18 +00006902 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006903}
6904
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006905static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006906 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006907{
6908 struct drm_device *dev = crtc->base.dev;
6909 struct drm_i915_private *dev_priv = dev->dev_private;
6910 int pipe = pipe_config->cpu_transcoder;
6911 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6912 intel_clock_t clock;
6913 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6914 int refclk = 100000;
6915
6916 mutex_lock(&dev_priv->dpio_lock);
6917 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6918 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6919 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6920 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6921 mutex_unlock(&dev_priv->dpio_lock);
6922
6923 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6924 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6925 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6926 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6927 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6928
6929 chv_clock(refclk, &clock);
6930
6931 /* clock.dot is the fast clock */
6932 pipe_config->port_clock = clock.dot / 5;
6933}
6934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006935static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006936 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006937{
6938 struct drm_device *dev = crtc->base.dev;
6939 struct drm_i915_private *dev_priv = dev->dev_private;
6940 uint32_t tmp;
6941
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006942 if (!intel_display_power_is_enabled(dev_priv,
6943 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006944 return false;
6945
Daniel Vettere143a212013-07-04 12:01:15 +02006946 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006947 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006948
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006949 tmp = I915_READ(PIPECONF(crtc->pipe));
6950 if (!(tmp & PIPECONF_ENABLE))
6951 return false;
6952
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006953 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6954 switch (tmp & PIPECONF_BPC_MASK) {
6955 case PIPECONF_6BPC:
6956 pipe_config->pipe_bpp = 18;
6957 break;
6958 case PIPECONF_8BPC:
6959 pipe_config->pipe_bpp = 24;
6960 break;
6961 case PIPECONF_10BPC:
6962 pipe_config->pipe_bpp = 30;
6963 break;
6964 default:
6965 break;
6966 }
6967 }
6968
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006969 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6970 pipe_config->limited_color_range = true;
6971
Ville Syrjälä282740f2013-09-04 18:30:03 +03006972 if (INTEL_INFO(dev)->gen < 4)
6973 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6974
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006975 intel_get_pipe_timings(crtc, pipe_config);
6976
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006977 i9xx_get_pfit_config(crtc, pipe_config);
6978
Daniel Vetter6c49f242013-06-06 12:45:25 +02006979 if (INTEL_INFO(dev)->gen >= 4) {
6980 tmp = I915_READ(DPLL_MD(crtc->pipe));
6981 pipe_config->pixel_multiplier =
6982 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6983 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006984 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006985 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6986 tmp = I915_READ(DPLL(crtc->pipe));
6987 pipe_config->pixel_multiplier =
6988 ((tmp & SDVO_MULTIPLIER_MASK)
6989 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6990 } else {
6991 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6992 * port and will be fixed up in the encoder->get_config
6993 * function. */
6994 pipe_config->pixel_multiplier = 1;
6995 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006996 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6997 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006998 /*
6999 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7000 * on 830. Filter it out here so that we don't
7001 * report errors due to that.
7002 */
7003 if (IS_I830(dev))
7004 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7005
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007006 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7007 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007008 } else {
7009 /* Mask out read-only status bits. */
7010 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7011 DPLL_PORTC_READY_MASK |
7012 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007013 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007014
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007015 if (IS_CHERRYVIEW(dev))
7016 chv_crtc_clock_get(crtc, pipe_config);
7017 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07007018 vlv_crtc_clock_get(crtc, pipe_config);
7019 else
7020 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007021
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007022 return true;
7023}
7024
Paulo Zanonidde86e22012-12-01 12:04:25 -02007025static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007026{
7027 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007028 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007029 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007030 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007031 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007032 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007033 bool has_ck505 = false;
7034 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007035
7036 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007037 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007038 switch (encoder->type) {
7039 case INTEL_OUTPUT_LVDS:
7040 has_panel = true;
7041 has_lvds = true;
7042 break;
7043 case INTEL_OUTPUT_EDP:
7044 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007045 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007046 has_cpu_edp = true;
7047 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007048 default:
7049 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007050 }
7051 }
7052
Keith Packard99eb6a02011-09-26 14:29:12 -07007053 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007054 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007055 can_ssc = has_ck505;
7056 } else {
7057 has_ck505 = false;
7058 can_ssc = true;
7059 }
7060
Imre Deak2de69052013-05-08 13:14:04 +03007061 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7062 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007063
7064 /* Ironlake: try to setup display ref clock before DPLL
7065 * enabling. This is only under driver's control after
7066 * PCH B stepping, previous chipset stepping should be
7067 * ignoring this setting.
7068 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007069 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007070
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007071 /* As we must carefully and slowly disable/enable each source in turn,
7072 * compute the final state we want first and check if we need to
7073 * make any changes at all.
7074 */
7075 final = val;
7076 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007077 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007078 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007079 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007080 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7081
7082 final &= ~DREF_SSC_SOURCE_MASK;
7083 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7084 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007085
Keith Packard199e5d72011-09-22 12:01:57 -07007086 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007087 final |= DREF_SSC_SOURCE_ENABLE;
7088
7089 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7090 final |= DREF_SSC1_ENABLE;
7091
7092 if (has_cpu_edp) {
7093 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7094 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7095 else
7096 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7097 } else
7098 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7099 } else {
7100 final |= DREF_SSC_SOURCE_DISABLE;
7101 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7102 }
7103
7104 if (final == val)
7105 return;
7106
7107 /* Always enable nonspread source */
7108 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7109
7110 if (has_ck505)
7111 val |= DREF_NONSPREAD_CK505_ENABLE;
7112 else
7113 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7114
7115 if (has_panel) {
7116 val &= ~DREF_SSC_SOURCE_MASK;
7117 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007118
Keith Packard199e5d72011-09-22 12:01:57 -07007119 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007120 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007121 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007122 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007123 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007124 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007125
7126 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007127 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007128 POSTING_READ(PCH_DREF_CONTROL);
7129 udelay(200);
7130
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007131 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007132
7133 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007134 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007135 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007136 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007137 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007138 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007139 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007140 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007141 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007142
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007143 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007144 POSTING_READ(PCH_DREF_CONTROL);
7145 udelay(200);
7146 } else {
7147 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7148
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007149 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007150
7151 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007152 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007153
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007154 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007155 POSTING_READ(PCH_DREF_CONTROL);
7156 udelay(200);
7157
7158 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007159 val &= ~DREF_SSC_SOURCE_MASK;
7160 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007161
7162 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007163 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007164
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007165 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007166 POSTING_READ(PCH_DREF_CONTROL);
7167 udelay(200);
7168 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007169
7170 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007171}
7172
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007173static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007174{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007175 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007176
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007177 tmp = I915_READ(SOUTH_CHICKEN2);
7178 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7179 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007180
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007181 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7182 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7183 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007184
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007185 tmp = I915_READ(SOUTH_CHICKEN2);
7186 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7187 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007188
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007189 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7190 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7191 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007192}
7193
7194/* WaMPhyProgramming:hsw */
7195static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7196{
7197 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007198
7199 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7200 tmp &= ~(0xFF << 24);
7201 tmp |= (0x12 << 24);
7202 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7203
Paulo Zanonidde86e22012-12-01 12:04:25 -02007204 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7205 tmp |= (1 << 11);
7206 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7207
7208 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7209 tmp |= (1 << 11);
7210 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7211
Paulo Zanonidde86e22012-12-01 12:04:25 -02007212 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7213 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7214 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7215
7216 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7217 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7218 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7219
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007220 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7221 tmp &= ~(7 << 13);
7222 tmp |= (5 << 13);
7223 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007224
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007225 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7226 tmp &= ~(7 << 13);
7227 tmp |= (5 << 13);
7228 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007229
7230 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7231 tmp &= ~0xFF;
7232 tmp |= 0x1C;
7233 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7234
7235 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7236 tmp &= ~0xFF;
7237 tmp |= 0x1C;
7238 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7239
7240 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7241 tmp &= ~(0xFF << 16);
7242 tmp |= (0x1C << 16);
7243 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7244
7245 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7246 tmp &= ~(0xFF << 16);
7247 tmp |= (0x1C << 16);
7248 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7249
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007250 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7251 tmp |= (1 << 27);
7252 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007253
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007254 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7255 tmp |= (1 << 27);
7256 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007257
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007258 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7259 tmp &= ~(0xF << 28);
7260 tmp |= (4 << 28);
7261 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007262
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007263 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7264 tmp &= ~(0xF << 28);
7265 tmp |= (4 << 28);
7266 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007267}
7268
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007269/* Implements 3 different sequences from BSpec chapter "Display iCLK
7270 * Programming" based on the parameters passed:
7271 * - Sequence to enable CLKOUT_DP
7272 * - Sequence to enable CLKOUT_DP without spread
7273 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7274 */
7275static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7276 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007277{
7278 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007279 uint32_t reg, tmp;
7280
7281 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7282 with_spread = true;
7283 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7284 with_fdi, "LP PCH doesn't have FDI\n"))
7285 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007286
7287 mutex_lock(&dev_priv->dpio_lock);
7288
7289 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7290 tmp &= ~SBI_SSCCTL_DISABLE;
7291 tmp |= SBI_SSCCTL_PATHALT;
7292 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7293
7294 udelay(24);
7295
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007296 if (with_spread) {
7297 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7298 tmp &= ~SBI_SSCCTL_PATHALT;
7299 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007300
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007301 if (with_fdi) {
7302 lpt_reset_fdi_mphy(dev_priv);
7303 lpt_program_fdi_mphy(dev_priv);
7304 }
7305 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007306
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007307 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7308 SBI_GEN0 : SBI_DBUFF0;
7309 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7310 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7311 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007312
7313 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007314}
7315
Paulo Zanoni47701c32013-07-23 11:19:25 -03007316/* Sequence to disable CLKOUT_DP */
7317static void lpt_disable_clkout_dp(struct drm_device *dev)
7318{
7319 struct drm_i915_private *dev_priv = dev->dev_private;
7320 uint32_t reg, tmp;
7321
7322 mutex_lock(&dev_priv->dpio_lock);
7323
7324 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7325 SBI_GEN0 : SBI_DBUFF0;
7326 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7327 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7328 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7329
7330 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7331 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7332 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7333 tmp |= SBI_SSCCTL_PATHALT;
7334 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7335 udelay(32);
7336 }
7337 tmp |= SBI_SSCCTL_DISABLE;
7338 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7339 }
7340
7341 mutex_unlock(&dev_priv->dpio_lock);
7342}
7343
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007344static void lpt_init_pch_refclk(struct drm_device *dev)
7345{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007346 struct intel_encoder *encoder;
7347 bool has_vga = false;
7348
Damien Lespiaub2784e12014-08-05 11:29:37 +01007349 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007350 switch (encoder->type) {
7351 case INTEL_OUTPUT_ANALOG:
7352 has_vga = true;
7353 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007354 default:
7355 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007356 }
7357 }
7358
Paulo Zanoni47701c32013-07-23 11:19:25 -03007359 if (has_vga)
7360 lpt_enable_clkout_dp(dev, true, true);
7361 else
7362 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007363}
7364
Paulo Zanonidde86e22012-12-01 12:04:25 -02007365/*
7366 * Initialize reference clocks when the driver loads
7367 */
7368void intel_init_pch_refclk(struct drm_device *dev)
7369{
7370 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7371 ironlake_init_pch_refclk(dev);
7372 else if (HAS_PCH_LPT(dev))
7373 lpt_init_pch_refclk(dev);
7374}
7375
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007376static int ironlake_get_refclk(struct drm_crtc *crtc)
7377{
7378 struct drm_device *dev = crtc->dev;
7379 struct drm_i915_private *dev_priv = dev->dev_private;
7380 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007381 int num_connectors = 0;
7382 bool is_lvds = false;
7383
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007384 for_each_intel_encoder(dev, encoder) {
7385 if (encoder->new_crtc != to_intel_crtc(crtc))
7386 continue;
7387
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007388 switch (encoder->type) {
7389 case INTEL_OUTPUT_LVDS:
7390 is_lvds = true;
7391 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007392 default:
7393 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007394 }
7395 num_connectors++;
7396 }
7397
7398 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007399 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007400 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007401 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007402 }
7403
7404 return 120000;
7405}
7406
Daniel Vetter6ff93602013-04-19 11:24:36 +02007407static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007408{
7409 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7411 int pipe = intel_crtc->pipe;
7412 uint32_t val;
7413
Daniel Vetter78114072013-06-13 00:54:57 +02007414 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007416 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007417 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007418 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007419 break;
7420 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007421 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007422 break;
7423 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007424 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007425 break;
7426 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007427 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007428 break;
7429 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007430 /* Case prevented by intel_choose_pipe_bpp_dither. */
7431 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007432 }
7433
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007434 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007435 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007437 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007438 val |= PIPECONF_INTERLACED_ILK;
7439 else
7440 val |= PIPECONF_PROGRESSIVE;
7441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007442 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007443 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007444
Paulo Zanonic8203562012-09-12 10:06:29 -03007445 I915_WRITE(PIPECONF(pipe), val);
7446 POSTING_READ(PIPECONF(pipe));
7447}
7448
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007449/*
7450 * Set up the pipe CSC unit.
7451 *
7452 * Currently only full range RGB to limited range RGB conversion
7453 * is supported, but eventually this should handle various
7454 * RGB<->YCbCr scenarios as well.
7455 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007456static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007457{
7458 struct drm_device *dev = crtc->dev;
7459 struct drm_i915_private *dev_priv = dev->dev_private;
7460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7461 int pipe = intel_crtc->pipe;
7462 uint16_t coeff = 0x7800; /* 1.0 */
7463
7464 /*
7465 * TODO: Check what kind of values actually come out of the pipe
7466 * with these coeff/postoff values and adjust to get the best
7467 * accuracy. Perhaps we even need to take the bpc value into
7468 * consideration.
7469 */
7470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007471 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007472 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7473
7474 /*
7475 * GY/GU and RY/RU should be the other way around according
7476 * to BSpec, but reality doesn't agree. Just set them up in
7477 * a way that results in the correct picture.
7478 */
7479 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7480 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7481
7482 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7483 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7484
7485 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7486 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7487
7488 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7489 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7490 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7491
7492 if (INTEL_INFO(dev)->gen > 6) {
7493 uint16_t postoff = 0;
7494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007495 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007496 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007497
7498 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7499 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7500 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7501
7502 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7503 } else {
7504 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007506 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007507 mode |= CSC_BLACK_SCREEN_OFFSET;
7508
7509 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7510 }
7511}
7512
Daniel Vetter6ff93602013-04-19 11:24:36 +02007513static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007514{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007515 struct drm_device *dev = crtc->dev;
7516 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007518 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007519 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007520 uint32_t val;
7521
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007522 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007524 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007525 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007527 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007528 val |= PIPECONF_INTERLACED_ILK;
7529 else
7530 val |= PIPECONF_PROGRESSIVE;
7531
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007532 I915_WRITE(PIPECONF(cpu_transcoder), val);
7533 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007534
7535 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7536 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007537
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307538 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007539 val = 0;
7540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007541 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007542 case 18:
7543 val |= PIPEMISC_DITHER_6_BPC;
7544 break;
7545 case 24:
7546 val |= PIPEMISC_DITHER_8_BPC;
7547 break;
7548 case 30:
7549 val |= PIPEMISC_DITHER_10_BPC;
7550 break;
7551 case 36:
7552 val |= PIPEMISC_DITHER_12_BPC;
7553 break;
7554 default:
7555 /* Case prevented by pipe_config_set_bpp. */
7556 BUG();
7557 }
7558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007559 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007560 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7561
7562 I915_WRITE(PIPEMISC(pipe), val);
7563 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007564}
7565
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007566static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007568 intel_clock_t *clock,
7569 bool *has_reduced_clock,
7570 intel_clock_t *reduced_clock)
7571{
7572 struct drm_device *dev = crtc->dev;
7573 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007575 int refclk;
7576 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007577 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007578
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007579 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007580
7581 refclk = ironlake_get_refclk(crtc);
7582
7583 /*
7584 * Returns a set of divisors for the desired target clock with the given
7585 * refclk, or FALSE. The returned values represent the clock equation:
7586 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7587 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007588 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007589 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007590 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007591 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007592 if (!ret)
7593 return false;
7594
7595 if (is_lvds && dev_priv->lvds_downclock_avail) {
7596 /*
7597 * Ensure we match the reduced clock's P to the target clock.
7598 * If the clocks don't match, we can't switch the display clock
7599 * by using the FP0/FP1. In such case we will disable the LVDS
7600 * downclock feature.
7601 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007602 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007603 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007604 dev_priv->lvds_downclock,
7605 refclk, clock,
7606 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007607 }
7608
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007609 return true;
7610}
7611
Paulo Zanonid4b19312012-11-29 11:29:32 -02007612int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7613{
7614 /*
7615 * Account for spread spectrum to avoid
7616 * oversubscribing the link. Max center spread
7617 * is 2.5%; use 5% for safety's sake.
7618 */
7619 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007620 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007621}
7622
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007623static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007624{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007625 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007626}
7627
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007628static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007629 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007630 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007631 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007632{
7633 struct drm_crtc *crtc = &intel_crtc->base;
7634 struct drm_device *dev = crtc->dev;
7635 struct drm_i915_private *dev_priv = dev->dev_private;
7636 struct intel_encoder *intel_encoder;
7637 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007638 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007639 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007640
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007641 for_each_intel_encoder(dev, intel_encoder) {
7642 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7643 continue;
7644
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007645 switch (intel_encoder->type) {
7646 case INTEL_OUTPUT_LVDS:
7647 is_lvds = true;
7648 break;
7649 case INTEL_OUTPUT_SDVO:
7650 case INTEL_OUTPUT_HDMI:
7651 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007652 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007653 default:
7654 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007655 }
7656
7657 num_connectors++;
7658 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007659
Chris Wilsonc1858122010-12-03 21:35:48 +00007660 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007661 factor = 21;
7662 if (is_lvds) {
7663 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007664 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007665 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007666 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007667 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007668 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007669
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007670 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007671 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007672
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007673 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7674 *fp2 |= FP_CB_TUNE;
7675
Chris Wilson5eddb702010-09-11 13:48:45 +01007676 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007677
Eric Anholta07d6782011-03-30 13:01:08 -07007678 if (is_lvds)
7679 dpll |= DPLLB_MODE_LVDS;
7680 else
7681 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007682
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007683 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007684 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007685
7686 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007687 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007688 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007689 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007690
Eric Anholta07d6782011-03-30 13:01:08 -07007691 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007692 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007693 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007694 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007695
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007697 case 5:
7698 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7699 break;
7700 case 7:
7701 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7702 break;
7703 case 10:
7704 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7705 break;
7706 case 14:
7707 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7708 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007709 }
7710
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007711 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007712 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007713 else
7714 dpll |= PLL_REF_INPUT_DREFCLK;
7715
Daniel Vetter959e16d2013-06-05 13:34:21 +02007716 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007717}
7718
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007719static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7720 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007721{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007722 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007723 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007724 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007725 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007726 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007727 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007728
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007729 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007730
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007731 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7732 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7733
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007734 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007735 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007736 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007737 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7738 return -EINVAL;
7739 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007740 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007741 if (!crtc_state->clock_set) {
7742 crtc_state->dpll.n = clock.n;
7743 crtc_state->dpll.m1 = clock.m1;
7744 crtc_state->dpll.m2 = clock.m2;
7745 crtc_state->dpll.p1 = clock.p1;
7746 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007747 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007748
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007749 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007750 if (crtc_state->has_pch_encoder) {
7751 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007752 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007753 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007754
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007755 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007756 &fp, &reduced_clock,
7757 has_reduced_clock ? &fp2 : NULL);
7758
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007759 crtc_state->dpll_hw_state.dpll = dpll;
7760 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007761 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007762 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007763 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007764 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007766 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007767 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007768 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007769 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007770 return -EINVAL;
7771 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007772 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007773
Jani Nikulad330a952014-01-21 11:24:25 +02007774 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007775 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007776 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007777 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007778
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007779 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007780}
7781
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007782static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7783 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007784{
7785 struct drm_device *dev = crtc->base.dev;
7786 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007787 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007788
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007789 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7790 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7791 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7792 & ~TU_SIZE_MASK;
7793 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7794 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7795 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7796}
7797
7798static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7799 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007800 struct intel_link_m_n *m_n,
7801 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007802{
7803 struct drm_device *dev = crtc->base.dev;
7804 struct drm_i915_private *dev_priv = dev->dev_private;
7805 enum pipe pipe = crtc->pipe;
7806
7807 if (INTEL_INFO(dev)->gen >= 5) {
7808 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7809 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7810 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7811 & ~TU_SIZE_MASK;
7812 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7813 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7814 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007815 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7816 * gen < 8) and if DRRS is supported (to make sure the
7817 * registers are not unnecessarily read).
7818 */
7819 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007820 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007821 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7822 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7823 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7824 & ~TU_SIZE_MASK;
7825 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7826 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7827 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7828 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007829 } else {
7830 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7831 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7832 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7833 & ~TU_SIZE_MASK;
7834 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7835 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7836 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7837 }
7838}
7839
7840void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007841 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007842{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007843 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007844 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7845 else
7846 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007847 &pipe_config->dp_m_n,
7848 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007849}
7850
Daniel Vetter72419202013-04-04 13:28:53 +02007851static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007852 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007853{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007854 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007855 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007856}
7857
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007858static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007859 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007860{
7861 struct drm_device *dev = crtc->base.dev;
7862 struct drm_i915_private *dev_priv = dev->dev_private;
7863 uint32_t tmp;
7864
7865 tmp = I915_READ(PS_CTL(crtc->pipe));
7866
7867 if (tmp & PS_ENABLE) {
7868 pipe_config->pch_pfit.enabled = true;
7869 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7870 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7871 }
7872}
7873
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007874static void
7875skylake_get_initial_plane_config(struct intel_crtc *crtc,
7876 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007877{
7878 struct drm_device *dev = crtc->base.dev;
7879 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007880 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007881 int pipe = crtc->pipe;
7882 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007883 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007884 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007885 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007886
Damien Lespiaud9806c92015-01-21 14:07:19 +00007887 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007888 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007889 DRM_DEBUG_KMS("failed to alloc fb\n");
7890 return;
7891 }
7892
Damien Lespiau1b842c82015-01-21 13:50:54 +00007893 fb = &intel_fb->base;
7894
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007895 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007896 if (!(val & PLANE_CTL_ENABLE))
7897 goto error;
7898
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007899 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7900 fourcc = skl_format_to_fourcc(pixel_format,
7901 val & PLANE_CTL_ORDER_RGBX,
7902 val & PLANE_CTL_ALPHA_MASK);
7903 fb->pixel_format = fourcc;
7904 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7905
Damien Lespiau40f46282015-02-27 11:15:21 +00007906 tiling = val & PLANE_CTL_TILED_MASK;
7907 switch (tiling) {
7908 case PLANE_CTL_TILED_LINEAR:
7909 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7910 break;
7911 case PLANE_CTL_TILED_X:
7912 plane_config->tiling = I915_TILING_X;
7913 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7914 break;
7915 case PLANE_CTL_TILED_Y:
7916 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7917 break;
7918 case PLANE_CTL_TILED_YF:
7919 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7920 break;
7921 default:
7922 MISSING_CASE(tiling);
7923 goto error;
7924 }
7925
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007926 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7927 plane_config->base = base;
7928
7929 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7930
7931 val = I915_READ(PLANE_SIZE(pipe, 0));
7932 fb->height = ((val >> 16) & 0xfff) + 1;
7933 fb->width = ((val >> 0) & 0x1fff) + 1;
7934
7935 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007936 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7937 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007938 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7939
7940 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007941 fb->pixel_format,
7942 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007943
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007944 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007945
7946 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7947 pipe_name(pipe), fb->width, fb->height,
7948 fb->bits_per_pixel, base, fb->pitches[0],
7949 plane_config->size);
7950
Damien Lespiau2d140302015-02-05 17:22:18 +00007951 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007952 return;
7953
7954error:
7955 kfree(fb);
7956}
7957
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007958static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007959 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 uint32_t tmp;
7964
7965 tmp = I915_READ(PF_CTL(crtc->pipe));
7966
7967 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007968 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007969 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7970 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007971
7972 /* We currently do not free assignements of panel fitters on
7973 * ivb/hsw (since we don't use the higher upscaling modes which
7974 * differentiates them) so just WARN about this case for now. */
7975 if (IS_GEN7(dev)) {
7976 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7977 PF_PIPE_SEL_IVB(crtc->pipe));
7978 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007979 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007980}
7981
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007982static void
7983ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7984 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007985{
7986 struct drm_device *dev = crtc->base.dev;
7987 struct drm_i915_private *dev_priv = dev->dev_private;
7988 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007989 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007990 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007991 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007992 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007993 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007994
Damien Lespiau42a7b082015-02-05 19:35:13 +00007995 val = I915_READ(DSPCNTR(pipe));
7996 if (!(val & DISPLAY_PLANE_ENABLE))
7997 return;
7998
Damien Lespiaud9806c92015-01-21 14:07:19 +00007999 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008000 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008001 DRM_DEBUG_KMS("failed to alloc fb\n");
8002 return;
8003 }
8004
Damien Lespiau1b842c82015-01-21 13:50:54 +00008005 fb = &intel_fb->base;
8006
Daniel Vetter18c52472015-02-10 17:16:09 +00008007 if (INTEL_INFO(dev)->gen >= 4) {
8008 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008009 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008010 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8011 }
8012 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008013
8014 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008015 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008016 fb->pixel_format = fourcc;
8017 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008018
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008019 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008020 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008021 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008022 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008023 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008024 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008025 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008026 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008027 }
8028 plane_config->base = base;
8029
8030 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008031 fb->width = ((val >> 16) & 0xfff) + 1;
8032 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008033
8034 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008035 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008036
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008037 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008038 fb->pixel_format,
8039 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008040
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008041 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008042
Damien Lespiau2844a922015-01-20 12:51:48 +00008043 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8044 pipe_name(pipe), fb->width, fb->height,
8045 fb->bits_per_pixel, base, fb->pitches[0],
8046 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008047
Damien Lespiau2d140302015-02-05 17:22:18 +00008048 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008049}
8050
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008051static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008052 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008053{
8054 struct drm_device *dev = crtc->base.dev;
8055 struct drm_i915_private *dev_priv = dev->dev_private;
8056 uint32_t tmp;
8057
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008058 if (!intel_display_power_is_enabled(dev_priv,
8059 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008060 return false;
8061
Daniel Vettere143a212013-07-04 12:01:15 +02008062 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008063 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008064
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008065 tmp = I915_READ(PIPECONF(crtc->pipe));
8066 if (!(tmp & PIPECONF_ENABLE))
8067 return false;
8068
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008069 switch (tmp & PIPECONF_BPC_MASK) {
8070 case PIPECONF_6BPC:
8071 pipe_config->pipe_bpp = 18;
8072 break;
8073 case PIPECONF_8BPC:
8074 pipe_config->pipe_bpp = 24;
8075 break;
8076 case PIPECONF_10BPC:
8077 pipe_config->pipe_bpp = 30;
8078 break;
8079 case PIPECONF_12BPC:
8080 pipe_config->pipe_bpp = 36;
8081 break;
8082 default:
8083 break;
8084 }
8085
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008086 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8087 pipe_config->limited_color_range = true;
8088
Daniel Vetterab9412b2013-05-03 11:49:46 +02008089 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008090 struct intel_shared_dpll *pll;
8091
Daniel Vetter88adfff2013-03-28 10:42:01 +01008092 pipe_config->has_pch_encoder = true;
8093
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008094 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8095 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8096 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008097
8098 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008099
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008100 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008101 pipe_config->shared_dpll =
8102 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008103 } else {
8104 tmp = I915_READ(PCH_DPLL_SEL);
8105 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8107 else
8108 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8109 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008110
8111 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8112
8113 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8114 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008115
8116 tmp = pipe_config->dpll_hw_state.dpll;
8117 pipe_config->pixel_multiplier =
8118 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8119 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008120
8121 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008122 } else {
8123 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008124 }
8125
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008126 intel_get_pipe_timings(crtc, pipe_config);
8127
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008128 ironlake_get_pfit_config(crtc, pipe_config);
8129
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008130 return true;
8131}
8132
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008133static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8134{
8135 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008136 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008137
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008138 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008139 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008140 pipe_name(crtc->pipe));
8141
Rob Clarke2c719b2014-12-15 13:56:32 -05008142 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8143 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8144 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8145 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8146 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8147 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008148 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008149 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008150 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008151 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008152 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008153 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008154 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008155 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008156 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008157
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008158 /*
8159 * In theory we can still leave IRQs enabled, as long as only the HPD
8160 * interrupts remain enabled. We used to check for that, but since it's
8161 * gen-specific and since we only disable LCPLL after we fully disable
8162 * the interrupts, the check below should be enough.
8163 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008164 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008165}
8166
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008167static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8168{
8169 struct drm_device *dev = dev_priv->dev;
8170
8171 if (IS_HASWELL(dev))
8172 return I915_READ(D_COMP_HSW);
8173 else
8174 return I915_READ(D_COMP_BDW);
8175}
8176
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008177static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8178{
8179 struct drm_device *dev = dev_priv->dev;
8180
8181 if (IS_HASWELL(dev)) {
8182 mutex_lock(&dev_priv->rps.hw_lock);
8183 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8184 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008185 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008186 mutex_unlock(&dev_priv->rps.hw_lock);
8187 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008188 I915_WRITE(D_COMP_BDW, val);
8189 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008190 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008191}
8192
8193/*
8194 * This function implements pieces of two sequences from BSpec:
8195 * - Sequence for display software to disable LCPLL
8196 * - Sequence for display software to allow package C8+
8197 * The steps implemented here are just the steps that actually touch the LCPLL
8198 * register. Callers should take care of disabling all the display engine
8199 * functions, doing the mode unset, fixing interrupts, etc.
8200 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008201static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8202 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008203{
8204 uint32_t val;
8205
8206 assert_can_disable_lcpll(dev_priv);
8207
8208 val = I915_READ(LCPLL_CTL);
8209
8210 if (switch_to_fclk) {
8211 val |= LCPLL_CD_SOURCE_FCLK;
8212 I915_WRITE(LCPLL_CTL, val);
8213
8214 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8215 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8216 DRM_ERROR("Switching to FCLK failed\n");
8217
8218 val = I915_READ(LCPLL_CTL);
8219 }
8220
8221 val |= LCPLL_PLL_DISABLE;
8222 I915_WRITE(LCPLL_CTL, val);
8223 POSTING_READ(LCPLL_CTL);
8224
8225 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8226 DRM_ERROR("LCPLL still locked\n");
8227
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008228 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008229 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008230 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008231 ndelay(100);
8232
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008233 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8234 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008235 DRM_ERROR("D_COMP RCOMP still in progress\n");
8236
8237 if (allow_power_down) {
8238 val = I915_READ(LCPLL_CTL);
8239 val |= LCPLL_POWER_DOWN_ALLOW;
8240 I915_WRITE(LCPLL_CTL, val);
8241 POSTING_READ(LCPLL_CTL);
8242 }
8243}
8244
8245/*
8246 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8247 * source.
8248 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008249static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008250{
8251 uint32_t val;
8252
8253 val = I915_READ(LCPLL_CTL);
8254
8255 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8256 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8257 return;
8258
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008259 /*
8260 * Make sure we're not on PC8 state before disabling PC8, otherwise
8261 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008262 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008263 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008264
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008265 if (val & LCPLL_POWER_DOWN_ALLOW) {
8266 val &= ~LCPLL_POWER_DOWN_ALLOW;
8267 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008268 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008269 }
8270
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008271 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008272 val |= D_COMP_COMP_FORCE;
8273 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008274 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008275
8276 val = I915_READ(LCPLL_CTL);
8277 val &= ~LCPLL_PLL_DISABLE;
8278 I915_WRITE(LCPLL_CTL, val);
8279
8280 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8281 DRM_ERROR("LCPLL not locked yet\n");
8282
8283 if (val & LCPLL_CD_SOURCE_FCLK) {
8284 val = I915_READ(LCPLL_CTL);
8285 val &= ~LCPLL_CD_SOURCE_FCLK;
8286 I915_WRITE(LCPLL_CTL, val);
8287
8288 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8289 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8290 DRM_ERROR("Switching back to LCPLL failed\n");
8291 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008292
Mika Kuoppala59bad942015-01-16 11:34:40 +02008293 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008294}
8295
Paulo Zanoni765dab672014-03-07 20:08:18 -03008296/*
8297 * Package states C8 and deeper are really deep PC states that can only be
8298 * reached when all the devices on the system allow it, so even if the graphics
8299 * device allows PC8+, it doesn't mean the system will actually get to these
8300 * states. Our driver only allows PC8+ when going into runtime PM.
8301 *
8302 * The requirements for PC8+ are that all the outputs are disabled, the power
8303 * well is disabled and most interrupts are disabled, and these are also
8304 * requirements for runtime PM. When these conditions are met, we manually do
8305 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8306 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8307 * hang the machine.
8308 *
8309 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8310 * the state of some registers, so when we come back from PC8+ we need to
8311 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8312 * need to take care of the registers kept by RC6. Notice that this happens even
8313 * if we don't put the device in PCI D3 state (which is what currently happens
8314 * because of the runtime PM support).
8315 *
8316 * For more, read "Display Sequences for Package C8" on the hardware
8317 * documentation.
8318 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008319void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008320{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008321 struct drm_device *dev = dev_priv->dev;
8322 uint32_t val;
8323
Paulo Zanonic67a4702013-08-19 13:18:09 -03008324 DRM_DEBUG_KMS("Enabling package C8+\n");
8325
Paulo Zanonic67a4702013-08-19 13:18:09 -03008326 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8327 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8328 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8329 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8330 }
8331
8332 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008333 hsw_disable_lcpll(dev_priv, true, true);
8334}
8335
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008336void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008337{
8338 struct drm_device *dev = dev_priv->dev;
8339 uint32_t val;
8340
Paulo Zanonic67a4702013-08-19 13:18:09 -03008341 DRM_DEBUG_KMS("Disabling package C8+\n");
8342
8343 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008344 lpt_init_pch_refclk(dev);
8345
8346 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8347 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8348 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8349 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8350 }
8351
8352 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008353}
8354
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008355static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8356 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008357{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008358 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008359 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008360
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008361 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008362
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008363 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008364}
8365
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008366static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8367 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008368 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008369{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008370 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008371
8372 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8373 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8374
8375 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008376 case SKL_DPLL0:
8377 /*
8378 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8379 * of the shared DPLL framework and thus needs to be read out
8380 * separately
8381 */
8382 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8383 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8384 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008385 case SKL_DPLL1:
8386 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8387 break;
8388 case SKL_DPLL2:
8389 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8390 break;
8391 case SKL_DPLL3:
8392 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8393 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008394 }
8395}
8396
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008397static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8398 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008399 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008400{
8401 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8402
8403 switch (pipe_config->ddi_pll_sel) {
8404 case PORT_CLK_SEL_WRPLL1:
8405 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8406 break;
8407 case PORT_CLK_SEL_WRPLL2:
8408 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8409 break;
8410 }
8411}
8412
Daniel Vetter26804af2014-06-25 22:01:55 +03008413static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008414 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008415{
8416 struct drm_device *dev = crtc->base.dev;
8417 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008418 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008419 enum port port;
8420 uint32_t tmp;
8421
8422 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8423
8424 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8425
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008426 if (IS_SKYLAKE(dev))
8427 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8428 else
8429 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008430
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008431 if (pipe_config->shared_dpll >= 0) {
8432 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8433
8434 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8435 &pipe_config->dpll_hw_state));
8436 }
8437
Daniel Vetter26804af2014-06-25 22:01:55 +03008438 /*
8439 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8440 * DDI E. So just check whether this pipe is wired to DDI E and whether
8441 * the PCH transcoder is on.
8442 */
Damien Lespiauca370452013-12-03 13:56:24 +00008443 if (INTEL_INFO(dev)->gen < 9 &&
8444 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008445 pipe_config->has_pch_encoder = true;
8446
8447 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8448 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8449 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8450
8451 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8452 }
8453}
8454
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008455static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008456 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008457{
8458 struct drm_device *dev = crtc->base.dev;
8459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008460 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008461 uint32_t tmp;
8462
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008463 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008464 POWER_DOMAIN_PIPE(crtc->pipe)))
8465 return false;
8466
Daniel Vettere143a212013-07-04 12:01:15 +02008467 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008468 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8469
Daniel Vettereccb1402013-05-22 00:50:22 +02008470 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8471 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8472 enum pipe trans_edp_pipe;
8473 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8474 default:
8475 WARN(1, "unknown pipe linked to edp transcoder\n");
8476 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8477 case TRANS_DDI_EDP_INPUT_A_ON:
8478 trans_edp_pipe = PIPE_A;
8479 break;
8480 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8481 trans_edp_pipe = PIPE_B;
8482 break;
8483 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8484 trans_edp_pipe = PIPE_C;
8485 break;
8486 }
8487
8488 if (trans_edp_pipe == crtc->pipe)
8489 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8490 }
8491
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008492 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008493 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008494 return false;
8495
Daniel Vettereccb1402013-05-22 00:50:22 +02008496 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008497 if (!(tmp & PIPECONF_ENABLE))
8498 return false;
8499
Daniel Vetter26804af2014-06-25 22:01:55 +03008500 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008501
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008502 intel_get_pipe_timings(crtc, pipe_config);
8503
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008504 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008505 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8506 if (IS_SKYLAKE(dev))
8507 skylake_get_pfit_config(crtc, pipe_config);
8508 else
8509 ironlake_get_pfit_config(crtc, pipe_config);
8510 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008511
Jesse Barnese59150d2014-01-07 13:30:45 -08008512 if (IS_HASWELL(dev))
8513 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8514 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008515
Clint Taylorebb69c92014-09-30 10:30:22 -07008516 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8517 pipe_config->pixel_multiplier =
8518 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8519 } else {
8520 pipe_config->pixel_multiplier = 1;
8521 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008522
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008523 return true;
8524}
8525
Chris Wilson560b85b2010-08-07 11:01:38 +01008526static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8527{
8528 struct drm_device *dev = crtc->dev;
8529 struct drm_i915_private *dev_priv = dev->dev_private;
8530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008531 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008532
Ville Syrjälädc41c152014-08-13 11:57:05 +03008533 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008534 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8535 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008536 unsigned int stride = roundup_pow_of_two(width) * 4;
8537
8538 switch (stride) {
8539 default:
8540 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8541 width, stride);
8542 stride = 256;
8543 /* fallthrough */
8544 case 256:
8545 case 512:
8546 case 1024:
8547 case 2048:
8548 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008549 }
8550
Ville Syrjälädc41c152014-08-13 11:57:05 +03008551 cntl |= CURSOR_ENABLE |
8552 CURSOR_GAMMA_ENABLE |
8553 CURSOR_FORMAT_ARGB |
8554 CURSOR_STRIDE(stride);
8555
8556 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008557 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008558
Ville Syrjälädc41c152014-08-13 11:57:05 +03008559 if (intel_crtc->cursor_cntl != 0 &&
8560 (intel_crtc->cursor_base != base ||
8561 intel_crtc->cursor_size != size ||
8562 intel_crtc->cursor_cntl != cntl)) {
8563 /* On these chipsets we can only modify the base/size/stride
8564 * whilst the cursor is disabled.
8565 */
8566 I915_WRITE(_CURACNTR, 0);
8567 POSTING_READ(_CURACNTR);
8568 intel_crtc->cursor_cntl = 0;
8569 }
8570
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008571 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008572 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008573 intel_crtc->cursor_base = base;
8574 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008575
8576 if (intel_crtc->cursor_size != size) {
8577 I915_WRITE(CURSIZE, size);
8578 intel_crtc->cursor_size = size;
8579 }
8580
Chris Wilson4b0e3332014-05-30 16:35:26 +03008581 if (intel_crtc->cursor_cntl != cntl) {
8582 I915_WRITE(_CURACNTR, cntl);
8583 POSTING_READ(_CURACNTR);
8584 intel_crtc->cursor_cntl = cntl;
8585 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008586}
8587
8588static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8589{
8590 struct drm_device *dev = crtc->dev;
8591 struct drm_i915_private *dev_priv = dev->dev_private;
8592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8593 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008594 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008595
Chris Wilson4b0e3332014-05-30 16:35:26 +03008596 cntl = 0;
8597 if (base) {
8598 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008599 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308600 case 64:
8601 cntl |= CURSOR_MODE_64_ARGB_AX;
8602 break;
8603 case 128:
8604 cntl |= CURSOR_MODE_128_ARGB_AX;
8605 break;
8606 case 256:
8607 cntl |= CURSOR_MODE_256_ARGB_AX;
8608 break;
8609 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008610 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308611 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008612 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008613 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008614
8615 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8616 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008617 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008618
Matt Roper8e7d6882015-01-21 16:35:41 -08008619 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008620 cntl |= CURSOR_ROTATE_180;
8621
Chris Wilson4b0e3332014-05-30 16:35:26 +03008622 if (intel_crtc->cursor_cntl != cntl) {
8623 I915_WRITE(CURCNTR(pipe), cntl);
8624 POSTING_READ(CURCNTR(pipe));
8625 intel_crtc->cursor_cntl = cntl;
8626 }
8627
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008628 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008629 I915_WRITE(CURBASE(pipe), base);
8630 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008631
8632 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008633}
8634
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008635/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008636static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8637 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008638{
8639 struct drm_device *dev = crtc->dev;
8640 struct drm_i915_private *dev_priv = dev->dev_private;
8641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8642 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008643 int x = crtc->cursor_x;
8644 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008645 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008646
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008647 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008648 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008649
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008651 base = 0;
8652
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008653 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008654 base = 0;
8655
8656 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008657 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008658 base = 0;
8659
8660 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8661 x = -x;
8662 }
8663 pos |= x << CURSOR_X_SHIFT;
8664
8665 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008666 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008667 base = 0;
8668
8669 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8670 y = -y;
8671 }
8672 pos |= y << CURSOR_Y_SHIFT;
8673
Chris Wilson4b0e3332014-05-30 16:35:26 +03008674 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008675 return;
8676
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008677 I915_WRITE(CURPOS(pipe), pos);
8678
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008679 /* ILK+ do this automagically */
8680 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008681 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008682 base += (intel_crtc->base.cursor->state->crtc_h *
8683 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008684 }
8685
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008686 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008687 i845_update_cursor(crtc, base);
8688 else
8689 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008690}
8691
Ville Syrjälädc41c152014-08-13 11:57:05 +03008692static bool cursor_size_ok(struct drm_device *dev,
8693 uint32_t width, uint32_t height)
8694{
8695 if (width == 0 || height == 0)
8696 return false;
8697
8698 /*
8699 * 845g/865g are special in that they are only limited by
8700 * the width of their cursors, the height is arbitrary up to
8701 * the precision of the register. Everything else requires
8702 * square cursors, limited to a few power-of-two sizes.
8703 */
8704 if (IS_845G(dev) || IS_I865G(dev)) {
8705 if ((width & 63) != 0)
8706 return false;
8707
8708 if (width > (IS_845G(dev) ? 64 : 512))
8709 return false;
8710
8711 if (height > 1023)
8712 return false;
8713 } else {
8714 switch (width | height) {
8715 case 256:
8716 case 128:
8717 if (IS_GEN2(dev))
8718 return false;
8719 case 64:
8720 break;
8721 default:
8722 return false;
8723 }
8724 }
8725
8726 return true;
8727}
8728
Jesse Barnes79e53942008-11-07 14:24:08 -08008729static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008730 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008731{
James Simmons72034252010-08-03 01:33:19 +01008732 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008734
James Simmons72034252010-08-03 01:33:19 +01008735 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008736 intel_crtc->lut_r[i] = red[i] >> 8;
8737 intel_crtc->lut_g[i] = green[i] >> 8;
8738 intel_crtc->lut_b[i] = blue[i] >> 8;
8739 }
8740
8741 intel_crtc_load_lut(crtc);
8742}
8743
Jesse Barnes79e53942008-11-07 14:24:08 -08008744/* VESA 640x480x72Hz mode to set on the pipe */
8745static struct drm_display_mode load_detect_mode = {
8746 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8747 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8748};
8749
Daniel Vettera8bb6812014-02-10 18:00:39 +01008750struct drm_framebuffer *
8751__intel_framebuffer_create(struct drm_device *dev,
8752 struct drm_mode_fb_cmd2 *mode_cmd,
8753 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008754{
8755 struct intel_framebuffer *intel_fb;
8756 int ret;
8757
8758 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8759 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008760 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008761 return ERR_PTR(-ENOMEM);
8762 }
8763
8764 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008765 if (ret)
8766 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008767
8768 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008769err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008770 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008771 kfree(intel_fb);
8772
8773 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008774}
8775
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008776static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008777intel_framebuffer_create(struct drm_device *dev,
8778 struct drm_mode_fb_cmd2 *mode_cmd,
8779 struct drm_i915_gem_object *obj)
8780{
8781 struct drm_framebuffer *fb;
8782 int ret;
8783
8784 ret = i915_mutex_lock_interruptible(dev);
8785 if (ret)
8786 return ERR_PTR(ret);
8787 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8788 mutex_unlock(&dev->struct_mutex);
8789
8790 return fb;
8791}
8792
Chris Wilsond2dff872011-04-19 08:36:26 +01008793static u32
8794intel_framebuffer_pitch_for_width(int width, int bpp)
8795{
8796 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8797 return ALIGN(pitch, 64);
8798}
8799
8800static u32
8801intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8802{
8803 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008804 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008805}
8806
8807static struct drm_framebuffer *
8808intel_framebuffer_create_for_mode(struct drm_device *dev,
8809 struct drm_display_mode *mode,
8810 int depth, int bpp)
8811{
8812 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008813 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008814
8815 obj = i915_gem_alloc_object(dev,
8816 intel_framebuffer_size_for_mode(mode, bpp));
8817 if (obj == NULL)
8818 return ERR_PTR(-ENOMEM);
8819
8820 mode_cmd.width = mode->hdisplay;
8821 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008822 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8823 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008824 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008825
8826 return intel_framebuffer_create(dev, &mode_cmd, obj);
8827}
8828
8829static struct drm_framebuffer *
8830mode_fits_in_fbdev(struct drm_device *dev,
8831 struct drm_display_mode *mode)
8832{
Daniel Vetter4520f532013-10-09 09:18:51 +02008833#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008834 struct drm_i915_private *dev_priv = dev->dev_private;
8835 struct drm_i915_gem_object *obj;
8836 struct drm_framebuffer *fb;
8837
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008838 if (!dev_priv->fbdev)
8839 return NULL;
8840
8841 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008842 return NULL;
8843
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008844 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008845 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008846
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008847 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008848 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8849 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008850 return NULL;
8851
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008852 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008853 return NULL;
8854
8855 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008856#else
8857 return NULL;
8858#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008859}
8860
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008861bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008862 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008863 struct intel_load_detect_pipe *old,
8864 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008865{
8866 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008867 struct intel_encoder *intel_encoder =
8868 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008869 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008870 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008871 struct drm_crtc *crtc = NULL;
8872 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008873 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008874 struct drm_mode_config *config = &dev->mode_config;
8875 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008876
Chris Wilsond2dff872011-04-19 08:36:26 +01008877 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008878 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008879 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008880
Rob Clark51fd3712013-11-19 12:10:12 -05008881retry:
8882 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8883 if (ret)
8884 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008885
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 /*
8887 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008888 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 * - if the connector already has an assigned crtc, use it (but make
8890 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008891 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008892 * - try to find the first unused crtc that can drive this connector,
8893 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008894 */
8895
8896 /* See if we already have a CRTC for this connector */
8897 if (encoder->crtc) {
8898 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008899
Rob Clark51fd3712013-11-19 12:10:12 -05008900 ret = drm_modeset_lock(&crtc->mutex, ctx);
8901 if (ret)
8902 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008903 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8904 if (ret)
8905 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008906
Daniel Vetter24218aa2012-08-12 19:27:11 +02008907 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008908 old->load_detect_temp = false;
8909
8910 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008911 if (connector->dpms != DRM_MODE_DPMS_ON)
8912 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008913
Chris Wilson71731882011-04-19 23:10:58 +01008914 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008915 }
8916
8917 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008918 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008919 i++;
8920 if (!(encoder->possible_crtcs & (1 << i)))
8921 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008922 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008923 continue;
8924 /* This can occur when applying the pipe A quirk on resume. */
8925 if (to_intel_crtc(possible_crtc)->new_enabled)
8926 continue;
8927
8928 crtc = possible_crtc;
8929 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 }
8931
8932 /*
8933 * If we didn't find an unused CRTC, don't use any.
8934 */
8935 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008936 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008937 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 }
8939
Rob Clark51fd3712013-11-19 12:10:12 -05008940 ret = drm_modeset_lock(&crtc->mutex, ctx);
8941 if (ret)
8942 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008943 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8944 if (ret)
8945 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008946 intel_encoder->new_crtc = to_intel_crtc(crtc);
8947 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008948
8949 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008950 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008951 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008952 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008953 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008954 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008955
Chris Wilson64927112011-04-20 07:25:26 +01008956 if (!mode)
8957 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958
Chris Wilsond2dff872011-04-19 08:36:26 +01008959 /* We need a framebuffer large enough to accommodate all accesses
8960 * that the plane may generate whilst we perform load detection.
8961 * We can not rely on the fbcon either being present (we get called
8962 * during its initialisation to detect all boot displays, or it may
8963 * not even exist) or that it is large enough to satisfy the
8964 * requested mode.
8965 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008966 fb = mode_fits_in_fbdev(dev, mode);
8967 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008968 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008969 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8970 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008971 } else
8972 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008973 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008974 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008975 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008976 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008977
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008978 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008979 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008980 if (old->release_fb)
8981 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008982 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008983 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008984 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008985
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008987 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008988 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008989
8990 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008991 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008992 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008993 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008994 else
8995 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008996fail_unlock:
8997 if (ret == -EDEADLK) {
8998 drm_modeset_backoff(ctx);
8999 goto retry;
9000 }
9001
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009002 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009003}
9004
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009005void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03009006 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08009007{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009008 struct intel_encoder *intel_encoder =
9009 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009010 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01009011 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08009013
Chris Wilsond2dff872011-04-19 08:36:26 +01009014 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009015 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009016 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009017
Chris Wilson8261b192011-04-19 23:18:09 +01009018 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02009019 to_intel_connector(connector)->new_encoder = NULL;
9020 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009021 intel_crtc->new_enabled = false;
9022 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02009023 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01009024
Daniel Vetter36206362012-12-10 20:42:17 +01009025 if (old->release_fb) {
9026 drm_framebuffer_unregister_private(old->release_fb);
9027 drm_framebuffer_unreference(old->release_fb);
9028 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009029
Chris Wilson0622a532011-04-21 09:32:11 +01009030 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009031 }
9032
Eric Anholtc751ce42010-03-25 11:48:48 -07009033 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009034 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9035 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009036}
9037
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009038static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009039 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009040{
9041 struct drm_i915_private *dev_priv = dev->dev_private;
9042 u32 dpll = pipe_config->dpll_hw_state.dpll;
9043
9044 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009045 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009046 else if (HAS_PCH_SPLIT(dev))
9047 return 120000;
9048 else if (!IS_GEN2(dev))
9049 return 96000;
9050 else
9051 return 48000;
9052}
9053
Jesse Barnes79e53942008-11-07 14:24:08 -08009054/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009055static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009056 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009057{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009058 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009059 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009060 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009061 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009062 u32 fp;
9063 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009064 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009065
9066 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009067 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009068 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009069 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009070
9071 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009072 if (IS_PINEVIEW(dev)) {
9073 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9074 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009075 } else {
9076 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9077 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9078 }
9079
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009080 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009081 if (IS_PINEVIEW(dev))
9082 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9083 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009084 else
9085 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009086 DPLL_FPA01_P1_POST_DIV_SHIFT);
9087
9088 switch (dpll & DPLL_MODE_MASK) {
9089 case DPLLB_MODE_DAC_SERIAL:
9090 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9091 5 : 10;
9092 break;
9093 case DPLLB_MODE_LVDS:
9094 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9095 7 : 14;
9096 break;
9097 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009098 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009099 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009100 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009101 }
9102
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009103 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009104 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009105 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009106 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009107 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009108 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009109 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009110
9111 if (is_lvds) {
9112 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9113 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009114
9115 if (lvds & LVDS_CLKB_POWER_UP)
9116 clock.p2 = 7;
9117 else
9118 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009119 } else {
9120 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9121 clock.p1 = 2;
9122 else {
9123 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9124 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9125 }
9126 if (dpll & PLL_P2_DIVIDE_BY_4)
9127 clock.p2 = 4;
9128 else
9129 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009130 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009131
9132 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009133 }
9134
Ville Syrjälä18442d02013-09-13 16:00:08 +03009135 /*
9136 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009137 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009138 * encoder's get_config() function.
9139 */
9140 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009141}
9142
Ville Syrjälä6878da02013-09-13 15:59:11 +03009143int intel_dotclock_calculate(int link_freq,
9144 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009145{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009146 /*
9147 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009148 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009149 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009150 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009151 *
9152 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009153 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009154 */
9155
Ville Syrjälä6878da02013-09-13 15:59:11 +03009156 if (!m_n->link_n)
9157 return 0;
9158
9159 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9160}
9161
Ville Syrjälä18442d02013-09-13 16:00:08 +03009162static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009163 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009164{
9165 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009166
9167 /* read out port_clock from the DPLL */
9168 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009169
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009170 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009171 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009172 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009173 * agree once we know their relationship in the encoder's
9174 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009175 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009176 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009177 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9178 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009179}
9180
9181/** Returns the currently programmed mode of the given pipe. */
9182struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9183 struct drm_crtc *crtc)
9184{
Jesse Barnes548f2452011-02-17 10:40:53 -08009185 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009187 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009188 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009189 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009190 int htot = I915_READ(HTOTAL(cpu_transcoder));
9191 int hsync = I915_READ(HSYNC(cpu_transcoder));
9192 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9193 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009194 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009195
9196 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9197 if (!mode)
9198 return NULL;
9199
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009200 /*
9201 * Construct a pipe_config sufficient for getting the clock info
9202 * back out of crtc_clock_get.
9203 *
9204 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9205 * to use a real value here instead.
9206 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009207 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009208 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009209 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9210 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9211 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009212 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9213
Ville Syrjälä773ae032013-09-23 17:48:20 +03009214 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009215 mode->hdisplay = (htot & 0xffff) + 1;
9216 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9217 mode->hsync_start = (hsync & 0xffff) + 1;
9218 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9219 mode->vdisplay = (vtot & 0xffff) + 1;
9220 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9221 mode->vsync_start = (vsync & 0xffff) + 1;
9222 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9223
9224 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009225
9226 return mode;
9227}
9228
Jesse Barnes652c3932009-08-17 13:31:43 -07009229static void intel_decrease_pllclock(struct drm_crtc *crtc)
9230{
9231 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009232 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009234
Sonika Jindalbaff2962014-07-22 11:16:35 +05309235 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009236 return;
9237
9238 if (!dev_priv->lvds_downclock_avail)
9239 return;
9240
9241 /*
9242 * Since this is called by a timer, we should never get here in
9243 * the manual case.
9244 */
9245 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009246 int pipe = intel_crtc->pipe;
9247 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009248 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009249
Zhao Yakui44d98a62009-10-09 11:39:40 +08009250 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009251
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009252 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009253
Chris Wilson074b5e12012-05-02 12:07:06 +01009254 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009255 dpll |= DISPLAY_RATE_SELECT_FPA1;
9256 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009257 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009258 dpll = I915_READ(dpll_reg);
9259 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009260 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009261 }
9262
9263}
9264
Chris Wilsonf047e392012-07-21 12:31:41 +01009265void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009266{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009267 struct drm_i915_private *dev_priv = dev->dev_private;
9268
Chris Wilsonf62a0072014-02-21 17:55:39 +00009269 if (dev_priv->mm.busy)
9270 return;
9271
Paulo Zanoni43694d62014-03-07 20:08:08 -03009272 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009273 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009274 if (INTEL_INFO(dev)->gen >= 6)
9275 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009276 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009277}
9278
9279void intel_mark_idle(struct drm_device *dev)
9280{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009282 struct drm_crtc *crtc;
9283
Chris Wilsonf62a0072014-02-21 17:55:39 +00009284 if (!dev_priv->mm.busy)
9285 return;
9286
9287 dev_priv->mm.busy = false;
9288
Jani Nikulad330a952014-01-21 11:24:25 +02009289 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009290 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009291
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009292 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009293 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009294 continue;
9295
9296 intel_decrease_pllclock(crtc);
9297 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009298
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009299 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009300 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009301
9302out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009303 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009304}
9305
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009306static void intel_crtc_set_state(struct intel_crtc *crtc,
9307 struct intel_crtc_state *crtc_state)
9308{
9309 kfree(crtc->config);
9310 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009311 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009312}
9313
Jesse Barnes79e53942008-11-07 14:24:08 -08009314static void intel_crtc_destroy(struct drm_crtc *crtc)
9315{
9316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009317 struct drm_device *dev = crtc->dev;
9318 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009319
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009320 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009321 work = intel_crtc->unpin_work;
9322 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009323 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009324
9325 if (work) {
9326 cancel_work_sync(&work->work);
9327 kfree(work);
9328 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009329
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009330 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009331 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009332
Jesse Barnes79e53942008-11-07 14:24:08 -08009333 kfree(intel_crtc);
9334}
9335
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009336static void intel_unpin_work_fn(struct work_struct *__work)
9337{
9338 struct intel_unpin_work *work =
9339 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009340 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009341 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009342
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009343 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009344 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009345 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009346
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009347 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009348
9349 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009350 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009351 mutex_unlock(&dev->struct_mutex);
9352
Daniel Vetterf99d7062014-06-19 16:01:59 +02009353 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009354 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009355
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009356 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9357 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9358
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009359 kfree(work);
9360}
9361
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009362static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009363 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009364{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9366 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009367 unsigned long flags;
9368
9369 /* Ignore early vblank irqs */
9370 if (intel_crtc == NULL)
9371 return;
9372
Daniel Vetterf3260382014-09-15 14:55:23 +02009373 /*
9374 * This is called both by irq handlers and the reset code (to complete
9375 * lost pageflips) so needs the full irqsave spinlocks.
9376 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009377 spin_lock_irqsave(&dev->event_lock, flags);
9378 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009379
9380 /* Ensure we don't miss a work->pending update ... */
9381 smp_rmb();
9382
9383 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009384 spin_unlock_irqrestore(&dev->event_lock, flags);
9385 return;
9386 }
9387
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009388 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009389
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009390 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009391}
9392
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009393void intel_finish_page_flip(struct drm_device *dev, int pipe)
9394{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009395 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009396 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9397
Mario Kleiner49b14a52010-12-09 07:00:07 +01009398 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009399}
9400
9401void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9402{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009403 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009404 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9405
Mario Kleiner49b14a52010-12-09 07:00:07 +01009406 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009407}
9408
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009409/* Is 'a' after or equal to 'b'? */
9410static bool g4x_flip_count_after_eq(u32 a, u32 b)
9411{
9412 return !((a - b) & 0x80000000);
9413}
9414
9415static bool page_flip_finished(struct intel_crtc *crtc)
9416{
9417 struct drm_device *dev = crtc->base.dev;
9418 struct drm_i915_private *dev_priv = dev->dev_private;
9419
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009420 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9421 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9422 return true;
9423
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009424 /*
9425 * The relevant registers doen't exist on pre-ctg.
9426 * As the flip done interrupt doesn't trigger for mmio
9427 * flips on gmch platforms, a flip count check isn't
9428 * really needed there. But since ctg has the registers,
9429 * include it in the check anyway.
9430 */
9431 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9432 return true;
9433
9434 /*
9435 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9436 * used the same base address. In that case the mmio flip might
9437 * have completed, but the CS hasn't even executed the flip yet.
9438 *
9439 * A flip count check isn't enough as the CS might have updated
9440 * the base address just after start of vblank, but before we
9441 * managed to process the interrupt. This means we'd complete the
9442 * CS flip too soon.
9443 *
9444 * Combining both checks should get us a good enough result. It may
9445 * still happen that the CS flip has been executed, but has not
9446 * yet actually completed. But in case the base address is the same
9447 * anyway, we don't really care.
9448 */
9449 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9450 crtc->unpin_work->gtt_offset &&
9451 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9452 crtc->unpin_work->flip_count);
9453}
9454
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009455void intel_prepare_page_flip(struct drm_device *dev, int plane)
9456{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009457 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009458 struct intel_crtc *intel_crtc =
9459 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9460 unsigned long flags;
9461
Daniel Vetterf3260382014-09-15 14:55:23 +02009462
9463 /*
9464 * This is called both by irq handlers and the reset code (to complete
9465 * lost pageflips) so needs the full irqsave spinlocks.
9466 *
9467 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009468 * generate a page-flip completion irq, i.e. every modeset
9469 * is also accompanied by a spurious intel_prepare_page_flip().
9470 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009471 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009472 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009473 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009474 spin_unlock_irqrestore(&dev->event_lock, flags);
9475}
9476
Robin Schroereba905b2014-05-18 02:24:50 +02009477static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009478{
9479 /* Ensure that the work item is consistent when activating it ... */
9480 smp_wmb();
9481 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9482 /* and that it is marked active as soon as the irq could fire. */
9483 smp_wmb();
9484}
9485
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009486static int intel_gen2_queue_flip(struct drm_device *dev,
9487 struct drm_crtc *crtc,
9488 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009489 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009490 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009491 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009492{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009494 u32 flip_mask;
9495 int ret;
9496
Daniel Vetter6d90c952012-04-26 23:28:05 +02009497 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009498 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009499 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009500
9501 /* Can't queue multiple flips, so wait for the previous
9502 * one to finish before executing the next.
9503 */
9504 if (intel_crtc->plane)
9505 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9506 else
9507 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009508 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9509 intel_ring_emit(ring, MI_NOOP);
9510 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9511 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9512 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009513 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009514 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009515
9516 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009517 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009518 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009519}
9520
9521static int intel_gen3_queue_flip(struct drm_device *dev,
9522 struct drm_crtc *crtc,
9523 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009524 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009525 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009526 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009527{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009529 u32 flip_mask;
9530 int ret;
9531
Daniel Vetter6d90c952012-04-26 23:28:05 +02009532 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009533 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009534 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009535
9536 if (intel_crtc->plane)
9537 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9538 else
9539 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009540 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9541 intel_ring_emit(ring, MI_NOOP);
9542 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9543 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9544 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009545 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009546 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009547
Chris Wilsone7d841c2012-12-03 11:36:30 +00009548 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009549 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009550 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009551}
9552
9553static int intel_gen4_queue_flip(struct drm_device *dev,
9554 struct drm_crtc *crtc,
9555 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009556 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009557 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009558 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009559{
9560 struct drm_i915_private *dev_priv = dev->dev_private;
9561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9562 uint32_t pf, pipesrc;
9563 int ret;
9564
Daniel Vetter6d90c952012-04-26 23:28:05 +02009565 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009566 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009567 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009568
9569 /* i965+ uses the linear or tiled offsets from the
9570 * Display Registers (which do not change across a page-flip)
9571 * so we need only reprogram the base address.
9572 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009573 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9574 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9575 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009576 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009577 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009578
9579 /* XXX Enabling the panel-fitter across page-flip is so far
9580 * untested on non-native modes, so ignore it for now.
9581 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9582 */
9583 pf = 0;
9584 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009585 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009586
9587 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009588 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009589 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009590}
9591
9592static int intel_gen6_queue_flip(struct drm_device *dev,
9593 struct drm_crtc *crtc,
9594 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009595 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009596 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009597 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009598{
9599 struct drm_i915_private *dev_priv = dev->dev_private;
9600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9601 uint32_t pf, pipesrc;
9602 int ret;
9603
Daniel Vetter6d90c952012-04-26 23:28:05 +02009604 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009605 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009606 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009607
Daniel Vetter6d90c952012-04-26 23:28:05 +02009608 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9609 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9610 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009611 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009612
Chris Wilson99d9acd2012-04-17 20:37:00 +01009613 /* Contrary to the suggestions in the documentation,
9614 * "Enable Panel Fitter" does not seem to be required when page
9615 * flipping with a non-native mode, and worse causes a normal
9616 * modeset to fail.
9617 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9618 */
9619 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009620 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009621 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009622
9623 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009624 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009625 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009626}
9627
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009628static int intel_gen7_queue_flip(struct drm_device *dev,
9629 struct drm_crtc *crtc,
9630 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009631 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009632 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009633 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009634{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009636 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009637 int len, ret;
9638
Robin Schroereba905b2014-05-18 02:24:50 +02009639 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009640 case PLANE_A:
9641 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9642 break;
9643 case PLANE_B:
9644 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9645 break;
9646 case PLANE_C:
9647 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9648 break;
9649 default:
9650 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009651 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009652 }
9653
Chris Wilsonffe74d72013-08-26 20:58:12 +01009654 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009655 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009656 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009657 /*
9658 * On Gen 8, SRM is now taking an extra dword to accommodate
9659 * 48bits addresses, and we need a NOOP for the batch size to
9660 * stay even.
9661 */
9662 if (IS_GEN8(dev))
9663 len += 2;
9664 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009665
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009666 /*
9667 * BSpec MI_DISPLAY_FLIP for IVB:
9668 * "The full packet must be contained within the same cache line."
9669 *
9670 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9671 * cacheline, if we ever start emitting more commands before
9672 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9673 * then do the cacheline alignment, and finally emit the
9674 * MI_DISPLAY_FLIP.
9675 */
9676 ret = intel_ring_cacheline_align(ring);
9677 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009678 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009679
Chris Wilsonffe74d72013-08-26 20:58:12 +01009680 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009681 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009682 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009683
Chris Wilsonffe74d72013-08-26 20:58:12 +01009684 /* Unmask the flip-done completion message. Note that the bspec says that
9685 * we should do this for both the BCS and RCS, and that we must not unmask
9686 * more than one flip event at any time (or ensure that one flip message
9687 * can be sent by waiting for flip-done prior to queueing new flips).
9688 * Experimentation says that BCS works despite DERRMR masking all
9689 * flip-done completion events and that unmasking all planes at once
9690 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9691 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9692 */
9693 if (ring->id == RCS) {
9694 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9695 intel_ring_emit(ring, DERRMR);
9696 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9697 DERRMR_PIPEB_PRI_FLIP_DONE |
9698 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009699 if (IS_GEN8(dev))
9700 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9701 MI_SRM_LRM_GLOBAL_GTT);
9702 else
9703 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9704 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009705 intel_ring_emit(ring, DERRMR);
9706 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009707 if (IS_GEN8(dev)) {
9708 intel_ring_emit(ring, 0);
9709 intel_ring_emit(ring, MI_NOOP);
9710 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009711 }
9712
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009713 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009714 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009715 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009716 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009717
9718 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009719 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009720 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009721}
9722
Sourab Gupta84c33a62014-06-02 16:47:17 +05309723static bool use_mmio_flip(struct intel_engine_cs *ring,
9724 struct drm_i915_gem_object *obj)
9725{
9726 /*
9727 * This is not being used for older platforms, because
9728 * non-availability of flip done interrupt forces us to use
9729 * CS flips. Older platforms derive flip done using some clever
9730 * tricks involving the flip_pending status bits and vblank irqs.
9731 * So using MMIO flips there would disrupt this mechanism.
9732 */
9733
Chris Wilson8e09bf82014-07-08 10:40:30 +01009734 if (ring == NULL)
9735 return true;
9736
Sourab Gupta84c33a62014-06-02 16:47:17 +05309737 if (INTEL_INFO(ring->dev)->gen < 5)
9738 return false;
9739
9740 if (i915.use_mmio_flip < 0)
9741 return false;
9742 else if (i915.use_mmio_flip > 0)
9743 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009744 else if (i915.enable_execlists)
9745 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309746 else
John Harrison41c52412014-11-24 18:49:43 +00009747 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309748}
9749
Damien Lespiauff944562014-11-20 14:58:16 +00009750static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9751{
9752 struct drm_device *dev = intel_crtc->base.dev;
9753 struct drm_i915_private *dev_priv = dev->dev_private;
9754 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9755 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9756 struct drm_i915_gem_object *obj = intel_fb->obj;
9757 const enum pipe pipe = intel_crtc->pipe;
9758 u32 ctl, stride;
9759
9760 ctl = I915_READ(PLANE_CTL(pipe, 0));
9761 ctl &= ~PLANE_CTL_TILED_MASK;
9762 if (obj->tiling_mode == I915_TILING_X)
9763 ctl |= PLANE_CTL_TILED_X;
9764
9765 /*
9766 * The stride is either expressed as a multiple of 64 bytes chunks for
9767 * linear buffers or in number of tiles for tiled buffers.
9768 */
9769 stride = fb->pitches[0] >> 6;
9770 if (obj->tiling_mode == I915_TILING_X)
9771 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9772
9773 /*
9774 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9775 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9776 */
9777 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9778 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9779
9780 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9781 POSTING_READ(PLANE_SURF(pipe, 0));
9782}
9783
9784static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309785{
9786 struct drm_device *dev = intel_crtc->base.dev;
9787 struct drm_i915_private *dev_priv = dev->dev_private;
9788 struct intel_framebuffer *intel_fb =
9789 to_intel_framebuffer(intel_crtc->base.primary->fb);
9790 struct drm_i915_gem_object *obj = intel_fb->obj;
9791 u32 dspcntr;
9792 u32 reg;
9793
Sourab Gupta84c33a62014-06-02 16:47:17 +05309794 reg = DSPCNTR(intel_crtc->plane);
9795 dspcntr = I915_READ(reg);
9796
Damien Lespiauc5d97472014-10-25 00:11:11 +01009797 if (obj->tiling_mode != I915_TILING_NONE)
9798 dspcntr |= DISPPLANE_TILED;
9799 else
9800 dspcntr &= ~DISPPLANE_TILED;
9801
Sourab Gupta84c33a62014-06-02 16:47:17 +05309802 I915_WRITE(reg, dspcntr);
9803
9804 I915_WRITE(DSPSURF(intel_crtc->plane),
9805 intel_crtc->unpin_work->gtt_offset);
9806 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009807
Damien Lespiauff944562014-11-20 14:58:16 +00009808}
9809
9810/*
9811 * XXX: This is the temporary way to update the plane registers until we get
9812 * around to using the usual plane update functions for MMIO flips
9813 */
9814static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9815{
9816 struct drm_device *dev = intel_crtc->base.dev;
9817 bool atomic_update;
9818 u32 start_vbl_count;
9819
9820 intel_mark_page_flip_active(intel_crtc);
9821
9822 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9823
9824 if (INTEL_INFO(dev)->gen >= 9)
9825 skl_do_mmio_flip(intel_crtc);
9826 else
9827 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9828 ilk_do_mmio_flip(intel_crtc);
9829
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009830 if (atomic_update)
9831 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309832}
9833
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009834static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309835{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009836 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009837 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009838 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309839
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009840 mmio_flip = &crtc->mmio_flip;
9841 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009842 WARN_ON(__i915_wait_request(mmio_flip->req,
9843 crtc->reset_counter,
9844 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309845
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009846 intel_do_mmio_flip(crtc);
9847 if (mmio_flip->req) {
9848 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009849 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009850 mutex_unlock(&crtc->base.dev->struct_mutex);
9851 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309852}
9853
9854static int intel_queue_mmio_flip(struct drm_device *dev,
9855 struct drm_crtc *crtc,
9856 struct drm_framebuffer *fb,
9857 struct drm_i915_gem_object *obj,
9858 struct intel_engine_cs *ring,
9859 uint32_t flags)
9860{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309862
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009863 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9864 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309865
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009866 schedule_work(&intel_crtc->mmio_flip.work);
9867
Sourab Gupta84c33a62014-06-02 16:47:17 +05309868 return 0;
9869}
9870
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009871static int intel_default_queue_flip(struct drm_device *dev,
9872 struct drm_crtc *crtc,
9873 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009874 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009875 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009876 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009877{
9878 return -ENODEV;
9879}
9880
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009881static bool __intel_pageflip_stall_check(struct drm_device *dev,
9882 struct drm_crtc *crtc)
9883{
9884 struct drm_i915_private *dev_priv = dev->dev_private;
9885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9886 struct intel_unpin_work *work = intel_crtc->unpin_work;
9887 u32 addr;
9888
9889 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9890 return true;
9891
9892 if (!work->enable_stall_check)
9893 return false;
9894
9895 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009896 if (work->flip_queued_req &&
9897 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009898 return false;
9899
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009900 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009901 }
9902
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009903 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009904 return false;
9905
9906 /* Potential stall - if we see that the flip has happened,
9907 * assume a missed interrupt. */
9908 if (INTEL_INFO(dev)->gen >= 4)
9909 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9910 else
9911 addr = I915_READ(DSPADDR(intel_crtc->plane));
9912
9913 /* There is a potential issue here with a false positive after a flip
9914 * to the same address. We could address this by checking for a
9915 * non-incrementing frame counter.
9916 */
9917 return addr == work->gtt_offset;
9918}
9919
9920void intel_check_page_flip(struct drm_device *dev, int pipe)
9921{
9922 struct drm_i915_private *dev_priv = dev->dev_private;
9923 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009925
Dave Gordon6c51d462015-03-06 15:34:26 +00009926 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009927
9928 if (crtc == NULL)
9929 return;
9930
Daniel Vetterf3260382014-09-15 14:55:23 +02009931 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009932 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9933 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009934 intel_crtc->unpin_work->flip_queued_vblank,
9935 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009936 page_flip_completed(intel_crtc);
9937 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009938 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009939}
9940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009941static int intel_crtc_page_flip(struct drm_crtc *crtc,
9942 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009943 struct drm_pending_vblank_event *event,
9944 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009945{
9946 struct drm_device *dev = crtc->dev;
9947 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009948 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009949 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009951 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009952 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009953 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009954 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009955 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009956
Matt Roper2ff8fde2014-07-08 07:50:07 -07009957 /*
9958 * drm_mode_page_flip_ioctl() should already catch this, but double
9959 * check to be safe. In the future we may enable pageflipping from
9960 * a disabled primary plane.
9961 */
9962 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9963 return -EBUSY;
9964
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009965 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009966 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009967 return -EINVAL;
9968
9969 /*
9970 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9971 * Note that pitch changes could also affect these register.
9972 */
9973 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009974 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9975 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009976 return -EINVAL;
9977
Chris Wilsonf900db42014-02-20 09:26:13 +00009978 if (i915_terminally_wedged(&dev_priv->gpu_error))
9979 goto out_hang;
9980
Daniel Vetterb14c5672013-09-19 12:18:32 +02009981 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009982 if (work == NULL)
9983 return -ENOMEM;
9984
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009985 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009986 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009987 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009988 INIT_WORK(&work->work, intel_unpin_work_fn);
9989
Daniel Vetter87b6b102014-05-15 15:33:46 +02009990 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009991 if (ret)
9992 goto free_work;
9993
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009994 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009995 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009996 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009997 /* Before declaring the flip queue wedged, check if
9998 * the hardware completed the operation behind our backs.
9999 */
10000 if (__intel_pageflip_stall_check(dev, crtc)) {
10001 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10002 page_flip_completed(intel_crtc);
10003 } else {
10004 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010005 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010010006
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010007 drm_crtc_vblank_put(crtc);
10008 kfree(work);
10009 return -EBUSY;
10010 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010011 }
10012 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010013 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010014
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010015 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10016 flush_workqueue(dev_priv->wq);
10017
Jesse Barnes75dfca82010-02-10 15:09:44 -080010018 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010019 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010020 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010021
Matt Roperf4510a22014-04-01 15:22:40 -070010022 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010023 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010024
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010025 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010026
Chris Wilson89ed88b2015-02-16 14:31:49 +000010027 ret = i915_mutex_lock_interruptible(dev);
10028 if (ret)
10029 goto cleanup;
10030
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010031 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010032 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010033
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010034 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010035 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010036
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010037 if (IS_VALLEYVIEW(dev)) {
10038 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010039 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010040 /* vlv: DISPLAY_FLIP fails to change tiling */
10041 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010042 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010043 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010044 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010045 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010046 if (ring == NULL || ring->id != RCS)
10047 ring = &dev_priv->ring[BCS];
10048 } else {
10049 ring = &dev_priv->ring[RCS];
10050 }
10051
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010052 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
10053 crtc->primary->state, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010054 if (ret)
10055 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010056
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010057 work->gtt_offset =
10058 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10059
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010060 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010061 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10062 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010063 if (ret)
10064 goto cleanup_unpin;
10065
John Harrisonf06cc1b2014-11-24 18:49:37 +000010066 i915_gem_request_assign(&work->flip_queued_req,
10067 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010068 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010069 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010070 page_flip_flags);
10071 if (ret)
10072 goto cleanup_unpin;
10073
John Harrisonf06cc1b2014-11-24 18:49:37 +000010074 i915_gem_request_assign(&work->flip_queued_req,
10075 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010076 }
10077
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010078 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010079 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010080
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010081 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010082 INTEL_FRONTBUFFER_PRIMARY(pipe));
10083
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010084 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010085 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010086 mutex_unlock(&dev->struct_mutex);
10087
Jesse Barnese5510fa2010-07-01 16:48:37 -070010088 trace_i915_flip_request(intel_crtc->plane, obj);
10089
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010090 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010091
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010092cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010093 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010094cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010095 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010096 mutex_unlock(&dev->struct_mutex);
10097cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010098 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010099 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010100
Chris Wilson89ed88b2015-02-16 14:31:49 +000010101 drm_gem_object_unreference_unlocked(&obj->base);
10102 drm_framebuffer_unreference(work->old_fb);
10103
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010104 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010105 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010106 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010107
Daniel Vetter87b6b102014-05-15 15:33:46 +020010108 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010109free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010110 kfree(work);
10111
Chris Wilsonf900db42014-02-20 09:26:13 +000010112 if (ret == -EIO) {
10113out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010114 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010115 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010116 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010117 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010118 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010119 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010120 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010121 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010122}
10123
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010124static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010125 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10126 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010127 .atomic_begin = intel_begin_crtc_commit,
10128 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010129};
10130
Daniel Vetter9a935852012-07-05 22:34:27 +020010131/**
10132 * intel_modeset_update_staged_output_state
10133 *
10134 * Updates the staged output configuration state, e.g. after we've read out the
10135 * current hw state.
10136 */
10137static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10138{
Ville Syrjälä76688512014-01-10 11:28:06 +020010139 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010140 struct intel_encoder *encoder;
10141 struct intel_connector *connector;
10142
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010143 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010144 connector->new_encoder =
10145 to_intel_encoder(connector->base.encoder);
10146 }
10147
Damien Lespiaub2784e12014-08-05 11:29:37 +010010148 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010149 encoder->new_crtc =
10150 to_intel_crtc(encoder->base.crtc);
10151 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010152
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010153 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010154 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010155
10156 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010157 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010158 else
10159 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010160 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010161}
10162
10163/**
10164 * intel_modeset_commit_output_state
10165 *
10166 * This function copies the stage display pipe configuration to the real one.
10167 */
10168static void intel_modeset_commit_output_state(struct drm_device *dev)
10169{
Ville Syrjälä76688512014-01-10 11:28:06 +020010170 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010171 struct intel_encoder *encoder;
10172 struct intel_connector *connector;
10173
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010174 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010175 connector->base.encoder = &connector->new_encoder->base;
10176 }
10177
Damien Lespiaub2784e12014-08-05 11:29:37 +010010178 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010179 encoder->base.crtc = &encoder->new_crtc->base;
10180 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010181
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010182 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010183 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010184 crtc->base.enabled = crtc->new_enabled;
10185 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010186}
10187
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010188static void
Robin Schroereba905b2014-05-18 02:24:50 +020010189connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010190 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010191{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010192 int bpp = pipe_config->pipe_bpp;
10193
10194 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10195 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010196 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010197
10198 /* Don't use an invalid EDID bpc value */
10199 if (connector->base.display_info.bpc &&
10200 connector->base.display_info.bpc * 3 < bpp) {
10201 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10202 bpp, connector->base.display_info.bpc*3);
10203 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10204 }
10205
10206 /* Clamp bpp to 8 on screens without EDID 1.4 */
10207 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10208 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10209 bpp);
10210 pipe_config->pipe_bpp = 24;
10211 }
10212}
10213
10214static int
10215compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10216 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010217 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010218{
10219 struct drm_device *dev = crtc->base.dev;
10220 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010221 int bpp;
10222
Daniel Vetterd42264b2013-03-28 16:38:08 +010010223 switch (fb->pixel_format) {
10224 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010225 bpp = 8*3; /* since we go through a colormap */
10226 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010227 case DRM_FORMAT_XRGB1555:
10228 case DRM_FORMAT_ARGB1555:
10229 /* checked in intel_framebuffer_init already */
10230 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10231 return -EINVAL;
10232 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010233 bpp = 6*3; /* min is 18bpp */
10234 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010235 case DRM_FORMAT_XBGR8888:
10236 case DRM_FORMAT_ABGR8888:
10237 /* checked in intel_framebuffer_init already */
10238 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10239 return -EINVAL;
10240 case DRM_FORMAT_XRGB8888:
10241 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010242 bpp = 8*3;
10243 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010244 case DRM_FORMAT_XRGB2101010:
10245 case DRM_FORMAT_ARGB2101010:
10246 case DRM_FORMAT_XBGR2101010:
10247 case DRM_FORMAT_ABGR2101010:
10248 /* checked in intel_framebuffer_init already */
10249 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010250 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010251 bpp = 10*3;
10252 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010253 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010254 default:
10255 DRM_DEBUG_KMS("unsupported depth\n");
10256 return -EINVAL;
10257 }
10258
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010259 pipe_config->pipe_bpp = bpp;
10260
10261 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010262 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010263 if (!connector->new_encoder ||
10264 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010265 continue;
10266
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010267 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010268 }
10269
10270 return bpp;
10271}
10272
Daniel Vetter644db712013-09-19 14:53:58 +020010273static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10274{
10275 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10276 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010277 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010278 mode->crtc_hdisplay, mode->crtc_hsync_start,
10279 mode->crtc_hsync_end, mode->crtc_htotal,
10280 mode->crtc_vdisplay, mode->crtc_vsync_start,
10281 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10282}
10283
Daniel Vetterc0b03412013-05-28 12:05:54 +020010284static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010285 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010286 const char *context)
10287{
10288 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10289 context, pipe_name(crtc->pipe));
10290
10291 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10292 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10293 pipe_config->pipe_bpp, pipe_config->dither);
10294 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10295 pipe_config->has_pch_encoder,
10296 pipe_config->fdi_lanes,
10297 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10298 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10299 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010300 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10301 pipe_config->has_dp_encoder,
10302 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10303 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10304 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010305
10306 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10307 pipe_config->has_dp_encoder,
10308 pipe_config->dp_m2_n2.gmch_m,
10309 pipe_config->dp_m2_n2.gmch_n,
10310 pipe_config->dp_m2_n2.link_m,
10311 pipe_config->dp_m2_n2.link_n,
10312 pipe_config->dp_m2_n2.tu);
10313
Daniel Vetter55072d12014-11-20 16:10:28 +010010314 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10315 pipe_config->has_audio,
10316 pipe_config->has_infoframe);
10317
Daniel Vetterc0b03412013-05-28 12:05:54 +020010318 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010319 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010320 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010321 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10322 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010323 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010324 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10325 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010326 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10327 pipe_config->gmch_pfit.control,
10328 pipe_config->gmch_pfit.pgm_ratios,
10329 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010330 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010331 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010332 pipe_config->pch_pfit.size,
10333 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010334 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010335 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010336}
10337
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010338static bool encoders_cloneable(const struct intel_encoder *a,
10339 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010340{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010341 /* masks could be asymmetric, so check both ways */
10342 return a == b || (a->cloneable & (1 << b->type) &&
10343 b->cloneable & (1 << a->type));
10344}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010345
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010346static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10347 struct intel_encoder *encoder)
10348{
10349 struct drm_device *dev = crtc->base.dev;
10350 struct intel_encoder *source_encoder;
10351
Damien Lespiaub2784e12014-08-05 11:29:37 +010010352 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010353 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010354 continue;
10355
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010356 if (!encoders_cloneable(encoder, source_encoder))
10357 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010358 }
10359
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010360 return true;
10361}
10362
10363static bool check_encoder_cloning(struct intel_crtc *crtc)
10364{
10365 struct drm_device *dev = crtc->base.dev;
10366 struct intel_encoder *encoder;
10367
Damien Lespiaub2784e12014-08-05 11:29:37 +010010368 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010369 if (encoder->new_crtc != crtc)
10370 continue;
10371
10372 if (!check_single_encoder_cloning(crtc, encoder))
10373 return false;
10374 }
10375
10376 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010377}
10378
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010379static bool check_digital_port_conflicts(struct drm_device *dev)
10380{
10381 struct intel_connector *connector;
10382 unsigned int used_ports = 0;
10383
10384 /*
10385 * Walk the connector list instead of the encoder
10386 * list to detect the problem on ddi platforms
10387 * where there's just one encoder per digital port.
10388 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010389 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010390 struct intel_encoder *encoder = connector->new_encoder;
10391
10392 if (!encoder)
10393 continue;
10394
10395 WARN_ON(!encoder->new_crtc);
10396
10397 switch (encoder->type) {
10398 unsigned int port_mask;
10399 case INTEL_OUTPUT_UNKNOWN:
10400 if (WARN_ON(!HAS_DDI(dev)))
10401 break;
10402 case INTEL_OUTPUT_DISPLAYPORT:
10403 case INTEL_OUTPUT_HDMI:
10404 case INTEL_OUTPUT_EDP:
10405 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10406
10407 /* the same port mustn't appear more than once */
10408 if (used_ports & port_mask)
10409 return false;
10410
10411 used_ports |= port_mask;
10412 default:
10413 break;
10414 }
10415 }
10416
10417 return true;
10418}
10419
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010420static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010421intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010422 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010423 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010424{
10425 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010426 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010427 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010428 int plane_bpp, ret = -EINVAL;
10429 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010430
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010431 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010432 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10433 return ERR_PTR(-EINVAL);
10434 }
10435
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010436 if (!check_digital_port_conflicts(dev)) {
10437 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10438 return ERR_PTR(-EINVAL);
10439 }
10440
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010441 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10442 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010443 return ERR_PTR(-ENOMEM);
10444
Matt Roper07878242015-02-25 11:43:26 -080010445 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010446 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10447 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010448
Daniel Vettere143a212013-07-04 12:01:15 +020010449 pipe_config->cpu_transcoder =
10450 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010451 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010452
Imre Deak2960bc92013-07-30 13:36:32 +030010453 /*
10454 * Sanitize sync polarity flags based on requested ones. If neither
10455 * positive or negative polarity is requested, treat this as meaning
10456 * negative polarity.
10457 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010458 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010459 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010460 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010461
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010462 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010463 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010464 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010465
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010466 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10467 * plane pixel format and any sink constraints into account. Returns the
10468 * source plane bpp so that dithering can be selected on mismatches
10469 * after encoders and crtc also have had their say. */
10470 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10471 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010472 if (plane_bpp < 0)
10473 goto fail;
10474
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010475 /*
10476 * Determine the real pipe dimensions. Note that stereo modes can
10477 * increase the actual pipe size due to the frame doubling and
10478 * insertion of additional space for blanks between the frame. This
10479 * is stored in the crtc timings. We use the requested mode to do this
10480 * computation to clearly distinguish it from the adjusted mode, which
10481 * can be changed by the connectors in the below retry loop.
10482 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010483 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010484 &pipe_config->pipe_src_w,
10485 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010486
Daniel Vettere29c22c2013-02-21 00:00:16 +010010487encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010488 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010489 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010490 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010491
Daniel Vetter135c81b2013-07-21 21:37:09 +020010492 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010493 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10494 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010495
Daniel Vetter7758a112012-07-08 19:40:39 +020010496 /* Pass our mode to the connectors and the CRTC to give them a chance to
10497 * adjust it according to limitations or connector properties, and also
10498 * a chance to reject the mode entirely.
10499 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010500 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010501
10502 if (&encoder->new_crtc->base != crtc)
10503 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010504
Daniel Vetterefea6e82013-07-21 21:36:59 +020010505 if (!(encoder->compute_config(encoder, pipe_config))) {
10506 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010507 goto fail;
10508 }
10509 }
10510
Daniel Vetterff9a6752013-06-01 17:16:21 +020010511 /* Set default port clock if not overwritten by the encoder. Needs to be
10512 * done afterwards in case the encoder adjusts the mode. */
10513 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010514 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010515 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010516
Daniel Vettera43f6e02013-06-07 23:10:32 +020010517 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010518 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010519 DRM_DEBUG_KMS("CRTC fixup failed\n");
10520 goto fail;
10521 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010522
10523 if (ret == RETRY) {
10524 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10525 ret = -EINVAL;
10526 goto fail;
10527 }
10528
10529 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10530 retry = false;
10531 goto encoder_retry;
10532 }
10533
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010534 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10535 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10536 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10537
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010538 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010539fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010540 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010541 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010542}
10543
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010544/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10545 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10546static void
10547intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10548 unsigned *prepare_pipes, unsigned *disable_pipes)
10549{
10550 struct intel_crtc *intel_crtc;
10551 struct drm_device *dev = crtc->dev;
10552 struct intel_encoder *encoder;
10553 struct intel_connector *connector;
10554 struct drm_crtc *tmp_crtc;
10555
10556 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10557
10558 /* Check which crtcs have changed outputs connected to them, these need
10559 * to be part of the prepare_pipes mask. We don't (yet) support global
10560 * modeset across multiple crtcs, so modeset_pipes will only have one
10561 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010562 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010563 if (connector->base.encoder == &connector->new_encoder->base)
10564 continue;
10565
10566 if (connector->base.encoder) {
10567 tmp_crtc = connector->base.encoder->crtc;
10568
10569 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10570 }
10571
10572 if (connector->new_encoder)
10573 *prepare_pipes |=
10574 1 << connector->new_encoder->new_crtc->pipe;
10575 }
10576
Damien Lespiaub2784e12014-08-05 11:29:37 +010010577 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010578 if (encoder->base.crtc == &encoder->new_crtc->base)
10579 continue;
10580
10581 if (encoder->base.crtc) {
10582 tmp_crtc = encoder->base.crtc;
10583
10584 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10585 }
10586
10587 if (encoder->new_crtc)
10588 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10589 }
10590
Ville Syrjälä76688512014-01-10 11:28:06 +020010591 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010592 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010593 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010594 continue;
10595
Ville Syrjälä76688512014-01-10 11:28:06 +020010596 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010597 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010598 else
10599 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010600 }
10601
10602
10603 /* set_mode is also used to update properties on life display pipes. */
10604 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010605 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010606 *prepare_pipes |= 1 << intel_crtc->pipe;
10607
Daniel Vetterb6c51642013-04-12 18:48:43 +020010608 /*
10609 * For simplicity do a full modeset on any pipe where the output routing
10610 * changed. We could be more clever, but that would require us to be
10611 * more careful with calling the relevant encoder->mode_set functions.
10612 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010613 if (*prepare_pipes)
10614 *modeset_pipes = *prepare_pipes;
10615
10616 /* ... and mask these out. */
10617 *modeset_pipes &= ~(*disable_pipes);
10618 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010619
10620 /*
10621 * HACK: We don't (yet) fully support global modesets. intel_set_config
10622 * obies this rule, but the modeset restore mode of
10623 * intel_modeset_setup_hw_state does not.
10624 */
10625 *modeset_pipes &= 1 << intel_crtc->pipe;
10626 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010627
10628 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10629 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010630}
10631
Daniel Vetterea9d7582012-07-10 10:42:52 +020010632static bool intel_crtc_in_use(struct drm_crtc *crtc)
10633{
10634 struct drm_encoder *encoder;
10635 struct drm_device *dev = crtc->dev;
10636
10637 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10638 if (encoder->crtc == crtc)
10639 return true;
10640
10641 return false;
10642}
10643
10644static void
10645intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10646{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010647 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010648 struct intel_encoder *intel_encoder;
10649 struct intel_crtc *intel_crtc;
10650 struct drm_connector *connector;
10651
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010652 intel_shared_dpll_commit(dev_priv);
10653
Damien Lespiaub2784e12014-08-05 11:29:37 +010010654 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010655 if (!intel_encoder->base.crtc)
10656 continue;
10657
10658 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10659
10660 if (prepare_pipes & (1 << intel_crtc->pipe))
10661 intel_encoder->connectors_active = false;
10662 }
10663
10664 intel_modeset_commit_output_state(dev);
10665
Ville Syrjälä76688512014-01-10 11:28:06 +020010666 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010667 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010668 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010669 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010670 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010671 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010672 }
10673
10674 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10675 if (!connector->encoder || !connector->encoder->crtc)
10676 continue;
10677
10678 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10679
10680 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010681 struct drm_property *dpms_property =
10682 dev->mode_config.dpms_property;
10683
Daniel Vetterea9d7582012-07-10 10:42:52 +020010684 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010685 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010686 dpms_property,
10687 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010688
10689 intel_encoder = to_intel_encoder(connector->encoder);
10690 intel_encoder->connectors_active = true;
10691 }
10692 }
10693
10694}
10695
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010696static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010697{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010698 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010699
10700 if (clock1 == clock2)
10701 return true;
10702
10703 if (!clock1 || !clock2)
10704 return false;
10705
10706 diff = abs(clock1 - clock2);
10707
10708 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10709 return true;
10710
10711 return false;
10712}
10713
Daniel Vetter25c5b262012-07-08 22:08:04 +020010714#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10715 list_for_each_entry((intel_crtc), \
10716 &(dev)->mode_config.crtc_list, \
10717 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010718 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010719
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010720static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010721intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010722 struct intel_crtc_state *current_config,
10723 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010724{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010725#define PIPE_CONF_CHECK_X(name) \
10726 if (current_config->name != pipe_config->name) { \
10727 DRM_ERROR("mismatch in " #name " " \
10728 "(expected 0x%08x, found 0x%08x)\n", \
10729 current_config->name, \
10730 pipe_config->name); \
10731 return false; \
10732 }
10733
Daniel Vetter08a24032013-04-19 11:25:34 +020010734#define PIPE_CONF_CHECK_I(name) \
10735 if (current_config->name != pipe_config->name) { \
10736 DRM_ERROR("mismatch in " #name " " \
10737 "(expected %i, found %i)\n", \
10738 current_config->name, \
10739 pipe_config->name); \
10740 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010741 }
10742
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010743/* This is required for BDW+ where there is only one set of registers for
10744 * switching between high and low RR.
10745 * This macro can be used whenever a comparison has to be made between one
10746 * hw state and multiple sw state variables.
10747 */
10748#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10749 if ((current_config->name != pipe_config->name) && \
10750 (current_config->alt_name != pipe_config->name)) { \
10751 DRM_ERROR("mismatch in " #name " " \
10752 "(expected %i or %i, found %i)\n", \
10753 current_config->name, \
10754 current_config->alt_name, \
10755 pipe_config->name); \
10756 return false; \
10757 }
10758
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010759#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10760 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010761 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010762 "(expected %i, found %i)\n", \
10763 current_config->name & (mask), \
10764 pipe_config->name & (mask)); \
10765 return false; \
10766 }
10767
Ville Syrjälä5e550652013-09-06 23:29:07 +030010768#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10769 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10770 DRM_ERROR("mismatch in " #name " " \
10771 "(expected %i, found %i)\n", \
10772 current_config->name, \
10773 pipe_config->name); \
10774 return false; \
10775 }
10776
Daniel Vetterbb760062013-06-06 14:55:52 +020010777#define PIPE_CONF_QUIRK(quirk) \
10778 ((current_config->quirks | pipe_config->quirks) & (quirk))
10779
Daniel Vettereccb1402013-05-22 00:50:22 +020010780 PIPE_CONF_CHECK_I(cpu_transcoder);
10781
Daniel Vetter08a24032013-04-19 11:25:34 +020010782 PIPE_CONF_CHECK_I(has_pch_encoder);
10783 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010784 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10785 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10786 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10787 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10788 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010789
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010790 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010791
10792 if (INTEL_INFO(dev)->gen < 8) {
10793 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10794 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10795 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10796 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10797 PIPE_CONF_CHECK_I(dp_m_n.tu);
10798
10799 if (current_config->has_drrs) {
10800 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10801 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10802 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10803 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10804 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10805 }
10806 } else {
10807 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10808 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10809 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10810 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10811 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10812 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010813
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010814 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10815 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10816 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10817 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10818 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10819 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010820
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010821 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10822 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10823 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10824 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10825 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10826 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010827
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010828 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010829 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010830 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10831 IS_VALLEYVIEW(dev))
10832 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010833 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010834
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010835 PIPE_CONF_CHECK_I(has_audio);
10836
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010837 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010838 DRM_MODE_FLAG_INTERLACE);
10839
Daniel Vetterbb760062013-06-06 14:55:52 +020010840 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010841 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010842 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010843 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010844 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010845 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010846 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010847 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010848 DRM_MODE_FLAG_NVSYNC);
10849 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010850
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010851 PIPE_CONF_CHECK_I(pipe_src_w);
10852 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010853
Daniel Vetter99535992014-04-13 12:00:33 +020010854 /*
10855 * FIXME: BIOS likes to set up a cloned config with lvds+external
10856 * screen. Since we don't yet re-compute the pipe config when moving
10857 * just the lvds port away to another pipe the sw tracking won't match.
10858 *
10859 * Proper atomic modesets with recomputed global state will fix this.
10860 * Until then just don't check gmch state for inherited modes.
10861 */
10862 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10863 PIPE_CONF_CHECK_I(gmch_pfit.control);
10864 /* pfit ratios are autocomputed by the hw on gen4+ */
10865 if (INTEL_INFO(dev)->gen < 4)
10866 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10867 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10868 }
10869
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010870 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10871 if (current_config->pch_pfit.enabled) {
10872 PIPE_CONF_CHECK_I(pch_pfit.pos);
10873 PIPE_CONF_CHECK_I(pch_pfit.size);
10874 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010875
Jesse Barnese59150d2014-01-07 13:30:45 -080010876 /* BDW+ don't expose a synchronous way to read the state */
10877 if (IS_HASWELL(dev))
10878 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010879
Ville Syrjälä282740f2013-09-04 18:30:03 +030010880 PIPE_CONF_CHECK_I(double_wide);
10881
Daniel Vetter26804af2014-06-25 22:01:55 +030010882 PIPE_CONF_CHECK_X(ddi_pll_sel);
10883
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010884 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010885 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010886 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010887 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10888 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010889 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010890 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10891 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10892 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010893
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010894 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10895 PIPE_CONF_CHECK_I(pipe_bpp);
10896
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010897 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010898 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010899
Daniel Vetter66e985c2013-06-05 13:34:20 +020010900#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010901#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010902#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010903#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010904#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010905#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010906
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010907 return true;
10908}
10909
Damien Lespiau08db6652014-11-04 17:06:52 +000010910static void check_wm_state(struct drm_device *dev)
10911{
10912 struct drm_i915_private *dev_priv = dev->dev_private;
10913 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10914 struct intel_crtc *intel_crtc;
10915 int plane;
10916
10917 if (INTEL_INFO(dev)->gen < 9)
10918 return;
10919
10920 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10921 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10922
10923 for_each_intel_crtc(dev, intel_crtc) {
10924 struct skl_ddb_entry *hw_entry, *sw_entry;
10925 const enum pipe pipe = intel_crtc->pipe;
10926
10927 if (!intel_crtc->active)
10928 continue;
10929
10930 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010931 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010932 hw_entry = &hw_ddb.plane[pipe][plane];
10933 sw_entry = &sw_ddb->plane[pipe][plane];
10934
10935 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10936 continue;
10937
10938 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10939 "(expected (%u,%u), found (%u,%u))\n",
10940 pipe_name(pipe), plane + 1,
10941 sw_entry->start, sw_entry->end,
10942 hw_entry->start, hw_entry->end);
10943 }
10944
10945 /* cursor */
10946 hw_entry = &hw_ddb.cursor[pipe];
10947 sw_entry = &sw_ddb->cursor[pipe];
10948
10949 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10950 continue;
10951
10952 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10953 "(expected (%u,%u), found (%u,%u))\n",
10954 pipe_name(pipe),
10955 sw_entry->start, sw_entry->end,
10956 hw_entry->start, hw_entry->end);
10957 }
10958}
10959
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010960static void
10961check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010962{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010963 struct intel_connector *connector;
10964
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010965 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010966 /* This also checks the encoder/connector hw state with the
10967 * ->get_hw_state callbacks. */
10968 intel_connector_check_state(connector);
10969
Rob Clarke2c719b2014-12-15 13:56:32 -050010970 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010971 "connector's staged encoder doesn't match current encoder\n");
10972 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010973}
10974
10975static void
10976check_encoder_state(struct drm_device *dev)
10977{
10978 struct intel_encoder *encoder;
10979 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010980
Damien Lespiaub2784e12014-08-05 11:29:37 +010010981 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010982 bool enabled = false;
10983 bool active = false;
10984 enum pipe pipe, tracked_pipe;
10985
10986 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10987 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010988 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010989
Rob Clarke2c719b2014-12-15 13:56:32 -050010990 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010991 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010992 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010993 "encoder's active_connectors set, but no crtc\n");
10994
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010995 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010996 if (connector->base.encoder != &encoder->base)
10997 continue;
10998 enabled = true;
10999 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11000 active = true;
11001 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011002 /*
11003 * for MST connectors if we unplug the connector is gone
11004 * away but the encoder is still connected to a crtc
11005 * until a modeset happens in response to the hotplug.
11006 */
11007 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11008 continue;
11009
Rob Clarke2c719b2014-12-15 13:56:32 -050011010 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011011 "encoder's enabled state mismatch "
11012 "(expected %i, found %i)\n",
11013 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050011014 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011015 "active encoder with no crtc\n");
11016
Rob Clarke2c719b2014-12-15 13:56:32 -050011017 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011018 "encoder's computed active state doesn't match tracked active state "
11019 "(expected %i, found %i)\n", active, encoder->connectors_active);
11020
11021 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011022 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011023 "encoder's hw state doesn't match sw tracking "
11024 "(expected %i, found %i)\n",
11025 encoder->connectors_active, active);
11026
11027 if (!encoder->base.crtc)
11028 continue;
11029
11030 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011031 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011032 "active encoder's pipe doesn't match"
11033 "(expected %i, found %i)\n",
11034 tracked_pipe, pipe);
11035
11036 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011037}
11038
11039static void
11040check_crtc_state(struct drm_device *dev)
11041{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011042 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011043 struct intel_crtc *crtc;
11044 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011045 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011046
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011047 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011048 bool enabled = false;
11049 bool active = false;
11050
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011051 memset(&pipe_config, 0, sizeof(pipe_config));
11052
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011053 DRM_DEBUG_KMS("[CRTC:%d]\n",
11054 crtc->base.base.id);
11055
Matt Roper83d65732015-02-25 13:12:16 -080011056 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011057 "active crtc, but not enabled in sw tracking\n");
11058
Damien Lespiaub2784e12014-08-05 11:29:37 +010011059 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011060 if (encoder->base.crtc != &crtc->base)
11061 continue;
11062 enabled = true;
11063 if (encoder->connectors_active)
11064 active = true;
11065 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011066
Rob Clarke2c719b2014-12-15 13:56:32 -050011067 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011068 "crtc's computed active state doesn't match tracked active state "
11069 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011070 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011071 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011072 "(expected %i, found %i)\n", enabled,
11073 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011074
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011075 active = dev_priv->display.get_pipe_config(crtc,
11076 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011077
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011078 /* hw state is inconsistent with the pipe quirk */
11079 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11080 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011081 active = crtc->active;
11082
Damien Lespiaub2784e12014-08-05 11:29:37 +010011083 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011084 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011085 if (encoder->base.crtc != &crtc->base)
11086 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011087 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011088 encoder->get_config(encoder, &pipe_config);
11089 }
11090
Rob Clarke2c719b2014-12-15 13:56:32 -050011091 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011092 "crtc active state doesn't match with hw state "
11093 "(expected %i, found %i)\n", crtc->active, active);
11094
Daniel Vetterc0b03412013-05-28 12:05:54 +020011095 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011096 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011097 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011098 intel_dump_pipe_config(crtc, &pipe_config,
11099 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011100 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011101 "[sw state]");
11102 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011103 }
11104}
11105
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011106static void
11107check_shared_dpll_state(struct drm_device *dev)
11108{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011110 struct intel_crtc *crtc;
11111 struct intel_dpll_hw_state dpll_hw_state;
11112 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011113
11114 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11115 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11116 int enabled_crtcs = 0, active_crtcs = 0;
11117 bool active;
11118
11119 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11120
11121 DRM_DEBUG_KMS("%s\n", pll->name);
11122
11123 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11124
Rob Clarke2c719b2014-12-15 13:56:32 -050011125 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011126 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011127 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011128 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011129 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011130 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011131 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011132 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011133 "pll on state mismatch (expected %i, found %i)\n",
11134 pll->on, active);
11135
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011136 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011137 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011138 enabled_crtcs++;
11139 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11140 active_crtcs++;
11141 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011142 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011143 "pll active crtcs mismatch (expected %i, found %i)\n",
11144 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011145 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011146 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011147 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011148
Rob Clarke2c719b2014-12-15 13:56:32 -050011149 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011150 sizeof(dpll_hw_state)),
11151 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011152 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011153}
11154
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011155void
11156intel_modeset_check_state(struct drm_device *dev)
11157{
Damien Lespiau08db6652014-11-04 17:06:52 +000011158 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011159 check_connector_state(dev);
11160 check_encoder_state(dev);
11161 check_crtc_state(dev);
11162 check_shared_dpll_state(dev);
11163}
11164
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011165void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011166 int dotclock)
11167{
11168 /*
11169 * FDI already provided one idea for the dotclock.
11170 * Yell if the encoder disagrees.
11171 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011172 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011173 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011174 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011175}
11176
Ville Syrjälä80715b22014-05-15 20:23:23 +030011177static void update_scanline_offset(struct intel_crtc *crtc)
11178{
11179 struct drm_device *dev = crtc->base.dev;
11180
11181 /*
11182 * The scanline counter increments at the leading edge of hsync.
11183 *
11184 * On most platforms it starts counting from vtotal-1 on the
11185 * first active line. That means the scanline counter value is
11186 * always one less than what we would expect. Ie. just after
11187 * start of vblank, which also occurs at start of hsync (on the
11188 * last active line), the scanline counter will read vblank_start-1.
11189 *
11190 * On gen2 the scanline counter starts counting from 1 instead
11191 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11192 * to keep the value positive), instead of adding one.
11193 *
11194 * On HSW+ the behaviour of the scanline counter depends on the output
11195 * type. For DP ports it behaves like most other platforms, but on HDMI
11196 * there's an extra 1 line difference. So we need to add two instead of
11197 * one to the value.
11198 */
11199 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011200 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011201 int vtotal;
11202
11203 vtotal = mode->crtc_vtotal;
11204 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11205 vtotal /= 2;
11206
11207 crtc->scanline_offset = vtotal - 1;
11208 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011209 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011210 crtc->scanline_offset = 2;
11211 } else
11212 crtc->scanline_offset = 1;
11213}
11214
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011215static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011216intel_modeset_compute_config(struct drm_crtc *crtc,
11217 struct drm_display_mode *mode,
11218 struct drm_framebuffer *fb,
11219 unsigned *modeset_pipes,
11220 unsigned *prepare_pipes,
11221 unsigned *disable_pipes)
11222{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011223 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011224
11225 intel_modeset_affected_pipes(crtc, modeset_pipes,
11226 prepare_pipes, disable_pipes);
11227
11228 if ((*modeset_pipes) == 0)
11229 goto out;
11230
11231 /*
11232 * Note this needs changes when we start tracking multiple modes
11233 * and crtcs. At that point we'll need to compute the whole config
11234 * (i.e. one pipe_config for each crtc) rather than just the one
11235 * for this crtc.
11236 */
11237 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11238 if (IS_ERR(pipe_config)) {
11239 goto out;
11240 }
11241 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11242 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011243
11244out:
11245 return pipe_config;
11246}
11247
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011248static int __intel_set_mode_setup_plls(struct drm_device *dev,
11249 unsigned modeset_pipes,
11250 unsigned disable_pipes)
11251{
11252 struct drm_i915_private *dev_priv = to_i915(dev);
11253 unsigned clear_pipes = modeset_pipes | disable_pipes;
11254 struct intel_crtc *intel_crtc;
11255 int ret = 0;
11256
11257 if (!dev_priv->display.crtc_compute_clock)
11258 return 0;
11259
11260 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11261 if (ret)
11262 goto done;
11263
11264 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11265 struct intel_crtc_state *state = intel_crtc->new_config;
11266 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11267 state);
11268 if (ret) {
11269 intel_shared_dpll_abort_config(dev_priv);
11270 goto done;
11271 }
11272 }
11273
11274done:
11275 return ret;
11276}
11277
Daniel Vetterf30da182013-04-11 20:22:50 +020011278static int __intel_set_mode(struct drm_crtc *crtc,
11279 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011280 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011281 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011282 unsigned modeset_pipes,
11283 unsigned prepare_pipes,
11284 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011285{
11286 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011287 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011288 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011289 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011290 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011291
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011292 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011293 if (!saved_mode)
11294 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011295
Tim Gardner3ac18232012-12-07 07:54:26 -070011296 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011297
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011298 if (modeset_pipes)
11299 to_intel_crtc(crtc)->new_config = pipe_config;
11300
Jesse Barnes30a970c2013-11-04 13:48:12 -080011301 /*
11302 * See if the config requires any additional preparation, e.g.
11303 * to adjust global state with pipes off. We need to do this
11304 * here so we can get the modeset_pipe updated config for the new
11305 * mode set on this crtc. For other crtcs we need to use the
11306 * adjusted_mode bits in the crtc directly.
11307 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011308 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011309 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011310
Ville Syrjäläc164f832013-11-05 22:34:12 +020011311 /* may have added more to prepare_pipes than we should */
11312 prepare_pipes &= ~disable_pipes;
11313 }
11314
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011315 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11316 if (ret)
11317 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011318
Daniel Vetter460da9162013-03-27 00:44:51 +010011319 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11320 intel_crtc_disable(&intel_crtc->base);
11321
Daniel Vetterea9d7582012-07-10 10:42:52 +020011322 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011323 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011324 dev_priv->display.crtc_disable(&intel_crtc->base);
11325 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011326
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011327 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11328 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011329 *
11330 * Note we'll need to fix this up when we start tracking multiple
11331 * pipes; here we assume a single modeset_pipe and only track the
11332 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011333 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011334 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011335 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011336 /* mode_set/enable/disable functions rely on a correct pipe
11337 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011338 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011339
11340 /*
11341 * Calculate and store various constants which
11342 * are later needed by vblank and swap-completion
11343 * timestamping. They are derived from true hwmode.
11344 */
11345 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011346 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011347 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011348
Daniel Vetterea9d7582012-07-10 10:42:52 +020011349 /* Only after disabling all output pipelines that will be changed can we
11350 * update the the output configuration. */
11351 intel_modeset_update_state(dev, prepare_pipes);
11352
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011353 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011354
Daniel Vettera6778b32012-07-02 09:56:42 +020011355 /* Set up the DPLL and any encoders state that needs to adjust or depend
11356 * on the DPLL.
11357 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011358 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011359 struct drm_plane *primary = intel_crtc->base.primary;
11360 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011361
Gustavo Padovan455a6802014-12-01 15:40:11 -080011362 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11363 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11364 fb, 0, 0,
11365 hdisplay, vdisplay,
11366 x << 16, y << 16,
11367 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011368 }
11369
11370 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011371 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11372 update_scanline_offset(intel_crtc);
11373
Daniel Vetter25c5b262012-07-08 22:08:04 +020011374 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011375 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011376
Daniel Vettera6778b32012-07-02 09:56:42 +020011377 /* FIXME: add subpixel order */
11378done:
Matt Roper83d65732015-02-25 13:12:16 -080011379 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011380 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011381
Tim Gardner3ac18232012-12-07 07:54:26 -070011382 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011383 return ret;
11384}
11385
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011386static int intel_set_mode_pipes(struct drm_crtc *crtc,
11387 struct drm_display_mode *mode,
11388 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011389 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011390 unsigned modeset_pipes,
11391 unsigned prepare_pipes,
11392 unsigned disable_pipes)
11393{
11394 int ret;
11395
11396 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11397 prepare_pipes, disable_pipes);
11398
11399 if (ret == 0)
11400 intel_modeset_check_state(crtc->dev);
11401
11402 return ret;
11403}
11404
Damien Lespiaue7457a92013-08-08 22:28:59 +010011405static int intel_set_mode(struct drm_crtc *crtc,
11406 struct drm_display_mode *mode,
11407 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011408{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011409 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011410 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011411
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011412 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11413 &modeset_pipes,
11414 &prepare_pipes,
11415 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011416
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011417 if (IS_ERR(pipe_config))
11418 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011419
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011420 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11421 modeset_pipes, prepare_pipes,
11422 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011423}
11424
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011425void intel_crtc_restore_mode(struct drm_crtc *crtc)
11426{
Matt Roperf4510a22014-04-01 15:22:40 -070011427 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011428}
11429
Daniel Vetter25c5b262012-07-08 22:08:04 +020011430#undef for_each_intel_crtc_masked
11431
Daniel Vetterd9e55602012-07-04 22:16:09 +020011432static void intel_set_config_free(struct intel_set_config *config)
11433{
11434 if (!config)
11435 return;
11436
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011437 kfree(config->save_connector_encoders);
11438 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011439 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011440 kfree(config);
11441}
11442
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011443static int intel_set_config_save_state(struct drm_device *dev,
11444 struct intel_set_config *config)
11445{
Ville Syrjälä76688512014-01-10 11:28:06 +020011446 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011447 struct drm_encoder *encoder;
11448 struct drm_connector *connector;
11449 int count;
11450
Ville Syrjälä76688512014-01-10 11:28:06 +020011451 config->save_crtc_enabled =
11452 kcalloc(dev->mode_config.num_crtc,
11453 sizeof(bool), GFP_KERNEL);
11454 if (!config->save_crtc_enabled)
11455 return -ENOMEM;
11456
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011457 config->save_encoder_crtcs =
11458 kcalloc(dev->mode_config.num_encoder,
11459 sizeof(struct drm_crtc *), GFP_KERNEL);
11460 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011461 return -ENOMEM;
11462
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011463 config->save_connector_encoders =
11464 kcalloc(dev->mode_config.num_connector,
11465 sizeof(struct drm_encoder *), GFP_KERNEL);
11466 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011467 return -ENOMEM;
11468
11469 /* Copy data. Note that driver private data is not affected.
11470 * Should anything bad happen only the expected state is
11471 * restored, not the drivers personal bookkeeping.
11472 */
11473 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011474 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011475 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011476 }
11477
11478 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011480 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011481 }
11482
11483 count = 0;
11484 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011485 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011486 }
11487
11488 return 0;
11489}
11490
11491static void intel_set_config_restore_state(struct drm_device *dev,
11492 struct intel_set_config *config)
11493{
Ville Syrjälä76688512014-01-10 11:28:06 +020011494 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011495 struct intel_encoder *encoder;
11496 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011497 int count;
11498
11499 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011500 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011501 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011502
11503 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011504 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011505 else
11506 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011507 }
11508
11509 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011510 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011511 encoder->new_crtc =
11512 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011513 }
11514
11515 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011516 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011517 connector->new_encoder =
11518 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011519 }
11520}
11521
Imre Deake3de42b2013-05-03 19:44:07 +020011522static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011523is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011524{
11525 int i;
11526
Chris Wilson2e57f472013-07-17 12:14:40 +010011527 if (set->num_connectors == 0)
11528 return false;
11529
11530 if (WARN_ON(set->connectors == NULL))
11531 return false;
11532
11533 for (i = 0; i < set->num_connectors; i++)
11534 if (set->connectors[i]->encoder &&
11535 set->connectors[i]->encoder->crtc == set->crtc &&
11536 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011537 return true;
11538
11539 return false;
11540}
11541
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011542static void
11543intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11544 struct intel_set_config *config)
11545{
11546
11547 /* We should be able to check here if the fb has the same properties
11548 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011549 if (is_crtc_connector_off(set)) {
11550 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011551 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011552 /*
11553 * If we have no fb, we can only flip as long as the crtc is
11554 * active, otherwise we need a full mode set. The crtc may
11555 * be active if we've only disabled the primary plane, or
11556 * in fastboot situations.
11557 */
Matt Roperf4510a22014-04-01 15:22:40 -070011558 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011559 struct intel_crtc *intel_crtc =
11560 to_intel_crtc(set->crtc);
11561
Matt Roper3b150f02014-05-29 08:06:53 -070011562 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011563 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11564 config->fb_changed = true;
11565 } else {
11566 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11567 config->mode_changed = true;
11568 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011569 } else if (set->fb == NULL) {
11570 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011571 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011572 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011573 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011574 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011575 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011576 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011577 }
11578
Daniel Vetter835c5872012-07-10 18:11:08 +020011579 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011580 config->fb_changed = true;
11581
11582 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11583 DRM_DEBUG_KMS("modes are different, full mode set\n");
11584 drm_mode_debug_printmodeline(&set->crtc->mode);
11585 drm_mode_debug_printmodeline(set->mode);
11586 config->mode_changed = true;
11587 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011588
11589 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11590 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011591}
11592
Daniel Vetter2e431052012-07-04 22:42:15 +020011593static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011594intel_modeset_stage_output_state(struct drm_device *dev,
11595 struct drm_mode_set *set,
11596 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011597{
Daniel Vetter9a935852012-07-05 22:34:27 +020011598 struct intel_connector *connector;
11599 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011600 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011601 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011602
Damien Lespiau9abdda72013-02-13 13:29:23 +000011603 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011604 * of connectors. For paranoia, double-check this. */
11605 WARN_ON(!set->fb && (set->num_connectors != 0));
11606 WARN_ON(set->fb && (set->num_connectors == 0));
11607
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011608 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011609 /* Otherwise traverse passed in connector list and get encoders
11610 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011611 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011612 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011613 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011614 break;
11615 }
11616 }
11617
Daniel Vetter9a935852012-07-05 22:34:27 +020011618 /* If we disable the crtc, disable all its connectors. Also, if
11619 * the connector is on the changing crtc but not on the new
11620 * connector list, disable it. */
11621 if ((!set->fb || ro == set->num_connectors) &&
11622 connector->base.encoder &&
11623 connector->base.encoder->crtc == set->crtc) {
11624 connector->new_encoder = NULL;
11625
11626 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11627 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011628 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011629 }
11630
11631
11632 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011633 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11634 connector->base.base.id,
11635 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011636 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011637 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011638 }
11639 /* connector->new_encoder is now updated for all connectors. */
11640
11641 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011642 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011643 struct drm_crtc *new_crtc;
11644
Daniel Vetter9a935852012-07-05 22:34:27 +020011645 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011646 continue;
11647
Daniel Vetter9a935852012-07-05 22:34:27 +020011648 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011649
11650 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011651 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011652 new_crtc = set->crtc;
11653 }
11654
11655 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011656 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11657 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011658 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011659 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011660 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011661
11662 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11663 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011664 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011665 new_crtc->base.id);
11666 }
11667
11668 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011669 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011670 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011671 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011672 if (connector->new_encoder == encoder) {
11673 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011674 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011675 }
11676 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011677
11678 if (num_connectors == 0)
11679 encoder->new_crtc = NULL;
11680 else if (num_connectors > 1)
11681 return -EINVAL;
11682
Daniel Vetter9a935852012-07-05 22:34:27 +020011683 /* Only now check for crtc changes so we don't miss encoders
11684 * that will be disabled. */
11685 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011686 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11687 encoder->base.base.id,
11688 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011689 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011690 }
11691 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011692 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011693 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011694 if (connector->new_encoder)
11695 if (connector->new_encoder != connector->encoder)
11696 connector->encoder = connector->new_encoder;
11697 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011698 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011699 crtc->new_enabled = false;
11700
Damien Lespiaub2784e12014-08-05 11:29:37 +010011701 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011702 if (encoder->new_crtc == crtc) {
11703 crtc->new_enabled = true;
11704 break;
11705 }
11706 }
11707
Matt Roper83d65732015-02-25 13:12:16 -080011708 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011709 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11710 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011711 crtc->new_enabled ? "en" : "dis");
11712 config->mode_changed = true;
11713 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011714
11715 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011716 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011717 else
11718 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011719 }
11720
Daniel Vetter2e431052012-07-04 22:42:15 +020011721 return 0;
11722}
11723
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011724static void disable_crtc_nofb(struct intel_crtc *crtc)
11725{
11726 struct drm_device *dev = crtc->base.dev;
11727 struct intel_encoder *encoder;
11728 struct intel_connector *connector;
11729
11730 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11731 pipe_name(crtc->pipe));
11732
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011733 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011734 if (connector->new_encoder &&
11735 connector->new_encoder->new_crtc == crtc)
11736 connector->new_encoder = NULL;
11737 }
11738
Damien Lespiaub2784e12014-08-05 11:29:37 +010011739 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011740 if (encoder->new_crtc == crtc)
11741 encoder->new_crtc = NULL;
11742 }
11743
11744 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011745 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011746}
11747
Daniel Vetter2e431052012-07-04 22:42:15 +020011748static int intel_crtc_set_config(struct drm_mode_set *set)
11749{
11750 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011751 struct drm_mode_set save_set;
11752 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011753 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011754 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011755 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011756
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011757 BUG_ON(!set);
11758 BUG_ON(!set->crtc);
11759 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011760
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011761 /* Enforce sane interface api - has been abused by the fb helper. */
11762 BUG_ON(!set->mode && set->fb);
11763 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011764
Daniel Vetter2e431052012-07-04 22:42:15 +020011765 if (set->fb) {
11766 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11767 set->crtc->base.id, set->fb->base.id,
11768 (int)set->num_connectors, set->x, set->y);
11769 } else {
11770 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011771 }
11772
11773 dev = set->crtc->dev;
11774
11775 ret = -ENOMEM;
11776 config = kzalloc(sizeof(*config), GFP_KERNEL);
11777 if (!config)
11778 goto out_config;
11779
11780 ret = intel_set_config_save_state(dev, config);
11781 if (ret)
11782 goto out_config;
11783
11784 save_set.crtc = set->crtc;
11785 save_set.mode = &set->crtc->mode;
11786 save_set.x = set->crtc->x;
11787 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011788 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011789
11790 /* Compute whether we need a full modeset, only an fb base update or no
11791 * change at all. In the future we might also check whether only the
11792 * mode changed, e.g. for LVDS where we only change the panel fitter in
11793 * such cases. */
11794 intel_set_config_compute_mode_changes(set, config);
11795
Daniel Vetter9a935852012-07-05 22:34:27 +020011796 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011797 if (ret)
11798 goto fail;
11799
Jesse Barnes50f52752014-11-07 13:11:00 -080011800 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11801 set->fb,
11802 &modeset_pipes,
11803 &prepare_pipes,
11804 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011805 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011806 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011807 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011808 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011809 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011810 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011811 config->mode_changed = true;
11812
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011813 /*
11814 * Note we have an issue here with infoframes: current code
11815 * only updates them on the full mode set path per hw
11816 * requirements. So here we should be checking for any
11817 * required changes and forcing a mode set.
11818 */
Jesse Barnes20664592014-11-05 14:26:09 -080011819 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011820
11821 /* set_mode will free it in the mode_changed case */
11822 if (!config->mode_changed)
11823 kfree(pipe_config);
11824
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011825 intel_update_pipe_size(to_intel_crtc(set->crtc));
11826
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011827 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011828 ret = intel_set_mode_pipes(set->crtc, set->mode,
11829 set->x, set->y, set->fb, pipe_config,
11830 modeset_pipes, prepare_pipes,
11831 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011832 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011833 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011834 struct drm_plane *primary = set->crtc->primary;
11835 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011836
Gustavo Padovan455a6802014-12-01 15:40:11 -080011837 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11838 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11839 0, 0, hdisplay, vdisplay,
11840 set->x << 16, set->y << 16,
11841 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011842
11843 /*
11844 * We need to make sure the primary plane is re-enabled if it
11845 * has previously been turned off.
11846 */
11847 if (!intel_crtc->primary_enabled && ret == 0) {
11848 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011849 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011850 }
11851
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011852 /*
11853 * In the fastboot case this may be our only check of the
11854 * state after boot. It would be better to only do it on
11855 * the first update, but we don't have a nice way of doing that
11856 * (and really, set_config isn't used much for high freq page
11857 * flipping, so increasing its cost here shouldn't be a big
11858 * deal).
11859 */
Jani Nikulad330a952014-01-21 11:24:25 +020011860 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011861 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011862 }
11863
Chris Wilson2d05eae2013-05-03 17:36:25 +010011864 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011865 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11866 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011867fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011868 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011869
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011870 /*
11871 * HACK: if the pipe was on, but we didn't have a framebuffer,
11872 * force the pipe off to avoid oopsing in the modeset code
11873 * due to fb==NULL. This should only happen during boot since
11874 * we don't yet reconstruct the FB from the hardware state.
11875 */
11876 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11877 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11878
Chris Wilson2d05eae2013-05-03 17:36:25 +010011879 /* Try to restore the config */
11880 if (config->mode_changed &&
11881 intel_set_mode(save_set.crtc, save_set.mode,
11882 save_set.x, save_set.y, save_set.fb))
11883 DRM_ERROR("failed to restore config after modeset failure\n");
11884 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011885
Daniel Vetterd9e55602012-07-04 22:16:09 +020011886out_config:
11887 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011888 return ret;
11889}
11890
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011891static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011892 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011893 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011894 .destroy = intel_crtc_destroy,
11895 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011896 .atomic_duplicate_state = intel_crtc_duplicate_state,
11897 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011898};
11899
Daniel Vetter53589012013-06-05 13:34:16 +020011900static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11901 struct intel_shared_dpll *pll,
11902 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011903{
Daniel Vetter53589012013-06-05 13:34:16 +020011904 uint32_t val;
11905
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011906 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011907 return false;
11908
Daniel Vetter53589012013-06-05 13:34:16 +020011909 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011910 hw_state->dpll = val;
11911 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11912 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011913
11914 return val & DPLL_VCO_ENABLE;
11915}
11916
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011917static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11918 struct intel_shared_dpll *pll)
11919{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011920 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11921 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011922}
11923
Daniel Vettere7b903d2013-06-05 13:34:14 +020011924static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11925 struct intel_shared_dpll *pll)
11926{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011927 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011928 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011929
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011930 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011931
11932 /* Wait for the clocks to stabilize. */
11933 POSTING_READ(PCH_DPLL(pll->id));
11934 udelay(150);
11935
11936 /* The pixel multiplier can only be updated once the
11937 * DPLL is enabled and the clocks are stable.
11938 *
11939 * So write it again.
11940 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011941 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011942 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011943 udelay(200);
11944}
11945
11946static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11947 struct intel_shared_dpll *pll)
11948{
11949 struct drm_device *dev = dev_priv->dev;
11950 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011951
11952 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011953 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011954 if (intel_crtc_to_shared_dpll(crtc) == pll)
11955 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11956 }
11957
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011958 I915_WRITE(PCH_DPLL(pll->id), 0);
11959 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011960 udelay(200);
11961}
11962
Daniel Vetter46edb022013-06-05 13:34:12 +020011963static char *ibx_pch_dpll_names[] = {
11964 "PCH DPLL A",
11965 "PCH DPLL B",
11966};
11967
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011968static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011969{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011971 int i;
11972
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011973 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011974
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011975 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011976 dev_priv->shared_dplls[i].id = i;
11977 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011978 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011979 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11980 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011981 dev_priv->shared_dplls[i].get_hw_state =
11982 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011983 }
11984}
11985
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011986static void intel_shared_dpll_init(struct drm_device *dev)
11987{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011988 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011989
Daniel Vetter9cd86932014-06-25 22:01:57 +030011990 if (HAS_DDI(dev))
11991 intel_ddi_pll_init(dev);
11992 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011993 ibx_pch_dpll_init(dev);
11994 else
11995 dev_priv->num_shared_dpll = 0;
11996
11997 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011998}
11999
Matt Roper6beb8c232014-12-01 15:40:14 -080012000/**
12001 * intel_prepare_plane_fb - Prepare fb for usage on plane
12002 * @plane: drm plane to prepare for
12003 * @fb: framebuffer to prepare for presentation
12004 *
12005 * Prepares a framebuffer for usage on a display plane. Generally this
12006 * involves pinning the underlying object and updating the frontbuffer tracking
12007 * bits. Some older platforms need special physical address handling for
12008 * cursor planes.
12009 *
12010 * Returns 0 on success, negative error code on failure.
12011 */
12012int
12013intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012014 struct drm_framebuffer *fb,
12015 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070012016{
12017 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080012018 struct intel_plane *intel_plane = to_intel_plane(plane);
12019 enum pipe pipe = intel_plane->pipe;
12020 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12021 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12022 unsigned frontbuffer_bits = 0;
12023 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012024
Matt Roperea2c67b2014-12-23 10:41:52 -080012025 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012026 return 0;
12027
Matt Roper6beb8c232014-12-01 15:40:14 -080012028 switch (plane->type) {
12029 case DRM_PLANE_TYPE_PRIMARY:
12030 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12031 break;
12032 case DRM_PLANE_TYPE_CURSOR:
12033 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12034 break;
12035 case DRM_PLANE_TYPE_OVERLAY:
12036 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12037 break;
12038 }
Matt Roper465c1202014-05-29 08:06:54 -070012039
Matt Roper4c345742014-07-09 16:22:10 -070012040 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012041
Matt Roper6beb8c232014-12-01 15:40:14 -080012042 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12043 INTEL_INFO(dev)->cursor_needs_physical) {
12044 int align = IS_I830(dev) ? 16 * 1024 : 256;
12045 ret = i915_gem_object_attach_phys(obj, align);
12046 if (ret)
12047 DRM_DEBUG_KMS("failed to attach phys object\n");
12048 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012049 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012050 }
12051
12052 if (ret == 0)
12053 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12054
12055 mutex_unlock(&dev->struct_mutex);
12056
12057 return ret;
12058}
12059
Matt Roper38f3ce32014-12-02 07:45:25 -080012060/**
12061 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12062 * @plane: drm plane to clean up for
12063 * @fb: old framebuffer that was on plane
12064 *
12065 * Cleans up a framebuffer that has just been removed from a plane.
12066 */
12067void
12068intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012069 struct drm_framebuffer *fb,
12070 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012071{
12072 struct drm_device *dev = plane->dev;
12073 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12074
12075 if (WARN_ON(!obj))
12076 return;
12077
12078 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12079 !INTEL_INFO(dev)->cursor_needs_physical) {
12080 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012081 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012082 mutex_unlock(&dev->struct_mutex);
12083 }
Matt Roper465c1202014-05-29 08:06:54 -070012084}
12085
12086static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012087intel_check_primary_plane(struct drm_plane *plane,
12088 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012089{
Matt Roper32b7eee2014-12-24 07:59:06 -080012090 struct drm_device *dev = plane->dev;
12091 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012092 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012093 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012094 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012095 struct drm_rect *dest = &state->dst;
12096 struct drm_rect *src = &state->src;
12097 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012098 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012099
Matt Roperea2c67b2014-12-23 10:41:52 -080012100 crtc = crtc ? crtc : plane->crtc;
12101 intel_crtc = to_intel_crtc(crtc);
12102
Matt Roperc59cb172014-12-01 15:40:16 -080012103 ret = drm_plane_helper_check_update(plane, crtc, fb,
12104 src, dest, clip,
12105 DRM_PLANE_HELPER_NO_SCALING,
12106 DRM_PLANE_HELPER_NO_SCALING,
12107 false, true, &state->visible);
12108 if (ret)
12109 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012110
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012111 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012112 intel_crtc->atomic.wait_for_flips = true;
12113
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012114 /*
12115 * FBC does not work on some platforms for rotated
12116 * planes, so disable it when rotation is not 0 and
12117 * update it when rotation is set back to 0.
12118 *
12119 * FIXME: This is redundant with the fbc update done in
12120 * the primary plane enable function except that that
12121 * one is done too late. We eventually need to unify
12122 * this.
12123 */
12124 if (intel_crtc->primary_enabled &&
12125 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012126 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012127 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012128 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012129 }
12130
12131 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012132 /*
12133 * BDW signals flip done immediately if the plane
12134 * is disabled, even if the plane enable is already
12135 * armed to occur at the next vblank :(
12136 */
12137 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12138 intel_crtc->atomic.wait_vblank = true;
12139 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012140
Matt Roper32b7eee2014-12-24 07:59:06 -080012141 intel_crtc->atomic.fb_bits |=
12142 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12143
12144 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012145
12146 /* Update watermarks on tiling changes. */
12147 if (!plane->state->fb || !state->base.fb ||
12148 plane->state->fb->modifier[0] !=
12149 state->base.fb->modifier[0])
12150 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012151 }
12152
12153 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012154}
12155
Sonika Jindal48404c12014-08-22 14:06:04 +053012156static void
12157intel_commit_primary_plane(struct drm_plane *plane,
12158 struct intel_plane_state *state)
12159{
Matt Roper2b875c22014-12-01 15:40:13 -080012160 struct drm_crtc *crtc = state->base.crtc;
12161 struct drm_framebuffer *fb = state->base.fb;
12162 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012163 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012164 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012165 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012166
Matt Roperea2c67b2014-12-23 10:41:52 -080012167 crtc = crtc ? crtc : plane->crtc;
12168 intel_crtc = to_intel_crtc(crtc);
12169
Matt Ropercf4c7c12014-12-04 10:27:42 -080012170 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012171 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012172 crtc->y = src->y1 >> 16;
12173
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012174 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012175 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012176 /* FIXME: kill this fastboot hack */
12177 intel_update_pipe_size(intel_crtc);
12178
12179 intel_crtc->primary_enabled = true;
12180
12181 dev_priv->display.update_primary_plane(crtc, plane->fb,
12182 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012183 } else {
12184 /*
12185 * If clipping results in a non-visible primary plane,
12186 * we'll disable the primary plane. Note that this is
12187 * a bit different than what happens if userspace
12188 * explicitly disables the plane by passing fb=0
12189 * because plane->fb still gets set and pinned.
12190 */
12191 intel_disable_primary_hw_plane(plane, crtc);
12192 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012193 }
12194}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012195
Matt Roper32b7eee2014-12-24 07:59:06 -080012196static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12197{
12198 struct drm_device *dev = crtc->dev;
12199 struct drm_i915_private *dev_priv = dev->dev_private;
12200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012201 struct intel_plane *intel_plane;
12202 struct drm_plane *p;
12203 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012204
Matt Roperea2c67b2014-12-23 10:41:52 -080012205 /* Track fb's for any planes being disabled */
12206 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12207 intel_plane = to_intel_plane(p);
12208
12209 if (intel_crtc->atomic.disabled_planes &
12210 (1 << drm_plane_index(p))) {
12211 switch (p->type) {
12212 case DRM_PLANE_TYPE_PRIMARY:
12213 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12214 break;
12215 case DRM_PLANE_TYPE_CURSOR:
12216 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12217 break;
12218 case DRM_PLANE_TYPE_OVERLAY:
12219 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12220 break;
12221 }
12222
12223 mutex_lock(&dev->struct_mutex);
12224 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12225 mutex_unlock(&dev->struct_mutex);
12226 }
12227 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012228
Matt Roper32b7eee2014-12-24 07:59:06 -080012229 if (intel_crtc->atomic.wait_for_flips)
12230 intel_crtc_wait_for_pending_flips(crtc);
12231
12232 if (intel_crtc->atomic.disable_fbc)
12233 intel_fbc_disable(dev);
12234
12235 if (intel_crtc->atomic.pre_disable_primary)
12236 intel_pre_disable_primary(crtc);
12237
12238 if (intel_crtc->atomic.update_wm)
12239 intel_update_watermarks(crtc);
12240
12241 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012242
12243 /* Perform vblank evasion around commit operation */
12244 if (intel_crtc->active)
12245 intel_crtc->atomic.evade =
12246 intel_pipe_update_start(intel_crtc,
12247 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012248}
12249
12250static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12251{
12252 struct drm_device *dev = crtc->dev;
12253 struct drm_i915_private *dev_priv = dev->dev_private;
12254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12255 struct drm_plane *p;
12256
Matt Roperc34c9ee2014-12-23 10:41:50 -080012257 if (intel_crtc->atomic.evade)
12258 intel_pipe_update_end(intel_crtc,
12259 intel_crtc->atomic.start_vbl_count);
12260
Matt Roper32b7eee2014-12-24 07:59:06 -080012261 intel_runtime_pm_put(dev_priv);
12262
12263 if (intel_crtc->atomic.wait_vblank)
12264 intel_wait_for_vblank(dev, intel_crtc->pipe);
12265
12266 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12267
12268 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012269 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012270 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012271 mutex_unlock(&dev->struct_mutex);
12272 }
Matt Roper465c1202014-05-29 08:06:54 -070012273
Matt Roper32b7eee2014-12-24 07:59:06 -080012274 if (intel_crtc->atomic.post_enable_primary)
12275 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012276
Matt Roper32b7eee2014-12-24 07:59:06 -080012277 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12278 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12279 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12280 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012281
Matt Roper32b7eee2014-12-24 07:59:06 -080012282 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012283}
12284
Matt Ropercf4c7c12014-12-04 10:27:42 -080012285/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012286 * intel_plane_destroy - destroy a plane
12287 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012288 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012289 * Common destruction function for all types of planes (primary, cursor,
12290 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012291 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012292void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012293{
12294 struct intel_plane *intel_plane = to_intel_plane(plane);
12295 drm_plane_cleanup(plane);
12296 kfree(intel_plane);
12297}
12298
Matt Roper65a3fea2015-01-21 16:35:42 -080012299const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012300 .update_plane = drm_plane_helper_update,
12301 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012302 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012303 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012304 .atomic_get_property = intel_plane_atomic_get_property,
12305 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012306 .atomic_duplicate_state = intel_plane_duplicate_state,
12307 .atomic_destroy_state = intel_plane_destroy_state,
12308
Matt Roper465c1202014-05-29 08:06:54 -070012309};
12310
12311static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12312 int pipe)
12313{
12314 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012315 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012316 const uint32_t *intel_primary_formats;
12317 int num_formats;
12318
12319 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12320 if (primary == NULL)
12321 return NULL;
12322
Matt Roper8e7d6882015-01-21 16:35:41 -080012323 state = intel_create_plane_state(&primary->base);
12324 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012325 kfree(primary);
12326 return NULL;
12327 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012328 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012329
Matt Roper465c1202014-05-29 08:06:54 -070012330 primary->can_scale = false;
12331 primary->max_downscale = 1;
12332 primary->pipe = pipe;
12333 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012334 primary->check_plane = intel_check_primary_plane;
12335 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012336 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12337 primary->plane = !pipe;
12338
12339 if (INTEL_INFO(dev)->gen <= 3) {
12340 intel_primary_formats = intel_primary_formats_gen2;
12341 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12342 } else {
12343 intel_primary_formats = intel_primary_formats_gen4;
12344 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12345 }
12346
12347 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012348 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012349 intel_primary_formats, num_formats,
12350 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012351
12352 if (INTEL_INFO(dev)->gen >= 4) {
12353 if (!dev->mode_config.rotation_property)
12354 dev->mode_config.rotation_property =
12355 drm_mode_create_rotation_property(dev,
12356 BIT(DRM_ROTATE_0) |
12357 BIT(DRM_ROTATE_180));
12358 if (dev->mode_config.rotation_property)
12359 drm_object_attach_property(&primary->base.base,
12360 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012361 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012362 }
12363
Matt Roperea2c67b2014-12-23 10:41:52 -080012364 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12365
Matt Roper465c1202014-05-29 08:06:54 -070012366 return &primary->base;
12367}
12368
Matt Roper3d7d6512014-06-10 08:28:13 -070012369static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012370intel_check_cursor_plane(struct drm_plane *plane,
12371 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012372{
Matt Roper2b875c22014-12-01 15:40:13 -080012373 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012374 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012375 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012376 struct drm_rect *dest = &state->dst;
12377 struct drm_rect *src = &state->src;
12378 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012379 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012380 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012381 unsigned stride;
12382 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012383
Matt Roperea2c67b2014-12-23 10:41:52 -080012384 crtc = crtc ? crtc : plane->crtc;
12385 intel_crtc = to_intel_crtc(crtc);
12386
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012387 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012388 src, dest, clip,
12389 DRM_PLANE_HELPER_NO_SCALING,
12390 DRM_PLANE_HELPER_NO_SCALING,
12391 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012392 if (ret)
12393 return ret;
12394
12395
12396 /* if we want to turn off the cursor ignore width and height */
12397 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012398 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012399
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012400 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012401 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12402 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12403 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012404 return -EINVAL;
12405 }
12406
Matt Roperea2c67b2014-12-23 10:41:52 -080012407 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12408 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012409 DRM_DEBUG_KMS("buffer is too small\n");
12410 return -ENOMEM;
12411 }
12412
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012413 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012414 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12415 ret = -EINVAL;
12416 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012417
Matt Roper32b7eee2014-12-24 07:59:06 -080012418finish:
12419 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012420 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012421 intel_crtc->atomic.update_wm = true;
12422
12423 intel_crtc->atomic.fb_bits |=
12424 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12425 }
12426
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012427 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012428}
12429
Matt Roperf4a2cf22014-12-01 15:40:12 -080012430static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012431intel_commit_cursor_plane(struct drm_plane *plane,
12432 struct intel_plane_state *state)
12433{
Matt Roper2b875c22014-12-01 15:40:13 -080012434 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012435 struct drm_device *dev = plane->dev;
12436 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012437 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012438 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012439
Matt Roperea2c67b2014-12-23 10:41:52 -080012440 crtc = crtc ? crtc : plane->crtc;
12441 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012442
Matt Roperea2c67b2014-12-23 10:41:52 -080012443 plane->fb = state->base.fb;
12444 crtc->cursor_x = state->base.crtc_x;
12445 crtc->cursor_y = state->base.crtc_y;
12446
Gustavo Padovana912f122014-12-01 15:40:10 -080012447 if (intel_crtc->cursor_bo == obj)
12448 goto update;
12449
Matt Roperf4a2cf22014-12-01 15:40:12 -080012450 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012451 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012452 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012453 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012454 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012455 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012456
Gustavo Padovana912f122014-12-01 15:40:10 -080012457 intel_crtc->cursor_addr = addr;
12458 intel_crtc->cursor_bo = obj;
12459update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012460
Matt Roper32b7eee2014-12-24 07:59:06 -080012461 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012462 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012463}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012464
Matt Roper3d7d6512014-06-10 08:28:13 -070012465static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12466 int pipe)
12467{
12468 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012469 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012470
12471 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12472 if (cursor == NULL)
12473 return NULL;
12474
Matt Roper8e7d6882015-01-21 16:35:41 -080012475 state = intel_create_plane_state(&cursor->base);
12476 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012477 kfree(cursor);
12478 return NULL;
12479 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012480 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012481
Matt Roper3d7d6512014-06-10 08:28:13 -070012482 cursor->can_scale = false;
12483 cursor->max_downscale = 1;
12484 cursor->pipe = pipe;
12485 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012486 cursor->check_plane = intel_check_cursor_plane;
12487 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012488
12489 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012490 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012491 intel_cursor_formats,
12492 ARRAY_SIZE(intel_cursor_formats),
12493 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012494
12495 if (INTEL_INFO(dev)->gen >= 4) {
12496 if (!dev->mode_config.rotation_property)
12497 dev->mode_config.rotation_property =
12498 drm_mode_create_rotation_property(dev,
12499 BIT(DRM_ROTATE_0) |
12500 BIT(DRM_ROTATE_180));
12501 if (dev->mode_config.rotation_property)
12502 drm_object_attach_property(&cursor->base.base,
12503 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012504 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012505 }
12506
Matt Roperea2c67b2014-12-23 10:41:52 -080012507 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12508
Matt Roper3d7d6512014-06-10 08:28:13 -070012509 return &cursor->base;
12510}
12511
Hannes Ederb358d0a2008-12-18 21:18:47 +010012512static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012513{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012514 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012515 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012516 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012517 struct drm_plane *primary = NULL;
12518 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012519 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012520
Daniel Vetter955382f2013-09-19 14:05:45 +020012521 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012522 if (intel_crtc == NULL)
12523 return;
12524
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012525 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12526 if (!crtc_state)
12527 goto fail;
12528 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012529 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012530
Matt Roper465c1202014-05-29 08:06:54 -070012531 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012532 if (!primary)
12533 goto fail;
12534
12535 cursor = intel_cursor_plane_create(dev, pipe);
12536 if (!cursor)
12537 goto fail;
12538
Matt Roper465c1202014-05-29 08:06:54 -070012539 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012540 cursor, &intel_crtc_funcs);
12541 if (ret)
12542 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012543
12544 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012545 for (i = 0; i < 256; i++) {
12546 intel_crtc->lut_r[i] = i;
12547 intel_crtc->lut_g[i] = i;
12548 intel_crtc->lut_b[i] = i;
12549 }
12550
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012551 /*
12552 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012553 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012554 */
Jesse Barnes80824002009-09-10 15:28:06 -070012555 intel_crtc->pipe = pipe;
12556 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012557 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012558 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012559 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012560 }
12561
Chris Wilson4b0e3332014-05-30 16:35:26 +030012562 intel_crtc->cursor_base = ~0;
12563 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012564 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012565
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012566 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12567 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12568 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12569 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12570
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012571 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12572
Jesse Barnes79e53942008-11-07 14:24:08 -080012573 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012574
12575 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012576 return;
12577
12578fail:
12579 if (primary)
12580 drm_plane_cleanup(primary);
12581 if (cursor)
12582 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012583 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012584 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012585}
12586
Jesse Barnes752aa882013-10-31 18:55:49 +020012587enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12588{
12589 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012590 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012591
Rob Clark51fd3712013-11-19 12:10:12 -050012592 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012593
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012594 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012595 return INVALID_PIPE;
12596
12597 return to_intel_crtc(encoder->crtc)->pipe;
12598}
12599
Carl Worth08d7b3d2009-04-29 14:43:54 -070012600int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012601 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012602{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012603 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012604 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012605 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012606
Rob Clark7707e652014-07-17 23:30:04 -040012607 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012608
Rob Clark7707e652014-07-17 23:30:04 -040012609 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012610 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012611 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012612 }
12613
Rob Clark7707e652014-07-17 23:30:04 -040012614 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012615 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012616
Daniel Vetterc05422d2009-08-11 16:05:30 +020012617 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012618}
12619
Daniel Vetter66a92782012-07-12 20:08:18 +020012620static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012621{
Daniel Vetter66a92782012-07-12 20:08:18 +020012622 struct drm_device *dev = encoder->base.dev;
12623 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012624 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012625 int entry = 0;
12626
Damien Lespiaub2784e12014-08-05 11:29:37 +010012627 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012628 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012629 index_mask |= (1 << entry);
12630
Jesse Barnes79e53942008-11-07 14:24:08 -080012631 entry++;
12632 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012633
Jesse Barnes79e53942008-11-07 14:24:08 -080012634 return index_mask;
12635}
12636
Chris Wilson4d302442010-12-14 19:21:29 +000012637static bool has_edp_a(struct drm_device *dev)
12638{
12639 struct drm_i915_private *dev_priv = dev->dev_private;
12640
12641 if (!IS_MOBILE(dev))
12642 return false;
12643
12644 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12645 return false;
12646
Damien Lespiaue3589902014-02-07 19:12:50 +000012647 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012648 return false;
12649
12650 return true;
12651}
12652
Jesse Barnes84b4e042014-06-25 08:24:29 -070012653static bool intel_crt_present(struct drm_device *dev)
12654{
12655 struct drm_i915_private *dev_priv = dev->dev_private;
12656
Damien Lespiau884497e2013-12-03 13:56:23 +000012657 if (INTEL_INFO(dev)->gen >= 9)
12658 return false;
12659
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012660 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012661 return false;
12662
12663 if (IS_CHERRYVIEW(dev))
12664 return false;
12665
12666 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12667 return false;
12668
12669 return true;
12670}
12671
Jesse Barnes79e53942008-11-07 14:24:08 -080012672static void intel_setup_outputs(struct drm_device *dev)
12673{
Eric Anholt725e30a2009-01-22 13:01:02 -080012674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012675 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012676 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012677 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012678
Daniel Vetterc9093352013-06-06 22:22:47 +020012679 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012680
Jesse Barnes84b4e042014-06-25 08:24:29 -070012681 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012682 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012683
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012684 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012685 int found;
12686
Jesse Barnesde31fac2015-03-06 15:53:32 -080012687 /*
12688 * Haswell uses DDI functions to detect digital outputs.
12689 * On SKL pre-D0 the strap isn't connected, so we assume
12690 * it's there.
12691 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012692 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012693 /* WaIgnoreDDIAStrap: skl */
12694 if (found ||
12695 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012696 intel_ddi_init(dev, PORT_A);
12697
12698 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12699 * register */
12700 found = I915_READ(SFUSE_STRAP);
12701
12702 if (found & SFUSE_STRAP_DDIB_DETECTED)
12703 intel_ddi_init(dev, PORT_B);
12704 if (found & SFUSE_STRAP_DDIC_DETECTED)
12705 intel_ddi_init(dev, PORT_C);
12706 if (found & SFUSE_STRAP_DDID_DETECTED)
12707 intel_ddi_init(dev, PORT_D);
12708 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012709 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012710 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012711
12712 if (has_edp_a(dev))
12713 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012714
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012715 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012716 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012717 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012718 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012719 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012720 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012721 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012722 }
12723
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012724 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012725 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012726
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012727 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012728 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012729
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012730 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012731 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012732
Daniel Vetter270b3042012-10-27 15:52:05 +020012733 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012734 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012735 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012736 /*
12737 * The DP_DETECTED bit is the latched state of the DDC
12738 * SDA pin at boot. However since eDP doesn't require DDC
12739 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12740 * eDP ports may have been muxed to an alternate function.
12741 * Thus we can't rely on the DP_DETECTED bit alone to detect
12742 * eDP ports. Consult the VBT as well as DP_DETECTED to
12743 * detect eDP ports.
12744 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012745 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12746 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012747 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12748 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012749 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12750 intel_dp_is_edp(dev, PORT_B))
12751 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012752
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012753 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12754 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012755 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12756 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012757 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12758 intel_dp_is_edp(dev, PORT_C))
12759 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012760
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012761 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012762 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012763 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12764 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012765 /* eDP not supported on port D, so don't check VBT */
12766 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12767 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012768 }
12769
Jani Nikula3cfca972013-08-27 15:12:26 +030012770 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012771 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012772 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012773
Paulo Zanonie2debe92013-02-18 19:00:27 -030012774 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012775 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012776 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012777 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12778 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012779 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012780 }
Ma Ling27185ae2009-08-24 13:50:23 +080012781
Imre Deake7281ea2013-05-08 13:14:08 +030012782 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012783 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012784 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012785
12786 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012787
Paulo Zanonie2debe92013-02-18 19:00:27 -030012788 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012789 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012790 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012791 }
Ma Ling27185ae2009-08-24 13:50:23 +080012792
Paulo Zanonie2debe92013-02-18 19:00:27 -030012793 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012794
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012795 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12796 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012797 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012798 }
Imre Deake7281ea2013-05-08 13:14:08 +030012799 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012800 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012801 }
Ma Ling27185ae2009-08-24 13:50:23 +080012802
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012803 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012804 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012805 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012806 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012807 intel_dvo_init(dev);
12808
Zhenyu Wang103a1962009-11-27 11:44:36 +080012809 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012810 intel_tv_init(dev);
12811
Matt Roperc6f95f22015-01-22 16:50:32 -080012812 /*
12813 * FIXME: We don't have full atomic support yet, but we want to be
12814 * able to enable/test plane updates via the atomic interface in the
12815 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12816 * will take some atomic codepaths to lookup properties during
12817 * drmModeGetConnector() that unconditionally dereference
12818 * connector->state.
12819 *
12820 * We create a dummy connector state here for each connector to ensure
12821 * the DRM core doesn't try to dereference a NULL connector->state.
12822 * The actual connector properties will never be updated or contain
12823 * useful information, but since we're doing this specifically for
12824 * testing/debug of the plane operations (and only when a specific
12825 * kernel module option is given), that shouldn't really matter.
12826 *
12827 * Once atomic support for crtc's + connectors lands, this loop should
12828 * be removed since we'll be setting up real connector state, which
12829 * will contain Intel-specific properties.
12830 */
12831 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12832 list_for_each_entry(connector,
12833 &dev->mode_config.connector_list,
12834 head) {
12835 if (!WARN_ON(connector->state)) {
12836 connector->state =
12837 kzalloc(sizeof(*connector->state),
12838 GFP_KERNEL);
12839 }
12840 }
12841 }
12842
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012843 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012844
Damien Lespiaub2784e12014-08-05 11:29:37 +010012845 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012846 encoder->base.possible_crtcs = encoder->crtc_mask;
12847 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012848 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012849 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012850
Paulo Zanonidde86e22012-12-01 12:04:25 -020012851 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012852
12853 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012854}
12855
12856static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12857{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012858 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012859 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012860
Daniel Vetteref2d6332014-02-10 18:00:38 +010012861 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012862 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012863 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012864 drm_gem_object_unreference(&intel_fb->obj->base);
12865 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012866 kfree(intel_fb);
12867}
12868
12869static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012870 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012871 unsigned int *handle)
12872{
12873 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012874 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012875
Chris Wilson05394f32010-11-08 19:18:58 +000012876 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012877}
12878
12879static const struct drm_framebuffer_funcs intel_fb_funcs = {
12880 .destroy = intel_user_framebuffer_destroy,
12881 .create_handle = intel_user_framebuffer_create_handle,
12882};
12883
Damien Lespiaub3218032015-02-27 11:15:18 +000012884static
12885u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12886 uint32_t pixel_format)
12887{
12888 u32 gen = INTEL_INFO(dev)->gen;
12889
12890 if (gen >= 9) {
12891 /* "The stride in bytes must not exceed the of the size of 8K
12892 * pixels and 32K bytes."
12893 */
12894 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12895 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12896 return 32*1024;
12897 } else if (gen >= 4) {
12898 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12899 return 16*1024;
12900 else
12901 return 32*1024;
12902 } else if (gen >= 3) {
12903 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12904 return 8*1024;
12905 else
12906 return 16*1024;
12907 } else {
12908 /* XXX DSPC is limited to 4k tiled */
12909 return 8*1024;
12910 }
12911}
12912
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012913static int intel_framebuffer_init(struct drm_device *dev,
12914 struct intel_framebuffer *intel_fb,
12915 struct drm_mode_fb_cmd2 *mode_cmd,
12916 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012917{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000012918 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012919 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012920 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012921
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012922 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12923
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012924 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12925 /* Enforce that fb modifier and tiling mode match, but only for
12926 * X-tiled. This is needed for FBC. */
12927 if (!!(obj->tiling_mode == I915_TILING_X) !=
12928 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12929 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12930 return -EINVAL;
12931 }
12932 } else {
12933 if (obj->tiling_mode == I915_TILING_X)
12934 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12935 else if (obj->tiling_mode == I915_TILING_Y) {
12936 DRM_DEBUG("No Y tiling for legacy addfb\n");
12937 return -EINVAL;
12938 }
12939 }
12940
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012941 /* Passed in modifier sanity checking. */
12942 switch (mode_cmd->modifier[0]) {
12943 case I915_FORMAT_MOD_Y_TILED:
12944 case I915_FORMAT_MOD_Yf_TILED:
12945 if (INTEL_INFO(dev)->gen < 9) {
12946 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12947 mode_cmd->modifier[0]);
12948 return -EINVAL;
12949 }
12950 case DRM_FORMAT_MOD_NONE:
12951 case I915_FORMAT_MOD_X_TILED:
12952 break;
12953 default:
12954 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12955 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012956 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012957 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012958
Damien Lespiaub3218032015-02-27 11:15:18 +000012959 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12960 mode_cmd->pixel_format);
12961 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12962 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12963 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012964 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012965 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012966
Damien Lespiaub3218032015-02-27 11:15:18 +000012967 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12968 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012969 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012970 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12971 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012972 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012973 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012974 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012975 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012976
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012977 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012978 mode_cmd->pitches[0] != obj->stride) {
12979 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12980 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012981 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012982 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012983
Ville Syrjälä57779d02012-10-31 17:50:14 +020012984 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012985 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012986 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012987 case DRM_FORMAT_RGB565:
12988 case DRM_FORMAT_XRGB8888:
12989 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012990 break;
12991 case DRM_FORMAT_XRGB1555:
12992 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012993 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012994 DRM_DEBUG("unsupported pixel format: %s\n",
12995 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012996 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012997 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012998 break;
12999 case DRM_FORMAT_XBGR8888:
13000 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020013001 case DRM_FORMAT_XRGB2101010:
13002 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020013003 case DRM_FORMAT_XBGR2101010:
13004 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013005 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013006 DRM_DEBUG("unsupported pixel format: %s\n",
13007 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013008 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013009 }
Jesse Barnesb5626742011-06-24 12:19:27 -070013010 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020013011 case DRM_FORMAT_YUYV:
13012 case DRM_FORMAT_UYVY:
13013 case DRM_FORMAT_YVYU:
13014 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013015 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013016 DRM_DEBUG("unsupported pixel format: %s\n",
13017 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020013018 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013019 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013020 break;
13021 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013022 DRM_DEBUG("unsupported pixel format: %s\n",
13023 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013024 return -EINVAL;
13025 }
13026
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013027 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13028 if (mode_cmd->offsets[0] != 0)
13029 return -EINVAL;
13030
Damien Lespiauec2c9812015-01-20 12:51:45 +000013031 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013032 mode_cmd->pixel_format,
13033 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013034 /* FIXME drm helper for size checks (especially planar formats)? */
13035 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13036 return -EINVAL;
13037
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013038 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13039 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013040 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013041
Jesse Barnes79e53942008-11-07 14:24:08 -080013042 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13043 if (ret) {
13044 DRM_ERROR("framebuffer init failed %d\n", ret);
13045 return ret;
13046 }
13047
Jesse Barnes79e53942008-11-07 14:24:08 -080013048 return 0;
13049}
13050
Jesse Barnes79e53942008-11-07 14:24:08 -080013051static struct drm_framebuffer *
13052intel_user_framebuffer_create(struct drm_device *dev,
13053 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013054 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013055{
Chris Wilson05394f32010-11-08 19:18:58 +000013056 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013057
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013058 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13059 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013060 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013061 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013062
Chris Wilsond2dff872011-04-19 08:36:26 +010013063 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013064}
13065
Daniel Vetter4520f532013-10-09 09:18:51 +020013066#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013067static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013068{
13069}
13070#endif
13071
Jesse Barnes79e53942008-11-07 14:24:08 -080013072static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013073 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013074 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013075 .atomic_check = intel_atomic_check,
13076 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013077};
13078
Jesse Barnese70236a2009-09-21 10:42:27 -070013079/* Set up chip specific display functions */
13080static void intel_init_display(struct drm_device *dev)
13081{
13082 struct drm_i915_private *dev_priv = dev->dev_private;
13083
Daniel Vetteree9300b2013-06-03 22:40:22 +020013084 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13085 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013086 else if (IS_CHERRYVIEW(dev))
13087 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013088 else if (IS_VALLEYVIEW(dev))
13089 dev_priv->display.find_dpll = vlv_find_best_dpll;
13090 else if (IS_PINEVIEW(dev))
13091 dev_priv->display.find_dpll = pnv_find_best_dpll;
13092 else
13093 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13094
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013095 if (INTEL_INFO(dev)->gen >= 9) {
13096 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013097 dev_priv->display.get_initial_plane_config =
13098 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013099 dev_priv->display.crtc_compute_clock =
13100 haswell_crtc_compute_clock;
13101 dev_priv->display.crtc_enable = haswell_crtc_enable;
13102 dev_priv->display.crtc_disable = haswell_crtc_disable;
13103 dev_priv->display.off = ironlake_crtc_off;
13104 dev_priv->display.update_primary_plane =
13105 skylake_update_primary_plane;
13106 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013107 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013108 dev_priv->display.get_initial_plane_config =
13109 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013110 dev_priv->display.crtc_compute_clock =
13111 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013112 dev_priv->display.crtc_enable = haswell_crtc_enable;
13113 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013114 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013115 dev_priv->display.update_primary_plane =
13116 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013117 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013118 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013119 dev_priv->display.get_initial_plane_config =
13120 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013121 dev_priv->display.crtc_compute_clock =
13122 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013123 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13124 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013125 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013126 dev_priv->display.update_primary_plane =
13127 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013128 } else if (IS_VALLEYVIEW(dev)) {
13129 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013130 dev_priv->display.get_initial_plane_config =
13131 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013132 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013133 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13134 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13135 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013136 dev_priv->display.update_primary_plane =
13137 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013138 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013139 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013140 dev_priv->display.get_initial_plane_config =
13141 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013142 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013143 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13144 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013145 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013146 dev_priv->display.update_primary_plane =
13147 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013148 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013149
Jesse Barnese70236a2009-09-21 10:42:27 -070013150 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013151 if (IS_VALLEYVIEW(dev))
13152 dev_priv->display.get_display_clock_speed =
13153 valleyview_get_display_clock_speed;
13154 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013155 dev_priv->display.get_display_clock_speed =
13156 i945_get_display_clock_speed;
13157 else if (IS_I915G(dev))
13158 dev_priv->display.get_display_clock_speed =
13159 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013160 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013161 dev_priv->display.get_display_clock_speed =
13162 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013163 else if (IS_PINEVIEW(dev))
13164 dev_priv->display.get_display_clock_speed =
13165 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013166 else if (IS_I915GM(dev))
13167 dev_priv->display.get_display_clock_speed =
13168 i915gm_get_display_clock_speed;
13169 else if (IS_I865G(dev))
13170 dev_priv->display.get_display_clock_speed =
13171 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013172 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013173 dev_priv->display.get_display_clock_speed =
13174 i855_get_display_clock_speed;
13175 else /* 852, 830 */
13176 dev_priv->display.get_display_clock_speed =
13177 i830_get_display_clock_speed;
13178
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013179 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013180 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013181 } else if (IS_GEN6(dev)) {
13182 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013183 } else if (IS_IVYBRIDGE(dev)) {
13184 /* FIXME: detect B0+ stepping and use auto training */
13185 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013186 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013187 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013188 } else if (IS_VALLEYVIEW(dev)) {
13189 dev_priv->display.modeset_global_resources =
13190 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013191 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013192
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013193 switch (INTEL_INFO(dev)->gen) {
13194 case 2:
13195 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13196 break;
13197
13198 case 3:
13199 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13200 break;
13201
13202 case 4:
13203 case 5:
13204 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13205 break;
13206
13207 case 6:
13208 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13209 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013210 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013211 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013212 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13213 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013214 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013215 /* Drop through - unsupported since execlist only. */
13216 default:
13217 /* Default just returns -ENODEV to indicate unsupported */
13218 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013219 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013220
13221 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013222
13223 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013224}
13225
Jesse Barnesb690e962010-07-19 13:53:12 -070013226/*
13227 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13228 * resume, or other times. This quirk makes sure that's the case for
13229 * affected systems.
13230 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013231static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013232{
13233 struct drm_i915_private *dev_priv = dev->dev_private;
13234
13235 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013236 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013237}
13238
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013239static void quirk_pipeb_force(struct drm_device *dev)
13240{
13241 struct drm_i915_private *dev_priv = dev->dev_private;
13242
13243 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13244 DRM_INFO("applying pipe b force quirk\n");
13245}
13246
Keith Packard435793d2011-07-12 14:56:22 -070013247/*
13248 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13249 */
13250static void quirk_ssc_force_disable(struct drm_device *dev)
13251{
13252 struct drm_i915_private *dev_priv = dev->dev_private;
13253 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013254 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013255}
13256
Carsten Emde4dca20e2012-03-15 15:56:26 +010013257/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013258 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13259 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013260 */
13261static void quirk_invert_brightness(struct drm_device *dev)
13262{
13263 struct drm_i915_private *dev_priv = dev->dev_private;
13264 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013265 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013266}
13267
Scot Doyle9c72cc62014-07-03 23:27:50 +000013268/* Some VBT's incorrectly indicate no backlight is present */
13269static void quirk_backlight_present(struct drm_device *dev)
13270{
13271 struct drm_i915_private *dev_priv = dev->dev_private;
13272 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13273 DRM_INFO("applying backlight present quirk\n");
13274}
13275
Jesse Barnesb690e962010-07-19 13:53:12 -070013276struct intel_quirk {
13277 int device;
13278 int subsystem_vendor;
13279 int subsystem_device;
13280 void (*hook)(struct drm_device *dev);
13281};
13282
Egbert Eich5f85f172012-10-14 15:46:38 +020013283/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13284struct intel_dmi_quirk {
13285 void (*hook)(struct drm_device *dev);
13286 const struct dmi_system_id (*dmi_id_list)[];
13287};
13288
13289static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13290{
13291 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13292 return 1;
13293}
13294
13295static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13296 {
13297 .dmi_id_list = &(const struct dmi_system_id[]) {
13298 {
13299 .callback = intel_dmi_reverse_brightness,
13300 .ident = "NCR Corporation",
13301 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13302 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13303 },
13304 },
13305 { } /* terminating entry */
13306 },
13307 .hook = quirk_invert_brightness,
13308 },
13309};
13310
Ben Widawskyc43b5632012-04-16 14:07:40 -070013311static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013312 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013313 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013314
Jesse Barnesb690e962010-07-19 13:53:12 -070013315 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13316 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13317
Jesse Barnesb690e962010-07-19 13:53:12 -070013318 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13319 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13320
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013321 /* 830 needs to leave pipe A & dpll A up */
13322 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13323
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013324 /* 830 needs to leave pipe B & dpll B up */
13325 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13326
Keith Packard435793d2011-07-12 14:56:22 -070013327 /* Lenovo U160 cannot use SSC on LVDS */
13328 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013329
13330 /* Sony Vaio Y cannot use SSC on LVDS */
13331 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013332
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013333 /* Acer Aspire 5734Z must invert backlight brightness */
13334 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13335
13336 /* Acer/eMachines G725 */
13337 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13338
13339 /* Acer/eMachines e725 */
13340 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13341
13342 /* Acer/Packard Bell NCL20 */
13343 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13344
13345 /* Acer Aspire 4736Z */
13346 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013347
13348 /* Acer Aspire 5336 */
13349 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013350
13351 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13352 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013353
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013354 /* Acer C720 Chromebook (Core i3 4005U) */
13355 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13356
jens steinb2a96012014-10-28 20:25:53 +010013357 /* Apple Macbook 2,1 (Core 2 T7400) */
13358 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13359
Scot Doyled4967d82014-07-03 23:27:52 +000013360 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13361 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013362
13363 /* HP Chromebook 14 (Celeron 2955U) */
13364 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013365
13366 /* Dell Chromebook 11 */
13367 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013368};
13369
13370static void intel_init_quirks(struct drm_device *dev)
13371{
13372 struct pci_dev *d = dev->pdev;
13373 int i;
13374
13375 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13376 struct intel_quirk *q = &intel_quirks[i];
13377
13378 if (d->device == q->device &&
13379 (d->subsystem_vendor == q->subsystem_vendor ||
13380 q->subsystem_vendor == PCI_ANY_ID) &&
13381 (d->subsystem_device == q->subsystem_device ||
13382 q->subsystem_device == PCI_ANY_ID))
13383 q->hook(dev);
13384 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013385 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13386 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13387 intel_dmi_quirks[i].hook(dev);
13388 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013389}
13390
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013391/* Disable the VGA plane that we never use */
13392static void i915_disable_vga(struct drm_device *dev)
13393{
13394 struct drm_i915_private *dev_priv = dev->dev_private;
13395 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013396 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013397
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013398 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013399 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013400 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013401 sr1 = inb(VGA_SR_DATA);
13402 outb(sr1 | 1<<5, VGA_SR_DATA);
13403 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13404 udelay(300);
13405
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013406 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013407 POSTING_READ(vga_reg);
13408}
13409
Daniel Vetterf8175862012-04-10 15:50:11 +020013410void intel_modeset_init_hw(struct drm_device *dev)
13411{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013412 intel_prepare_ddi(dev);
13413
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013414 if (IS_VALLEYVIEW(dev))
13415 vlv_update_cdclk(dev);
13416
Daniel Vetterf8175862012-04-10 15:50:11 +020013417 intel_init_clock_gating(dev);
13418
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013419 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013420}
13421
Jesse Barnes79e53942008-11-07 14:24:08 -080013422void intel_modeset_init(struct drm_device *dev)
13423{
Jesse Barnes652c3932009-08-17 13:31:43 -070013424 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013425 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013426 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013427 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013428
13429 drm_mode_config_init(dev);
13430
13431 dev->mode_config.min_width = 0;
13432 dev->mode_config.min_height = 0;
13433
Dave Airlie019d96c2011-09-29 16:20:42 +010013434 dev->mode_config.preferred_depth = 24;
13435 dev->mode_config.prefer_shadow = 1;
13436
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013437 dev->mode_config.allow_fb_modifiers = true;
13438
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013439 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013440
Jesse Barnesb690e962010-07-19 13:53:12 -070013441 intel_init_quirks(dev);
13442
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013443 intel_init_pm(dev);
13444
Ben Widawskye3c74752013-04-05 13:12:39 -070013445 if (INTEL_INFO(dev)->num_pipes == 0)
13446 return;
13447
Jesse Barnese70236a2009-09-21 10:42:27 -070013448 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013449 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013450
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013451 if (IS_GEN2(dev)) {
13452 dev->mode_config.max_width = 2048;
13453 dev->mode_config.max_height = 2048;
13454 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013455 dev->mode_config.max_width = 4096;
13456 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013457 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013458 dev->mode_config.max_width = 8192;
13459 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013460 }
Damien Lespiau068be562014-03-28 14:17:49 +000013461
Ville Syrjälädc41c152014-08-13 11:57:05 +030013462 if (IS_845G(dev) || IS_I865G(dev)) {
13463 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13464 dev->mode_config.cursor_height = 1023;
13465 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013466 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13467 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13468 } else {
13469 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13470 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13471 }
13472
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013473 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013474
Zhao Yakui28c97732009-10-09 11:39:41 +080013475 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013476 INTEL_INFO(dev)->num_pipes,
13477 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013478
Damien Lespiau055e3932014-08-18 13:49:10 +010013479 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013480 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013481 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013482 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013483 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013484 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013485 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013486 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013487 }
13488
Jesse Barnesf42bb702013-12-16 16:34:23 -080013489 intel_init_dpio(dev);
13490
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013491 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013492
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013493 /* Just disable it once at startup */
13494 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013495 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013496
13497 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013498 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013499
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013500 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013501 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013502 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013503
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013504 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013505 if (!crtc->active)
13506 continue;
13507
Jesse Barnes46f297f2014-03-07 08:57:48 -080013508 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013509 * Note that reserving the BIOS fb up front prevents us
13510 * from stuffing other stolen allocations like the ring
13511 * on top. This prevents some ugliness at boot time, and
13512 * can even allow for smooth boot transitions if the BIOS
13513 * fb is large enough for the active pipe configuration.
13514 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013515 if (dev_priv->display.get_initial_plane_config) {
13516 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013517 &crtc->plane_config);
13518 /*
13519 * If the fb is shared between multiple heads, we'll
13520 * just get the first one.
13521 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013522 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013523 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013524 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013525}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013526
Daniel Vetter7fad7982012-07-04 17:51:47 +020013527static void intel_enable_pipe_a(struct drm_device *dev)
13528{
13529 struct intel_connector *connector;
13530 struct drm_connector *crt = NULL;
13531 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013532 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013533
13534 /* We can't just switch on the pipe A, we need to set things up with a
13535 * proper mode and output configuration. As a gross hack, enable pipe A
13536 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013537 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013538 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13539 crt = &connector->base;
13540 break;
13541 }
13542 }
13543
13544 if (!crt)
13545 return;
13546
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013547 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13548 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013549}
13550
Daniel Vetterfa555832012-10-10 23:14:00 +020013551static bool
13552intel_check_plane_mapping(struct intel_crtc *crtc)
13553{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013554 struct drm_device *dev = crtc->base.dev;
13555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013556 u32 reg, val;
13557
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013558 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013559 return true;
13560
13561 reg = DSPCNTR(!crtc->plane);
13562 val = I915_READ(reg);
13563
13564 if ((val & DISPLAY_PLANE_ENABLE) &&
13565 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13566 return false;
13567
13568 return true;
13569}
13570
Daniel Vetter24929352012-07-02 20:28:59 +020013571static void intel_sanitize_crtc(struct intel_crtc *crtc)
13572{
13573 struct drm_device *dev = crtc->base.dev;
13574 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013575 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013576
Daniel Vetter24929352012-07-02 20:28:59 +020013577 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013578 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013579 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13580
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013581 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013582 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013583 if (crtc->active) {
13584 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013585 drm_crtc_vblank_on(&crtc->base);
13586 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013587
Daniel Vetter24929352012-07-02 20:28:59 +020013588 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013589 * disable the crtc (and hence change the state) if it is wrong. Note
13590 * that gen4+ has a fixed plane -> pipe mapping. */
13591 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013592 struct intel_connector *connector;
13593 bool plane;
13594
Daniel Vetter24929352012-07-02 20:28:59 +020013595 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13596 crtc->base.base.id);
13597
13598 /* Pipe has the wrong plane attached and the plane is active.
13599 * Temporarily change the plane mapping and disable everything
13600 * ... */
13601 plane = crtc->plane;
13602 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013603 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013604 dev_priv->display.crtc_disable(&crtc->base);
13605 crtc->plane = plane;
13606
13607 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013608 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013609 if (connector->encoder->base.crtc != &crtc->base)
13610 continue;
13611
Egbert Eich7f1950f2014-04-25 10:56:22 +020013612 connector->base.dpms = DRM_MODE_DPMS_OFF;
13613 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013614 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013615 /* multiple connectors may have the same encoder:
13616 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013617 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013618 if (connector->encoder->base.crtc == &crtc->base) {
13619 connector->encoder->base.crtc = NULL;
13620 connector->encoder->connectors_active = false;
13621 }
Daniel Vetter24929352012-07-02 20:28:59 +020013622
13623 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013624 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013625 crtc->base.enabled = false;
13626 }
Daniel Vetter24929352012-07-02 20:28:59 +020013627
Daniel Vetter7fad7982012-07-04 17:51:47 +020013628 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13629 crtc->pipe == PIPE_A && !crtc->active) {
13630 /* BIOS forgot to enable pipe A, this mostly happens after
13631 * resume. Force-enable the pipe to fix this, the update_dpms
13632 * call below we restore the pipe to the right state, but leave
13633 * the required bits on. */
13634 intel_enable_pipe_a(dev);
13635 }
13636
Daniel Vetter24929352012-07-02 20:28:59 +020013637 /* Adjust the state of the output pipe according to whether we
13638 * have active connectors/encoders. */
13639 intel_crtc_update_dpms(&crtc->base);
13640
Matt Roper83d65732015-02-25 13:12:16 -080013641 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013642 struct intel_encoder *encoder;
13643
13644 /* This can happen either due to bugs in the get_hw_state
13645 * functions or because the pipe is force-enabled due to the
13646 * pipe A quirk. */
13647 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13648 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013649 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013650 crtc->active ? "enabled" : "disabled");
13651
Matt Roper83d65732015-02-25 13:12:16 -080013652 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013653 crtc->base.enabled = crtc->active;
13654
13655 /* Because we only establish the connector -> encoder ->
13656 * crtc links if something is active, this means the
13657 * crtc is now deactivated. Break the links. connector
13658 * -> encoder links are only establish when things are
13659 * actually up, hence no need to break them. */
13660 WARN_ON(crtc->active);
13661
13662 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13663 WARN_ON(encoder->connectors_active);
13664 encoder->base.crtc = NULL;
13665 }
13666 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013667
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013668 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013669 /*
13670 * We start out with underrun reporting disabled to avoid races.
13671 * For correct bookkeeping mark this on active crtcs.
13672 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013673 * Also on gmch platforms we dont have any hardware bits to
13674 * disable the underrun reporting. Which means we need to start
13675 * out with underrun reporting disabled also on inactive pipes,
13676 * since otherwise we'll complain about the garbage we read when
13677 * e.g. coming up after runtime pm.
13678 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013679 * No protection against concurrent access is required - at
13680 * worst a fifo underrun happens which also sets this to false.
13681 */
13682 crtc->cpu_fifo_underrun_disabled = true;
13683 crtc->pch_fifo_underrun_disabled = true;
13684 }
Daniel Vetter24929352012-07-02 20:28:59 +020013685}
13686
13687static void intel_sanitize_encoder(struct intel_encoder *encoder)
13688{
13689 struct intel_connector *connector;
13690 struct drm_device *dev = encoder->base.dev;
13691
13692 /* We need to check both for a crtc link (meaning that the
13693 * encoder is active and trying to read from a pipe) and the
13694 * pipe itself being active. */
13695 bool has_active_crtc = encoder->base.crtc &&
13696 to_intel_crtc(encoder->base.crtc)->active;
13697
13698 if (encoder->connectors_active && !has_active_crtc) {
13699 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13700 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013701 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013702
13703 /* Connector is active, but has no active pipe. This is
13704 * fallout from our resume register restoring. Disable
13705 * the encoder manually again. */
13706 if (encoder->base.crtc) {
13707 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13708 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013709 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013710 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013711 if (encoder->post_disable)
13712 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013713 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013714 encoder->base.crtc = NULL;
13715 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013716
13717 /* Inconsistent output/port/pipe state happens presumably due to
13718 * a bug in one of the get_hw_state functions. Or someplace else
13719 * in our code, like the register restore mess on resume. Clamp
13720 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013721 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013722 if (connector->encoder != encoder)
13723 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013724 connector->base.dpms = DRM_MODE_DPMS_OFF;
13725 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013726 }
13727 }
13728 /* Enabled encoders without active connectors will be fixed in
13729 * the crtc fixup. */
13730}
13731
Imre Deak04098752014-02-18 00:02:16 +020013732void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013733{
13734 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013735 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013736
Imre Deak04098752014-02-18 00:02:16 +020013737 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13738 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13739 i915_disable_vga(dev);
13740 }
13741}
13742
13743void i915_redisable_vga(struct drm_device *dev)
13744{
13745 struct drm_i915_private *dev_priv = dev->dev_private;
13746
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013747 /* This function can be called both from intel_modeset_setup_hw_state or
13748 * at a very early point in our resume sequence, where the power well
13749 * structures are not yet restored. Since this function is at a very
13750 * paranoid "someone might have enabled VGA while we were not looking"
13751 * level, just check if the power well is enabled instead of trying to
13752 * follow the "don't touch the power well if we don't need it" policy
13753 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013754 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013755 return;
13756
Imre Deak04098752014-02-18 00:02:16 +020013757 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013758}
13759
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013760static bool primary_get_hw_state(struct intel_crtc *crtc)
13761{
13762 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13763
13764 if (!crtc->active)
13765 return false;
13766
13767 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13768}
13769
Daniel Vetter30e984d2013-06-05 13:34:17 +020013770static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013771{
13772 struct drm_i915_private *dev_priv = dev->dev_private;
13773 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013774 struct intel_crtc *crtc;
13775 struct intel_encoder *encoder;
13776 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013777 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013778
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013779 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013780 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013781
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013782 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013783
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013784 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013785 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013786
Matt Roper83d65732015-02-25 13:12:16 -080013787 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013788 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013789 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013790
13791 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13792 crtc->base.base.id,
13793 crtc->active ? "enabled" : "disabled");
13794 }
13795
Daniel Vetter53589012013-06-05 13:34:16 +020013796 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13797 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13798
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013799 pll->on = pll->get_hw_state(dev_priv, pll,
13800 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013801 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013802 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013803 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013804 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013805 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013806 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013807 }
Daniel Vetter53589012013-06-05 13:34:16 +020013808 }
Daniel Vetter53589012013-06-05 13:34:16 +020013809
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013810 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013811 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013812
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013813 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013814 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013815 }
13816
Damien Lespiaub2784e12014-08-05 11:29:37 +010013817 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013818 pipe = 0;
13819
13820 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013821 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13822 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013823 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013824 } else {
13825 encoder->base.crtc = NULL;
13826 }
13827
13828 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013829 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013830 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013831 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013832 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013833 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013834 }
13835
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013836 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013837 if (connector->get_hw_state(connector)) {
13838 connector->base.dpms = DRM_MODE_DPMS_ON;
13839 connector->encoder->connectors_active = true;
13840 connector->base.encoder = &connector->encoder->base;
13841 } else {
13842 connector->base.dpms = DRM_MODE_DPMS_OFF;
13843 connector->base.encoder = NULL;
13844 }
13845 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13846 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013847 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013848 connector->base.encoder ? "enabled" : "disabled");
13849 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013850}
13851
13852/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13853 * and i915 state tracking structures. */
13854void intel_modeset_setup_hw_state(struct drm_device *dev,
13855 bool force_restore)
13856{
13857 struct drm_i915_private *dev_priv = dev->dev_private;
13858 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013859 struct intel_crtc *crtc;
13860 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013861 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013862
13863 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013864
Jesse Barnesbabea612013-06-26 18:57:38 +030013865 /*
13866 * Now that we have the config, copy it to each CRTC struct
13867 * Note that this could go away if we move to using crtc_config
13868 * checking everywhere.
13869 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013870 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013871 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013872 intel_mode_from_pipe_config(&crtc->base.mode,
13873 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013874 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13875 crtc->base.base.id);
13876 drm_mode_debug_printmodeline(&crtc->base.mode);
13877 }
13878 }
13879
Daniel Vetter24929352012-07-02 20:28:59 +020013880 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013881 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013882 intel_sanitize_encoder(encoder);
13883 }
13884
Damien Lespiau055e3932014-08-18 13:49:10 +010013885 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013886 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13887 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013888 intel_dump_pipe_config(crtc, crtc->config,
13889 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013890 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013891
Daniel Vetter35c95372013-07-17 06:55:04 +020013892 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13893 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13894
13895 if (!pll->on || pll->active)
13896 continue;
13897
13898 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13899
13900 pll->disable(dev_priv, pll);
13901 pll->on = false;
13902 }
13903
Pradeep Bhat30789992014-11-04 17:06:45 +000013904 if (IS_GEN9(dev))
13905 skl_wm_get_hw_state(dev);
13906 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013907 ilk_wm_get_hw_state(dev);
13908
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013909 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013910 i915_redisable_vga(dev);
13911
Daniel Vetterf30da182013-04-11 20:22:50 +020013912 /*
13913 * We need to use raw interfaces for restoring state to avoid
13914 * checking (bogus) intermediate states.
13915 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013916 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013917 struct drm_crtc *crtc =
13918 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013919
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013920 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13921 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013922 }
13923 } else {
13924 intel_modeset_update_staged_output_state(dev);
13925 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013926
13927 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013928}
13929
13930void intel_modeset_gem_init(struct drm_device *dev)
13931{
Jesse Barnes92122782014-10-09 12:57:42 -070013932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013933 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013934 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013935
Imre Deakae484342014-03-31 15:10:44 +030013936 mutex_lock(&dev->struct_mutex);
13937 intel_init_gt_powersave(dev);
13938 mutex_unlock(&dev->struct_mutex);
13939
Jesse Barnes92122782014-10-09 12:57:42 -070013940 /*
13941 * There may be no VBT; and if the BIOS enabled SSC we can
13942 * just keep using it to avoid unnecessary flicker. Whereas if the
13943 * BIOS isn't using it, don't assume it will work even if the VBT
13944 * indicates as much.
13945 */
13946 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13947 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13948 DREF_SSC1_ENABLE);
13949
Chris Wilson1833b132012-05-09 11:56:28 +010013950 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013951
13952 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013953
13954 /*
13955 * Make sure any fbs we allocated at startup are properly
13956 * pinned & fenced. When we do the allocation it's too early
13957 * for this.
13958 */
13959 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013960 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013961 obj = intel_fb_obj(c->primary->fb);
13962 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013963 continue;
13964
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013965 if (intel_pin_and_fence_fb_obj(c->primary,
13966 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013967 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013968 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013969 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13970 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013971 drm_framebuffer_unreference(c->primary->fb);
13972 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013973 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013974 }
13975 }
13976 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013977
13978 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013979}
13980
Imre Deak4932e2c2014-02-11 17:12:48 +020013981void intel_connector_unregister(struct intel_connector *intel_connector)
13982{
13983 struct drm_connector *connector = &intel_connector->base;
13984
13985 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013986 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013987}
13988
Jesse Barnes79e53942008-11-07 14:24:08 -080013989void intel_modeset_cleanup(struct drm_device *dev)
13990{
Jesse Barnes652c3932009-08-17 13:31:43 -070013991 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013992 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013993
Imre Deak2eb52522014-11-19 15:30:05 +020013994 intel_disable_gt_powersave(dev);
13995
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013996 intel_backlight_unregister(dev);
13997
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013998 /*
13999 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020014000 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014001 * experience fancy races otherwise.
14002 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020014003 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070014004
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014005 /*
14006 * Due to the hpd irq storm handling the hotplug work can re-arm the
14007 * poll handlers. Hence disable polling after hpd handling is shut down.
14008 */
Keith Packardf87ea762010-10-03 19:36:26 -070014009 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020014010
Jesse Barnes652c3932009-08-17 13:31:43 -070014011 mutex_lock(&dev->struct_mutex);
14012
Jesse Barnes723bfd72010-10-07 16:01:13 -070014013 intel_unregister_dsm_handler();
14014
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020014015 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014016
Kristian Høgsberg69341a52009-11-11 12:19:17 -050014017 mutex_unlock(&dev->struct_mutex);
14018
Chris Wilson1630fe72011-07-08 12:22:42 +010014019 /* flush any delayed tasks or pending work */
14020 flush_scheduled_work();
14021
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014022 /* destroy the backlight and sysfs files before encoders/connectors */
14023 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014024 struct intel_connector *intel_connector;
14025
14026 intel_connector = to_intel_connector(connector);
14027 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014028 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014029
Jesse Barnes79e53942008-11-07 14:24:08 -080014030 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014031
14032 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014033
14034 mutex_lock(&dev->struct_mutex);
14035 intel_cleanup_gt_powersave(dev);
14036 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014037}
14038
Dave Airlie28d52042009-09-21 14:33:58 +100014039/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014040 * Return which encoder is currently attached for connector.
14041 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014042struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014043{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014044 return &intel_attached_encoder(connector)->base;
14045}
Jesse Barnes79e53942008-11-07 14:24:08 -080014046
Chris Wilsondf0e9242010-09-09 16:20:55 +010014047void intel_connector_attach_encoder(struct intel_connector *connector,
14048 struct intel_encoder *encoder)
14049{
14050 connector->encoder = encoder;
14051 drm_mode_connector_attach_encoder(&connector->base,
14052 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014053}
Dave Airlie28d52042009-09-21 14:33:58 +100014054
14055/*
14056 * set vga decode state - true == enable VGA decode
14057 */
14058int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14059{
14060 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014061 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014062 u16 gmch_ctrl;
14063
Chris Wilson75fa0412014-02-07 18:37:02 -020014064 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14065 DRM_ERROR("failed to read control word\n");
14066 return -EIO;
14067 }
14068
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014069 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14070 return 0;
14071
Dave Airlie28d52042009-09-21 14:33:58 +100014072 if (state)
14073 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14074 else
14075 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014076
14077 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14078 DRM_ERROR("failed to write control word\n");
14079 return -EIO;
14080 }
14081
Dave Airlie28d52042009-09-21 14:33:58 +100014082 return 0;
14083}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014084
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014085struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014086
14087 u32 power_well_driver;
14088
Chris Wilson63b66e52013-08-08 15:12:06 +020014089 int num_transcoders;
14090
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014091 struct intel_cursor_error_state {
14092 u32 control;
14093 u32 position;
14094 u32 base;
14095 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014096 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014097
14098 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014099 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014100 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014101 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014102 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014103
14104 struct intel_plane_error_state {
14105 u32 control;
14106 u32 stride;
14107 u32 size;
14108 u32 pos;
14109 u32 addr;
14110 u32 surface;
14111 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014112 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014113
14114 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014115 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014116 enum transcoder cpu_transcoder;
14117
14118 u32 conf;
14119
14120 u32 htotal;
14121 u32 hblank;
14122 u32 hsync;
14123 u32 vtotal;
14124 u32 vblank;
14125 u32 vsync;
14126 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014127};
14128
14129struct intel_display_error_state *
14130intel_display_capture_error_state(struct drm_device *dev)
14131{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014132 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014133 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014134 int transcoders[] = {
14135 TRANSCODER_A,
14136 TRANSCODER_B,
14137 TRANSCODER_C,
14138 TRANSCODER_EDP,
14139 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014140 int i;
14141
Chris Wilson63b66e52013-08-08 15:12:06 +020014142 if (INTEL_INFO(dev)->num_pipes == 0)
14143 return NULL;
14144
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014145 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014146 if (error == NULL)
14147 return NULL;
14148
Imre Deak190be112013-11-25 17:15:31 +020014149 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014150 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14151
Damien Lespiau055e3932014-08-18 13:49:10 +010014152 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014153 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014154 __intel_display_power_is_enabled(dev_priv,
14155 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014156 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014157 continue;
14158
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014159 error->cursor[i].control = I915_READ(CURCNTR(i));
14160 error->cursor[i].position = I915_READ(CURPOS(i));
14161 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014162
14163 error->plane[i].control = I915_READ(DSPCNTR(i));
14164 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014165 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014166 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014167 error->plane[i].pos = I915_READ(DSPPOS(i));
14168 }
Paulo Zanonica291362013-03-06 20:03:14 -030014169 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14170 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014171 if (INTEL_INFO(dev)->gen >= 4) {
14172 error->plane[i].surface = I915_READ(DSPSURF(i));
14173 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14174 }
14175
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014176 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014177
Sonika Jindal3abfce72014-07-21 15:23:43 +053014178 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014179 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014180 }
14181
14182 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14183 if (HAS_DDI(dev_priv->dev))
14184 error->num_transcoders++; /* Account for eDP. */
14185
14186 for (i = 0; i < error->num_transcoders; i++) {
14187 enum transcoder cpu_transcoder = transcoders[i];
14188
Imre Deakddf9c532013-11-27 22:02:02 +020014189 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014190 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014191 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014192 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014193 continue;
14194
Chris Wilson63b66e52013-08-08 15:12:06 +020014195 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14196
14197 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14198 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14199 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14200 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14201 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14202 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14203 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014204 }
14205
14206 return error;
14207}
14208
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014209#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14210
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014211void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014212intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014213 struct drm_device *dev,
14214 struct intel_display_error_state *error)
14215{
Damien Lespiau055e3932014-08-18 13:49:10 +010014216 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014217 int i;
14218
Chris Wilson63b66e52013-08-08 15:12:06 +020014219 if (!error)
14220 return;
14221
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014222 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014223 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014224 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014225 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014226 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014227 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014228 err_printf(m, " Power: %s\n",
14229 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014230 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014231 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014232
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014233 err_printf(m, "Plane [%d]:\n", i);
14234 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14235 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014236 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014237 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14238 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014239 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014240 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014241 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014242 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014243 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14244 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014245 }
14246
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014247 err_printf(m, "Cursor [%d]:\n", i);
14248 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14249 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14250 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014251 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014252
14253 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014254 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014255 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014256 err_printf(m, " Power: %s\n",
14257 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014258 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14259 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14260 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14261 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14262 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14263 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14264 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14265 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014266}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014267
14268void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14269{
14270 struct intel_crtc *crtc;
14271
14272 for_each_intel_crtc(dev, crtc) {
14273 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014274
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014275 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014276
14277 work = crtc->unpin_work;
14278
14279 if (work && work->event &&
14280 work->event->base.file_priv == file) {
14281 kfree(work->event);
14282 work->event = NULL;
14283 }
14284
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014285 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014286 }
14287}